1*e75ed60cSJeff Kirsher /* 2*e75ed60cSJeff Kirsher * (C) Copyright 2005 Tundra Semiconductor Corp. 3*e75ed60cSJeff Kirsher * Kong Lai, <kong.lai@tundra.com). 4*e75ed60cSJeff Kirsher * 5*e75ed60cSJeff Kirsher * See file CREDITS for list of people who contributed to this 6*e75ed60cSJeff Kirsher * project. 7*e75ed60cSJeff Kirsher * 8*e75ed60cSJeff Kirsher * This program is free software; you can redistribute it and/or 9*e75ed60cSJeff Kirsher * modify it under the terms of the GNU General Public License as 10*e75ed60cSJeff Kirsher * published by the Free Software Foundation; either version 2 of 11*e75ed60cSJeff Kirsher * the License, or (at your option) any later version. 12*e75ed60cSJeff Kirsher * 13*e75ed60cSJeff Kirsher * This program is distributed in the hope that it will be useful, 14*e75ed60cSJeff Kirsher * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*e75ed60cSJeff Kirsher * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*e75ed60cSJeff Kirsher * GNU General Public License for more details. 17*e75ed60cSJeff Kirsher * 18*e75ed60cSJeff Kirsher * You should have received a copy of the GNU General Public License 19*e75ed60cSJeff Kirsher * along with this program; if not, write to the Free Software 20*e75ed60cSJeff Kirsher * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*e75ed60cSJeff Kirsher * MA 02111-1307 USA 22*e75ed60cSJeff Kirsher */ 23*e75ed60cSJeff Kirsher 24*e75ed60cSJeff Kirsher /* 25*e75ed60cSJeff Kirsher * net/tsi108_eth.h - definitions for Tsi108 GIGE network controller. 26*e75ed60cSJeff Kirsher */ 27*e75ed60cSJeff Kirsher 28*e75ed60cSJeff Kirsher #ifndef __TSI108_ETH_H 29*e75ed60cSJeff Kirsher #define __TSI108_ETH_H 30*e75ed60cSJeff Kirsher 31*e75ed60cSJeff Kirsher #include <linux/types.h> 32*e75ed60cSJeff Kirsher 33*e75ed60cSJeff Kirsher #define TSI_WRITE(offset, val) \ 34*e75ed60cSJeff Kirsher out_be32((data->regs + (offset)), val) 35*e75ed60cSJeff Kirsher 36*e75ed60cSJeff Kirsher #define TSI_READ(offset) \ 37*e75ed60cSJeff Kirsher in_be32((data->regs + (offset))) 38*e75ed60cSJeff Kirsher 39*e75ed60cSJeff Kirsher #define TSI_WRITE_PHY(offset, val) \ 40*e75ed60cSJeff Kirsher out_be32((data->phyregs + (offset)), val) 41*e75ed60cSJeff Kirsher 42*e75ed60cSJeff Kirsher #define TSI_READ_PHY(offset) \ 43*e75ed60cSJeff Kirsher in_be32((data->phyregs + (offset))) 44*e75ed60cSJeff Kirsher 45*e75ed60cSJeff Kirsher /* 46*e75ed60cSJeff Kirsher * TSI108 GIGE port registers 47*e75ed60cSJeff Kirsher */ 48*e75ed60cSJeff Kirsher 49*e75ed60cSJeff Kirsher #define TSI108_ETH_PORT_NUM 2 50*e75ed60cSJeff Kirsher #define TSI108_PBM_PORT 2 51*e75ed60cSJeff Kirsher #define TSI108_SDRAM_PORT 4 52*e75ed60cSJeff Kirsher 53*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG1 (0x000) 54*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG1_SOFTRST (1 << 31) 55*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG1_LOOPBACK (1 << 8) 56*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG1_RXEN (1 << 2) 57*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG1_TXEN (1 << 0) 58*e75ed60cSJeff Kirsher 59*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2 (0x004) 60*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_DFLT_PREAMBLE (7 << 12) 61*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_IFACE_MASK (3 << 8) 62*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_NOGIG (1 << 8) 63*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_GIG (2 << 8) 64*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_PADCRC (1 << 2) 65*e75ed60cSJeff Kirsher #define TSI108_MAC_CFG2_FULLDUPLEX (1 << 0) 66*e75ed60cSJeff Kirsher 67*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_MGMT_CFG (0x020) 68*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_MGMT_CLK (7 << 0) 69*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_MGMT_RST (1 << 31) 70*e75ed60cSJeff Kirsher 71*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_CMD (0x024) 72*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_CMD_READ (1 << 0) 73*e75ed60cSJeff Kirsher 74*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_ADDR (0x028) 75*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_ADDR_REG 0 76*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_ADDR_PHY 8 77*e75ed60cSJeff Kirsher 78*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_DATAOUT (0x02c) 79*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_DATAIN (0x030) 80*e75ed60cSJeff Kirsher 81*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_IND (0x034) 82*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_IND_NOTVALID (1 << 2) 83*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_IND_SCANNING (1 << 1) 84*e75ed60cSJeff Kirsher #define TSI108_MAC_MII_IND_BUSY (1 << 0) 85*e75ed60cSJeff Kirsher 86*e75ed60cSJeff Kirsher #define TSI108_MAC_IFCTRL (0x038) 87*e75ed60cSJeff Kirsher #define TSI108_MAC_IFCTRL_PHYMODE (1 << 24) 88*e75ed60cSJeff Kirsher 89*e75ed60cSJeff Kirsher #define TSI108_MAC_ADDR1 (0x040) 90*e75ed60cSJeff Kirsher #define TSI108_MAC_ADDR2 (0x044) 91*e75ed60cSJeff Kirsher 92*e75ed60cSJeff Kirsher #define TSI108_STAT_RXBYTES (0x06c) 93*e75ed60cSJeff Kirsher #define TSI108_STAT_RXBYTES_CARRY (1 << 24) 94*e75ed60cSJeff Kirsher 95*e75ed60cSJeff Kirsher #define TSI108_STAT_RXPKTS (0x070) 96*e75ed60cSJeff Kirsher #define TSI108_STAT_RXPKTS_CARRY (1 << 18) 97*e75ed60cSJeff Kirsher 98*e75ed60cSJeff Kirsher #define TSI108_STAT_RXFCS (0x074) 99*e75ed60cSJeff Kirsher #define TSI108_STAT_RXFCS_CARRY (1 << 12) 100*e75ed60cSJeff Kirsher 101*e75ed60cSJeff Kirsher #define TSI108_STAT_RXMCAST (0x078) 102*e75ed60cSJeff Kirsher #define TSI108_STAT_RXMCAST_CARRY (1 << 18) 103*e75ed60cSJeff Kirsher 104*e75ed60cSJeff Kirsher #define TSI108_STAT_RXALIGN (0x08c) 105*e75ed60cSJeff Kirsher #define TSI108_STAT_RXALIGN_CARRY (1 << 12) 106*e75ed60cSJeff Kirsher 107*e75ed60cSJeff Kirsher #define TSI108_STAT_RXLENGTH (0x090) 108*e75ed60cSJeff Kirsher #define TSI108_STAT_RXLENGTH_CARRY (1 << 12) 109*e75ed60cSJeff Kirsher 110*e75ed60cSJeff Kirsher #define TSI108_STAT_RXRUNT (0x09c) 111*e75ed60cSJeff Kirsher #define TSI108_STAT_RXRUNT_CARRY (1 << 12) 112*e75ed60cSJeff Kirsher 113*e75ed60cSJeff Kirsher #define TSI108_STAT_RXJUMBO (0x0a0) 114*e75ed60cSJeff Kirsher #define TSI108_STAT_RXJUMBO_CARRY (1 << 12) 115*e75ed60cSJeff Kirsher 116*e75ed60cSJeff Kirsher #define TSI108_STAT_RXFRAG (0x0a4) 117*e75ed60cSJeff Kirsher #define TSI108_STAT_RXFRAG_CARRY (1 << 12) 118*e75ed60cSJeff Kirsher 119*e75ed60cSJeff Kirsher #define TSI108_STAT_RXJABBER (0x0a8) 120*e75ed60cSJeff Kirsher #define TSI108_STAT_RXJABBER_CARRY (1 << 12) 121*e75ed60cSJeff Kirsher 122*e75ed60cSJeff Kirsher #define TSI108_STAT_RXDROP (0x0ac) 123*e75ed60cSJeff Kirsher #define TSI108_STAT_RXDROP_CARRY (1 << 12) 124*e75ed60cSJeff Kirsher 125*e75ed60cSJeff Kirsher #define TSI108_STAT_TXBYTES (0x0b0) 126*e75ed60cSJeff Kirsher #define TSI108_STAT_TXBYTES_CARRY (1 << 24) 127*e75ed60cSJeff Kirsher 128*e75ed60cSJeff Kirsher #define TSI108_STAT_TXPKTS (0x0b4) 129*e75ed60cSJeff Kirsher #define TSI108_STAT_TXPKTS_CARRY (1 << 18) 130*e75ed60cSJeff Kirsher 131*e75ed60cSJeff Kirsher #define TSI108_STAT_TXEXDEF (0x0c8) 132*e75ed60cSJeff Kirsher #define TSI108_STAT_TXEXDEF_CARRY (1 << 12) 133*e75ed60cSJeff Kirsher 134*e75ed60cSJeff Kirsher #define TSI108_STAT_TXEXCOL (0x0d8) 135*e75ed60cSJeff Kirsher #define TSI108_STAT_TXEXCOL_CARRY (1 << 12) 136*e75ed60cSJeff Kirsher 137*e75ed60cSJeff Kirsher #define TSI108_STAT_TXTCOL (0x0dc) 138*e75ed60cSJeff Kirsher #define TSI108_STAT_TXTCOL_CARRY (1 << 13) 139*e75ed60cSJeff Kirsher 140*e75ed60cSJeff Kirsher #define TSI108_STAT_TXPAUSEDROP (0x0e4) 141*e75ed60cSJeff Kirsher #define TSI108_STAT_TXPAUSEDROP_CARRY (1 << 12) 142*e75ed60cSJeff Kirsher 143*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1 (0x100) 144*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXBYTES (1 << 16) 145*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXPKTS (1 << 15) 146*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXFCS (1 << 14) 147*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXMCAST (1 << 13) 148*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXALIGN (1 << 8) 149*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXLENGTH (1 << 7) 150*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXRUNT (1 << 4) 151*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXJUMBO (1 << 3) 152*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXFRAG (1 << 2) 153*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXJABBER (1 << 1) 154*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY1_RXDROP (1 << 0) 155*e75ed60cSJeff Kirsher 156*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2 (0x104) 157*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXBYTES (1 << 13) 158*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXPKTS (1 << 12) 159*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXEXDEF (1 << 7) 160*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXEXCOL (1 << 3) 161*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXTCOL (1 << 2) 162*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRY2_TXPAUSE (1 << 0) 163*e75ed60cSJeff Kirsher 164*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRYMASK1 (0x108) 165*e75ed60cSJeff Kirsher #define TSI108_STAT_CARRYMASK2 (0x10c) 166*e75ed60cSJeff Kirsher 167*e75ed60cSJeff Kirsher #define TSI108_EC_PORTCTRL (0x200) 168*e75ed60cSJeff Kirsher #define TSI108_EC_PORTCTRL_STATRST (1 << 31) 169*e75ed60cSJeff Kirsher #define TSI108_EC_PORTCTRL_STATEN (1 << 28) 170*e75ed60cSJeff Kirsher #define TSI108_EC_PORTCTRL_NOGIG (1 << 18) 171*e75ed60cSJeff Kirsher #define TSI108_EC_PORTCTRL_HALFDUPLEX (1 << 16) 172*e75ed60cSJeff Kirsher 173*e75ed60cSJeff Kirsher #define TSI108_EC_INTSTAT (0x204) 174*e75ed60cSJeff Kirsher #define TSI108_EC_INTMASK (0x208) 175*e75ed60cSJeff Kirsher 176*e75ed60cSJeff Kirsher #define TSI108_INT_ANY (1 << 31) 177*e75ed60cSJeff Kirsher #define TSI108_INT_SFN (1 << 30) 178*e75ed60cSJeff Kirsher #define TSI108_INT_RXIDLE (1 << 29) 179*e75ed60cSJeff Kirsher #define TSI108_INT_RXABORT (1 << 28) 180*e75ed60cSJeff Kirsher #define TSI108_INT_RXERROR (1 << 27) 181*e75ed60cSJeff Kirsher #define TSI108_INT_RXOVERRUN (1 << 26) 182*e75ed60cSJeff Kirsher #define TSI108_INT_RXTHRESH (1 << 25) 183*e75ed60cSJeff Kirsher #define TSI108_INT_RXWAIT (1 << 24) 184*e75ed60cSJeff Kirsher #define TSI108_INT_RXQUEUE0 (1 << 16) 185*e75ed60cSJeff Kirsher #define TSI108_INT_STATCARRY (1 << 15) 186*e75ed60cSJeff Kirsher #define TSI108_INT_TXIDLE (1 << 13) 187*e75ed60cSJeff Kirsher #define TSI108_INT_TXABORT (1 << 12) 188*e75ed60cSJeff Kirsher #define TSI108_INT_TXERROR (1 << 11) 189*e75ed60cSJeff Kirsher #define TSI108_INT_TXUNDERRUN (1 << 10) 190*e75ed60cSJeff Kirsher #define TSI108_INT_TXTHRESH (1 << 9) 191*e75ed60cSJeff Kirsher #define TSI108_INT_TXWAIT (1 << 8) 192*e75ed60cSJeff Kirsher #define TSI108_INT_TXQUEUE0 (1 << 0) 193*e75ed60cSJeff Kirsher 194*e75ed60cSJeff Kirsher #define TSI108_EC_TXCFG (0x220) 195*e75ed60cSJeff Kirsher #define TSI108_EC_TXCFG_RST (1 << 31) 196*e75ed60cSJeff Kirsher 197*e75ed60cSJeff Kirsher #define TSI108_EC_TXCTRL (0x224) 198*e75ed60cSJeff Kirsher #define TSI108_EC_TXCTRL_IDLEINT (1 << 31) 199*e75ed60cSJeff Kirsher #define TSI108_EC_TXCTRL_ABORT (1 << 30) 200*e75ed60cSJeff Kirsher #define TSI108_EC_TXCTRL_GO (1 << 15) 201*e75ed60cSJeff Kirsher #define TSI108_EC_TXCTRL_QUEUE0 (1 << 0) 202*e75ed60cSJeff Kirsher 203*e75ed60cSJeff Kirsher #define TSI108_EC_TXSTAT (0x228) 204*e75ed60cSJeff Kirsher #define TSI108_EC_TXSTAT_ACTIVE (1 << 15) 205*e75ed60cSJeff Kirsher #define TSI108_EC_TXSTAT_QUEUE0 (1 << 0) 206*e75ed60cSJeff Kirsher 207*e75ed60cSJeff Kirsher #define TSI108_EC_TXESTAT (0x22c) 208*e75ed60cSJeff Kirsher #define TSI108_EC_TXESTAT_Q0_ERR (1 << 24) 209*e75ed60cSJeff Kirsher #define TSI108_EC_TXESTAT_Q0_DESCINT (1 << 16) 210*e75ed60cSJeff Kirsher #define TSI108_EC_TXESTAT_Q0_EOF (1 << 8) 211*e75ed60cSJeff Kirsher #define TSI108_EC_TXESTAT_Q0_EOQ (1 << 0) 212*e75ed60cSJeff Kirsher 213*e75ed60cSJeff Kirsher #define TSI108_EC_TXERR (0x278) 214*e75ed60cSJeff Kirsher 215*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG (0x280) 216*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG_DESC_INT (1 << 20) 217*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG_EOQ_OWN_INT (1 << 19) 218*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG_WSWP (1 << 11) 219*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG_BSWP (1 << 10) 220*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_CFG_SFNPORT 0 221*e75ed60cSJeff Kirsher 222*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG (0x284) 223*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_BURST8 (0 << 8) 224*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_BURST32 (1 << 8) 225*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_BURST128 (2 << 8) 226*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_BURST256 (3 << 8) 227*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_WSWP (1 << 11) 228*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_BSWP (1 << 10) 229*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_BUFCFG_SFNPORT 0 230*e75ed60cSJeff Kirsher 231*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_PTRLOW (0x288) 232*e75ed60cSJeff Kirsher 233*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_PTRHIGH (0x28c) 234*e75ed60cSJeff Kirsher #define TSI108_EC_TXQ_PTRHIGH_VALID (1 << 31) 235*e75ed60cSJeff Kirsher 236*e75ed60cSJeff Kirsher #define TSI108_EC_TXTHRESH (0x230) 237*e75ed60cSJeff Kirsher #define TSI108_EC_TXTHRESH_STARTFILL 0 238*e75ed60cSJeff Kirsher #define TSI108_EC_TXTHRESH_STOPFILL 16 239*e75ed60cSJeff Kirsher 240*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG (0x320) 241*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_RST (1 << 31) 242*e75ed60cSJeff Kirsher 243*e75ed60cSJeff Kirsher #define TSI108_EC_RXSTAT (0x328) 244*e75ed60cSJeff Kirsher #define TSI108_EC_RXSTAT_ACTIVE (1 << 15) 245*e75ed60cSJeff Kirsher #define TSI108_EC_RXSTAT_QUEUE0 (1 << 0) 246*e75ed60cSJeff Kirsher 247*e75ed60cSJeff Kirsher #define TSI108_EC_RXESTAT (0x32c) 248*e75ed60cSJeff Kirsher #define TSI108_EC_RXESTAT_Q0_ERR (1 << 24) 249*e75ed60cSJeff Kirsher #define TSI108_EC_RXESTAT_Q0_DESCINT (1 << 16) 250*e75ed60cSJeff Kirsher #define TSI108_EC_RXESTAT_Q0_EOF (1 << 8) 251*e75ed60cSJeff Kirsher #define TSI108_EC_RXESTAT_Q0_EOQ (1 << 0) 252*e75ed60cSJeff Kirsher 253*e75ed60cSJeff Kirsher #define TSI108_EC_HASHADDR (0x360) 254*e75ed60cSJeff Kirsher #define TSI108_EC_HASHADDR_AUTOINC (1 << 31) 255*e75ed60cSJeff Kirsher #define TSI108_EC_HASHADDR_DO1STREAD (1 << 30) 256*e75ed60cSJeff Kirsher #define TSI108_EC_HASHADDR_UNICAST (0 << 4) 257*e75ed60cSJeff Kirsher #define TSI108_EC_HASHADDR_MCAST (1 << 4) 258*e75ed60cSJeff Kirsher 259*e75ed60cSJeff Kirsher #define TSI108_EC_HASHDATA (0x364) 260*e75ed60cSJeff Kirsher 261*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_PTRLOW (0x388) 262*e75ed60cSJeff Kirsher 263*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_PTRHIGH (0x38c) 264*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_PTRHIGH_VALID (1 << 31) 265*e75ed60cSJeff Kirsher 266*e75ed60cSJeff Kirsher /* Station Enable -- accept packets destined for us */ 267*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_SE (1 << 13) 268*e75ed60cSJeff Kirsher /* Unicast Frame Enable -- for packets not destined for us */ 269*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_UFE (1 << 12) 270*e75ed60cSJeff Kirsher /* Multicast Frame Enable */ 271*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_MFE (1 << 11) 272*e75ed60cSJeff Kirsher /* Broadcast Frame Enable */ 273*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_BFE (1 << 10) 274*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_UC_HASH (1 << 9) 275*e75ed60cSJeff Kirsher #define TSI108_EC_RXCFG_MC_HASH (1 << 8) 276*e75ed60cSJeff Kirsher 277*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG (0x380) 278*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG_DESC_INT (1 << 20) 279*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG_EOQ_OWN_INT (1 << 19) 280*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG_WSWP (1 << 11) 281*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG_BSWP (1 << 10) 282*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_CFG_SFNPORT 0 283*e75ed60cSJeff Kirsher 284*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG (0x384) 285*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_BURST8 (0 << 8) 286*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_BURST32 (1 << 8) 287*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_BURST128 (2 << 8) 288*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_BURST256 (3 << 8) 289*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_WSWP (1 << 11) 290*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_BSWP (1 << 10) 291*e75ed60cSJeff Kirsher #define TSI108_EC_RXQ_BUFCFG_SFNPORT 0 292*e75ed60cSJeff Kirsher 293*e75ed60cSJeff Kirsher #define TSI108_EC_RXCTRL (0x324) 294*e75ed60cSJeff Kirsher #define TSI108_EC_RXCTRL_ABORT (1 << 30) 295*e75ed60cSJeff Kirsher #define TSI108_EC_RXCTRL_GO (1 << 15) 296*e75ed60cSJeff Kirsher #define TSI108_EC_RXCTRL_QUEUE0 (1 << 0) 297*e75ed60cSJeff Kirsher 298*e75ed60cSJeff Kirsher #define TSI108_EC_RXERR (0x378) 299*e75ed60cSJeff Kirsher 300*e75ed60cSJeff Kirsher #define TSI108_TX_EOF (1 << 0) /* End of frame; last fragment of packet */ 301*e75ed60cSJeff Kirsher #define TSI108_TX_SOF (1 << 1) /* Start of frame; first frag. of packet */ 302*e75ed60cSJeff Kirsher #define TSI108_TX_VLAN (1 << 2) /* Per-frame VLAN: enables VLAN override */ 303*e75ed60cSJeff Kirsher #define TSI108_TX_HUGE (1 << 3) /* Huge frame enable */ 304*e75ed60cSJeff Kirsher #define TSI108_TX_PAD (1 << 4) /* Pad the packet if too short */ 305*e75ed60cSJeff Kirsher #define TSI108_TX_CRC (1 << 5) /* Generate CRC for this packet */ 306*e75ed60cSJeff Kirsher #define TSI108_TX_INT (1 << 14) /* Generate an IRQ after frag. processed */ 307*e75ed60cSJeff Kirsher #define TSI108_TX_RETRY (0xf << 16) /* 4 bit field indicating num. of retries */ 308*e75ed60cSJeff Kirsher #define TSI108_TX_COL (1 << 20) /* Set if a collision occurred */ 309*e75ed60cSJeff Kirsher #define TSI108_TX_LCOL (1 << 24) /* Set if a late collision occurred */ 310*e75ed60cSJeff Kirsher #define TSI108_TX_UNDER (1 << 25) /* Set if a FIFO underrun occurred */ 311*e75ed60cSJeff Kirsher #define TSI108_TX_RLIM (1 << 26) /* Set if the retry limit was reached */ 312*e75ed60cSJeff Kirsher #define TSI108_TX_OK (1 << 30) /* Set if the frame TX was successful */ 313*e75ed60cSJeff Kirsher #define TSI108_TX_OWN (1 << 31) /* Set if the device owns the descriptor */ 314*e75ed60cSJeff Kirsher 315*e75ed60cSJeff Kirsher /* Note: the descriptor layouts assume big-endian byte order. */ 316*e75ed60cSJeff Kirsher typedef struct { 317*e75ed60cSJeff Kirsher u32 buf0; 318*e75ed60cSJeff Kirsher u32 buf1; /* Base address of buffer */ 319*e75ed60cSJeff Kirsher u32 next0; /* Address of next descriptor, if any */ 320*e75ed60cSJeff Kirsher u32 next1; 321*e75ed60cSJeff Kirsher u16 vlan; /* VLAN, if override enabled for this packet */ 322*e75ed60cSJeff Kirsher u16 len; /* Length of buffer in bytes */ 323*e75ed60cSJeff Kirsher u32 misc; /* See TSI108_TX_* above */ 324*e75ed60cSJeff Kirsher u32 reserved0; /*reserved0 and reserved1 are added to make the desc */ 325*e75ed60cSJeff Kirsher u32 reserved1; /* 32-byte aligned */ 326*e75ed60cSJeff Kirsher } __attribute__ ((aligned(32))) tx_desc; 327*e75ed60cSJeff Kirsher 328*e75ed60cSJeff Kirsher #define TSI108_RX_EOF (1 << 0) /* End of frame; last fragment of packet */ 329*e75ed60cSJeff Kirsher #define TSI108_RX_SOF (1 << 1) /* Start of frame; first frag. of packet */ 330*e75ed60cSJeff Kirsher #define TSI108_RX_VLAN (1 << 2) /* Set on SOF if packet has a VLAN */ 331*e75ed60cSJeff Kirsher #define TSI108_RX_FTYPE (1 << 3) /* Length/Type field is type, not length */ 332*e75ed60cSJeff Kirsher #define TSI108_RX_RUNT (1 << 4)/* Packet is less than minimum size */ 333*e75ed60cSJeff Kirsher #define TSI108_RX_HASH (1 << 7)/* Hash table match */ 334*e75ed60cSJeff Kirsher #define TSI108_RX_BAD (1 << 8) /* Bad frame */ 335*e75ed60cSJeff Kirsher #define TSI108_RX_OVER (1 << 9) /* FIFO overrun occurred */ 336*e75ed60cSJeff Kirsher #define TSI108_RX_TRUNC (1 << 11) /* Packet truncated due to excess length */ 337*e75ed60cSJeff Kirsher #define TSI108_RX_CRC (1 << 12) /* Packet had a CRC error */ 338*e75ed60cSJeff Kirsher #define TSI108_RX_INT (1 << 13) /* Generate an IRQ after frag. processed */ 339*e75ed60cSJeff Kirsher #define TSI108_RX_OWN (1 << 15) /* Set if the device owns the descriptor */ 340*e75ed60cSJeff Kirsher 341*e75ed60cSJeff Kirsher #define TSI108_RX_SKB_SIZE 1536 /* The RX skb length */ 342*e75ed60cSJeff Kirsher 343*e75ed60cSJeff Kirsher typedef struct { 344*e75ed60cSJeff Kirsher u32 buf0; /* Base address of buffer */ 345*e75ed60cSJeff Kirsher u32 buf1; /* Base address of buffer */ 346*e75ed60cSJeff Kirsher u32 next0; /* Address of next descriptor, if any */ 347*e75ed60cSJeff Kirsher u32 next1; /* Address of next descriptor, if any */ 348*e75ed60cSJeff Kirsher u16 vlan; /* VLAN of received packet, first frag only */ 349*e75ed60cSJeff Kirsher u16 len; /* Length of received fragment in bytes */ 350*e75ed60cSJeff Kirsher u16 blen; /* Length of buffer in bytes */ 351*e75ed60cSJeff Kirsher u16 misc; /* See TSI108_RX_* above */ 352*e75ed60cSJeff Kirsher u32 reserved0; /* reserved0 and reserved1 are added to make the desc */ 353*e75ed60cSJeff Kirsher u32 reserved1; /* 32-byte aligned */ 354*e75ed60cSJeff Kirsher } __attribute__ ((aligned(32))) rx_desc; 355*e75ed60cSJeff Kirsher 356*e75ed60cSJeff Kirsher #endif /* __TSI108_ETH_H */ 357