1df828598SMugunthan V N /* 2df828598SMugunthan V N * Texas Instruments Ethernet Switch Driver 3df828598SMugunthan V N * 4df828598SMugunthan V N * Copyright (C) 2012 Texas Instruments 5df828598SMugunthan V N * 6df828598SMugunthan V N * This program is free software; you can redistribute it and/or 7df828598SMugunthan V N * modify it under the terms of the GNU General Public License as 8df828598SMugunthan V N * published by the Free Software Foundation version 2. 9df828598SMugunthan V N * 10df828598SMugunthan V N * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11df828598SMugunthan V N * kind, whether express or implied; without even the implied warranty 12df828598SMugunthan V N * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13df828598SMugunthan V N * GNU General Public License for more details. 14df828598SMugunthan V N */ 15df828598SMugunthan V N 16df828598SMugunthan V N #include <linux/kernel.h> 17df828598SMugunthan V N #include <linux/io.h> 18df828598SMugunthan V N #include <linux/clk.h> 19df828598SMugunthan V N #include <linux/timer.h> 20df828598SMugunthan V N #include <linux/module.h> 21df828598SMugunthan V N #include <linux/platform_device.h> 22df828598SMugunthan V N #include <linux/irqreturn.h> 23df828598SMugunthan V N #include <linux/interrupt.h> 24df828598SMugunthan V N #include <linux/if_ether.h> 25df828598SMugunthan V N #include <linux/etherdevice.h> 26df828598SMugunthan V N #include <linux/netdevice.h> 272e5b38abSRichard Cochran #include <linux/net_tstamp.h> 28df828598SMugunthan V N #include <linux/phy.h> 29df828598SMugunthan V N #include <linux/workqueue.h> 30df828598SMugunthan V N #include <linux/delay.h> 31f150bd7fSMugunthan V N #include <linux/pm_runtime.h> 322eb32b0aSMugunthan V N #include <linux/of.h> 332eb32b0aSMugunthan V N #include <linux/of_net.h> 342eb32b0aSMugunthan V N #include <linux/of_device.h> 353b72c2feSMugunthan V N #include <linux/if_vlan.h> 36df828598SMugunthan V N 37739683b4SMugunthan V N #include <linux/pinctrl/consumer.h> 38df828598SMugunthan V N 39dbe34724SMugunthan V N #include "cpsw.h" 40df828598SMugunthan V N #include "cpsw_ale.h" 412e5b38abSRichard Cochran #include "cpts.h" 42df828598SMugunthan V N #include "davinci_cpdma.h" 43df828598SMugunthan V N 44df828598SMugunthan V N #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \ 45df828598SMugunthan V N NETIF_MSG_DRV | NETIF_MSG_LINK | \ 46df828598SMugunthan V N NETIF_MSG_IFUP | NETIF_MSG_INTR | \ 47df828598SMugunthan V N NETIF_MSG_PROBE | NETIF_MSG_TIMER | \ 48df828598SMugunthan V N NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \ 49df828598SMugunthan V N NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \ 50df828598SMugunthan V N NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \ 51df828598SMugunthan V N NETIF_MSG_RX_STATUS) 52df828598SMugunthan V N 53df828598SMugunthan V N #define cpsw_info(priv, type, format, ...) \ 54df828598SMugunthan V N do { \ 55df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 56df828598SMugunthan V N dev_info(priv->dev, format, ## __VA_ARGS__); \ 57df828598SMugunthan V N } while (0) 58df828598SMugunthan V N 59df828598SMugunthan V N #define cpsw_err(priv, type, format, ...) \ 60df828598SMugunthan V N do { \ 61df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 62df828598SMugunthan V N dev_err(priv->dev, format, ## __VA_ARGS__); \ 63df828598SMugunthan V N } while (0) 64df828598SMugunthan V N 65df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...) \ 66df828598SMugunthan V N do { \ 67df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 68df828598SMugunthan V N dev_dbg(priv->dev, format, ## __VA_ARGS__); \ 69df828598SMugunthan V N } while (0) 70df828598SMugunthan V N 71df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...) \ 72df828598SMugunthan V N do { \ 73df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 74df828598SMugunthan V N dev_notice(priv->dev, format, ## __VA_ARGS__); \ 75df828598SMugunthan V N } while (0) 76df828598SMugunthan V N 775c50a856SMugunthan V N #define ALE_ALL_PORTS 0x7 785c50a856SMugunthan V N 79df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7) 80df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg) (reg & 0xff) 81df828598SMugunthan V N #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f) 82df828598SMugunthan V N 83e90cfac6SRichard Cochran #define CPSW_VERSION_1 0x19010a 84e90cfac6SRichard Cochran #define CPSW_VERSION_2 0x19010c 85c193f365SMugunthan V N #define CPSW_VERSION_3 0x19010f 86926489beSMugunthan V N #define CPSW_VERSION_4 0x190112 87549985eeSRichard Cochran 88549985eeSRichard Cochran #define HOST_PORT_NUM 0 89549985eeSRichard Cochran #define SLIVER_SIZE 0x40 90549985eeSRichard Cochran 91549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET 0x028 92549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET 0x050 93549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE 0x040 94549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET 0x100 95549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET 0x200 96d9718546SMugunthan V N #define CPSW1_HW_STATS 0x400 97549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET 0x500 98549985eeSRichard Cochran #define CPSW1_ALE_OFFSET 0x600 99549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET 0x700 100549985eeSRichard Cochran 101549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET 0x108 102549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET 0x200 103549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE 0x100 104549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET 0x800 105d9718546SMugunthan V N #define CPSW2_HW_STATS 0x900 106549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET 0xa00 107549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET 0xc00 108549985eeSRichard Cochran #define CPSW2_ALE_OFFSET 0xd00 109549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET 0xd80 110549985eeSRichard Cochran #define CPSW2_BD_OFFSET 0x2000 111549985eeSRichard Cochran 112df828598SMugunthan V N #define CPDMA_RXTHRESH 0x0c0 113df828598SMugunthan V N #define CPDMA_RXFREE 0x0e0 114df828598SMugunthan V N #define CPDMA_TXHDP 0x00 115df828598SMugunthan V N #define CPDMA_RXHDP 0x20 116df828598SMugunthan V N #define CPDMA_TXCP 0x40 117df828598SMugunthan V N #define CPDMA_RXCP 0x60 118df828598SMugunthan V N 119df828598SMugunthan V N #define CPSW_POLL_WEIGHT 64 120df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE 60 121df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4) 122df828598SMugunthan V N 123df828598SMugunthan V N #define RX_PRIORITY_MAPPING 0x76543210 124df828598SMugunthan V N #define TX_PRIORITY_MAPPING 0x33221100 125df828598SMugunthan V N #define CPDMA_TX_PRIORITY_MAP 0x76543210 126df828598SMugunthan V N 1273b72c2feSMugunthan V N #define CPSW_VLAN_AWARE BIT(1) 1283b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE 1 1293b72c2feSMugunthan V N 130d9ba8f9eSMugunthan V N #define CPSW_FIFO_NORMAL_MODE (0 << 15) 131d9ba8f9eSMugunthan V N #define CPSW_FIFO_DUAL_MAC_MODE (1 << 15) 132d9ba8f9eSMugunthan V N #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 15) 133d9ba8f9eSMugunthan V N 134ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN (0x3f << 16) 135ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK (0x7FF << 0) 136ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT 63 137ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT 2 138ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT) 139ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1) 140ff5b8ef2SMugunthan V N 141df828598SMugunthan V N #define cpsw_enable_irq(priv) \ 142df828598SMugunthan V N do { \ 143df828598SMugunthan V N u32 i; \ 144df828598SMugunthan V N for (i = 0; i < priv->num_irqs; i++) \ 145df828598SMugunthan V N enable_irq(priv->irqs_table[i]); \ 146df828598SMugunthan V N } while (0); 147df828598SMugunthan V N #define cpsw_disable_irq(priv) \ 148df828598SMugunthan V N do { \ 149df828598SMugunthan V N u32 i; \ 150df828598SMugunthan V N for (i = 0; i < priv->num_irqs; i++) \ 151df828598SMugunthan V N disable_irq_nosync(priv->irqs_table[i]); \ 152df828598SMugunthan V N } while (0); 153df828598SMugunthan V N 154d3bb9c58SMugunthan V N #define cpsw_slave_index(priv) \ 155d3bb9c58SMugunthan V N ((priv->data.dual_emac) ? priv->emac_port : \ 156d3bb9c58SMugunthan V N priv->data.active_slave) 157d3bb9c58SMugunthan V N 158df828598SMugunthan V N static int debug_level; 159df828598SMugunthan V N module_param(debug_level, int, 0); 160df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)"); 161df828598SMugunthan V N 162df828598SMugunthan V N static int ale_ageout = 10; 163df828598SMugunthan V N module_param(ale_ageout, int, 0); 164df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)"); 165df828598SMugunthan V N 166df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE; 167df828598SMugunthan V N module_param(rx_packet_max, int, 0); 168df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)"); 169df828598SMugunthan V N 170996a5c27SRichard Cochran struct cpsw_wr_regs { 171df828598SMugunthan V N u32 id_ver; 172df828598SMugunthan V N u32 soft_reset; 173df828598SMugunthan V N u32 control; 174df828598SMugunthan V N u32 int_control; 175df828598SMugunthan V N u32 rx_thresh_en; 176df828598SMugunthan V N u32 rx_en; 177df828598SMugunthan V N u32 tx_en; 178df828598SMugunthan V N u32 misc_en; 179ff5b8ef2SMugunthan V N u32 mem_allign1[8]; 180ff5b8ef2SMugunthan V N u32 rx_thresh_stat; 181ff5b8ef2SMugunthan V N u32 rx_stat; 182ff5b8ef2SMugunthan V N u32 tx_stat; 183ff5b8ef2SMugunthan V N u32 misc_stat; 184ff5b8ef2SMugunthan V N u32 mem_allign2[8]; 185ff5b8ef2SMugunthan V N u32 rx_imax; 186ff5b8ef2SMugunthan V N u32 tx_imax; 187ff5b8ef2SMugunthan V N 188df828598SMugunthan V N }; 189df828598SMugunthan V N 190996a5c27SRichard Cochran struct cpsw_ss_regs { 191df828598SMugunthan V N u32 id_ver; 192df828598SMugunthan V N u32 control; 193df828598SMugunthan V N u32 soft_reset; 194df828598SMugunthan V N u32 stat_port_en; 195df828598SMugunthan V N u32 ptype; 196bd357af2SRichard Cochran u32 soft_idle; 197bd357af2SRichard Cochran u32 thru_rate; 198bd357af2SRichard Cochran u32 gap_thresh; 199bd357af2SRichard Cochran u32 tx_start_wds; 200bd357af2SRichard Cochran u32 flow_control; 201bd357af2SRichard Cochran u32 vlan_ltype; 202bd357af2SRichard Cochran u32 ts_ltype; 203bd357af2SRichard Cochran u32 dlr_ltype; 204df828598SMugunthan V N }; 205df828598SMugunthan V N 2069750a3adSRichard Cochran /* CPSW_PORT_V1 */ 2079750a3adSRichard Cochran #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */ 2089750a3adSRichard Cochran #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */ 2099750a3adSRichard Cochran #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */ 2109750a3adSRichard Cochran #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */ 2119750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */ 2129750a3adSRichard Cochran #define CPSW1_TS_CTL 0x14 /* Time Sync Control */ 2139750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */ 2149750a3adSRichard Cochran #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */ 2159750a3adSRichard Cochran 2169750a3adSRichard Cochran /* CPSW_PORT_V2 */ 2179750a3adSRichard Cochran #define CPSW2_CONTROL 0x00 /* Control Register */ 2189750a3adSRichard Cochran #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */ 2199750a3adSRichard Cochran #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */ 2209750a3adSRichard Cochran #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */ 2219750a3adSRichard Cochran #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */ 2229750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */ 2239750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */ 2249750a3adSRichard Cochran 2259750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */ 2269750a3adSRichard Cochran #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */ 2279750a3adSRichard Cochran #define SA_HI 0x24 /* CPGMAC_SL Source Address High */ 2289750a3adSRichard Cochran #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */ 2299750a3adSRichard Cochran 2309750a3adSRichard Cochran /* CPSW_PORT_V2 only */ 2319750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */ 2329750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */ 2339750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */ 2349750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */ 2359750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */ 2369750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */ 2379750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */ 2389750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */ 2399750a3adSRichard Cochran 2409750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */ 2419750a3adSRichard Cochran #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */ 2429750a3adSRichard Cochran #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */ 2439750a3adSRichard Cochran #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */ 2449750a3adSRichard Cochran #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */ 2459750a3adSRichard Cochran #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */ 2469750a3adSRichard Cochran #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */ 2479750a3adSRichard Cochran #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */ 2489750a3adSRichard Cochran #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */ 2499750a3adSRichard Cochran #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */ 2509750a3adSRichard Cochran #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */ 2519750a3adSRichard Cochran #define TS_BIT8 (1<<8) /* ts_ttl_nonzero? */ 2529750a3adSRichard Cochran #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */ 2539750a3adSRichard Cochran #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */ 2549750a3adSRichard Cochran #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */ 2559750a3adSRichard Cochran #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */ 2569750a3adSRichard Cochran #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */ 2579750a3adSRichard Cochran 2589750a3adSRichard Cochran #define CTRL_TS_BITS \ 2599750a3adSRichard Cochran (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 | TS_BIT8 | \ 2609750a3adSRichard Cochran TS_ANNEX_D_EN | TS_LTYPE1_EN) 2619750a3adSRichard Cochran 2629750a3adSRichard Cochran #define CTRL_ALL_TS_MASK (CTRL_TS_BITS | TS_TX_EN | TS_RX_EN) 2639750a3adSRichard Cochran #define CTRL_TX_TS_BITS (CTRL_TS_BITS | TS_TX_EN) 2649750a3adSRichard Cochran #define CTRL_RX_TS_BITS (CTRL_TS_BITS | TS_RX_EN) 2659750a3adSRichard Cochran 2669750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */ 2679750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */ 2689750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK (0x3f) 2699750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */ 2709750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK (0xffff) 2719750a3adSRichard Cochran 2729750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */ 2739750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3)) 274df828598SMugunthan V N 2752e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */ 2762e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN BIT(0) 2772e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN BIT(4) 2782e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS 16 2792e5b38abSRichard Cochran 2802e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */ 2812e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT 16 2822e5b38abSRichard Cochran 283df828598SMugunthan V N struct cpsw_host_regs { 284df828598SMugunthan V N u32 max_blks; 285df828598SMugunthan V N u32 blk_cnt; 286d9ba8f9eSMugunthan V N u32 tx_in_ctl; 287df828598SMugunthan V N u32 port_vlan; 288df828598SMugunthan V N u32 tx_pri_map; 289df828598SMugunthan V N u32 cpdma_tx_pri_map; 290df828598SMugunthan V N u32 cpdma_rx_chan_map; 291df828598SMugunthan V N }; 292df828598SMugunthan V N 293df828598SMugunthan V N struct cpsw_sliver_regs { 294df828598SMugunthan V N u32 id_ver; 295df828598SMugunthan V N u32 mac_control; 296df828598SMugunthan V N u32 mac_status; 297df828598SMugunthan V N u32 soft_reset; 298df828598SMugunthan V N u32 rx_maxlen; 299df828598SMugunthan V N u32 __reserved_0; 300df828598SMugunthan V N u32 rx_pause; 301df828598SMugunthan V N u32 tx_pause; 302df828598SMugunthan V N u32 __reserved_1; 303df828598SMugunthan V N u32 rx_pri_map; 304df828598SMugunthan V N }; 305df828598SMugunthan V N 306d9718546SMugunthan V N struct cpsw_hw_stats { 307d9718546SMugunthan V N u32 rxgoodframes; 308d9718546SMugunthan V N u32 rxbroadcastframes; 309d9718546SMugunthan V N u32 rxmulticastframes; 310d9718546SMugunthan V N u32 rxpauseframes; 311d9718546SMugunthan V N u32 rxcrcerrors; 312d9718546SMugunthan V N u32 rxaligncodeerrors; 313d9718546SMugunthan V N u32 rxoversizedframes; 314d9718546SMugunthan V N u32 rxjabberframes; 315d9718546SMugunthan V N u32 rxundersizedframes; 316d9718546SMugunthan V N u32 rxfragments; 317d9718546SMugunthan V N u32 __pad_0[2]; 318d9718546SMugunthan V N u32 rxoctets; 319d9718546SMugunthan V N u32 txgoodframes; 320d9718546SMugunthan V N u32 txbroadcastframes; 321d9718546SMugunthan V N u32 txmulticastframes; 322d9718546SMugunthan V N u32 txpauseframes; 323d9718546SMugunthan V N u32 txdeferredframes; 324d9718546SMugunthan V N u32 txcollisionframes; 325d9718546SMugunthan V N u32 txsinglecollframes; 326d9718546SMugunthan V N u32 txmultcollframes; 327d9718546SMugunthan V N u32 txexcessivecollisions; 328d9718546SMugunthan V N u32 txlatecollisions; 329d9718546SMugunthan V N u32 txunderrun; 330d9718546SMugunthan V N u32 txcarriersenseerrors; 331d9718546SMugunthan V N u32 txoctets; 332d9718546SMugunthan V N u32 octetframes64; 333d9718546SMugunthan V N u32 octetframes65t127; 334d9718546SMugunthan V N u32 octetframes128t255; 335d9718546SMugunthan V N u32 octetframes256t511; 336d9718546SMugunthan V N u32 octetframes512t1023; 337d9718546SMugunthan V N u32 octetframes1024tup; 338d9718546SMugunthan V N u32 netoctets; 339d9718546SMugunthan V N u32 rxsofoverruns; 340d9718546SMugunthan V N u32 rxmofoverruns; 341d9718546SMugunthan V N u32 rxdmaoverruns; 342d9718546SMugunthan V N }; 343d9718546SMugunthan V N 344df828598SMugunthan V N struct cpsw_slave { 3459750a3adSRichard Cochran void __iomem *regs; 346df828598SMugunthan V N struct cpsw_sliver_regs __iomem *sliver; 347df828598SMugunthan V N int slave_num; 348df828598SMugunthan V N u32 mac_control; 349df828598SMugunthan V N struct cpsw_slave_data *data; 350df828598SMugunthan V N struct phy_device *phy; 351d9ba8f9eSMugunthan V N struct net_device *ndev; 352d9ba8f9eSMugunthan V N u32 port_vlan; 353d9ba8f9eSMugunthan V N u32 open_stat; 354df828598SMugunthan V N }; 355df828598SMugunthan V N 3569750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset) 3579750a3adSRichard Cochran { 3589750a3adSRichard Cochran return __raw_readl(slave->regs + offset); 3599750a3adSRichard Cochran } 3609750a3adSRichard Cochran 3619750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset) 3629750a3adSRichard Cochran { 3639750a3adSRichard Cochran __raw_writel(val, slave->regs + offset); 3649750a3adSRichard Cochran } 3659750a3adSRichard Cochran 366df828598SMugunthan V N struct cpsw_priv { 367df828598SMugunthan V N spinlock_t lock; 368df828598SMugunthan V N struct platform_device *pdev; 369df828598SMugunthan V N struct net_device *ndev; 370df828598SMugunthan V N struct napi_struct napi; 371df828598SMugunthan V N struct device *dev; 372df828598SMugunthan V N struct cpsw_platform_data data; 373996a5c27SRichard Cochran struct cpsw_ss_regs __iomem *regs; 374996a5c27SRichard Cochran struct cpsw_wr_regs __iomem *wr_regs; 375d9718546SMugunthan V N u8 __iomem *hw_stats; 376df828598SMugunthan V N struct cpsw_host_regs __iomem *host_port_regs; 377df828598SMugunthan V N u32 msg_enable; 378e90cfac6SRichard Cochran u32 version; 379ff5b8ef2SMugunthan V N u32 coal_intvl; 380ff5b8ef2SMugunthan V N u32 bus_freq_mhz; 381df828598SMugunthan V N struct net_device_stats stats; 382df828598SMugunthan V N int rx_packet_max; 383df828598SMugunthan V N int host_port; 384df828598SMugunthan V N struct clk *clk; 385df828598SMugunthan V N u8 mac_addr[ETH_ALEN]; 386df828598SMugunthan V N struct cpsw_slave *slaves; 387df828598SMugunthan V N struct cpdma_ctlr *dma; 388df828598SMugunthan V N struct cpdma_chan *txch, *rxch; 389df828598SMugunthan V N struct cpsw_ale *ale; 390df828598SMugunthan V N /* snapshot of IRQ numbers */ 391df828598SMugunthan V N u32 irqs_table[4]; 392df828598SMugunthan V N u32 num_irqs; 393a11fbba9SSebastian Siewior bool irq_enabled; 3949232b16dSMugunthan V N struct cpts *cpts; 395d9ba8f9eSMugunthan V N u32 emac_port; 396df828598SMugunthan V N }; 397df828598SMugunthan V N 398d9718546SMugunthan V N struct cpsw_stats { 399d9718546SMugunthan V N char stat_string[ETH_GSTRING_LEN]; 400d9718546SMugunthan V N int type; 401d9718546SMugunthan V N int sizeof_stat; 402d9718546SMugunthan V N int stat_offset; 403d9718546SMugunthan V N }; 404d9718546SMugunthan V N 405d9718546SMugunthan V N enum { 406d9718546SMugunthan V N CPSW_STATS, 407d9718546SMugunthan V N CPDMA_RX_STATS, 408d9718546SMugunthan V N CPDMA_TX_STATS, 409d9718546SMugunthan V N }; 410d9718546SMugunthan V N 411d9718546SMugunthan V N #define CPSW_STAT(m) CPSW_STATS, \ 412d9718546SMugunthan V N sizeof(((struct cpsw_hw_stats *)0)->m), \ 413d9718546SMugunthan V N offsetof(struct cpsw_hw_stats, m) 414d9718546SMugunthan V N #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \ 415d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 416d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 417d9718546SMugunthan V N #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \ 418d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 419d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 420d9718546SMugunthan V N 421d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = { 422d9718546SMugunthan V N { "Good Rx Frames", CPSW_STAT(rxgoodframes) }, 423d9718546SMugunthan V N { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) }, 424d9718546SMugunthan V N { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) }, 425d9718546SMugunthan V N { "Pause Rx Frames", CPSW_STAT(rxpauseframes) }, 426d9718546SMugunthan V N { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) }, 427d9718546SMugunthan V N { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) }, 428d9718546SMugunthan V N { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) }, 429d9718546SMugunthan V N { "Rx Jabbers", CPSW_STAT(rxjabberframes) }, 430d9718546SMugunthan V N { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) }, 431d9718546SMugunthan V N { "Rx Fragments", CPSW_STAT(rxfragments) }, 432d9718546SMugunthan V N { "Rx Octets", CPSW_STAT(rxoctets) }, 433d9718546SMugunthan V N { "Good Tx Frames", CPSW_STAT(txgoodframes) }, 434d9718546SMugunthan V N { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) }, 435d9718546SMugunthan V N { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) }, 436d9718546SMugunthan V N { "Pause Tx Frames", CPSW_STAT(txpauseframes) }, 437d9718546SMugunthan V N { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) }, 438d9718546SMugunthan V N { "Collisions", CPSW_STAT(txcollisionframes) }, 439d9718546SMugunthan V N { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) }, 440d9718546SMugunthan V N { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) }, 441d9718546SMugunthan V N { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) }, 442d9718546SMugunthan V N { "Late Collisions", CPSW_STAT(txlatecollisions) }, 443d9718546SMugunthan V N { "Tx Underrun", CPSW_STAT(txunderrun) }, 444d9718546SMugunthan V N { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) }, 445d9718546SMugunthan V N { "Tx Octets", CPSW_STAT(txoctets) }, 446d9718546SMugunthan V N { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) }, 447d9718546SMugunthan V N { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) }, 448d9718546SMugunthan V N { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) }, 449d9718546SMugunthan V N { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) }, 450d9718546SMugunthan V N { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) }, 451d9718546SMugunthan V N { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) }, 452d9718546SMugunthan V N { "Net Octets", CPSW_STAT(netoctets) }, 453d9718546SMugunthan V N { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) }, 454d9718546SMugunthan V N { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) }, 455d9718546SMugunthan V N { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) }, 456d9718546SMugunthan V N { "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) }, 457d9718546SMugunthan V N { "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) }, 458d9718546SMugunthan V N { "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) }, 459d9718546SMugunthan V N { "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) }, 460d9718546SMugunthan V N { "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) }, 461d9718546SMugunthan V N { "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) }, 462d9718546SMugunthan V N { "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) }, 463d9718546SMugunthan V N { "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) }, 464d9718546SMugunthan V N { "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) }, 465d9718546SMugunthan V N { "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) }, 466d9718546SMugunthan V N { "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) }, 467d9718546SMugunthan V N { "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) }, 468d9718546SMugunthan V N { "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) }, 469d9718546SMugunthan V N { "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) }, 470d9718546SMugunthan V N { "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) }, 471d9718546SMugunthan V N { "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) }, 472d9718546SMugunthan V N { "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) }, 473d9718546SMugunthan V N { "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) }, 474d9718546SMugunthan V N { "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) }, 475d9718546SMugunthan V N { "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) }, 476d9718546SMugunthan V N { "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) }, 477d9718546SMugunthan V N { "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) }, 478d9718546SMugunthan V N { "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) }, 479d9718546SMugunthan V N { "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) }, 480d9718546SMugunthan V N { "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) }, 481d9718546SMugunthan V N { "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) }, 482d9718546SMugunthan V N }; 483d9718546SMugunthan V N 484d9718546SMugunthan V N #define CPSW_STATS_LEN ARRAY_SIZE(cpsw_gstrings_stats) 485d9718546SMugunthan V N 486df828598SMugunthan V N #define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi) 487df828598SMugunthan V N #define for_each_slave(priv, func, arg...) \ 488df828598SMugunthan V N do { \ 4896e6ceaedSSebastian Siewior struct cpsw_slave *slave; \ 4906e6ceaedSSebastian Siewior int n; \ 491d9ba8f9eSMugunthan V N if (priv->data.dual_emac) \ 492d9ba8f9eSMugunthan V N (func)((priv)->slaves + priv->emac_port, ##arg);\ 493d9ba8f9eSMugunthan V N else \ 4946e6ceaedSSebastian Siewior for (n = (priv)->data.slaves, \ 4956e6ceaedSSebastian Siewior slave = (priv)->slaves; \ 4966e6ceaedSSebastian Siewior n; n--) \ 4976e6ceaedSSebastian Siewior (func)(slave++, ##arg); \ 498df828598SMugunthan V N } while (0) 499d9ba8f9eSMugunthan V N #define cpsw_get_slave_ndev(priv, __slave_no__) \ 500d9ba8f9eSMugunthan V N (priv->slaves[__slave_no__].ndev) 501d9ba8f9eSMugunthan V N #define cpsw_get_slave_priv(priv, __slave_no__) \ 502d9ba8f9eSMugunthan V N ((priv->slaves[__slave_no__].ndev) ? \ 503d9ba8f9eSMugunthan V N netdev_priv(priv->slaves[__slave_no__].ndev) : NULL) \ 504d9ba8f9eSMugunthan V N 505d9ba8f9eSMugunthan V N #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb) \ 506d9ba8f9eSMugunthan V N do { \ 507d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) \ 508d9ba8f9eSMugunthan V N break; \ 509d9ba8f9eSMugunthan V N if (CPDMA_RX_SOURCE_PORT(status) == 1) { \ 510d9ba8f9eSMugunthan V N ndev = cpsw_get_slave_ndev(priv, 0); \ 511d9ba8f9eSMugunthan V N priv = netdev_priv(ndev); \ 512d9ba8f9eSMugunthan V N skb->dev = ndev; \ 513d9ba8f9eSMugunthan V N } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \ 514d9ba8f9eSMugunthan V N ndev = cpsw_get_slave_ndev(priv, 1); \ 515d9ba8f9eSMugunthan V N priv = netdev_priv(ndev); \ 516d9ba8f9eSMugunthan V N skb->dev = ndev; \ 517d9ba8f9eSMugunthan V N } \ 518d9ba8f9eSMugunthan V N } while (0) 519d9ba8f9eSMugunthan V N #define cpsw_add_mcast(priv, addr) \ 520d9ba8f9eSMugunthan V N do { \ 521d9ba8f9eSMugunthan V N if (priv->data.dual_emac) { \ 522d9ba8f9eSMugunthan V N struct cpsw_slave *slave = priv->slaves + \ 523d9ba8f9eSMugunthan V N priv->emac_port; \ 524d9ba8f9eSMugunthan V N int slave_port = cpsw_get_slave_port(priv, \ 525d9ba8f9eSMugunthan V N slave->slave_num); \ 526d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, addr, \ 527d9ba8f9eSMugunthan V N 1 << slave_port | 1 << priv->host_port, \ 528d9ba8f9eSMugunthan V N ALE_VLAN, slave->port_vlan, 0); \ 529d9ba8f9eSMugunthan V N } else { \ 530d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, addr, \ 531d9ba8f9eSMugunthan V N ALE_ALL_PORTS << priv->host_port, \ 532d9ba8f9eSMugunthan V N 0, 0, 0); \ 533d9ba8f9eSMugunthan V N } \ 534d9ba8f9eSMugunthan V N } while (0) 535d9ba8f9eSMugunthan V N 536d9ba8f9eSMugunthan V N static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num) 537d9ba8f9eSMugunthan V N { 538d9ba8f9eSMugunthan V N if (priv->host_port == 0) 539d9ba8f9eSMugunthan V N return slave_num + 1; 540d9ba8f9eSMugunthan V N else 541d9ba8f9eSMugunthan V N return slave_num; 542d9ba8f9eSMugunthan V N } 543df828598SMugunthan V N 5445c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev) 5455c50a856SMugunthan V N { 5465c50a856SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 5475c50a856SMugunthan V N 5485c50a856SMugunthan V N if (ndev->flags & IFF_PROMISC) { 5495c50a856SMugunthan V N /* Enable promiscuous mode */ 5505c50a856SMugunthan V N dev_err(priv->dev, "Ignoring Promiscuous mode\n"); 5515c50a856SMugunthan V N return; 5525c50a856SMugunthan V N } 5535c50a856SMugunthan V N 5545c50a856SMugunthan V N /* Clear all mcast from ALE */ 5555c50a856SMugunthan V N cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port); 5565c50a856SMugunthan V N 5575c50a856SMugunthan V N if (!netdev_mc_empty(ndev)) { 5585c50a856SMugunthan V N struct netdev_hw_addr *ha; 5595c50a856SMugunthan V N 5605c50a856SMugunthan V N /* program multicast address list into ALE register */ 5615c50a856SMugunthan V N netdev_for_each_mc_addr(ha, ndev) { 562d9ba8f9eSMugunthan V N cpsw_add_mcast(priv, (u8 *)ha->addr); 5635c50a856SMugunthan V N } 5645c50a856SMugunthan V N } 5655c50a856SMugunthan V N } 5665c50a856SMugunthan V N 567df828598SMugunthan V N static void cpsw_intr_enable(struct cpsw_priv *priv) 568df828598SMugunthan V N { 569996a5c27SRichard Cochran __raw_writel(0xFF, &priv->wr_regs->tx_en); 570996a5c27SRichard Cochran __raw_writel(0xFF, &priv->wr_regs->rx_en); 571df828598SMugunthan V N 572df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, true); 573df828598SMugunthan V N return; 574df828598SMugunthan V N } 575df828598SMugunthan V N 576df828598SMugunthan V N static void cpsw_intr_disable(struct cpsw_priv *priv) 577df828598SMugunthan V N { 578996a5c27SRichard Cochran __raw_writel(0, &priv->wr_regs->tx_en); 579996a5c27SRichard Cochran __raw_writel(0, &priv->wr_regs->rx_en); 580df828598SMugunthan V N 581df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, false); 582df828598SMugunthan V N return; 583df828598SMugunthan V N } 584df828598SMugunthan V N 585df828598SMugunthan V N void cpsw_tx_handler(void *token, int len, int status) 586df828598SMugunthan V N { 587df828598SMugunthan V N struct sk_buff *skb = token; 588df828598SMugunthan V N struct net_device *ndev = skb->dev; 589df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 590df828598SMugunthan V N 591fae50823SMugunthan V N /* Check whether the queue is stopped due to stalled tx dma, if the 592fae50823SMugunthan V N * queue is stopped then start the queue as we have free desc for tx 593fae50823SMugunthan V N */ 594df828598SMugunthan V N if (unlikely(netif_queue_stopped(ndev))) 595b56d6b3fSMugunthan V N netif_wake_queue(ndev); 5969232b16dSMugunthan V N cpts_tx_timestamp(priv->cpts, skb); 597df828598SMugunthan V N priv->stats.tx_packets++; 598df828598SMugunthan V N priv->stats.tx_bytes += len; 599df828598SMugunthan V N dev_kfree_skb_any(skb); 600df828598SMugunthan V N } 601df828598SMugunthan V N 602df828598SMugunthan V N void cpsw_rx_handler(void *token, int len, int status) 603df828598SMugunthan V N { 604df828598SMugunthan V N struct sk_buff *skb = token; 605b4727e69SSebastian Siewior struct sk_buff *new_skb; 606df828598SMugunthan V N struct net_device *ndev = skb->dev; 607df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 608df828598SMugunthan V N int ret = 0; 609df828598SMugunthan V N 610d9ba8f9eSMugunthan V N cpsw_dual_emac_src_port_detect(status, priv, ndev, skb); 611d9ba8f9eSMugunthan V N 612b4727e69SSebastian Siewior if (unlikely(status < 0)) { 613b4727e69SSebastian Siewior /* the interface is going down, skbs are purged */ 614df828598SMugunthan V N dev_kfree_skb_any(skb); 615df828598SMugunthan V N return; 616df828598SMugunthan V N } 617b4727e69SSebastian Siewior 618b4727e69SSebastian Siewior new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max); 619b4727e69SSebastian Siewior if (new_skb) { 620df828598SMugunthan V N skb_put(skb, len); 6219232b16dSMugunthan V N cpts_rx_timestamp(priv->cpts, skb); 622df828598SMugunthan V N skb->protocol = eth_type_trans(skb, ndev); 623df828598SMugunthan V N netif_receive_skb(skb); 624df828598SMugunthan V N priv->stats.rx_bytes += len; 625df828598SMugunthan V N priv->stats.rx_packets++; 626b4727e69SSebastian Siewior } else { 627b4727e69SSebastian Siewior priv->stats.rx_dropped++; 628b4727e69SSebastian Siewior new_skb = skb; 629df828598SMugunthan V N } 630df828598SMugunthan V N 631b4727e69SSebastian Siewior ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data, 632b4727e69SSebastian Siewior skb_tailroom(new_skb), 0); 633b4727e69SSebastian Siewior if (WARN_ON(ret < 0)) 634b4727e69SSebastian Siewior dev_kfree_skb_any(new_skb); 635df828598SMugunthan V N } 636df828598SMugunthan V N 637df828598SMugunthan V N static irqreturn_t cpsw_interrupt(int irq, void *dev_id) 638df828598SMugunthan V N { 639df828598SMugunthan V N struct cpsw_priv *priv = dev_id; 640fd51cf19SSebastian Siewior 641df828598SMugunthan V N cpsw_intr_disable(priv); 642a11fbba9SSebastian Siewior if (priv->irq_enabled == true) { 643df828598SMugunthan V N cpsw_disable_irq(priv); 644a11fbba9SSebastian Siewior priv->irq_enabled = false; 645a11fbba9SSebastian Siewior } 646fd51cf19SSebastian Siewior 647fd51cf19SSebastian Siewior if (netif_running(priv->ndev)) { 648df828598SMugunthan V N napi_schedule(&priv->napi); 649df828598SMugunthan V N return IRQ_HANDLED; 650df828598SMugunthan V N } 651df828598SMugunthan V N 652fd51cf19SSebastian Siewior priv = cpsw_get_slave_priv(priv, 1); 653fd51cf19SSebastian Siewior if (!priv) 654fd51cf19SSebastian Siewior return IRQ_NONE; 655fd51cf19SSebastian Siewior 656fd51cf19SSebastian Siewior if (netif_running(priv->ndev)) { 657fd51cf19SSebastian Siewior napi_schedule(&priv->napi); 658fd51cf19SSebastian Siewior return IRQ_HANDLED; 659fd51cf19SSebastian Siewior } 660fd51cf19SSebastian Siewior return IRQ_NONE; 661fd51cf19SSebastian Siewior } 662fd51cf19SSebastian Siewior 663df828598SMugunthan V N static int cpsw_poll(struct napi_struct *napi, int budget) 664df828598SMugunthan V N { 665df828598SMugunthan V N struct cpsw_priv *priv = napi_to_priv(napi); 666df828598SMugunthan V N int num_tx, num_rx; 667df828598SMugunthan V N 668df828598SMugunthan V N num_tx = cpdma_chan_process(priv->txch, 128); 669510a1e72SMugunthan V N if (num_tx) 670510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX); 671510a1e72SMugunthan V N 672df828598SMugunthan V N num_rx = cpdma_chan_process(priv->rxch, budget); 673510a1e72SMugunthan V N if (num_rx < budget) { 674a11fbba9SSebastian Siewior struct cpsw_priv *prim_cpsw; 675a11fbba9SSebastian Siewior 676510a1e72SMugunthan V N napi_complete(napi); 677510a1e72SMugunthan V N cpsw_intr_enable(priv); 678510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX); 679a11fbba9SSebastian Siewior prim_cpsw = cpsw_get_slave_priv(priv, 0); 680a11fbba9SSebastian Siewior if (prim_cpsw->irq_enabled == false) { 681a11fbba9SSebastian Siewior prim_cpsw->irq_enabled = true; 682af5c6df7SMugunthan V N cpsw_enable_irq(priv); 683a11fbba9SSebastian Siewior } 684510a1e72SMugunthan V N } 685df828598SMugunthan V N 686df828598SMugunthan V N if (num_rx || num_tx) 687df828598SMugunthan V N cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n", 688df828598SMugunthan V N num_rx, num_tx); 689df828598SMugunthan V N 690df828598SMugunthan V N return num_rx; 691df828598SMugunthan V N } 692df828598SMugunthan V N 693df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg) 694df828598SMugunthan V N { 695df828598SMugunthan V N unsigned long timeout = jiffies + HZ; 696df828598SMugunthan V N 697df828598SMugunthan V N __raw_writel(1, reg); 698df828598SMugunthan V N do { 699df828598SMugunthan V N cpu_relax(); 700df828598SMugunthan V N } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies)); 701df828598SMugunthan V N 702df828598SMugunthan V N WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module); 703df828598SMugunthan V N } 704df828598SMugunthan V N 705df828598SMugunthan V N #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \ 706df828598SMugunthan V N ((mac)[2] << 16) | ((mac)[3] << 24)) 707df828598SMugunthan V N #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8)) 708df828598SMugunthan V N 709df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave, 710df828598SMugunthan V N struct cpsw_priv *priv) 711df828598SMugunthan V N { 7129750a3adSRichard Cochran slave_write(slave, mac_hi(priv->mac_addr), SA_HI); 7139750a3adSRichard Cochran slave_write(slave, mac_lo(priv->mac_addr), SA_LO); 714df828598SMugunthan V N } 715df828598SMugunthan V N 716df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave, 717df828598SMugunthan V N struct cpsw_priv *priv, bool *link) 718df828598SMugunthan V N { 719df828598SMugunthan V N struct phy_device *phy = slave->phy; 720df828598SMugunthan V N u32 mac_control = 0; 721df828598SMugunthan V N u32 slave_port; 722df828598SMugunthan V N 723df828598SMugunthan V N if (!phy) 724df828598SMugunthan V N return; 725df828598SMugunthan V N 726df828598SMugunthan V N slave_port = cpsw_get_slave_port(priv, slave->slave_num); 727df828598SMugunthan V N 728df828598SMugunthan V N if (phy->link) { 729df828598SMugunthan V N mac_control = priv->data.mac_control; 730df828598SMugunthan V N 731df828598SMugunthan V N /* enable forwarding */ 732df828598SMugunthan V N cpsw_ale_control_set(priv->ale, slave_port, 733df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 734df828598SMugunthan V N 735df828598SMugunthan V N if (phy->speed == 1000) 736df828598SMugunthan V N mac_control |= BIT(7); /* GIGABITEN */ 737df828598SMugunthan V N if (phy->duplex) 738df828598SMugunthan V N mac_control |= BIT(0); /* FULLDUPLEXEN */ 739342b7b74SDaniel Mack 740342b7b74SDaniel Mack /* set speed_in input in case RMII mode is used in 100Mbps */ 741342b7b74SDaniel Mack if (phy->speed == 100) 742342b7b74SDaniel Mack mac_control |= BIT(15); 743342b7b74SDaniel Mack 744df828598SMugunthan V N *link = true; 745df828598SMugunthan V N } else { 746df828598SMugunthan V N mac_control = 0; 747df828598SMugunthan V N /* disable forwarding */ 748df828598SMugunthan V N cpsw_ale_control_set(priv->ale, slave_port, 749df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 750df828598SMugunthan V N } 751df828598SMugunthan V N 752df828598SMugunthan V N if (mac_control != slave->mac_control) { 753df828598SMugunthan V N phy_print_status(phy); 754df828598SMugunthan V N __raw_writel(mac_control, &slave->sliver->mac_control); 755df828598SMugunthan V N } 756df828598SMugunthan V N 757df828598SMugunthan V N slave->mac_control = mac_control; 758df828598SMugunthan V N } 759df828598SMugunthan V N 760df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev) 761df828598SMugunthan V N { 762df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 763df828598SMugunthan V N bool link = false; 764df828598SMugunthan V N 765df828598SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 766df828598SMugunthan V N 767df828598SMugunthan V N if (link) { 768df828598SMugunthan V N netif_carrier_on(ndev); 769df828598SMugunthan V N if (netif_running(ndev)) 770df828598SMugunthan V N netif_wake_queue(ndev); 771df828598SMugunthan V N } else { 772df828598SMugunthan V N netif_carrier_off(ndev); 773df828598SMugunthan V N netif_stop_queue(ndev); 774df828598SMugunthan V N } 775df828598SMugunthan V N } 776df828598SMugunthan V N 777ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev, 778ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 779ff5b8ef2SMugunthan V N { 780ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 781ff5b8ef2SMugunthan V N 782ff5b8ef2SMugunthan V N coal->rx_coalesce_usecs = priv->coal_intvl; 783ff5b8ef2SMugunthan V N return 0; 784ff5b8ef2SMugunthan V N } 785ff5b8ef2SMugunthan V N 786ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev, 787ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 788ff5b8ef2SMugunthan V N { 789ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 790ff5b8ef2SMugunthan V N u32 int_ctrl; 791ff5b8ef2SMugunthan V N u32 num_interrupts = 0; 792ff5b8ef2SMugunthan V N u32 prescale = 0; 793ff5b8ef2SMugunthan V N u32 addnl_dvdr = 1; 794ff5b8ef2SMugunthan V N u32 coal_intvl = 0; 795ff5b8ef2SMugunthan V N 796ff5b8ef2SMugunthan V N if (!coal->rx_coalesce_usecs) 797ff5b8ef2SMugunthan V N return -EINVAL; 798ff5b8ef2SMugunthan V N 799ff5b8ef2SMugunthan V N coal_intvl = coal->rx_coalesce_usecs; 800ff5b8ef2SMugunthan V N 801ff5b8ef2SMugunthan V N int_ctrl = readl(&priv->wr_regs->int_control); 802ff5b8ef2SMugunthan V N prescale = priv->bus_freq_mhz * 4; 803ff5b8ef2SMugunthan V N 804ff5b8ef2SMugunthan V N if (coal_intvl < CPSW_CMINTMIN_INTVL) 805ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMIN_INTVL; 806ff5b8ef2SMugunthan V N 807ff5b8ef2SMugunthan V N if (coal_intvl > CPSW_CMINTMAX_INTVL) { 808ff5b8ef2SMugunthan V N /* Interrupt pacer works with 4us Pulse, we can 809ff5b8ef2SMugunthan V N * throttle further by dilating the 4us pulse. 810ff5b8ef2SMugunthan V N */ 811ff5b8ef2SMugunthan V N addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale; 812ff5b8ef2SMugunthan V N 813ff5b8ef2SMugunthan V N if (addnl_dvdr > 1) { 814ff5b8ef2SMugunthan V N prescale *= addnl_dvdr; 815ff5b8ef2SMugunthan V N if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr)) 816ff5b8ef2SMugunthan V N coal_intvl = (CPSW_CMINTMAX_INTVL 817ff5b8ef2SMugunthan V N * addnl_dvdr); 818ff5b8ef2SMugunthan V N } else { 819ff5b8ef2SMugunthan V N addnl_dvdr = 1; 820ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMAX_INTVL; 821ff5b8ef2SMugunthan V N } 822ff5b8ef2SMugunthan V N } 823ff5b8ef2SMugunthan V N 824ff5b8ef2SMugunthan V N num_interrupts = (1000 * addnl_dvdr) / coal_intvl; 825ff5b8ef2SMugunthan V N writel(num_interrupts, &priv->wr_regs->rx_imax); 826ff5b8ef2SMugunthan V N writel(num_interrupts, &priv->wr_regs->tx_imax); 827ff5b8ef2SMugunthan V N 828ff5b8ef2SMugunthan V N int_ctrl |= CPSW_INTPACEEN; 829ff5b8ef2SMugunthan V N int_ctrl &= (~CPSW_INTPRESCALE_MASK); 830ff5b8ef2SMugunthan V N int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK); 831ff5b8ef2SMugunthan V N writel(int_ctrl, &priv->wr_regs->int_control); 832ff5b8ef2SMugunthan V N 833ff5b8ef2SMugunthan V N cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl); 834ff5b8ef2SMugunthan V N if (priv->data.dual_emac) { 835ff5b8ef2SMugunthan V N int i; 836ff5b8ef2SMugunthan V N 837ff5b8ef2SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 838ff5b8ef2SMugunthan V N priv = netdev_priv(priv->slaves[i].ndev); 839ff5b8ef2SMugunthan V N priv->coal_intvl = coal_intvl; 840ff5b8ef2SMugunthan V N } 841ff5b8ef2SMugunthan V N } else { 842ff5b8ef2SMugunthan V N priv->coal_intvl = coal_intvl; 843ff5b8ef2SMugunthan V N } 844ff5b8ef2SMugunthan V N 845ff5b8ef2SMugunthan V N return 0; 846ff5b8ef2SMugunthan V N } 847ff5b8ef2SMugunthan V N 848d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset) 849d9718546SMugunthan V N { 850d9718546SMugunthan V N switch (sset) { 851d9718546SMugunthan V N case ETH_SS_STATS: 852d9718546SMugunthan V N return CPSW_STATS_LEN; 853d9718546SMugunthan V N default: 854d9718546SMugunthan V N return -EOPNOTSUPP; 855d9718546SMugunthan V N } 856d9718546SMugunthan V N } 857d9718546SMugunthan V N 858d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data) 859d9718546SMugunthan V N { 860d9718546SMugunthan V N u8 *p = data; 861d9718546SMugunthan V N int i; 862d9718546SMugunthan V N 863d9718546SMugunthan V N switch (stringset) { 864d9718546SMugunthan V N case ETH_SS_STATS: 865d9718546SMugunthan V N for (i = 0; i < CPSW_STATS_LEN; i++) { 866d9718546SMugunthan V N memcpy(p, cpsw_gstrings_stats[i].stat_string, 867d9718546SMugunthan V N ETH_GSTRING_LEN); 868d9718546SMugunthan V N p += ETH_GSTRING_LEN; 869d9718546SMugunthan V N } 870d9718546SMugunthan V N break; 871d9718546SMugunthan V N } 872d9718546SMugunthan V N } 873d9718546SMugunthan V N 874d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev, 875d9718546SMugunthan V N struct ethtool_stats *stats, u64 *data) 876d9718546SMugunthan V N { 877d9718546SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 878d9718546SMugunthan V N struct cpdma_chan_stats rx_stats; 879d9718546SMugunthan V N struct cpdma_chan_stats tx_stats; 880d9718546SMugunthan V N u32 val; 881d9718546SMugunthan V N u8 *p; 882d9718546SMugunthan V N int i; 883d9718546SMugunthan V N 884d9718546SMugunthan V N /* Collect Davinci CPDMA stats for Rx and Tx Channel */ 885d9718546SMugunthan V N cpdma_chan_get_stats(priv->rxch, &rx_stats); 886d9718546SMugunthan V N cpdma_chan_get_stats(priv->txch, &tx_stats); 887d9718546SMugunthan V N 888d9718546SMugunthan V N for (i = 0; i < CPSW_STATS_LEN; i++) { 889d9718546SMugunthan V N switch (cpsw_gstrings_stats[i].type) { 890d9718546SMugunthan V N case CPSW_STATS: 891d9718546SMugunthan V N val = readl(priv->hw_stats + 892d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset); 893d9718546SMugunthan V N data[i] = val; 894d9718546SMugunthan V N break; 895d9718546SMugunthan V N 896d9718546SMugunthan V N case CPDMA_RX_STATS: 897d9718546SMugunthan V N p = (u8 *)&rx_stats + 898d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset; 899d9718546SMugunthan V N data[i] = *(u32 *)p; 900d9718546SMugunthan V N break; 901d9718546SMugunthan V N 902d9718546SMugunthan V N case CPDMA_TX_STATS: 903d9718546SMugunthan V N p = (u8 *)&tx_stats + 904d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset; 905d9718546SMugunthan V N data[i] = *(u32 *)p; 906d9718546SMugunthan V N break; 907d9718546SMugunthan V N } 908d9718546SMugunthan V N } 909d9718546SMugunthan V N } 910d9718546SMugunthan V N 911df828598SMugunthan V N static inline int __show_stat(char *buf, int maxlen, const char *name, u32 val) 912df828598SMugunthan V N { 913df828598SMugunthan V N static char *leader = "........................................"; 914df828598SMugunthan V N 915df828598SMugunthan V N if (!val) 916df828598SMugunthan V N return 0; 917df828598SMugunthan V N else 918df828598SMugunthan V N return snprintf(buf, maxlen, "%s %s %10d\n", name, 919df828598SMugunthan V N leader + strlen(name), val); 920df828598SMugunthan V N } 921df828598SMugunthan V N 922d9ba8f9eSMugunthan V N static int cpsw_common_res_usage_state(struct cpsw_priv *priv) 923d9ba8f9eSMugunthan V N { 924d9ba8f9eSMugunthan V N u32 i; 925d9ba8f9eSMugunthan V N u32 usage_count = 0; 926d9ba8f9eSMugunthan V N 927d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) 928d9ba8f9eSMugunthan V N return 0; 929d9ba8f9eSMugunthan V N 930d9ba8f9eSMugunthan V N for (i = 0; i < priv->data.slaves; i++) 931d9ba8f9eSMugunthan V N if (priv->slaves[i].open_stat) 932d9ba8f9eSMugunthan V N usage_count++; 933d9ba8f9eSMugunthan V N 934d9ba8f9eSMugunthan V N return usage_count; 935d9ba8f9eSMugunthan V N } 936d9ba8f9eSMugunthan V N 937d9ba8f9eSMugunthan V N static inline int cpsw_tx_packet_submit(struct net_device *ndev, 938d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct sk_buff *skb) 939d9ba8f9eSMugunthan V N { 940d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) 941d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 942aef614e1SSebastian Siewior skb->len, 0); 943d9ba8f9eSMugunthan V N 944d9ba8f9eSMugunthan V N if (ndev == cpsw_get_slave_ndev(priv, 0)) 945d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 946aef614e1SSebastian Siewior skb->len, 1); 947d9ba8f9eSMugunthan V N else 948d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 949aef614e1SSebastian Siewior skb->len, 2); 950d9ba8f9eSMugunthan V N } 951d9ba8f9eSMugunthan V N 952d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries( 953d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct cpsw_slave *slave, 954d9ba8f9eSMugunthan V N u32 slave_port) 955d9ba8f9eSMugunthan V N { 956d9ba8f9eSMugunthan V N u32 port_mask = 1 << slave_port | 1 << priv->host_port; 957d9ba8f9eSMugunthan V N 958d9ba8f9eSMugunthan V N if (priv->version == CPSW_VERSION_1) 959d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN); 960d9ba8f9eSMugunthan V N else 961d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN); 962d9ba8f9eSMugunthan V N cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask, 963d9ba8f9eSMugunthan V N port_mask, port_mask, 0); 964d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 965d9ba8f9eSMugunthan V N port_mask, ALE_VLAN, slave->port_vlan, 0); 966d9ba8f9eSMugunthan V N cpsw_ale_add_ucast(priv->ale, priv->mac_addr, 967d9ba8f9eSMugunthan V N priv->host_port, ALE_VLAN, slave->port_vlan); 968d9ba8f9eSMugunthan V N } 969d9ba8f9eSMugunthan V N 9701e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave) 971df828598SMugunthan V N { 972df828598SMugunthan V N char name[32]; 9731e7a2e21SDaniel Mack 9741e7a2e21SDaniel Mack snprintf(name, sizeof(name), "slave-%d", slave->slave_num); 9751e7a2e21SDaniel Mack soft_reset(name, &slave->sliver->soft_reset); 9761e7a2e21SDaniel Mack } 9771e7a2e21SDaniel Mack 9781e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv) 9791e7a2e21SDaniel Mack { 980df828598SMugunthan V N u32 slave_port; 981df828598SMugunthan V N 9821e7a2e21SDaniel Mack soft_reset_slave(slave); 983df828598SMugunthan V N 984df828598SMugunthan V N /* setup priority mapping */ 985df828598SMugunthan V N __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map); 9869750a3adSRichard Cochran 9879750a3adSRichard Cochran switch (priv->version) { 9889750a3adSRichard Cochran case CPSW_VERSION_1: 9899750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP); 9909750a3adSRichard Cochran break; 9919750a3adSRichard Cochran case CPSW_VERSION_2: 992c193f365SMugunthan V N case CPSW_VERSION_3: 993926489beSMugunthan V N case CPSW_VERSION_4: 9949750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP); 9959750a3adSRichard Cochran break; 9969750a3adSRichard Cochran } 997df828598SMugunthan V N 998df828598SMugunthan V N /* setup max packet size, and mac address */ 999df828598SMugunthan V N __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen); 1000df828598SMugunthan V N cpsw_set_slave_mac(slave, priv); 1001df828598SMugunthan V N 1002df828598SMugunthan V N slave->mac_control = 0; /* no link yet */ 1003df828598SMugunthan V N 1004df828598SMugunthan V N slave_port = cpsw_get_slave_port(priv, slave->slave_num); 1005df828598SMugunthan V N 1006d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1007d9ba8f9eSMugunthan V N cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port); 1008d9ba8f9eSMugunthan V N else 1009df828598SMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 1010e11b220fSMugunthan V N 1 << slave_port, 0, 0, ALE_MCAST_FWD_2); 1011df828598SMugunthan V N 1012df828598SMugunthan V N slave->phy = phy_connect(priv->ndev, slave->data->phy_id, 1013f9a8f83bSFlorian Fainelli &cpsw_adjust_link, slave->data->phy_if); 1014df828598SMugunthan V N if (IS_ERR(slave->phy)) { 1015df828598SMugunthan V N dev_err(priv->dev, "phy %s not found on slave %d\n", 1016df828598SMugunthan V N slave->data->phy_id, slave->slave_num); 1017df828598SMugunthan V N slave->phy = NULL; 1018df828598SMugunthan V N } else { 1019df828598SMugunthan V N dev_info(priv->dev, "phy found : id is : 0x%x\n", 1020df828598SMugunthan V N slave->phy->phy_id); 1021df828598SMugunthan V N phy_start(slave->phy); 1022388367a5SMugunthan V N 1023388367a5SMugunthan V N /* Configure GMII_SEL register */ 1024388367a5SMugunthan V N cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface, 1025388367a5SMugunthan V N slave->slave_num); 1026df828598SMugunthan V N } 1027df828598SMugunthan V N } 1028df828598SMugunthan V N 10293b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv) 10303b72c2feSMugunthan V N { 10313b72c2feSMugunthan V N const int vlan = priv->data.default_vlan; 10323b72c2feSMugunthan V N const int port = priv->host_port; 10333b72c2feSMugunthan V N u32 reg; 10343b72c2feSMugunthan V N int i; 10353b72c2feSMugunthan V N 10363b72c2feSMugunthan V N reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN : 10373b72c2feSMugunthan V N CPSW2_PORT_VLAN; 10383b72c2feSMugunthan V N 10393b72c2feSMugunthan V N writel(vlan, &priv->host_port_regs->port_vlan); 10403b72c2feSMugunthan V N 10410237c110SDaniel Mack for (i = 0; i < priv->data.slaves; i++) 10423b72c2feSMugunthan V N slave_write(priv->slaves + i, vlan, reg); 10433b72c2feSMugunthan V N 10443b72c2feSMugunthan V N cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port, 10453b72c2feSMugunthan V N ALE_ALL_PORTS << port, ALE_ALL_PORTS << port, 10463b72c2feSMugunthan V N (ALE_PORT_1 | ALE_PORT_2) << port); 10473b72c2feSMugunthan V N } 10483b72c2feSMugunthan V N 1049df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv) 1050df828598SMugunthan V N { 10513b72c2feSMugunthan V N u32 control_reg; 1052d9ba8f9eSMugunthan V N u32 fifo_mode; 10533b72c2feSMugunthan V N 1054df828598SMugunthan V N /* soft reset the controller and initialize ale */ 1055df828598SMugunthan V N soft_reset("cpsw", &priv->regs->soft_reset); 1056df828598SMugunthan V N cpsw_ale_start(priv->ale); 1057df828598SMugunthan V N 1058df828598SMugunthan V N /* switch to vlan unaware mode */ 10593b72c2feSMugunthan V N cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE, 10603b72c2feSMugunthan V N CPSW_ALE_VLAN_AWARE); 10613b72c2feSMugunthan V N control_reg = readl(&priv->regs->control); 10623b72c2feSMugunthan V N control_reg |= CPSW_VLAN_AWARE; 10633b72c2feSMugunthan V N writel(control_reg, &priv->regs->control); 1064d9ba8f9eSMugunthan V N fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE : 1065d9ba8f9eSMugunthan V N CPSW_FIFO_NORMAL_MODE; 1066d9ba8f9eSMugunthan V N writel(fifo_mode, &priv->host_port_regs->tx_in_ctl); 1067df828598SMugunthan V N 1068df828598SMugunthan V N /* setup host port priority mapping */ 1069df828598SMugunthan V N __raw_writel(CPDMA_TX_PRIORITY_MAP, 1070df828598SMugunthan V N &priv->host_port_regs->cpdma_tx_pri_map); 1071df828598SMugunthan V N __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map); 1072df828598SMugunthan V N 1073df828598SMugunthan V N cpsw_ale_control_set(priv->ale, priv->host_port, 1074df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 1075df828598SMugunthan V N 1076d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) { 1077d9ba8f9eSMugunthan V N cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port, 1078d9ba8f9eSMugunthan V N 0, 0); 1079df828598SMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 1080e11b220fSMugunthan V N 1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2); 1081df828598SMugunthan V N } 1082d9ba8f9eSMugunthan V N } 1083df828598SMugunthan V N 1084aacebbf8SSebastian Siewior static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv) 1085aacebbf8SSebastian Siewior { 1086aacebbf8SSebastian Siewior if (!slave->phy) 1087aacebbf8SSebastian Siewior return; 1088aacebbf8SSebastian Siewior phy_stop(slave->phy); 1089aacebbf8SSebastian Siewior phy_disconnect(slave->phy); 1090aacebbf8SSebastian Siewior slave->phy = NULL; 1091aacebbf8SSebastian Siewior } 1092aacebbf8SSebastian Siewior 1093df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev) 1094df828598SMugunthan V N { 1095df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1096a11fbba9SSebastian Siewior struct cpsw_priv *prim_cpsw; 1097df828598SMugunthan V N int i, ret; 1098df828598SMugunthan V N u32 reg; 1099df828598SMugunthan V N 1100d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) 1101df828598SMugunthan V N cpsw_intr_disable(priv); 1102df828598SMugunthan V N netif_carrier_off(ndev); 1103df828598SMugunthan V N 1104f150bd7fSMugunthan V N pm_runtime_get_sync(&priv->pdev->dev); 1105df828598SMugunthan V N 1106549985eeSRichard Cochran reg = priv->version; 1107df828598SMugunthan V N 1108df828598SMugunthan V N dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n", 1109df828598SMugunthan V N CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg), 1110df828598SMugunthan V N CPSW_RTL_VERSION(reg)); 1111df828598SMugunthan V N 1112df828598SMugunthan V N /* initialize host and slave ports */ 1113d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) 1114df828598SMugunthan V N cpsw_init_host_port(priv); 1115df828598SMugunthan V N for_each_slave(priv, cpsw_slave_open, priv); 1116df828598SMugunthan V N 11173b72c2feSMugunthan V N /* Add default VLAN */ 1118d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) 11193b72c2feSMugunthan V N cpsw_add_default_vlan(priv); 11203b72c2feSMugunthan V N 1121d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) { 1122df828598SMugunthan V N /* setup tx dma to fixed prio and zero offset */ 1123df828598SMugunthan V N cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1); 1124df828598SMugunthan V N cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0); 1125df828598SMugunthan V N 1126d9ba8f9eSMugunthan V N /* disable priority elevation */ 1127df828598SMugunthan V N __raw_writel(0, &priv->regs->ptype); 1128df828598SMugunthan V N 1129d9ba8f9eSMugunthan V N /* enable statistics collection only on all ports */ 1130df828598SMugunthan V N __raw_writel(0x7, &priv->regs->stat_port_en); 1131df828598SMugunthan V N 1132df828598SMugunthan V N if (WARN_ON(!priv->data.rx_descs)) 1133df828598SMugunthan V N priv->data.rx_descs = 128; 1134df828598SMugunthan V N 1135df828598SMugunthan V N for (i = 0; i < priv->data.rx_descs; i++) { 1136df828598SMugunthan V N struct sk_buff *skb; 1137df828598SMugunthan V N 1138df828598SMugunthan V N ret = -ENOMEM; 1139aacebbf8SSebastian Siewior skb = __netdev_alloc_skb_ip_align(priv->ndev, 1140aacebbf8SSebastian Siewior priv->rx_packet_max, GFP_KERNEL); 1141df828598SMugunthan V N if (!skb) 1142aacebbf8SSebastian Siewior goto err_cleanup; 1143df828598SMugunthan V N ret = cpdma_chan_submit(priv->rxch, skb, skb->data, 1144aef614e1SSebastian Siewior skb_tailroom(skb), 0); 1145aacebbf8SSebastian Siewior if (ret < 0) { 1146aacebbf8SSebastian Siewior kfree_skb(skb); 1147aacebbf8SSebastian Siewior goto err_cleanup; 1148aacebbf8SSebastian Siewior } 1149df828598SMugunthan V N } 1150d9ba8f9eSMugunthan V N /* continue even if we didn't manage to submit all 1151d9ba8f9eSMugunthan V N * receive descs 1152d9ba8f9eSMugunthan V N */ 1153df828598SMugunthan V N cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i); 1154d9ba8f9eSMugunthan V N } 1155df828598SMugunthan V N 1156ff5b8ef2SMugunthan V N /* Enable Interrupt pacing if configured */ 1157ff5b8ef2SMugunthan V N if (priv->coal_intvl != 0) { 1158ff5b8ef2SMugunthan V N struct ethtool_coalesce coal; 1159ff5b8ef2SMugunthan V N 1160ff5b8ef2SMugunthan V N coal.rx_coalesce_usecs = (priv->coal_intvl << 4); 1161ff5b8ef2SMugunthan V N cpsw_set_coalesce(ndev, &coal); 1162ff5b8ef2SMugunthan V N } 1163ff5b8ef2SMugunthan V N 1164a11fbba9SSebastian Siewior prim_cpsw = cpsw_get_slave_priv(priv, 0); 1165a11fbba9SSebastian Siewior if (prim_cpsw->irq_enabled == false) { 1166a11fbba9SSebastian Siewior if ((priv == prim_cpsw) || !netif_running(prim_cpsw->ndev)) { 1167a11fbba9SSebastian Siewior prim_cpsw->irq_enabled = true; 1168a11fbba9SSebastian Siewior cpsw_enable_irq(prim_cpsw); 1169a11fbba9SSebastian Siewior } 1170a11fbba9SSebastian Siewior } 1171a11fbba9SSebastian Siewior 1172dbbd2ad8SMarkus Pargmann napi_enable(&priv->napi); 1173df828598SMugunthan V N cpdma_ctlr_start(priv->dma); 1174df828598SMugunthan V N cpsw_intr_enable(priv); 1175510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX); 1176510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX); 1177df828598SMugunthan V N 1178d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1179d9ba8f9eSMugunthan V N priv->slaves[priv->emac_port].open_stat = true; 1180df828598SMugunthan V N return 0; 1181df828598SMugunthan V N 1182aacebbf8SSebastian Siewior err_cleanup: 1183aacebbf8SSebastian Siewior cpdma_ctlr_stop(priv->dma); 1184aacebbf8SSebastian Siewior for_each_slave(priv, cpsw_slave_stop, priv); 1185aacebbf8SSebastian Siewior pm_runtime_put_sync(&priv->pdev->dev); 1186aacebbf8SSebastian Siewior netif_carrier_off(priv->ndev); 1187aacebbf8SSebastian Siewior return ret; 1188df828598SMugunthan V N } 1189df828598SMugunthan V N 1190df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev) 1191df828598SMugunthan V N { 1192df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1193df828598SMugunthan V N 1194df828598SMugunthan V N cpsw_info(priv, ifdown, "shutting down cpsw device\n"); 1195df828598SMugunthan V N netif_stop_queue(priv->ndev); 1196df828598SMugunthan V N napi_disable(&priv->napi); 1197df828598SMugunthan V N netif_carrier_off(priv->ndev); 1198d9ba8f9eSMugunthan V N 1199d9ba8f9eSMugunthan V N if (cpsw_common_res_usage_state(priv) <= 1) { 120071380f9bSMugunthan V N cpsw_intr_disable(priv); 120171380f9bSMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, false); 120271380f9bSMugunthan V N cpdma_ctlr_stop(priv->dma); 1203df828598SMugunthan V N cpsw_ale_stop(priv->ale); 1204d9ba8f9eSMugunthan V N } 1205df828598SMugunthan V N for_each_slave(priv, cpsw_slave_stop, priv); 1206f150bd7fSMugunthan V N pm_runtime_put_sync(&priv->pdev->dev); 1207d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1208d9ba8f9eSMugunthan V N priv->slaves[priv->emac_port].open_stat = false; 1209df828598SMugunthan V N return 0; 1210df828598SMugunthan V N } 1211df828598SMugunthan V N 1212df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb, 1213df828598SMugunthan V N struct net_device *ndev) 1214df828598SMugunthan V N { 1215df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1216df828598SMugunthan V N int ret; 1217df828598SMugunthan V N 1218df828598SMugunthan V N ndev->trans_start = jiffies; 1219df828598SMugunthan V N 1220df828598SMugunthan V N if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) { 1221df828598SMugunthan V N cpsw_err(priv, tx_err, "packet pad failed\n"); 1222df828598SMugunthan V N priv->stats.tx_dropped++; 1223df828598SMugunthan V N return NETDEV_TX_OK; 1224df828598SMugunthan V N } 1225df828598SMugunthan V N 12269232b16dSMugunthan V N if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP && 12279232b16dSMugunthan V N priv->cpts->tx_enable) 12282e5b38abSRichard Cochran skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 12292e5b38abSRichard Cochran 12302e5b38abSRichard Cochran skb_tx_timestamp(skb); 12312e5b38abSRichard Cochran 1232d9ba8f9eSMugunthan V N ret = cpsw_tx_packet_submit(ndev, priv, skb); 1233df828598SMugunthan V N if (unlikely(ret != 0)) { 1234df828598SMugunthan V N cpsw_err(priv, tx_err, "desc submit failed\n"); 1235df828598SMugunthan V N goto fail; 1236df828598SMugunthan V N } 1237df828598SMugunthan V N 1238fae50823SMugunthan V N /* If there is no more tx desc left free then we need to 1239fae50823SMugunthan V N * tell the kernel to stop sending us tx frames. 1240fae50823SMugunthan V N */ 1241d35162f8SDaniel Mack if (unlikely(!cpdma_check_free_tx_desc(priv->txch))) 1242fae50823SMugunthan V N netif_stop_queue(ndev); 1243fae50823SMugunthan V N 1244df828598SMugunthan V N return NETDEV_TX_OK; 1245df828598SMugunthan V N fail: 1246df828598SMugunthan V N priv->stats.tx_dropped++; 1247df828598SMugunthan V N netif_stop_queue(ndev); 1248df828598SMugunthan V N return NETDEV_TX_BUSY; 1249df828598SMugunthan V N } 1250df828598SMugunthan V N 1251df828598SMugunthan V N static void cpsw_ndo_change_rx_flags(struct net_device *ndev, int flags) 1252df828598SMugunthan V N { 1253df828598SMugunthan V N /* 1254df828598SMugunthan V N * The switch cannot operate in promiscuous mode without substantial 1255df828598SMugunthan V N * headache. For promiscuous mode to work, we would need to put the 1256df828598SMugunthan V N * ALE in bypass mode and route all traffic to the host port. 1257df828598SMugunthan V N * Subsequently, the host will need to operate as a "bridge", learn, 1258df828598SMugunthan V N * and flood as needed. For now, we simply complain here and 1259df828598SMugunthan V N * do nothing about it :-) 1260df828598SMugunthan V N */ 1261df828598SMugunthan V N if ((flags & IFF_PROMISC) && (ndev->flags & IFF_PROMISC)) 1262df828598SMugunthan V N dev_err(&ndev->dev, "promiscuity ignored!\n"); 1263df828598SMugunthan V N 1264df828598SMugunthan V N /* 1265df828598SMugunthan V N * The switch cannot filter multicast traffic unless it is configured 1266df828598SMugunthan V N * in "VLAN Aware" mode. Unfortunately, VLAN awareness requires a 1267df828598SMugunthan V N * whole bunch of additional logic that this driver does not implement 1268df828598SMugunthan V N * at present. 1269df828598SMugunthan V N */ 1270df828598SMugunthan V N if ((flags & IFF_ALLMULTI) && !(ndev->flags & IFF_ALLMULTI)) 1271df828598SMugunthan V N dev_err(&ndev->dev, "multicast traffic cannot be filtered!\n"); 1272df828598SMugunthan V N } 1273df828598SMugunthan V N 12742e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 12752e5b38abSRichard Cochran 12762e5b38abSRichard Cochran static void cpsw_hwtstamp_v1(struct cpsw_priv *priv) 12772e5b38abSRichard Cochran { 1278e86ac13bSMugunthan V N struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave]; 12792e5b38abSRichard Cochran u32 ts_en, seq_id; 12802e5b38abSRichard Cochran 12819232b16dSMugunthan V N if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) { 12822e5b38abSRichard Cochran slave_write(slave, 0, CPSW1_TS_CTL); 12832e5b38abSRichard Cochran return; 12842e5b38abSRichard Cochran } 12852e5b38abSRichard Cochran 12862e5b38abSRichard Cochran seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588; 12872e5b38abSRichard Cochran ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS; 12882e5b38abSRichard Cochran 12899232b16dSMugunthan V N if (priv->cpts->tx_enable) 12902e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_TX_EN; 12912e5b38abSRichard Cochran 12929232b16dSMugunthan V N if (priv->cpts->rx_enable) 12932e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_RX_EN; 12942e5b38abSRichard Cochran 12952e5b38abSRichard Cochran slave_write(slave, ts_en, CPSW1_TS_CTL); 12962e5b38abSRichard Cochran slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE); 12972e5b38abSRichard Cochran } 12982e5b38abSRichard Cochran 12992e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv) 13002e5b38abSRichard Cochran { 1301d9ba8f9eSMugunthan V N struct cpsw_slave *slave; 13022e5b38abSRichard Cochran u32 ctrl, mtype; 13032e5b38abSRichard Cochran 1304d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1305d9ba8f9eSMugunthan V N slave = &priv->slaves[priv->emac_port]; 1306d9ba8f9eSMugunthan V N else 1307e86ac13bSMugunthan V N slave = &priv->slaves[priv->data.active_slave]; 1308d9ba8f9eSMugunthan V N 13092e5b38abSRichard Cochran ctrl = slave_read(slave, CPSW2_CONTROL); 13102e5b38abSRichard Cochran ctrl &= ~CTRL_ALL_TS_MASK; 13112e5b38abSRichard Cochran 13129232b16dSMugunthan V N if (priv->cpts->tx_enable) 13132e5b38abSRichard Cochran ctrl |= CTRL_TX_TS_BITS; 13142e5b38abSRichard Cochran 13159232b16dSMugunthan V N if (priv->cpts->rx_enable) 13162e5b38abSRichard Cochran ctrl |= CTRL_RX_TS_BITS; 13172e5b38abSRichard Cochran 13182e5b38abSRichard Cochran mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS; 13192e5b38abSRichard Cochran 13202e5b38abSRichard Cochran slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE); 13212e5b38abSRichard Cochran slave_write(slave, ctrl, CPSW2_CONTROL); 13222e5b38abSRichard Cochran __raw_writel(ETH_P_1588, &priv->regs->ts_ltype); 13232e5b38abSRichard Cochran } 13242e5b38abSRichard Cochran 1325*a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 13262e5b38abSRichard Cochran { 13273177bf6fSMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 13289232b16dSMugunthan V N struct cpts *cpts = priv->cpts; 13292e5b38abSRichard Cochran struct hwtstamp_config cfg; 13302e5b38abSRichard Cochran 13312ee91e54SBen Hutchings if (priv->version != CPSW_VERSION_1 && 13322ee91e54SBen Hutchings priv->version != CPSW_VERSION_2) 13332ee91e54SBen Hutchings return -EOPNOTSUPP; 13342ee91e54SBen Hutchings 13352e5b38abSRichard Cochran if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 13362e5b38abSRichard Cochran return -EFAULT; 13372e5b38abSRichard Cochran 13382e5b38abSRichard Cochran /* reserved for future extensions */ 13392e5b38abSRichard Cochran if (cfg.flags) 13402e5b38abSRichard Cochran return -EINVAL; 13412e5b38abSRichard Cochran 13422ee91e54SBen Hutchings if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON) 13432e5b38abSRichard Cochran return -ERANGE; 13442e5b38abSRichard Cochran 13452e5b38abSRichard Cochran switch (cfg.rx_filter) { 13462e5b38abSRichard Cochran case HWTSTAMP_FILTER_NONE: 13472e5b38abSRichard Cochran cpts->rx_enable = 0; 13482e5b38abSRichard Cochran break; 13492e5b38abSRichard Cochran case HWTSTAMP_FILTER_ALL: 13502e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 13512e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 13522e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 13532e5b38abSRichard Cochran return -ERANGE; 13542e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 13552e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 13562e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 13572e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 13582e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 13592e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 13602e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_EVENT: 13612e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_SYNC: 13622e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 13632e5b38abSRichard Cochran cpts->rx_enable = 1; 13642e5b38abSRichard Cochran cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 13652e5b38abSRichard Cochran break; 13662e5b38abSRichard Cochran default: 13672e5b38abSRichard Cochran return -ERANGE; 13682e5b38abSRichard Cochran } 13692e5b38abSRichard Cochran 13702ee91e54SBen Hutchings cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON; 13712ee91e54SBen Hutchings 13722e5b38abSRichard Cochran switch (priv->version) { 13732e5b38abSRichard Cochran case CPSW_VERSION_1: 13742e5b38abSRichard Cochran cpsw_hwtstamp_v1(priv); 13752e5b38abSRichard Cochran break; 13762e5b38abSRichard Cochran case CPSW_VERSION_2: 13772e5b38abSRichard Cochran cpsw_hwtstamp_v2(priv); 13782e5b38abSRichard Cochran break; 13792e5b38abSRichard Cochran default: 13802ee91e54SBen Hutchings WARN_ON(1); 13812e5b38abSRichard Cochran } 13822e5b38abSRichard Cochran 13832e5b38abSRichard Cochran return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 13842e5b38abSRichard Cochran } 13852e5b38abSRichard Cochran 1386*a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1387*a5b4145bSBen Hutchings { 1388*a5b4145bSBen Hutchings struct cpsw_priv *priv = netdev_priv(dev); 1389*a5b4145bSBen Hutchings struct cpts *cpts = priv->cpts; 1390*a5b4145bSBen Hutchings struct hwtstamp_config cfg; 1391*a5b4145bSBen Hutchings 1392*a5b4145bSBen Hutchings if (priv->version != CPSW_VERSION_1 && 1393*a5b4145bSBen Hutchings priv->version != CPSW_VERSION_2) 1394*a5b4145bSBen Hutchings return -EOPNOTSUPP; 1395*a5b4145bSBen Hutchings 1396*a5b4145bSBen Hutchings cfg.flags = 0; 1397*a5b4145bSBen Hutchings cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1398*a5b4145bSBen Hutchings cfg.rx_filter = (cpts->rx_enable ? 1399*a5b4145bSBen Hutchings HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE); 1400*a5b4145bSBen Hutchings 1401*a5b4145bSBen Hutchings return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 1402*a5b4145bSBen Hutchings } 1403*a5b4145bSBen Hutchings 14042e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/ 14052e5b38abSRichard Cochran 14062e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd) 14072e5b38abSRichard Cochran { 140811f2c988SMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 140911f2c988SMugunthan V N struct mii_ioctl_data *data = if_mii(req); 141011f2c988SMugunthan V N int slave_no = cpsw_slave_index(priv); 141111f2c988SMugunthan V N 14122e5b38abSRichard Cochran if (!netif_running(dev)) 14132e5b38abSRichard Cochran return -EINVAL; 14142e5b38abSRichard Cochran 141511f2c988SMugunthan V N switch (cmd) { 14162e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 141711f2c988SMugunthan V N case SIOCSHWTSTAMP: 1418*a5b4145bSBen Hutchings return cpsw_hwtstamp_set(dev, req); 1419*a5b4145bSBen Hutchings case SIOCGHWTSTAMP: 1420*a5b4145bSBen Hutchings return cpsw_hwtstamp_get(dev, req); 14212e5b38abSRichard Cochran #endif 142211f2c988SMugunthan V N case SIOCGMIIPHY: 142311f2c988SMugunthan V N data->phy_id = priv->slaves[slave_no].phy->addr; 142411f2c988SMugunthan V N break; 142511f2c988SMugunthan V N default: 14262e5b38abSRichard Cochran return -ENOTSUPP; 14272e5b38abSRichard Cochran } 14282e5b38abSRichard Cochran 142911f2c988SMugunthan V N return 0; 143011f2c988SMugunthan V N } 143111f2c988SMugunthan V N 1432df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev) 1433df828598SMugunthan V N { 1434df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1435df828598SMugunthan V N 1436df828598SMugunthan V N cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n"); 1437df828598SMugunthan V N priv->stats.tx_errors++; 1438df828598SMugunthan V N cpsw_intr_disable(priv); 1439df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, false); 1440df828598SMugunthan V N cpdma_chan_stop(priv->txch); 1441df828598SMugunthan V N cpdma_chan_start(priv->txch); 1442df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, true); 1443df828598SMugunthan V N cpsw_intr_enable(priv); 1444510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX); 1445510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX); 1446510a1e72SMugunthan V N 1447df828598SMugunthan V N } 1448df828598SMugunthan V N 1449dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p) 1450dcfd8d58SMugunthan V N { 1451dcfd8d58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1452dcfd8d58SMugunthan V N struct sockaddr *addr = (struct sockaddr *)p; 1453dcfd8d58SMugunthan V N int flags = 0; 1454dcfd8d58SMugunthan V N u16 vid = 0; 1455dcfd8d58SMugunthan V N 1456dcfd8d58SMugunthan V N if (!is_valid_ether_addr(addr->sa_data)) 1457dcfd8d58SMugunthan V N return -EADDRNOTAVAIL; 1458dcfd8d58SMugunthan V N 1459dcfd8d58SMugunthan V N if (priv->data.dual_emac) { 1460dcfd8d58SMugunthan V N vid = priv->slaves[priv->emac_port].port_vlan; 1461dcfd8d58SMugunthan V N flags = ALE_VLAN; 1462dcfd8d58SMugunthan V N } 1463dcfd8d58SMugunthan V N 1464dcfd8d58SMugunthan V N cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port, 1465dcfd8d58SMugunthan V N flags, vid); 1466dcfd8d58SMugunthan V N cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port, 1467dcfd8d58SMugunthan V N flags, vid); 1468dcfd8d58SMugunthan V N 1469dcfd8d58SMugunthan V N memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN); 1470dcfd8d58SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 1471dcfd8d58SMugunthan V N for_each_slave(priv, cpsw_set_slave_mac, priv); 1472dcfd8d58SMugunthan V N 1473dcfd8d58SMugunthan V N return 0; 1474dcfd8d58SMugunthan V N } 1475dcfd8d58SMugunthan V N 1476df828598SMugunthan V N static struct net_device_stats *cpsw_ndo_get_stats(struct net_device *ndev) 1477df828598SMugunthan V N { 1478df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1479df828598SMugunthan V N return &priv->stats; 1480df828598SMugunthan V N } 1481df828598SMugunthan V N 1482df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1483df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev) 1484df828598SMugunthan V N { 1485df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1486df828598SMugunthan V N 1487df828598SMugunthan V N cpsw_intr_disable(priv); 1488df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, false); 1489df828598SMugunthan V N cpsw_interrupt(ndev->irq, priv); 1490df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, true); 1491df828598SMugunthan V N cpsw_intr_enable(priv); 1492510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX); 1493510a1e72SMugunthan V N cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX); 1494510a1e72SMugunthan V N 1495df828598SMugunthan V N } 1496df828598SMugunthan V N #endif 1497df828598SMugunthan V N 14983b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv, 14993b72c2feSMugunthan V N unsigned short vid) 15003b72c2feSMugunthan V N { 15013b72c2feSMugunthan V N int ret; 15023b72c2feSMugunthan V N 15033b72c2feSMugunthan V N ret = cpsw_ale_add_vlan(priv->ale, vid, 15043b72c2feSMugunthan V N ALE_ALL_PORTS << priv->host_port, 15053b72c2feSMugunthan V N 0, ALE_ALL_PORTS << priv->host_port, 15063b72c2feSMugunthan V N (ALE_PORT_1 | ALE_PORT_2) << priv->host_port); 15073b72c2feSMugunthan V N if (ret != 0) 15083b72c2feSMugunthan V N return ret; 15093b72c2feSMugunthan V N 15103b72c2feSMugunthan V N ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr, 15113b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 15123b72c2feSMugunthan V N if (ret != 0) 15133b72c2feSMugunthan V N goto clean_vid; 15143b72c2feSMugunthan V N 15153b72c2feSMugunthan V N ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 15163b72c2feSMugunthan V N ALE_ALL_PORTS << priv->host_port, 15173b72c2feSMugunthan V N ALE_VLAN, vid, 0); 15183b72c2feSMugunthan V N if (ret != 0) 15193b72c2feSMugunthan V N goto clean_vlan_ucast; 15203b72c2feSMugunthan V N return 0; 15213b72c2feSMugunthan V N 15223b72c2feSMugunthan V N clean_vlan_ucast: 15233b72c2feSMugunthan V N cpsw_ale_del_ucast(priv->ale, priv->mac_addr, 15243b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 15253b72c2feSMugunthan V N clean_vid: 15263b72c2feSMugunthan V N cpsw_ale_del_vlan(priv->ale, vid, 0); 15273b72c2feSMugunthan V N return ret; 15283b72c2feSMugunthan V N } 15293b72c2feSMugunthan V N 15303b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev, 153180d5c368SPatrick McHardy __be16 proto, u16 vid) 15323b72c2feSMugunthan V N { 15333b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 15343b72c2feSMugunthan V N 15353b72c2feSMugunthan V N if (vid == priv->data.default_vlan) 15363b72c2feSMugunthan V N return 0; 15373b72c2feSMugunthan V N 15383b72c2feSMugunthan V N dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid); 15393b72c2feSMugunthan V N return cpsw_add_vlan_ale_entry(priv, vid); 15403b72c2feSMugunthan V N } 15413b72c2feSMugunthan V N 15423b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev, 154380d5c368SPatrick McHardy __be16 proto, u16 vid) 15443b72c2feSMugunthan V N { 15453b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 15463b72c2feSMugunthan V N int ret; 15473b72c2feSMugunthan V N 15483b72c2feSMugunthan V N if (vid == priv->data.default_vlan) 15493b72c2feSMugunthan V N return 0; 15503b72c2feSMugunthan V N 15513b72c2feSMugunthan V N dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid); 15523b72c2feSMugunthan V N ret = cpsw_ale_del_vlan(priv->ale, vid, 0); 15533b72c2feSMugunthan V N if (ret != 0) 15543b72c2feSMugunthan V N return ret; 15553b72c2feSMugunthan V N 15563b72c2feSMugunthan V N ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr, 15573b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 15583b72c2feSMugunthan V N if (ret != 0) 15593b72c2feSMugunthan V N return ret; 15603b72c2feSMugunthan V N 15613b72c2feSMugunthan V N return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast, 15623b72c2feSMugunthan V N 0, ALE_VLAN, vid); 15633b72c2feSMugunthan V N } 15643b72c2feSMugunthan V N 1565df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = { 1566df828598SMugunthan V N .ndo_open = cpsw_ndo_open, 1567df828598SMugunthan V N .ndo_stop = cpsw_ndo_stop, 1568df828598SMugunthan V N .ndo_start_xmit = cpsw_ndo_start_xmit, 1569df828598SMugunthan V N .ndo_change_rx_flags = cpsw_ndo_change_rx_flags, 1570dcfd8d58SMugunthan V N .ndo_set_mac_address = cpsw_ndo_set_mac_address, 15712e5b38abSRichard Cochran .ndo_do_ioctl = cpsw_ndo_ioctl, 1572df828598SMugunthan V N .ndo_validate_addr = eth_validate_addr, 15735c473ed2SDavid S. Miller .ndo_change_mtu = eth_change_mtu, 1574df828598SMugunthan V N .ndo_tx_timeout = cpsw_ndo_tx_timeout, 1575df828598SMugunthan V N .ndo_get_stats = cpsw_ndo_get_stats, 15765c50a856SMugunthan V N .ndo_set_rx_mode = cpsw_ndo_set_rx_mode, 1577df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1578df828598SMugunthan V N .ndo_poll_controller = cpsw_ndo_poll_controller, 1579df828598SMugunthan V N #endif 15803b72c2feSMugunthan V N .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid, 15813b72c2feSMugunthan V N .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid, 1582df828598SMugunthan V N }; 1583df828598SMugunthan V N 1584df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev, 1585df828598SMugunthan V N struct ethtool_drvinfo *info) 1586df828598SMugunthan V N { 1587df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 15887826d43fSJiri Pirko 15897826d43fSJiri Pirko strlcpy(info->driver, "TI CPSW Driver v1.0", sizeof(info->driver)); 15907826d43fSJiri Pirko strlcpy(info->version, "1.0", sizeof(info->version)); 15917826d43fSJiri Pirko strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info)); 1592df828598SMugunthan V N } 1593df828598SMugunthan V N 1594df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev) 1595df828598SMugunthan V N { 1596df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1597df828598SMugunthan V N return priv->msg_enable; 1598df828598SMugunthan V N } 1599df828598SMugunthan V N 1600df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value) 1601df828598SMugunthan V N { 1602df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1603df828598SMugunthan V N priv->msg_enable = value; 1604df828598SMugunthan V N } 1605df828598SMugunthan V N 16062e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev, 16072e5b38abSRichard Cochran struct ethtool_ts_info *info) 16082e5b38abSRichard Cochran { 16092e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 16102e5b38abSRichard Cochran struct cpsw_priv *priv = netdev_priv(ndev); 16112e5b38abSRichard Cochran 16122e5b38abSRichard Cochran info->so_timestamping = 16132e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_HARDWARE | 16142e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 16152e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_HARDWARE | 16162e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 16172e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE | 16182e5b38abSRichard Cochran SOF_TIMESTAMPING_RAW_HARDWARE; 16199232b16dSMugunthan V N info->phc_index = priv->cpts->phc_index; 16202e5b38abSRichard Cochran info->tx_types = 16212e5b38abSRichard Cochran (1 << HWTSTAMP_TX_OFF) | 16222e5b38abSRichard Cochran (1 << HWTSTAMP_TX_ON); 16232e5b38abSRichard Cochran info->rx_filters = 16242e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_NONE) | 16252e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 16262e5b38abSRichard Cochran #else 16272e5b38abSRichard Cochran info->so_timestamping = 16282e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 16292e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 16302e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE; 16312e5b38abSRichard Cochran info->phc_index = -1; 16322e5b38abSRichard Cochran info->tx_types = 0; 16332e5b38abSRichard Cochran info->rx_filters = 0; 16342e5b38abSRichard Cochran #endif 16352e5b38abSRichard Cochran return 0; 16362e5b38abSRichard Cochran } 16372e5b38abSRichard Cochran 1638d3bb9c58SMugunthan V N static int cpsw_get_settings(struct net_device *ndev, 1639d3bb9c58SMugunthan V N struct ethtool_cmd *ecmd) 1640d3bb9c58SMugunthan V N { 1641d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1642d3bb9c58SMugunthan V N int slave_no = cpsw_slave_index(priv); 1643d3bb9c58SMugunthan V N 1644d3bb9c58SMugunthan V N if (priv->slaves[slave_no].phy) 1645d3bb9c58SMugunthan V N return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd); 1646d3bb9c58SMugunthan V N else 1647d3bb9c58SMugunthan V N return -EOPNOTSUPP; 1648d3bb9c58SMugunthan V N } 1649d3bb9c58SMugunthan V N 1650d3bb9c58SMugunthan V N static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd) 1651d3bb9c58SMugunthan V N { 1652d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1653d3bb9c58SMugunthan V N int slave_no = cpsw_slave_index(priv); 1654d3bb9c58SMugunthan V N 1655d3bb9c58SMugunthan V N if (priv->slaves[slave_no].phy) 1656d3bb9c58SMugunthan V N return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd); 1657d3bb9c58SMugunthan V N else 1658d3bb9c58SMugunthan V N return -EOPNOTSUPP; 1659d3bb9c58SMugunthan V N } 1660d3bb9c58SMugunthan V N 1661d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 1662d8a64420SMatus Ujhelyi { 1663d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 1664d8a64420SMatus Ujhelyi int slave_no = cpsw_slave_index(priv); 1665d8a64420SMatus Ujhelyi 1666d8a64420SMatus Ujhelyi wol->supported = 0; 1667d8a64420SMatus Ujhelyi wol->wolopts = 0; 1668d8a64420SMatus Ujhelyi 1669d8a64420SMatus Ujhelyi if (priv->slaves[slave_no].phy) 1670d8a64420SMatus Ujhelyi phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol); 1671d8a64420SMatus Ujhelyi } 1672d8a64420SMatus Ujhelyi 1673d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 1674d8a64420SMatus Ujhelyi { 1675d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 1676d8a64420SMatus Ujhelyi int slave_no = cpsw_slave_index(priv); 1677d8a64420SMatus Ujhelyi 1678d8a64420SMatus Ujhelyi if (priv->slaves[slave_no].phy) 1679d8a64420SMatus Ujhelyi return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol); 1680d8a64420SMatus Ujhelyi else 1681d8a64420SMatus Ujhelyi return -EOPNOTSUPP; 1682d8a64420SMatus Ujhelyi } 1683d8a64420SMatus Ujhelyi 1684df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = { 1685df828598SMugunthan V N .get_drvinfo = cpsw_get_drvinfo, 1686df828598SMugunthan V N .get_msglevel = cpsw_get_msglevel, 1687df828598SMugunthan V N .set_msglevel = cpsw_set_msglevel, 1688df828598SMugunthan V N .get_link = ethtool_op_get_link, 16892e5b38abSRichard Cochran .get_ts_info = cpsw_get_ts_info, 1690d3bb9c58SMugunthan V N .get_settings = cpsw_get_settings, 1691d3bb9c58SMugunthan V N .set_settings = cpsw_set_settings, 1692ff5b8ef2SMugunthan V N .get_coalesce = cpsw_get_coalesce, 1693ff5b8ef2SMugunthan V N .set_coalesce = cpsw_set_coalesce, 1694d9718546SMugunthan V N .get_sset_count = cpsw_get_sset_count, 1695d9718546SMugunthan V N .get_strings = cpsw_get_strings, 1696d9718546SMugunthan V N .get_ethtool_stats = cpsw_get_ethtool_stats, 1697d8a64420SMatus Ujhelyi .get_wol = cpsw_get_wol, 1698d8a64420SMatus Ujhelyi .set_wol = cpsw_set_wol, 1699df828598SMugunthan V N }; 1700df828598SMugunthan V N 1701549985eeSRichard Cochran static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv, 1702549985eeSRichard Cochran u32 slave_reg_ofs, u32 sliver_reg_ofs) 1703df828598SMugunthan V N { 1704df828598SMugunthan V N void __iomem *regs = priv->regs; 1705df828598SMugunthan V N int slave_num = slave->slave_num; 1706df828598SMugunthan V N struct cpsw_slave_data *data = priv->data.slave_data + slave_num; 1707df828598SMugunthan V N 1708df828598SMugunthan V N slave->data = data; 1709549985eeSRichard Cochran slave->regs = regs + slave_reg_ofs; 1710549985eeSRichard Cochran slave->sliver = regs + sliver_reg_ofs; 1711d9ba8f9eSMugunthan V N slave->port_vlan = data->dual_emac_res_vlan; 1712df828598SMugunthan V N } 1713df828598SMugunthan V N 17142eb32b0aSMugunthan V N static int cpsw_probe_dt(struct cpsw_platform_data *data, 17152eb32b0aSMugunthan V N struct platform_device *pdev) 17162eb32b0aSMugunthan V N { 17172eb32b0aSMugunthan V N struct device_node *node = pdev->dev.of_node; 17182eb32b0aSMugunthan V N struct device_node *slave_node; 17192eb32b0aSMugunthan V N int i = 0, ret; 17202eb32b0aSMugunthan V N u32 prop; 17212eb32b0aSMugunthan V N 17222eb32b0aSMugunthan V N if (!node) 17232eb32b0aSMugunthan V N return -EINVAL; 17242eb32b0aSMugunthan V N 17252eb32b0aSMugunthan V N if (of_property_read_u32(node, "slaves", &prop)) { 17262eb32b0aSMugunthan V N pr_err("Missing slaves property in the DT.\n"); 17272eb32b0aSMugunthan V N return -EINVAL; 17282eb32b0aSMugunthan V N } 17292eb32b0aSMugunthan V N data->slaves = prop; 17302eb32b0aSMugunthan V N 1731e86ac13bSMugunthan V N if (of_property_read_u32(node, "active_slave", &prop)) { 1732e86ac13bSMugunthan V N pr_err("Missing active_slave property in the DT.\n"); 1733aa1a15e2SDaniel Mack return -EINVAL; 173478ca0b28SRichard Cochran } 1735e86ac13bSMugunthan V N data->active_slave = prop; 173678ca0b28SRichard Cochran 173700ab94eeSRichard Cochran if (of_property_read_u32(node, "cpts_clock_mult", &prop)) { 173800ab94eeSRichard Cochran pr_err("Missing cpts_clock_mult property in the DT.\n"); 1739aa1a15e2SDaniel Mack return -EINVAL; 174000ab94eeSRichard Cochran } 174100ab94eeSRichard Cochran data->cpts_clock_mult = prop; 174200ab94eeSRichard Cochran 174300ab94eeSRichard Cochran if (of_property_read_u32(node, "cpts_clock_shift", &prop)) { 174400ab94eeSRichard Cochran pr_err("Missing cpts_clock_shift property in the DT.\n"); 1745aa1a15e2SDaniel Mack return -EINVAL; 174600ab94eeSRichard Cochran } 174700ab94eeSRichard Cochran data->cpts_clock_shift = prop; 174800ab94eeSRichard Cochran 1749aa1a15e2SDaniel Mack data->slave_data = devm_kzalloc(&pdev->dev, data->slaves 1750aa1a15e2SDaniel Mack * sizeof(struct cpsw_slave_data), 1751b2adaca9SJoe Perches GFP_KERNEL); 1752b2adaca9SJoe Perches if (!data->slave_data) 1753aa1a15e2SDaniel Mack return -ENOMEM; 17542eb32b0aSMugunthan V N 17552eb32b0aSMugunthan V N if (of_property_read_u32(node, "cpdma_channels", &prop)) { 17562eb32b0aSMugunthan V N pr_err("Missing cpdma_channels property in the DT.\n"); 1757aa1a15e2SDaniel Mack return -EINVAL; 17582eb32b0aSMugunthan V N } 17592eb32b0aSMugunthan V N data->channels = prop; 17602eb32b0aSMugunthan V N 17612eb32b0aSMugunthan V N if (of_property_read_u32(node, "ale_entries", &prop)) { 17622eb32b0aSMugunthan V N pr_err("Missing ale_entries property in the DT.\n"); 1763aa1a15e2SDaniel Mack return -EINVAL; 17642eb32b0aSMugunthan V N } 17652eb32b0aSMugunthan V N data->ale_entries = prop; 17662eb32b0aSMugunthan V N 17672eb32b0aSMugunthan V N if (of_property_read_u32(node, "bd_ram_size", &prop)) { 17682eb32b0aSMugunthan V N pr_err("Missing bd_ram_size property in the DT.\n"); 1769aa1a15e2SDaniel Mack return -EINVAL; 17702eb32b0aSMugunthan V N } 17712eb32b0aSMugunthan V N data->bd_ram_size = prop; 17722eb32b0aSMugunthan V N 17732eb32b0aSMugunthan V N if (of_property_read_u32(node, "rx_descs", &prop)) { 17742eb32b0aSMugunthan V N pr_err("Missing rx_descs property in the DT.\n"); 1775aa1a15e2SDaniel Mack return -EINVAL; 17762eb32b0aSMugunthan V N } 17772eb32b0aSMugunthan V N data->rx_descs = prop; 17782eb32b0aSMugunthan V N 17792eb32b0aSMugunthan V N if (of_property_read_u32(node, "mac_control", &prop)) { 17802eb32b0aSMugunthan V N pr_err("Missing mac_control property in the DT.\n"); 1781aa1a15e2SDaniel Mack return -EINVAL; 17822eb32b0aSMugunthan V N } 17832eb32b0aSMugunthan V N data->mac_control = prop; 17842eb32b0aSMugunthan V N 1785281abd96SMarkus Pargmann if (of_property_read_bool(node, "dual_emac")) 1786281abd96SMarkus Pargmann data->dual_emac = 1; 1787d9ba8f9eSMugunthan V N 17881fb19aa7SVaibhav Hiremath /* 17891fb19aa7SVaibhav Hiremath * Populate all the child nodes here... 17901fb19aa7SVaibhav Hiremath */ 17911fb19aa7SVaibhav Hiremath ret = of_platform_populate(node, NULL, NULL, &pdev->dev); 17921fb19aa7SVaibhav Hiremath /* We do not want to force this, as in some cases may not have child */ 17931fb19aa7SVaibhav Hiremath if (ret) 17941fb19aa7SVaibhav Hiremath pr_warn("Doesn't have any child node\n"); 17951fb19aa7SVaibhav Hiremath 1796f468b10eSMarkus Pargmann for_each_child_of_node(node, slave_node) { 1797549985eeSRichard Cochran struct cpsw_slave_data *slave_data = data->slave_data + i; 1798549985eeSRichard Cochran const void *mac_addr = NULL; 1799549985eeSRichard Cochran u32 phyid; 1800549985eeSRichard Cochran int lenp; 1801549985eeSRichard Cochran const __be32 *parp; 1802549985eeSRichard Cochran struct device_node *mdio_node; 1803549985eeSRichard Cochran struct platform_device *mdio; 1804549985eeSRichard Cochran 1805f468b10eSMarkus Pargmann /* This is no slave child node, continue */ 1806f468b10eSMarkus Pargmann if (strcmp(slave_node->name, "slave")) 1807f468b10eSMarkus Pargmann continue; 1808f468b10eSMarkus Pargmann 1809549985eeSRichard Cochran parp = of_get_property(slave_node, "phy_id", &lenp); 1810ce16294fSLothar Waßmann if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) { 1811549985eeSRichard Cochran pr_err("Missing slave[%d] phy_id property\n", i); 1812aa1a15e2SDaniel Mack return -EINVAL; 1813549985eeSRichard Cochran } 1814549985eeSRichard Cochran mdio_node = of_find_node_by_phandle(be32_to_cpup(parp)); 1815549985eeSRichard Cochran phyid = be32_to_cpup(parp+1); 1816549985eeSRichard Cochran mdio = of_find_device_by_node(mdio_node); 1817549985eeSRichard Cochran snprintf(slave_data->phy_id, sizeof(slave_data->phy_id), 1818549985eeSRichard Cochran PHY_ID_FMT, mdio->name, phyid); 1819549985eeSRichard Cochran 1820549985eeSRichard Cochran mac_addr = of_get_mac_address(slave_node); 1821549985eeSRichard Cochran if (mac_addr) 1822549985eeSRichard Cochran memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN); 1823549985eeSRichard Cochran 1824c5ceea7aSMugunthan V N slave_data->phy_if = of_get_phy_mode(slave_node); 1825c5ceea7aSMugunthan V N 1826d9ba8f9eSMugunthan V N if (data->dual_emac) { 182791c4166cSMugunthan V N if (of_property_read_u32(slave_node, "dual_emac_res_vlan", 1828d9ba8f9eSMugunthan V N &prop)) { 1829d9ba8f9eSMugunthan V N pr_err("Missing dual_emac_res_vlan in DT.\n"); 1830d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = i+1; 1831d9ba8f9eSMugunthan V N pr_err("Using %d as Reserved VLAN for %d slave\n", 1832d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan, i); 1833d9ba8f9eSMugunthan V N } else { 1834d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = prop; 1835d9ba8f9eSMugunthan V N } 1836d9ba8f9eSMugunthan V N } 1837d9ba8f9eSMugunthan V N 1838549985eeSRichard Cochran i++; 1839549985eeSRichard Cochran } 1840549985eeSRichard Cochran 18412eb32b0aSMugunthan V N return 0; 18422eb32b0aSMugunthan V N } 18432eb32b0aSMugunthan V N 1844d9ba8f9eSMugunthan V N static int cpsw_probe_dual_emac(struct platform_device *pdev, 1845d9ba8f9eSMugunthan V N struct cpsw_priv *priv) 1846d9ba8f9eSMugunthan V N { 1847d9ba8f9eSMugunthan V N struct cpsw_platform_data *data = &priv->data; 1848d9ba8f9eSMugunthan V N struct net_device *ndev; 1849d9ba8f9eSMugunthan V N struct cpsw_priv *priv_sl2; 1850d9ba8f9eSMugunthan V N int ret = 0, i; 1851d9ba8f9eSMugunthan V N 1852d9ba8f9eSMugunthan V N ndev = alloc_etherdev(sizeof(struct cpsw_priv)); 1853d9ba8f9eSMugunthan V N if (!ndev) { 1854d9ba8f9eSMugunthan V N pr_err("cpsw: error allocating net_device\n"); 1855d9ba8f9eSMugunthan V N return -ENOMEM; 1856d9ba8f9eSMugunthan V N } 1857d9ba8f9eSMugunthan V N 1858d9ba8f9eSMugunthan V N priv_sl2 = netdev_priv(ndev); 1859d9ba8f9eSMugunthan V N spin_lock_init(&priv_sl2->lock); 1860d9ba8f9eSMugunthan V N priv_sl2->data = *data; 1861d9ba8f9eSMugunthan V N priv_sl2->pdev = pdev; 1862d9ba8f9eSMugunthan V N priv_sl2->ndev = ndev; 1863d9ba8f9eSMugunthan V N priv_sl2->dev = &ndev->dev; 1864d9ba8f9eSMugunthan V N priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 1865d9ba8f9eSMugunthan V N priv_sl2->rx_packet_max = max(rx_packet_max, 128); 1866d9ba8f9eSMugunthan V N 1867d9ba8f9eSMugunthan V N if (is_valid_ether_addr(data->slave_data[1].mac_addr)) { 1868d9ba8f9eSMugunthan V N memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr, 1869d9ba8f9eSMugunthan V N ETH_ALEN); 1870d9ba8f9eSMugunthan V N pr_info("cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr); 1871d9ba8f9eSMugunthan V N } else { 1872d9ba8f9eSMugunthan V N random_ether_addr(priv_sl2->mac_addr); 1873d9ba8f9eSMugunthan V N pr_info("cpsw: Random MACID = %pM\n", priv_sl2->mac_addr); 1874d9ba8f9eSMugunthan V N } 1875d9ba8f9eSMugunthan V N memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN); 1876d9ba8f9eSMugunthan V N 1877d9ba8f9eSMugunthan V N priv_sl2->slaves = priv->slaves; 1878d9ba8f9eSMugunthan V N priv_sl2->clk = priv->clk; 1879d9ba8f9eSMugunthan V N 1880ff5b8ef2SMugunthan V N priv_sl2->coal_intvl = 0; 1881ff5b8ef2SMugunthan V N priv_sl2->bus_freq_mhz = priv->bus_freq_mhz; 1882ff5b8ef2SMugunthan V N 1883d9ba8f9eSMugunthan V N priv_sl2->regs = priv->regs; 1884d9ba8f9eSMugunthan V N priv_sl2->host_port = priv->host_port; 1885d9ba8f9eSMugunthan V N priv_sl2->host_port_regs = priv->host_port_regs; 1886d9ba8f9eSMugunthan V N priv_sl2->wr_regs = priv->wr_regs; 1887d9718546SMugunthan V N priv_sl2->hw_stats = priv->hw_stats; 1888d9ba8f9eSMugunthan V N priv_sl2->dma = priv->dma; 1889d9ba8f9eSMugunthan V N priv_sl2->txch = priv->txch; 1890d9ba8f9eSMugunthan V N priv_sl2->rxch = priv->rxch; 1891d9ba8f9eSMugunthan V N priv_sl2->ale = priv->ale; 1892d9ba8f9eSMugunthan V N priv_sl2->emac_port = 1; 1893d9ba8f9eSMugunthan V N priv->slaves[1].ndev = ndev; 1894d9ba8f9eSMugunthan V N priv_sl2->cpts = priv->cpts; 1895d9ba8f9eSMugunthan V N priv_sl2->version = priv->version; 1896d9ba8f9eSMugunthan V N 1897d9ba8f9eSMugunthan V N for (i = 0; i < priv->num_irqs; i++) { 1898d9ba8f9eSMugunthan V N priv_sl2->irqs_table[i] = priv->irqs_table[i]; 1899d9ba8f9eSMugunthan V N priv_sl2->num_irqs = priv->num_irqs; 1900d9ba8f9eSMugunthan V N } 1901f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 1902d9ba8f9eSMugunthan V N 1903d9ba8f9eSMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 1904d9ba8f9eSMugunthan V N SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops); 1905d9ba8f9eSMugunthan V N netif_napi_add(ndev, &priv_sl2->napi, cpsw_poll, CPSW_POLL_WEIGHT); 1906d9ba8f9eSMugunthan V N 1907d9ba8f9eSMugunthan V N /* register the network device */ 1908d9ba8f9eSMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 1909d9ba8f9eSMugunthan V N ret = register_netdev(ndev); 1910d9ba8f9eSMugunthan V N if (ret) { 1911d9ba8f9eSMugunthan V N pr_err("cpsw: error registering net device\n"); 1912d9ba8f9eSMugunthan V N free_netdev(ndev); 1913d9ba8f9eSMugunthan V N ret = -ENODEV; 1914d9ba8f9eSMugunthan V N } 1915d9ba8f9eSMugunthan V N 1916d9ba8f9eSMugunthan V N return ret; 1917d9ba8f9eSMugunthan V N } 1918d9ba8f9eSMugunthan V N 1919663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev) 1920df828598SMugunthan V N { 1921d1bd9acfSSebastian Siewior struct cpsw_platform_data *data; 1922df828598SMugunthan V N struct net_device *ndev; 1923df828598SMugunthan V N struct cpsw_priv *priv; 1924df828598SMugunthan V N struct cpdma_params dma_params; 1925df828598SMugunthan V N struct cpsw_ale_params ale_params; 1926aa1a15e2SDaniel Mack void __iomem *ss_regs; 1927aa1a15e2SDaniel Mack struct resource *res, *ss_res; 1928549985eeSRichard Cochran u32 slave_offset, sliver_offset, slave_size; 1929df828598SMugunthan V N int ret = 0, i, k = 0; 1930df828598SMugunthan V N 1931df828598SMugunthan V N ndev = alloc_etherdev(sizeof(struct cpsw_priv)); 1932df828598SMugunthan V N if (!ndev) { 1933df828598SMugunthan V N pr_err("error allocating net_device\n"); 1934df828598SMugunthan V N return -ENOMEM; 1935df828598SMugunthan V N } 1936df828598SMugunthan V N 1937df828598SMugunthan V N platform_set_drvdata(pdev, ndev); 1938df828598SMugunthan V N priv = netdev_priv(ndev); 1939df828598SMugunthan V N spin_lock_init(&priv->lock); 1940df828598SMugunthan V N priv->pdev = pdev; 1941df828598SMugunthan V N priv->ndev = ndev; 1942df828598SMugunthan V N priv->dev = &ndev->dev; 1943df828598SMugunthan V N priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 1944df828598SMugunthan V N priv->rx_packet_max = max(rx_packet_max, 128); 19459232b16dSMugunthan V N priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL); 19467dcf313aSMugunthan V N priv->irq_enabled = true; 1947ab8e99d2SSebastian Siewior if (!priv->cpts) { 19489232b16dSMugunthan V N pr_err("error allocating cpts\n"); 19499232b16dSMugunthan V N goto clean_ndev_ret; 19509232b16dSMugunthan V N } 1951df828598SMugunthan V N 19521fb19aa7SVaibhav Hiremath /* 19531fb19aa7SVaibhav Hiremath * This may be required here for child devices. 19541fb19aa7SVaibhav Hiremath */ 19551fb19aa7SVaibhav Hiremath pm_runtime_enable(&pdev->dev); 19561fb19aa7SVaibhav Hiremath 1957739683b4SMugunthan V N /* Select default pin state */ 1958739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 1959739683b4SMugunthan V N 19602eb32b0aSMugunthan V N if (cpsw_probe_dt(&priv->data, pdev)) { 19612eb32b0aSMugunthan V N pr_err("cpsw: platform data missing\n"); 19622eb32b0aSMugunthan V N ret = -ENODEV; 1963aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 19642eb32b0aSMugunthan V N } 19652eb32b0aSMugunthan V N data = &priv->data; 19662eb32b0aSMugunthan V N 1967df828598SMugunthan V N if (is_valid_ether_addr(data->slave_data[0].mac_addr)) { 1968df828598SMugunthan V N memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN); 1969cf6122beSDaniel Mack pr_info("Detected MACID = %pM\n", priv->mac_addr); 1970df828598SMugunthan V N } else { 19717efd26d0SJoe Perches eth_random_addr(priv->mac_addr); 1972cf6122beSDaniel Mack pr_info("Random MACID = %pM\n", priv->mac_addr); 1973df828598SMugunthan V N } 1974df828598SMugunthan V N 1975df828598SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 1976df828598SMugunthan V N 1977aa1a15e2SDaniel Mack priv->slaves = devm_kzalloc(&pdev->dev, 1978aa1a15e2SDaniel Mack sizeof(struct cpsw_slave) * data->slaves, 1979df828598SMugunthan V N GFP_KERNEL); 1980df828598SMugunthan V N if (!priv->slaves) { 1981aa1a15e2SDaniel Mack ret = -ENOMEM; 1982aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 1983df828598SMugunthan V N } 1984df828598SMugunthan V N for (i = 0; i < data->slaves; i++) 1985df828598SMugunthan V N priv->slaves[i].slave_num = i; 1986df828598SMugunthan V N 1987d9ba8f9eSMugunthan V N priv->slaves[0].ndev = ndev; 1988d9ba8f9eSMugunthan V N priv->emac_port = 0; 1989d9ba8f9eSMugunthan V N 1990aa1a15e2SDaniel Mack priv->clk = devm_clk_get(&pdev->dev, "fck"); 1991df828598SMugunthan V N if (IS_ERR(priv->clk)) { 1992aa1a15e2SDaniel Mack dev_err(priv->dev, "fck is not found\n"); 1993f150bd7fSMugunthan V N ret = -ENODEV; 1994aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 1995df828598SMugunthan V N } 1996ff5b8ef2SMugunthan V N priv->coal_intvl = 0; 1997ff5b8ef2SMugunthan V N priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000; 1998df828598SMugunthan V N 1999aa1a15e2SDaniel Mack ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2000aa1a15e2SDaniel Mack ss_regs = devm_ioremap_resource(&pdev->dev, ss_res); 2001aa1a15e2SDaniel Mack if (IS_ERR(ss_regs)) { 2002aa1a15e2SDaniel Mack ret = PTR_ERR(ss_regs); 2003aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2004df828598SMugunthan V N } 2005549985eeSRichard Cochran priv->regs = ss_regs; 2006549985eeSRichard Cochran priv->version = __raw_readl(&priv->regs->id_ver); 2007549985eeSRichard Cochran priv->host_port = HOST_PORT_NUM; 2008df828598SMugunthan V N 2009aa1a15e2SDaniel Mack res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 2010aa1a15e2SDaniel Mack priv->wr_regs = devm_ioremap_resource(&pdev->dev, res); 2011aa1a15e2SDaniel Mack if (IS_ERR(priv->wr_regs)) { 2012aa1a15e2SDaniel Mack ret = PTR_ERR(priv->wr_regs); 2013aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2014df828598SMugunthan V N } 2015df828598SMugunthan V N 2016df828598SMugunthan V N memset(&dma_params, 0, sizeof(dma_params)); 2017549985eeSRichard Cochran memset(&ale_params, 0, sizeof(ale_params)); 2018549985eeSRichard Cochran 2019549985eeSRichard Cochran switch (priv->version) { 2020549985eeSRichard Cochran case CPSW_VERSION_1: 2021549985eeSRichard Cochran priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET; 20229232b16dSMugunthan V N priv->cpts->reg = ss_regs + CPSW1_CPTS_OFFSET; 2023d9718546SMugunthan V N priv->hw_stats = ss_regs + CPSW1_HW_STATS; 2024549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET; 2025549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET; 2026549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET; 2027549985eeSRichard Cochran slave_offset = CPSW1_SLAVE_OFFSET; 2028549985eeSRichard Cochran slave_size = CPSW1_SLAVE_SIZE; 2029549985eeSRichard Cochran sliver_offset = CPSW1_SLIVER_OFFSET; 2030549985eeSRichard Cochran dma_params.desc_mem_phys = 0; 2031549985eeSRichard Cochran break; 2032549985eeSRichard Cochran case CPSW_VERSION_2: 2033c193f365SMugunthan V N case CPSW_VERSION_3: 2034926489beSMugunthan V N case CPSW_VERSION_4: 2035549985eeSRichard Cochran priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET; 20369232b16dSMugunthan V N priv->cpts->reg = ss_regs + CPSW2_CPTS_OFFSET; 2037d9718546SMugunthan V N priv->hw_stats = ss_regs + CPSW2_HW_STATS; 2038549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET; 2039549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET; 2040549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET; 2041549985eeSRichard Cochran slave_offset = CPSW2_SLAVE_OFFSET; 2042549985eeSRichard Cochran slave_size = CPSW2_SLAVE_SIZE; 2043549985eeSRichard Cochran sliver_offset = CPSW2_SLIVER_OFFSET; 2044549985eeSRichard Cochran dma_params.desc_mem_phys = 2045aa1a15e2SDaniel Mack (u32 __force) ss_res->start + CPSW2_BD_OFFSET; 2046549985eeSRichard Cochran break; 2047549985eeSRichard Cochran default: 2048549985eeSRichard Cochran dev_err(priv->dev, "unknown version 0x%08x\n", priv->version); 2049549985eeSRichard Cochran ret = -ENODEV; 2050aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2051549985eeSRichard Cochran } 2052549985eeSRichard Cochran for (i = 0; i < priv->data.slaves; i++) { 2053549985eeSRichard Cochran struct cpsw_slave *slave = &priv->slaves[i]; 2054549985eeSRichard Cochran cpsw_slave_init(slave, priv, slave_offset, sliver_offset); 2055549985eeSRichard Cochran slave_offset += slave_size; 2056549985eeSRichard Cochran sliver_offset += SLIVER_SIZE; 2057549985eeSRichard Cochran } 2058549985eeSRichard Cochran 2059df828598SMugunthan V N dma_params.dev = &pdev->dev; 2060549985eeSRichard Cochran dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH; 2061549985eeSRichard Cochran dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE; 2062549985eeSRichard Cochran dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP; 2063549985eeSRichard Cochran dma_params.txcp = dma_params.txhdp + CPDMA_TXCP; 2064549985eeSRichard Cochran dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP; 2065df828598SMugunthan V N 2066df828598SMugunthan V N dma_params.num_chan = data->channels; 2067df828598SMugunthan V N dma_params.has_soft_reset = true; 2068df828598SMugunthan V N dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE; 2069df828598SMugunthan V N dma_params.desc_mem_size = data->bd_ram_size; 2070df828598SMugunthan V N dma_params.desc_align = 16; 2071df828598SMugunthan V N dma_params.has_ext_regs = true; 2072549985eeSRichard Cochran dma_params.desc_hw_addr = dma_params.desc_mem_phys; 2073df828598SMugunthan V N 2074df828598SMugunthan V N priv->dma = cpdma_ctlr_create(&dma_params); 2075df828598SMugunthan V N if (!priv->dma) { 2076df828598SMugunthan V N dev_err(priv->dev, "error initializing dma\n"); 2077df828598SMugunthan V N ret = -ENOMEM; 2078aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2079df828598SMugunthan V N } 2080df828598SMugunthan V N 2081df828598SMugunthan V N priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0), 2082df828598SMugunthan V N cpsw_tx_handler); 2083df828598SMugunthan V N priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0), 2084df828598SMugunthan V N cpsw_rx_handler); 2085df828598SMugunthan V N 2086df828598SMugunthan V N if (WARN_ON(!priv->txch || !priv->rxch)) { 2087df828598SMugunthan V N dev_err(priv->dev, "error initializing dma channels\n"); 2088df828598SMugunthan V N ret = -ENOMEM; 2089df828598SMugunthan V N goto clean_dma_ret; 2090df828598SMugunthan V N } 2091df828598SMugunthan V N 2092df828598SMugunthan V N ale_params.dev = &ndev->dev; 2093df828598SMugunthan V N ale_params.ale_ageout = ale_ageout; 2094df828598SMugunthan V N ale_params.ale_entries = data->ale_entries; 2095df828598SMugunthan V N ale_params.ale_ports = data->slaves; 2096df828598SMugunthan V N 2097df828598SMugunthan V N priv->ale = cpsw_ale_create(&ale_params); 2098df828598SMugunthan V N if (!priv->ale) { 2099df828598SMugunthan V N dev_err(priv->dev, "error initializing ale engine\n"); 2100df828598SMugunthan V N ret = -ENODEV; 2101df828598SMugunthan V N goto clean_dma_ret; 2102df828598SMugunthan V N } 2103df828598SMugunthan V N 2104df828598SMugunthan V N ndev->irq = platform_get_irq(pdev, 0); 2105df828598SMugunthan V N if (ndev->irq < 0) { 2106df828598SMugunthan V N dev_err(priv->dev, "error getting irq resource\n"); 2107df828598SMugunthan V N ret = -ENOENT; 2108df828598SMugunthan V N goto clean_ale_ret; 2109df828598SMugunthan V N } 2110df828598SMugunthan V N 2111df828598SMugunthan V N while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) { 2112df828598SMugunthan V N for (i = res->start; i <= res->end; i++) { 2113aa1a15e2SDaniel Mack if (devm_request_irq(&pdev->dev, i, cpsw_interrupt, 0, 2114aa1a15e2SDaniel Mack dev_name(priv->dev), priv)) { 2115df828598SMugunthan V N dev_err(priv->dev, "error attaching irq\n"); 2116df828598SMugunthan V N goto clean_ale_ret; 2117df828598SMugunthan V N } 2118df828598SMugunthan V N priv->irqs_table[k] = i; 2119d1bd9acfSSebastian Siewior priv->num_irqs = k + 1; 2120df828598SMugunthan V N } 2121df828598SMugunthan V N k++; 2122df828598SMugunthan V N } 2123df828598SMugunthan V N 2124f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 2125df828598SMugunthan V N 2126df828598SMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 2127df828598SMugunthan V N SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops); 2128df828598SMugunthan V N netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT); 2129df828598SMugunthan V N 2130df828598SMugunthan V N /* register the network device */ 2131df828598SMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 2132df828598SMugunthan V N ret = register_netdev(ndev); 2133df828598SMugunthan V N if (ret) { 2134df828598SMugunthan V N dev_err(priv->dev, "error registering net device\n"); 2135df828598SMugunthan V N ret = -ENODEV; 2136aa1a15e2SDaniel Mack goto clean_ale_ret; 2137df828598SMugunthan V N } 2138df828598SMugunthan V N 21399232b16dSMugunthan V N if (cpts_register(&pdev->dev, priv->cpts, 21402e5b38abSRichard Cochran data->cpts_clock_mult, data->cpts_clock_shift)) 21412e5b38abSRichard Cochran dev_err(priv->dev, "error registering cpts device\n"); 21422e5b38abSRichard Cochran 2143df828598SMugunthan V N cpsw_notice(priv, probe, "initialized device (regs %x, irq %d)\n", 2144aa1a15e2SDaniel Mack ss_res->start, ndev->irq); 2145df828598SMugunthan V N 2146d9ba8f9eSMugunthan V N if (priv->data.dual_emac) { 2147d9ba8f9eSMugunthan V N ret = cpsw_probe_dual_emac(pdev, priv); 2148d9ba8f9eSMugunthan V N if (ret) { 2149d9ba8f9eSMugunthan V N cpsw_err(priv, probe, "error probe slave 2 emac interface\n"); 2150aa1a15e2SDaniel Mack goto clean_ale_ret; 2151d9ba8f9eSMugunthan V N } 2152d9ba8f9eSMugunthan V N } 2153d9ba8f9eSMugunthan V N 2154df828598SMugunthan V N return 0; 2155df828598SMugunthan V N 2156df828598SMugunthan V N clean_ale_ret: 2157df828598SMugunthan V N cpsw_ale_destroy(priv->ale); 2158df828598SMugunthan V N clean_dma_ret: 2159df828598SMugunthan V N cpdma_chan_destroy(priv->txch); 2160df828598SMugunthan V N cpdma_chan_destroy(priv->rxch); 2161df828598SMugunthan V N cpdma_ctlr_destroy(priv->dma); 2162aa1a15e2SDaniel Mack clean_runtime_disable_ret: 2163f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 2164df828598SMugunthan V N clean_ndev_ret: 2165d1bd9acfSSebastian Siewior free_netdev(priv->ndev); 2166df828598SMugunthan V N return ret; 2167df828598SMugunthan V N } 2168df828598SMugunthan V N 2169663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev) 2170df828598SMugunthan V N { 2171df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2172df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2173df828598SMugunthan V N 2174d1bd9acfSSebastian Siewior if (priv->data.dual_emac) 2175d1bd9acfSSebastian Siewior unregister_netdev(cpsw_get_slave_ndev(priv, 1)); 2176d1bd9acfSSebastian Siewior unregister_netdev(ndev); 2177df828598SMugunthan V N 21789232b16dSMugunthan V N cpts_unregister(priv->cpts); 2179d1bd9acfSSebastian Siewior 2180df828598SMugunthan V N cpsw_ale_destroy(priv->ale); 2181df828598SMugunthan V N cpdma_chan_destroy(priv->txch); 2182df828598SMugunthan V N cpdma_chan_destroy(priv->rxch); 2183df828598SMugunthan V N cpdma_ctlr_destroy(priv->dma); 2184f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 2185d1bd9acfSSebastian Siewior if (priv->data.dual_emac) 2186d1bd9acfSSebastian Siewior free_netdev(cpsw_get_slave_ndev(priv, 1)); 2187df828598SMugunthan V N free_netdev(ndev); 2188df828598SMugunthan V N return 0; 2189df828598SMugunthan V N } 2190df828598SMugunthan V N 2191df828598SMugunthan V N static int cpsw_suspend(struct device *dev) 2192df828598SMugunthan V N { 2193df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 2194df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2195b90fc27aSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2196df828598SMugunthan V N 2197df828598SMugunthan V N if (netif_running(ndev)) 2198df828598SMugunthan V N cpsw_ndo_stop(ndev); 21991e7a2e21SDaniel Mack 22001e7a2e21SDaniel Mack for_each_slave(priv, soft_reset_slave); 22011e7a2e21SDaniel Mack 2202f150bd7fSMugunthan V N pm_runtime_put_sync(&pdev->dev); 2203f150bd7fSMugunthan V N 2204739683b4SMugunthan V N /* Select sleep pin state */ 2205739683b4SMugunthan V N pinctrl_pm_select_sleep_state(&pdev->dev); 2206739683b4SMugunthan V N 2207df828598SMugunthan V N return 0; 2208df828598SMugunthan V N } 2209df828598SMugunthan V N 2210df828598SMugunthan V N static int cpsw_resume(struct device *dev) 2211df828598SMugunthan V N { 2212df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 2213df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2214df828598SMugunthan V N 2215f150bd7fSMugunthan V N pm_runtime_get_sync(&pdev->dev); 2216739683b4SMugunthan V N 2217739683b4SMugunthan V N /* Select default pin state */ 2218739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 2219739683b4SMugunthan V N 2220df828598SMugunthan V N if (netif_running(ndev)) 2221df828598SMugunthan V N cpsw_ndo_open(ndev); 2222df828598SMugunthan V N return 0; 2223df828598SMugunthan V N } 2224df828598SMugunthan V N 2225df828598SMugunthan V N static const struct dev_pm_ops cpsw_pm_ops = { 2226df828598SMugunthan V N .suspend = cpsw_suspend, 2227df828598SMugunthan V N .resume = cpsw_resume, 2228df828598SMugunthan V N }; 2229df828598SMugunthan V N 22302eb32b0aSMugunthan V N static const struct of_device_id cpsw_of_mtable[] = { 22312eb32b0aSMugunthan V N { .compatible = "ti,cpsw", }, 22322eb32b0aSMugunthan V N { /* sentinel */ }, 22332eb32b0aSMugunthan V N }; 22344bc21d41SSebastian Siewior MODULE_DEVICE_TABLE(of, cpsw_of_mtable); 22352eb32b0aSMugunthan V N 2236df828598SMugunthan V N static struct platform_driver cpsw_driver = { 2237df828598SMugunthan V N .driver = { 2238df828598SMugunthan V N .name = "cpsw", 2239df828598SMugunthan V N .owner = THIS_MODULE, 2240df828598SMugunthan V N .pm = &cpsw_pm_ops, 22411e5c76d4SSachin Kamat .of_match_table = cpsw_of_mtable, 2242df828598SMugunthan V N }, 2243df828598SMugunthan V N .probe = cpsw_probe, 2244663e12e6SBill Pemberton .remove = cpsw_remove, 2245df828598SMugunthan V N }; 2246df828598SMugunthan V N 2247df828598SMugunthan V N static int __init cpsw_init(void) 2248df828598SMugunthan V N { 2249df828598SMugunthan V N return platform_driver_register(&cpsw_driver); 2250df828598SMugunthan V N } 2251df828598SMugunthan V N late_initcall(cpsw_init); 2252df828598SMugunthan V N 2253df828598SMugunthan V N static void __exit cpsw_exit(void) 2254df828598SMugunthan V N { 2255df828598SMugunthan V N platform_driver_unregister(&cpsw_driver); 2256df828598SMugunthan V N } 2257df828598SMugunthan V N module_exit(cpsw_exit); 2258df828598SMugunthan V N 2259df828598SMugunthan V N MODULE_LICENSE("GPL"); 2260df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>"); 2261df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>"); 2262df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver"); 2263