1df828598SMugunthan V N /* 2df828598SMugunthan V N * Texas Instruments Ethernet Switch Driver 3df828598SMugunthan V N * 4df828598SMugunthan V N * Copyright (C) 2012 Texas Instruments 5df828598SMugunthan V N * 6df828598SMugunthan V N * This program is free software; you can redistribute it and/or 7df828598SMugunthan V N * modify it under the terms of the GNU General Public License as 8df828598SMugunthan V N * published by the Free Software Foundation version 2. 9df828598SMugunthan V N * 10df828598SMugunthan V N * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11df828598SMugunthan V N * kind, whether express or implied; without even the implied warranty 12df828598SMugunthan V N * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13df828598SMugunthan V N * GNU General Public License for more details. 14df828598SMugunthan V N */ 15df828598SMugunthan V N 16df828598SMugunthan V N #include <linux/kernel.h> 17df828598SMugunthan V N #include <linux/io.h> 18df828598SMugunthan V N #include <linux/clk.h> 19df828598SMugunthan V N #include <linux/timer.h> 20df828598SMugunthan V N #include <linux/module.h> 21df828598SMugunthan V N #include <linux/platform_device.h> 22df828598SMugunthan V N #include <linux/irqreturn.h> 23df828598SMugunthan V N #include <linux/interrupt.h> 24df828598SMugunthan V N #include <linux/if_ether.h> 25df828598SMugunthan V N #include <linux/etherdevice.h> 26df828598SMugunthan V N #include <linux/netdevice.h> 272e5b38abSRichard Cochran #include <linux/net_tstamp.h> 28df828598SMugunthan V N #include <linux/phy.h> 29df828598SMugunthan V N #include <linux/workqueue.h> 30df828598SMugunthan V N #include <linux/delay.h> 31f150bd7fSMugunthan V N #include <linux/pm_runtime.h> 322eb32b0aSMugunthan V N #include <linux/of.h> 33*9e42f715SHeiko Schocher #include <linux/of_mdio.h> 342eb32b0aSMugunthan V N #include <linux/of_net.h> 352eb32b0aSMugunthan V N #include <linux/of_device.h> 363b72c2feSMugunthan V N #include <linux/if_vlan.h> 37df828598SMugunthan V N 38739683b4SMugunthan V N #include <linux/pinctrl/consumer.h> 39df828598SMugunthan V N 40dbe34724SMugunthan V N #include "cpsw.h" 41df828598SMugunthan V N #include "cpsw_ale.h" 422e5b38abSRichard Cochran #include "cpts.h" 43df828598SMugunthan V N #include "davinci_cpdma.h" 44df828598SMugunthan V N 45df828598SMugunthan V N #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \ 46df828598SMugunthan V N NETIF_MSG_DRV | NETIF_MSG_LINK | \ 47df828598SMugunthan V N NETIF_MSG_IFUP | NETIF_MSG_INTR | \ 48df828598SMugunthan V N NETIF_MSG_PROBE | NETIF_MSG_TIMER | \ 49df828598SMugunthan V N NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \ 50df828598SMugunthan V N NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \ 51df828598SMugunthan V N NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \ 52df828598SMugunthan V N NETIF_MSG_RX_STATUS) 53df828598SMugunthan V N 54df828598SMugunthan V N #define cpsw_info(priv, type, format, ...) \ 55df828598SMugunthan V N do { \ 56df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 57df828598SMugunthan V N dev_info(priv->dev, format, ## __VA_ARGS__); \ 58df828598SMugunthan V N } while (0) 59df828598SMugunthan V N 60df828598SMugunthan V N #define cpsw_err(priv, type, format, ...) \ 61df828598SMugunthan V N do { \ 62df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 63df828598SMugunthan V N dev_err(priv->dev, format, ## __VA_ARGS__); \ 64df828598SMugunthan V N } while (0) 65df828598SMugunthan V N 66df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...) \ 67df828598SMugunthan V N do { \ 68df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 69df828598SMugunthan V N dev_dbg(priv->dev, format, ## __VA_ARGS__); \ 70df828598SMugunthan V N } while (0) 71df828598SMugunthan V N 72df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...) \ 73df828598SMugunthan V N do { \ 74df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 75df828598SMugunthan V N dev_notice(priv->dev, format, ## __VA_ARGS__); \ 76df828598SMugunthan V N } while (0) 77df828598SMugunthan V N 785c50a856SMugunthan V N #define ALE_ALL_PORTS 0x7 795c50a856SMugunthan V N 80df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7) 81df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg) (reg & 0xff) 82df828598SMugunthan V N #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f) 83df828598SMugunthan V N 84e90cfac6SRichard Cochran #define CPSW_VERSION_1 0x19010a 85e90cfac6SRichard Cochran #define CPSW_VERSION_2 0x19010c 86c193f365SMugunthan V N #define CPSW_VERSION_3 0x19010f 87926489beSMugunthan V N #define CPSW_VERSION_4 0x190112 88549985eeSRichard Cochran 89549985eeSRichard Cochran #define HOST_PORT_NUM 0 90549985eeSRichard Cochran #define SLIVER_SIZE 0x40 91549985eeSRichard Cochran 92549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET 0x028 93549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET 0x050 94549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE 0x040 95549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET 0x100 96549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET 0x200 97d9718546SMugunthan V N #define CPSW1_HW_STATS 0x400 98549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET 0x500 99549985eeSRichard Cochran #define CPSW1_ALE_OFFSET 0x600 100549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET 0x700 101549985eeSRichard Cochran 102549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET 0x108 103549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET 0x200 104549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE 0x100 105549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET 0x800 106d9718546SMugunthan V N #define CPSW2_HW_STATS 0x900 107549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET 0xa00 108549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET 0xc00 109549985eeSRichard Cochran #define CPSW2_ALE_OFFSET 0xd00 110549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET 0xd80 111549985eeSRichard Cochran #define CPSW2_BD_OFFSET 0x2000 112549985eeSRichard Cochran 113df828598SMugunthan V N #define CPDMA_RXTHRESH 0x0c0 114df828598SMugunthan V N #define CPDMA_RXFREE 0x0e0 115df828598SMugunthan V N #define CPDMA_TXHDP 0x00 116df828598SMugunthan V N #define CPDMA_RXHDP 0x20 117df828598SMugunthan V N #define CPDMA_TXCP 0x40 118df828598SMugunthan V N #define CPDMA_RXCP 0x60 119df828598SMugunthan V N 120df828598SMugunthan V N #define CPSW_POLL_WEIGHT 64 121df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE 60 122df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4) 123df828598SMugunthan V N 124df828598SMugunthan V N #define RX_PRIORITY_MAPPING 0x76543210 125df828598SMugunthan V N #define TX_PRIORITY_MAPPING 0x33221100 126df828598SMugunthan V N #define CPDMA_TX_PRIORITY_MAP 0x76543210 127df828598SMugunthan V N 1283b72c2feSMugunthan V N #define CPSW_VLAN_AWARE BIT(1) 1293b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE 1 1303b72c2feSMugunthan V N 13135717d8dSJohn Ogness #define CPSW_FIFO_NORMAL_MODE (0 << 16) 13235717d8dSJohn Ogness #define CPSW_FIFO_DUAL_MAC_MODE (1 << 16) 13335717d8dSJohn Ogness #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16) 134d9ba8f9eSMugunthan V N 135ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN (0x3f << 16) 136ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK (0x7FF << 0) 137ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT 63 138ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT 2 139ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT) 140ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1) 141ff5b8ef2SMugunthan V N 142d3bb9c58SMugunthan V N #define cpsw_slave_index(priv) \ 143d3bb9c58SMugunthan V N ((priv->data.dual_emac) ? priv->emac_port : \ 144d3bb9c58SMugunthan V N priv->data.active_slave) 145d3bb9c58SMugunthan V N 146df828598SMugunthan V N static int debug_level; 147df828598SMugunthan V N module_param(debug_level, int, 0); 148df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)"); 149df828598SMugunthan V N 150df828598SMugunthan V N static int ale_ageout = 10; 151df828598SMugunthan V N module_param(ale_ageout, int, 0); 152df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)"); 153df828598SMugunthan V N 154df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE; 155df828598SMugunthan V N module_param(rx_packet_max, int, 0); 156df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)"); 157df828598SMugunthan V N 158996a5c27SRichard Cochran struct cpsw_wr_regs { 159df828598SMugunthan V N u32 id_ver; 160df828598SMugunthan V N u32 soft_reset; 161df828598SMugunthan V N u32 control; 162df828598SMugunthan V N u32 int_control; 163df828598SMugunthan V N u32 rx_thresh_en; 164df828598SMugunthan V N u32 rx_en; 165df828598SMugunthan V N u32 tx_en; 166df828598SMugunthan V N u32 misc_en; 167ff5b8ef2SMugunthan V N u32 mem_allign1[8]; 168ff5b8ef2SMugunthan V N u32 rx_thresh_stat; 169ff5b8ef2SMugunthan V N u32 rx_stat; 170ff5b8ef2SMugunthan V N u32 tx_stat; 171ff5b8ef2SMugunthan V N u32 misc_stat; 172ff5b8ef2SMugunthan V N u32 mem_allign2[8]; 173ff5b8ef2SMugunthan V N u32 rx_imax; 174ff5b8ef2SMugunthan V N u32 tx_imax; 175ff5b8ef2SMugunthan V N 176df828598SMugunthan V N }; 177df828598SMugunthan V N 178996a5c27SRichard Cochran struct cpsw_ss_regs { 179df828598SMugunthan V N u32 id_ver; 180df828598SMugunthan V N u32 control; 181df828598SMugunthan V N u32 soft_reset; 182df828598SMugunthan V N u32 stat_port_en; 183df828598SMugunthan V N u32 ptype; 184bd357af2SRichard Cochran u32 soft_idle; 185bd357af2SRichard Cochran u32 thru_rate; 186bd357af2SRichard Cochran u32 gap_thresh; 187bd357af2SRichard Cochran u32 tx_start_wds; 188bd357af2SRichard Cochran u32 flow_control; 189bd357af2SRichard Cochran u32 vlan_ltype; 190bd357af2SRichard Cochran u32 ts_ltype; 191bd357af2SRichard Cochran u32 dlr_ltype; 192df828598SMugunthan V N }; 193df828598SMugunthan V N 1949750a3adSRichard Cochran /* CPSW_PORT_V1 */ 1959750a3adSRichard Cochran #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */ 1969750a3adSRichard Cochran #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */ 1979750a3adSRichard Cochran #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */ 1989750a3adSRichard Cochran #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */ 1999750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */ 2009750a3adSRichard Cochran #define CPSW1_TS_CTL 0x14 /* Time Sync Control */ 2019750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */ 2029750a3adSRichard Cochran #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */ 2039750a3adSRichard Cochran 2049750a3adSRichard Cochran /* CPSW_PORT_V2 */ 2059750a3adSRichard Cochran #define CPSW2_CONTROL 0x00 /* Control Register */ 2069750a3adSRichard Cochran #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */ 2079750a3adSRichard Cochran #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */ 2089750a3adSRichard Cochran #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */ 2099750a3adSRichard Cochran #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */ 2109750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */ 2119750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */ 2129750a3adSRichard Cochran 2139750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */ 2149750a3adSRichard Cochran #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */ 2159750a3adSRichard Cochran #define SA_HI 0x24 /* CPGMAC_SL Source Address High */ 2169750a3adSRichard Cochran #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */ 2179750a3adSRichard Cochran 2189750a3adSRichard Cochran /* CPSW_PORT_V2 only */ 2199750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */ 2209750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */ 2219750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */ 2229750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */ 2239750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */ 2249750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */ 2259750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */ 2269750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */ 2279750a3adSRichard Cochran 2289750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */ 2299750a3adSRichard Cochran #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */ 2309750a3adSRichard Cochran #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */ 2319750a3adSRichard Cochran #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */ 2329750a3adSRichard Cochran #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */ 2339750a3adSRichard Cochran #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */ 2349750a3adSRichard Cochran #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */ 2359750a3adSRichard Cochran #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */ 2369750a3adSRichard Cochran #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */ 2379750a3adSRichard Cochran #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */ 2389750a3adSRichard Cochran #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */ 23909c55372SGeorge Cherian #define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */ 24009c55372SGeorge Cherian #define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */ 2419750a3adSRichard Cochran #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */ 2429750a3adSRichard Cochran #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */ 2439750a3adSRichard Cochran #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */ 2449750a3adSRichard Cochran #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */ 2459750a3adSRichard Cochran #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */ 2469750a3adSRichard Cochran 24709c55372SGeorge Cherian #define CTRL_V2_TS_BITS \ 24809c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 24909c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN) 2509750a3adSRichard Cochran 25109c55372SGeorge Cherian #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN) 25209c55372SGeorge Cherian #define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN) 25309c55372SGeorge Cherian #define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN) 25409c55372SGeorge Cherian 25509c55372SGeorge Cherian 25609c55372SGeorge Cherian #define CTRL_V3_TS_BITS \ 25709c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 25809c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\ 25909c55372SGeorge Cherian TS_LTYPE1_EN) 26009c55372SGeorge Cherian 26109c55372SGeorge Cherian #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN) 26209c55372SGeorge Cherian #define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN) 26309c55372SGeorge Cherian #define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN) 2649750a3adSRichard Cochran 2659750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */ 2669750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */ 2679750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK (0x3f) 2689750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */ 2699750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK (0xffff) 2709750a3adSRichard Cochran 2719750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */ 2729750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3)) 273df828598SMugunthan V N 2742e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */ 2752e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN BIT(0) 2762e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN BIT(4) 2772e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS 16 2782e5b38abSRichard Cochran 2792e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */ 2802e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT 16 2812e5b38abSRichard Cochran 282df828598SMugunthan V N struct cpsw_host_regs { 283df828598SMugunthan V N u32 max_blks; 284df828598SMugunthan V N u32 blk_cnt; 285d9ba8f9eSMugunthan V N u32 tx_in_ctl; 286df828598SMugunthan V N u32 port_vlan; 287df828598SMugunthan V N u32 tx_pri_map; 288df828598SMugunthan V N u32 cpdma_tx_pri_map; 289df828598SMugunthan V N u32 cpdma_rx_chan_map; 290df828598SMugunthan V N }; 291df828598SMugunthan V N 292df828598SMugunthan V N struct cpsw_sliver_regs { 293df828598SMugunthan V N u32 id_ver; 294df828598SMugunthan V N u32 mac_control; 295df828598SMugunthan V N u32 mac_status; 296df828598SMugunthan V N u32 soft_reset; 297df828598SMugunthan V N u32 rx_maxlen; 298df828598SMugunthan V N u32 __reserved_0; 299df828598SMugunthan V N u32 rx_pause; 300df828598SMugunthan V N u32 tx_pause; 301df828598SMugunthan V N u32 __reserved_1; 302df828598SMugunthan V N u32 rx_pri_map; 303df828598SMugunthan V N }; 304df828598SMugunthan V N 305d9718546SMugunthan V N struct cpsw_hw_stats { 306d9718546SMugunthan V N u32 rxgoodframes; 307d9718546SMugunthan V N u32 rxbroadcastframes; 308d9718546SMugunthan V N u32 rxmulticastframes; 309d9718546SMugunthan V N u32 rxpauseframes; 310d9718546SMugunthan V N u32 rxcrcerrors; 311d9718546SMugunthan V N u32 rxaligncodeerrors; 312d9718546SMugunthan V N u32 rxoversizedframes; 313d9718546SMugunthan V N u32 rxjabberframes; 314d9718546SMugunthan V N u32 rxundersizedframes; 315d9718546SMugunthan V N u32 rxfragments; 316d9718546SMugunthan V N u32 __pad_0[2]; 317d9718546SMugunthan V N u32 rxoctets; 318d9718546SMugunthan V N u32 txgoodframes; 319d9718546SMugunthan V N u32 txbroadcastframes; 320d9718546SMugunthan V N u32 txmulticastframes; 321d9718546SMugunthan V N u32 txpauseframes; 322d9718546SMugunthan V N u32 txdeferredframes; 323d9718546SMugunthan V N u32 txcollisionframes; 324d9718546SMugunthan V N u32 txsinglecollframes; 325d9718546SMugunthan V N u32 txmultcollframes; 326d9718546SMugunthan V N u32 txexcessivecollisions; 327d9718546SMugunthan V N u32 txlatecollisions; 328d9718546SMugunthan V N u32 txunderrun; 329d9718546SMugunthan V N u32 txcarriersenseerrors; 330d9718546SMugunthan V N u32 txoctets; 331d9718546SMugunthan V N u32 octetframes64; 332d9718546SMugunthan V N u32 octetframes65t127; 333d9718546SMugunthan V N u32 octetframes128t255; 334d9718546SMugunthan V N u32 octetframes256t511; 335d9718546SMugunthan V N u32 octetframes512t1023; 336d9718546SMugunthan V N u32 octetframes1024tup; 337d9718546SMugunthan V N u32 netoctets; 338d9718546SMugunthan V N u32 rxsofoverruns; 339d9718546SMugunthan V N u32 rxmofoverruns; 340d9718546SMugunthan V N u32 rxdmaoverruns; 341d9718546SMugunthan V N }; 342d9718546SMugunthan V N 343df828598SMugunthan V N struct cpsw_slave { 3449750a3adSRichard Cochran void __iomem *regs; 345df828598SMugunthan V N struct cpsw_sliver_regs __iomem *sliver; 346df828598SMugunthan V N int slave_num; 347df828598SMugunthan V N u32 mac_control; 348df828598SMugunthan V N struct cpsw_slave_data *data; 349df828598SMugunthan V N struct phy_device *phy; 350d9ba8f9eSMugunthan V N struct net_device *ndev; 351d9ba8f9eSMugunthan V N u32 port_vlan; 352d9ba8f9eSMugunthan V N u32 open_stat; 353df828598SMugunthan V N }; 354df828598SMugunthan V N 3559750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset) 3569750a3adSRichard Cochran { 3579750a3adSRichard Cochran return __raw_readl(slave->regs + offset); 3589750a3adSRichard Cochran } 3599750a3adSRichard Cochran 3609750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset) 3619750a3adSRichard Cochran { 3629750a3adSRichard Cochran __raw_writel(val, slave->regs + offset); 3639750a3adSRichard Cochran } 3649750a3adSRichard Cochran 365df828598SMugunthan V N struct cpsw_priv { 366df828598SMugunthan V N spinlock_t lock; 367df828598SMugunthan V N struct platform_device *pdev; 368df828598SMugunthan V N struct net_device *ndev; 369*9e42f715SHeiko Schocher struct device_node *phy_node; 37032a7432cSMugunthan V N struct napi_struct napi_rx; 37132a7432cSMugunthan V N struct napi_struct napi_tx; 372df828598SMugunthan V N struct device *dev; 373df828598SMugunthan V N struct cpsw_platform_data data; 374996a5c27SRichard Cochran struct cpsw_ss_regs __iomem *regs; 375996a5c27SRichard Cochran struct cpsw_wr_regs __iomem *wr_regs; 376d9718546SMugunthan V N u8 __iomem *hw_stats; 377df828598SMugunthan V N struct cpsw_host_regs __iomem *host_port_regs; 378df828598SMugunthan V N u32 msg_enable; 379e90cfac6SRichard Cochran u32 version; 380ff5b8ef2SMugunthan V N u32 coal_intvl; 381ff5b8ef2SMugunthan V N u32 bus_freq_mhz; 382df828598SMugunthan V N int rx_packet_max; 383df828598SMugunthan V N int host_port; 384df828598SMugunthan V N struct clk *clk; 385df828598SMugunthan V N u8 mac_addr[ETH_ALEN]; 386df828598SMugunthan V N struct cpsw_slave *slaves; 387df828598SMugunthan V N struct cpdma_ctlr *dma; 388df828598SMugunthan V N struct cpdma_chan *txch, *rxch; 389df828598SMugunthan V N struct cpsw_ale *ale; 3901923d6e4SMugunthan V N bool rx_pause; 3911923d6e4SMugunthan V N bool tx_pause; 3927da11600SMugunthan V N bool quirk_irq; 3937da11600SMugunthan V N bool rx_irq_disabled; 3947da11600SMugunthan V N bool tx_irq_disabled; 395df828598SMugunthan V N /* snapshot of IRQ numbers */ 396df828598SMugunthan V N u32 irqs_table[4]; 397df828598SMugunthan V N u32 num_irqs; 3989232b16dSMugunthan V N struct cpts *cpts; 399d9ba8f9eSMugunthan V N u32 emac_port; 400df828598SMugunthan V N }; 401df828598SMugunthan V N 402d9718546SMugunthan V N struct cpsw_stats { 403d9718546SMugunthan V N char stat_string[ETH_GSTRING_LEN]; 404d9718546SMugunthan V N int type; 405d9718546SMugunthan V N int sizeof_stat; 406d9718546SMugunthan V N int stat_offset; 407d9718546SMugunthan V N }; 408d9718546SMugunthan V N 409d9718546SMugunthan V N enum { 410d9718546SMugunthan V N CPSW_STATS, 411d9718546SMugunthan V N CPDMA_RX_STATS, 412d9718546SMugunthan V N CPDMA_TX_STATS, 413d9718546SMugunthan V N }; 414d9718546SMugunthan V N 415d9718546SMugunthan V N #define CPSW_STAT(m) CPSW_STATS, \ 416d9718546SMugunthan V N sizeof(((struct cpsw_hw_stats *)0)->m), \ 417d9718546SMugunthan V N offsetof(struct cpsw_hw_stats, m) 418d9718546SMugunthan V N #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \ 419d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 420d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 421d9718546SMugunthan V N #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \ 422d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 423d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 424d9718546SMugunthan V N 425d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = { 426d9718546SMugunthan V N { "Good Rx Frames", CPSW_STAT(rxgoodframes) }, 427d9718546SMugunthan V N { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) }, 428d9718546SMugunthan V N { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) }, 429d9718546SMugunthan V N { "Pause Rx Frames", CPSW_STAT(rxpauseframes) }, 430d9718546SMugunthan V N { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) }, 431d9718546SMugunthan V N { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) }, 432d9718546SMugunthan V N { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) }, 433d9718546SMugunthan V N { "Rx Jabbers", CPSW_STAT(rxjabberframes) }, 434d9718546SMugunthan V N { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) }, 435d9718546SMugunthan V N { "Rx Fragments", CPSW_STAT(rxfragments) }, 436d9718546SMugunthan V N { "Rx Octets", CPSW_STAT(rxoctets) }, 437d9718546SMugunthan V N { "Good Tx Frames", CPSW_STAT(txgoodframes) }, 438d9718546SMugunthan V N { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) }, 439d9718546SMugunthan V N { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) }, 440d9718546SMugunthan V N { "Pause Tx Frames", CPSW_STAT(txpauseframes) }, 441d9718546SMugunthan V N { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) }, 442d9718546SMugunthan V N { "Collisions", CPSW_STAT(txcollisionframes) }, 443d9718546SMugunthan V N { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) }, 444d9718546SMugunthan V N { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) }, 445d9718546SMugunthan V N { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) }, 446d9718546SMugunthan V N { "Late Collisions", CPSW_STAT(txlatecollisions) }, 447d9718546SMugunthan V N { "Tx Underrun", CPSW_STAT(txunderrun) }, 448d9718546SMugunthan V N { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) }, 449d9718546SMugunthan V N { "Tx Octets", CPSW_STAT(txoctets) }, 450d9718546SMugunthan V N { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) }, 451d9718546SMugunthan V N { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) }, 452d9718546SMugunthan V N { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) }, 453d9718546SMugunthan V N { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) }, 454d9718546SMugunthan V N { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) }, 455d9718546SMugunthan V N { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) }, 456d9718546SMugunthan V N { "Net Octets", CPSW_STAT(netoctets) }, 457d9718546SMugunthan V N { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) }, 458d9718546SMugunthan V N { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) }, 459d9718546SMugunthan V N { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) }, 460d9718546SMugunthan V N { "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) }, 461d9718546SMugunthan V N { "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) }, 462d9718546SMugunthan V N { "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) }, 463d9718546SMugunthan V N { "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) }, 464d9718546SMugunthan V N { "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) }, 465d9718546SMugunthan V N { "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) }, 466d9718546SMugunthan V N { "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) }, 467d9718546SMugunthan V N { "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) }, 468d9718546SMugunthan V N { "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) }, 469d9718546SMugunthan V N { "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) }, 470d9718546SMugunthan V N { "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) }, 471d9718546SMugunthan V N { "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) }, 472d9718546SMugunthan V N { "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) }, 473d9718546SMugunthan V N { "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) }, 474d9718546SMugunthan V N { "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) }, 475d9718546SMugunthan V N { "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) }, 476d9718546SMugunthan V N { "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) }, 477d9718546SMugunthan V N { "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) }, 478d9718546SMugunthan V N { "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) }, 479d9718546SMugunthan V N { "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) }, 480d9718546SMugunthan V N { "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) }, 481d9718546SMugunthan V N { "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) }, 482d9718546SMugunthan V N { "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) }, 483d9718546SMugunthan V N { "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) }, 484d9718546SMugunthan V N { "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) }, 485d9718546SMugunthan V N { "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) }, 486d9718546SMugunthan V N }; 487d9718546SMugunthan V N 488d9718546SMugunthan V N #define CPSW_STATS_LEN ARRAY_SIZE(cpsw_gstrings_stats) 489d9718546SMugunthan V N 490df828598SMugunthan V N #define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi) 491df828598SMugunthan V N #define for_each_slave(priv, func, arg...) \ 492df828598SMugunthan V N do { \ 4936e6ceaedSSebastian Siewior struct cpsw_slave *slave; \ 4946e6ceaedSSebastian Siewior int n; \ 495d9ba8f9eSMugunthan V N if (priv->data.dual_emac) \ 496d9ba8f9eSMugunthan V N (func)((priv)->slaves + priv->emac_port, ##arg);\ 497d9ba8f9eSMugunthan V N else \ 4986e6ceaedSSebastian Siewior for (n = (priv)->data.slaves, \ 4996e6ceaedSSebastian Siewior slave = (priv)->slaves; \ 5006e6ceaedSSebastian Siewior n; n--) \ 5016e6ceaedSSebastian Siewior (func)(slave++, ##arg); \ 502df828598SMugunthan V N } while (0) 503d9ba8f9eSMugunthan V N #define cpsw_get_slave_ndev(priv, __slave_no__) \ 5041973db0dSMugunthan V N ((__slave_no__ < priv->data.slaves) ? \ 5051973db0dSMugunthan V N priv->slaves[__slave_no__].ndev : NULL) 506d9ba8f9eSMugunthan V N #define cpsw_get_slave_priv(priv, __slave_no__) \ 5071973db0dSMugunthan V N (((__slave_no__ < priv->data.slaves) && \ 5081973db0dSMugunthan V N (priv->slaves[__slave_no__].ndev)) ? \ 509d9ba8f9eSMugunthan V N netdev_priv(priv->slaves[__slave_no__].ndev) : NULL) \ 510d9ba8f9eSMugunthan V N 511d9ba8f9eSMugunthan V N #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb) \ 512d9ba8f9eSMugunthan V N do { \ 513d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) \ 514d9ba8f9eSMugunthan V N break; \ 515d9ba8f9eSMugunthan V N if (CPDMA_RX_SOURCE_PORT(status) == 1) { \ 516d9ba8f9eSMugunthan V N ndev = cpsw_get_slave_ndev(priv, 0); \ 517d9ba8f9eSMugunthan V N priv = netdev_priv(ndev); \ 518d9ba8f9eSMugunthan V N skb->dev = ndev; \ 519d9ba8f9eSMugunthan V N } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \ 520d9ba8f9eSMugunthan V N ndev = cpsw_get_slave_ndev(priv, 1); \ 521d9ba8f9eSMugunthan V N priv = netdev_priv(ndev); \ 522d9ba8f9eSMugunthan V N skb->dev = ndev; \ 523d9ba8f9eSMugunthan V N } \ 524d9ba8f9eSMugunthan V N } while (0) 525d9ba8f9eSMugunthan V N #define cpsw_add_mcast(priv, addr) \ 526d9ba8f9eSMugunthan V N do { \ 527d9ba8f9eSMugunthan V N if (priv->data.dual_emac) { \ 528d9ba8f9eSMugunthan V N struct cpsw_slave *slave = priv->slaves + \ 529d9ba8f9eSMugunthan V N priv->emac_port; \ 530d9ba8f9eSMugunthan V N int slave_port = cpsw_get_slave_port(priv, \ 531d9ba8f9eSMugunthan V N slave->slave_num); \ 532d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, addr, \ 533d9ba8f9eSMugunthan V N 1 << slave_port | 1 << priv->host_port, \ 534d9ba8f9eSMugunthan V N ALE_VLAN, slave->port_vlan, 0); \ 535d9ba8f9eSMugunthan V N } else { \ 536d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, addr, \ 537d9ba8f9eSMugunthan V N ALE_ALL_PORTS << priv->host_port, \ 538d9ba8f9eSMugunthan V N 0, 0, 0); \ 539d9ba8f9eSMugunthan V N } \ 540d9ba8f9eSMugunthan V N } while (0) 541d9ba8f9eSMugunthan V N 542d9ba8f9eSMugunthan V N static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num) 543d9ba8f9eSMugunthan V N { 544d9ba8f9eSMugunthan V N if (priv->host_port == 0) 545d9ba8f9eSMugunthan V N return slave_num + 1; 546d9ba8f9eSMugunthan V N else 547d9ba8f9eSMugunthan V N return slave_num; 548d9ba8f9eSMugunthan V N } 549df828598SMugunthan V N 5500cd8f9ccSMugunthan V N static void cpsw_set_promiscious(struct net_device *ndev, bool enable) 5510cd8f9ccSMugunthan V N { 5520cd8f9ccSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 5530cd8f9ccSMugunthan V N struct cpsw_ale *ale = priv->ale; 5540cd8f9ccSMugunthan V N int i; 5550cd8f9ccSMugunthan V N 5560cd8f9ccSMugunthan V N if (priv->data.dual_emac) { 5570cd8f9ccSMugunthan V N bool flag = false; 5580cd8f9ccSMugunthan V N 5590cd8f9ccSMugunthan V N /* Enabling promiscuous mode for one interface will be 5600cd8f9ccSMugunthan V N * common for both the interface as the interface shares 5610cd8f9ccSMugunthan V N * the same hardware resource. 5620cd8f9ccSMugunthan V N */ 5630d961b3bSHeiko Schocher for (i = 0; i < priv->data.slaves; i++) 5640cd8f9ccSMugunthan V N if (priv->slaves[i].ndev->flags & IFF_PROMISC) 5650cd8f9ccSMugunthan V N flag = true; 5660cd8f9ccSMugunthan V N 5670cd8f9ccSMugunthan V N if (!enable && flag) { 5680cd8f9ccSMugunthan V N enable = true; 5690cd8f9ccSMugunthan V N dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n"); 5700cd8f9ccSMugunthan V N } 5710cd8f9ccSMugunthan V N 5720cd8f9ccSMugunthan V N if (enable) { 5730cd8f9ccSMugunthan V N /* Enable Bypass */ 5740cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1); 5750cd8f9ccSMugunthan V N 5760cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 5770cd8f9ccSMugunthan V N } else { 5780cd8f9ccSMugunthan V N /* Disable Bypass */ 5790cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0); 5800cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 5810cd8f9ccSMugunthan V N } 5820cd8f9ccSMugunthan V N } else { 5830cd8f9ccSMugunthan V N if (enable) { 5840cd8f9ccSMugunthan V N unsigned long timeout = jiffies + HZ; 5850cd8f9ccSMugunthan V N 5866f979eb3SLennart Sorensen /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */ 5876f979eb3SLennart Sorensen for (i = 0; i <= priv->data.slaves; i++) { 5880cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5890cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 1); 5900cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5910cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 1); 5920cd8f9ccSMugunthan V N } 5930cd8f9ccSMugunthan V N 5940cd8f9ccSMugunthan V N /* Clear All Untouched entries */ 5950cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 5960cd8f9ccSMugunthan V N do { 5970cd8f9ccSMugunthan V N cpu_relax(); 5980cd8f9ccSMugunthan V N if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT)) 5990cd8f9ccSMugunthan V N break; 6000cd8f9ccSMugunthan V N } while (time_after(timeout, jiffies)); 6010cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 6020cd8f9ccSMugunthan V N 6030cd8f9ccSMugunthan V N /* Clear all mcast from ALE */ 6040cd8f9ccSMugunthan V N cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS << 60525906052SMugunthan V N priv->host_port, -1); 6060cd8f9ccSMugunthan V N 6070cd8f9ccSMugunthan V N /* Flood All Unicast Packets to Host port */ 6080cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1); 6090cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 6100cd8f9ccSMugunthan V N } else { 6116f979eb3SLennart Sorensen /* Don't Flood All Unicast Packets to Host port */ 6120cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0); 6130cd8f9ccSMugunthan V N 6146f979eb3SLennart Sorensen /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */ 6156f979eb3SLennart Sorensen for (i = 0; i <= priv->data.slaves; i++) { 6160cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6170cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 0); 6180cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6190cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 0); 6200cd8f9ccSMugunthan V N } 6210cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 6220cd8f9ccSMugunthan V N } 6230cd8f9ccSMugunthan V N } 6240cd8f9ccSMugunthan V N } 6250cd8f9ccSMugunthan V N 6265c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev) 6275c50a856SMugunthan V N { 6285c50a856SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 62925906052SMugunthan V N int vid; 63025906052SMugunthan V N 63125906052SMugunthan V N if (priv->data.dual_emac) 63225906052SMugunthan V N vid = priv->slaves[priv->emac_port].port_vlan; 63325906052SMugunthan V N else 63425906052SMugunthan V N vid = priv->data.default_vlan; 6355c50a856SMugunthan V N 6365c50a856SMugunthan V N if (ndev->flags & IFF_PROMISC) { 6375c50a856SMugunthan V N /* Enable promiscuous mode */ 6380cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, true); 6391e5c4bc4SLennart Sorensen cpsw_ale_set_allmulti(priv->ale, IFF_ALLMULTI); 6405c50a856SMugunthan V N return; 6410cd8f9ccSMugunthan V N } else { 6420cd8f9ccSMugunthan V N /* Disable promiscuous mode */ 6430cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, false); 6445c50a856SMugunthan V N } 6455c50a856SMugunthan V N 6461e5c4bc4SLennart Sorensen /* Restore allmulti on vlans if necessary */ 6471e5c4bc4SLennart Sorensen cpsw_ale_set_allmulti(priv->ale, priv->ndev->flags & IFF_ALLMULTI); 6481e5c4bc4SLennart Sorensen 6495c50a856SMugunthan V N /* Clear all mcast from ALE */ 65025906052SMugunthan V N cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port, 65125906052SMugunthan V N vid); 6525c50a856SMugunthan V N 6535c50a856SMugunthan V N if (!netdev_mc_empty(ndev)) { 6545c50a856SMugunthan V N struct netdev_hw_addr *ha; 6555c50a856SMugunthan V N 6565c50a856SMugunthan V N /* program multicast address list into ALE register */ 6575c50a856SMugunthan V N netdev_for_each_mc_addr(ha, ndev) { 658d9ba8f9eSMugunthan V N cpsw_add_mcast(priv, (u8 *)ha->addr); 6595c50a856SMugunthan V N } 6605c50a856SMugunthan V N } 6615c50a856SMugunthan V N } 6625c50a856SMugunthan V N 663df828598SMugunthan V N static void cpsw_intr_enable(struct cpsw_priv *priv) 664df828598SMugunthan V N { 665996a5c27SRichard Cochran __raw_writel(0xFF, &priv->wr_regs->tx_en); 666996a5c27SRichard Cochran __raw_writel(0xFF, &priv->wr_regs->rx_en); 667df828598SMugunthan V N 668df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, true); 669df828598SMugunthan V N return; 670df828598SMugunthan V N } 671df828598SMugunthan V N 672df828598SMugunthan V N static void cpsw_intr_disable(struct cpsw_priv *priv) 673df828598SMugunthan V N { 674996a5c27SRichard Cochran __raw_writel(0, &priv->wr_regs->tx_en); 675996a5c27SRichard Cochran __raw_writel(0, &priv->wr_regs->rx_en); 676df828598SMugunthan V N 677df828598SMugunthan V N cpdma_ctlr_int_ctrl(priv->dma, false); 678df828598SMugunthan V N return; 679df828598SMugunthan V N } 680df828598SMugunthan V N 6811a3b5056SOlof Johansson static void cpsw_tx_handler(void *token, int len, int status) 682df828598SMugunthan V N { 683df828598SMugunthan V N struct sk_buff *skb = token; 684df828598SMugunthan V N struct net_device *ndev = skb->dev; 685df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 686df828598SMugunthan V N 687fae50823SMugunthan V N /* Check whether the queue is stopped due to stalled tx dma, if the 688fae50823SMugunthan V N * queue is stopped then start the queue as we have free desc for tx 689fae50823SMugunthan V N */ 690df828598SMugunthan V N if (unlikely(netif_queue_stopped(ndev))) 691b56d6b3fSMugunthan V N netif_wake_queue(ndev); 6929232b16dSMugunthan V N cpts_tx_timestamp(priv->cpts, skb); 6938dc43ddcSTobias Klauser ndev->stats.tx_packets++; 6948dc43ddcSTobias Klauser ndev->stats.tx_bytes += len; 695df828598SMugunthan V N dev_kfree_skb_any(skb); 696df828598SMugunthan V N } 697df828598SMugunthan V N 6981a3b5056SOlof Johansson static void cpsw_rx_handler(void *token, int len, int status) 699df828598SMugunthan V N { 700df828598SMugunthan V N struct sk_buff *skb = token; 701b4727e69SSebastian Siewior struct sk_buff *new_skb; 702df828598SMugunthan V N struct net_device *ndev = skb->dev; 703df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 704df828598SMugunthan V N int ret = 0; 705df828598SMugunthan V N 706d9ba8f9eSMugunthan V N cpsw_dual_emac_src_port_detect(status, priv, ndev, skb); 707d9ba8f9eSMugunthan V N 70816e5c57dSMugunthan V N if (unlikely(status < 0) || unlikely(!netif_running(ndev))) { 709a0e2c822SMugunthan V N bool ndev_status = false; 710a0e2c822SMugunthan V N struct cpsw_slave *slave = priv->slaves; 711a0e2c822SMugunthan V N int n; 712a0e2c822SMugunthan V N 713a0e2c822SMugunthan V N if (priv->data.dual_emac) { 714a0e2c822SMugunthan V N /* In dual emac mode check for all interfaces */ 715a0e2c822SMugunthan V N for (n = priv->data.slaves; n; n--, slave++) 716a0e2c822SMugunthan V N if (netif_running(slave->ndev)) 717a0e2c822SMugunthan V N ndev_status = true; 718a0e2c822SMugunthan V N } 719a0e2c822SMugunthan V N 720a0e2c822SMugunthan V N if (ndev_status && (status >= 0)) { 721a0e2c822SMugunthan V N /* The packet received is for the interface which 722a0e2c822SMugunthan V N * is already down and the other interface is up 723dbedd44eSJoe Perches * and running, instead of freeing which results 724a0e2c822SMugunthan V N * in reducing of the number of rx descriptor in 725a0e2c822SMugunthan V N * DMA engine, requeue skb back to cpdma. 726a0e2c822SMugunthan V N */ 727a0e2c822SMugunthan V N new_skb = skb; 728a0e2c822SMugunthan V N goto requeue; 729a0e2c822SMugunthan V N } 730a0e2c822SMugunthan V N 731b4727e69SSebastian Siewior /* the interface is going down, skbs are purged */ 732df828598SMugunthan V N dev_kfree_skb_any(skb); 733df828598SMugunthan V N return; 734df828598SMugunthan V N } 735b4727e69SSebastian Siewior 736b4727e69SSebastian Siewior new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max); 737b4727e69SSebastian Siewior if (new_skb) { 738df828598SMugunthan V N skb_put(skb, len); 7399232b16dSMugunthan V N cpts_rx_timestamp(priv->cpts, skb); 740df828598SMugunthan V N skb->protocol = eth_type_trans(skb, ndev); 741df828598SMugunthan V N netif_receive_skb(skb); 7428dc43ddcSTobias Klauser ndev->stats.rx_bytes += len; 7438dc43ddcSTobias Klauser ndev->stats.rx_packets++; 744b4727e69SSebastian Siewior } else { 7458dc43ddcSTobias Klauser ndev->stats.rx_dropped++; 746b4727e69SSebastian Siewior new_skb = skb; 747df828598SMugunthan V N } 748df828598SMugunthan V N 749a0e2c822SMugunthan V N requeue: 750b4727e69SSebastian Siewior ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data, 751b4727e69SSebastian Siewior skb_tailroom(new_skb), 0); 752b4727e69SSebastian Siewior if (WARN_ON(ret < 0)) 753b4727e69SSebastian Siewior dev_kfree_skb_any(new_skb); 754df828598SMugunthan V N } 755df828598SMugunthan V N 756c03abd84SFelipe Balbi static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id) 757df828598SMugunthan V N { 758df828598SMugunthan V N struct cpsw_priv *priv = dev_id; 7597ce67a38SFelipe Balbi 76032a7432cSMugunthan V N writel(0, &priv->wr_regs->tx_en); 761c03abd84SFelipe Balbi cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX); 762c03abd84SFelipe Balbi 7637da11600SMugunthan V N if (priv->quirk_irq) { 7647da11600SMugunthan V N disable_irq_nosync(priv->irqs_table[1]); 7657da11600SMugunthan V N priv->tx_irq_disabled = true; 7667da11600SMugunthan V N } 7677da11600SMugunthan V N 76832a7432cSMugunthan V N napi_schedule(&priv->napi_tx); 769c03abd84SFelipe Balbi return IRQ_HANDLED; 770c03abd84SFelipe Balbi } 771c03abd84SFelipe Balbi 772c03abd84SFelipe Balbi static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id) 773c03abd84SFelipe Balbi { 774c03abd84SFelipe Balbi struct cpsw_priv *priv = dev_id; 775c03abd84SFelipe Balbi 776c03abd84SFelipe Balbi cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX); 777870915feSMugunthan V N writel(0, &priv->wr_regs->rx_en); 778fd51cf19SSebastian Siewior 7797da11600SMugunthan V N if (priv->quirk_irq) { 7807da11600SMugunthan V N disable_irq_nosync(priv->irqs_table[0]); 7817da11600SMugunthan V N priv->rx_irq_disabled = true; 7827da11600SMugunthan V N } 7837da11600SMugunthan V N 78432a7432cSMugunthan V N napi_schedule(&priv->napi_rx); 785df828598SMugunthan V N return IRQ_HANDLED; 786df828598SMugunthan V N } 787df828598SMugunthan V N 78832a7432cSMugunthan V N static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget) 789df828598SMugunthan V N { 79032a7432cSMugunthan V N struct cpsw_priv *priv = napi_to_priv(napi_tx); 79132a7432cSMugunthan V N int num_tx; 79232a7432cSMugunthan V N 79332a7432cSMugunthan V N num_tx = cpdma_chan_process(priv->txch, budget); 79432a7432cSMugunthan V N if (num_tx < budget) { 79532a7432cSMugunthan V N napi_complete(napi_tx); 79632a7432cSMugunthan V N writel(0xff, &priv->wr_regs->tx_en); 7977da11600SMugunthan V N if (priv->quirk_irq && priv->tx_irq_disabled) { 7987da11600SMugunthan V N priv->tx_irq_disabled = false; 7997da11600SMugunthan V N enable_irq(priv->irqs_table[1]); 8007da11600SMugunthan V N } 80132a7432cSMugunthan V N } 80232a7432cSMugunthan V N 80332a7432cSMugunthan V N if (num_tx) 80432a7432cSMugunthan V N cpsw_dbg(priv, intr, "poll %d tx pkts\n", num_tx); 80532a7432cSMugunthan V N 80632a7432cSMugunthan V N return num_tx; 80732a7432cSMugunthan V N } 80832a7432cSMugunthan V N 80932a7432cSMugunthan V N static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget) 81032a7432cSMugunthan V N { 81132a7432cSMugunthan V N struct cpsw_priv *priv = napi_to_priv(napi_rx); 8121e353cddSMugunthan V N int num_rx; 813510a1e72SMugunthan V N 814df828598SMugunthan V N num_rx = cpdma_chan_process(priv->rxch, budget); 815510a1e72SMugunthan V N if (num_rx < budget) { 81632a7432cSMugunthan V N napi_complete(napi_rx); 817870915feSMugunthan V N writel(0xff, &priv->wr_regs->rx_en); 8187da11600SMugunthan V N if (priv->quirk_irq && priv->rx_irq_disabled) { 8197da11600SMugunthan V N priv->rx_irq_disabled = false; 8207da11600SMugunthan V N enable_irq(priv->irqs_table[0]); 8217da11600SMugunthan V N } 822510a1e72SMugunthan V N } 823df828598SMugunthan V N 8241e353cddSMugunthan V N if (num_rx) 8251e353cddSMugunthan V N cpsw_dbg(priv, intr, "poll %d rx pkts\n", num_rx); 826df828598SMugunthan V N 827df828598SMugunthan V N return num_rx; 828df828598SMugunthan V N } 829df828598SMugunthan V N 830df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg) 831df828598SMugunthan V N { 832df828598SMugunthan V N unsigned long timeout = jiffies + HZ; 833df828598SMugunthan V N 834df828598SMugunthan V N __raw_writel(1, reg); 835df828598SMugunthan V N do { 836df828598SMugunthan V N cpu_relax(); 837df828598SMugunthan V N } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies)); 838df828598SMugunthan V N 839df828598SMugunthan V N WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module); 840df828598SMugunthan V N } 841df828598SMugunthan V N 842df828598SMugunthan V N #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \ 843df828598SMugunthan V N ((mac)[2] << 16) | ((mac)[3] << 24)) 844df828598SMugunthan V N #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8)) 845df828598SMugunthan V N 846df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave, 847df828598SMugunthan V N struct cpsw_priv *priv) 848df828598SMugunthan V N { 8499750a3adSRichard Cochran slave_write(slave, mac_hi(priv->mac_addr), SA_HI); 8509750a3adSRichard Cochran slave_write(slave, mac_lo(priv->mac_addr), SA_LO); 851df828598SMugunthan V N } 852df828598SMugunthan V N 853df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave, 854df828598SMugunthan V N struct cpsw_priv *priv, bool *link) 855df828598SMugunthan V N { 856df828598SMugunthan V N struct phy_device *phy = slave->phy; 857df828598SMugunthan V N u32 mac_control = 0; 858df828598SMugunthan V N u32 slave_port; 859df828598SMugunthan V N 860df828598SMugunthan V N if (!phy) 861df828598SMugunthan V N return; 862df828598SMugunthan V N 863df828598SMugunthan V N slave_port = cpsw_get_slave_port(priv, slave->slave_num); 864df828598SMugunthan V N 865df828598SMugunthan V N if (phy->link) { 866df828598SMugunthan V N mac_control = priv->data.mac_control; 867df828598SMugunthan V N 868df828598SMugunthan V N /* enable forwarding */ 869df828598SMugunthan V N cpsw_ale_control_set(priv->ale, slave_port, 870df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 871df828598SMugunthan V N 872df828598SMugunthan V N if (phy->speed == 1000) 873df828598SMugunthan V N mac_control |= BIT(7); /* GIGABITEN */ 874df828598SMugunthan V N if (phy->duplex) 875df828598SMugunthan V N mac_control |= BIT(0); /* FULLDUPLEXEN */ 876342b7b74SDaniel Mack 877342b7b74SDaniel Mack /* set speed_in input in case RMII mode is used in 100Mbps */ 878342b7b74SDaniel Mack if (phy->speed == 100) 879342b7b74SDaniel Mack mac_control |= BIT(15); 880a81d8762SMugunthan V N else if (phy->speed == 10) 881a81d8762SMugunthan V N mac_control |= BIT(18); /* In Band mode */ 882342b7b74SDaniel Mack 8831923d6e4SMugunthan V N if (priv->rx_pause) 8841923d6e4SMugunthan V N mac_control |= BIT(3); 8851923d6e4SMugunthan V N 8861923d6e4SMugunthan V N if (priv->tx_pause) 8871923d6e4SMugunthan V N mac_control |= BIT(4); 8881923d6e4SMugunthan V N 889df828598SMugunthan V N *link = true; 890df828598SMugunthan V N } else { 891df828598SMugunthan V N mac_control = 0; 892df828598SMugunthan V N /* disable forwarding */ 893df828598SMugunthan V N cpsw_ale_control_set(priv->ale, slave_port, 894df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 895df828598SMugunthan V N } 896df828598SMugunthan V N 897df828598SMugunthan V N if (mac_control != slave->mac_control) { 898df828598SMugunthan V N phy_print_status(phy); 899df828598SMugunthan V N __raw_writel(mac_control, &slave->sliver->mac_control); 900df828598SMugunthan V N } 901df828598SMugunthan V N 902df828598SMugunthan V N slave->mac_control = mac_control; 903df828598SMugunthan V N } 904df828598SMugunthan V N 905df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev) 906df828598SMugunthan V N { 907df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 908df828598SMugunthan V N bool link = false; 909df828598SMugunthan V N 910df828598SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 911df828598SMugunthan V N 912df828598SMugunthan V N if (link) { 913df828598SMugunthan V N netif_carrier_on(ndev); 914df828598SMugunthan V N if (netif_running(ndev)) 915df828598SMugunthan V N netif_wake_queue(ndev); 916df828598SMugunthan V N } else { 917df828598SMugunthan V N netif_carrier_off(ndev); 918df828598SMugunthan V N netif_stop_queue(ndev); 919df828598SMugunthan V N } 920df828598SMugunthan V N } 921df828598SMugunthan V N 922ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev, 923ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 924ff5b8ef2SMugunthan V N { 925ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 926ff5b8ef2SMugunthan V N 927ff5b8ef2SMugunthan V N coal->rx_coalesce_usecs = priv->coal_intvl; 928ff5b8ef2SMugunthan V N return 0; 929ff5b8ef2SMugunthan V N } 930ff5b8ef2SMugunthan V N 931ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev, 932ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 933ff5b8ef2SMugunthan V N { 934ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 935ff5b8ef2SMugunthan V N u32 int_ctrl; 936ff5b8ef2SMugunthan V N u32 num_interrupts = 0; 937ff5b8ef2SMugunthan V N u32 prescale = 0; 938ff5b8ef2SMugunthan V N u32 addnl_dvdr = 1; 939ff5b8ef2SMugunthan V N u32 coal_intvl = 0; 940ff5b8ef2SMugunthan V N 941ff5b8ef2SMugunthan V N coal_intvl = coal->rx_coalesce_usecs; 942ff5b8ef2SMugunthan V N 943ff5b8ef2SMugunthan V N int_ctrl = readl(&priv->wr_regs->int_control); 944ff5b8ef2SMugunthan V N prescale = priv->bus_freq_mhz * 4; 945ff5b8ef2SMugunthan V N 946a84bc2a9SMugunthan V N if (!coal->rx_coalesce_usecs) { 947a84bc2a9SMugunthan V N int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN); 948a84bc2a9SMugunthan V N goto update_return; 949a84bc2a9SMugunthan V N } 950a84bc2a9SMugunthan V N 951ff5b8ef2SMugunthan V N if (coal_intvl < CPSW_CMINTMIN_INTVL) 952ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMIN_INTVL; 953ff5b8ef2SMugunthan V N 954ff5b8ef2SMugunthan V N if (coal_intvl > CPSW_CMINTMAX_INTVL) { 955ff5b8ef2SMugunthan V N /* Interrupt pacer works with 4us Pulse, we can 956ff5b8ef2SMugunthan V N * throttle further by dilating the 4us pulse. 957ff5b8ef2SMugunthan V N */ 958ff5b8ef2SMugunthan V N addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale; 959ff5b8ef2SMugunthan V N 960ff5b8ef2SMugunthan V N if (addnl_dvdr > 1) { 961ff5b8ef2SMugunthan V N prescale *= addnl_dvdr; 962ff5b8ef2SMugunthan V N if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr)) 963ff5b8ef2SMugunthan V N coal_intvl = (CPSW_CMINTMAX_INTVL 964ff5b8ef2SMugunthan V N * addnl_dvdr); 965ff5b8ef2SMugunthan V N } else { 966ff5b8ef2SMugunthan V N addnl_dvdr = 1; 967ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMAX_INTVL; 968ff5b8ef2SMugunthan V N } 969ff5b8ef2SMugunthan V N } 970ff5b8ef2SMugunthan V N 971ff5b8ef2SMugunthan V N num_interrupts = (1000 * addnl_dvdr) / coal_intvl; 972ff5b8ef2SMugunthan V N writel(num_interrupts, &priv->wr_regs->rx_imax); 973ff5b8ef2SMugunthan V N writel(num_interrupts, &priv->wr_regs->tx_imax); 974ff5b8ef2SMugunthan V N 975ff5b8ef2SMugunthan V N int_ctrl |= CPSW_INTPACEEN; 976ff5b8ef2SMugunthan V N int_ctrl &= (~CPSW_INTPRESCALE_MASK); 977ff5b8ef2SMugunthan V N int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK); 978a84bc2a9SMugunthan V N 979a84bc2a9SMugunthan V N update_return: 980ff5b8ef2SMugunthan V N writel(int_ctrl, &priv->wr_regs->int_control); 981ff5b8ef2SMugunthan V N 982ff5b8ef2SMugunthan V N cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl); 983ff5b8ef2SMugunthan V N if (priv->data.dual_emac) { 984ff5b8ef2SMugunthan V N int i; 985ff5b8ef2SMugunthan V N 986ff5b8ef2SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 987ff5b8ef2SMugunthan V N priv = netdev_priv(priv->slaves[i].ndev); 988ff5b8ef2SMugunthan V N priv->coal_intvl = coal_intvl; 989ff5b8ef2SMugunthan V N } 990ff5b8ef2SMugunthan V N } else { 991ff5b8ef2SMugunthan V N priv->coal_intvl = coal_intvl; 992ff5b8ef2SMugunthan V N } 993ff5b8ef2SMugunthan V N 994ff5b8ef2SMugunthan V N return 0; 995ff5b8ef2SMugunthan V N } 996ff5b8ef2SMugunthan V N 997d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset) 998d9718546SMugunthan V N { 999d9718546SMugunthan V N switch (sset) { 1000d9718546SMugunthan V N case ETH_SS_STATS: 1001d9718546SMugunthan V N return CPSW_STATS_LEN; 1002d9718546SMugunthan V N default: 1003d9718546SMugunthan V N return -EOPNOTSUPP; 1004d9718546SMugunthan V N } 1005d9718546SMugunthan V N } 1006d9718546SMugunthan V N 1007d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data) 1008d9718546SMugunthan V N { 1009d9718546SMugunthan V N u8 *p = data; 1010d9718546SMugunthan V N int i; 1011d9718546SMugunthan V N 1012d9718546SMugunthan V N switch (stringset) { 1013d9718546SMugunthan V N case ETH_SS_STATS: 1014d9718546SMugunthan V N for (i = 0; i < CPSW_STATS_LEN; i++) { 1015d9718546SMugunthan V N memcpy(p, cpsw_gstrings_stats[i].stat_string, 1016d9718546SMugunthan V N ETH_GSTRING_LEN); 1017d9718546SMugunthan V N p += ETH_GSTRING_LEN; 1018d9718546SMugunthan V N } 1019d9718546SMugunthan V N break; 1020d9718546SMugunthan V N } 1021d9718546SMugunthan V N } 1022d9718546SMugunthan V N 1023d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev, 1024d9718546SMugunthan V N struct ethtool_stats *stats, u64 *data) 1025d9718546SMugunthan V N { 1026d9718546SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1027d9718546SMugunthan V N struct cpdma_chan_stats rx_stats; 1028d9718546SMugunthan V N struct cpdma_chan_stats tx_stats; 1029d9718546SMugunthan V N u32 val; 1030d9718546SMugunthan V N u8 *p; 1031d9718546SMugunthan V N int i; 1032d9718546SMugunthan V N 1033d9718546SMugunthan V N /* Collect Davinci CPDMA stats for Rx and Tx Channel */ 1034d9718546SMugunthan V N cpdma_chan_get_stats(priv->rxch, &rx_stats); 1035d9718546SMugunthan V N cpdma_chan_get_stats(priv->txch, &tx_stats); 1036d9718546SMugunthan V N 1037d9718546SMugunthan V N for (i = 0; i < CPSW_STATS_LEN; i++) { 1038d9718546SMugunthan V N switch (cpsw_gstrings_stats[i].type) { 1039d9718546SMugunthan V N case CPSW_STATS: 1040d9718546SMugunthan V N val = readl(priv->hw_stats + 1041d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset); 1042d9718546SMugunthan V N data[i] = val; 1043d9718546SMugunthan V N break; 1044d9718546SMugunthan V N 1045d9718546SMugunthan V N case CPDMA_RX_STATS: 1046d9718546SMugunthan V N p = (u8 *)&rx_stats + 1047d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset; 1048d9718546SMugunthan V N data[i] = *(u32 *)p; 1049d9718546SMugunthan V N break; 1050d9718546SMugunthan V N 1051d9718546SMugunthan V N case CPDMA_TX_STATS: 1052d9718546SMugunthan V N p = (u8 *)&tx_stats + 1053d9718546SMugunthan V N cpsw_gstrings_stats[i].stat_offset; 1054d9718546SMugunthan V N data[i] = *(u32 *)p; 1055d9718546SMugunthan V N break; 1056d9718546SMugunthan V N } 1057d9718546SMugunthan V N } 1058d9718546SMugunthan V N } 1059d9718546SMugunthan V N 1060d9ba8f9eSMugunthan V N static int cpsw_common_res_usage_state(struct cpsw_priv *priv) 1061d9ba8f9eSMugunthan V N { 1062d9ba8f9eSMugunthan V N u32 i; 1063d9ba8f9eSMugunthan V N u32 usage_count = 0; 1064d9ba8f9eSMugunthan V N 1065d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) 1066d9ba8f9eSMugunthan V N return 0; 1067d9ba8f9eSMugunthan V N 1068d9ba8f9eSMugunthan V N for (i = 0; i < priv->data.slaves; i++) 1069d9ba8f9eSMugunthan V N if (priv->slaves[i].open_stat) 1070d9ba8f9eSMugunthan V N usage_count++; 1071d9ba8f9eSMugunthan V N 1072d9ba8f9eSMugunthan V N return usage_count; 1073d9ba8f9eSMugunthan V N } 1074d9ba8f9eSMugunthan V N 1075d9ba8f9eSMugunthan V N static inline int cpsw_tx_packet_submit(struct net_device *ndev, 1076d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct sk_buff *skb) 1077d9ba8f9eSMugunthan V N { 1078d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) 1079d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 1080aef614e1SSebastian Siewior skb->len, 0); 1081d9ba8f9eSMugunthan V N 1082d9ba8f9eSMugunthan V N if (ndev == cpsw_get_slave_ndev(priv, 0)) 1083d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 1084aef614e1SSebastian Siewior skb->len, 1); 1085d9ba8f9eSMugunthan V N else 1086d9ba8f9eSMugunthan V N return cpdma_chan_submit(priv->txch, skb, skb->data, 1087aef614e1SSebastian Siewior skb->len, 2); 1088d9ba8f9eSMugunthan V N } 1089d9ba8f9eSMugunthan V N 1090d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries( 1091d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct cpsw_slave *slave, 1092d9ba8f9eSMugunthan V N u32 slave_port) 1093d9ba8f9eSMugunthan V N { 1094d9ba8f9eSMugunthan V N u32 port_mask = 1 << slave_port | 1 << priv->host_port; 1095d9ba8f9eSMugunthan V N 1096d9ba8f9eSMugunthan V N if (priv->version == CPSW_VERSION_1) 1097d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN); 1098d9ba8f9eSMugunthan V N else 1099d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN); 1100d9ba8f9eSMugunthan V N cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask, 1101d9ba8f9eSMugunthan V N port_mask, port_mask, 0); 1102d9ba8f9eSMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 1103d9ba8f9eSMugunthan V N port_mask, ALE_VLAN, slave->port_vlan, 0); 1104d9ba8f9eSMugunthan V N cpsw_ale_add_ucast(priv->ale, priv->mac_addr, 110556887149SGeorge McCollister priv->host_port, ALE_VLAN | ALE_SECURE, slave->port_vlan); 1106d9ba8f9eSMugunthan V N } 1107d9ba8f9eSMugunthan V N 11081e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave) 1109df828598SMugunthan V N { 1110df828598SMugunthan V N char name[32]; 11111e7a2e21SDaniel Mack 11121e7a2e21SDaniel Mack snprintf(name, sizeof(name), "slave-%d", slave->slave_num); 11131e7a2e21SDaniel Mack soft_reset(name, &slave->sliver->soft_reset); 11141e7a2e21SDaniel Mack } 11151e7a2e21SDaniel Mack 11161e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv) 11171e7a2e21SDaniel Mack { 1118df828598SMugunthan V N u32 slave_port; 1119df828598SMugunthan V N 11201e7a2e21SDaniel Mack soft_reset_slave(slave); 1121df828598SMugunthan V N 1122df828598SMugunthan V N /* setup priority mapping */ 1123df828598SMugunthan V N __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map); 11249750a3adSRichard Cochran 11259750a3adSRichard Cochran switch (priv->version) { 11269750a3adSRichard Cochran case CPSW_VERSION_1: 11279750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP); 11289750a3adSRichard Cochran break; 11299750a3adSRichard Cochran case CPSW_VERSION_2: 1130c193f365SMugunthan V N case CPSW_VERSION_3: 1131926489beSMugunthan V N case CPSW_VERSION_4: 11329750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP); 11339750a3adSRichard Cochran break; 11349750a3adSRichard Cochran } 1135df828598SMugunthan V N 1136df828598SMugunthan V N /* setup max packet size, and mac address */ 1137df828598SMugunthan V N __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen); 1138df828598SMugunthan V N cpsw_set_slave_mac(slave, priv); 1139df828598SMugunthan V N 1140df828598SMugunthan V N slave->mac_control = 0; /* no link yet */ 1141df828598SMugunthan V N 1142df828598SMugunthan V N slave_port = cpsw_get_slave_port(priv, slave->slave_num); 1143df828598SMugunthan V N 1144d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1145d9ba8f9eSMugunthan V N cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port); 1146d9ba8f9eSMugunthan V N else 1147df828598SMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 1148e11b220fSMugunthan V N 1 << slave_port, 0, 0, ALE_MCAST_FWD_2); 1149df828598SMugunthan V N 1150*9e42f715SHeiko Schocher if (priv->phy_node) 1151*9e42f715SHeiko Schocher slave->phy = of_phy_connect(priv->ndev, priv->phy_node, 1152*9e42f715SHeiko Schocher &cpsw_adjust_link, 0, slave->data->phy_if); 1153*9e42f715SHeiko Schocher else 1154df828598SMugunthan V N slave->phy = phy_connect(priv->ndev, slave->data->phy_id, 1155f9a8f83bSFlorian Fainelli &cpsw_adjust_link, slave->data->phy_if); 1156df828598SMugunthan V N if (IS_ERR(slave->phy)) { 1157df828598SMugunthan V N dev_err(priv->dev, "phy %s not found on slave %d\n", 1158df828598SMugunthan V N slave->data->phy_id, slave->slave_num); 1159df828598SMugunthan V N slave->phy = NULL; 1160df828598SMugunthan V N } else { 1161df828598SMugunthan V N dev_info(priv->dev, "phy found : id is : 0x%x\n", 1162df828598SMugunthan V N slave->phy->phy_id); 1163df828598SMugunthan V N phy_start(slave->phy); 1164388367a5SMugunthan V N 1165388367a5SMugunthan V N /* Configure GMII_SEL register */ 1166388367a5SMugunthan V N cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface, 1167388367a5SMugunthan V N slave->slave_num); 1168df828598SMugunthan V N } 1169df828598SMugunthan V N } 1170df828598SMugunthan V N 11713b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv) 11723b72c2feSMugunthan V N { 11733b72c2feSMugunthan V N const int vlan = priv->data.default_vlan; 11743b72c2feSMugunthan V N const int port = priv->host_port; 11753b72c2feSMugunthan V N u32 reg; 11763b72c2feSMugunthan V N int i; 11771e5c4bc4SLennart Sorensen int unreg_mcast_mask; 11783b72c2feSMugunthan V N 11793b72c2feSMugunthan V N reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN : 11803b72c2feSMugunthan V N CPSW2_PORT_VLAN; 11813b72c2feSMugunthan V N 11823b72c2feSMugunthan V N writel(vlan, &priv->host_port_regs->port_vlan); 11833b72c2feSMugunthan V N 11840237c110SDaniel Mack for (i = 0; i < priv->data.slaves; i++) 11853b72c2feSMugunthan V N slave_write(priv->slaves + i, vlan, reg); 11863b72c2feSMugunthan V N 11871e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 11881e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 11891e5c4bc4SLennart Sorensen else 11901e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 11911e5c4bc4SLennart Sorensen 11923b72c2feSMugunthan V N cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port, 11933b72c2feSMugunthan V N ALE_ALL_PORTS << port, ALE_ALL_PORTS << port, 11941e5c4bc4SLennart Sorensen unreg_mcast_mask << port); 11953b72c2feSMugunthan V N } 11963b72c2feSMugunthan V N 1197df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv) 1198df828598SMugunthan V N { 11993b72c2feSMugunthan V N u32 control_reg; 1200d9ba8f9eSMugunthan V N u32 fifo_mode; 12013b72c2feSMugunthan V N 1202df828598SMugunthan V N /* soft reset the controller and initialize ale */ 1203df828598SMugunthan V N soft_reset("cpsw", &priv->regs->soft_reset); 1204df828598SMugunthan V N cpsw_ale_start(priv->ale); 1205df828598SMugunthan V N 1206df828598SMugunthan V N /* switch to vlan unaware mode */ 12073b72c2feSMugunthan V N cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE, 12083b72c2feSMugunthan V N CPSW_ALE_VLAN_AWARE); 12093b72c2feSMugunthan V N control_reg = readl(&priv->regs->control); 12103b72c2feSMugunthan V N control_reg |= CPSW_VLAN_AWARE; 12113b72c2feSMugunthan V N writel(control_reg, &priv->regs->control); 1212d9ba8f9eSMugunthan V N fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE : 1213d9ba8f9eSMugunthan V N CPSW_FIFO_NORMAL_MODE; 1214d9ba8f9eSMugunthan V N writel(fifo_mode, &priv->host_port_regs->tx_in_ctl); 1215df828598SMugunthan V N 1216df828598SMugunthan V N /* setup host port priority mapping */ 1217df828598SMugunthan V N __raw_writel(CPDMA_TX_PRIORITY_MAP, 1218df828598SMugunthan V N &priv->host_port_regs->cpdma_tx_pri_map); 1219df828598SMugunthan V N __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map); 1220df828598SMugunthan V N 1221df828598SMugunthan V N cpsw_ale_control_set(priv->ale, priv->host_port, 1222df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 1223df828598SMugunthan V N 1224d9ba8f9eSMugunthan V N if (!priv->data.dual_emac) { 1225d9ba8f9eSMugunthan V N cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port, 1226d9ba8f9eSMugunthan V N 0, 0); 1227df828598SMugunthan V N cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 1228e11b220fSMugunthan V N 1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2); 1229df828598SMugunthan V N } 1230d9ba8f9eSMugunthan V N } 1231df828598SMugunthan V N 1232aacebbf8SSebastian Siewior static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv) 1233aacebbf8SSebastian Siewior { 12343995d265SSchuyler Patton u32 slave_port; 12353995d265SSchuyler Patton 12363995d265SSchuyler Patton slave_port = cpsw_get_slave_port(priv, slave->slave_num); 12373995d265SSchuyler Patton 1238aacebbf8SSebastian Siewior if (!slave->phy) 1239aacebbf8SSebastian Siewior return; 1240aacebbf8SSebastian Siewior phy_stop(slave->phy); 1241aacebbf8SSebastian Siewior phy_disconnect(slave->phy); 1242aacebbf8SSebastian Siewior slave->phy = NULL; 12433995d265SSchuyler Patton cpsw_ale_control_set(priv->ale, slave_port, 12443995d265SSchuyler Patton ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 1245aacebbf8SSebastian Siewior } 1246aacebbf8SSebastian Siewior 1247df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev) 1248df828598SMugunthan V N { 1249df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1250df828598SMugunthan V N int i, ret; 1251df828598SMugunthan V N u32 reg; 1252df828598SMugunthan V N 1253d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) 1254df828598SMugunthan V N cpsw_intr_disable(priv); 1255df828598SMugunthan V N netif_carrier_off(ndev); 1256df828598SMugunthan V N 1257f150bd7fSMugunthan V N pm_runtime_get_sync(&priv->pdev->dev); 1258df828598SMugunthan V N 1259549985eeSRichard Cochran reg = priv->version; 1260df828598SMugunthan V N 1261df828598SMugunthan V N dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n", 1262df828598SMugunthan V N CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg), 1263df828598SMugunthan V N CPSW_RTL_VERSION(reg)); 1264df828598SMugunthan V N 1265df828598SMugunthan V N /* initialize host and slave ports */ 1266d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) 1267df828598SMugunthan V N cpsw_init_host_port(priv); 1268df828598SMugunthan V N for_each_slave(priv, cpsw_slave_open, priv); 1269df828598SMugunthan V N 12703b72c2feSMugunthan V N /* Add default VLAN */ 1271e6afea0bSMugunthan V N if (!priv->data.dual_emac) 12723b72c2feSMugunthan V N cpsw_add_default_vlan(priv); 1273e6afea0bSMugunthan V N else 1274e6afea0bSMugunthan V N cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan, 1275e6afea0bSMugunthan V N ALE_ALL_PORTS << priv->host_port, 1276e6afea0bSMugunthan V N ALE_ALL_PORTS << priv->host_port, 0, 0); 12773b72c2feSMugunthan V N 1278d9ba8f9eSMugunthan V N if (!cpsw_common_res_usage_state(priv)) { 1279d354eb85SMugunthan V N struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0); 1280d354eb85SMugunthan V N 1281df828598SMugunthan V N /* setup tx dma to fixed prio and zero offset */ 1282df828598SMugunthan V N cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1); 1283df828598SMugunthan V N cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0); 1284df828598SMugunthan V N 1285d9ba8f9eSMugunthan V N /* disable priority elevation */ 1286df828598SMugunthan V N __raw_writel(0, &priv->regs->ptype); 1287df828598SMugunthan V N 1288d9ba8f9eSMugunthan V N /* enable statistics collection only on all ports */ 1289df828598SMugunthan V N __raw_writel(0x7, &priv->regs->stat_port_en); 1290df828598SMugunthan V N 12911923d6e4SMugunthan V N /* Enable internal fifo flow control */ 12921923d6e4SMugunthan V N writel(0x7, &priv->regs->flow_control); 12931923d6e4SMugunthan V N 129432a7432cSMugunthan V N napi_enable(&priv_sl0->napi_rx); 129532a7432cSMugunthan V N napi_enable(&priv_sl0->napi_tx); 1296d354eb85SMugunthan V N 12977da11600SMugunthan V N if (priv_sl0->tx_irq_disabled) { 12987da11600SMugunthan V N priv_sl0->tx_irq_disabled = false; 12997da11600SMugunthan V N enable_irq(priv->irqs_table[1]); 13007da11600SMugunthan V N } 13017da11600SMugunthan V N 13027da11600SMugunthan V N if (priv_sl0->rx_irq_disabled) { 13037da11600SMugunthan V N priv_sl0->rx_irq_disabled = false; 13047da11600SMugunthan V N enable_irq(priv->irqs_table[0]); 13057da11600SMugunthan V N } 13067da11600SMugunthan V N 1307df828598SMugunthan V N if (WARN_ON(!priv->data.rx_descs)) 1308df828598SMugunthan V N priv->data.rx_descs = 128; 1309df828598SMugunthan V N 1310df828598SMugunthan V N for (i = 0; i < priv->data.rx_descs; i++) { 1311df828598SMugunthan V N struct sk_buff *skb; 1312df828598SMugunthan V N 1313df828598SMugunthan V N ret = -ENOMEM; 1314aacebbf8SSebastian Siewior skb = __netdev_alloc_skb_ip_align(priv->ndev, 1315aacebbf8SSebastian Siewior priv->rx_packet_max, GFP_KERNEL); 1316df828598SMugunthan V N if (!skb) 1317aacebbf8SSebastian Siewior goto err_cleanup; 1318df828598SMugunthan V N ret = cpdma_chan_submit(priv->rxch, skb, skb->data, 1319aef614e1SSebastian Siewior skb_tailroom(skb), 0); 1320aacebbf8SSebastian Siewior if (ret < 0) { 1321aacebbf8SSebastian Siewior kfree_skb(skb); 1322aacebbf8SSebastian Siewior goto err_cleanup; 1323aacebbf8SSebastian Siewior } 1324df828598SMugunthan V N } 1325d9ba8f9eSMugunthan V N /* continue even if we didn't manage to submit all 1326d9ba8f9eSMugunthan V N * receive descs 1327d9ba8f9eSMugunthan V N */ 1328df828598SMugunthan V N cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i); 1329f280e89aSMugunthan V N 1330f280e89aSMugunthan V N if (cpts_register(&priv->pdev->dev, priv->cpts, 1331f280e89aSMugunthan V N priv->data.cpts_clock_mult, 1332f280e89aSMugunthan V N priv->data.cpts_clock_shift)) 1333f280e89aSMugunthan V N dev_err(priv->dev, "error registering cpts device\n"); 1334f280e89aSMugunthan V N 1335d9ba8f9eSMugunthan V N } 1336df828598SMugunthan V N 1337ff5b8ef2SMugunthan V N /* Enable Interrupt pacing if configured */ 1338ff5b8ef2SMugunthan V N if (priv->coal_intvl != 0) { 1339ff5b8ef2SMugunthan V N struct ethtool_coalesce coal; 1340ff5b8ef2SMugunthan V N 1341ff5b8ef2SMugunthan V N coal.rx_coalesce_usecs = (priv->coal_intvl << 4); 1342ff5b8ef2SMugunthan V N cpsw_set_coalesce(ndev, &coal); 1343ff5b8ef2SMugunthan V N } 1344ff5b8ef2SMugunthan V N 1345f63a975eSMugunthan V N cpdma_ctlr_start(priv->dma); 1346f63a975eSMugunthan V N cpsw_intr_enable(priv); 1347f63a975eSMugunthan V N 1348d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1349d9ba8f9eSMugunthan V N priv->slaves[priv->emac_port].open_stat = true; 1350df828598SMugunthan V N return 0; 1351df828598SMugunthan V N 1352aacebbf8SSebastian Siewior err_cleanup: 1353aacebbf8SSebastian Siewior cpdma_ctlr_stop(priv->dma); 1354aacebbf8SSebastian Siewior for_each_slave(priv, cpsw_slave_stop, priv); 1355aacebbf8SSebastian Siewior pm_runtime_put_sync(&priv->pdev->dev); 1356aacebbf8SSebastian Siewior netif_carrier_off(priv->ndev); 1357aacebbf8SSebastian Siewior return ret; 1358df828598SMugunthan V N } 1359df828598SMugunthan V N 1360df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev) 1361df828598SMugunthan V N { 1362df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1363df828598SMugunthan V N 1364df828598SMugunthan V N cpsw_info(priv, ifdown, "shutting down cpsw device\n"); 1365df828598SMugunthan V N netif_stop_queue(priv->ndev); 1366df828598SMugunthan V N netif_carrier_off(priv->ndev); 1367d9ba8f9eSMugunthan V N 1368d9ba8f9eSMugunthan V N if (cpsw_common_res_usage_state(priv) <= 1) { 1369d354eb85SMugunthan V N struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0); 1370d354eb85SMugunthan V N 137132a7432cSMugunthan V N napi_disable(&priv_sl0->napi_rx); 137232a7432cSMugunthan V N napi_disable(&priv_sl0->napi_tx); 1373f280e89aSMugunthan V N cpts_unregister(priv->cpts); 137471380f9bSMugunthan V N cpsw_intr_disable(priv); 137571380f9bSMugunthan V N cpdma_ctlr_stop(priv->dma); 1376df828598SMugunthan V N cpsw_ale_stop(priv->ale); 1377d9ba8f9eSMugunthan V N } 1378df828598SMugunthan V N for_each_slave(priv, cpsw_slave_stop, priv); 1379f150bd7fSMugunthan V N pm_runtime_put_sync(&priv->pdev->dev); 1380d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1381d9ba8f9eSMugunthan V N priv->slaves[priv->emac_port].open_stat = false; 1382df828598SMugunthan V N return 0; 1383df828598SMugunthan V N } 1384df828598SMugunthan V N 1385df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb, 1386df828598SMugunthan V N struct net_device *ndev) 1387df828598SMugunthan V N { 1388df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1389df828598SMugunthan V N int ret; 1390df828598SMugunthan V N 1391df828598SMugunthan V N ndev->trans_start = jiffies; 1392df828598SMugunthan V N 1393df828598SMugunthan V N if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) { 1394df828598SMugunthan V N cpsw_err(priv, tx_err, "packet pad failed\n"); 13958dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 1396df828598SMugunthan V N return NETDEV_TX_OK; 1397df828598SMugunthan V N } 1398df828598SMugunthan V N 13999232b16dSMugunthan V N if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP && 14009232b16dSMugunthan V N priv->cpts->tx_enable) 14012e5b38abSRichard Cochran skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 14022e5b38abSRichard Cochran 14032e5b38abSRichard Cochran skb_tx_timestamp(skb); 14042e5b38abSRichard Cochran 1405d9ba8f9eSMugunthan V N ret = cpsw_tx_packet_submit(ndev, priv, skb); 1406df828598SMugunthan V N if (unlikely(ret != 0)) { 1407df828598SMugunthan V N cpsw_err(priv, tx_err, "desc submit failed\n"); 1408df828598SMugunthan V N goto fail; 1409df828598SMugunthan V N } 1410df828598SMugunthan V N 1411fae50823SMugunthan V N /* If there is no more tx desc left free then we need to 1412fae50823SMugunthan V N * tell the kernel to stop sending us tx frames. 1413fae50823SMugunthan V N */ 1414d35162f8SDaniel Mack if (unlikely(!cpdma_check_free_tx_desc(priv->txch))) 1415fae50823SMugunthan V N netif_stop_queue(ndev); 1416fae50823SMugunthan V N 1417df828598SMugunthan V N return NETDEV_TX_OK; 1418df828598SMugunthan V N fail: 14198dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 1420df828598SMugunthan V N netif_stop_queue(ndev); 1421df828598SMugunthan V N return NETDEV_TX_BUSY; 1422df828598SMugunthan V N } 1423df828598SMugunthan V N 14242e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 14252e5b38abSRichard Cochran 14262e5b38abSRichard Cochran static void cpsw_hwtstamp_v1(struct cpsw_priv *priv) 14272e5b38abSRichard Cochran { 1428e86ac13bSMugunthan V N struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave]; 14292e5b38abSRichard Cochran u32 ts_en, seq_id; 14302e5b38abSRichard Cochran 14319232b16dSMugunthan V N if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) { 14322e5b38abSRichard Cochran slave_write(slave, 0, CPSW1_TS_CTL); 14332e5b38abSRichard Cochran return; 14342e5b38abSRichard Cochran } 14352e5b38abSRichard Cochran 14362e5b38abSRichard Cochran seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588; 14372e5b38abSRichard Cochran ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS; 14382e5b38abSRichard Cochran 14399232b16dSMugunthan V N if (priv->cpts->tx_enable) 14402e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_TX_EN; 14412e5b38abSRichard Cochran 14429232b16dSMugunthan V N if (priv->cpts->rx_enable) 14432e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_RX_EN; 14442e5b38abSRichard Cochran 14452e5b38abSRichard Cochran slave_write(slave, ts_en, CPSW1_TS_CTL); 14462e5b38abSRichard Cochran slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE); 14472e5b38abSRichard Cochran } 14482e5b38abSRichard Cochran 14492e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv) 14502e5b38abSRichard Cochran { 1451d9ba8f9eSMugunthan V N struct cpsw_slave *slave; 14522e5b38abSRichard Cochran u32 ctrl, mtype; 14532e5b38abSRichard Cochran 1454d9ba8f9eSMugunthan V N if (priv->data.dual_emac) 1455d9ba8f9eSMugunthan V N slave = &priv->slaves[priv->emac_port]; 1456d9ba8f9eSMugunthan V N else 1457e86ac13bSMugunthan V N slave = &priv->slaves[priv->data.active_slave]; 1458d9ba8f9eSMugunthan V N 14592e5b38abSRichard Cochran ctrl = slave_read(slave, CPSW2_CONTROL); 146009c55372SGeorge Cherian switch (priv->version) { 146109c55372SGeorge Cherian case CPSW_VERSION_2: 146209c55372SGeorge Cherian ctrl &= ~CTRL_V2_ALL_TS_MASK; 14632e5b38abSRichard Cochran 14649232b16dSMugunthan V N if (priv->cpts->tx_enable) 146509c55372SGeorge Cherian ctrl |= CTRL_V2_TX_TS_BITS; 14662e5b38abSRichard Cochran 14679232b16dSMugunthan V N if (priv->cpts->rx_enable) 146809c55372SGeorge Cherian ctrl |= CTRL_V2_RX_TS_BITS; 146909c55372SGeorge Cherian break; 147009c55372SGeorge Cherian case CPSW_VERSION_3: 147109c55372SGeorge Cherian default: 147209c55372SGeorge Cherian ctrl &= ~CTRL_V3_ALL_TS_MASK; 147309c55372SGeorge Cherian 147409c55372SGeorge Cherian if (priv->cpts->tx_enable) 147509c55372SGeorge Cherian ctrl |= CTRL_V3_TX_TS_BITS; 147609c55372SGeorge Cherian 147709c55372SGeorge Cherian if (priv->cpts->rx_enable) 147809c55372SGeorge Cherian ctrl |= CTRL_V3_RX_TS_BITS; 147909c55372SGeorge Cherian break; 148009c55372SGeorge Cherian } 14812e5b38abSRichard Cochran 14822e5b38abSRichard Cochran mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS; 14832e5b38abSRichard Cochran 14842e5b38abSRichard Cochran slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE); 14852e5b38abSRichard Cochran slave_write(slave, ctrl, CPSW2_CONTROL); 14862e5b38abSRichard Cochran __raw_writel(ETH_P_1588, &priv->regs->ts_ltype); 14872e5b38abSRichard Cochran } 14882e5b38abSRichard Cochran 1489a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 14902e5b38abSRichard Cochran { 14913177bf6fSMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 14929232b16dSMugunthan V N struct cpts *cpts = priv->cpts; 14932e5b38abSRichard Cochran struct hwtstamp_config cfg; 14942e5b38abSRichard Cochran 14952ee91e54SBen Hutchings if (priv->version != CPSW_VERSION_1 && 1496f7d403cbSGeorge Cherian priv->version != CPSW_VERSION_2 && 1497f7d403cbSGeorge Cherian priv->version != CPSW_VERSION_3) 14982ee91e54SBen Hutchings return -EOPNOTSUPP; 14992ee91e54SBen Hutchings 15002e5b38abSRichard Cochran if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 15012e5b38abSRichard Cochran return -EFAULT; 15022e5b38abSRichard Cochran 15032e5b38abSRichard Cochran /* reserved for future extensions */ 15042e5b38abSRichard Cochran if (cfg.flags) 15052e5b38abSRichard Cochran return -EINVAL; 15062e5b38abSRichard Cochran 15072ee91e54SBen Hutchings if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON) 15082e5b38abSRichard Cochran return -ERANGE; 15092e5b38abSRichard Cochran 15102e5b38abSRichard Cochran switch (cfg.rx_filter) { 15112e5b38abSRichard Cochran case HWTSTAMP_FILTER_NONE: 15122e5b38abSRichard Cochran cpts->rx_enable = 0; 15132e5b38abSRichard Cochran break; 15142e5b38abSRichard Cochran case HWTSTAMP_FILTER_ALL: 15152e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 15162e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 15172e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 15182e5b38abSRichard Cochran return -ERANGE; 15192e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 15202e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 15212e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 15222e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 15232e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 15242e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 15252e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_EVENT: 15262e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_SYNC: 15272e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 15282e5b38abSRichard Cochran cpts->rx_enable = 1; 15292e5b38abSRichard Cochran cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 15302e5b38abSRichard Cochran break; 15312e5b38abSRichard Cochran default: 15322e5b38abSRichard Cochran return -ERANGE; 15332e5b38abSRichard Cochran } 15342e5b38abSRichard Cochran 15352ee91e54SBen Hutchings cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON; 15362ee91e54SBen Hutchings 15372e5b38abSRichard Cochran switch (priv->version) { 15382e5b38abSRichard Cochran case CPSW_VERSION_1: 15392e5b38abSRichard Cochran cpsw_hwtstamp_v1(priv); 15402e5b38abSRichard Cochran break; 15412e5b38abSRichard Cochran case CPSW_VERSION_2: 1542f7d403cbSGeorge Cherian case CPSW_VERSION_3: 15432e5b38abSRichard Cochran cpsw_hwtstamp_v2(priv); 15442e5b38abSRichard Cochran break; 15452e5b38abSRichard Cochran default: 15462ee91e54SBen Hutchings WARN_ON(1); 15472e5b38abSRichard Cochran } 15482e5b38abSRichard Cochran 15492e5b38abSRichard Cochran return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 15502e5b38abSRichard Cochran } 15512e5b38abSRichard Cochran 1552a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1553a5b4145bSBen Hutchings { 1554a5b4145bSBen Hutchings struct cpsw_priv *priv = netdev_priv(dev); 1555a5b4145bSBen Hutchings struct cpts *cpts = priv->cpts; 1556a5b4145bSBen Hutchings struct hwtstamp_config cfg; 1557a5b4145bSBen Hutchings 1558a5b4145bSBen Hutchings if (priv->version != CPSW_VERSION_1 && 1559f7d403cbSGeorge Cherian priv->version != CPSW_VERSION_2 && 1560f7d403cbSGeorge Cherian priv->version != CPSW_VERSION_3) 1561a5b4145bSBen Hutchings return -EOPNOTSUPP; 1562a5b4145bSBen Hutchings 1563a5b4145bSBen Hutchings cfg.flags = 0; 1564a5b4145bSBen Hutchings cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1565a5b4145bSBen Hutchings cfg.rx_filter = (cpts->rx_enable ? 1566a5b4145bSBen Hutchings HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE); 1567a5b4145bSBen Hutchings 1568a5b4145bSBen Hutchings return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 1569a5b4145bSBen Hutchings } 1570a5b4145bSBen Hutchings 15712e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/ 15722e5b38abSRichard Cochran 15732e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd) 15742e5b38abSRichard Cochran { 157511f2c988SMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 157611f2c988SMugunthan V N int slave_no = cpsw_slave_index(priv); 157711f2c988SMugunthan V N 15782e5b38abSRichard Cochran if (!netif_running(dev)) 15792e5b38abSRichard Cochran return -EINVAL; 15802e5b38abSRichard Cochran 158111f2c988SMugunthan V N switch (cmd) { 15822e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 158311f2c988SMugunthan V N case SIOCSHWTSTAMP: 1584a5b4145bSBen Hutchings return cpsw_hwtstamp_set(dev, req); 1585a5b4145bSBen Hutchings case SIOCGHWTSTAMP: 1586a5b4145bSBen Hutchings return cpsw_hwtstamp_get(dev, req); 15872e5b38abSRichard Cochran #endif 15882e5b38abSRichard Cochran } 15892e5b38abSRichard Cochran 1590c1b59947SStefan Sørensen if (!priv->slaves[slave_no].phy) 1591c1b59947SStefan Sørensen return -EOPNOTSUPP; 1592c1b59947SStefan Sørensen return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd); 159311f2c988SMugunthan V N } 159411f2c988SMugunthan V N 1595df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev) 1596df828598SMugunthan V N { 1597df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1598df828598SMugunthan V N 1599df828598SMugunthan V N cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n"); 16008dc43ddcSTobias Klauser ndev->stats.tx_errors++; 1601df828598SMugunthan V N cpsw_intr_disable(priv); 1602df828598SMugunthan V N cpdma_chan_stop(priv->txch); 1603df828598SMugunthan V N cpdma_chan_start(priv->txch); 1604df828598SMugunthan V N cpsw_intr_enable(priv); 1605df828598SMugunthan V N } 1606df828598SMugunthan V N 1607dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p) 1608dcfd8d58SMugunthan V N { 1609dcfd8d58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1610dcfd8d58SMugunthan V N struct sockaddr *addr = (struct sockaddr *)p; 1611dcfd8d58SMugunthan V N int flags = 0; 1612dcfd8d58SMugunthan V N u16 vid = 0; 1613dcfd8d58SMugunthan V N 1614dcfd8d58SMugunthan V N if (!is_valid_ether_addr(addr->sa_data)) 1615dcfd8d58SMugunthan V N return -EADDRNOTAVAIL; 1616dcfd8d58SMugunthan V N 1617dcfd8d58SMugunthan V N if (priv->data.dual_emac) { 1618dcfd8d58SMugunthan V N vid = priv->slaves[priv->emac_port].port_vlan; 1619dcfd8d58SMugunthan V N flags = ALE_VLAN; 1620dcfd8d58SMugunthan V N } 1621dcfd8d58SMugunthan V N 1622dcfd8d58SMugunthan V N cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port, 1623dcfd8d58SMugunthan V N flags, vid); 1624dcfd8d58SMugunthan V N cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port, 1625dcfd8d58SMugunthan V N flags, vid); 1626dcfd8d58SMugunthan V N 1627dcfd8d58SMugunthan V N memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN); 1628dcfd8d58SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 1629dcfd8d58SMugunthan V N for_each_slave(priv, cpsw_set_slave_mac, priv); 1630dcfd8d58SMugunthan V N 1631dcfd8d58SMugunthan V N return 0; 1632dcfd8d58SMugunthan V N } 1633dcfd8d58SMugunthan V N 1634df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1635df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev) 1636df828598SMugunthan V N { 1637df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1638df828598SMugunthan V N 1639df828598SMugunthan V N cpsw_intr_disable(priv); 164092cb13fbSFelipe Balbi cpsw_rx_interrupt(priv->irqs_table[0], priv); 164192cb13fbSFelipe Balbi cpsw_tx_interrupt(priv->irqs_table[1], priv); 1642df828598SMugunthan V N cpsw_intr_enable(priv); 1643df828598SMugunthan V N } 1644df828598SMugunthan V N #endif 1645df828598SMugunthan V N 16463b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv, 16473b72c2feSMugunthan V N unsigned short vid) 16483b72c2feSMugunthan V N { 16493b72c2feSMugunthan V N int ret; 16509f6bd8faSMugunthan V N int unreg_mcast_mask = 0; 16519f6bd8faSMugunthan V N u32 port_mask; 16529f6bd8faSMugunthan V N 16539f6bd8faSMugunthan V N if (priv->data.dual_emac) { 16549f6bd8faSMugunthan V N port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST; 16559f6bd8faSMugunthan V N 16569f6bd8faSMugunthan V N if (priv->ndev->flags & IFF_ALLMULTI) 16579f6bd8faSMugunthan V N unreg_mcast_mask = port_mask; 16589f6bd8faSMugunthan V N } else { 16599f6bd8faSMugunthan V N port_mask = ALE_ALL_PORTS; 16601e5c4bc4SLennart Sorensen 16611e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 16621e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 16631e5c4bc4SLennart Sorensen else 16641e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 16659f6bd8faSMugunthan V N } 16663b72c2feSMugunthan V N 16679f6bd8faSMugunthan V N ret = cpsw_ale_add_vlan(priv->ale, vid, port_mask, 0, port_mask, 16681e5c4bc4SLennart Sorensen unreg_mcast_mask << priv->host_port); 16693b72c2feSMugunthan V N if (ret != 0) 16703b72c2feSMugunthan V N return ret; 16713b72c2feSMugunthan V N 16723b72c2feSMugunthan V N ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr, 16733b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 16743b72c2feSMugunthan V N if (ret != 0) 16753b72c2feSMugunthan V N goto clean_vid; 16763b72c2feSMugunthan V N 16773b72c2feSMugunthan V N ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast, 16789f6bd8faSMugunthan V N port_mask, ALE_VLAN, vid, 0); 16793b72c2feSMugunthan V N if (ret != 0) 16803b72c2feSMugunthan V N goto clean_vlan_ucast; 16813b72c2feSMugunthan V N return 0; 16823b72c2feSMugunthan V N 16833b72c2feSMugunthan V N clean_vlan_ucast: 16843b72c2feSMugunthan V N cpsw_ale_del_ucast(priv->ale, priv->mac_addr, 16853b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 16863b72c2feSMugunthan V N clean_vid: 16873b72c2feSMugunthan V N cpsw_ale_del_vlan(priv->ale, vid, 0); 16883b72c2feSMugunthan V N return ret; 16893b72c2feSMugunthan V N } 16903b72c2feSMugunthan V N 16913b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev, 169280d5c368SPatrick McHardy __be16 proto, u16 vid) 16933b72c2feSMugunthan V N { 16943b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 16953b72c2feSMugunthan V N 16963b72c2feSMugunthan V N if (vid == priv->data.default_vlan) 16973b72c2feSMugunthan V N return 0; 16983b72c2feSMugunthan V N 169902a54164SMugunthan V N if (priv->data.dual_emac) { 170002a54164SMugunthan V N /* In dual EMAC, reserved VLAN id should not be used for 170102a54164SMugunthan V N * creating VLAN interfaces as this can break the dual 170202a54164SMugunthan V N * EMAC port separation 170302a54164SMugunthan V N */ 170402a54164SMugunthan V N int i; 170502a54164SMugunthan V N 170602a54164SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 170702a54164SMugunthan V N if (vid == priv->slaves[i].port_vlan) 170802a54164SMugunthan V N return -EINVAL; 170902a54164SMugunthan V N } 171002a54164SMugunthan V N } 171102a54164SMugunthan V N 17123b72c2feSMugunthan V N dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid); 17133b72c2feSMugunthan V N return cpsw_add_vlan_ale_entry(priv, vid); 17143b72c2feSMugunthan V N } 17153b72c2feSMugunthan V N 17163b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev, 171780d5c368SPatrick McHardy __be16 proto, u16 vid) 17183b72c2feSMugunthan V N { 17193b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 17203b72c2feSMugunthan V N int ret; 17213b72c2feSMugunthan V N 17223b72c2feSMugunthan V N if (vid == priv->data.default_vlan) 17233b72c2feSMugunthan V N return 0; 17243b72c2feSMugunthan V N 172502a54164SMugunthan V N if (priv->data.dual_emac) { 172602a54164SMugunthan V N int i; 172702a54164SMugunthan V N 172802a54164SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 172902a54164SMugunthan V N if (vid == priv->slaves[i].port_vlan) 173002a54164SMugunthan V N return -EINVAL; 173102a54164SMugunthan V N } 173202a54164SMugunthan V N } 173302a54164SMugunthan V N 17343b72c2feSMugunthan V N dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid); 17353b72c2feSMugunthan V N ret = cpsw_ale_del_vlan(priv->ale, vid, 0); 17363b72c2feSMugunthan V N if (ret != 0) 17373b72c2feSMugunthan V N return ret; 17383b72c2feSMugunthan V N 17393b72c2feSMugunthan V N ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr, 17403b72c2feSMugunthan V N priv->host_port, ALE_VLAN, vid); 17413b72c2feSMugunthan V N if (ret != 0) 17423b72c2feSMugunthan V N return ret; 17433b72c2feSMugunthan V N 17443b72c2feSMugunthan V N return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast, 17453b72c2feSMugunthan V N 0, ALE_VLAN, vid); 17463b72c2feSMugunthan V N } 17473b72c2feSMugunthan V N 1748df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = { 1749df828598SMugunthan V N .ndo_open = cpsw_ndo_open, 1750df828598SMugunthan V N .ndo_stop = cpsw_ndo_stop, 1751df828598SMugunthan V N .ndo_start_xmit = cpsw_ndo_start_xmit, 1752dcfd8d58SMugunthan V N .ndo_set_mac_address = cpsw_ndo_set_mac_address, 17532e5b38abSRichard Cochran .ndo_do_ioctl = cpsw_ndo_ioctl, 1754df828598SMugunthan V N .ndo_validate_addr = eth_validate_addr, 17555c473ed2SDavid S. Miller .ndo_change_mtu = eth_change_mtu, 1756df828598SMugunthan V N .ndo_tx_timeout = cpsw_ndo_tx_timeout, 17575c50a856SMugunthan V N .ndo_set_rx_mode = cpsw_ndo_set_rx_mode, 1758df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1759df828598SMugunthan V N .ndo_poll_controller = cpsw_ndo_poll_controller, 1760df828598SMugunthan V N #endif 17613b72c2feSMugunthan V N .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid, 17623b72c2feSMugunthan V N .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid, 1763df828598SMugunthan V N }; 1764df828598SMugunthan V N 176552c4f0ecSMugunthan V N static int cpsw_get_regs_len(struct net_device *ndev) 176652c4f0ecSMugunthan V N { 176752c4f0ecSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 176852c4f0ecSMugunthan V N 176952c4f0ecSMugunthan V N return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32); 177052c4f0ecSMugunthan V N } 177152c4f0ecSMugunthan V N 177252c4f0ecSMugunthan V N static void cpsw_get_regs(struct net_device *ndev, 177352c4f0ecSMugunthan V N struct ethtool_regs *regs, void *p) 177452c4f0ecSMugunthan V N { 177552c4f0ecSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 177652c4f0ecSMugunthan V N u32 *reg = p; 177752c4f0ecSMugunthan V N 177852c4f0ecSMugunthan V N /* update CPSW IP version */ 177952c4f0ecSMugunthan V N regs->version = priv->version; 178052c4f0ecSMugunthan V N 178152c4f0ecSMugunthan V N cpsw_ale_dump(priv->ale, reg); 178252c4f0ecSMugunthan V N } 178352c4f0ecSMugunthan V N 1784df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev, 1785df828598SMugunthan V N struct ethtool_drvinfo *info) 1786df828598SMugunthan V N { 1787df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 17887826d43fSJiri Pirko 178952c4f0ecSMugunthan V N strlcpy(info->driver, "cpsw", sizeof(info->driver)); 17907826d43fSJiri Pirko strlcpy(info->version, "1.0", sizeof(info->version)); 17917826d43fSJiri Pirko strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info)); 179252c4f0ecSMugunthan V N info->regdump_len = cpsw_get_regs_len(ndev); 1793df828598SMugunthan V N } 1794df828598SMugunthan V N 1795df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev) 1796df828598SMugunthan V N { 1797df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1798df828598SMugunthan V N return priv->msg_enable; 1799df828598SMugunthan V N } 1800df828598SMugunthan V N 1801df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value) 1802df828598SMugunthan V N { 1803df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1804df828598SMugunthan V N priv->msg_enable = value; 1805df828598SMugunthan V N } 1806df828598SMugunthan V N 18072e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev, 18082e5b38abSRichard Cochran struct ethtool_ts_info *info) 18092e5b38abSRichard Cochran { 18102e5b38abSRichard Cochran #ifdef CONFIG_TI_CPTS 18112e5b38abSRichard Cochran struct cpsw_priv *priv = netdev_priv(ndev); 18122e5b38abSRichard Cochran 18132e5b38abSRichard Cochran info->so_timestamping = 18142e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_HARDWARE | 18152e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 18162e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_HARDWARE | 18172e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 18182e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE | 18192e5b38abSRichard Cochran SOF_TIMESTAMPING_RAW_HARDWARE; 18209232b16dSMugunthan V N info->phc_index = priv->cpts->phc_index; 18212e5b38abSRichard Cochran info->tx_types = 18222e5b38abSRichard Cochran (1 << HWTSTAMP_TX_OFF) | 18232e5b38abSRichard Cochran (1 << HWTSTAMP_TX_ON); 18242e5b38abSRichard Cochran info->rx_filters = 18252e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_NONE) | 18262e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 18272e5b38abSRichard Cochran #else 18282e5b38abSRichard Cochran info->so_timestamping = 18292e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 18302e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 18312e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE; 18322e5b38abSRichard Cochran info->phc_index = -1; 18332e5b38abSRichard Cochran info->tx_types = 0; 18342e5b38abSRichard Cochran info->rx_filters = 0; 18352e5b38abSRichard Cochran #endif 18362e5b38abSRichard Cochran return 0; 18372e5b38abSRichard Cochran } 18382e5b38abSRichard Cochran 1839d3bb9c58SMugunthan V N static int cpsw_get_settings(struct net_device *ndev, 1840d3bb9c58SMugunthan V N struct ethtool_cmd *ecmd) 1841d3bb9c58SMugunthan V N { 1842d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1843d3bb9c58SMugunthan V N int slave_no = cpsw_slave_index(priv); 1844d3bb9c58SMugunthan V N 1845d3bb9c58SMugunthan V N if (priv->slaves[slave_no].phy) 1846d3bb9c58SMugunthan V N return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd); 1847d3bb9c58SMugunthan V N else 1848d3bb9c58SMugunthan V N return -EOPNOTSUPP; 1849d3bb9c58SMugunthan V N } 1850d3bb9c58SMugunthan V N 1851d3bb9c58SMugunthan V N static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd) 1852d3bb9c58SMugunthan V N { 1853d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1854d3bb9c58SMugunthan V N int slave_no = cpsw_slave_index(priv); 1855d3bb9c58SMugunthan V N 1856d3bb9c58SMugunthan V N if (priv->slaves[slave_no].phy) 1857d3bb9c58SMugunthan V N return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd); 1858d3bb9c58SMugunthan V N else 1859d3bb9c58SMugunthan V N return -EOPNOTSUPP; 1860d3bb9c58SMugunthan V N } 1861d3bb9c58SMugunthan V N 1862d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 1863d8a64420SMatus Ujhelyi { 1864d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 1865d8a64420SMatus Ujhelyi int slave_no = cpsw_slave_index(priv); 1866d8a64420SMatus Ujhelyi 1867d8a64420SMatus Ujhelyi wol->supported = 0; 1868d8a64420SMatus Ujhelyi wol->wolopts = 0; 1869d8a64420SMatus Ujhelyi 1870d8a64420SMatus Ujhelyi if (priv->slaves[slave_no].phy) 1871d8a64420SMatus Ujhelyi phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol); 1872d8a64420SMatus Ujhelyi } 1873d8a64420SMatus Ujhelyi 1874d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 1875d8a64420SMatus Ujhelyi { 1876d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 1877d8a64420SMatus Ujhelyi int slave_no = cpsw_slave_index(priv); 1878d8a64420SMatus Ujhelyi 1879d8a64420SMatus Ujhelyi if (priv->slaves[slave_no].phy) 1880d8a64420SMatus Ujhelyi return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol); 1881d8a64420SMatus Ujhelyi else 1882d8a64420SMatus Ujhelyi return -EOPNOTSUPP; 1883d8a64420SMatus Ujhelyi } 1884d8a64420SMatus Ujhelyi 18851923d6e4SMugunthan V N static void cpsw_get_pauseparam(struct net_device *ndev, 18861923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 18871923d6e4SMugunthan V N { 18881923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 18891923d6e4SMugunthan V N 18901923d6e4SMugunthan V N pause->autoneg = AUTONEG_DISABLE; 18911923d6e4SMugunthan V N pause->rx_pause = priv->rx_pause ? true : false; 18921923d6e4SMugunthan V N pause->tx_pause = priv->tx_pause ? true : false; 18931923d6e4SMugunthan V N } 18941923d6e4SMugunthan V N 18951923d6e4SMugunthan V N static int cpsw_set_pauseparam(struct net_device *ndev, 18961923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 18971923d6e4SMugunthan V N { 18981923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 18991923d6e4SMugunthan V N bool link; 19001923d6e4SMugunthan V N 19011923d6e4SMugunthan V N priv->rx_pause = pause->rx_pause ? true : false; 19021923d6e4SMugunthan V N priv->tx_pause = pause->tx_pause ? true : false; 19031923d6e4SMugunthan V N 19041923d6e4SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 19051923d6e4SMugunthan V N 19061923d6e4SMugunthan V N return 0; 19071923d6e4SMugunthan V N } 19081923d6e4SMugunthan V N 1909df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = { 1910df828598SMugunthan V N .get_drvinfo = cpsw_get_drvinfo, 1911df828598SMugunthan V N .get_msglevel = cpsw_get_msglevel, 1912df828598SMugunthan V N .set_msglevel = cpsw_set_msglevel, 1913df828598SMugunthan V N .get_link = ethtool_op_get_link, 19142e5b38abSRichard Cochran .get_ts_info = cpsw_get_ts_info, 1915d3bb9c58SMugunthan V N .get_settings = cpsw_get_settings, 1916d3bb9c58SMugunthan V N .set_settings = cpsw_set_settings, 1917ff5b8ef2SMugunthan V N .get_coalesce = cpsw_get_coalesce, 1918ff5b8ef2SMugunthan V N .set_coalesce = cpsw_set_coalesce, 1919d9718546SMugunthan V N .get_sset_count = cpsw_get_sset_count, 1920d9718546SMugunthan V N .get_strings = cpsw_get_strings, 1921d9718546SMugunthan V N .get_ethtool_stats = cpsw_get_ethtool_stats, 19221923d6e4SMugunthan V N .get_pauseparam = cpsw_get_pauseparam, 19231923d6e4SMugunthan V N .set_pauseparam = cpsw_set_pauseparam, 1924d8a64420SMatus Ujhelyi .get_wol = cpsw_get_wol, 1925d8a64420SMatus Ujhelyi .set_wol = cpsw_set_wol, 192652c4f0ecSMugunthan V N .get_regs_len = cpsw_get_regs_len, 192752c4f0ecSMugunthan V N .get_regs = cpsw_get_regs, 1928df828598SMugunthan V N }; 1929df828598SMugunthan V N 1930549985eeSRichard Cochran static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv, 1931549985eeSRichard Cochran u32 slave_reg_ofs, u32 sliver_reg_ofs) 1932df828598SMugunthan V N { 1933df828598SMugunthan V N void __iomem *regs = priv->regs; 1934df828598SMugunthan V N int slave_num = slave->slave_num; 1935df828598SMugunthan V N struct cpsw_slave_data *data = priv->data.slave_data + slave_num; 1936df828598SMugunthan V N 1937df828598SMugunthan V N slave->data = data; 1938549985eeSRichard Cochran slave->regs = regs + slave_reg_ofs; 1939549985eeSRichard Cochran slave->sliver = regs + sliver_reg_ofs; 1940d9ba8f9eSMugunthan V N slave->port_vlan = data->dual_emac_res_vlan; 1941df828598SMugunthan V N } 1942df828598SMugunthan V N 1943*9e42f715SHeiko Schocher static int cpsw_probe_dt(struct cpsw_priv *priv, 19442eb32b0aSMugunthan V N struct platform_device *pdev) 19452eb32b0aSMugunthan V N { 19462eb32b0aSMugunthan V N struct device_node *node = pdev->dev.of_node; 19472eb32b0aSMugunthan V N struct device_node *slave_node; 1948*9e42f715SHeiko Schocher struct cpsw_platform_data *data = &priv->data; 19492eb32b0aSMugunthan V N int i = 0, ret; 19502eb32b0aSMugunthan V N u32 prop; 19512eb32b0aSMugunthan V N 19522eb32b0aSMugunthan V N if (!node) 19532eb32b0aSMugunthan V N return -EINVAL; 19542eb32b0aSMugunthan V N 19552eb32b0aSMugunthan V N if (of_property_read_u32(node, "slaves", &prop)) { 195688c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing slaves property in the DT.\n"); 19572eb32b0aSMugunthan V N return -EINVAL; 19582eb32b0aSMugunthan V N } 19592eb32b0aSMugunthan V N data->slaves = prop; 19602eb32b0aSMugunthan V N 1961e86ac13bSMugunthan V N if (of_property_read_u32(node, "active_slave", &prop)) { 196288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing active_slave property in the DT.\n"); 1963aa1a15e2SDaniel Mack return -EINVAL; 196478ca0b28SRichard Cochran } 1965e86ac13bSMugunthan V N data->active_slave = prop; 196678ca0b28SRichard Cochran 196700ab94eeSRichard Cochran if (of_property_read_u32(node, "cpts_clock_mult", &prop)) { 196888c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n"); 1969aa1a15e2SDaniel Mack return -EINVAL; 197000ab94eeSRichard Cochran } 197100ab94eeSRichard Cochran data->cpts_clock_mult = prop; 197200ab94eeSRichard Cochran 197300ab94eeSRichard Cochran if (of_property_read_u32(node, "cpts_clock_shift", &prop)) { 197488c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n"); 1975aa1a15e2SDaniel Mack return -EINVAL; 197600ab94eeSRichard Cochran } 197700ab94eeSRichard Cochran data->cpts_clock_shift = prop; 197800ab94eeSRichard Cochran 1979aa1a15e2SDaniel Mack data->slave_data = devm_kzalloc(&pdev->dev, data->slaves 1980aa1a15e2SDaniel Mack * sizeof(struct cpsw_slave_data), 1981b2adaca9SJoe Perches GFP_KERNEL); 1982b2adaca9SJoe Perches if (!data->slave_data) 1983aa1a15e2SDaniel Mack return -ENOMEM; 19842eb32b0aSMugunthan V N 19852eb32b0aSMugunthan V N if (of_property_read_u32(node, "cpdma_channels", &prop)) { 198688c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n"); 1987aa1a15e2SDaniel Mack return -EINVAL; 19882eb32b0aSMugunthan V N } 19892eb32b0aSMugunthan V N data->channels = prop; 19902eb32b0aSMugunthan V N 19912eb32b0aSMugunthan V N if (of_property_read_u32(node, "ale_entries", &prop)) { 199288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n"); 1993aa1a15e2SDaniel Mack return -EINVAL; 19942eb32b0aSMugunthan V N } 19952eb32b0aSMugunthan V N data->ale_entries = prop; 19962eb32b0aSMugunthan V N 19972eb32b0aSMugunthan V N if (of_property_read_u32(node, "bd_ram_size", &prop)) { 199888c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n"); 1999aa1a15e2SDaniel Mack return -EINVAL; 20002eb32b0aSMugunthan V N } 20012eb32b0aSMugunthan V N data->bd_ram_size = prop; 20022eb32b0aSMugunthan V N 20032eb32b0aSMugunthan V N if (of_property_read_u32(node, "rx_descs", &prop)) { 200488c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing rx_descs property in the DT.\n"); 2005aa1a15e2SDaniel Mack return -EINVAL; 20062eb32b0aSMugunthan V N } 20072eb32b0aSMugunthan V N data->rx_descs = prop; 20082eb32b0aSMugunthan V N 20092eb32b0aSMugunthan V N if (of_property_read_u32(node, "mac_control", &prop)) { 201088c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing mac_control property in the DT.\n"); 2011aa1a15e2SDaniel Mack return -EINVAL; 20122eb32b0aSMugunthan V N } 20132eb32b0aSMugunthan V N data->mac_control = prop; 20142eb32b0aSMugunthan V N 2015281abd96SMarkus Pargmann if (of_property_read_bool(node, "dual_emac")) 2016281abd96SMarkus Pargmann data->dual_emac = 1; 2017d9ba8f9eSMugunthan V N 20181fb19aa7SVaibhav Hiremath /* 20191fb19aa7SVaibhav Hiremath * Populate all the child nodes here... 20201fb19aa7SVaibhav Hiremath */ 20211fb19aa7SVaibhav Hiremath ret = of_platform_populate(node, NULL, NULL, &pdev->dev); 20221fb19aa7SVaibhav Hiremath /* We do not want to force this, as in some cases may not have child */ 20231fb19aa7SVaibhav Hiremath if (ret) 202488c99ff6SGeorge Cherian dev_warn(&pdev->dev, "Doesn't have any child node\n"); 20251fb19aa7SVaibhav Hiremath 2026f468b10eSMarkus Pargmann for_each_child_of_node(node, slave_node) { 2027549985eeSRichard Cochran struct cpsw_slave_data *slave_data = data->slave_data + i; 2028549985eeSRichard Cochran const void *mac_addr = NULL; 2029549985eeSRichard Cochran u32 phyid; 2030549985eeSRichard Cochran int lenp; 2031549985eeSRichard Cochran const __be32 *parp; 2032549985eeSRichard Cochran struct device_node *mdio_node; 2033549985eeSRichard Cochran struct platform_device *mdio; 2034549985eeSRichard Cochran 2035f468b10eSMarkus Pargmann /* This is no slave child node, continue */ 2036f468b10eSMarkus Pargmann if (strcmp(slave_node->name, "slave")) 2037f468b10eSMarkus Pargmann continue; 2038f468b10eSMarkus Pargmann 2039*9e42f715SHeiko Schocher priv->phy_node = of_parse_phandle(slave_node, "phy-handle", 0); 2040549985eeSRichard Cochran parp = of_get_property(slave_node, "phy_id", &lenp); 2041ce16294fSLothar Waßmann if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) { 204288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing slave[%d] phy_id property\n", i); 204347276fccSMugunthan V N goto no_phy_slave; 2044549985eeSRichard Cochran } 2045549985eeSRichard Cochran mdio_node = of_find_node_by_phandle(be32_to_cpup(parp)); 2046549985eeSRichard Cochran phyid = be32_to_cpup(parp+1); 2047549985eeSRichard Cochran mdio = of_find_device_by_node(mdio_node); 204860e71ab5SJohan Hovold of_node_put(mdio_node); 20496954cc1fSJohan Hovold if (!mdio) { 205056fdb2e0SMarkus Pargmann dev_err(&pdev->dev, "Missing mdio platform device\n"); 20516954cc1fSJohan Hovold return -EINVAL; 20526954cc1fSJohan Hovold } 2053549985eeSRichard Cochran snprintf(slave_data->phy_id, sizeof(slave_data->phy_id), 2054549985eeSRichard Cochran PHY_ID_FMT, mdio->name, phyid); 205547276fccSMugunthan V N slave_data->phy_if = of_get_phy_mode(slave_node); 205647276fccSMugunthan V N if (slave_data->phy_if < 0) { 205747276fccSMugunthan V N dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n", 205847276fccSMugunthan V N i); 205947276fccSMugunthan V N return slave_data->phy_if; 206047276fccSMugunthan V N } 206147276fccSMugunthan V N 206247276fccSMugunthan V N no_phy_slave: 2063549985eeSRichard Cochran mac_addr = of_get_mac_address(slave_node); 20640ba517b1SMarkus Pargmann if (mac_addr) { 2065549985eeSRichard Cochran memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN); 20660ba517b1SMarkus Pargmann } else { 20670ba517b1SMarkus Pargmann if (of_machine_is_compatible("ti,am33xx")) { 2068e5a49c1eSTony Lindgren ret = cpsw_am33xx_cm_get_macid(&pdev->dev, 2069e5a49c1eSTony Lindgren 0x630, i, 20700ba517b1SMarkus Pargmann slave_data->mac_addr); 20710ba517b1SMarkus Pargmann if (ret) 20720ba517b1SMarkus Pargmann return ret; 20730ba517b1SMarkus Pargmann } 20740ba517b1SMarkus Pargmann } 2075d9ba8f9eSMugunthan V N if (data->dual_emac) { 207691c4166cSMugunthan V N if (of_property_read_u32(slave_node, "dual_emac_res_vlan", 2077d9ba8f9eSMugunthan V N &prop)) { 207888c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n"); 2079d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = i+1; 208088c99ff6SGeorge Cherian dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n", 2081d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan, i); 2082d9ba8f9eSMugunthan V N } else { 2083d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = prop; 2084d9ba8f9eSMugunthan V N } 2085d9ba8f9eSMugunthan V N } 2086d9ba8f9eSMugunthan V N 2087549985eeSRichard Cochran i++; 20883a27bfacSMugunthan V N if (i == data->slaves) 20893a27bfacSMugunthan V N break; 2090549985eeSRichard Cochran } 2091549985eeSRichard Cochran 20922eb32b0aSMugunthan V N return 0; 20932eb32b0aSMugunthan V N } 20942eb32b0aSMugunthan V N 2095d9ba8f9eSMugunthan V N static int cpsw_probe_dual_emac(struct platform_device *pdev, 2096d9ba8f9eSMugunthan V N struct cpsw_priv *priv) 2097d9ba8f9eSMugunthan V N { 2098d9ba8f9eSMugunthan V N struct cpsw_platform_data *data = &priv->data; 2099d9ba8f9eSMugunthan V N struct net_device *ndev; 2100d9ba8f9eSMugunthan V N struct cpsw_priv *priv_sl2; 2101d9ba8f9eSMugunthan V N int ret = 0, i; 2102d9ba8f9eSMugunthan V N 2103d9ba8f9eSMugunthan V N ndev = alloc_etherdev(sizeof(struct cpsw_priv)); 2104d9ba8f9eSMugunthan V N if (!ndev) { 210588c99ff6SGeorge Cherian dev_err(&pdev->dev, "cpsw: error allocating net_device\n"); 2106d9ba8f9eSMugunthan V N return -ENOMEM; 2107d9ba8f9eSMugunthan V N } 2108d9ba8f9eSMugunthan V N 2109d9ba8f9eSMugunthan V N priv_sl2 = netdev_priv(ndev); 2110d9ba8f9eSMugunthan V N spin_lock_init(&priv_sl2->lock); 2111d9ba8f9eSMugunthan V N priv_sl2->data = *data; 2112d9ba8f9eSMugunthan V N priv_sl2->pdev = pdev; 2113d9ba8f9eSMugunthan V N priv_sl2->ndev = ndev; 2114d9ba8f9eSMugunthan V N priv_sl2->dev = &ndev->dev; 2115d9ba8f9eSMugunthan V N priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 2116d9ba8f9eSMugunthan V N priv_sl2->rx_packet_max = max(rx_packet_max, 128); 2117d9ba8f9eSMugunthan V N 2118d9ba8f9eSMugunthan V N if (is_valid_ether_addr(data->slave_data[1].mac_addr)) { 2119d9ba8f9eSMugunthan V N memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr, 2120d9ba8f9eSMugunthan V N ETH_ALEN); 212188c99ff6SGeorge Cherian dev_info(&pdev->dev, "cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr); 2122d9ba8f9eSMugunthan V N } else { 2123d9ba8f9eSMugunthan V N random_ether_addr(priv_sl2->mac_addr); 212488c99ff6SGeorge Cherian dev_info(&pdev->dev, "cpsw: Random MACID = %pM\n", priv_sl2->mac_addr); 2125d9ba8f9eSMugunthan V N } 2126d9ba8f9eSMugunthan V N memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN); 2127d9ba8f9eSMugunthan V N 2128d9ba8f9eSMugunthan V N priv_sl2->slaves = priv->slaves; 2129d9ba8f9eSMugunthan V N priv_sl2->clk = priv->clk; 2130d9ba8f9eSMugunthan V N 2131ff5b8ef2SMugunthan V N priv_sl2->coal_intvl = 0; 2132ff5b8ef2SMugunthan V N priv_sl2->bus_freq_mhz = priv->bus_freq_mhz; 2133ff5b8ef2SMugunthan V N 2134d9ba8f9eSMugunthan V N priv_sl2->regs = priv->regs; 2135d9ba8f9eSMugunthan V N priv_sl2->host_port = priv->host_port; 2136d9ba8f9eSMugunthan V N priv_sl2->host_port_regs = priv->host_port_regs; 2137d9ba8f9eSMugunthan V N priv_sl2->wr_regs = priv->wr_regs; 2138d9718546SMugunthan V N priv_sl2->hw_stats = priv->hw_stats; 2139d9ba8f9eSMugunthan V N priv_sl2->dma = priv->dma; 2140d9ba8f9eSMugunthan V N priv_sl2->txch = priv->txch; 2141d9ba8f9eSMugunthan V N priv_sl2->rxch = priv->rxch; 2142d9ba8f9eSMugunthan V N priv_sl2->ale = priv->ale; 2143d9ba8f9eSMugunthan V N priv_sl2->emac_port = 1; 2144d9ba8f9eSMugunthan V N priv->slaves[1].ndev = ndev; 2145d9ba8f9eSMugunthan V N priv_sl2->cpts = priv->cpts; 2146d9ba8f9eSMugunthan V N priv_sl2->version = priv->version; 2147d9ba8f9eSMugunthan V N 2148d9ba8f9eSMugunthan V N for (i = 0; i < priv->num_irqs; i++) { 2149d9ba8f9eSMugunthan V N priv_sl2->irqs_table[i] = priv->irqs_table[i]; 2150d9ba8f9eSMugunthan V N priv_sl2->num_irqs = priv->num_irqs; 2151d9ba8f9eSMugunthan V N } 2152f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 2153d9ba8f9eSMugunthan V N 2154d9ba8f9eSMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 21557ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 2156d9ba8f9eSMugunthan V N 2157d9ba8f9eSMugunthan V N /* register the network device */ 2158d9ba8f9eSMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 2159d9ba8f9eSMugunthan V N ret = register_netdev(ndev); 2160d9ba8f9eSMugunthan V N if (ret) { 216188c99ff6SGeorge Cherian dev_err(&pdev->dev, "cpsw: error registering net device\n"); 2162d9ba8f9eSMugunthan V N free_netdev(ndev); 2163d9ba8f9eSMugunthan V N ret = -ENODEV; 2164d9ba8f9eSMugunthan V N } 2165d9ba8f9eSMugunthan V N 2166d9ba8f9eSMugunthan V N return ret; 2167d9ba8f9eSMugunthan V N } 2168d9ba8f9eSMugunthan V N 21697da11600SMugunthan V N #define CPSW_QUIRK_IRQ BIT(0) 21707da11600SMugunthan V N 21717da11600SMugunthan V N static struct platform_device_id cpsw_devtype[] = { 21727da11600SMugunthan V N { 21737da11600SMugunthan V N /* keep it for existing comaptibles */ 21747da11600SMugunthan V N .name = "cpsw", 21757da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 21767da11600SMugunthan V N }, { 21777da11600SMugunthan V N .name = "am335x-cpsw", 21787da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 21797da11600SMugunthan V N }, { 21807da11600SMugunthan V N .name = "am4372-cpsw", 21817da11600SMugunthan V N .driver_data = 0, 21827da11600SMugunthan V N }, { 21837da11600SMugunthan V N .name = "dra7-cpsw", 21847da11600SMugunthan V N .driver_data = 0, 21857da11600SMugunthan V N }, { 21867da11600SMugunthan V N /* sentinel */ 21877da11600SMugunthan V N } 21887da11600SMugunthan V N }; 21897da11600SMugunthan V N MODULE_DEVICE_TABLE(platform, cpsw_devtype); 21907da11600SMugunthan V N 21917da11600SMugunthan V N enum ti_cpsw_type { 21927da11600SMugunthan V N CPSW = 0, 21937da11600SMugunthan V N AM335X_CPSW, 21947da11600SMugunthan V N AM4372_CPSW, 21957da11600SMugunthan V N DRA7_CPSW, 21967da11600SMugunthan V N }; 21977da11600SMugunthan V N 21987da11600SMugunthan V N static const struct of_device_id cpsw_of_mtable[] = { 21997da11600SMugunthan V N { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], }, 22007da11600SMugunthan V N { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], }, 22017da11600SMugunthan V N { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], }, 22027da11600SMugunthan V N { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], }, 22037da11600SMugunthan V N { /* sentinel */ }, 22047da11600SMugunthan V N }; 22057da11600SMugunthan V N MODULE_DEVICE_TABLE(of, cpsw_of_mtable); 22067da11600SMugunthan V N 2207663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev) 2208df828598SMugunthan V N { 2209d1bd9acfSSebastian Siewior struct cpsw_platform_data *data; 2210df828598SMugunthan V N struct net_device *ndev; 2211df828598SMugunthan V N struct cpsw_priv *priv; 2212df828598SMugunthan V N struct cpdma_params dma_params; 2213df828598SMugunthan V N struct cpsw_ale_params ale_params; 2214aa1a15e2SDaniel Mack void __iomem *ss_regs; 2215aa1a15e2SDaniel Mack struct resource *res, *ss_res; 22167da11600SMugunthan V N const struct of_device_id *of_id; 2217549985eeSRichard Cochran u32 slave_offset, sliver_offset, slave_size; 22185087b915SFelipe Balbi int ret = 0, i; 22195087b915SFelipe Balbi int irq; 2220df828598SMugunthan V N 2221df828598SMugunthan V N ndev = alloc_etherdev(sizeof(struct cpsw_priv)); 2222df828598SMugunthan V N if (!ndev) { 222388c99ff6SGeorge Cherian dev_err(&pdev->dev, "error allocating net_device\n"); 2224df828598SMugunthan V N return -ENOMEM; 2225df828598SMugunthan V N } 2226df828598SMugunthan V N 2227df828598SMugunthan V N platform_set_drvdata(pdev, ndev); 2228df828598SMugunthan V N priv = netdev_priv(ndev); 2229df828598SMugunthan V N spin_lock_init(&priv->lock); 2230df828598SMugunthan V N priv->pdev = pdev; 2231df828598SMugunthan V N priv->ndev = ndev; 2232df828598SMugunthan V N priv->dev = &ndev->dev; 2233df828598SMugunthan V N priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 2234df828598SMugunthan V N priv->rx_packet_max = max(rx_packet_max, 128); 22359232b16dSMugunthan V N priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL); 2236ab8e99d2SSebastian Siewior if (!priv->cpts) { 223788c99ff6SGeorge Cherian dev_err(&pdev->dev, "error allocating cpts\n"); 22384d507dffSMarkus Pargmann ret = -ENOMEM; 22399232b16dSMugunthan V N goto clean_ndev_ret; 22409232b16dSMugunthan V N } 2241df828598SMugunthan V N 22421fb19aa7SVaibhav Hiremath /* 22431fb19aa7SVaibhav Hiremath * This may be required here for child devices. 22441fb19aa7SVaibhav Hiremath */ 22451fb19aa7SVaibhav Hiremath pm_runtime_enable(&pdev->dev); 22461fb19aa7SVaibhav Hiremath 2247739683b4SMugunthan V N /* Select default pin state */ 2248739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 2249739683b4SMugunthan V N 2250*9e42f715SHeiko Schocher if (cpsw_probe_dt(priv, pdev)) { 225188c99ff6SGeorge Cherian dev_err(&pdev->dev, "cpsw: platform data missing\n"); 22522eb32b0aSMugunthan V N ret = -ENODEV; 2253aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 22542eb32b0aSMugunthan V N } 22552eb32b0aSMugunthan V N data = &priv->data; 22562eb32b0aSMugunthan V N 2257df828598SMugunthan V N if (is_valid_ether_addr(data->slave_data[0].mac_addr)) { 2258df828598SMugunthan V N memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN); 225988c99ff6SGeorge Cherian dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr); 2260df828598SMugunthan V N } else { 22617efd26d0SJoe Perches eth_random_addr(priv->mac_addr); 226288c99ff6SGeorge Cherian dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr); 2263df828598SMugunthan V N } 2264df828598SMugunthan V N 2265df828598SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 2266df828598SMugunthan V N 2267aa1a15e2SDaniel Mack priv->slaves = devm_kzalloc(&pdev->dev, 2268aa1a15e2SDaniel Mack sizeof(struct cpsw_slave) * data->slaves, 2269df828598SMugunthan V N GFP_KERNEL); 2270df828598SMugunthan V N if (!priv->slaves) { 2271aa1a15e2SDaniel Mack ret = -ENOMEM; 2272aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2273df828598SMugunthan V N } 2274df828598SMugunthan V N for (i = 0; i < data->slaves; i++) 2275df828598SMugunthan V N priv->slaves[i].slave_num = i; 2276df828598SMugunthan V N 2277d9ba8f9eSMugunthan V N priv->slaves[0].ndev = ndev; 2278d9ba8f9eSMugunthan V N priv->emac_port = 0; 2279d9ba8f9eSMugunthan V N 2280aa1a15e2SDaniel Mack priv->clk = devm_clk_get(&pdev->dev, "fck"); 2281df828598SMugunthan V N if (IS_ERR(priv->clk)) { 2282aa1a15e2SDaniel Mack dev_err(priv->dev, "fck is not found\n"); 2283f150bd7fSMugunthan V N ret = -ENODEV; 2284aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2285df828598SMugunthan V N } 2286ff5b8ef2SMugunthan V N priv->coal_intvl = 0; 2287ff5b8ef2SMugunthan V N priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000; 2288df828598SMugunthan V N 2289aa1a15e2SDaniel Mack ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2290aa1a15e2SDaniel Mack ss_regs = devm_ioremap_resource(&pdev->dev, ss_res); 2291aa1a15e2SDaniel Mack if (IS_ERR(ss_regs)) { 2292aa1a15e2SDaniel Mack ret = PTR_ERR(ss_regs); 2293aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2294df828598SMugunthan V N } 2295549985eeSRichard Cochran priv->regs = ss_regs; 2296549985eeSRichard Cochran priv->host_port = HOST_PORT_NUM; 2297df828598SMugunthan V N 2298f280e89aSMugunthan V N /* Need to enable clocks with runtime PM api to access module 2299f280e89aSMugunthan V N * registers 2300f280e89aSMugunthan V N */ 2301f280e89aSMugunthan V N pm_runtime_get_sync(&pdev->dev); 2302f280e89aSMugunthan V N priv->version = readl(&priv->regs->id_ver); 2303f280e89aSMugunthan V N pm_runtime_put_sync(&pdev->dev); 2304f280e89aSMugunthan V N 2305aa1a15e2SDaniel Mack res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 2306aa1a15e2SDaniel Mack priv->wr_regs = devm_ioremap_resource(&pdev->dev, res); 2307aa1a15e2SDaniel Mack if (IS_ERR(priv->wr_regs)) { 2308aa1a15e2SDaniel Mack ret = PTR_ERR(priv->wr_regs); 2309aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2310df828598SMugunthan V N } 2311df828598SMugunthan V N 2312df828598SMugunthan V N memset(&dma_params, 0, sizeof(dma_params)); 2313549985eeSRichard Cochran memset(&ale_params, 0, sizeof(ale_params)); 2314549985eeSRichard Cochran 2315549985eeSRichard Cochran switch (priv->version) { 2316549985eeSRichard Cochran case CPSW_VERSION_1: 2317549985eeSRichard Cochran priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET; 23189232b16dSMugunthan V N priv->cpts->reg = ss_regs + CPSW1_CPTS_OFFSET; 2319d9718546SMugunthan V N priv->hw_stats = ss_regs + CPSW1_HW_STATS; 2320549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET; 2321549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET; 2322549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET; 2323549985eeSRichard Cochran slave_offset = CPSW1_SLAVE_OFFSET; 2324549985eeSRichard Cochran slave_size = CPSW1_SLAVE_SIZE; 2325549985eeSRichard Cochran sliver_offset = CPSW1_SLIVER_OFFSET; 2326549985eeSRichard Cochran dma_params.desc_mem_phys = 0; 2327549985eeSRichard Cochran break; 2328549985eeSRichard Cochran case CPSW_VERSION_2: 2329c193f365SMugunthan V N case CPSW_VERSION_3: 2330926489beSMugunthan V N case CPSW_VERSION_4: 2331549985eeSRichard Cochran priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET; 23329232b16dSMugunthan V N priv->cpts->reg = ss_regs + CPSW2_CPTS_OFFSET; 2333d9718546SMugunthan V N priv->hw_stats = ss_regs + CPSW2_HW_STATS; 2334549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET; 2335549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET; 2336549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET; 2337549985eeSRichard Cochran slave_offset = CPSW2_SLAVE_OFFSET; 2338549985eeSRichard Cochran slave_size = CPSW2_SLAVE_SIZE; 2339549985eeSRichard Cochran sliver_offset = CPSW2_SLIVER_OFFSET; 2340549985eeSRichard Cochran dma_params.desc_mem_phys = 2341aa1a15e2SDaniel Mack (u32 __force) ss_res->start + CPSW2_BD_OFFSET; 2342549985eeSRichard Cochran break; 2343549985eeSRichard Cochran default: 2344549985eeSRichard Cochran dev_err(priv->dev, "unknown version 0x%08x\n", priv->version); 2345549985eeSRichard Cochran ret = -ENODEV; 2346aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2347549985eeSRichard Cochran } 2348549985eeSRichard Cochran for (i = 0; i < priv->data.slaves; i++) { 2349549985eeSRichard Cochran struct cpsw_slave *slave = &priv->slaves[i]; 2350549985eeSRichard Cochran cpsw_slave_init(slave, priv, slave_offset, sliver_offset); 2351549985eeSRichard Cochran slave_offset += slave_size; 2352549985eeSRichard Cochran sliver_offset += SLIVER_SIZE; 2353549985eeSRichard Cochran } 2354549985eeSRichard Cochran 2355df828598SMugunthan V N dma_params.dev = &pdev->dev; 2356549985eeSRichard Cochran dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH; 2357549985eeSRichard Cochran dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE; 2358549985eeSRichard Cochran dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP; 2359549985eeSRichard Cochran dma_params.txcp = dma_params.txhdp + CPDMA_TXCP; 2360549985eeSRichard Cochran dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP; 2361df828598SMugunthan V N 2362df828598SMugunthan V N dma_params.num_chan = data->channels; 2363df828598SMugunthan V N dma_params.has_soft_reset = true; 2364df828598SMugunthan V N dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE; 2365df828598SMugunthan V N dma_params.desc_mem_size = data->bd_ram_size; 2366df828598SMugunthan V N dma_params.desc_align = 16; 2367df828598SMugunthan V N dma_params.has_ext_regs = true; 2368549985eeSRichard Cochran dma_params.desc_hw_addr = dma_params.desc_mem_phys; 2369df828598SMugunthan V N 2370df828598SMugunthan V N priv->dma = cpdma_ctlr_create(&dma_params); 2371df828598SMugunthan V N if (!priv->dma) { 2372df828598SMugunthan V N dev_err(priv->dev, "error initializing dma\n"); 2373df828598SMugunthan V N ret = -ENOMEM; 2374aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 2375df828598SMugunthan V N } 2376df828598SMugunthan V N 2377df828598SMugunthan V N priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0), 2378df828598SMugunthan V N cpsw_tx_handler); 2379df828598SMugunthan V N priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0), 2380df828598SMugunthan V N cpsw_rx_handler); 2381df828598SMugunthan V N 2382df828598SMugunthan V N if (WARN_ON(!priv->txch || !priv->rxch)) { 2383df828598SMugunthan V N dev_err(priv->dev, "error initializing dma channels\n"); 2384df828598SMugunthan V N ret = -ENOMEM; 2385df828598SMugunthan V N goto clean_dma_ret; 2386df828598SMugunthan V N } 2387df828598SMugunthan V N 2388df828598SMugunthan V N ale_params.dev = &ndev->dev; 2389df828598SMugunthan V N ale_params.ale_ageout = ale_ageout; 2390df828598SMugunthan V N ale_params.ale_entries = data->ale_entries; 2391df828598SMugunthan V N ale_params.ale_ports = data->slaves; 2392df828598SMugunthan V N 2393df828598SMugunthan V N priv->ale = cpsw_ale_create(&ale_params); 2394df828598SMugunthan V N if (!priv->ale) { 2395df828598SMugunthan V N dev_err(priv->dev, "error initializing ale engine\n"); 2396df828598SMugunthan V N ret = -ENODEV; 2397df828598SMugunthan V N goto clean_dma_ret; 2398df828598SMugunthan V N } 2399df828598SMugunthan V N 2400c03abd84SFelipe Balbi ndev->irq = platform_get_irq(pdev, 1); 2401df828598SMugunthan V N if (ndev->irq < 0) { 2402df828598SMugunthan V N dev_err(priv->dev, "error getting irq resource\n"); 2403df828598SMugunthan V N ret = -ENOENT; 2404df828598SMugunthan V N goto clean_ale_ret; 2405df828598SMugunthan V N } 2406df828598SMugunthan V N 24077da11600SMugunthan V N of_id = of_match_device(cpsw_of_mtable, &pdev->dev); 24087da11600SMugunthan V N if (of_id) { 24097da11600SMugunthan V N pdev->id_entry = of_id->data; 24107da11600SMugunthan V N if (pdev->id_entry->driver_data) 24117da11600SMugunthan V N priv->quirk_irq = true; 24127da11600SMugunthan V N } 24137da11600SMugunthan V N 2414c03abd84SFelipe Balbi /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and 2415c03abd84SFelipe Balbi * MISC IRQs which are always kept disabled with this driver so 2416c03abd84SFelipe Balbi * we will not request them. 2417c03abd84SFelipe Balbi * 2418c03abd84SFelipe Balbi * If anyone wants to implement support for those, make sure to 2419c03abd84SFelipe Balbi * first request and append them to irqs_table array. 2420c03abd84SFelipe Balbi */ 2421c2b32e58SDaniel Mack 2422c03abd84SFelipe Balbi /* RX IRQ */ 24235087b915SFelipe Balbi irq = platform_get_irq(pdev, 1); 24245087b915SFelipe Balbi if (irq < 0) 24255087b915SFelipe Balbi goto clean_ale_ret; 24265087b915SFelipe Balbi 2427c03abd84SFelipe Balbi priv->irqs_table[0] = irq; 2428c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt, 24295087b915SFelipe Balbi 0, dev_name(&pdev->dev), priv); 24305087b915SFelipe Balbi if (ret < 0) { 24315087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 24325087b915SFelipe Balbi goto clean_ale_ret; 2433df828598SMugunthan V N } 2434df828598SMugunthan V N 2435c03abd84SFelipe Balbi /* TX IRQ */ 24365087b915SFelipe Balbi irq = platform_get_irq(pdev, 2); 24375087b915SFelipe Balbi if (irq < 0) 24385087b915SFelipe Balbi goto clean_ale_ret; 24395087b915SFelipe Balbi 2440c03abd84SFelipe Balbi priv->irqs_table[1] = irq; 2441c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt, 24425087b915SFelipe Balbi 0, dev_name(&pdev->dev), priv); 24435087b915SFelipe Balbi if (ret < 0) { 24445087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 24455087b915SFelipe Balbi goto clean_ale_ret; 24465087b915SFelipe Balbi } 2447c03abd84SFelipe Balbi priv->num_irqs = 2; 2448c2b32e58SDaniel Mack 2449f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 2450df828598SMugunthan V N 2451df828598SMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 24527ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 245332a7432cSMugunthan V N netif_napi_add(ndev, &priv->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT); 245432a7432cSMugunthan V N netif_napi_add(ndev, &priv->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT); 2455df828598SMugunthan V N 2456df828598SMugunthan V N /* register the network device */ 2457df828598SMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 2458df828598SMugunthan V N ret = register_netdev(ndev); 2459df828598SMugunthan V N if (ret) { 2460df828598SMugunthan V N dev_err(priv->dev, "error registering net device\n"); 2461df828598SMugunthan V N ret = -ENODEV; 2462aa1a15e2SDaniel Mack goto clean_ale_ret; 2463df828598SMugunthan V N } 2464df828598SMugunthan V N 24651a3b5056SOlof Johansson cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n", 24661a3b5056SOlof Johansson &ss_res->start, ndev->irq); 2467df828598SMugunthan V N 2468d9ba8f9eSMugunthan V N if (priv->data.dual_emac) { 2469d9ba8f9eSMugunthan V N ret = cpsw_probe_dual_emac(pdev, priv); 2470d9ba8f9eSMugunthan V N if (ret) { 2471d9ba8f9eSMugunthan V N cpsw_err(priv, probe, "error probe slave 2 emac interface\n"); 2472aa1a15e2SDaniel Mack goto clean_ale_ret; 2473d9ba8f9eSMugunthan V N } 2474d9ba8f9eSMugunthan V N } 2475d9ba8f9eSMugunthan V N 2476df828598SMugunthan V N return 0; 2477df828598SMugunthan V N 2478df828598SMugunthan V N clean_ale_ret: 2479df828598SMugunthan V N cpsw_ale_destroy(priv->ale); 2480df828598SMugunthan V N clean_dma_ret: 2481df828598SMugunthan V N cpdma_chan_destroy(priv->txch); 2482df828598SMugunthan V N cpdma_chan_destroy(priv->rxch); 2483df828598SMugunthan V N cpdma_ctlr_destroy(priv->dma); 2484aa1a15e2SDaniel Mack clean_runtime_disable_ret: 2485f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 2486df828598SMugunthan V N clean_ndev_ret: 2487d1bd9acfSSebastian Siewior free_netdev(priv->ndev); 2488df828598SMugunthan V N return ret; 2489df828598SMugunthan V N } 2490df828598SMugunthan V N 2491030b16a0SMugunthan V N static int cpsw_remove_child_device(struct device *dev, void *c) 2492030b16a0SMugunthan V N { 2493030b16a0SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 2494030b16a0SMugunthan V N 2495030b16a0SMugunthan V N of_device_unregister(pdev); 2496030b16a0SMugunthan V N 2497030b16a0SMugunthan V N return 0; 2498030b16a0SMugunthan V N } 2499030b16a0SMugunthan V N 2500663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev) 2501df828598SMugunthan V N { 2502df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2503df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2504df828598SMugunthan V N 2505d1bd9acfSSebastian Siewior if (priv->data.dual_emac) 2506d1bd9acfSSebastian Siewior unregister_netdev(cpsw_get_slave_ndev(priv, 1)); 2507d1bd9acfSSebastian Siewior unregister_netdev(ndev); 2508df828598SMugunthan V N 2509df828598SMugunthan V N cpsw_ale_destroy(priv->ale); 2510df828598SMugunthan V N cpdma_chan_destroy(priv->txch); 2511df828598SMugunthan V N cpdma_chan_destroy(priv->rxch); 2512df828598SMugunthan V N cpdma_ctlr_destroy(priv->dma); 2513f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 2514030b16a0SMugunthan V N device_for_each_child(&pdev->dev, NULL, cpsw_remove_child_device); 2515d1bd9acfSSebastian Siewior if (priv->data.dual_emac) 2516d1bd9acfSSebastian Siewior free_netdev(cpsw_get_slave_ndev(priv, 1)); 2517df828598SMugunthan V N free_netdev(ndev); 2518df828598SMugunthan V N return 0; 2519df828598SMugunthan V N } 2520df828598SMugunthan V N 25218963a504SGrygorii Strashko #ifdef CONFIG_PM_SLEEP 2522df828598SMugunthan V N static int cpsw_suspend(struct device *dev) 2523df828598SMugunthan V N { 2524df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 2525df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2526b90fc27aSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2527df828598SMugunthan V N 2528618073e3SMugunthan V N if (priv->data.dual_emac) { 2529618073e3SMugunthan V N int i; 2530618073e3SMugunthan V N 2531618073e3SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 2532618073e3SMugunthan V N if (netif_running(priv->slaves[i].ndev)) 2533618073e3SMugunthan V N cpsw_ndo_stop(priv->slaves[i].ndev); 2534618073e3SMugunthan V N soft_reset_slave(priv->slaves + i); 2535618073e3SMugunthan V N } 2536618073e3SMugunthan V N } else { 2537df828598SMugunthan V N if (netif_running(ndev)) 2538df828598SMugunthan V N cpsw_ndo_stop(ndev); 25391e7a2e21SDaniel Mack for_each_slave(priv, soft_reset_slave); 2540618073e3SMugunthan V N } 25411e7a2e21SDaniel Mack 2542f150bd7fSMugunthan V N pm_runtime_put_sync(&pdev->dev); 2543f150bd7fSMugunthan V N 2544739683b4SMugunthan V N /* Select sleep pin state */ 2545739683b4SMugunthan V N pinctrl_pm_select_sleep_state(&pdev->dev); 2546739683b4SMugunthan V N 2547df828598SMugunthan V N return 0; 2548df828598SMugunthan V N } 2549df828598SMugunthan V N 2550df828598SMugunthan V N static int cpsw_resume(struct device *dev) 2551df828598SMugunthan V N { 2552df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 2553df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 2554618073e3SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2555df828598SMugunthan V N 2556f150bd7fSMugunthan V N pm_runtime_get_sync(&pdev->dev); 2557739683b4SMugunthan V N 2558739683b4SMugunthan V N /* Select default pin state */ 2559739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 2560739683b4SMugunthan V N 2561618073e3SMugunthan V N if (priv->data.dual_emac) { 2562618073e3SMugunthan V N int i; 2563618073e3SMugunthan V N 2564618073e3SMugunthan V N for (i = 0; i < priv->data.slaves; i++) { 2565618073e3SMugunthan V N if (netif_running(priv->slaves[i].ndev)) 2566618073e3SMugunthan V N cpsw_ndo_open(priv->slaves[i].ndev); 2567618073e3SMugunthan V N } 2568618073e3SMugunthan V N } else { 2569df828598SMugunthan V N if (netif_running(ndev)) 2570df828598SMugunthan V N cpsw_ndo_open(ndev); 2571618073e3SMugunthan V N } 2572df828598SMugunthan V N return 0; 2573df828598SMugunthan V N } 25748963a504SGrygorii Strashko #endif 2575df828598SMugunthan V N 25768963a504SGrygorii Strashko static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume); 2577df828598SMugunthan V N 2578df828598SMugunthan V N static struct platform_driver cpsw_driver = { 2579df828598SMugunthan V N .driver = { 2580df828598SMugunthan V N .name = "cpsw", 2581df828598SMugunthan V N .pm = &cpsw_pm_ops, 25821e5c76d4SSachin Kamat .of_match_table = cpsw_of_mtable, 2583df828598SMugunthan V N }, 2584df828598SMugunthan V N .probe = cpsw_probe, 2585663e12e6SBill Pemberton .remove = cpsw_remove, 2586df828598SMugunthan V N }; 2587df828598SMugunthan V N 2588df828598SMugunthan V N static int __init cpsw_init(void) 2589df828598SMugunthan V N { 2590df828598SMugunthan V N return platform_driver_register(&cpsw_driver); 2591df828598SMugunthan V N } 2592df828598SMugunthan V N late_initcall(cpsw_init); 2593df828598SMugunthan V N 2594df828598SMugunthan V N static void __exit cpsw_exit(void) 2595df828598SMugunthan V N { 2596df828598SMugunthan V N platform_driver_unregister(&cpsw_driver); 2597df828598SMugunthan V N } 2598df828598SMugunthan V N module_exit(cpsw_exit); 2599df828598SMugunthan V N 2600df828598SMugunthan V N MODULE_LICENSE("GPL"); 2601df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>"); 2602df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>"); 2603df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver"); 2604