1df828598SMugunthan V N /* 2df828598SMugunthan V N * Texas Instruments Ethernet Switch Driver 3df828598SMugunthan V N * 4df828598SMugunthan V N * Copyright (C) 2012 Texas Instruments 5df828598SMugunthan V N * 6df828598SMugunthan V N * This program is free software; you can redistribute it and/or 7df828598SMugunthan V N * modify it under the terms of the GNU General Public License as 8df828598SMugunthan V N * published by the Free Software Foundation version 2. 9df828598SMugunthan V N * 10df828598SMugunthan V N * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11df828598SMugunthan V N * kind, whether express or implied; without even the implied warranty 12df828598SMugunthan V N * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13df828598SMugunthan V N * GNU General Public License for more details. 14df828598SMugunthan V N */ 15df828598SMugunthan V N 16df828598SMugunthan V N #include <linux/kernel.h> 17df828598SMugunthan V N #include <linux/io.h> 18df828598SMugunthan V N #include <linux/clk.h> 19df828598SMugunthan V N #include <linux/timer.h> 20df828598SMugunthan V N #include <linux/module.h> 21df828598SMugunthan V N #include <linux/platform_device.h> 22df828598SMugunthan V N #include <linux/irqreturn.h> 23df828598SMugunthan V N #include <linux/interrupt.h> 24df828598SMugunthan V N #include <linux/if_ether.h> 25df828598SMugunthan V N #include <linux/etherdevice.h> 26df828598SMugunthan V N #include <linux/netdevice.h> 272e5b38abSRichard Cochran #include <linux/net_tstamp.h> 28df828598SMugunthan V N #include <linux/phy.h> 29df828598SMugunthan V N #include <linux/workqueue.h> 30df828598SMugunthan V N #include <linux/delay.h> 31f150bd7fSMugunthan V N #include <linux/pm_runtime.h> 321d147ccbSMugunthan V N #include <linux/gpio.h> 332eb32b0aSMugunthan V N #include <linux/of.h> 349e42f715SHeiko Schocher #include <linux/of_mdio.h> 352eb32b0aSMugunthan V N #include <linux/of_net.h> 362eb32b0aSMugunthan V N #include <linux/of_device.h> 373b72c2feSMugunthan V N #include <linux/if_vlan.h> 38df828598SMugunthan V N 39739683b4SMugunthan V N #include <linux/pinctrl/consumer.h> 40df828598SMugunthan V N 41dbe34724SMugunthan V N #include "cpsw.h" 42df828598SMugunthan V N #include "cpsw_ale.h" 432e5b38abSRichard Cochran #include "cpts.h" 44df828598SMugunthan V N #include "davinci_cpdma.h" 45df828598SMugunthan V N 46df828598SMugunthan V N #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \ 47df828598SMugunthan V N NETIF_MSG_DRV | NETIF_MSG_LINK | \ 48df828598SMugunthan V N NETIF_MSG_IFUP | NETIF_MSG_INTR | \ 49df828598SMugunthan V N NETIF_MSG_PROBE | NETIF_MSG_TIMER | \ 50df828598SMugunthan V N NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \ 51df828598SMugunthan V N NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \ 52df828598SMugunthan V N NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \ 53df828598SMugunthan V N NETIF_MSG_RX_STATUS) 54df828598SMugunthan V N 55df828598SMugunthan V N #define cpsw_info(priv, type, format, ...) \ 56df828598SMugunthan V N do { \ 57df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 58df828598SMugunthan V N dev_info(priv->dev, format, ## __VA_ARGS__); \ 59df828598SMugunthan V N } while (0) 60df828598SMugunthan V N 61df828598SMugunthan V N #define cpsw_err(priv, type, format, ...) \ 62df828598SMugunthan V N do { \ 63df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 64df828598SMugunthan V N dev_err(priv->dev, format, ## __VA_ARGS__); \ 65df828598SMugunthan V N } while (0) 66df828598SMugunthan V N 67df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...) \ 68df828598SMugunthan V N do { \ 69df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 70df828598SMugunthan V N dev_dbg(priv->dev, format, ## __VA_ARGS__); \ 71df828598SMugunthan V N } while (0) 72df828598SMugunthan V N 73df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...) \ 74df828598SMugunthan V N do { \ 75df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 76df828598SMugunthan V N dev_notice(priv->dev, format, ## __VA_ARGS__); \ 77df828598SMugunthan V N } while (0) 78df828598SMugunthan V N 795c50a856SMugunthan V N #define ALE_ALL_PORTS 0x7 805c50a856SMugunthan V N 81df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7) 82df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg) (reg & 0xff) 83df828598SMugunthan V N #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f) 84df828598SMugunthan V N 85e90cfac6SRichard Cochran #define CPSW_VERSION_1 0x19010a 86e90cfac6SRichard Cochran #define CPSW_VERSION_2 0x19010c 87c193f365SMugunthan V N #define CPSW_VERSION_3 0x19010f 88926489beSMugunthan V N #define CPSW_VERSION_4 0x190112 89549985eeSRichard Cochran 90549985eeSRichard Cochran #define HOST_PORT_NUM 0 91549985eeSRichard Cochran #define SLIVER_SIZE 0x40 92549985eeSRichard Cochran 93549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET 0x028 94549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET 0x050 95549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE 0x040 96549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET 0x100 97549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET 0x200 98d9718546SMugunthan V N #define CPSW1_HW_STATS 0x400 99549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET 0x500 100549985eeSRichard Cochran #define CPSW1_ALE_OFFSET 0x600 101549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET 0x700 102549985eeSRichard Cochran 103549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET 0x108 104549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET 0x200 105549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE 0x100 106549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET 0x800 107d9718546SMugunthan V N #define CPSW2_HW_STATS 0x900 108549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET 0xa00 109549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET 0xc00 110549985eeSRichard Cochran #define CPSW2_ALE_OFFSET 0xd00 111549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET 0xd80 112549985eeSRichard Cochran #define CPSW2_BD_OFFSET 0x2000 113549985eeSRichard Cochran 114df828598SMugunthan V N #define CPDMA_RXTHRESH 0x0c0 115df828598SMugunthan V N #define CPDMA_RXFREE 0x0e0 116df828598SMugunthan V N #define CPDMA_TXHDP 0x00 117df828598SMugunthan V N #define CPDMA_RXHDP 0x20 118df828598SMugunthan V N #define CPDMA_TXCP 0x40 119df828598SMugunthan V N #define CPDMA_RXCP 0x60 120df828598SMugunthan V N 121df828598SMugunthan V N #define CPSW_POLL_WEIGHT 64 122df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE 60 123df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4) 124df828598SMugunthan V N 125df828598SMugunthan V N #define RX_PRIORITY_MAPPING 0x76543210 126df828598SMugunthan V N #define TX_PRIORITY_MAPPING 0x33221100 127e05107e6SIvan Khoronzhuk #define CPDMA_TX_PRIORITY_MAP 0x01234567 128df828598SMugunthan V N 1293b72c2feSMugunthan V N #define CPSW_VLAN_AWARE BIT(1) 1303b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE 1 1313b72c2feSMugunthan V N 13235717d8dSJohn Ogness #define CPSW_FIFO_NORMAL_MODE (0 << 16) 13335717d8dSJohn Ogness #define CPSW_FIFO_DUAL_MAC_MODE (1 << 16) 13435717d8dSJohn Ogness #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16) 135d9ba8f9eSMugunthan V N 136ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN (0x3f << 16) 137ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK (0x7FF << 0) 138ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT 63 139ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT 2 140ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT) 141ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1) 142ff5b8ef2SMugunthan V N 143606f3993SIvan Khoronzhuk #define cpsw_slave_index(cpsw, priv) \ 144606f3993SIvan Khoronzhuk ((cpsw->data.dual_emac) ? priv->emac_port : \ 145606f3993SIvan Khoronzhuk cpsw->data.active_slave) 146e38b5a3dSIvan Khoronzhuk #define IRQ_NUM 2 147e05107e6SIvan Khoronzhuk #define CPSW_MAX_QUEUES 8 14890225bf0SGrygorii Strashko #define CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT 256 149d3bb9c58SMugunthan V N 150df828598SMugunthan V N static int debug_level; 151df828598SMugunthan V N module_param(debug_level, int, 0); 152df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)"); 153df828598SMugunthan V N 154df828598SMugunthan V N static int ale_ageout = 10; 155df828598SMugunthan V N module_param(ale_ageout, int, 0); 156df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)"); 157df828598SMugunthan V N 158df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE; 159df828598SMugunthan V N module_param(rx_packet_max, int, 0); 160df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)"); 161df828598SMugunthan V N 16290225bf0SGrygorii Strashko static int descs_pool_size = CPSW_CPDMA_DESCS_POOL_SIZE_DEFAULT; 16390225bf0SGrygorii Strashko module_param(descs_pool_size, int, 0444); 16490225bf0SGrygorii Strashko MODULE_PARM_DESC(descs_pool_size, "Number of CPDMA CPPI descriptors in pool"); 16590225bf0SGrygorii Strashko 166996a5c27SRichard Cochran struct cpsw_wr_regs { 167df828598SMugunthan V N u32 id_ver; 168df828598SMugunthan V N u32 soft_reset; 169df828598SMugunthan V N u32 control; 170df828598SMugunthan V N u32 int_control; 171df828598SMugunthan V N u32 rx_thresh_en; 172df828598SMugunthan V N u32 rx_en; 173df828598SMugunthan V N u32 tx_en; 174df828598SMugunthan V N u32 misc_en; 175ff5b8ef2SMugunthan V N u32 mem_allign1[8]; 176ff5b8ef2SMugunthan V N u32 rx_thresh_stat; 177ff5b8ef2SMugunthan V N u32 rx_stat; 178ff5b8ef2SMugunthan V N u32 tx_stat; 179ff5b8ef2SMugunthan V N u32 misc_stat; 180ff5b8ef2SMugunthan V N u32 mem_allign2[8]; 181ff5b8ef2SMugunthan V N u32 rx_imax; 182ff5b8ef2SMugunthan V N u32 tx_imax; 183ff5b8ef2SMugunthan V N 184df828598SMugunthan V N }; 185df828598SMugunthan V N 186996a5c27SRichard Cochran struct cpsw_ss_regs { 187df828598SMugunthan V N u32 id_ver; 188df828598SMugunthan V N u32 control; 189df828598SMugunthan V N u32 soft_reset; 190df828598SMugunthan V N u32 stat_port_en; 191df828598SMugunthan V N u32 ptype; 192bd357af2SRichard Cochran u32 soft_idle; 193bd357af2SRichard Cochran u32 thru_rate; 194bd357af2SRichard Cochran u32 gap_thresh; 195bd357af2SRichard Cochran u32 tx_start_wds; 196bd357af2SRichard Cochran u32 flow_control; 197bd357af2SRichard Cochran u32 vlan_ltype; 198bd357af2SRichard Cochran u32 ts_ltype; 199bd357af2SRichard Cochran u32 dlr_ltype; 200df828598SMugunthan V N }; 201df828598SMugunthan V N 2029750a3adSRichard Cochran /* CPSW_PORT_V1 */ 2039750a3adSRichard Cochran #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */ 2049750a3adSRichard Cochran #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */ 2059750a3adSRichard Cochran #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */ 2069750a3adSRichard Cochran #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */ 2079750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */ 2089750a3adSRichard Cochran #define CPSW1_TS_CTL 0x14 /* Time Sync Control */ 2099750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */ 2109750a3adSRichard Cochran #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */ 2119750a3adSRichard Cochran 2129750a3adSRichard Cochran /* CPSW_PORT_V2 */ 2139750a3adSRichard Cochran #define CPSW2_CONTROL 0x00 /* Control Register */ 2149750a3adSRichard Cochran #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */ 2159750a3adSRichard Cochran #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */ 2169750a3adSRichard Cochran #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */ 2179750a3adSRichard Cochran #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */ 2189750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */ 2199750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */ 2209750a3adSRichard Cochran 2219750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */ 2229750a3adSRichard Cochran #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */ 2239750a3adSRichard Cochran #define SA_HI 0x24 /* CPGMAC_SL Source Address High */ 2249750a3adSRichard Cochran #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */ 2259750a3adSRichard Cochran 2269750a3adSRichard Cochran /* CPSW_PORT_V2 only */ 2279750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */ 2289750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */ 2299750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */ 2309750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */ 2319750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */ 2329750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */ 2339750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */ 2349750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */ 2359750a3adSRichard Cochran 2369750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */ 2379750a3adSRichard Cochran #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */ 2389750a3adSRichard Cochran #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */ 2399750a3adSRichard Cochran #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */ 2409750a3adSRichard Cochran #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */ 2419750a3adSRichard Cochran #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */ 2429750a3adSRichard Cochran #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */ 2439750a3adSRichard Cochran #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */ 2449750a3adSRichard Cochran #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */ 2459750a3adSRichard Cochran #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */ 2469750a3adSRichard Cochran #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */ 24709c55372SGeorge Cherian #define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */ 24809c55372SGeorge Cherian #define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */ 2499750a3adSRichard Cochran #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */ 2509750a3adSRichard Cochran #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */ 2519750a3adSRichard Cochran #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */ 2529750a3adSRichard Cochran #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */ 2539750a3adSRichard Cochran #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */ 2549750a3adSRichard Cochran 25509c55372SGeorge Cherian #define CTRL_V2_TS_BITS \ 25609c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 25709c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN) 2589750a3adSRichard Cochran 25909c55372SGeorge Cherian #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN) 26009c55372SGeorge Cherian #define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN) 26109c55372SGeorge Cherian #define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN) 26209c55372SGeorge Cherian 26309c55372SGeorge Cherian 26409c55372SGeorge Cherian #define CTRL_V3_TS_BITS \ 26509c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 26609c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\ 26709c55372SGeorge Cherian TS_LTYPE1_EN) 26809c55372SGeorge Cherian 26909c55372SGeorge Cherian #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN) 27009c55372SGeorge Cherian #define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN) 27109c55372SGeorge Cherian #define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN) 2729750a3adSRichard Cochran 2739750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */ 2749750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */ 2759750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK (0x3f) 2769750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */ 2779750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK (0xffff) 2789750a3adSRichard Cochran 2799750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */ 2809750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3)) 281df828598SMugunthan V N 2822e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */ 2832e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN BIT(0) 2842e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN BIT(4) 2852e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS 16 2862e5b38abSRichard Cochran 2872e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */ 2882e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT 16 2892e5b38abSRichard Cochran 29048f5bcccSGrygorii Strashko #define CPSW_MAX_BLKS_TX 15 29148f5bcccSGrygorii Strashko #define CPSW_MAX_BLKS_TX_SHIFT 4 29248f5bcccSGrygorii Strashko #define CPSW_MAX_BLKS_RX 5 29348f5bcccSGrygorii Strashko 294df828598SMugunthan V N struct cpsw_host_regs { 295df828598SMugunthan V N u32 max_blks; 296df828598SMugunthan V N u32 blk_cnt; 297d9ba8f9eSMugunthan V N u32 tx_in_ctl; 298df828598SMugunthan V N u32 port_vlan; 299df828598SMugunthan V N u32 tx_pri_map; 300df828598SMugunthan V N u32 cpdma_tx_pri_map; 301df828598SMugunthan V N u32 cpdma_rx_chan_map; 302df828598SMugunthan V N }; 303df828598SMugunthan V N 304df828598SMugunthan V N struct cpsw_sliver_regs { 305df828598SMugunthan V N u32 id_ver; 306df828598SMugunthan V N u32 mac_control; 307df828598SMugunthan V N u32 mac_status; 308df828598SMugunthan V N u32 soft_reset; 309df828598SMugunthan V N u32 rx_maxlen; 310df828598SMugunthan V N u32 __reserved_0; 311df828598SMugunthan V N u32 rx_pause; 312df828598SMugunthan V N u32 tx_pause; 313df828598SMugunthan V N u32 __reserved_1; 314df828598SMugunthan V N u32 rx_pri_map; 315df828598SMugunthan V N }; 316df828598SMugunthan V N 317d9718546SMugunthan V N struct cpsw_hw_stats { 318d9718546SMugunthan V N u32 rxgoodframes; 319d9718546SMugunthan V N u32 rxbroadcastframes; 320d9718546SMugunthan V N u32 rxmulticastframes; 321d9718546SMugunthan V N u32 rxpauseframes; 322d9718546SMugunthan V N u32 rxcrcerrors; 323d9718546SMugunthan V N u32 rxaligncodeerrors; 324d9718546SMugunthan V N u32 rxoversizedframes; 325d9718546SMugunthan V N u32 rxjabberframes; 326d9718546SMugunthan V N u32 rxundersizedframes; 327d9718546SMugunthan V N u32 rxfragments; 328d9718546SMugunthan V N u32 __pad_0[2]; 329d9718546SMugunthan V N u32 rxoctets; 330d9718546SMugunthan V N u32 txgoodframes; 331d9718546SMugunthan V N u32 txbroadcastframes; 332d9718546SMugunthan V N u32 txmulticastframes; 333d9718546SMugunthan V N u32 txpauseframes; 334d9718546SMugunthan V N u32 txdeferredframes; 335d9718546SMugunthan V N u32 txcollisionframes; 336d9718546SMugunthan V N u32 txsinglecollframes; 337d9718546SMugunthan V N u32 txmultcollframes; 338d9718546SMugunthan V N u32 txexcessivecollisions; 339d9718546SMugunthan V N u32 txlatecollisions; 340d9718546SMugunthan V N u32 txunderrun; 341d9718546SMugunthan V N u32 txcarriersenseerrors; 342d9718546SMugunthan V N u32 txoctets; 343d9718546SMugunthan V N u32 octetframes64; 344d9718546SMugunthan V N u32 octetframes65t127; 345d9718546SMugunthan V N u32 octetframes128t255; 346d9718546SMugunthan V N u32 octetframes256t511; 347d9718546SMugunthan V N u32 octetframes512t1023; 348d9718546SMugunthan V N u32 octetframes1024tup; 349d9718546SMugunthan V N u32 netoctets; 350d9718546SMugunthan V N u32 rxsofoverruns; 351d9718546SMugunthan V N u32 rxmofoverruns; 352d9718546SMugunthan V N u32 rxdmaoverruns; 353d9718546SMugunthan V N }; 354d9718546SMugunthan V N 355df828598SMugunthan V N struct cpsw_slave { 3569750a3adSRichard Cochran void __iomem *regs; 357df828598SMugunthan V N struct cpsw_sliver_regs __iomem *sliver; 358df828598SMugunthan V N int slave_num; 359df828598SMugunthan V N u32 mac_control; 360df828598SMugunthan V N struct cpsw_slave_data *data; 361df828598SMugunthan V N struct phy_device *phy; 362d9ba8f9eSMugunthan V N struct net_device *ndev; 363d9ba8f9eSMugunthan V N u32 port_vlan; 364df828598SMugunthan V N }; 365df828598SMugunthan V N 3669750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset) 3679750a3adSRichard Cochran { 3689750a3adSRichard Cochran return __raw_readl(slave->regs + offset); 3699750a3adSRichard Cochran } 3709750a3adSRichard Cochran 3719750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset) 3729750a3adSRichard Cochran { 3739750a3adSRichard Cochran __raw_writel(val, slave->regs + offset); 3749750a3adSRichard Cochran } 3759750a3adSRichard Cochran 3768feb0a19SIvan Khoronzhuk struct cpsw_vector { 3778feb0a19SIvan Khoronzhuk struct cpdma_chan *ch; 3788feb0a19SIvan Khoronzhuk int budget; 3798feb0a19SIvan Khoronzhuk }; 3808feb0a19SIvan Khoronzhuk 381649a1688SIvan Khoronzhuk struct cpsw_common { 38256e31bd8SIvan Khoronzhuk struct device *dev; 383606f3993SIvan Khoronzhuk struct cpsw_platform_data data; 384dbc4ec52SIvan Khoronzhuk struct napi_struct napi_rx; 385dbc4ec52SIvan Khoronzhuk struct napi_struct napi_tx; 3865d8d0d4dSIvan Khoronzhuk struct cpsw_ss_regs __iomem *regs; 3875d8d0d4dSIvan Khoronzhuk struct cpsw_wr_regs __iomem *wr_regs; 3885d8d0d4dSIvan Khoronzhuk u8 __iomem *hw_stats; 3895d8d0d4dSIvan Khoronzhuk struct cpsw_host_regs __iomem *host_port_regs; 3902a05a622SIvan Khoronzhuk u32 version; 3912a05a622SIvan Khoronzhuk u32 coal_intvl; 3922a05a622SIvan Khoronzhuk u32 bus_freq_mhz; 3932a05a622SIvan Khoronzhuk int rx_packet_max; 394606f3993SIvan Khoronzhuk struct cpsw_slave *slaves; 3952c836bd9SIvan Khoronzhuk struct cpdma_ctlr *dma; 3968feb0a19SIvan Khoronzhuk struct cpsw_vector txv[CPSW_MAX_QUEUES]; 3978feb0a19SIvan Khoronzhuk struct cpsw_vector rxv[CPSW_MAX_QUEUES]; 3982a05a622SIvan Khoronzhuk struct cpsw_ale *ale; 399e38b5a3dSIvan Khoronzhuk bool quirk_irq; 400e38b5a3dSIvan Khoronzhuk bool rx_irq_disabled; 401e38b5a3dSIvan Khoronzhuk bool tx_irq_disabled; 402e38b5a3dSIvan Khoronzhuk u32 irqs_table[IRQ_NUM]; 4032a05a622SIvan Khoronzhuk struct cpts *cpts; 404e05107e6SIvan Khoronzhuk int rx_ch_num, tx_ch_num; 4050be01b8eSIvan Khoronzhuk int speed; 406d5bc1613SIvan Khoronzhuk int usage_count; 407649a1688SIvan Khoronzhuk }; 408649a1688SIvan Khoronzhuk 409649a1688SIvan Khoronzhuk struct cpsw_priv { 410df828598SMugunthan V N struct net_device *ndev; 411df828598SMugunthan V N struct device *dev; 412df828598SMugunthan V N u32 msg_enable; 413df828598SMugunthan V N u8 mac_addr[ETH_ALEN]; 4141923d6e4SMugunthan V N bool rx_pause; 4151923d6e4SMugunthan V N bool tx_pause; 416d9ba8f9eSMugunthan V N u32 emac_port; 417649a1688SIvan Khoronzhuk struct cpsw_common *cpsw; 418df828598SMugunthan V N }; 419df828598SMugunthan V N 420d9718546SMugunthan V N struct cpsw_stats { 421d9718546SMugunthan V N char stat_string[ETH_GSTRING_LEN]; 422d9718546SMugunthan V N int type; 423d9718546SMugunthan V N int sizeof_stat; 424d9718546SMugunthan V N int stat_offset; 425d9718546SMugunthan V N }; 426d9718546SMugunthan V N 427d9718546SMugunthan V N enum { 428d9718546SMugunthan V N CPSW_STATS, 429d9718546SMugunthan V N CPDMA_RX_STATS, 430d9718546SMugunthan V N CPDMA_TX_STATS, 431d9718546SMugunthan V N }; 432d9718546SMugunthan V N 433d9718546SMugunthan V N #define CPSW_STAT(m) CPSW_STATS, \ 434d9718546SMugunthan V N sizeof(((struct cpsw_hw_stats *)0)->m), \ 435d9718546SMugunthan V N offsetof(struct cpsw_hw_stats, m) 436d9718546SMugunthan V N #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \ 437d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 438d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 439d9718546SMugunthan V N #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \ 440d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 441d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 442d9718546SMugunthan V N 443d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = { 444d9718546SMugunthan V N { "Good Rx Frames", CPSW_STAT(rxgoodframes) }, 445d9718546SMugunthan V N { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) }, 446d9718546SMugunthan V N { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) }, 447d9718546SMugunthan V N { "Pause Rx Frames", CPSW_STAT(rxpauseframes) }, 448d9718546SMugunthan V N { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) }, 449d9718546SMugunthan V N { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) }, 450d9718546SMugunthan V N { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) }, 451d9718546SMugunthan V N { "Rx Jabbers", CPSW_STAT(rxjabberframes) }, 452d9718546SMugunthan V N { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) }, 453d9718546SMugunthan V N { "Rx Fragments", CPSW_STAT(rxfragments) }, 454d9718546SMugunthan V N { "Rx Octets", CPSW_STAT(rxoctets) }, 455d9718546SMugunthan V N { "Good Tx Frames", CPSW_STAT(txgoodframes) }, 456d9718546SMugunthan V N { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) }, 457d9718546SMugunthan V N { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) }, 458d9718546SMugunthan V N { "Pause Tx Frames", CPSW_STAT(txpauseframes) }, 459d9718546SMugunthan V N { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) }, 460d9718546SMugunthan V N { "Collisions", CPSW_STAT(txcollisionframes) }, 461d9718546SMugunthan V N { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) }, 462d9718546SMugunthan V N { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) }, 463d9718546SMugunthan V N { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) }, 464d9718546SMugunthan V N { "Late Collisions", CPSW_STAT(txlatecollisions) }, 465d9718546SMugunthan V N { "Tx Underrun", CPSW_STAT(txunderrun) }, 466d9718546SMugunthan V N { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) }, 467d9718546SMugunthan V N { "Tx Octets", CPSW_STAT(txoctets) }, 468d9718546SMugunthan V N { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) }, 469d9718546SMugunthan V N { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) }, 470d9718546SMugunthan V N { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) }, 471d9718546SMugunthan V N { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) }, 472d9718546SMugunthan V N { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) }, 473d9718546SMugunthan V N { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) }, 474d9718546SMugunthan V N { "Net Octets", CPSW_STAT(netoctets) }, 475d9718546SMugunthan V N { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) }, 476d9718546SMugunthan V N { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) }, 477d9718546SMugunthan V N { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) }, 478d9718546SMugunthan V N }; 479d9718546SMugunthan V N 480e05107e6SIvan Khoronzhuk static const struct cpsw_stats cpsw_gstrings_ch_stats[] = { 481e05107e6SIvan Khoronzhuk { "head_enqueue", CPDMA_RX_STAT(head_enqueue) }, 482e05107e6SIvan Khoronzhuk { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) }, 483e05107e6SIvan Khoronzhuk { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) }, 484e05107e6SIvan Khoronzhuk { "misqueued", CPDMA_RX_STAT(misqueued) }, 485e05107e6SIvan Khoronzhuk { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) }, 486e05107e6SIvan Khoronzhuk { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) }, 487e05107e6SIvan Khoronzhuk { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) }, 488e05107e6SIvan Khoronzhuk { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) }, 489e05107e6SIvan Khoronzhuk { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) }, 490e05107e6SIvan Khoronzhuk { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) }, 491e05107e6SIvan Khoronzhuk { "good_dequeue", CPDMA_RX_STAT(good_dequeue) }, 492e05107e6SIvan Khoronzhuk { "requeue", CPDMA_RX_STAT(requeue) }, 493e05107e6SIvan Khoronzhuk { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) }, 494e05107e6SIvan Khoronzhuk }; 495e05107e6SIvan Khoronzhuk 496e05107e6SIvan Khoronzhuk #define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats) 497e05107e6SIvan Khoronzhuk #define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats) 498d9718546SMugunthan V N 499649a1688SIvan Khoronzhuk #define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw) 500dbc4ec52SIvan Khoronzhuk #define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi) 501df828598SMugunthan V N #define for_each_slave(priv, func, arg...) \ 502df828598SMugunthan V N do { \ 5036e6ceaedSSebastian Siewior struct cpsw_slave *slave; \ 504606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = (priv)->cpsw; \ 5056e6ceaedSSebastian Siewior int n; \ 506606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) \ 507606f3993SIvan Khoronzhuk (func)((cpsw)->slaves + priv->emac_port, ##arg);\ 508d9ba8f9eSMugunthan V N else \ 509606f3993SIvan Khoronzhuk for (n = cpsw->data.slaves, \ 510606f3993SIvan Khoronzhuk slave = cpsw->slaves; \ 5116e6ceaedSSebastian Siewior n; n--) \ 5126e6ceaedSSebastian Siewior (func)(slave++, ##arg); \ 513df828598SMugunthan V N } while (0) 514d9ba8f9eSMugunthan V N 5152a05a622SIvan Khoronzhuk #define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \ 516d9ba8f9eSMugunthan V N do { \ 517606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) \ 518d9ba8f9eSMugunthan V N break; \ 519d9ba8f9eSMugunthan V N if (CPDMA_RX_SOURCE_PORT(status) == 1) { \ 520606f3993SIvan Khoronzhuk ndev = cpsw->slaves[0].ndev; \ 521d9ba8f9eSMugunthan V N skb->dev = ndev; \ 522d9ba8f9eSMugunthan V N } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \ 523606f3993SIvan Khoronzhuk ndev = cpsw->slaves[1].ndev; \ 524d9ba8f9eSMugunthan V N skb->dev = ndev; \ 525d9ba8f9eSMugunthan V N } \ 526d9ba8f9eSMugunthan V N } while (0) 527606f3993SIvan Khoronzhuk #define cpsw_add_mcast(cpsw, priv, addr) \ 528d9ba8f9eSMugunthan V N do { \ 529606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { \ 530606f3993SIvan Khoronzhuk struct cpsw_slave *slave = cpsw->slaves + \ 531d9ba8f9eSMugunthan V N priv->emac_port; \ 5326f1f5836SIvan Khoronzhuk int slave_port = cpsw_get_slave_port( \ 533d9ba8f9eSMugunthan V N slave->slave_num); \ 5342a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, addr, \ 53571a2cbb7SGrygorii Strashko 1 << slave_port | ALE_PORT_HOST, \ 536d9ba8f9eSMugunthan V N ALE_VLAN, slave->port_vlan, 0); \ 537d9ba8f9eSMugunthan V N } else { \ 5382a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, addr, \ 53961f1cef9SGrygorii Strashko ALE_ALL_PORTS, \ 540d9ba8f9eSMugunthan V N 0, 0, 0); \ 541d9ba8f9eSMugunthan V N } \ 542d9ba8f9eSMugunthan V N } while (0) 543d9ba8f9eSMugunthan V N 5446f1f5836SIvan Khoronzhuk static inline int cpsw_get_slave_port(u32 slave_num) 545d9ba8f9eSMugunthan V N { 546d9ba8f9eSMugunthan V N return slave_num + 1; 547d9ba8f9eSMugunthan V N } 548df828598SMugunthan V N 5490cd8f9ccSMugunthan V N static void cpsw_set_promiscious(struct net_device *ndev, bool enable) 5500cd8f9ccSMugunthan V N { 5512a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 5522a05a622SIvan Khoronzhuk struct cpsw_ale *ale = cpsw->ale; 5530cd8f9ccSMugunthan V N int i; 5540cd8f9ccSMugunthan V N 555606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 5560cd8f9ccSMugunthan V N bool flag = false; 5570cd8f9ccSMugunthan V N 5580cd8f9ccSMugunthan V N /* Enabling promiscuous mode for one interface will be 5590cd8f9ccSMugunthan V N * common for both the interface as the interface shares 5600cd8f9ccSMugunthan V N * the same hardware resource. 5610cd8f9ccSMugunthan V N */ 562606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) 563606f3993SIvan Khoronzhuk if (cpsw->slaves[i].ndev->flags & IFF_PROMISC) 5640cd8f9ccSMugunthan V N flag = true; 5650cd8f9ccSMugunthan V N 5660cd8f9ccSMugunthan V N if (!enable && flag) { 5670cd8f9ccSMugunthan V N enable = true; 5680cd8f9ccSMugunthan V N dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n"); 5690cd8f9ccSMugunthan V N } 5700cd8f9ccSMugunthan V N 5710cd8f9ccSMugunthan V N if (enable) { 5720cd8f9ccSMugunthan V N /* Enable Bypass */ 5730cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1); 5740cd8f9ccSMugunthan V N 5750cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 5760cd8f9ccSMugunthan V N } else { 5770cd8f9ccSMugunthan V N /* Disable Bypass */ 5780cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0); 5790cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 5800cd8f9ccSMugunthan V N } 5810cd8f9ccSMugunthan V N } else { 5820cd8f9ccSMugunthan V N if (enable) { 5830cd8f9ccSMugunthan V N unsigned long timeout = jiffies + HZ; 5840cd8f9ccSMugunthan V N 5856f979eb3SLennart Sorensen /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */ 586606f3993SIvan Khoronzhuk for (i = 0; i <= cpsw->data.slaves; i++) { 5870cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5880cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 1); 5890cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5900cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 1); 5910cd8f9ccSMugunthan V N } 5920cd8f9ccSMugunthan V N 5930cd8f9ccSMugunthan V N /* Clear All Untouched entries */ 5940cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 5950cd8f9ccSMugunthan V N do { 5960cd8f9ccSMugunthan V N cpu_relax(); 5970cd8f9ccSMugunthan V N if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT)) 5980cd8f9ccSMugunthan V N break; 5990cd8f9ccSMugunthan V N } while (time_after(timeout, jiffies)); 6000cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 6010cd8f9ccSMugunthan V N 6020cd8f9ccSMugunthan V N /* Clear all mcast from ALE */ 60361f1cef9SGrygorii Strashko cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1); 6040cd8f9ccSMugunthan V N 6050cd8f9ccSMugunthan V N /* Flood All Unicast Packets to Host port */ 6060cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1); 6070cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 6080cd8f9ccSMugunthan V N } else { 6096f979eb3SLennart Sorensen /* Don't Flood All Unicast Packets to Host port */ 6100cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0); 6110cd8f9ccSMugunthan V N 6126f979eb3SLennart Sorensen /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */ 613606f3993SIvan Khoronzhuk for (i = 0; i <= cpsw->data.slaves; i++) { 6140cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6150cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 0); 6160cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6170cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 0); 6180cd8f9ccSMugunthan V N } 6190cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 6200cd8f9ccSMugunthan V N } 6210cd8f9ccSMugunthan V N } 6220cd8f9ccSMugunthan V N } 6230cd8f9ccSMugunthan V N 6245c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev) 6255c50a856SMugunthan V N { 6265c50a856SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 627606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 62825906052SMugunthan V N int vid; 62925906052SMugunthan V N 630606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 631606f3993SIvan Khoronzhuk vid = cpsw->slaves[priv->emac_port].port_vlan; 63225906052SMugunthan V N else 633606f3993SIvan Khoronzhuk vid = cpsw->data.default_vlan; 6345c50a856SMugunthan V N 6355c50a856SMugunthan V N if (ndev->flags & IFF_PROMISC) { 6365c50a856SMugunthan V N /* Enable promiscuous mode */ 6370cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, true); 6382a05a622SIvan Khoronzhuk cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI); 6395c50a856SMugunthan V N return; 6400cd8f9ccSMugunthan V N } else { 6410cd8f9ccSMugunthan V N /* Disable promiscuous mode */ 6420cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, false); 6435c50a856SMugunthan V N } 6445c50a856SMugunthan V N 6451e5c4bc4SLennart Sorensen /* Restore allmulti on vlans if necessary */ 6462a05a622SIvan Khoronzhuk cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI); 6471e5c4bc4SLennart Sorensen 6485c50a856SMugunthan V N /* Clear all mcast from ALE */ 6492a05a622SIvan Khoronzhuk cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid); 6505c50a856SMugunthan V N 6515c50a856SMugunthan V N if (!netdev_mc_empty(ndev)) { 6525c50a856SMugunthan V N struct netdev_hw_addr *ha; 6535c50a856SMugunthan V N 6545c50a856SMugunthan V N /* program multicast address list into ALE register */ 6555c50a856SMugunthan V N netdev_for_each_mc_addr(ha, ndev) { 656606f3993SIvan Khoronzhuk cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr); 6575c50a856SMugunthan V N } 6585c50a856SMugunthan V N } 6595c50a856SMugunthan V N } 6605c50a856SMugunthan V N 6612c836bd9SIvan Khoronzhuk static void cpsw_intr_enable(struct cpsw_common *cpsw) 662df828598SMugunthan V N { 6635d8d0d4dSIvan Khoronzhuk __raw_writel(0xFF, &cpsw->wr_regs->tx_en); 6645d8d0d4dSIvan Khoronzhuk __raw_writel(0xFF, &cpsw->wr_regs->rx_en); 665df828598SMugunthan V N 6662c836bd9SIvan Khoronzhuk cpdma_ctlr_int_ctrl(cpsw->dma, true); 667df828598SMugunthan V N return; 668df828598SMugunthan V N } 669df828598SMugunthan V N 6702c836bd9SIvan Khoronzhuk static void cpsw_intr_disable(struct cpsw_common *cpsw) 671df828598SMugunthan V N { 6725d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->wr_regs->tx_en); 6735d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->wr_regs->rx_en); 674df828598SMugunthan V N 6752c836bd9SIvan Khoronzhuk cpdma_ctlr_int_ctrl(cpsw->dma, false); 676df828598SMugunthan V N return; 677df828598SMugunthan V N } 678df828598SMugunthan V N 6791a3b5056SOlof Johansson static void cpsw_tx_handler(void *token, int len, int status) 680df828598SMugunthan V N { 681e05107e6SIvan Khoronzhuk struct netdev_queue *txq; 682df828598SMugunthan V N struct sk_buff *skb = token; 683df828598SMugunthan V N struct net_device *ndev = skb->dev; 6842a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 685df828598SMugunthan V N 686fae50823SMugunthan V N /* Check whether the queue is stopped due to stalled tx dma, if the 687fae50823SMugunthan V N * queue is stopped then start the queue as we have free desc for tx 688fae50823SMugunthan V N */ 689e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb)); 690e05107e6SIvan Khoronzhuk if (unlikely(netif_tx_queue_stopped(txq))) 691e05107e6SIvan Khoronzhuk netif_tx_wake_queue(txq); 692e05107e6SIvan Khoronzhuk 6932a05a622SIvan Khoronzhuk cpts_tx_timestamp(cpsw->cpts, skb); 6948dc43ddcSTobias Klauser ndev->stats.tx_packets++; 6958dc43ddcSTobias Klauser ndev->stats.tx_bytes += len; 696df828598SMugunthan V N dev_kfree_skb_any(skb); 697df828598SMugunthan V N } 698df828598SMugunthan V N 6991a3b5056SOlof Johansson static void cpsw_rx_handler(void *token, int len, int status) 700df828598SMugunthan V N { 701e05107e6SIvan Khoronzhuk struct cpdma_chan *ch; 702df828598SMugunthan V N struct sk_buff *skb = token; 703b4727e69SSebastian Siewior struct sk_buff *new_skb; 704df828598SMugunthan V N struct net_device *ndev = skb->dev; 705df828598SMugunthan V N int ret = 0; 7062a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 707df828598SMugunthan V N 7082a05a622SIvan Khoronzhuk cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb); 709d9ba8f9eSMugunthan V N 71016e5c57dSMugunthan V N if (unlikely(status < 0) || unlikely(!netif_running(ndev))) { 711a0e2c822SMugunthan V N /* In dual emac mode check for all interfaces */ 712d5bc1613SIvan Khoronzhuk if (cpsw->data.dual_emac && cpsw->usage_count && 713fe734d0aSIvan Khoronzhuk (status >= 0)) { 714a0e2c822SMugunthan V N /* The packet received is for the interface which 715a0e2c822SMugunthan V N * is already down and the other interface is up 716dbedd44eSJoe Perches * and running, instead of freeing which results 717a0e2c822SMugunthan V N * in reducing of the number of rx descriptor in 718a0e2c822SMugunthan V N * DMA engine, requeue skb back to cpdma. 719a0e2c822SMugunthan V N */ 720a0e2c822SMugunthan V N new_skb = skb; 721a0e2c822SMugunthan V N goto requeue; 722a0e2c822SMugunthan V N } 723a0e2c822SMugunthan V N 724b4727e69SSebastian Siewior /* the interface is going down, skbs are purged */ 725df828598SMugunthan V N dev_kfree_skb_any(skb); 726df828598SMugunthan V N return; 727df828598SMugunthan V N } 728b4727e69SSebastian Siewior 7292a05a622SIvan Khoronzhuk new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max); 730b4727e69SSebastian Siewior if (new_skb) { 731e05107e6SIvan Khoronzhuk skb_copy_queue_mapping(new_skb, skb); 732df828598SMugunthan V N skb_put(skb, len); 7332a05a622SIvan Khoronzhuk cpts_rx_timestamp(cpsw->cpts, skb); 734df828598SMugunthan V N skb->protocol = eth_type_trans(skb, ndev); 735df828598SMugunthan V N netif_receive_skb(skb); 7368dc43ddcSTobias Klauser ndev->stats.rx_bytes += len; 7378dc43ddcSTobias Klauser ndev->stats.rx_packets++; 738254a49d5SGrygorii Strashko kmemleak_not_leak(new_skb); 739b4727e69SSebastian Siewior } else { 7408dc43ddcSTobias Klauser ndev->stats.rx_dropped++; 741b4727e69SSebastian Siewior new_skb = skb; 742df828598SMugunthan V N } 743df828598SMugunthan V N 744a0e2c822SMugunthan V N requeue: 745ce52c744SIvan Khoronzhuk if (netif_dormant(ndev)) { 746ce52c744SIvan Khoronzhuk dev_kfree_skb_any(new_skb); 747ce52c744SIvan Khoronzhuk return; 748ce52c744SIvan Khoronzhuk } 749ce52c744SIvan Khoronzhuk 7508feb0a19SIvan Khoronzhuk ch = cpsw->rxv[skb_get_queue_mapping(new_skb)].ch; 751e05107e6SIvan Khoronzhuk ret = cpdma_chan_submit(ch, new_skb, new_skb->data, 752b4727e69SSebastian Siewior skb_tailroom(new_skb), 0); 753b4727e69SSebastian Siewior if (WARN_ON(ret < 0)) 754b4727e69SSebastian Siewior dev_kfree_skb_any(new_skb); 755df828598SMugunthan V N } 756df828598SMugunthan V N 75732b78d85SIvan Khoronzhuk static void cpsw_split_res(struct net_device *ndev) 75848e0a83eSIvan Khoronzhuk { 75948e0a83eSIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 76032b78d85SIvan Khoronzhuk u32 consumed_rate = 0, bigest_rate = 0; 76148e0a83eSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 76248e0a83eSIvan Khoronzhuk struct cpsw_vector *txv = cpsw->txv; 76332b78d85SIvan Khoronzhuk int i, ch_weight, rlim_ch_num = 0; 76448e0a83eSIvan Khoronzhuk int budget, bigest_rate_ch = 0; 76548e0a83eSIvan Khoronzhuk u32 ch_rate, max_rate; 76648e0a83eSIvan Khoronzhuk int ch_budget = 0; 76748e0a83eSIvan Khoronzhuk 76848e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->tx_ch_num; i++) { 76948e0a83eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(txv[i].ch); 77048e0a83eSIvan Khoronzhuk if (!ch_rate) 77148e0a83eSIvan Khoronzhuk continue; 77248e0a83eSIvan Khoronzhuk 77348e0a83eSIvan Khoronzhuk rlim_ch_num++; 77448e0a83eSIvan Khoronzhuk consumed_rate += ch_rate; 77548e0a83eSIvan Khoronzhuk } 77648e0a83eSIvan Khoronzhuk 77748e0a83eSIvan Khoronzhuk if (cpsw->tx_ch_num == rlim_ch_num) { 77848e0a83eSIvan Khoronzhuk max_rate = consumed_rate; 77932b78d85SIvan Khoronzhuk } else if (!rlim_ch_num) { 78032b78d85SIvan Khoronzhuk ch_budget = CPSW_POLL_WEIGHT / cpsw->tx_ch_num; 78132b78d85SIvan Khoronzhuk bigest_rate = 0; 78232b78d85SIvan Khoronzhuk max_rate = consumed_rate; 78348e0a83eSIvan Khoronzhuk } else { 7840be01b8eSIvan Khoronzhuk max_rate = cpsw->speed * 1000; 7850be01b8eSIvan Khoronzhuk 7860be01b8eSIvan Khoronzhuk /* if max_rate is less then expected due to reduced link speed, 7870be01b8eSIvan Khoronzhuk * split proportionally according next potential max speed 7880be01b8eSIvan Khoronzhuk */ 7890be01b8eSIvan Khoronzhuk if (max_rate < consumed_rate) 7900be01b8eSIvan Khoronzhuk max_rate *= 10; 7910be01b8eSIvan Khoronzhuk 7920be01b8eSIvan Khoronzhuk if (max_rate < consumed_rate) 7930be01b8eSIvan Khoronzhuk max_rate *= 10; 79432b78d85SIvan Khoronzhuk 79548e0a83eSIvan Khoronzhuk ch_budget = (consumed_rate * CPSW_POLL_WEIGHT) / max_rate; 79648e0a83eSIvan Khoronzhuk ch_budget = (CPSW_POLL_WEIGHT - ch_budget) / 79748e0a83eSIvan Khoronzhuk (cpsw->tx_ch_num - rlim_ch_num); 79848e0a83eSIvan Khoronzhuk bigest_rate = (max_rate - consumed_rate) / 79948e0a83eSIvan Khoronzhuk (cpsw->tx_ch_num - rlim_ch_num); 80048e0a83eSIvan Khoronzhuk } 80148e0a83eSIvan Khoronzhuk 80232b78d85SIvan Khoronzhuk /* split tx weight/budget */ 80348e0a83eSIvan Khoronzhuk budget = CPSW_POLL_WEIGHT; 80448e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->tx_ch_num; i++) { 80548e0a83eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(txv[i].ch); 80648e0a83eSIvan Khoronzhuk if (ch_rate) { 80748e0a83eSIvan Khoronzhuk txv[i].budget = (ch_rate * CPSW_POLL_WEIGHT) / max_rate; 80848e0a83eSIvan Khoronzhuk if (!txv[i].budget) 80932b78d85SIvan Khoronzhuk txv[i].budget++; 81048e0a83eSIvan Khoronzhuk if (ch_rate > bigest_rate) { 81148e0a83eSIvan Khoronzhuk bigest_rate_ch = i; 81248e0a83eSIvan Khoronzhuk bigest_rate = ch_rate; 81348e0a83eSIvan Khoronzhuk } 81432b78d85SIvan Khoronzhuk 81532b78d85SIvan Khoronzhuk ch_weight = (ch_rate * 100) / max_rate; 81632b78d85SIvan Khoronzhuk if (!ch_weight) 81732b78d85SIvan Khoronzhuk ch_weight++; 81832b78d85SIvan Khoronzhuk cpdma_chan_set_weight(cpsw->txv[i].ch, ch_weight); 81948e0a83eSIvan Khoronzhuk } else { 82048e0a83eSIvan Khoronzhuk txv[i].budget = ch_budget; 82148e0a83eSIvan Khoronzhuk if (!bigest_rate_ch) 82248e0a83eSIvan Khoronzhuk bigest_rate_ch = i; 82332b78d85SIvan Khoronzhuk cpdma_chan_set_weight(cpsw->txv[i].ch, 0); 82448e0a83eSIvan Khoronzhuk } 82548e0a83eSIvan Khoronzhuk 82648e0a83eSIvan Khoronzhuk budget -= txv[i].budget; 82748e0a83eSIvan Khoronzhuk } 82848e0a83eSIvan Khoronzhuk 82948e0a83eSIvan Khoronzhuk if (budget) 83048e0a83eSIvan Khoronzhuk txv[bigest_rate_ch].budget += budget; 83148e0a83eSIvan Khoronzhuk 83248e0a83eSIvan Khoronzhuk /* split rx budget */ 83348e0a83eSIvan Khoronzhuk budget = CPSW_POLL_WEIGHT; 83448e0a83eSIvan Khoronzhuk ch_budget = budget / cpsw->rx_ch_num; 83548e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->rx_ch_num; i++) { 83648e0a83eSIvan Khoronzhuk cpsw->rxv[i].budget = ch_budget; 83748e0a83eSIvan Khoronzhuk budget -= ch_budget; 83848e0a83eSIvan Khoronzhuk } 83948e0a83eSIvan Khoronzhuk 84048e0a83eSIvan Khoronzhuk if (budget) 84148e0a83eSIvan Khoronzhuk cpsw->rxv[0].budget += budget; 84248e0a83eSIvan Khoronzhuk } 84348e0a83eSIvan Khoronzhuk 844c03abd84SFelipe Balbi static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id) 845df828598SMugunthan V N { 846dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = dev_id; 8477ce67a38SFelipe Balbi 8485d8d0d4dSIvan Khoronzhuk writel(0, &cpsw->wr_regs->tx_en); 8492c836bd9SIvan Khoronzhuk cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX); 850c03abd84SFelipe Balbi 851e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq) { 852e38b5a3dSIvan Khoronzhuk disable_irq_nosync(cpsw->irqs_table[1]); 853e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = true; 8547da11600SMugunthan V N } 8557da11600SMugunthan V N 856dbc4ec52SIvan Khoronzhuk napi_schedule(&cpsw->napi_tx); 857c03abd84SFelipe Balbi return IRQ_HANDLED; 858c03abd84SFelipe Balbi } 859c03abd84SFelipe Balbi 860c03abd84SFelipe Balbi static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id) 861c03abd84SFelipe Balbi { 862dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = dev_id; 863c03abd84SFelipe Balbi 8642c836bd9SIvan Khoronzhuk cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX); 8655d8d0d4dSIvan Khoronzhuk writel(0, &cpsw->wr_regs->rx_en); 866fd51cf19SSebastian Siewior 867e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq) { 868e38b5a3dSIvan Khoronzhuk disable_irq_nosync(cpsw->irqs_table[0]); 869e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = true; 8707da11600SMugunthan V N } 8717da11600SMugunthan V N 872dbc4ec52SIvan Khoronzhuk napi_schedule(&cpsw->napi_rx); 873df828598SMugunthan V N return IRQ_HANDLED; 874df828598SMugunthan V N } 875df828598SMugunthan V N 87632a7432cSMugunthan V N static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget) 877df828598SMugunthan V N { 878e05107e6SIvan Khoronzhuk u32 ch_map; 8798feb0a19SIvan Khoronzhuk int num_tx, cur_budget, ch; 880dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = napi_to_cpsw(napi_tx); 8818feb0a19SIvan Khoronzhuk struct cpsw_vector *txv; 88232a7432cSMugunthan V N 883e05107e6SIvan Khoronzhuk /* process every unprocessed channel */ 884e05107e6SIvan Khoronzhuk ch_map = cpdma_ctrl_txchs_state(cpsw->dma); 885342934a5SIvan Khoronzhuk for (ch = 0, num_tx = 0; ch_map; ch_map >>= 1, ch++) { 886e05107e6SIvan Khoronzhuk if (!(ch_map & 0x01)) 887e05107e6SIvan Khoronzhuk continue; 888e05107e6SIvan Khoronzhuk 8898feb0a19SIvan Khoronzhuk txv = &cpsw->txv[ch]; 8908feb0a19SIvan Khoronzhuk if (unlikely(txv->budget > budget - num_tx)) 8918feb0a19SIvan Khoronzhuk cur_budget = budget - num_tx; 8928feb0a19SIvan Khoronzhuk else 8938feb0a19SIvan Khoronzhuk cur_budget = txv->budget; 8948feb0a19SIvan Khoronzhuk 8958feb0a19SIvan Khoronzhuk num_tx += cpdma_chan_process(txv->ch, cur_budget); 896342934a5SIvan Khoronzhuk if (num_tx >= budget) 897342934a5SIvan Khoronzhuk break; 898e05107e6SIvan Khoronzhuk } 899e05107e6SIvan Khoronzhuk 90032a7432cSMugunthan V N if (num_tx < budget) { 90132a7432cSMugunthan V N napi_complete(napi_tx); 9025d8d0d4dSIvan Khoronzhuk writel(0xff, &cpsw->wr_regs->tx_en); 903e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq && cpsw->tx_irq_disabled) { 904e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = false; 905e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[1]); 9067da11600SMugunthan V N } 90732a7432cSMugunthan V N } 90832a7432cSMugunthan V N 90932a7432cSMugunthan V N return num_tx; 91032a7432cSMugunthan V N } 91132a7432cSMugunthan V N 91232a7432cSMugunthan V N static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget) 91332a7432cSMugunthan V N { 914e05107e6SIvan Khoronzhuk u32 ch_map; 9158feb0a19SIvan Khoronzhuk int num_rx, cur_budget, ch; 916dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = napi_to_cpsw(napi_rx); 9178feb0a19SIvan Khoronzhuk struct cpsw_vector *rxv; 918510a1e72SMugunthan V N 919e05107e6SIvan Khoronzhuk /* process every unprocessed channel */ 920e05107e6SIvan Khoronzhuk ch_map = cpdma_ctrl_rxchs_state(cpsw->dma); 921342934a5SIvan Khoronzhuk for (ch = 0, num_rx = 0; ch_map; ch_map >>= 1, ch++) { 922e05107e6SIvan Khoronzhuk if (!(ch_map & 0x01)) 923e05107e6SIvan Khoronzhuk continue; 924e05107e6SIvan Khoronzhuk 9258feb0a19SIvan Khoronzhuk rxv = &cpsw->rxv[ch]; 9268feb0a19SIvan Khoronzhuk if (unlikely(rxv->budget > budget - num_rx)) 9278feb0a19SIvan Khoronzhuk cur_budget = budget - num_rx; 9288feb0a19SIvan Khoronzhuk else 9298feb0a19SIvan Khoronzhuk cur_budget = rxv->budget; 9308feb0a19SIvan Khoronzhuk 9318feb0a19SIvan Khoronzhuk num_rx += cpdma_chan_process(rxv->ch, cur_budget); 932342934a5SIvan Khoronzhuk if (num_rx >= budget) 933342934a5SIvan Khoronzhuk break; 934e05107e6SIvan Khoronzhuk } 935e05107e6SIvan Khoronzhuk 936510a1e72SMugunthan V N if (num_rx < budget) { 9376ad20165SEric Dumazet napi_complete_done(napi_rx, num_rx); 9385d8d0d4dSIvan Khoronzhuk writel(0xff, &cpsw->wr_regs->rx_en); 939e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq && cpsw->rx_irq_disabled) { 940e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = false; 941e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[0]); 9427da11600SMugunthan V N } 943510a1e72SMugunthan V N } 944df828598SMugunthan V N 945df828598SMugunthan V N return num_rx; 946df828598SMugunthan V N } 947df828598SMugunthan V N 948df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg) 949df828598SMugunthan V N { 950df828598SMugunthan V N unsigned long timeout = jiffies + HZ; 951df828598SMugunthan V N 952df828598SMugunthan V N __raw_writel(1, reg); 953df828598SMugunthan V N do { 954df828598SMugunthan V N cpu_relax(); 955df828598SMugunthan V N } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies)); 956df828598SMugunthan V N 957df828598SMugunthan V N WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module); 958df828598SMugunthan V N } 959df828598SMugunthan V N 960df828598SMugunthan V N #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \ 961df828598SMugunthan V N ((mac)[2] << 16) | ((mac)[3] << 24)) 962df828598SMugunthan V N #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8)) 963df828598SMugunthan V N 964df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave, 965df828598SMugunthan V N struct cpsw_priv *priv) 966df828598SMugunthan V N { 9679750a3adSRichard Cochran slave_write(slave, mac_hi(priv->mac_addr), SA_HI); 9689750a3adSRichard Cochran slave_write(slave, mac_lo(priv->mac_addr), SA_LO); 969df828598SMugunthan V N } 970df828598SMugunthan V N 971df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave, 972df828598SMugunthan V N struct cpsw_priv *priv, bool *link) 973df828598SMugunthan V N { 974df828598SMugunthan V N struct phy_device *phy = slave->phy; 975df828598SMugunthan V N u32 mac_control = 0; 976df828598SMugunthan V N u32 slave_port; 977606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 978df828598SMugunthan V N 979df828598SMugunthan V N if (!phy) 980df828598SMugunthan V N return; 981df828598SMugunthan V N 9826f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 983df828598SMugunthan V N 984df828598SMugunthan V N if (phy->link) { 985606f3993SIvan Khoronzhuk mac_control = cpsw->data.mac_control; 986df828598SMugunthan V N 987df828598SMugunthan V N /* enable forwarding */ 9882a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 989df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 990df828598SMugunthan V N 991df828598SMugunthan V N if (phy->speed == 1000) 992df828598SMugunthan V N mac_control |= BIT(7); /* GIGABITEN */ 993df828598SMugunthan V N if (phy->duplex) 994df828598SMugunthan V N mac_control |= BIT(0); /* FULLDUPLEXEN */ 995342b7b74SDaniel Mack 996342b7b74SDaniel Mack /* set speed_in input in case RMII mode is used in 100Mbps */ 997342b7b74SDaniel Mack if (phy->speed == 100) 998342b7b74SDaniel Mack mac_control |= BIT(15); 999a81d8762SMugunthan V N else if (phy->speed == 10) 1000a81d8762SMugunthan V N mac_control |= BIT(18); /* In Band mode */ 1001342b7b74SDaniel Mack 10021923d6e4SMugunthan V N if (priv->rx_pause) 10031923d6e4SMugunthan V N mac_control |= BIT(3); 10041923d6e4SMugunthan V N 10051923d6e4SMugunthan V N if (priv->tx_pause) 10061923d6e4SMugunthan V N mac_control |= BIT(4); 10071923d6e4SMugunthan V N 1008df828598SMugunthan V N *link = true; 1009df828598SMugunthan V N } else { 1010df828598SMugunthan V N mac_control = 0; 1011df828598SMugunthan V N /* disable forwarding */ 10122a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 1013df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 1014df828598SMugunthan V N } 1015df828598SMugunthan V N 1016df828598SMugunthan V N if (mac_control != slave->mac_control) { 1017df828598SMugunthan V N phy_print_status(phy); 1018df828598SMugunthan V N __raw_writel(mac_control, &slave->sliver->mac_control); 1019df828598SMugunthan V N } 1020df828598SMugunthan V N 1021df828598SMugunthan V N slave->mac_control = mac_control; 1022df828598SMugunthan V N } 1023df828598SMugunthan V N 10240be01b8eSIvan Khoronzhuk static int cpsw_get_common_speed(struct cpsw_common *cpsw) 10250be01b8eSIvan Khoronzhuk { 10260be01b8eSIvan Khoronzhuk int i, speed; 10270be01b8eSIvan Khoronzhuk 10280be01b8eSIvan Khoronzhuk for (i = 0, speed = 0; i < cpsw->data.slaves; i++) 10290be01b8eSIvan Khoronzhuk if (cpsw->slaves[i].phy && cpsw->slaves[i].phy->link) 10300be01b8eSIvan Khoronzhuk speed += cpsw->slaves[i].phy->speed; 10310be01b8eSIvan Khoronzhuk 10320be01b8eSIvan Khoronzhuk return speed; 10330be01b8eSIvan Khoronzhuk } 10340be01b8eSIvan Khoronzhuk 10350be01b8eSIvan Khoronzhuk static int cpsw_need_resplit(struct cpsw_common *cpsw) 10360be01b8eSIvan Khoronzhuk { 10370be01b8eSIvan Khoronzhuk int i, rlim_ch_num; 10380be01b8eSIvan Khoronzhuk int speed, ch_rate; 10390be01b8eSIvan Khoronzhuk 10400be01b8eSIvan Khoronzhuk /* re-split resources only in case speed was changed */ 10410be01b8eSIvan Khoronzhuk speed = cpsw_get_common_speed(cpsw); 10420be01b8eSIvan Khoronzhuk if (speed == cpsw->speed || !speed) 10430be01b8eSIvan Khoronzhuk return 0; 10440be01b8eSIvan Khoronzhuk 10450be01b8eSIvan Khoronzhuk cpsw->speed = speed; 10460be01b8eSIvan Khoronzhuk 10470be01b8eSIvan Khoronzhuk for (i = 0, rlim_ch_num = 0; i < cpsw->tx_ch_num; i++) { 10480be01b8eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(cpsw->txv[i].ch); 10490be01b8eSIvan Khoronzhuk if (!ch_rate) 10500be01b8eSIvan Khoronzhuk break; 10510be01b8eSIvan Khoronzhuk 10520be01b8eSIvan Khoronzhuk rlim_ch_num++; 10530be01b8eSIvan Khoronzhuk } 10540be01b8eSIvan Khoronzhuk 10550be01b8eSIvan Khoronzhuk /* cases not dependent on speed */ 10560be01b8eSIvan Khoronzhuk if (!rlim_ch_num || rlim_ch_num == cpsw->tx_ch_num) 10570be01b8eSIvan Khoronzhuk return 0; 10580be01b8eSIvan Khoronzhuk 10590be01b8eSIvan Khoronzhuk return 1; 10600be01b8eSIvan Khoronzhuk } 10610be01b8eSIvan Khoronzhuk 1062df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev) 1063df828598SMugunthan V N { 1064df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 10650be01b8eSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1066df828598SMugunthan V N bool link = false; 1067df828598SMugunthan V N 1068df828598SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 1069df828598SMugunthan V N 1070df828598SMugunthan V N if (link) { 10710be01b8eSIvan Khoronzhuk if (cpsw_need_resplit(cpsw)) 10720be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 10730be01b8eSIvan Khoronzhuk 1074df828598SMugunthan V N netif_carrier_on(ndev); 1075df828598SMugunthan V N if (netif_running(ndev)) 1076e05107e6SIvan Khoronzhuk netif_tx_wake_all_queues(ndev); 1077df828598SMugunthan V N } else { 1078df828598SMugunthan V N netif_carrier_off(ndev); 1079e05107e6SIvan Khoronzhuk netif_tx_stop_all_queues(ndev); 1080df828598SMugunthan V N } 1081df828598SMugunthan V N } 1082df828598SMugunthan V N 1083ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev, 1084ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 1085ff5b8ef2SMugunthan V N { 10862a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1087ff5b8ef2SMugunthan V N 10882a05a622SIvan Khoronzhuk coal->rx_coalesce_usecs = cpsw->coal_intvl; 1089ff5b8ef2SMugunthan V N return 0; 1090ff5b8ef2SMugunthan V N } 1091ff5b8ef2SMugunthan V N 1092ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev, 1093ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 1094ff5b8ef2SMugunthan V N { 1095ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1096ff5b8ef2SMugunthan V N u32 int_ctrl; 1097ff5b8ef2SMugunthan V N u32 num_interrupts = 0; 1098ff5b8ef2SMugunthan V N u32 prescale = 0; 1099ff5b8ef2SMugunthan V N u32 addnl_dvdr = 1; 1100ff5b8ef2SMugunthan V N u32 coal_intvl = 0; 11015d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1102ff5b8ef2SMugunthan V N 1103ff5b8ef2SMugunthan V N coal_intvl = coal->rx_coalesce_usecs; 1104ff5b8ef2SMugunthan V N 11055d8d0d4dSIvan Khoronzhuk int_ctrl = readl(&cpsw->wr_regs->int_control); 11062a05a622SIvan Khoronzhuk prescale = cpsw->bus_freq_mhz * 4; 1107ff5b8ef2SMugunthan V N 1108a84bc2a9SMugunthan V N if (!coal->rx_coalesce_usecs) { 1109a84bc2a9SMugunthan V N int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN); 1110a84bc2a9SMugunthan V N goto update_return; 1111a84bc2a9SMugunthan V N } 1112a84bc2a9SMugunthan V N 1113ff5b8ef2SMugunthan V N if (coal_intvl < CPSW_CMINTMIN_INTVL) 1114ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMIN_INTVL; 1115ff5b8ef2SMugunthan V N 1116ff5b8ef2SMugunthan V N if (coal_intvl > CPSW_CMINTMAX_INTVL) { 1117ff5b8ef2SMugunthan V N /* Interrupt pacer works with 4us Pulse, we can 1118ff5b8ef2SMugunthan V N * throttle further by dilating the 4us pulse. 1119ff5b8ef2SMugunthan V N */ 1120ff5b8ef2SMugunthan V N addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale; 1121ff5b8ef2SMugunthan V N 1122ff5b8ef2SMugunthan V N if (addnl_dvdr > 1) { 1123ff5b8ef2SMugunthan V N prescale *= addnl_dvdr; 1124ff5b8ef2SMugunthan V N if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr)) 1125ff5b8ef2SMugunthan V N coal_intvl = (CPSW_CMINTMAX_INTVL 1126ff5b8ef2SMugunthan V N * addnl_dvdr); 1127ff5b8ef2SMugunthan V N } else { 1128ff5b8ef2SMugunthan V N addnl_dvdr = 1; 1129ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMAX_INTVL; 1130ff5b8ef2SMugunthan V N } 1131ff5b8ef2SMugunthan V N } 1132ff5b8ef2SMugunthan V N 1133ff5b8ef2SMugunthan V N num_interrupts = (1000 * addnl_dvdr) / coal_intvl; 11345d8d0d4dSIvan Khoronzhuk writel(num_interrupts, &cpsw->wr_regs->rx_imax); 11355d8d0d4dSIvan Khoronzhuk writel(num_interrupts, &cpsw->wr_regs->tx_imax); 1136ff5b8ef2SMugunthan V N 1137ff5b8ef2SMugunthan V N int_ctrl |= CPSW_INTPACEEN; 1138ff5b8ef2SMugunthan V N int_ctrl &= (~CPSW_INTPRESCALE_MASK); 1139ff5b8ef2SMugunthan V N int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK); 1140a84bc2a9SMugunthan V N 1141a84bc2a9SMugunthan V N update_return: 11425d8d0d4dSIvan Khoronzhuk writel(int_ctrl, &cpsw->wr_regs->int_control); 1143ff5b8ef2SMugunthan V N 1144ff5b8ef2SMugunthan V N cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl); 11452a05a622SIvan Khoronzhuk cpsw->coal_intvl = coal_intvl; 1146ff5b8ef2SMugunthan V N 1147ff5b8ef2SMugunthan V N return 0; 1148ff5b8ef2SMugunthan V N } 1149ff5b8ef2SMugunthan V N 1150d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset) 1151d9718546SMugunthan V N { 1152e05107e6SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1153e05107e6SIvan Khoronzhuk 1154d9718546SMugunthan V N switch (sset) { 1155d9718546SMugunthan V N case ETH_SS_STATS: 1156e05107e6SIvan Khoronzhuk return (CPSW_STATS_COMMON_LEN + 1157e05107e6SIvan Khoronzhuk (cpsw->rx_ch_num + cpsw->tx_ch_num) * 1158e05107e6SIvan Khoronzhuk CPSW_STATS_CH_LEN); 1159d9718546SMugunthan V N default: 1160d9718546SMugunthan V N return -EOPNOTSUPP; 1161d9718546SMugunthan V N } 1162d9718546SMugunthan V N } 1163d9718546SMugunthan V N 1164e05107e6SIvan Khoronzhuk static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir) 1165e05107e6SIvan Khoronzhuk { 1166e05107e6SIvan Khoronzhuk int ch_stats_len; 1167e05107e6SIvan Khoronzhuk int line; 1168e05107e6SIvan Khoronzhuk int i; 1169e05107e6SIvan Khoronzhuk 1170e05107e6SIvan Khoronzhuk ch_stats_len = CPSW_STATS_CH_LEN * ch_num; 1171e05107e6SIvan Khoronzhuk for (i = 0; i < ch_stats_len; i++) { 1172e05107e6SIvan Khoronzhuk line = i % CPSW_STATS_CH_LEN; 1173e05107e6SIvan Khoronzhuk snprintf(*p, ETH_GSTRING_LEN, 1174e05107e6SIvan Khoronzhuk "%s DMA chan %d: %s", rx_dir ? "Rx" : "Tx", 1175e05107e6SIvan Khoronzhuk i / CPSW_STATS_CH_LEN, 1176e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[line].stat_string); 1177e05107e6SIvan Khoronzhuk *p += ETH_GSTRING_LEN; 1178e05107e6SIvan Khoronzhuk } 1179e05107e6SIvan Khoronzhuk } 1180e05107e6SIvan Khoronzhuk 1181d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data) 1182d9718546SMugunthan V N { 1183e05107e6SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1184d9718546SMugunthan V N u8 *p = data; 1185d9718546SMugunthan V N int i; 1186d9718546SMugunthan V N 1187d9718546SMugunthan V N switch (stringset) { 1188d9718546SMugunthan V N case ETH_SS_STATS: 1189e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) { 1190d9718546SMugunthan V N memcpy(p, cpsw_gstrings_stats[i].stat_string, 1191d9718546SMugunthan V N ETH_GSTRING_LEN); 1192d9718546SMugunthan V N p += ETH_GSTRING_LEN; 1193d9718546SMugunthan V N } 1194e05107e6SIvan Khoronzhuk 1195e05107e6SIvan Khoronzhuk cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1); 1196e05107e6SIvan Khoronzhuk cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0); 1197d9718546SMugunthan V N break; 1198d9718546SMugunthan V N } 1199d9718546SMugunthan V N } 1200d9718546SMugunthan V N 1201d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev, 1202d9718546SMugunthan V N struct ethtool_stats *stats, u64 *data) 1203d9718546SMugunthan V N { 1204d9718546SMugunthan V N u8 *p; 12052c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1206e05107e6SIvan Khoronzhuk struct cpdma_chan_stats ch_stats; 1207e05107e6SIvan Khoronzhuk int i, l, ch; 1208d9718546SMugunthan V N 1209d9718546SMugunthan V N /* Collect Davinci CPDMA stats for Rx and Tx Channel */ 1210e05107e6SIvan Khoronzhuk for (l = 0; l < CPSW_STATS_COMMON_LEN; l++) 1211e05107e6SIvan Khoronzhuk data[l] = readl(cpsw->hw_stats + 1212e05107e6SIvan Khoronzhuk cpsw_gstrings_stats[l].stat_offset); 1213d9718546SMugunthan V N 1214e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->rx_ch_num; ch++) { 12158feb0a19SIvan Khoronzhuk cpdma_chan_get_stats(cpsw->rxv[ch].ch, &ch_stats); 1216e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) { 1217e05107e6SIvan Khoronzhuk p = (u8 *)&ch_stats + 1218e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[i].stat_offset; 1219e05107e6SIvan Khoronzhuk data[l] = *(u32 *)p; 1220e05107e6SIvan Khoronzhuk } 1221e05107e6SIvan Khoronzhuk } 1222d9718546SMugunthan V N 1223e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->tx_ch_num; ch++) { 12248feb0a19SIvan Khoronzhuk cpdma_chan_get_stats(cpsw->txv[ch].ch, &ch_stats); 1225e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) { 1226e05107e6SIvan Khoronzhuk p = (u8 *)&ch_stats + 1227e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[i].stat_offset; 1228e05107e6SIvan Khoronzhuk data[l] = *(u32 *)p; 1229d9718546SMugunthan V N } 1230d9718546SMugunthan V N } 1231d9718546SMugunthan V N } 1232d9718546SMugunthan V N 123327e9e103SIvan Khoronzhuk static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv, 1234e05107e6SIvan Khoronzhuk struct sk_buff *skb, 1235e05107e6SIvan Khoronzhuk struct cpdma_chan *txch) 1236d9ba8f9eSMugunthan V N { 12372c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 12382c836bd9SIvan Khoronzhuk 1239e05107e6SIvan Khoronzhuk return cpdma_chan_submit(txch, skb, skb->data, skb->len, 1240606f3993SIvan Khoronzhuk priv->emac_port + cpsw->data.dual_emac); 1241d9ba8f9eSMugunthan V N } 1242d9ba8f9eSMugunthan V N 1243d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries( 1244d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct cpsw_slave *slave, 1245d9ba8f9eSMugunthan V N u32 slave_port) 1246d9ba8f9eSMugunthan V N { 12472a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 124871a2cbb7SGrygorii Strashko u32 port_mask = 1 << slave_port | ALE_PORT_HOST; 1249d9ba8f9eSMugunthan V N 12502a05a622SIvan Khoronzhuk if (cpsw->version == CPSW_VERSION_1) 1251d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN); 1252d9ba8f9eSMugunthan V N else 1253d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN); 12542a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask, 1255d9ba8f9eSMugunthan V N port_mask, port_mask, 0); 12562a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 1257d9ba8f9eSMugunthan V N port_mask, ALE_VLAN, slave->port_vlan, 0); 12582a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, 12592a05a622SIvan Khoronzhuk HOST_PORT_NUM, ALE_VLAN | 12602a05a622SIvan Khoronzhuk ALE_SECURE, slave->port_vlan); 1261d9ba8f9eSMugunthan V N } 1262d9ba8f9eSMugunthan V N 12631e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave) 1264df828598SMugunthan V N { 1265df828598SMugunthan V N char name[32]; 12661e7a2e21SDaniel Mack 12671e7a2e21SDaniel Mack snprintf(name, sizeof(name), "slave-%d", slave->slave_num); 12681e7a2e21SDaniel Mack soft_reset(name, &slave->sliver->soft_reset); 12691e7a2e21SDaniel Mack } 12701e7a2e21SDaniel Mack 12711e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv) 12721e7a2e21SDaniel Mack { 1273df828598SMugunthan V N u32 slave_port; 127430c57f07SSekhar Nori struct phy_device *phy; 1275649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1276df828598SMugunthan V N 12771e7a2e21SDaniel Mack soft_reset_slave(slave); 1278df828598SMugunthan V N 1279df828598SMugunthan V N /* setup priority mapping */ 1280df828598SMugunthan V N __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map); 12819750a3adSRichard Cochran 12822a05a622SIvan Khoronzhuk switch (cpsw->version) { 12839750a3adSRichard Cochran case CPSW_VERSION_1: 12849750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP); 128548f5bcccSGrygorii Strashko /* Increase RX FIFO size to 5 for supporting fullduplex 128648f5bcccSGrygorii Strashko * flow control mode 128748f5bcccSGrygorii Strashko */ 128848f5bcccSGrygorii Strashko slave_write(slave, 128948f5bcccSGrygorii Strashko (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) | 129048f5bcccSGrygorii Strashko CPSW_MAX_BLKS_RX, CPSW1_MAX_BLKS); 12919750a3adSRichard Cochran break; 12929750a3adSRichard Cochran case CPSW_VERSION_2: 1293c193f365SMugunthan V N case CPSW_VERSION_3: 1294926489beSMugunthan V N case CPSW_VERSION_4: 12959750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP); 129648f5bcccSGrygorii Strashko /* Increase RX FIFO size to 5 for supporting fullduplex 129748f5bcccSGrygorii Strashko * flow control mode 129848f5bcccSGrygorii Strashko */ 129948f5bcccSGrygorii Strashko slave_write(slave, 130048f5bcccSGrygorii Strashko (CPSW_MAX_BLKS_TX << CPSW_MAX_BLKS_TX_SHIFT) | 130148f5bcccSGrygorii Strashko CPSW_MAX_BLKS_RX, CPSW2_MAX_BLKS); 13029750a3adSRichard Cochran break; 13039750a3adSRichard Cochran } 1304df828598SMugunthan V N 1305df828598SMugunthan V N /* setup max packet size, and mac address */ 13062a05a622SIvan Khoronzhuk __raw_writel(cpsw->rx_packet_max, &slave->sliver->rx_maxlen); 1307df828598SMugunthan V N cpsw_set_slave_mac(slave, priv); 1308df828598SMugunthan V N 1309df828598SMugunthan V N slave->mac_control = 0; /* no link yet */ 1310df828598SMugunthan V N 13116f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 1312df828598SMugunthan V N 1313606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 1314d9ba8f9eSMugunthan V N cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port); 1315d9ba8f9eSMugunthan V N else 13162a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 1317e11b220fSMugunthan V N 1 << slave_port, 0, 0, ALE_MCAST_FWD_2); 1318df828598SMugunthan V N 1319d733f754SDavid Rivshin if (slave->data->phy_node) { 132030c57f07SSekhar Nori phy = of_phy_connect(priv->ndev, slave->data->phy_node, 13219e42f715SHeiko Schocher &cpsw_adjust_link, 0, slave->data->phy_if); 132230c57f07SSekhar Nori if (!phy) { 1323d733f754SDavid Rivshin dev_err(priv->dev, "phy \"%s\" not found on slave %d\n", 1324d733f754SDavid Rivshin slave->data->phy_node->full_name, 1325d733f754SDavid Rivshin slave->slave_num); 1326d733f754SDavid Rivshin return; 1327d733f754SDavid Rivshin } 1328d733f754SDavid Rivshin } else { 132930c57f07SSekhar Nori phy = phy_connect(priv->ndev, slave->data->phy_id, 1330f9a8f83bSFlorian Fainelli &cpsw_adjust_link, slave->data->phy_if); 133130c57f07SSekhar Nori if (IS_ERR(phy)) { 1332d733f754SDavid Rivshin dev_err(priv->dev, 1333d733f754SDavid Rivshin "phy \"%s\" not found on slave %d, err %ld\n", 1334d733f754SDavid Rivshin slave->data->phy_id, slave->slave_num, 133530c57f07SSekhar Nori PTR_ERR(phy)); 1336d733f754SDavid Rivshin return; 1337d733f754SDavid Rivshin } 1338d733f754SDavid Rivshin } 1339d733f754SDavid Rivshin 134030c57f07SSekhar Nori slave->phy = phy; 134130c57f07SSekhar Nori 13422220943aSAndrew Lunn phy_attached_info(slave->phy); 13432220943aSAndrew Lunn 1344df828598SMugunthan V N phy_start(slave->phy); 1345388367a5SMugunthan V N 1346388367a5SMugunthan V N /* Configure GMII_SEL register */ 134756e31bd8SIvan Khoronzhuk cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num); 1348df828598SMugunthan V N } 1349df828598SMugunthan V N 13503b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv) 13513b72c2feSMugunthan V N { 1352606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1353606f3993SIvan Khoronzhuk const int vlan = cpsw->data.default_vlan; 13543b72c2feSMugunthan V N u32 reg; 13553b72c2feSMugunthan V N int i; 13561e5c4bc4SLennart Sorensen int unreg_mcast_mask; 13573b72c2feSMugunthan V N 13582a05a622SIvan Khoronzhuk reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN : 13593b72c2feSMugunthan V N CPSW2_PORT_VLAN; 13603b72c2feSMugunthan V N 13615d8d0d4dSIvan Khoronzhuk writel(vlan, &cpsw->host_port_regs->port_vlan); 13623b72c2feSMugunthan V N 1363606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) 1364606f3993SIvan Khoronzhuk slave_write(cpsw->slaves + i, vlan, reg); 13653b72c2feSMugunthan V N 13661e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 13671e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 13681e5c4bc4SLennart Sorensen else 13691e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 13701e5c4bc4SLennart Sorensen 13712a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS, 137261f1cef9SGrygorii Strashko ALE_ALL_PORTS, ALE_ALL_PORTS, 137361f1cef9SGrygorii Strashko unreg_mcast_mask); 13743b72c2feSMugunthan V N } 13753b72c2feSMugunthan V N 1376df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv) 1377df828598SMugunthan V N { 1378d9ba8f9eSMugunthan V N u32 fifo_mode; 13795d8d0d4dSIvan Khoronzhuk u32 control_reg; 13805d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 13813b72c2feSMugunthan V N 1382df828598SMugunthan V N /* soft reset the controller and initialize ale */ 13835d8d0d4dSIvan Khoronzhuk soft_reset("cpsw", &cpsw->regs->soft_reset); 13842a05a622SIvan Khoronzhuk cpsw_ale_start(cpsw->ale); 1385df828598SMugunthan V N 1386df828598SMugunthan V N /* switch to vlan unaware mode */ 13872a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE, 13883b72c2feSMugunthan V N CPSW_ALE_VLAN_AWARE); 13895d8d0d4dSIvan Khoronzhuk control_reg = readl(&cpsw->regs->control); 13903b72c2feSMugunthan V N control_reg |= CPSW_VLAN_AWARE; 13915d8d0d4dSIvan Khoronzhuk writel(control_reg, &cpsw->regs->control); 1392606f3993SIvan Khoronzhuk fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE : 1393d9ba8f9eSMugunthan V N CPSW_FIFO_NORMAL_MODE; 13945d8d0d4dSIvan Khoronzhuk writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl); 1395df828598SMugunthan V N 1396df828598SMugunthan V N /* setup host port priority mapping */ 1397df828598SMugunthan V N __raw_writel(CPDMA_TX_PRIORITY_MAP, 13985d8d0d4dSIvan Khoronzhuk &cpsw->host_port_regs->cpdma_tx_pri_map); 13995d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->host_port_regs->cpdma_rx_chan_map); 1400df828598SMugunthan V N 14012a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, 1402df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 1403df828598SMugunthan V N 1404606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) { 14052a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM, 1406d9ba8f9eSMugunthan V N 0, 0); 14072a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 140871a2cbb7SGrygorii Strashko ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2); 1409df828598SMugunthan V N } 1410d9ba8f9eSMugunthan V N } 1411df828598SMugunthan V N 14123802dce1SIvan Khoronzhuk static int cpsw_fill_rx_channels(struct cpsw_priv *priv) 14133802dce1SIvan Khoronzhuk { 14143802dce1SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 14153802dce1SIvan Khoronzhuk struct sk_buff *skb; 14163802dce1SIvan Khoronzhuk int ch_buf_num; 1417e05107e6SIvan Khoronzhuk int ch, i, ret; 14183802dce1SIvan Khoronzhuk 1419e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->rx_ch_num; ch++) { 14208feb0a19SIvan Khoronzhuk ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxv[ch].ch); 14213802dce1SIvan Khoronzhuk for (i = 0; i < ch_buf_num; i++) { 14223802dce1SIvan Khoronzhuk skb = __netdev_alloc_skb_ip_align(priv->ndev, 14233802dce1SIvan Khoronzhuk cpsw->rx_packet_max, 14243802dce1SIvan Khoronzhuk GFP_KERNEL); 14253802dce1SIvan Khoronzhuk if (!skb) { 14263802dce1SIvan Khoronzhuk cpsw_err(priv, ifup, "cannot allocate skb\n"); 14273802dce1SIvan Khoronzhuk return -ENOMEM; 14283802dce1SIvan Khoronzhuk } 14293802dce1SIvan Khoronzhuk 1430e05107e6SIvan Khoronzhuk skb_set_queue_mapping(skb, ch); 14318feb0a19SIvan Khoronzhuk ret = cpdma_chan_submit(cpsw->rxv[ch].ch, skb, 14328feb0a19SIvan Khoronzhuk skb->data, skb_tailroom(skb), 14338feb0a19SIvan Khoronzhuk 0); 14343802dce1SIvan Khoronzhuk if (ret < 0) { 14353802dce1SIvan Khoronzhuk cpsw_err(priv, ifup, 1436e05107e6SIvan Khoronzhuk "cannot submit skb to channel %d rx, error %d\n", 1437e05107e6SIvan Khoronzhuk ch, ret); 14383802dce1SIvan Khoronzhuk kfree_skb(skb); 14393802dce1SIvan Khoronzhuk return ret; 14403802dce1SIvan Khoronzhuk } 14413802dce1SIvan Khoronzhuk kmemleak_not_leak(skb); 14423802dce1SIvan Khoronzhuk } 14433802dce1SIvan Khoronzhuk 1444e05107e6SIvan Khoronzhuk cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n", 1445e05107e6SIvan Khoronzhuk ch, ch_buf_num); 1446e05107e6SIvan Khoronzhuk } 14473802dce1SIvan Khoronzhuk 1448e05107e6SIvan Khoronzhuk return 0; 14493802dce1SIvan Khoronzhuk } 14503802dce1SIvan Khoronzhuk 14512a05a622SIvan Khoronzhuk static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw) 1452aacebbf8SSebastian Siewior { 14533995d265SSchuyler Patton u32 slave_port; 14543995d265SSchuyler Patton 14556f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 14563995d265SSchuyler Patton 1457aacebbf8SSebastian Siewior if (!slave->phy) 1458aacebbf8SSebastian Siewior return; 1459aacebbf8SSebastian Siewior phy_stop(slave->phy); 1460aacebbf8SSebastian Siewior phy_disconnect(slave->phy); 1461aacebbf8SSebastian Siewior slave->phy = NULL; 14622a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 14633995d265SSchuyler Patton ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 14641f95ba00SGrygorii Strashko soft_reset_slave(slave); 1465aacebbf8SSebastian Siewior } 1466aacebbf8SSebastian Siewior 1467df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev) 1468df828598SMugunthan V N { 1469df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1470649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 14713802dce1SIvan Khoronzhuk int ret; 1472df828598SMugunthan V N u32 reg; 1473df828598SMugunthan V N 147456e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1475108a6537SGrygorii Strashko if (ret < 0) { 147656e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1477108a6537SGrygorii Strashko return ret; 1478108a6537SGrygorii Strashko } 14793fa88c51SGrygorii Strashko 1480df828598SMugunthan V N netif_carrier_off(ndev); 1481df828598SMugunthan V N 1482e05107e6SIvan Khoronzhuk /* Notify the stack of the actual queue counts. */ 1483e05107e6SIvan Khoronzhuk ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num); 1484e05107e6SIvan Khoronzhuk if (ret) { 1485e05107e6SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of tx queues\n"); 1486e05107e6SIvan Khoronzhuk goto err_cleanup; 1487e05107e6SIvan Khoronzhuk } 1488e05107e6SIvan Khoronzhuk 1489e05107e6SIvan Khoronzhuk ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num); 1490e05107e6SIvan Khoronzhuk if (ret) { 1491e05107e6SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of rx queues\n"); 1492e05107e6SIvan Khoronzhuk goto err_cleanup; 1493e05107e6SIvan Khoronzhuk } 1494e05107e6SIvan Khoronzhuk 14952a05a622SIvan Khoronzhuk reg = cpsw->version; 1496df828598SMugunthan V N 1497df828598SMugunthan V N dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n", 1498df828598SMugunthan V N CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg), 1499df828598SMugunthan V N CPSW_RTL_VERSION(reg)); 1500df828598SMugunthan V N 1501d5bc1613SIvan Khoronzhuk /* Initialize host and slave ports */ 1502d5bc1613SIvan Khoronzhuk if (!cpsw->usage_count) 1503df828598SMugunthan V N cpsw_init_host_port(priv); 1504df828598SMugunthan V N for_each_slave(priv, cpsw_slave_open, priv); 1505df828598SMugunthan V N 15063b72c2feSMugunthan V N /* Add default VLAN */ 1507606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) 15083b72c2feSMugunthan V N cpsw_add_default_vlan(priv); 1509e6afea0bSMugunthan V N else 15102a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan, 151161f1cef9SGrygorii Strashko ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0); 15123b72c2feSMugunthan V N 1513d5bc1613SIvan Khoronzhuk /* initialize shared resources for every ndev */ 1514d5bc1613SIvan Khoronzhuk if (!cpsw->usage_count) { 1515d9ba8f9eSMugunthan V N /* disable priority elevation */ 15165d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->regs->ptype); 1517df828598SMugunthan V N 1518d9ba8f9eSMugunthan V N /* enable statistics collection only on all ports */ 15195d8d0d4dSIvan Khoronzhuk __raw_writel(0x7, &cpsw->regs->stat_port_en); 1520df828598SMugunthan V N 15211923d6e4SMugunthan V N /* Enable internal fifo flow control */ 15225d8d0d4dSIvan Khoronzhuk writel(0x7, &cpsw->regs->flow_control); 15231923d6e4SMugunthan V N 1524dbc4ec52SIvan Khoronzhuk napi_enable(&cpsw->napi_rx); 1525dbc4ec52SIvan Khoronzhuk napi_enable(&cpsw->napi_tx); 1526d354eb85SMugunthan V N 1527e38b5a3dSIvan Khoronzhuk if (cpsw->tx_irq_disabled) { 1528e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = false; 1529e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[1]); 15307da11600SMugunthan V N } 15317da11600SMugunthan V N 1532e38b5a3dSIvan Khoronzhuk if (cpsw->rx_irq_disabled) { 1533e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = false; 1534e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[0]); 15357da11600SMugunthan V N } 15367da11600SMugunthan V N 15373802dce1SIvan Khoronzhuk ret = cpsw_fill_rx_channels(priv); 15383802dce1SIvan Khoronzhuk if (ret < 0) 1539aacebbf8SSebastian Siewior goto err_cleanup; 1540f280e89aSMugunthan V N 15418a2c9a5aSGrygorii Strashko if (cpts_register(cpsw->cpts)) 1542f280e89aSMugunthan V N dev_err(priv->dev, "error registering cpts device\n"); 1543f280e89aSMugunthan V N 1544d9ba8f9eSMugunthan V N } 1545df828598SMugunthan V N 1546ff5b8ef2SMugunthan V N /* Enable Interrupt pacing if configured */ 15472a05a622SIvan Khoronzhuk if (cpsw->coal_intvl != 0) { 1548ff5b8ef2SMugunthan V N struct ethtool_coalesce coal; 1549ff5b8ef2SMugunthan V N 15502a05a622SIvan Khoronzhuk coal.rx_coalesce_usecs = cpsw->coal_intvl; 1551ff5b8ef2SMugunthan V N cpsw_set_coalesce(ndev, &coal); 1552ff5b8ef2SMugunthan V N } 1553ff5b8ef2SMugunthan V N 15542c836bd9SIvan Khoronzhuk cpdma_ctlr_start(cpsw->dma); 15552c836bd9SIvan Khoronzhuk cpsw_intr_enable(cpsw); 1556d5bc1613SIvan Khoronzhuk cpsw->usage_count++; 1557f63a975eSMugunthan V N 1558df828598SMugunthan V N return 0; 1559df828598SMugunthan V N 1560aacebbf8SSebastian Siewior err_cleanup: 15612c836bd9SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 15622a05a622SIvan Khoronzhuk for_each_slave(priv, cpsw_slave_stop, cpsw); 156356e31bd8SIvan Khoronzhuk pm_runtime_put_sync(cpsw->dev); 1564aacebbf8SSebastian Siewior netif_carrier_off(priv->ndev); 1565aacebbf8SSebastian Siewior return ret; 1566df828598SMugunthan V N } 1567df828598SMugunthan V N 1568df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev) 1569df828598SMugunthan V N { 1570df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1571649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1572df828598SMugunthan V N 1573df828598SMugunthan V N cpsw_info(priv, ifdown, "shutting down cpsw device\n"); 1574e05107e6SIvan Khoronzhuk netif_tx_stop_all_queues(priv->ndev); 1575df828598SMugunthan V N netif_carrier_off(priv->ndev); 1576d9ba8f9eSMugunthan V N 1577d5bc1613SIvan Khoronzhuk if (cpsw->usage_count <= 1) { 1578dbc4ec52SIvan Khoronzhuk napi_disable(&cpsw->napi_rx); 1579dbc4ec52SIvan Khoronzhuk napi_disable(&cpsw->napi_tx); 15802a05a622SIvan Khoronzhuk cpts_unregister(cpsw->cpts); 15812c836bd9SIvan Khoronzhuk cpsw_intr_disable(cpsw); 15822c836bd9SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 15832a05a622SIvan Khoronzhuk cpsw_ale_stop(cpsw->ale); 1584d9ba8f9eSMugunthan V N } 15852a05a622SIvan Khoronzhuk for_each_slave(priv, cpsw_slave_stop, cpsw); 15860be01b8eSIvan Khoronzhuk 15870be01b8eSIvan Khoronzhuk if (cpsw_need_resplit(cpsw)) 15880be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 15890be01b8eSIvan Khoronzhuk 1590d5bc1613SIvan Khoronzhuk cpsw->usage_count--; 159156e31bd8SIvan Khoronzhuk pm_runtime_put_sync(cpsw->dev); 1592df828598SMugunthan V N return 0; 1593df828598SMugunthan V N } 1594df828598SMugunthan V N 1595df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb, 1596df828598SMugunthan V N struct net_device *ndev) 1597df828598SMugunthan V N { 1598df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 15992c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1600e05107e6SIvan Khoronzhuk struct netdev_queue *txq; 1601e05107e6SIvan Khoronzhuk struct cpdma_chan *txch; 1602e05107e6SIvan Khoronzhuk int ret, q_idx; 1603df828598SMugunthan V N 1604df828598SMugunthan V N if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) { 1605df828598SMugunthan V N cpsw_err(priv, tx_err, "packet pad failed\n"); 16068dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 16071bf96050SIvan Khoronzhuk return NET_XMIT_DROP; 1608df828598SMugunthan V N } 1609df828598SMugunthan V N 16109232b16dSMugunthan V N if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP && 1611b63ba58eSGrygorii Strashko cpts_is_tx_enabled(cpsw->cpts)) 16122e5b38abSRichard Cochran skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 16132e5b38abSRichard Cochran 16142e5b38abSRichard Cochran skb_tx_timestamp(skb); 16152e5b38abSRichard Cochran 1616e05107e6SIvan Khoronzhuk q_idx = skb_get_queue_mapping(skb); 1617e05107e6SIvan Khoronzhuk if (q_idx >= cpsw->tx_ch_num) 1618e05107e6SIvan Khoronzhuk q_idx = q_idx % cpsw->tx_ch_num; 1619e05107e6SIvan Khoronzhuk 16208feb0a19SIvan Khoronzhuk txch = cpsw->txv[q_idx].ch; 1621e05107e6SIvan Khoronzhuk ret = cpsw_tx_packet_submit(priv, skb, txch); 1622df828598SMugunthan V N if (unlikely(ret != 0)) { 1623df828598SMugunthan V N cpsw_err(priv, tx_err, "desc submit failed\n"); 1624df828598SMugunthan V N goto fail; 1625df828598SMugunthan V N } 1626df828598SMugunthan V N 1627fae50823SMugunthan V N /* If there is no more tx desc left free then we need to 1628fae50823SMugunthan V N * tell the kernel to stop sending us tx frames. 1629fae50823SMugunthan V N */ 1630e05107e6SIvan Khoronzhuk if (unlikely(!cpdma_check_free_tx_desc(txch))) { 1631e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, q_idx); 1632e05107e6SIvan Khoronzhuk netif_tx_stop_queue(txq); 1633e05107e6SIvan Khoronzhuk } 1634fae50823SMugunthan V N 1635df828598SMugunthan V N return NETDEV_TX_OK; 1636df828598SMugunthan V N fail: 16378dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 1638e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb)); 1639e05107e6SIvan Khoronzhuk netif_tx_stop_queue(txq); 1640df828598SMugunthan V N return NETDEV_TX_BUSY; 1641df828598SMugunthan V N } 1642df828598SMugunthan V N 1643c8395d4eSGrygorii Strashko #if IS_ENABLED(CONFIG_TI_CPTS) 16442e5b38abSRichard Cochran 16452a05a622SIvan Khoronzhuk static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw) 16462e5b38abSRichard Cochran { 1647606f3993SIvan Khoronzhuk struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave]; 16482e5b38abSRichard Cochran u32 ts_en, seq_id; 16492e5b38abSRichard Cochran 1650b63ba58eSGrygorii Strashko if (!cpts_is_tx_enabled(cpsw->cpts) && 1651b63ba58eSGrygorii Strashko !cpts_is_rx_enabled(cpsw->cpts)) { 16522e5b38abSRichard Cochran slave_write(slave, 0, CPSW1_TS_CTL); 16532e5b38abSRichard Cochran return; 16542e5b38abSRichard Cochran } 16552e5b38abSRichard Cochran 16562e5b38abSRichard Cochran seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588; 16572e5b38abSRichard Cochran ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS; 16582e5b38abSRichard Cochran 1659b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 16602e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_TX_EN; 16612e5b38abSRichard Cochran 1662b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 16632e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_RX_EN; 16642e5b38abSRichard Cochran 16652e5b38abSRichard Cochran slave_write(slave, ts_en, CPSW1_TS_CTL); 16662e5b38abSRichard Cochran slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE); 16672e5b38abSRichard Cochran } 16682e5b38abSRichard Cochran 16692e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv) 16702e5b38abSRichard Cochran { 1671d9ba8f9eSMugunthan V N struct cpsw_slave *slave; 16725d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 16732e5b38abSRichard Cochran u32 ctrl, mtype; 16742e5b38abSRichard Cochran 1675cb7d78d0SIvan Khoronzhuk slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)]; 1676d9ba8f9eSMugunthan V N 16772e5b38abSRichard Cochran ctrl = slave_read(slave, CPSW2_CONTROL); 16782a05a622SIvan Khoronzhuk switch (cpsw->version) { 167909c55372SGeorge Cherian case CPSW_VERSION_2: 168009c55372SGeorge Cherian ctrl &= ~CTRL_V2_ALL_TS_MASK; 16812e5b38abSRichard Cochran 1682b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 168309c55372SGeorge Cherian ctrl |= CTRL_V2_TX_TS_BITS; 16842e5b38abSRichard Cochran 1685b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 168609c55372SGeorge Cherian ctrl |= CTRL_V2_RX_TS_BITS; 168709c55372SGeorge Cherian break; 168809c55372SGeorge Cherian case CPSW_VERSION_3: 168909c55372SGeorge Cherian default: 169009c55372SGeorge Cherian ctrl &= ~CTRL_V3_ALL_TS_MASK; 169109c55372SGeorge Cherian 1692b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 169309c55372SGeorge Cherian ctrl |= CTRL_V3_TX_TS_BITS; 169409c55372SGeorge Cherian 1695b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 169609c55372SGeorge Cherian ctrl |= CTRL_V3_RX_TS_BITS; 169709c55372SGeorge Cherian break; 169809c55372SGeorge Cherian } 16992e5b38abSRichard Cochran 17002e5b38abSRichard Cochran mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS; 17012e5b38abSRichard Cochran 17022e5b38abSRichard Cochran slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE); 17032e5b38abSRichard Cochran slave_write(slave, ctrl, CPSW2_CONTROL); 17045d8d0d4dSIvan Khoronzhuk __raw_writel(ETH_P_1588, &cpsw->regs->ts_ltype); 17052e5b38abSRichard Cochran } 17062e5b38abSRichard Cochran 1707a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 17082e5b38abSRichard Cochran { 17093177bf6fSMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 17102e5b38abSRichard Cochran struct hwtstamp_config cfg; 17112a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 17122a05a622SIvan Khoronzhuk struct cpts *cpts = cpsw->cpts; 17132e5b38abSRichard Cochran 17142a05a622SIvan Khoronzhuk if (cpsw->version != CPSW_VERSION_1 && 17152a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_2 && 17162a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_3) 17172ee91e54SBen Hutchings return -EOPNOTSUPP; 17182ee91e54SBen Hutchings 17192e5b38abSRichard Cochran if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 17202e5b38abSRichard Cochran return -EFAULT; 17212e5b38abSRichard Cochran 17222e5b38abSRichard Cochran /* reserved for future extensions */ 17232e5b38abSRichard Cochran if (cfg.flags) 17242e5b38abSRichard Cochran return -EINVAL; 17252e5b38abSRichard Cochran 17262ee91e54SBen Hutchings if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON) 17272e5b38abSRichard Cochran return -ERANGE; 17282e5b38abSRichard Cochran 17292e5b38abSRichard Cochran switch (cfg.rx_filter) { 17302e5b38abSRichard Cochran case HWTSTAMP_FILTER_NONE: 1731b63ba58eSGrygorii Strashko cpts_rx_enable(cpts, 0); 17322e5b38abSRichard Cochran break; 17332e5b38abSRichard Cochran case HWTSTAMP_FILTER_ALL: 1734e9523a5aSGrygorii Strashko case HWTSTAMP_FILTER_NTP_ALL: 1735e9523a5aSGrygorii Strashko return -ERANGE; 17362e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 17372e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 17382e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 1739e9523a5aSGrygorii Strashko cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V1_L4_EVENT); 1740e9523a5aSGrygorii Strashko cfg.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; 1741e9523a5aSGrygorii Strashko break; 17422e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 17432e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 17442e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 17452e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 17462e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 17472e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 17482e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_EVENT: 17492e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_SYNC: 17502e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 1751e9523a5aSGrygorii Strashko cpts_rx_enable(cpts, HWTSTAMP_FILTER_PTP_V2_EVENT); 17522e5b38abSRichard Cochran cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 17532e5b38abSRichard Cochran break; 17542e5b38abSRichard Cochran default: 17552e5b38abSRichard Cochran return -ERANGE; 17562e5b38abSRichard Cochran } 17572e5b38abSRichard Cochran 1758b63ba58eSGrygorii Strashko cpts_tx_enable(cpts, cfg.tx_type == HWTSTAMP_TX_ON); 17592ee91e54SBen Hutchings 17602a05a622SIvan Khoronzhuk switch (cpsw->version) { 17612e5b38abSRichard Cochran case CPSW_VERSION_1: 17622a05a622SIvan Khoronzhuk cpsw_hwtstamp_v1(cpsw); 17632e5b38abSRichard Cochran break; 17642e5b38abSRichard Cochran case CPSW_VERSION_2: 1765f7d403cbSGeorge Cherian case CPSW_VERSION_3: 17662e5b38abSRichard Cochran cpsw_hwtstamp_v2(priv); 17672e5b38abSRichard Cochran break; 17682e5b38abSRichard Cochran default: 17692ee91e54SBen Hutchings WARN_ON(1); 17702e5b38abSRichard Cochran } 17712e5b38abSRichard Cochran 17722e5b38abSRichard Cochran return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 17732e5b38abSRichard Cochran } 17742e5b38abSRichard Cochran 1775a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1776a5b4145bSBen Hutchings { 17772a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(dev); 17782a05a622SIvan Khoronzhuk struct cpts *cpts = cpsw->cpts; 1779a5b4145bSBen Hutchings struct hwtstamp_config cfg; 1780a5b4145bSBen Hutchings 17812a05a622SIvan Khoronzhuk if (cpsw->version != CPSW_VERSION_1 && 17822a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_2 && 17832a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_3) 1784a5b4145bSBen Hutchings return -EOPNOTSUPP; 1785a5b4145bSBen Hutchings 1786a5b4145bSBen Hutchings cfg.flags = 0; 1787b63ba58eSGrygorii Strashko cfg.tx_type = cpts_is_tx_enabled(cpts) ? 1788b63ba58eSGrygorii Strashko HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1789b63ba58eSGrygorii Strashko cfg.rx_filter = (cpts_is_rx_enabled(cpts) ? 1790e9523a5aSGrygorii Strashko cpts->rx_enable : HWTSTAMP_FILTER_NONE); 1791a5b4145bSBen Hutchings 1792a5b4145bSBen Hutchings return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 1793a5b4145bSBen Hutchings } 1794c8395d4eSGrygorii Strashko #else 1795c8395d4eSGrygorii Strashko static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1796c8395d4eSGrygorii Strashko { 1797c8395d4eSGrygorii Strashko return -EOPNOTSUPP; 1798c8395d4eSGrygorii Strashko } 1799a5b4145bSBen Hutchings 1800c8395d4eSGrygorii Strashko static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 1801c8395d4eSGrygorii Strashko { 1802c8395d4eSGrygorii Strashko return -EOPNOTSUPP; 1803c8395d4eSGrygorii Strashko } 18042e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/ 18052e5b38abSRichard Cochran 18062e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd) 18072e5b38abSRichard Cochran { 180811f2c988SMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 1809606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1810606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 181111f2c988SMugunthan V N 18122e5b38abSRichard Cochran if (!netif_running(dev)) 18132e5b38abSRichard Cochran return -EINVAL; 18142e5b38abSRichard Cochran 181511f2c988SMugunthan V N switch (cmd) { 181611f2c988SMugunthan V N case SIOCSHWTSTAMP: 1817a5b4145bSBen Hutchings return cpsw_hwtstamp_set(dev, req); 1818a5b4145bSBen Hutchings case SIOCGHWTSTAMP: 1819a5b4145bSBen Hutchings return cpsw_hwtstamp_get(dev, req); 18202e5b38abSRichard Cochran } 18212e5b38abSRichard Cochran 1822606f3993SIvan Khoronzhuk if (!cpsw->slaves[slave_no].phy) 1823c1b59947SStefan Sørensen return -EOPNOTSUPP; 1824606f3993SIvan Khoronzhuk return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd); 182511f2c988SMugunthan V N } 182611f2c988SMugunthan V N 1827df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev) 1828df828598SMugunthan V N { 1829df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 18302c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1831e05107e6SIvan Khoronzhuk int ch; 1832df828598SMugunthan V N 1833df828598SMugunthan V N cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n"); 18348dc43ddcSTobias Klauser ndev->stats.tx_errors++; 18352c836bd9SIvan Khoronzhuk cpsw_intr_disable(cpsw); 1836e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->tx_ch_num; ch++) { 18378feb0a19SIvan Khoronzhuk cpdma_chan_stop(cpsw->txv[ch].ch); 18388feb0a19SIvan Khoronzhuk cpdma_chan_start(cpsw->txv[ch].ch); 1839e05107e6SIvan Khoronzhuk } 1840e05107e6SIvan Khoronzhuk 18412c836bd9SIvan Khoronzhuk cpsw_intr_enable(cpsw); 184275514b66SGrygorii Strashko netif_trans_update(ndev); 184375514b66SGrygorii Strashko netif_tx_wake_all_queues(ndev); 1844df828598SMugunthan V N } 1845df828598SMugunthan V N 1846dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p) 1847dcfd8d58SMugunthan V N { 1848dcfd8d58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1849dcfd8d58SMugunthan V N struct sockaddr *addr = (struct sockaddr *)p; 1850649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1851dcfd8d58SMugunthan V N int flags = 0; 1852dcfd8d58SMugunthan V N u16 vid = 0; 1853a6c5d14fSGrygorii Strashko int ret; 1854dcfd8d58SMugunthan V N 1855dcfd8d58SMugunthan V N if (!is_valid_ether_addr(addr->sa_data)) 1856dcfd8d58SMugunthan V N return -EADDRNOTAVAIL; 1857dcfd8d58SMugunthan V N 185856e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1859a6c5d14fSGrygorii Strashko if (ret < 0) { 186056e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1861a6c5d14fSGrygorii Strashko return ret; 1862a6c5d14fSGrygorii Strashko } 1863a6c5d14fSGrygorii Strashko 1864606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 1865606f3993SIvan Khoronzhuk vid = cpsw->slaves[priv->emac_port].port_vlan; 1866dcfd8d58SMugunthan V N flags = ALE_VLAN; 1867dcfd8d58SMugunthan V N } 1868dcfd8d58SMugunthan V N 18692a05a622SIvan Khoronzhuk cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM, 1870dcfd8d58SMugunthan V N flags, vid); 18712a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM, 1872dcfd8d58SMugunthan V N flags, vid); 1873dcfd8d58SMugunthan V N 1874dcfd8d58SMugunthan V N memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN); 1875dcfd8d58SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 1876dcfd8d58SMugunthan V N for_each_slave(priv, cpsw_set_slave_mac, priv); 1877dcfd8d58SMugunthan V N 187856e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 1879a6c5d14fSGrygorii Strashko 1880dcfd8d58SMugunthan V N return 0; 1881dcfd8d58SMugunthan V N } 1882dcfd8d58SMugunthan V N 1883df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1884df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev) 1885df828598SMugunthan V N { 1886dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1887df828598SMugunthan V N 1888dbc4ec52SIvan Khoronzhuk cpsw_intr_disable(cpsw); 1889dbc4ec52SIvan Khoronzhuk cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw); 1890dbc4ec52SIvan Khoronzhuk cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw); 1891dbc4ec52SIvan Khoronzhuk cpsw_intr_enable(cpsw); 1892df828598SMugunthan V N } 1893df828598SMugunthan V N #endif 1894df828598SMugunthan V N 18953b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv, 18963b72c2feSMugunthan V N unsigned short vid) 18973b72c2feSMugunthan V N { 18983b72c2feSMugunthan V N int ret; 18999f6bd8faSMugunthan V N int unreg_mcast_mask = 0; 19009f6bd8faSMugunthan V N u32 port_mask; 1901606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 19029f6bd8faSMugunthan V N 1903606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 19049f6bd8faSMugunthan V N port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST; 19059f6bd8faSMugunthan V N 19069f6bd8faSMugunthan V N if (priv->ndev->flags & IFF_ALLMULTI) 19079f6bd8faSMugunthan V N unreg_mcast_mask = port_mask; 19089f6bd8faSMugunthan V N } else { 19099f6bd8faSMugunthan V N port_mask = ALE_ALL_PORTS; 19101e5c4bc4SLennart Sorensen 19111e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 19121e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 19131e5c4bc4SLennart Sorensen else 19141e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 19159f6bd8faSMugunthan V N } 19163b72c2feSMugunthan V N 19172a05a622SIvan Khoronzhuk ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask, 191861f1cef9SGrygorii Strashko unreg_mcast_mask); 19193b72c2feSMugunthan V N if (ret != 0) 19203b72c2feSMugunthan V N return ret; 19213b72c2feSMugunthan V N 19222a05a622SIvan Khoronzhuk ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, 192371a2cbb7SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 19243b72c2feSMugunthan V N if (ret != 0) 19253b72c2feSMugunthan V N goto clean_vid; 19263b72c2feSMugunthan V N 19272a05a622SIvan Khoronzhuk ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 19289f6bd8faSMugunthan V N port_mask, ALE_VLAN, vid, 0); 19293b72c2feSMugunthan V N if (ret != 0) 19303b72c2feSMugunthan V N goto clean_vlan_ucast; 19313b72c2feSMugunthan V N return 0; 19323b72c2feSMugunthan V N 19333b72c2feSMugunthan V N clean_vlan_ucast: 19342a05a622SIvan Khoronzhuk cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, 193571a2cbb7SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 19363b72c2feSMugunthan V N clean_vid: 19372a05a622SIvan Khoronzhuk cpsw_ale_del_vlan(cpsw->ale, vid, 0); 19383b72c2feSMugunthan V N return ret; 19393b72c2feSMugunthan V N } 19403b72c2feSMugunthan V N 19413b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev, 194280d5c368SPatrick McHardy __be16 proto, u16 vid) 19433b72c2feSMugunthan V N { 19443b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1945649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1946a6c5d14fSGrygorii Strashko int ret; 19473b72c2feSMugunthan V N 1948606f3993SIvan Khoronzhuk if (vid == cpsw->data.default_vlan) 19493b72c2feSMugunthan V N return 0; 19503b72c2feSMugunthan V N 195156e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1952a6c5d14fSGrygorii Strashko if (ret < 0) { 195356e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1954a6c5d14fSGrygorii Strashko return ret; 1955a6c5d14fSGrygorii Strashko } 1956a6c5d14fSGrygorii Strashko 1957606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 195802a54164SMugunthan V N /* In dual EMAC, reserved VLAN id should not be used for 195902a54164SMugunthan V N * creating VLAN interfaces as this can break the dual 196002a54164SMugunthan V N * EMAC port separation 196102a54164SMugunthan V N */ 196202a54164SMugunthan V N int i; 196302a54164SMugunthan V N 1964606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 1965606f3993SIvan Khoronzhuk if (vid == cpsw->slaves[i].port_vlan) 196602a54164SMugunthan V N return -EINVAL; 196702a54164SMugunthan V N } 196802a54164SMugunthan V N } 196902a54164SMugunthan V N 19703b72c2feSMugunthan V N dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid); 1971a6c5d14fSGrygorii Strashko ret = cpsw_add_vlan_ale_entry(priv, vid); 1972a6c5d14fSGrygorii Strashko 197356e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 1974a6c5d14fSGrygorii Strashko return ret; 19753b72c2feSMugunthan V N } 19763b72c2feSMugunthan V N 19773b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev, 197880d5c368SPatrick McHardy __be16 proto, u16 vid) 19793b72c2feSMugunthan V N { 19803b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1981649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 19823b72c2feSMugunthan V N int ret; 19833b72c2feSMugunthan V N 1984606f3993SIvan Khoronzhuk if (vid == cpsw->data.default_vlan) 19853b72c2feSMugunthan V N return 0; 19863b72c2feSMugunthan V N 198756e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1988a6c5d14fSGrygorii Strashko if (ret < 0) { 198956e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1990a6c5d14fSGrygorii Strashko return ret; 1991a6c5d14fSGrygorii Strashko } 1992a6c5d14fSGrygorii Strashko 1993606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 199402a54164SMugunthan V N int i; 199502a54164SMugunthan V N 1996606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 1997606f3993SIvan Khoronzhuk if (vid == cpsw->slaves[i].port_vlan) 199802a54164SMugunthan V N return -EINVAL; 199902a54164SMugunthan V N } 200002a54164SMugunthan V N } 200102a54164SMugunthan V N 20023b72c2feSMugunthan V N dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid); 20032a05a622SIvan Khoronzhuk ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0); 20043b72c2feSMugunthan V N if (ret != 0) 20053b72c2feSMugunthan V N return ret; 20063b72c2feSMugunthan V N 20072a05a622SIvan Khoronzhuk ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, 200861f1cef9SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 20093b72c2feSMugunthan V N if (ret != 0) 20103b72c2feSMugunthan V N return ret; 20113b72c2feSMugunthan V N 20122a05a622SIvan Khoronzhuk ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast, 20133b72c2feSMugunthan V N 0, ALE_VLAN, vid); 201456e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 2015a6c5d14fSGrygorii Strashko return ret; 20163b72c2feSMugunthan V N } 20173b72c2feSMugunthan V N 201883fcad0cSIvan Khoronzhuk static int cpsw_ndo_set_tx_maxrate(struct net_device *ndev, int queue, u32 rate) 201983fcad0cSIvan Khoronzhuk { 202083fcad0cSIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 202183fcad0cSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 202252986a2fSIvan Khoronzhuk struct cpsw_slave *slave; 202332b78d85SIvan Khoronzhuk u32 min_rate; 202483fcad0cSIvan Khoronzhuk u32 ch_rate; 202552986a2fSIvan Khoronzhuk int i, ret; 202683fcad0cSIvan Khoronzhuk 202783fcad0cSIvan Khoronzhuk ch_rate = netdev_get_tx_queue(ndev, queue)->tx_maxrate; 202883fcad0cSIvan Khoronzhuk if (ch_rate == rate) 202983fcad0cSIvan Khoronzhuk return 0; 203083fcad0cSIvan Khoronzhuk 203132b78d85SIvan Khoronzhuk ch_rate = rate * 1000; 203283fcad0cSIvan Khoronzhuk min_rate = cpdma_chan_get_min_rate(cpsw->dma); 203332b78d85SIvan Khoronzhuk if ((ch_rate < min_rate && ch_rate)) { 203432b78d85SIvan Khoronzhuk dev_err(priv->dev, "The channel rate cannot be less than %dMbps", 203583fcad0cSIvan Khoronzhuk min_rate); 203683fcad0cSIvan Khoronzhuk return -EINVAL; 203783fcad0cSIvan Khoronzhuk } 203883fcad0cSIvan Khoronzhuk 20390be01b8eSIvan Khoronzhuk if (rate > cpsw->speed) { 204032b78d85SIvan Khoronzhuk dev_err(priv->dev, "The channel rate cannot be more than 2Gbps"); 204132b78d85SIvan Khoronzhuk return -EINVAL; 204232b78d85SIvan Khoronzhuk } 204332b78d85SIvan Khoronzhuk 204483fcad0cSIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 204583fcad0cSIvan Khoronzhuk if (ret < 0) { 204683fcad0cSIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 204783fcad0cSIvan Khoronzhuk return ret; 204883fcad0cSIvan Khoronzhuk } 204983fcad0cSIvan Khoronzhuk 205032b78d85SIvan Khoronzhuk ret = cpdma_chan_set_rate(cpsw->txv[queue].ch, ch_rate); 205183fcad0cSIvan Khoronzhuk pm_runtime_put(cpsw->dev); 205232b78d85SIvan Khoronzhuk 205332b78d85SIvan Khoronzhuk if (ret) 205432b78d85SIvan Khoronzhuk return ret; 205532b78d85SIvan Khoronzhuk 205652986a2fSIvan Khoronzhuk /* update rates for slaves tx queues */ 205752986a2fSIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 205852986a2fSIvan Khoronzhuk slave = &cpsw->slaves[i]; 205952986a2fSIvan Khoronzhuk if (!slave->ndev) 206052986a2fSIvan Khoronzhuk continue; 206152986a2fSIvan Khoronzhuk 206252986a2fSIvan Khoronzhuk netdev_get_tx_queue(slave->ndev, queue)->tx_maxrate = rate; 206352986a2fSIvan Khoronzhuk } 206452986a2fSIvan Khoronzhuk 206532b78d85SIvan Khoronzhuk cpsw_split_res(ndev); 206683fcad0cSIvan Khoronzhuk return ret; 206783fcad0cSIvan Khoronzhuk } 206883fcad0cSIvan Khoronzhuk 2069df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = { 2070df828598SMugunthan V N .ndo_open = cpsw_ndo_open, 2071df828598SMugunthan V N .ndo_stop = cpsw_ndo_stop, 2072df828598SMugunthan V N .ndo_start_xmit = cpsw_ndo_start_xmit, 2073dcfd8d58SMugunthan V N .ndo_set_mac_address = cpsw_ndo_set_mac_address, 20742e5b38abSRichard Cochran .ndo_do_ioctl = cpsw_ndo_ioctl, 2075df828598SMugunthan V N .ndo_validate_addr = eth_validate_addr, 2076df828598SMugunthan V N .ndo_tx_timeout = cpsw_ndo_tx_timeout, 20775c50a856SMugunthan V N .ndo_set_rx_mode = cpsw_ndo_set_rx_mode, 207883fcad0cSIvan Khoronzhuk .ndo_set_tx_maxrate = cpsw_ndo_set_tx_maxrate, 2079df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 2080df828598SMugunthan V N .ndo_poll_controller = cpsw_ndo_poll_controller, 2081df828598SMugunthan V N #endif 20823b72c2feSMugunthan V N .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid, 20833b72c2feSMugunthan V N .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid, 2084df828598SMugunthan V N }; 2085df828598SMugunthan V N 208652c4f0ecSMugunthan V N static int cpsw_get_regs_len(struct net_device *ndev) 208752c4f0ecSMugunthan V N { 2088606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 208952c4f0ecSMugunthan V N 2090606f3993SIvan Khoronzhuk return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32); 209152c4f0ecSMugunthan V N } 209252c4f0ecSMugunthan V N 209352c4f0ecSMugunthan V N static void cpsw_get_regs(struct net_device *ndev, 209452c4f0ecSMugunthan V N struct ethtool_regs *regs, void *p) 209552c4f0ecSMugunthan V N { 209652c4f0ecSMugunthan V N u32 *reg = p; 20972a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 209852c4f0ecSMugunthan V N 209952c4f0ecSMugunthan V N /* update CPSW IP version */ 21002a05a622SIvan Khoronzhuk regs->version = cpsw->version; 210152c4f0ecSMugunthan V N 21022a05a622SIvan Khoronzhuk cpsw_ale_dump(cpsw->ale, reg); 210352c4f0ecSMugunthan V N } 210452c4f0ecSMugunthan V N 2105df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev, 2106df828598SMugunthan V N struct ethtool_drvinfo *info) 2107df828598SMugunthan V N { 2108649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 210956e31bd8SIvan Khoronzhuk struct platform_device *pdev = to_platform_device(cpsw->dev); 21107826d43fSJiri Pirko 211152c4f0ecSMugunthan V N strlcpy(info->driver, "cpsw", sizeof(info->driver)); 21127826d43fSJiri Pirko strlcpy(info->version, "1.0", sizeof(info->version)); 211356e31bd8SIvan Khoronzhuk strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info)); 2114df828598SMugunthan V N } 2115df828598SMugunthan V N 2116df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev) 2117df828598SMugunthan V N { 2118df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2119df828598SMugunthan V N return priv->msg_enable; 2120df828598SMugunthan V N } 2121df828598SMugunthan V N 2122df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value) 2123df828598SMugunthan V N { 2124df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2125df828598SMugunthan V N priv->msg_enable = value; 2126df828598SMugunthan V N } 2127df828598SMugunthan V N 2128c8395d4eSGrygorii Strashko #if IS_ENABLED(CONFIG_TI_CPTS) 21292e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev, 21302e5b38abSRichard Cochran struct ethtool_ts_info *info) 21312e5b38abSRichard Cochran { 21322a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 21332e5b38abSRichard Cochran 21342e5b38abSRichard Cochran info->so_timestamping = 21352e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_HARDWARE | 21362e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 21372e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_HARDWARE | 21382e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 21392e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE | 21402e5b38abSRichard Cochran SOF_TIMESTAMPING_RAW_HARDWARE; 21412a05a622SIvan Khoronzhuk info->phc_index = cpsw->cpts->phc_index; 21422e5b38abSRichard Cochran info->tx_types = 21432e5b38abSRichard Cochran (1 << HWTSTAMP_TX_OFF) | 21442e5b38abSRichard Cochran (1 << HWTSTAMP_TX_ON); 21452e5b38abSRichard Cochran info->rx_filters = 21462e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_NONE) | 2147e9523a5aSGrygorii Strashko (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) | 21482e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 2149c8395d4eSGrygorii Strashko return 0; 2150c8395d4eSGrygorii Strashko } 21512e5b38abSRichard Cochran #else 2152c8395d4eSGrygorii Strashko static int cpsw_get_ts_info(struct net_device *ndev, 2153c8395d4eSGrygorii Strashko struct ethtool_ts_info *info) 2154c8395d4eSGrygorii Strashko { 21552e5b38abSRichard Cochran info->so_timestamping = 21562e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 21572e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 21582e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE; 21592e5b38abSRichard Cochran info->phc_index = -1; 21602e5b38abSRichard Cochran info->tx_types = 0; 21612e5b38abSRichard Cochran info->rx_filters = 0; 21622e5b38abSRichard Cochran return 0; 21632e5b38abSRichard Cochran } 2164c8395d4eSGrygorii Strashko #endif 21652e5b38abSRichard Cochran 21662479876dSPhilippe Reynes static int cpsw_get_link_ksettings(struct net_device *ndev, 21672479876dSPhilippe Reynes struct ethtool_link_ksettings *ecmd) 2168d3bb9c58SMugunthan V N { 2169d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2170606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2171606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2172d3bb9c58SMugunthan V N 2173*5514174fSyuval.shaia@oracle.com if (!cpsw->slaves[slave_no].phy) 2174d3bb9c58SMugunthan V N return -EOPNOTSUPP; 2175*5514174fSyuval.shaia@oracle.com 2176*5514174fSyuval.shaia@oracle.com phy_ethtool_ksettings_get(cpsw->slaves[slave_no].phy, ecmd); 2177*5514174fSyuval.shaia@oracle.com return 0; 2178d3bb9c58SMugunthan V N } 2179d3bb9c58SMugunthan V N 21802479876dSPhilippe Reynes static int cpsw_set_link_ksettings(struct net_device *ndev, 21812479876dSPhilippe Reynes const struct ethtool_link_ksettings *ecmd) 2182d3bb9c58SMugunthan V N { 2183d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2184606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2185606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2186d3bb9c58SMugunthan V N 2187606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 21882479876dSPhilippe Reynes return phy_ethtool_ksettings_set(cpsw->slaves[slave_no].phy, 21892479876dSPhilippe Reynes ecmd); 2190d3bb9c58SMugunthan V N else 2191d3bb9c58SMugunthan V N return -EOPNOTSUPP; 2192d3bb9c58SMugunthan V N } 2193d3bb9c58SMugunthan V N 2194d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 2195d8a64420SMatus Ujhelyi { 2196d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 2197606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2198606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2199d8a64420SMatus Ujhelyi 2200d8a64420SMatus Ujhelyi wol->supported = 0; 2201d8a64420SMatus Ujhelyi wol->wolopts = 0; 2202d8a64420SMatus Ujhelyi 2203606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 2204606f3993SIvan Khoronzhuk phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol); 2205d8a64420SMatus Ujhelyi } 2206d8a64420SMatus Ujhelyi 2207d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 2208d8a64420SMatus Ujhelyi { 2209d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 2210606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2211606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2212d8a64420SMatus Ujhelyi 2213606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 2214606f3993SIvan Khoronzhuk return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol); 2215d8a64420SMatus Ujhelyi else 2216d8a64420SMatus Ujhelyi return -EOPNOTSUPP; 2217d8a64420SMatus Ujhelyi } 2218d8a64420SMatus Ujhelyi 22191923d6e4SMugunthan V N static void cpsw_get_pauseparam(struct net_device *ndev, 22201923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 22211923d6e4SMugunthan V N { 22221923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 22231923d6e4SMugunthan V N 22241923d6e4SMugunthan V N pause->autoneg = AUTONEG_DISABLE; 22251923d6e4SMugunthan V N pause->rx_pause = priv->rx_pause ? true : false; 22261923d6e4SMugunthan V N pause->tx_pause = priv->tx_pause ? true : false; 22271923d6e4SMugunthan V N } 22281923d6e4SMugunthan V N 22291923d6e4SMugunthan V N static int cpsw_set_pauseparam(struct net_device *ndev, 22301923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 22311923d6e4SMugunthan V N { 22321923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 22331923d6e4SMugunthan V N bool link; 22341923d6e4SMugunthan V N 22351923d6e4SMugunthan V N priv->rx_pause = pause->rx_pause ? true : false; 22361923d6e4SMugunthan V N priv->tx_pause = pause->tx_pause ? true : false; 22371923d6e4SMugunthan V N 22381923d6e4SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 22391923d6e4SMugunthan V N return 0; 22401923d6e4SMugunthan V N } 22411923d6e4SMugunthan V N 22427898b1daSGrygorii Strashko static int cpsw_ethtool_op_begin(struct net_device *ndev) 22437898b1daSGrygorii Strashko { 22447898b1daSGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 2245649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 22467898b1daSGrygorii Strashko int ret; 22477898b1daSGrygorii Strashko 224856e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 22497898b1daSGrygorii Strashko if (ret < 0) { 22507898b1daSGrygorii Strashko cpsw_err(priv, drv, "ethtool begin failed %d\n", ret); 225156e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 22527898b1daSGrygorii Strashko } 22537898b1daSGrygorii Strashko 22547898b1daSGrygorii Strashko return ret; 22557898b1daSGrygorii Strashko } 22567898b1daSGrygorii Strashko 22577898b1daSGrygorii Strashko static void cpsw_ethtool_op_complete(struct net_device *ndev) 22587898b1daSGrygorii Strashko { 22597898b1daSGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 22607898b1daSGrygorii Strashko int ret; 22617898b1daSGrygorii Strashko 226256e31bd8SIvan Khoronzhuk ret = pm_runtime_put(priv->cpsw->dev); 22637898b1daSGrygorii Strashko if (ret < 0) 22647898b1daSGrygorii Strashko cpsw_err(priv, drv, "ethtool complete failed %d\n", ret); 22657898b1daSGrygorii Strashko } 22667898b1daSGrygorii Strashko 2267ce52c744SIvan Khoronzhuk static void cpsw_get_channels(struct net_device *ndev, 2268ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2269ce52c744SIvan Khoronzhuk { 2270ce52c744SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 2271ce52c744SIvan Khoronzhuk 2272ce52c744SIvan Khoronzhuk ch->max_combined = 0; 2273ce52c744SIvan Khoronzhuk ch->max_rx = CPSW_MAX_QUEUES; 2274ce52c744SIvan Khoronzhuk ch->max_tx = CPSW_MAX_QUEUES; 2275ce52c744SIvan Khoronzhuk ch->max_other = 0; 2276ce52c744SIvan Khoronzhuk ch->other_count = 0; 2277ce52c744SIvan Khoronzhuk ch->rx_count = cpsw->rx_ch_num; 2278ce52c744SIvan Khoronzhuk ch->tx_count = cpsw->tx_ch_num; 2279ce52c744SIvan Khoronzhuk ch->combined_count = 0; 2280ce52c744SIvan Khoronzhuk } 2281ce52c744SIvan Khoronzhuk 2282ce52c744SIvan Khoronzhuk static int cpsw_check_ch_settings(struct cpsw_common *cpsw, 2283ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2284ce52c744SIvan Khoronzhuk { 2285ce52c744SIvan Khoronzhuk if (ch->combined_count) 2286ce52c744SIvan Khoronzhuk return -EINVAL; 2287ce52c744SIvan Khoronzhuk 2288ce52c744SIvan Khoronzhuk /* verify we have at least one channel in each direction */ 2289ce52c744SIvan Khoronzhuk if (!ch->rx_count || !ch->tx_count) 2290ce52c744SIvan Khoronzhuk return -EINVAL; 2291ce52c744SIvan Khoronzhuk 2292ce52c744SIvan Khoronzhuk if (ch->rx_count > cpsw->data.channels || 2293ce52c744SIvan Khoronzhuk ch->tx_count > cpsw->data.channels) 2294ce52c744SIvan Khoronzhuk return -EINVAL; 2295ce52c744SIvan Khoronzhuk 2296ce52c744SIvan Khoronzhuk return 0; 2297ce52c744SIvan Khoronzhuk } 2298ce52c744SIvan Khoronzhuk 2299ce52c744SIvan Khoronzhuk static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx) 2300ce52c744SIvan Khoronzhuk { 2301ce52c744SIvan Khoronzhuk int (*poll)(struct napi_struct *, int); 2302ce52c744SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2303ce52c744SIvan Khoronzhuk void (*handler)(void *, int, int); 230483fcad0cSIvan Khoronzhuk struct netdev_queue *queue; 23058feb0a19SIvan Khoronzhuk struct cpsw_vector *vec; 2306ce52c744SIvan Khoronzhuk int ret, *ch; 2307ce52c744SIvan Khoronzhuk 2308ce52c744SIvan Khoronzhuk if (rx) { 2309ce52c744SIvan Khoronzhuk ch = &cpsw->rx_ch_num; 23108feb0a19SIvan Khoronzhuk vec = cpsw->rxv; 2311ce52c744SIvan Khoronzhuk handler = cpsw_rx_handler; 2312ce52c744SIvan Khoronzhuk poll = cpsw_rx_poll; 2313ce52c744SIvan Khoronzhuk } else { 2314ce52c744SIvan Khoronzhuk ch = &cpsw->tx_ch_num; 23158feb0a19SIvan Khoronzhuk vec = cpsw->txv; 2316ce52c744SIvan Khoronzhuk handler = cpsw_tx_handler; 2317ce52c744SIvan Khoronzhuk poll = cpsw_tx_poll; 2318ce52c744SIvan Khoronzhuk } 2319ce52c744SIvan Khoronzhuk 2320ce52c744SIvan Khoronzhuk while (*ch < ch_num) { 23218feb0a19SIvan Khoronzhuk vec[*ch].ch = cpdma_chan_create(cpsw->dma, *ch, handler, rx); 232283fcad0cSIvan Khoronzhuk queue = netdev_get_tx_queue(priv->ndev, *ch); 232383fcad0cSIvan Khoronzhuk queue->tx_maxrate = 0; 2324ce52c744SIvan Khoronzhuk 23258feb0a19SIvan Khoronzhuk if (IS_ERR(vec[*ch].ch)) 23268feb0a19SIvan Khoronzhuk return PTR_ERR(vec[*ch].ch); 2327ce52c744SIvan Khoronzhuk 23288feb0a19SIvan Khoronzhuk if (!vec[*ch].ch) 2329ce52c744SIvan Khoronzhuk return -EINVAL; 2330ce52c744SIvan Khoronzhuk 2331ce52c744SIvan Khoronzhuk cpsw_info(priv, ifup, "created new %d %s channel\n", *ch, 2332ce52c744SIvan Khoronzhuk (rx ? "rx" : "tx")); 2333ce52c744SIvan Khoronzhuk (*ch)++; 2334ce52c744SIvan Khoronzhuk } 2335ce52c744SIvan Khoronzhuk 2336ce52c744SIvan Khoronzhuk while (*ch > ch_num) { 2337ce52c744SIvan Khoronzhuk (*ch)--; 2338ce52c744SIvan Khoronzhuk 23398feb0a19SIvan Khoronzhuk ret = cpdma_chan_destroy(vec[*ch].ch); 2340ce52c744SIvan Khoronzhuk if (ret) 2341ce52c744SIvan Khoronzhuk return ret; 2342ce52c744SIvan Khoronzhuk 2343ce52c744SIvan Khoronzhuk cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch, 2344ce52c744SIvan Khoronzhuk (rx ? "rx" : "tx")); 2345ce52c744SIvan Khoronzhuk } 2346ce52c744SIvan Khoronzhuk 2347ce52c744SIvan Khoronzhuk return 0; 2348ce52c744SIvan Khoronzhuk } 2349ce52c744SIvan Khoronzhuk 2350ce52c744SIvan Khoronzhuk static int cpsw_update_channels(struct cpsw_priv *priv, 2351ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2352ce52c744SIvan Khoronzhuk { 2353ce52c744SIvan Khoronzhuk int ret; 2354ce52c744SIvan Khoronzhuk 2355ce52c744SIvan Khoronzhuk ret = cpsw_update_channels_res(priv, ch->rx_count, 1); 2356ce52c744SIvan Khoronzhuk if (ret) 2357ce52c744SIvan Khoronzhuk return ret; 2358ce52c744SIvan Khoronzhuk 2359ce52c744SIvan Khoronzhuk ret = cpsw_update_channels_res(priv, ch->tx_count, 0); 2360ce52c744SIvan Khoronzhuk if (ret) 2361ce52c744SIvan Khoronzhuk return ret; 2362ce52c744SIvan Khoronzhuk 2363ce52c744SIvan Khoronzhuk return 0; 2364ce52c744SIvan Khoronzhuk } 2365ce52c744SIvan Khoronzhuk 2366022d7ad7SIvan Khoronzhuk static void cpsw_suspend_data_pass(struct net_device *ndev) 2367ce52c744SIvan Khoronzhuk { 2368022d7ad7SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 2369ce52c744SIvan Khoronzhuk struct cpsw_slave *slave; 2370022d7ad7SIvan Khoronzhuk int i; 2371ce52c744SIvan Khoronzhuk 2372ce52c744SIvan Khoronzhuk /* Disable NAPI scheduling */ 2373ce52c744SIvan Khoronzhuk cpsw_intr_disable(cpsw); 2374ce52c744SIvan Khoronzhuk 2375ce52c744SIvan Khoronzhuk /* Stop all transmit queues for every network device. 2376ce52c744SIvan Khoronzhuk * Disable re-using rx descriptors with dormant_on. 2377ce52c744SIvan Khoronzhuk */ 2378ce52c744SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) { 2379ce52c744SIvan Khoronzhuk if (!(slave->ndev && netif_running(slave->ndev))) 2380ce52c744SIvan Khoronzhuk continue; 2381ce52c744SIvan Khoronzhuk 2382ce52c744SIvan Khoronzhuk netif_tx_stop_all_queues(slave->ndev); 2383ce52c744SIvan Khoronzhuk netif_dormant_on(slave->ndev); 2384ce52c744SIvan Khoronzhuk } 2385ce52c744SIvan Khoronzhuk 2386ce52c744SIvan Khoronzhuk /* Handle rest of tx packets and stop cpdma channels */ 2387ce52c744SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 2388022d7ad7SIvan Khoronzhuk } 2389022d7ad7SIvan Khoronzhuk 2390022d7ad7SIvan Khoronzhuk static int cpsw_resume_data_pass(struct net_device *ndev) 2391022d7ad7SIvan Khoronzhuk { 2392022d7ad7SIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 2393022d7ad7SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2394022d7ad7SIvan Khoronzhuk struct cpsw_slave *slave; 2395022d7ad7SIvan Khoronzhuk int i, ret; 2396022d7ad7SIvan Khoronzhuk 2397022d7ad7SIvan Khoronzhuk /* Allow rx packets handling */ 2398022d7ad7SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) 2399022d7ad7SIvan Khoronzhuk if (slave->ndev && netif_running(slave->ndev)) 2400022d7ad7SIvan Khoronzhuk netif_dormant_off(slave->ndev); 2401022d7ad7SIvan Khoronzhuk 2402022d7ad7SIvan Khoronzhuk /* After this receive is started */ 2403d5bc1613SIvan Khoronzhuk if (cpsw->usage_count) { 2404022d7ad7SIvan Khoronzhuk ret = cpsw_fill_rx_channels(priv); 2405022d7ad7SIvan Khoronzhuk if (ret) 2406022d7ad7SIvan Khoronzhuk return ret; 2407022d7ad7SIvan Khoronzhuk 2408022d7ad7SIvan Khoronzhuk cpdma_ctlr_start(cpsw->dma); 2409022d7ad7SIvan Khoronzhuk cpsw_intr_enable(cpsw); 2410022d7ad7SIvan Khoronzhuk } 2411022d7ad7SIvan Khoronzhuk 2412022d7ad7SIvan Khoronzhuk /* Resume transmit for every affected interface */ 2413022d7ad7SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) 2414022d7ad7SIvan Khoronzhuk if (slave->ndev && netif_running(slave->ndev)) 2415022d7ad7SIvan Khoronzhuk netif_tx_start_all_queues(slave->ndev); 2416022d7ad7SIvan Khoronzhuk 2417022d7ad7SIvan Khoronzhuk return 0; 2418022d7ad7SIvan Khoronzhuk } 2419022d7ad7SIvan Khoronzhuk 2420022d7ad7SIvan Khoronzhuk static int cpsw_set_channels(struct net_device *ndev, 2421022d7ad7SIvan Khoronzhuk struct ethtool_channels *chs) 2422022d7ad7SIvan Khoronzhuk { 2423022d7ad7SIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 2424022d7ad7SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2425022d7ad7SIvan Khoronzhuk struct cpsw_slave *slave; 2426022d7ad7SIvan Khoronzhuk int i, ret; 2427022d7ad7SIvan Khoronzhuk 2428022d7ad7SIvan Khoronzhuk ret = cpsw_check_ch_settings(cpsw, chs); 2429022d7ad7SIvan Khoronzhuk if (ret < 0) 2430022d7ad7SIvan Khoronzhuk return ret; 2431022d7ad7SIvan Khoronzhuk 2432022d7ad7SIvan Khoronzhuk cpsw_suspend_data_pass(ndev); 2433ce52c744SIvan Khoronzhuk ret = cpsw_update_channels(priv, chs); 2434ce52c744SIvan Khoronzhuk if (ret) 2435ce52c744SIvan Khoronzhuk goto err; 2436ce52c744SIvan Khoronzhuk 2437ce52c744SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) { 2438ce52c744SIvan Khoronzhuk if (!(slave->ndev && netif_running(slave->ndev))) 2439ce52c744SIvan Khoronzhuk continue; 2440ce52c744SIvan Khoronzhuk 2441ce52c744SIvan Khoronzhuk /* Inform stack about new count of queues */ 2442ce52c744SIvan Khoronzhuk ret = netif_set_real_num_tx_queues(slave->ndev, 2443ce52c744SIvan Khoronzhuk cpsw->tx_ch_num); 2444ce52c744SIvan Khoronzhuk if (ret) { 2445ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of tx queues\n"); 2446ce52c744SIvan Khoronzhuk goto err; 2447ce52c744SIvan Khoronzhuk } 2448ce52c744SIvan Khoronzhuk 2449ce52c744SIvan Khoronzhuk ret = netif_set_real_num_rx_queues(slave->ndev, 2450ce52c744SIvan Khoronzhuk cpsw->rx_ch_num); 2451ce52c744SIvan Khoronzhuk if (ret) { 2452ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of rx queues\n"); 2453ce52c744SIvan Khoronzhuk goto err; 2454ce52c744SIvan Khoronzhuk } 2455ce52c744SIvan Khoronzhuk } 2456ce52c744SIvan Khoronzhuk 2457d5bc1613SIvan Khoronzhuk if (cpsw->usage_count) 245832b78d85SIvan Khoronzhuk cpsw_split_res(ndev); 24598feb0a19SIvan Khoronzhuk 2460022d7ad7SIvan Khoronzhuk ret = cpsw_resume_data_pass(ndev); 2461022d7ad7SIvan Khoronzhuk if (!ret) 2462ce52c744SIvan Khoronzhuk return 0; 2463ce52c744SIvan Khoronzhuk err: 2464ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot update channels number, closing device\n"); 2465ce52c744SIvan Khoronzhuk dev_close(ndev); 2466ce52c744SIvan Khoronzhuk return ret; 2467ce52c744SIvan Khoronzhuk } 2468ce52c744SIvan Khoronzhuk 2469a0909949SYegor Yefremov static int cpsw_get_eee(struct net_device *ndev, struct ethtool_eee *edata) 2470a0909949SYegor Yefremov { 2471a0909949SYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 2472a0909949SYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 2473a0909949SYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 2474a0909949SYegor Yefremov 2475a0909949SYegor Yefremov if (cpsw->slaves[slave_no].phy) 2476a0909949SYegor Yefremov return phy_ethtool_get_eee(cpsw->slaves[slave_no].phy, edata); 2477a0909949SYegor Yefremov else 2478a0909949SYegor Yefremov return -EOPNOTSUPP; 2479a0909949SYegor Yefremov } 2480a0909949SYegor Yefremov 2481a0909949SYegor Yefremov static int cpsw_set_eee(struct net_device *ndev, struct ethtool_eee *edata) 2482a0909949SYegor Yefremov { 2483a0909949SYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 2484a0909949SYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 2485a0909949SYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 2486a0909949SYegor Yefremov 2487a0909949SYegor Yefremov if (cpsw->slaves[slave_no].phy) 2488a0909949SYegor Yefremov return phy_ethtool_set_eee(cpsw->slaves[slave_no].phy, edata); 2489a0909949SYegor Yefremov else 2490a0909949SYegor Yefremov return -EOPNOTSUPP; 2491a0909949SYegor Yefremov } 2492a0909949SYegor Yefremov 24936bb10c2bSYegor Yefremov static int cpsw_nway_reset(struct net_device *ndev) 24946bb10c2bSYegor Yefremov { 24956bb10c2bSYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 24966bb10c2bSYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 24976bb10c2bSYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 24986bb10c2bSYegor Yefremov 24996bb10c2bSYegor Yefremov if (cpsw->slaves[slave_no].phy) 25006bb10c2bSYegor Yefremov return genphy_restart_aneg(cpsw->slaves[slave_no].phy); 25016bb10c2bSYegor Yefremov else 25026bb10c2bSYegor Yefremov return -EOPNOTSUPP; 25036bb10c2bSYegor Yefremov } 25046bb10c2bSYegor Yefremov 2505be034fc1SGrygorii Strashko static void cpsw_get_ringparam(struct net_device *ndev, 2506be034fc1SGrygorii Strashko struct ethtool_ringparam *ering) 2507be034fc1SGrygorii Strashko { 2508be034fc1SGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 2509be034fc1SGrygorii Strashko struct cpsw_common *cpsw = priv->cpsw; 2510be034fc1SGrygorii Strashko 2511be034fc1SGrygorii Strashko /* not supported */ 2512be034fc1SGrygorii Strashko ering->tx_max_pending = 0; 2513be034fc1SGrygorii Strashko ering->tx_pending = cpdma_get_num_tx_descs(cpsw->dma); 2514f89d21b9SIvan Khoronzhuk ering->rx_max_pending = descs_pool_size - CPSW_MAX_QUEUES; 2515be034fc1SGrygorii Strashko ering->rx_pending = cpdma_get_num_rx_descs(cpsw->dma); 2516be034fc1SGrygorii Strashko } 2517be034fc1SGrygorii Strashko 2518be034fc1SGrygorii Strashko static int cpsw_set_ringparam(struct net_device *ndev, 2519be034fc1SGrygorii Strashko struct ethtool_ringparam *ering) 2520be034fc1SGrygorii Strashko { 2521be034fc1SGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 2522be034fc1SGrygorii Strashko struct cpsw_common *cpsw = priv->cpsw; 2523022d7ad7SIvan Khoronzhuk int ret; 2524be034fc1SGrygorii Strashko 2525be034fc1SGrygorii Strashko /* ignore ering->tx_pending - only rx_pending adjustment is supported */ 2526be034fc1SGrygorii Strashko 2527be034fc1SGrygorii Strashko if (ering->rx_mini_pending || ering->rx_jumbo_pending || 2528f89d21b9SIvan Khoronzhuk ering->rx_pending < CPSW_MAX_QUEUES || 2529f89d21b9SIvan Khoronzhuk ering->rx_pending > (descs_pool_size - CPSW_MAX_QUEUES)) 2530be034fc1SGrygorii Strashko return -EINVAL; 2531be034fc1SGrygorii Strashko 2532be034fc1SGrygorii Strashko if (ering->rx_pending == cpdma_get_num_rx_descs(cpsw->dma)) 2533be034fc1SGrygorii Strashko return 0; 2534be034fc1SGrygorii Strashko 2535022d7ad7SIvan Khoronzhuk cpsw_suspend_data_pass(ndev); 2536be034fc1SGrygorii Strashko 2537be034fc1SGrygorii Strashko cpdma_set_num_rx_descs(cpsw->dma, ering->rx_pending); 2538be034fc1SGrygorii Strashko 2539d5bc1613SIvan Khoronzhuk if (cpsw->usage_count) 2540be034fc1SGrygorii Strashko cpdma_chan_split_pool(cpsw->dma); 2541be034fc1SGrygorii Strashko 2542022d7ad7SIvan Khoronzhuk ret = cpsw_resume_data_pass(ndev); 2543022d7ad7SIvan Khoronzhuk if (!ret) 2544be034fc1SGrygorii Strashko return 0; 2545022d7ad7SIvan Khoronzhuk 2546022d7ad7SIvan Khoronzhuk dev_err(&ndev->dev, "cannot set ring params, closing device\n"); 2547be034fc1SGrygorii Strashko dev_close(ndev); 2548be034fc1SGrygorii Strashko return ret; 2549be034fc1SGrygorii Strashko } 2550be034fc1SGrygorii Strashko 2551df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = { 2552df828598SMugunthan V N .get_drvinfo = cpsw_get_drvinfo, 2553df828598SMugunthan V N .get_msglevel = cpsw_get_msglevel, 2554df828598SMugunthan V N .set_msglevel = cpsw_set_msglevel, 2555df828598SMugunthan V N .get_link = ethtool_op_get_link, 25562e5b38abSRichard Cochran .get_ts_info = cpsw_get_ts_info, 2557ff5b8ef2SMugunthan V N .get_coalesce = cpsw_get_coalesce, 2558ff5b8ef2SMugunthan V N .set_coalesce = cpsw_set_coalesce, 2559d9718546SMugunthan V N .get_sset_count = cpsw_get_sset_count, 2560d9718546SMugunthan V N .get_strings = cpsw_get_strings, 2561d9718546SMugunthan V N .get_ethtool_stats = cpsw_get_ethtool_stats, 25621923d6e4SMugunthan V N .get_pauseparam = cpsw_get_pauseparam, 25631923d6e4SMugunthan V N .set_pauseparam = cpsw_set_pauseparam, 2564d8a64420SMatus Ujhelyi .get_wol = cpsw_get_wol, 2565d8a64420SMatus Ujhelyi .set_wol = cpsw_set_wol, 256652c4f0ecSMugunthan V N .get_regs_len = cpsw_get_regs_len, 256752c4f0ecSMugunthan V N .get_regs = cpsw_get_regs, 25687898b1daSGrygorii Strashko .begin = cpsw_ethtool_op_begin, 25697898b1daSGrygorii Strashko .complete = cpsw_ethtool_op_complete, 2570ce52c744SIvan Khoronzhuk .get_channels = cpsw_get_channels, 2571ce52c744SIvan Khoronzhuk .set_channels = cpsw_set_channels, 25722479876dSPhilippe Reynes .get_link_ksettings = cpsw_get_link_ksettings, 25732479876dSPhilippe Reynes .set_link_ksettings = cpsw_set_link_ksettings, 2574a0909949SYegor Yefremov .get_eee = cpsw_get_eee, 2575a0909949SYegor Yefremov .set_eee = cpsw_set_eee, 25766bb10c2bSYegor Yefremov .nway_reset = cpsw_nway_reset, 2577be034fc1SGrygorii Strashko .get_ringparam = cpsw_get_ringparam, 2578be034fc1SGrygorii Strashko .set_ringparam = cpsw_set_ringparam, 2579df828598SMugunthan V N }; 2580df828598SMugunthan V N 2581606f3993SIvan Khoronzhuk static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw, 2582549985eeSRichard Cochran u32 slave_reg_ofs, u32 sliver_reg_ofs) 2583df828598SMugunthan V N { 25845d8d0d4dSIvan Khoronzhuk void __iomem *regs = cpsw->regs; 2585df828598SMugunthan V N int slave_num = slave->slave_num; 2586606f3993SIvan Khoronzhuk struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num; 2587df828598SMugunthan V N 2588df828598SMugunthan V N slave->data = data; 2589549985eeSRichard Cochran slave->regs = regs + slave_reg_ofs; 2590549985eeSRichard Cochran slave->sliver = regs + sliver_reg_ofs; 2591d9ba8f9eSMugunthan V N slave->port_vlan = data->dual_emac_res_vlan; 2592df828598SMugunthan V N } 2593df828598SMugunthan V N 2594552165bcSDavid Rivshin static int cpsw_probe_dt(struct cpsw_platform_data *data, 25952eb32b0aSMugunthan V N struct platform_device *pdev) 25962eb32b0aSMugunthan V N { 25972eb32b0aSMugunthan V N struct device_node *node = pdev->dev.of_node; 25982eb32b0aSMugunthan V N struct device_node *slave_node; 25992eb32b0aSMugunthan V N int i = 0, ret; 26002eb32b0aSMugunthan V N u32 prop; 26012eb32b0aSMugunthan V N 26022eb32b0aSMugunthan V N if (!node) 26032eb32b0aSMugunthan V N return -EINVAL; 26042eb32b0aSMugunthan V N 26052eb32b0aSMugunthan V N if (of_property_read_u32(node, "slaves", &prop)) { 260688c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing slaves property in the DT.\n"); 26072eb32b0aSMugunthan V N return -EINVAL; 26082eb32b0aSMugunthan V N } 26092eb32b0aSMugunthan V N data->slaves = prop; 26102eb32b0aSMugunthan V N 2611e86ac13bSMugunthan V N if (of_property_read_u32(node, "active_slave", &prop)) { 261288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing active_slave property in the DT.\n"); 2613aa1a15e2SDaniel Mack return -EINVAL; 261478ca0b28SRichard Cochran } 2615e86ac13bSMugunthan V N data->active_slave = prop; 261678ca0b28SRichard Cochran 2617aa1a15e2SDaniel Mack data->slave_data = devm_kzalloc(&pdev->dev, data->slaves 2618aa1a15e2SDaniel Mack * sizeof(struct cpsw_slave_data), 2619b2adaca9SJoe Perches GFP_KERNEL); 2620b2adaca9SJoe Perches if (!data->slave_data) 2621aa1a15e2SDaniel Mack return -ENOMEM; 26222eb32b0aSMugunthan V N 26232eb32b0aSMugunthan V N if (of_property_read_u32(node, "cpdma_channels", &prop)) { 262488c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n"); 2625aa1a15e2SDaniel Mack return -EINVAL; 26262eb32b0aSMugunthan V N } 26272eb32b0aSMugunthan V N data->channels = prop; 26282eb32b0aSMugunthan V N 26292eb32b0aSMugunthan V N if (of_property_read_u32(node, "ale_entries", &prop)) { 263088c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n"); 2631aa1a15e2SDaniel Mack return -EINVAL; 26322eb32b0aSMugunthan V N } 26332eb32b0aSMugunthan V N data->ale_entries = prop; 26342eb32b0aSMugunthan V N 26352eb32b0aSMugunthan V N if (of_property_read_u32(node, "bd_ram_size", &prop)) { 263688c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n"); 2637aa1a15e2SDaniel Mack return -EINVAL; 26382eb32b0aSMugunthan V N } 26392eb32b0aSMugunthan V N data->bd_ram_size = prop; 26402eb32b0aSMugunthan V N 26412eb32b0aSMugunthan V N if (of_property_read_u32(node, "mac_control", &prop)) { 264288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing mac_control property in the DT.\n"); 2643aa1a15e2SDaniel Mack return -EINVAL; 26442eb32b0aSMugunthan V N } 26452eb32b0aSMugunthan V N data->mac_control = prop; 26462eb32b0aSMugunthan V N 2647281abd96SMarkus Pargmann if (of_property_read_bool(node, "dual_emac")) 2648281abd96SMarkus Pargmann data->dual_emac = 1; 2649d9ba8f9eSMugunthan V N 26501fb19aa7SVaibhav Hiremath /* 26511fb19aa7SVaibhav Hiremath * Populate all the child nodes here... 26521fb19aa7SVaibhav Hiremath */ 26531fb19aa7SVaibhav Hiremath ret = of_platform_populate(node, NULL, NULL, &pdev->dev); 26541fb19aa7SVaibhav Hiremath /* We do not want to force this, as in some cases may not have child */ 26551fb19aa7SVaibhav Hiremath if (ret) 265688c99ff6SGeorge Cherian dev_warn(&pdev->dev, "Doesn't have any child node\n"); 26571fb19aa7SVaibhav Hiremath 26588658aaf2SBen Hutchings for_each_available_child_of_node(node, slave_node) { 2659549985eeSRichard Cochran struct cpsw_slave_data *slave_data = data->slave_data + i; 2660549985eeSRichard Cochran const void *mac_addr = NULL; 2661549985eeSRichard Cochran int lenp; 2662549985eeSRichard Cochran const __be32 *parp; 2663549985eeSRichard Cochran 2664f468b10eSMarkus Pargmann /* This is no slave child node, continue */ 2665f468b10eSMarkus Pargmann if (strcmp(slave_node->name, "slave")) 2666f468b10eSMarkus Pargmann continue; 2667f468b10eSMarkus Pargmann 2668552165bcSDavid Rivshin slave_data->phy_node = of_parse_phandle(slave_node, 2669552165bcSDavid Rivshin "phy-handle", 0); 2670f1eea5c1SDavid Rivshin parp = of_get_property(slave_node, "phy_id", &lenp); 2671ae092b5bSDavid Rivshin if (slave_data->phy_node) { 2672ae092b5bSDavid Rivshin dev_dbg(&pdev->dev, 2673ae092b5bSDavid Rivshin "slave[%d] using phy-handle=\"%s\"\n", 2674ae092b5bSDavid Rivshin i, slave_data->phy_node->full_name); 2675ae092b5bSDavid Rivshin } else if (of_phy_is_fixed_link(slave_node)) { 2676dfc0a6d3SDavid Rivshin /* In the case of a fixed PHY, the DT node associated 2677dfc0a6d3SDavid Rivshin * to the PHY is the Ethernet MAC DT node. 2678dfc0a6d3SDavid Rivshin */ 26791f71e8c9SMarkus Brunner ret = of_phy_register_fixed_link(slave_node); 268023a09873SJohan Hovold if (ret) { 268123a09873SJohan Hovold if (ret != -EPROBE_DEFER) 268223a09873SJohan Hovold dev_err(&pdev->dev, "failed to register fixed-link phy: %d\n", ret); 26831f71e8c9SMarkus Brunner return ret; 268423a09873SJohan Hovold } 268506cd6d6eSDavid Rivshin slave_data->phy_node = of_node_get(slave_node); 2686f1eea5c1SDavid Rivshin } else if (parp) { 2687f1eea5c1SDavid Rivshin u32 phyid; 2688f1eea5c1SDavid Rivshin struct device_node *mdio_node; 2689f1eea5c1SDavid Rivshin struct platform_device *mdio; 2690f1eea5c1SDavid Rivshin 2691f1eea5c1SDavid Rivshin if (lenp != (sizeof(__be32) * 2)) { 2692f1eea5c1SDavid Rivshin dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i); 269347276fccSMugunthan V N goto no_phy_slave; 2694549985eeSRichard Cochran } 2695549985eeSRichard Cochran mdio_node = of_find_node_by_phandle(be32_to_cpup(parp)); 2696549985eeSRichard Cochran phyid = be32_to_cpup(parp+1); 2697549985eeSRichard Cochran mdio = of_find_device_by_node(mdio_node); 269860e71ab5SJohan Hovold of_node_put(mdio_node); 26996954cc1fSJohan Hovold if (!mdio) { 270056fdb2e0SMarkus Pargmann dev_err(&pdev->dev, "Missing mdio platform device\n"); 27016954cc1fSJohan Hovold return -EINVAL; 27026954cc1fSJohan Hovold } 2703549985eeSRichard Cochran snprintf(slave_data->phy_id, sizeof(slave_data->phy_id), 2704549985eeSRichard Cochran PHY_ID_FMT, mdio->name, phyid); 270586e1d5adSJohan Hovold put_device(&mdio->dev); 2706f1eea5c1SDavid Rivshin } else { 2707ae092b5bSDavid Rivshin dev_err(&pdev->dev, 2708ae092b5bSDavid Rivshin "No slave[%d] phy_id, phy-handle, or fixed-link property\n", 2709ae092b5bSDavid Rivshin i); 2710f1eea5c1SDavid Rivshin goto no_phy_slave; 2711f1eea5c1SDavid Rivshin } 271247276fccSMugunthan V N slave_data->phy_if = of_get_phy_mode(slave_node); 271347276fccSMugunthan V N if (slave_data->phy_if < 0) { 271447276fccSMugunthan V N dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n", 271547276fccSMugunthan V N i); 271647276fccSMugunthan V N return slave_data->phy_if; 271747276fccSMugunthan V N } 271847276fccSMugunthan V N 271947276fccSMugunthan V N no_phy_slave: 2720549985eeSRichard Cochran mac_addr = of_get_mac_address(slave_node); 27210ba517b1SMarkus Pargmann if (mac_addr) { 2722549985eeSRichard Cochran memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN); 27230ba517b1SMarkus Pargmann } else { 2724b6745f6eSMugunthan V N ret = ti_cm_get_macid(&pdev->dev, i, 27250ba517b1SMarkus Pargmann slave_data->mac_addr); 27260ba517b1SMarkus Pargmann if (ret) 27270ba517b1SMarkus Pargmann return ret; 27280ba517b1SMarkus Pargmann } 2729d9ba8f9eSMugunthan V N if (data->dual_emac) { 273091c4166cSMugunthan V N if (of_property_read_u32(slave_node, "dual_emac_res_vlan", 2731d9ba8f9eSMugunthan V N &prop)) { 273288c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n"); 2733d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = i+1; 273488c99ff6SGeorge Cherian dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n", 2735d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan, i); 2736d9ba8f9eSMugunthan V N } else { 2737d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = prop; 2738d9ba8f9eSMugunthan V N } 2739d9ba8f9eSMugunthan V N } 2740d9ba8f9eSMugunthan V N 2741549985eeSRichard Cochran i++; 27423a27bfacSMugunthan V N if (i == data->slaves) 27433a27bfacSMugunthan V N break; 2744549985eeSRichard Cochran } 2745549985eeSRichard Cochran 27462eb32b0aSMugunthan V N return 0; 27472eb32b0aSMugunthan V N } 27482eb32b0aSMugunthan V N 2749a4e32b0dSJohan Hovold static void cpsw_remove_dt(struct platform_device *pdev) 2750a4e32b0dSJohan Hovold { 27518cbcc466SJohan Hovold struct net_device *ndev = platform_get_drvdata(pdev); 27528cbcc466SJohan Hovold struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 27538cbcc466SJohan Hovold struct cpsw_platform_data *data = &cpsw->data; 27548cbcc466SJohan Hovold struct device_node *node = pdev->dev.of_node; 27558cbcc466SJohan Hovold struct device_node *slave_node; 27568cbcc466SJohan Hovold int i = 0; 27578cbcc466SJohan Hovold 27588cbcc466SJohan Hovold for_each_available_child_of_node(node, slave_node) { 27598cbcc466SJohan Hovold struct cpsw_slave_data *slave_data = &data->slave_data[i]; 27608cbcc466SJohan Hovold 27618cbcc466SJohan Hovold if (strcmp(slave_node->name, "slave")) 27628cbcc466SJohan Hovold continue; 27638cbcc466SJohan Hovold 27643f65047cSJohan Hovold if (of_phy_is_fixed_link(slave_node)) 27653f65047cSJohan Hovold of_phy_deregister_fixed_link(slave_node); 27668cbcc466SJohan Hovold 27678cbcc466SJohan Hovold of_node_put(slave_data->phy_node); 27688cbcc466SJohan Hovold 27698cbcc466SJohan Hovold i++; 27708cbcc466SJohan Hovold if (i == data->slaves) 27718cbcc466SJohan Hovold break; 27728cbcc466SJohan Hovold } 27738cbcc466SJohan Hovold 2774a4e32b0dSJohan Hovold of_platform_depopulate(&pdev->dev); 2775a4e32b0dSJohan Hovold } 2776a4e32b0dSJohan Hovold 277756e31bd8SIvan Khoronzhuk static int cpsw_probe_dual_emac(struct cpsw_priv *priv) 2778d9ba8f9eSMugunthan V N { 2779606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2780606f3993SIvan Khoronzhuk struct cpsw_platform_data *data = &cpsw->data; 2781d9ba8f9eSMugunthan V N struct net_device *ndev; 2782d9ba8f9eSMugunthan V N struct cpsw_priv *priv_sl2; 2783e38b5a3dSIvan Khoronzhuk int ret = 0; 2784d9ba8f9eSMugunthan V N 2785e05107e6SIvan Khoronzhuk ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES); 2786d9ba8f9eSMugunthan V N if (!ndev) { 278756e31bd8SIvan Khoronzhuk dev_err(cpsw->dev, "cpsw: error allocating net_device\n"); 2788d9ba8f9eSMugunthan V N return -ENOMEM; 2789d9ba8f9eSMugunthan V N } 2790d9ba8f9eSMugunthan V N 2791d9ba8f9eSMugunthan V N priv_sl2 = netdev_priv(ndev); 2792606f3993SIvan Khoronzhuk priv_sl2->cpsw = cpsw; 2793d9ba8f9eSMugunthan V N priv_sl2->ndev = ndev; 2794d9ba8f9eSMugunthan V N priv_sl2->dev = &ndev->dev; 2795d9ba8f9eSMugunthan V N priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 2796d9ba8f9eSMugunthan V N 2797d9ba8f9eSMugunthan V N if (is_valid_ether_addr(data->slave_data[1].mac_addr)) { 2798d9ba8f9eSMugunthan V N memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr, 2799d9ba8f9eSMugunthan V N ETH_ALEN); 280056e31bd8SIvan Khoronzhuk dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n", 280156e31bd8SIvan Khoronzhuk priv_sl2->mac_addr); 2802d9ba8f9eSMugunthan V N } else { 2803d9ba8f9eSMugunthan V N random_ether_addr(priv_sl2->mac_addr); 280456e31bd8SIvan Khoronzhuk dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n", 280556e31bd8SIvan Khoronzhuk priv_sl2->mac_addr); 2806d9ba8f9eSMugunthan V N } 2807d9ba8f9eSMugunthan V N memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN); 2808d9ba8f9eSMugunthan V N 2809d9ba8f9eSMugunthan V N priv_sl2->emac_port = 1; 2810606f3993SIvan Khoronzhuk cpsw->slaves[1].ndev = ndev; 2811f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 2812d9ba8f9eSMugunthan V N 2813d9ba8f9eSMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 28147ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 2815d9ba8f9eSMugunthan V N 2816d9ba8f9eSMugunthan V N /* register the network device */ 281756e31bd8SIvan Khoronzhuk SET_NETDEV_DEV(ndev, cpsw->dev); 2818d9ba8f9eSMugunthan V N ret = register_netdev(ndev); 2819d9ba8f9eSMugunthan V N if (ret) { 282056e31bd8SIvan Khoronzhuk dev_err(cpsw->dev, "cpsw: error registering net device\n"); 2821d9ba8f9eSMugunthan V N free_netdev(ndev); 2822d9ba8f9eSMugunthan V N ret = -ENODEV; 2823d9ba8f9eSMugunthan V N } 2824d9ba8f9eSMugunthan V N 2825d9ba8f9eSMugunthan V N return ret; 2826d9ba8f9eSMugunthan V N } 2827d9ba8f9eSMugunthan V N 28287da11600SMugunthan V N #define CPSW_QUIRK_IRQ BIT(0) 28297da11600SMugunthan V N 28307da11600SMugunthan V N static struct platform_device_id cpsw_devtype[] = { 28317da11600SMugunthan V N { 28327da11600SMugunthan V N /* keep it for existing comaptibles */ 28337da11600SMugunthan V N .name = "cpsw", 28347da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 28357da11600SMugunthan V N }, { 28367da11600SMugunthan V N .name = "am335x-cpsw", 28377da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 28387da11600SMugunthan V N }, { 28397da11600SMugunthan V N .name = "am4372-cpsw", 28407da11600SMugunthan V N .driver_data = 0, 28417da11600SMugunthan V N }, { 28427da11600SMugunthan V N .name = "dra7-cpsw", 28437da11600SMugunthan V N .driver_data = 0, 28447da11600SMugunthan V N }, { 28457da11600SMugunthan V N /* sentinel */ 28467da11600SMugunthan V N } 28477da11600SMugunthan V N }; 28487da11600SMugunthan V N MODULE_DEVICE_TABLE(platform, cpsw_devtype); 28497da11600SMugunthan V N 28507da11600SMugunthan V N enum ti_cpsw_type { 28517da11600SMugunthan V N CPSW = 0, 28527da11600SMugunthan V N AM335X_CPSW, 28537da11600SMugunthan V N AM4372_CPSW, 28547da11600SMugunthan V N DRA7_CPSW, 28557da11600SMugunthan V N }; 28567da11600SMugunthan V N 28577da11600SMugunthan V N static const struct of_device_id cpsw_of_mtable[] = { 28587da11600SMugunthan V N { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], }, 28597da11600SMugunthan V N { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], }, 28607da11600SMugunthan V N { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], }, 28617da11600SMugunthan V N { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], }, 28627da11600SMugunthan V N { /* sentinel */ }, 28637da11600SMugunthan V N }; 28647da11600SMugunthan V N MODULE_DEVICE_TABLE(of, cpsw_of_mtable); 28657da11600SMugunthan V N 2866663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev) 2867df828598SMugunthan V N { 2868ef4183a1SIvan Khoronzhuk struct clk *clk; 2869d1bd9acfSSebastian Siewior struct cpsw_platform_data *data; 2870df828598SMugunthan V N struct net_device *ndev; 2871df828598SMugunthan V N struct cpsw_priv *priv; 2872df828598SMugunthan V N struct cpdma_params dma_params; 2873df828598SMugunthan V N struct cpsw_ale_params ale_params; 2874aa1a15e2SDaniel Mack void __iomem *ss_regs; 28758a2c9a5aSGrygorii Strashko void __iomem *cpts_regs; 2876aa1a15e2SDaniel Mack struct resource *res, *ss_res; 28777da11600SMugunthan V N const struct of_device_id *of_id; 28781d147ccbSMugunthan V N struct gpio_descs *mode; 2879549985eeSRichard Cochran u32 slave_offset, sliver_offset, slave_size; 2880649a1688SIvan Khoronzhuk struct cpsw_common *cpsw; 28815087b915SFelipe Balbi int ret = 0, i; 28825087b915SFelipe Balbi int irq; 2883df828598SMugunthan V N 2884649a1688SIvan Khoronzhuk cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL); 28853420ea88SJohan Hovold if (!cpsw) 28863420ea88SJohan Hovold return -ENOMEM; 28873420ea88SJohan Hovold 288856e31bd8SIvan Khoronzhuk cpsw->dev = &pdev->dev; 2889649a1688SIvan Khoronzhuk 2890e05107e6SIvan Khoronzhuk ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES); 2891df828598SMugunthan V N if (!ndev) { 289288c99ff6SGeorge Cherian dev_err(&pdev->dev, "error allocating net_device\n"); 2893df828598SMugunthan V N return -ENOMEM; 2894df828598SMugunthan V N } 2895df828598SMugunthan V N 2896df828598SMugunthan V N platform_set_drvdata(pdev, ndev); 2897df828598SMugunthan V N priv = netdev_priv(ndev); 2898649a1688SIvan Khoronzhuk priv->cpsw = cpsw; 2899df828598SMugunthan V N priv->ndev = ndev; 2900df828598SMugunthan V N priv->dev = &ndev->dev; 2901df828598SMugunthan V N priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 29022a05a622SIvan Khoronzhuk cpsw->rx_packet_max = max(rx_packet_max, 128); 2903df828598SMugunthan V N 29041d147ccbSMugunthan V N mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW); 29051d147ccbSMugunthan V N if (IS_ERR(mode)) { 29061d147ccbSMugunthan V N ret = PTR_ERR(mode); 29071d147ccbSMugunthan V N dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret); 29081d147ccbSMugunthan V N goto clean_ndev_ret; 29091d147ccbSMugunthan V N } 29101d147ccbSMugunthan V N 29111fb19aa7SVaibhav Hiremath /* 29121fb19aa7SVaibhav Hiremath * This may be required here for child devices. 29131fb19aa7SVaibhav Hiremath */ 29141fb19aa7SVaibhav Hiremath pm_runtime_enable(&pdev->dev); 29151fb19aa7SVaibhav Hiremath 2916739683b4SMugunthan V N /* Select default pin state */ 2917739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 2918739683b4SMugunthan V N 2919a4e32b0dSJohan Hovold /* Need to enable clocks with runtime PM api to access module 2920a4e32b0dSJohan Hovold * registers 2921a4e32b0dSJohan Hovold */ 2922a4e32b0dSJohan Hovold ret = pm_runtime_get_sync(&pdev->dev); 2923a4e32b0dSJohan Hovold if (ret < 0) { 2924a4e32b0dSJohan Hovold pm_runtime_put_noidle(&pdev->dev); 2925aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 29262eb32b0aSMugunthan V N } 2927a4e32b0dSJohan Hovold 292823a09873SJohan Hovold ret = cpsw_probe_dt(&cpsw->data, pdev); 292923a09873SJohan Hovold if (ret) 2930a4e32b0dSJohan Hovold goto clean_dt_ret; 293123a09873SJohan Hovold 2932606f3993SIvan Khoronzhuk data = &cpsw->data; 2933e05107e6SIvan Khoronzhuk cpsw->rx_ch_num = 1; 2934e05107e6SIvan Khoronzhuk cpsw->tx_ch_num = 1; 29352eb32b0aSMugunthan V N 2936df828598SMugunthan V N if (is_valid_ether_addr(data->slave_data[0].mac_addr)) { 2937df828598SMugunthan V N memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN); 293888c99ff6SGeorge Cherian dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr); 2939df828598SMugunthan V N } else { 29407efd26d0SJoe Perches eth_random_addr(priv->mac_addr); 294188c99ff6SGeorge Cherian dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr); 2942df828598SMugunthan V N } 2943df828598SMugunthan V N 2944df828598SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 2945df828598SMugunthan V N 2946606f3993SIvan Khoronzhuk cpsw->slaves = devm_kzalloc(&pdev->dev, 2947aa1a15e2SDaniel Mack sizeof(struct cpsw_slave) * data->slaves, 2948df828598SMugunthan V N GFP_KERNEL); 2949606f3993SIvan Khoronzhuk if (!cpsw->slaves) { 2950aa1a15e2SDaniel Mack ret = -ENOMEM; 2951a4e32b0dSJohan Hovold goto clean_dt_ret; 2952df828598SMugunthan V N } 2953df828598SMugunthan V N for (i = 0; i < data->slaves; i++) 2954606f3993SIvan Khoronzhuk cpsw->slaves[i].slave_num = i; 2955df828598SMugunthan V N 2956606f3993SIvan Khoronzhuk cpsw->slaves[0].ndev = ndev; 2957d9ba8f9eSMugunthan V N priv->emac_port = 0; 2958d9ba8f9eSMugunthan V N 2959ef4183a1SIvan Khoronzhuk clk = devm_clk_get(&pdev->dev, "fck"); 2960ef4183a1SIvan Khoronzhuk if (IS_ERR(clk)) { 2961aa1a15e2SDaniel Mack dev_err(priv->dev, "fck is not found\n"); 2962f150bd7fSMugunthan V N ret = -ENODEV; 2963a4e32b0dSJohan Hovold goto clean_dt_ret; 2964df828598SMugunthan V N } 29652a05a622SIvan Khoronzhuk cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000; 2966df828598SMugunthan V N 2967aa1a15e2SDaniel Mack ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2968aa1a15e2SDaniel Mack ss_regs = devm_ioremap_resource(&pdev->dev, ss_res); 2969aa1a15e2SDaniel Mack if (IS_ERR(ss_regs)) { 2970aa1a15e2SDaniel Mack ret = PTR_ERR(ss_regs); 2971a4e32b0dSJohan Hovold goto clean_dt_ret; 2972df828598SMugunthan V N } 29735d8d0d4dSIvan Khoronzhuk cpsw->regs = ss_regs; 2974df828598SMugunthan V N 29752a05a622SIvan Khoronzhuk cpsw->version = readl(&cpsw->regs->id_ver); 2976f280e89aSMugunthan V N 2977aa1a15e2SDaniel Mack res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 29785d8d0d4dSIvan Khoronzhuk cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res); 29795d8d0d4dSIvan Khoronzhuk if (IS_ERR(cpsw->wr_regs)) { 29805d8d0d4dSIvan Khoronzhuk ret = PTR_ERR(cpsw->wr_regs); 2981a4e32b0dSJohan Hovold goto clean_dt_ret; 2982df828598SMugunthan V N } 2983df828598SMugunthan V N 2984df828598SMugunthan V N memset(&dma_params, 0, sizeof(dma_params)); 2985549985eeSRichard Cochran memset(&ale_params, 0, sizeof(ale_params)); 2986549985eeSRichard Cochran 29872a05a622SIvan Khoronzhuk switch (cpsw->version) { 2988549985eeSRichard Cochran case CPSW_VERSION_1: 29895d8d0d4dSIvan Khoronzhuk cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET; 29908a2c9a5aSGrygorii Strashko cpts_regs = ss_regs + CPSW1_CPTS_OFFSET; 29915d8d0d4dSIvan Khoronzhuk cpsw->hw_stats = ss_regs + CPSW1_HW_STATS; 2992549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET; 2993549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET; 2994549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET; 2995549985eeSRichard Cochran slave_offset = CPSW1_SLAVE_OFFSET; 2996549985eeSRichard Cochran slave_size = CPSW1_SLAVE_SIZE; 2997549985eeSRichard Cochran sliver_offset = CPSW1_SLIVER_OFFSET; 2998549985eeSRichard Cochran dma_params.desc_mem_phys = 0; 2999549985eeSRichard Cochran break; 3000549985eeSRichard Cochran case CPSW_VERSION_2: 3001c193f365SMugunthan V N case CPSW_VERSION_3: 3002926489beSMugunthan V N case CPSW_VERSION_4: 30035d8d0d4dSIvan Khoronzhuk cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET; 30048a2c9a5aSGrygorii Strashko cpts_regs = ss_regs + CPSW2_CPTS_OFFSET; 30055d8d0d4dSIvan Khoronzhuk cpsw->hw_stats = ss_regs + CPSW2_HW_STATS; 3006549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET; 3007549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET; 3008549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET; 3009549985eeSRichard Cochran slave_offset = CPSW2_SLAVE_OFFSET; 3010549985eeSRichard Cochran slave_size = CPSW2_SLAVE_SIZE; 3011549985eeSRichard Cochran sliver_offset = CPSW2_SLIVER_OFFSET; 3012549985eeSRichard Cochran dma_params.desc_mem_phys = 3013aa1a15e2SDaniel Mack (u32 __force) ss_res->start + CPSW2_BD_OFFSET; 3014549985eeSRichard Cochran break; 3015549985eeSRichard Cochran default: 30162a05a622SIvan Khoronzhuk dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version); 3017549985eeSRichard Cochran ret = -ENODEV; 3018a4e32b0dSJohan Hovold goto clean_dt_ret; 3019549985eeSRichard Cochran } 3020606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 3021606f3993SIvan Khoronzhuk struct cpsw_slave *slave = &cpsw->slaves[i]; 3022606f3993SIvan Khoronzhuk 3023606f3993SIvan Khoronzhuk cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset); 3024549985eeSRichard Cochran slave_offset += slave_size; 3025549985eeSRichard Cochran sliver_offset += SLIVER_SIZE; 3026549985eeSRichard Cochran } 3027549985eeSRichard Cochran 3028df828598SMugunthan V N dma_params.dev = &pdev->dev; 3029549985eeSRichard Cochran dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH; 3030549985eeSRichard Cochran dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE; 3031549985eeSRichard Cochran dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP; 3032549985eeSRichard Cochran dma_params.txcp = dma_params.txhdp + CPDMA_TXCP; 3033549985eeSRichard Cochran dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP; 3034df828598SMugunthan V N 3035df828598SMugunthan V N dma_params.num_chan = data->channels; 3036df828598SMugunthan V N dma_params.has_soft_reset = true; 3037df828598SMugunthan V N dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE; 3038df828598SMugunthan V N dma_params.desc_mem_size = data->bd_ram_size; 3039df828598SMugunthan V N dma_params.desc_align = 16; 3040df828598SMugunthan V N dma_params.has_ext_regs = true; 3041549985eeSRichard Cochran dma_params.desc_hw_addr = dma_params.desc_mem_phys; 304283fcad0cSIvan Khoronzhuk dma_params.bus_freq_mhz = cpsw->bus_freq_mhz; 304390225bf0SGrygorii Strashko dma_params.descs_pool_size = descs_pool_size; 3044df828598SMugunthan V N 30452c836bd9SIvan Khoronzhuk cpsw->dma = cpdma_ctlr_create(&dma_params); 30462c836bd9SIvan Khoronzhuk if (!cpsw->dma) { 3047df828598SMugunthan V N dev_err(priv->dev, "error initializing dma\n"); 3048df828598SMugunthan V N ret = -ENOMEM; 3049a4e32b0dSJohan Hovold goto clean_dt_ret; 3050df828598SMugunthan V N } 3051df828598SMugunthan V N 30528feb0a19SIvan Khoronzhuk cpsw->txv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_tx_handler, 0); 30538feb0a19SIvan Khoronzhuk cpsw->rxv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1); 30548feb0a19SIvan Khoronzhuk if (WARN_ON(!cpsw->rxv[0].ch || !cpsw->txv[0].ch)) { 3055df828598SMugunthan V N dev_err(priv->dev, "error initializing dma channels\n"); 3056df828598SMugunthan V N ret = -ENOMEM; 3057df828598SMugunthan V N goto clean_dma_ret; 3058df828598SMugunthan V N } 3059df828598SMugunthan V N 30609fe9aa0bSIvan Khoronzhuk ale_params.dev = &pdev->dev; 3061df828598SMugunthan V N ale_params.ale_ageout = ale_ageout; 3062df828598SMugunthan V N ale_params.ale_entries = data->ale_entries; 3063df828598SMugunthan V N ale_params.ale_ports = data->slaves; 3064df828598SMugunthan V N 30652a05a622SIvan Khoronzhuk cpsw->ale = cpsw_ale_create(&ale_params); 30662a05a622SIvan Khoronzhuk if (!cpsw->ale) { 3067df828598SMugunthan V N dev_err(priv->dev, "error initializing ale engine\n"); 3068df828598SMugunthan V N ret = -ENODEV; 3069df828598SMugunthan V N goto clean_dma_ret; 3070df828598SMugunthan V N } 3071df828598SMugunthan V N 30724a88fb95SGrygorii Strashko cpsw->cpts = cpts_create(cpsw->dev, cpts_regs, cpsw->dev->of_node); 30738a2c9a5aSGrygorii Strashko if (IS_ERR(cpsw->cpts)) { 30748a2c9a5aSGrygorii Strashko ret = PTR_ERR(cpsw->cpts); 30758a2c9a5aSGrygorii Strashko goto clean_ale_ret; 30768a2c9a5aSGrygorii Strashko } 30778a2c9a5aSGrygorii Strashko 3078c03abd84SFelipe Balbi ndev->irq = platform_get_irq(pdev, 1); 3079df828598SMugunthan V N if (ndev->irq < 0) { 3080df828598SMugunthan V N dev_err(priv->dev, "error getting irq resource\n"); 3081c1e3334fSJulia Lawall ret = ndev->irq; 3082df828598SMugunthan V N goto clean_ale_ret; 3083df828598SMugunthan V N } 3084df828598SMugunthan V N 30857da11600SMugunthan V N of_id = of_match_device(cpsw_of_mtable, &pdev->dev); 30867da11600SMugunthan V N if (of_id) { 30877da11600SMugunthan V N pdev->id_entry = of_id->data; 30887da11600SMugunthan V N if (pdev->id_entry->driver_data) 3089e38b5a3dSIvan Khoronzhuk cpsw->quirk_irq = true; 30907da11600SMugunthan V N } 30917da11600SMugunthan V N 3092c03abd84SFelipe Balbi /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and 3093c03abd84SFelipe Balbi * MISC IRQs which are always kept disabled with this driver so 3094c03abd84SFelipe Balbi * we will not request them. 3095c03abd84SFelipe Balbi * 3096c03abd84SFelipe Balbi * If anyone wants to implement support for those, make sure to 3097c03abd84SFelipe Balbi * first request and append them to irqs_table array. 3098c03abd84SFelipe Balbi */ 3099c2b32e58SDaniel Mack 3100c03abd84SFelipe Balbi /* RX IRQ */ 31015087b915SFelipe Balbi irq = platform_get_irq(pdev, 1); 3102c1e3334fSJulia Lawall if (irq < 0) { 3103c1e3334fSJulia Lawall ret = irq; 31045087b915SFelipe Balbi goto clean_ale_ret; 3105c1e3334fSJulia Lawall } 31065087b915SFelipe Balbi 3107e38b5a3dSIvan Khoronzhuk cpsw->irqs_table[0] = irq; 3108c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt, 3109dbc4ec52SIvan Khoronzhuk 0, dev_name(&pdev->dev), cpsw); 31105087b915SFelipe Balbi if (ret < 0) { 31115087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 31125087b915SFelipe Balbi goto clean_ale_ret; 3113df828598SMugunthan V N } 3114df828598SMugunthan V N 3115c03abd84SFelipe Balbi /* TX IRQ */ 31165087b915SFelipe Balbi irq = platform_get_irq(pdev, 2); 3117c1e3334fSJulia Lawall if (irq < 0) { 3118c1e3334fSJulia Lawall ret = irq; 31195087b915SFelipe Balbi goto clean_ale_ret; 3120c1e3334fSJulia Lawall } 31215087b915SFelipe Balbi 3122e38b5a3dSIvan Khoronzhuk cpsw->irqs_table[1] = irq; 3123c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt, 3124dbc4ec52SIvan Khoronzhuk 0, dev_name(&pdev->dev), cpsw); 31255087b915SFelipe Balbi if (ret < 0) { 31265087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 31275087b915SFelipe Balbi goto clean_ale_ret; 31285087b915SFelipe Balbi } 3129c2b32e58SDaniel Mack 3130f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 3131df828598SMugunthan V N 3132df828598SMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 31337ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 3134dbc4ec52SIvan Khoronzhuk netif_napi_add(ndev, &cpsw->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT); 3135dbc4ec52SIvan Khoronzhuk netif_tx_napi_add(ndev, &cpsw->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT); 31360be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 3137df828598SMugunthan V N 3138df828598SMugunthan V N /* register the network device */ 3139df828598SMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 3140df828598SMugunthan V N ret = register_netdev(ndev); 3141df828598SMugunthan V N if (ret) { 3142df828598SMugunthan V N dev_err(priv->dev, "error registering net device\n"); 3143df828598SMugunthan V N ret = -ENODEV; 3144aa1a15e2SDaniel Mack goto clean_ale_ret; 3145df828598SMugunthan V N } 3146df828598SMugunthan V N 314790225bf0SGrygorii Strashko cpsw_notice(priv, probe, 314890225bf0SGrygorii Strashko "initialized device (regs %pa, irq %d, pool size %d)\n", 314990225bf0SGrygorii Strashko &ss_res->start, ndev->irq, dma_params.descs_pool_size); 3150606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 315156e31bd8SIvan Khoronzhuk ret = cpsw_probe_dual_emac(priv); 3152d9ba8f9eSMugunthan V N if (ret) { 3153d9ba8f9eSMugunthan V N cpsw_err(priv, probe, "error probe slave 2 emac interface\n"); 3154a7fe9d46SJohan Hovold goto clean_unregister_netdev_ret; 3155d9ba8f9eSMugunthan V N } 3156d9ba8f9eSMugunthan V N } 3157d9ba8f9eSMugunthan V N 3158c46ab7e0SJohan Hovold pm_runtime_put(&pdev->dev); 3159c46ab7e0SJohan Hovold 3160df828598SMugunthan V N return 0; 3161df828598SMugunthan V N 3162a7fe9d46SJohan Hovold clean_unregister_netdev_ret: 3163a7fe9d46SJohan Hovold unregister_netdev(ndev); 3164df828598SMugunthan V N clean_ale_ret: 31652a05a622SIvan Khoronzhuk cpsw_ale_destroy(cpsw->ale); 3166df828598SMugunthan V N clean_dma_ret: 31672c836bd9SIvan Khoronzhuk cpdma_ctlr_destroy(cpsw->dma); 3168a4e32b0dSJohan Hovold clean_dt_ret: 3169a4e32b0dSJohan Hovold cpsw_remove_dt(pdev); 3170c46ab7e0SJohan Hovold pm_runtime_put_sync(&pdev->dev); 3171aa1a15e2SDaniel Mack clean_runtime_disable_ret: 3172f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 3173df828598SMugunthan V N clean_ndev_ret: 3174d1bd9acfSSebastian Siewior free_netdev(priv->ndev); 3175df828598SMugunthan V N return ret; 3176df828598SMugunthan V N } 3177df828598SMugunthan V N 3178663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev) 3179df828598SMugunthan V N { 3180df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 31812a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 31828a0b6dc9SGrygorii Strashko int ret; 31838a0b6dc9SGrygorii Strashko 31848a0b6dc9SGrygorii Strashko ret = pm_runtime_get_sync(&pdev->dev); 31858a0b6dc9SGrygorii Strashko if (ret < 0) { 31868a0b6dc9SGrygorii Strashko pm_runtime_put_noidle(&pdev->dev); 31878a0b6dc9SGrygorii Strashko return ret; 31888a0b6dc9SGrygorii Strashko } 3189df828598SMugunthan V N 3190606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 3191606f3993SIvan Khoronzhuk unregister_netdev(cpsw->slaves[1].ndev); 3192d1bd9acfSSebastian Siewior unregister_netdev(ndev); 3193df828598SMugunthan V N 31948a2c9a5aSGrygorii Strashko cpts_release(cpsw->cpts); 31952a05a622SIvan Khoronzhuk cpsw_ale_destroy(cpsw->ale); 31962c836bd9SIvan Khoronzhuk cpdma_ctlr_destroy(cpsw->dma); 3197a4e32b0dSJohan Hovold cpsw_remove_dt(pdev); 31988a0b6dc9SGrygorii Strashko pm_runtime_put_sync(&pdev->dev); 31998a0b6dc9SGrygorii Strashko pm_runtime_disable(&pdev->dev); 3200606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 3201606f3993SIvan Khoronzhuk free_netdev(cpsw->slaves[1].ndev); 3202df828598SMugunthan V N free_netdev(ndev); 3203df828598SMugunthan V N return 0; 3204df828598SMugunthan V N } 3205df828598SMugunthan V N 32068963a504SGrygorii Strashko #ifdef CONFIG_PM_SLEEP 3207df828598SMugunthan V N static int cpsw_suspend(struct device *dev) 3208df828598SMugunthan V N { 3209df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 3210df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 3211606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 3212df828598SMugunthan V N 3213606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 3214618073e3SMugunthan V N int i; 3215618073e3SMugunthan V N 3216606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 3217606f3993SIvan Khoronzhuk if (netif_running(cpsw->slaves[i].ndev)) 3218606f3993SIvan Khoronzhuk cpsw_ndo_stop(cpsw->slaves[i].ndev); 3219618073e3SMugunthan V N } 3220618073e3SMugunthan V N } else { 3221df828598SMugunthan V N if (netif_running(ndev)) 3222df828598SMugunthan V N cpsw_ndo_stop(ndev); 3223618073e3SMugunthan V N } 32241e7a2e21SDaniel Mack 3225739683b4SMugunthan V N /* Select sleep pin state */ 322656e31bd8SIvan Khoronzhuk pinctrl_pm_select_sleep_state(dev); 3227739683b4SMugunthan V N 3228df828598SMugunthan V N return 0; 3229df828598SMugunthan V N } 3230df828598SMugunthan V N 3231df828598SMugunthan V N static int cpsw_resume(struct device *dev) 3232df828598SMugunthan V N { 3233df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 3234df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 3235a60ced99SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 3236df828598SMugunthan V N 3237739683b4SMugunthan V N /* Select default pin state */ 323856e31bd8SIvan Khoronzhuk pinctrl_pm_select_default_state(dev); 3239739683b4SMugunthan V N 32404ccfd638SGrygorii Strashko /* shut up ASSERT_RTNL() warning in netif_set_real_num_tx/rx_queues */ 32414ccfd638SGrygorii Strashko rtnl_lock(); 3242606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 3243618073e3SMugunthan V N int i; 3244618073e3SMugunthan V N 3245606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 3246606f3993SIvan Khoronzhuk if (netif_running(cpsw->slaves[i].ndev)) 3247606f3993SIvan Khoronzhuk cpsw_ndo_open(cpsw->slaves[i].ndev); 3248618073e3SMugunthan V N } 3249618073e3SMugunthan V N } else { 3250df828598SMugunthan V N if (netif_running(ndev)) 3251df828598SMugunthan V N cpsw_ndo_open(ndev); 3252618073e3SMugunthan V N } 32534ccfd638SGrygorii Strashko rtnl_unlock(); 32544ccfd638SGrygorii Strashko 3255df828598SMugunthan V N return 0; 3256df828598SMugunthan V N } 32578963a504SGrygorii Strashko #endif 3258df828598SMugunthan V N 32598963a504SGrygorii Strashko static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume); 3260df828598SMugunthan V N 3261df828598SMugunthan V N static struct platform_driver cpsw_driver = { 3262df828598SMugunthan V N .driver = { 3263df828598SMugunthan V N .name = "cpsw", 3264df828598SMugunthan V N .pm = &cpsw_pm_ops, 32651e5c76d4SSachin Kamat .of_match_table = cpsw_of_mtable, 3266df828598SMugunthan V N }, 3267df828598SMugunthan V N .probe = cpsw_probe, 3268663e12e6SBill Pemberton .remove = cpsw_remove, 3269df828598SMugunthan V N }; 3270df828598SMugunthan V N 32716fb3b6b5SGrygorii Strashko module_platform_driver(cpsw_driver); 3272df828598SMugunthan V N 3273df828598SMugunthan V N MODULE_LICENSE("GPL"); 3274df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>"); 3275df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>"); 3276df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver"); 3277