1df828598SMugunthan V N /* 2df828598SMugunthan V N * Texas Instruments Ethernet Switch Driver 3df828598SMugunthan V N * 4df828598SMugunthan V N * Copyright (C) 2012 Texas Instruments 5df828598SMugunthan V N * 6df828598SMugunthan V N * This program is free software; you can redistribute it and/or 7df828598SMugunthan V N * modify it under the terms of the GNU General Public License as 8df828598SMugunthan V N * published by the Free Software Foundation version 2. 9df828598SMugunthan V N * 10df828598SMugunthan V N * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11df828598SMugunthan V N * kind, whether express or implied; without even the implied warranty 12df828598SMugunthan V N * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13df828598SMugunthan V N * GNU General Public License for more details. 14df828598SMugunthan V N */ 15df828598SMugunthan V N 16df828598SMugunthan V N #include <linux/kernel.h> 17df828598SMugunthan V N #include <linux/io.h> 18df828598SMugunthan V N #include <linux/clk.h> 19df828598SMugunthan V N #include <linux/timer.h> 20df828598SMugunthan V N #include <linux/module.h> 21df828598SMugunthan V N #include <linux/platform_device.h> 22df828598SMugunthan V N #include <linux/irqreturn.h> 23df828598SMugunthan V N #include <linux/interrupt.h> 24df828598SMugunthan V N #include <linux/if_ether.h> 25df828598SMugunthan V N #include <linux/etherdevice.h> 26df828598SMugunthan V N #include <linux/netdevice.h> 272e5b38abSRichard Cochran #include <linux/net_tstamp.h> 28df828598SMugunthan V N #include <linux/phy.h> 29df828598SMugunthan V N #include <linux/workqueue.h> 30df828598SMugunthan V N #include <linux/delay.h> 31f150bd7fSMugunthan V N #include <linux/pm_runtime.h> 321d147ccbSMugunthan V N #include <linux/gpio.h> 332eb32b0aSMugunthan V N #include <linux/of.h> 349e42f715SHeiko Schocher #include <linux/of_mdio.h> 352eb32b0aSMugunthan V N #include <linux/of_net.h> 362eb32b0aSMugunthan V N #include <linux/of_device.h> 373b72c2feSMugunthan V N #include <linux/if_vlan.h> 38df828598SMugunthan V N 39739683b4SMugunthan V N #include <linux/pinctrl/consumer.h> 40df828598SMugunthan V N 41dbe34724SMugunthan V N #include "cpsw.h" 42df828598SMugunthan V N #include "cpsw_ale.h" 432e5b38abSRichard Cochran #include "cpts.h" 44df828598SMugunthan V N #include "davinci_cpdma.h" 45df828598SMugunthan V N 46df828598SMugunthan V N #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \ 47df828598SMugunthan V N NETIF_MSG_DRV | NETIF_MSG_LINK | \ 48df828598SMugunthan V N NETIF_MSG_IFUP | NETIF_MSG_INTR | \ 49df828598SMugunthan V N NETIF_MSG_PROBE | NETIF_MSG_TIMER | \ 50df828598SMugunthan V N NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \ 51df828598SMugunthan V N NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \ 52df828598SMugunthan V N NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \ 53df828598SMugunthan V N NETIF_MSG_RX_STATUS) 54df828598SMugunthan V N 55df828598SMugunthan V N #define cpsw_info(priv, type, format, ...) \ 56df828598SMugunthan V N do { \ 57df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 58df828598SMugunthan V N dev_info(priv->dev, format, ## __VA_ARGS__); \ 59df828598SMugunthan V N } while (0) 60df828598SMugunthan V N 61df828598SMugunthan V N #define cpsw_err(priv, type, format, ...) \ 62df828598SMugunthan V N do { \ 63df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 64df828598SMugunthan V N dev_err(priv->dev, format, ## __VA_ARGS__); \ 65df828598SMugunthan V N } while (0) 66df828598SMugunthan V N 67df828598SMugunthan V N #define cpsw_dbg(priv, type, format, ...) \ 68df828598SMugunthan V N do { \ 69df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 70df828598SMugunthan V N dev_dbg(priv->dev, format, ## __VA_ARGS__); \ 71df828598SMugunthan V N } while (0) 72df828598SMugunthan V N 73df828598SMugunthan V N #define cpsw_notice(priv, type, format, ...) \ 74df828598SMugunthan V N do { \ 75df828598SMugunthan V N if (netif_msg_##type(priv) && net_ratelimit()) \ 76df828598SMugunthan V N dev_notice(priv->dev, format, ## __VA_ARGS__); \ 77df828598SMugunthan V N } while (0) 78df828598SMugunthan V N 795c50a856SMugunthan V N #define ALE_ALL_PORTS 0x7 805c50a856SMugunthan V N 81df828598SMugunthan V N #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7) 82df828598SMugunthan V N #define CPSW_MINOR_VERSION(reg) (reg & 0xff) 83df828598SMugunthan V N #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f) 84df828598SMugunthan V N 85e90cfac6SRichard Cochran #define CPSW_VERSION_1 0x19010a 86e90cfac6SRichard Cochran #define CPSW_VERSION_2 0x19010c 87c193f365SMugunthan V N #define CPSW_VERSION_3 0x19010f 88926489beSMugunthan V N #define CPSW_VERSION_4 0x190112 89549985eeSRichard Cochran 90549985eeSRichard Cochran #define HOST_PORT_NUM 0 91549985eeSRichard Cochran #define SLIVER_SIZE 0x40 92549985eeSRichard Cochran 93549985eeSRichard Cochran #define CPSW1_HOST_PORT_OFFSET 0x028 94549985eeSRichard Cochran #define CPSW1_SLAVE_OFFSET 0x050 95549985eeSRichard Cochran #define CPSW1_SLAVE_SIZE 0x040 96549985eeSRichard Cochran #define CPSW1_CPDMA_OFFSET 0x100 97549985eeSRichard Cochran #define CPSW1_STATERAM_OFFSET 0x200 98d9718546SMugunthan V N #define CPSW1_HW_STATS 0x400 99549985eeSRichard Cochran #define CPSW1_CPTS_OFFSET 0x500 100549985eeSRichard Cochran #define CPSW1_ALE_OFFSET 0x600 101549985eeSRichard Cochran #define CPSW1_SLIVER_OFFSET 0x700 102549985eeSRichard Cochran 103549985eeSRichard Cochran #define CPSW2_HOST_PORT_OFFSET 0x108 104549985eeSRichard Cochran #define CPSW2_SLAVE_OFFSET 0x200 105549985eeSRichard Cochran #define CPSW2_SLAVE_SIZE 0x100 106549985eeSRichard Cochran #define CPSW2_CPDMA_OFFSET 0x800 107d9718546SMugunthan V N #define CPSW2_HW_STATS 0x900 108549985eeSRichard Cochran #define CPSW2_STATERAM_OFFSET 0xa00 109549985eeSRichard Cochran #define CPSW2_CPTS_OFFSET 0xc00 110549985eeSRichard Cochran #define CPSW2_ALE_OFFSET 0xd00 111549985eeSRichard Cochran #define CPSW2_SLIVER_OFFSET 0xd80 112549985eeSRichard Cochran #define CPSW2_BD_OFFSET 0x2000 113549985eeSRichard Cochran 114df828598SMugunthan V N #define CPDMA_RXTHRESH 0x0c0 115df828598SMugunthan V N #define CPDMA_RXFREE 0x0e0 116df828598SMugunthan V N #define CPDMA_TXHDP 0x00 117df828598SMugunthan V N #define CPDMA_RXHDP 0x20 118df828598SMugunthan V N #define CPDMA_TXCP 0x40 119df828598SMugunthan V N #define CPDMA_RXCP 0x60 120df828598SMugunthan V N 121df828598SMugunthan V N #define CPSW_POLL_WEIGHT 64 122df828598SMugunthan V N #define CPSW_MIN_PACKET_SIZE 60 123df828598SMugunthan V N #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4) 124df828598SMugunthan V N 125df828598SMugunthan V N #define RX_PRIORITY_MAPPING 0x76543210 126df828598SMugunthan V N #define TX_PRIORITY_MAPPING 0x33221100 127e05107e6SIvan Khoronzhuk #define CPDMA_TX_PRIORITY_MAP 0x01234567 128df828598SMugunthan V N 1293b72c2feSMugunthan V N #define CPSW_VLAN_AWARE BIT(1) 1303b72c2feSMugunthan V N #define CPSW_ALE_VLAN_AWARE 1 1313b72c2feSMugunthan V N 13235717d8dSJohn Ogness #define CPSW_FIFO_NORMAL_MODE (0 << 16) 13335717d8dSJohn Ogness #define CPSW_FIFO_DUAL_MAC_MODE (1 << 16) 13435717d8dSJohn Ogness #define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16) 135d9ba8f9eSMugunthan V N 136ff5b8ef2SMugunthan V N #define CPSW_INTPACEEN (0x3f << 16) 137ff5b8ef2SMugunthan V N #define CPSW_INTPRESCALE_MASK (0x7FF << 0) 138ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_CNT 63 139ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_CNT 2 140ff5b8ef2SMugunthan V N #define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT) 141ff5b8ef2SMugunthan V N #define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1) 142ff5b8ef2SMugunthan V N 143606f3993SIvan Khoronzhuk #define cpsw_slave_index(cpsw, priv) \ 144606f3993SIvan Khoronzhuk ((cpsw->data.dual_emac) ? priv->emac_port : \ 145606f3993SIvan Khoronzhuk cpsw->data.active_slave) 146e38b5a3dSIvan Khoronzhuk #define IRQ_NUM 2 147e05107e6SIvan Khoronzhuk #define CPSW_MAX_QUEUES 8 148d3bb9c58SMugunthan V N 149df828598SMugunthan V N static int debug_level; 150df828598SMugunthan V N module_param(debug_level, int, 0); 151df828598SMugunthan V N MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)"); 152df828598SMugunthan V N 153df828598SMugunthan V N static int ale_ageout = 10; 154df828598SMugunthan V N module_param(ale_ageout, int, 0); 155df828598SMugunthan V N MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)"); 156df828598SMugunthan V N 157df828598SMugunthan V N static int rx_packet_max = CPSW_MAX_PACKET_SIZE; 158df828598SMugunthan V N module_param(rx_packet_max, int, 0); 159df828598SMugunthan V N MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)"); 160df828598SMugunthan V N 161996a5c27SRichard Cochran struct cpsw_wr_regs { 162df828598SMugunthan V N u32 id_ver; 163df828598SMugunthan V N u32 soft_reset; 164df828598SMugunthan V N u32 control; 165df828598SMugunthan V N u32 int_control; 166df828598SMugunthan V N u32 rx_thresh_en; 167df828598SMugunthan V N u32 rx_en; 168df828598SMugunthan V N u32 tx_en; 169df828598SMugunthan V N u32 misc_en; 170ff5b8ef2SMugunthan V N u32 mem_allign1[8]; 171ff5b8ef2SMugunthan V N u32 rx_thresh_stat; 172ff5b8ef2SMugunthan V N u32 rx_stat; 173ff5b8ef2SMugunthan V N u32 tx_stat; 174ff5b8ef2SMugunthan V N u32 misc_stat; 175ff5b8ef2SMugunthan V N u32 mem_allign2[8]; 176ff5b8ef2SMugunthan V N u32 rx_imax; 177ff5b8ef2SMugunthan V N u32 tx_imax; 178ff5b8ef2SMugunthan V N 179df828598SMugunthan V N }; 180df828598SMugunthan V N 181996a5c27SRichard Cochran struct cpsw_ss_regs { 182df828598SMugunthan V N u32 id_ver; 183df828598SMugunthan V N u32 control; 184df828598SMugunthan V N u32 soft_reset; 185df828598SMugunthan V N u32 stat_port_en; 186df828598SMugunthan V N u32 ptype; 187bd357af2SRichard Cochran u32 soft_idle; 188bd357af2SRichard Cochran u32 thru_rate; 189bd357af2SRichard Cochran u32 gap_thresh; 190bd357af2SRichard Cochran u32 tx_start_wds; 191bd357af2SRichard Cochran u32 flow_control; 192bd357af2SRichard Cochran u32 vlan_ltype; 193bd357af2SRichard Cochran u32 ts_ltype; 194bd357af2SRichard Cochran u32 dlr_ltype; 195df828598SMugunthan V N }; 196df828598SMugunthan V N 1979750a3adSRichard Cochran /* CPSW_PORT_V1 */ 1989750a3adSRichard Cochran #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */ 1999750a3adSRichard Cochran #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */ 2009750a3adSRichard Cochran #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */ 2019750a3adSRichard Cochran #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */ 2029750a3adSRichard Cochran #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */ 2039750a3adSRichard Cochran #define CPSW1_TS_CTL 0x14 /* Time Sync Control */ 2049750a3adSRichard Cochran #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */ 2059750a3adSRichard Cochran #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */ 2069750a3adSRichard Cochran 2079750a3adSRichard Cochran /* CPSW_PORT_V2 */ 2089750a3adSRichard Cochran #define CPSW2_CONTROL 0x00 /* Control Register */ 2099750a3adSRichard Cochran #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */ 2109750a3adSRichard Cochran #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */ 2119750a3adSRichard Cochran #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */ 2129750a3adSRichard Cochran #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */ 2139750a3adSRichard Cochran #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */ 2149750a3adSRichard Cochran #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */ 2159750a3adSRichard Cochran 2169750a3adSRichard Cochran /* CPSW_PORT_V1 and V2 */ 2179750a3adSRichard Cochran #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */ 2189750a3adSRichard Cochran #define SA_HI 0x24 /* CPGMAC_SL Source Address High */ 2199750a3adSRichard Cochran #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */ 2209750a3adSRichard Cochran 2219750a3adSRichard Cochran /* CPSW_PORT_V2 only */ 2229750a3adSRichard Cochran #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */ 2239750a3adSRichard Cochran #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */ 2249750a3adSRichard Cochran #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */ 2259750a3adSRichard Cochran #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */ 2269750a3adSRichard Cochran #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */ 2279750a3adSRichard Cochran #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */ 2289750a3adSRichard Cochran #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */ 2299750a3adSRichard Cochran #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */ 2309750a3adSRichard Cochran 2319750a3adSRichard Cochran /* Bit definitions for the CPSW2_CONTROL register */ 2329750a3adSRichard Cochran #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */ 2339750a3adSRichard Cochran #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */ 2349750a3adSRichard Cochran #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */ 2359750a3adSRichard Cochran #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */ 2369750a3adSRichard Cochran #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */ 2379750a3adSRichard Cochran #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */ 2389750a3adSRichard Cochran #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */ 2399750a3adSRichard Cochran #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */ 2409750a3adSRichard Cochran #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */ 2419750a3adSRichard Cochran #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */ 24209c55372SGeorge Cherian #define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */ 24309c55372SGeorge Cherian #define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */ 2449750a3adSRichard Cochran #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */ 2459750a3adSRichard Cochran #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */ 2469750a3adSRichard Cochran #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */ 2479750a3adSRichard Cochran #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */ 2489750a3adSRichard Cochran #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */ 2499750a3adSRichard Cochran 25009c55372SGeorge Cherian #define CTRL_V2_TS_BITS \ 25109c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 25209c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN) 2539750a3adSRichard Cochran 25409c55372SGeorge Cherian #define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN) 25509c55372SGeorge Cherian #define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN) 25609c55372SGeorge Cherian #define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN) 25709c55372SGeorge Cherian 25809c55372SGeorge Cherian 25909c55372SGeorge Cherian #define CTRL_V3_TS_BITS \ 26009c55372SGeorge Cherian (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\ 26109c55372SGeorge Cherian TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\ 26209c55372SGeorge Cherian TS_LTYPE1_EN) 26309c55372SGeorge Cherian 26409c55372SGeorge Cherian #define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN) 26509c55372SGeorge Cherian #define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN) 26609c55372SGeorge Cherian #define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN) 2679750a3adSRichard Cochran 2689750a3adSRichard Cochran /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */ 2699750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */ 2709750a3adSRichard Cochran #define TS_SEQ_ID_OFFSET_MASK (0x3f) 2719750a3adSRichard Cochran #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */ 2729750a3adSRichard Cochran #define TS_MSG_TYPE_EN_MASK (0xffff) 2739750a3adSRichard Cochran 2749750a3adSRichard Cochran /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */ 2759750a3adSRichard Cochran #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3)) 276df828598SMugunthan V N 2772e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_CTL register */ 2782e5b38abSRichard Cochran #define CPSW_V1_TS_RX_EN BIT(0) 2792e5b38abSRichard Cochran #define CPSW_V1_TS_TX_EN BIT(4) 2802e5b38abSRichard Cochran #define CPSW_V1_MSG_TYPE_OFS 16 2812e5b38abSRichard Cochran 2822e5b38abSRichard Cochran /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */ 2832e5b38abSRichard Cochran #define CPSW_V1_SEQ_ID_OFS_SHIFT 16 2842e5b38abSRichard Cochran 285df828598SMugunthan V N struct cpsw_host_regs { 286df828598SMugunthan V N u32 max_blks; 287df828598SMugunthan V N u32 blk_cnt; 288d9ba8f9eSMugunthan V N u32 tx_in_ctl; 289df828598SMugunthan V N u32 port_vlan; 290df828598SMugunthan V N u32 tx_pri_map; 291df828598SMugunthan V N u32 cpdma_tx_pri_map; 292df828598SMugunthan V N u32 cpdma_rx_chan_map; 293df828598SMugunthan V N }; 294df828598SMugunthan V N 295df828598SMugunthan V N struct cpsw_sliver_regs { 296df828598SMugunthan V N u32 id_ver; 297df828598SMugunthan V N u32 mac_control; 298df828598SMugunthan V N u32 mac_status; 299df828598SMugunthan V N u32 soft_reset; 300df828598SMugunthan V N u32 rx_maxlen; 301df828598SMugunthan V N u32 __reserved_0; 302df828598SMugunthan V N u32 rx_pause; 303df828598SMugunthan V N u32 tx_pause; 304df828598SMugunthan V N u32 __reserved_1; 305df828598SMugunthan V N u32 rx_pri_map; 306df828598SMugunthan V N }; 307df828598SMugunthan V N 308d9718546SMugunthan V N struct cpsw_hw_stats { 309d9718546SMugunthan V N u32 rxgoodframes; 310d9718546SMugunthan V N u32 rxbroadcastframes; 311d9718546SMugunthan V N u32 rxmulticastframes; 312d9718546SMugunthan V N u32 rxpauseframes; 313d9718546SMugunthan V N u32 rxcrcerrors; 314d9718546SMugunthan V N u32 rxaligncodeerrors; 315d9718546SMugunthan V N u32 rxoversizedframes; 316d9718546SMugunthan V N u32 rxjabberframes; 317d9718546SMugunthan V N u32 rxundersizedframes; 318d9718546SMugunthan V N u32 rxfragments; 319d9718546SMugunthan V N u32 __pad_0[2]; 320d9718546SMugunthan V N u32 rxoctets; 321d9718546SMugunthan V N u32 txgoodframes; 322d9718546SMugunthan V N u32 txbroadcastframes; 323d9718546SMugunthan V N u32 txmulticastframes; 324d9718546SMugunthan V N u32 txpauseframes; 325d9718546SMugunthan V N u32 txdeferredframes; 326d9718546SMugunthan V N u32 txcollisionframes; 327d9718546SMugunthan V N u32 txsinglecollframes; 328d9718546SMugunthan V N u32 txmultcollframes; 329d9718546SMugunthan V N u32 txexcessivecollisions; 330d9718546SMugunthan V N u32 txlatecollisions; 331d9718546SMugunthan V N u32 txunderrun; 332d9718546SMugunthan V N u32 txcarriersenseerrors; 333d9718546SMugunthan V N u32 txoctets; 334d9718546SMugunthan V N u32 octetframes64; 335d9718546SMugunthan V N u32 octetframes65t127; 336d9718546SMugunthan V N u32 octetframes128t255; 337d9718546SMugunthan V N u32 octetframes256t511; 338d9718546SMugunthan V N u32 octetframes512t1023; 339d9718546SMugunthan V N u32 octetframes1024tup; 340d9718546SMugunthan V N u32 netoctets; 341d9718546SMugunthan V N u32 rxsofoverruns; 342d9718546SMugunthan V N u32 rxmofoverruns; 343d9718546SMugunthan V N u32 rxdmaoverruns; 344d9718546SMugunthan V N }; 345d9718546SMugunthan V N 346df828598SMugunthan V N struct cpsw_slave { 3479750a3adSRichard Cochran void __iomem *regs; 348df828598SMugunthan V N struct cpsw_sliver_regs __iomem *sliver; 349df828598SMugunthan V N int slave_num; 350df828598SMugunthan V N u32 mac_control; 351df828598SMugunthan V N struct cpsw_slave_data *data; 352df828598SMugunthan V N struct phy_device *phy; 353d9ba8f9eSMugunthan V N struct net_device *ndev; 354d9ba8f9eSMugunthan V N u32 port_vlan; 355d9ba8f9eSMugunthan V N u32 open_stat; 356df828598SMugunthan V N }; 357df828598SMugunthan V N 3589750a3adSRichard Cochran static inline u32 slave_read(struct cpsw_slave *slave, u32 offset) 3599750a3adSRichard Cochran { 3609750a3adSRichard Cochran return __raw_readl(slave->regs + offset); 3619750a3adSRichard Cochran } 3629750a3adSRichard Cochran 3639750a3adSRichard Cochran static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset) 3649750a3adSRichard Cochran { 3659750a3adSRichard Cochran __raw_writel(val, slave->regs + offset); 3669750a3adSRichard Cochran } 3679750a3adSRichard Cochran 3688feb0a19SIvan Khoronzhuk struct cpsw_vector { 3698feb0a19SIvan Khoronzhuk struct cpdma_chan *ch; 3708feb0a19SIvan Khoronzhuk int budget; 3718feb0a19SIvan Khoronzhuk }; 3728feb0a19SIvan Khoronzhuk 373649a1688SIvan Khoronzhuk struct cpsw_common { 37456e31bd8SIvan Khoronzhuk struct device *dev; 375606f3993SIvan Khoronzhuk struct cpsw_platform_data data; 376dbc4ec52SIvan Khoronzhuk struct napi_struct napi_rx; 377dbc4ec52SIvan Khoronzhuk struct napi_struct napi_tx; 3785d8d0d4dSIvan Khoronzhuk struct cpsw_ss_regs __iomem *regs; 3795d8d0d4dSIvan Khoronzhuk struct cpsw_wr_regs __iomem *wr_regs; 3805d8d0d4dSIvan Khoronzhuk u8 __iomem *hw_stats; 3815d8d0d4dSIvan Khoronzhuk struct cpsw_host_regs __iomem *host_port_regs; 3822a05a622SIvan Khoronzhuk u32 version; 3832a05a622SIvan Khoronzhuk u32 coal_intvl; 3842a05a622SIvan Khoronzhuk u32 bus_freq_mhz; 3852a05a622SIvan Khoronzhuk int rx_packet_max; 386606f3993SIvan Khoronzhuk struct cpsw_slave *slaves; 3872c836bd9SIvan Khoronzhuk struct cpdma_ctlr *dma; 3888feb0a19SIvan Khoronzhuk struct cpsw_vector txv[CPSW_MAX_QUEUES]; 3898feb0a19SIvan Khoronzhuk struct cpsw_vector rxv[CPSW_MAX_QUEUES]; 3902a05a622SIvan Khoronzhuk struct cpsw_ale *ale; 391e38b5a3dSIvan Khoronzhuk bool quirk_irq; 392e38b5a3dSIvan Khoronzhuk bool rx_irq_disabled; 393e38b5a3dSIvan Khoronzhuk bool tx_irq_disabled; 394e38b5a3dSIvan Khoronzhuk u32 irqs_table[IRQ_NUM]; 3952a05a622SIvan Khoronzhuk struct cpts *cpts; 396e05107e6SIvan Khoronzhuk int rx_ch_num, tx_ch_num; 397*0be01b8eSIvan Khoronzhuk int speed; 398649a1688SIvan Khoronzhuk }; 399649a1688SIvan Khoronzhuk 400649a1688SIvan Khoronzhuk struct cpsw_priv { 401df828598SMugunthan V N struct net_device *ndev; 402df828598SMugunthan V N struct device *dev; 403df828598SMugunthan V N u32 msg_enable; 404df828598SMugunthan V N u8 mac_addr[ETH_ALEN]; 4051923d6e4SMugunthan V N bool rx_pause; 4061923d6e4SMugunthan V N bool tx_pause; 407d9ba8f9eSMugunthan V N u32 emac_port; 408649a1688SIvan Khoronzhuk struct cpsw_common *cpsw; 409df828598SMugunthan V N }; 410df828598SMugunthan V N 411d9718546SMugunthan V N struct cpsw_stats { 412d9718546SMugunthan V N char stat_string[ETH_GSTRING_LEN]; 413d9718546SMugunthan V N int type; 414d9718546SMugunthan V N int sizeof_stat; 415d9718546SMugunthan V N int stat_offset; 416d9718546SMugunthan V N }; 417d9718546SMugunthan V N 418d9718546SMugunthan V N enum { 419d9718546SMugunthan V N CPSW_STATS, 420d9718546SMugunthan V N CPDMA_RX_STATS, 421d9718546SMugunthan V N CPDMA_TX_STATS, 422d9718546SMugunthan V N }; 423d9718546SMugunthan V N 424d9718546SMugunthan V N #define CPSW_STAT(m) CPSW_STATS, \ 425d9718546SMugunthan V N sizeof(((struct cpsw_hw_stats *)0)->m), \ 426d9718546SMugunthan V N offsetof(struct cpsw_hw_stats, m) 427d9718546SMugunthan V N #define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \ 428d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 429d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 430d9718546SMugunthan V N #define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \ 431d9718546SMugunthan V N sizeof(((struct cpdma_chan_stats *)0)->m), \ 432d9718546SMugunthan V N offsetof(struct cpdma_chan_stats, m) 433d9718546SMugunthan V N 434d9718546SMugunthan V N static const struct cpsw_stats cpsw_gstrings_stats[] = { 435d9718546SMugunthan V N { "Good Rx Frames", CPSW_STAT(rxgoodframes) }, 436d9718546SMugunthan V N { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) }, 437d9718546SMugunthan V N { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) }, 438d9718546SMugunthan V N { "Pause Rx Frames", CPSW_STAT(rxpauseframes) }, 439d9718546SMugunthan V N { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) }, 440d9718546SMugunthan V N { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) }, 441d9718546SMugunthan V N { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) }, 442d9718546SMugunthan V N { "Rx Jabbers", CPSW_STAT(rxjabberframes) }, 443d9718546SMugunthan V N { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) }, 444d9718546SMugunthan V N { "Rx Fragments", CPSW_STAT(rxfragments) }, 445d9718546SMugunthan V N { "Rx Octets", CPSW_STAT(rxoctets) }, 446d9718546SMugunthan V N { "Good Tx Frames", CPSW_STAT(txgoodframes) }, 447d9718546SMugunthan V N { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) }, 448d9718546SMugunthan V N { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) }, 449d9718546SMugunthan V N { "Pause Tx Frames", CPSW_STAT(txpauseframes) }, 450d9718546SMugunthan V N { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) }, 451d9718546SMugunthan V N { "Collisions", CPSW_STAT(txcollisionframes) }, 452d9718546SMugunthan V N { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) }, 453d9718546SMugunthan V N { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) }, 454d9718546SMugunthan V N { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) }, 455d9718546SMugunthan V N { "Late Collisions", CPSW_STAT(txlatecollisions) }, 456d9718546SMugunthan V N { "Tx Underrun", CPSW_STAT(txunderrun) }, 457d9718546SMugunthan V N { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) }, 458d9718546SMugunthan V N { "Tx Octets", CPSW_STAT(txoctets) }, 459d9718546SMugunthan V N { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) }, 460d9718546SMugunthan V N { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) }, 461d9718546SMugunthan V N { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) }, 462d9718546SMugunthan V N { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) }, 463d9718546SMugunthan V N { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) }, 464d9718546SMugunthan V N { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) }, 465d9718546SMugunthan V N { "Net Octets", CPSW_STAT(netoctets) }, 466d9718546SMugunthan V N { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) }, 467d9718546SMugunthan V N { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) }, 468d9718546SMugunthan V N { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) }, 469d9718546SMugunthan V N }; 470d9718546SMugunthan V N 471e05107e6SIvan Khoronzhuk static const struct cpsw_stats cpsw_gstrings_ch_stats[] = { 472e05107e6SIvan Khoronzhuk { "head_enqueue", CPDMA_RX_STAT(head_enqueue) }, 473e05107e6SIvan Khoronzhuk { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) }, 474e05107e6SIvan Khoronzhuk { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) }, 475e05107e6SIvan Khoronzhuk { "misqueued", CPDMA_RX_STAT(misqueued) }, 476e05107e6SIvan Khoronzhuk { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) }, 477e05107e6SIvan Khoronzhuk { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) }, 478e05107e6SIvan Khoronzhuk { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) }, 479e05107e6SIvan Khoronzhuk { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) }, 480e05107e6SIvan Khoronzhuk { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) }, 481e05107e6SIvan Khoronzhuk { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) }, 482e05107e6SIvan Khoronzhuk { "good_dequeue", CPDMA_RX_STAT(good_dequeue) }, 483e05107e6SIvan Khoronzhuk { "requeue", CPDMA_RX_STAT(requeue) }, 484e05107e6SIvan Khoronzhuk { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) }, 485e05107e6SIvan Khoronzhuk }; 486e05107e6SIvan Khoronzhuk 487e05107e6SIvan Khoronzhuk #define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats) 488e05107e6SIvan Khoronzhuk #define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats) 489d9718546SMugunthan V N 490649a1688SIvan Khoronzhuk #define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw) 491dbc4ec52SIvan Khoronzhuk #define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi) 492df828598SMugunthan V N #define for_each_slave(priv, func, arg...) \ 493df828598SMugunthan V N do { \ 4946e6ceaedSSebastian Siewior struct cpsw_slave *slave; \ 495606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = (priv)->cpsw; \ 4966e6ceaedSSebastian Siewior int n; \ 497606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) \ 498606f3993SIvan Khoronzhuk (func)((cpsw)->slaves + priv->emac_port, ##arg);\ 499d9ba8f9eSMugunthan V N else \ 500606f3993SIvan Khoronzhuk for (n = cpsw->data.slaves, \ 501606f3993SIvan Khoronzhuk slave = cpsw->slaves; \ 5026e6ceaedSSebastian Siewior n; n--) \ 5036e6ceaedSSebastian Siewior (func)(slave++, ##arg); \ 504df828598SMugunthan V N } while (0) 505d9ba8f9eSMugunthan V N 5062a05a622SIvan Khoronzhuk #define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \ 507d9ba8f9eSMugunthan V N do { \ 508606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) \ 509d9ba8f9eSMugunthan V N break; \ 510d9ba8f9eSMugunthan V N if (CPDMA_RX_SOURCE_PORT(status) == 1) { \ 511606f3993SIvan Khoronzhuk ndev = cpsw->slaves[0].ndev; \ 512d9ba8f9eSMugunthan V N skb->dev = ndev; \ 513d9ba8f9eSMugunthan V N } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \ 514606f3993SIvan Khoronzhuk ndev = cpsw->slaves[1].ndev; \ 515d9ba8f9eSMugunthan V N skb->dev = ndev; \ 516d9ba8f9eSMugunthan V N } \ 517d9ba8f9eSMugunthan V N } while (0) 518606f3993SIvan Khoronzhuk #define cpsw_add_mcast(cpsw, priv, addr) \ 519d9ba8f9eSMugunthan V N do { \ 520606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { \ 521606f3993SIvan Khoronzhuk struct cpsw_slave *slave = cpsw->slaves + \ 522d9ba8f9eSMugunthan V N priv->emac_port; \ 5236f1f5836SIvan Khoronzhuk int slave_port = cpsw_get_slave_port( \ 524d9ba8f9eSMugunthan V N slave->slave_num); \ 5252a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, addr, \ 52671a2cbb7SGrygorii Strashko 1 << slave_port | ALE_PORT_HOST, \ 527d9ba8f9eSMugunthan V N ALE_VLAN, slave->port_vlan, 0); \ 528d9ba8f9eSMugunthan V N } else { \ 5292a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, addr, \ 53061f1cef9SGrygorii Strashko ALE_ALL_PORTS, \ 531d9ba8f9eSMugunthan V N 0, 0, 0); \ 532d9ba8f9eSMugunthan V N } \ 533d9ba8f9eSMugunthan V N } while (0) 534d9ba8f9eSMugunthan V N 5356f1f5836SIvan Khoronzhuk static inline int cpsw_get_slave_port(u32 slave_num) 536d9ba8f9eSMugunthan V N { 537d9ba8f9eSMugunthan V N return slave_num + 1; 538d9ba8f9eSMugunthan V N } 539df828598SMugunthan V N 5400cd8f9ccSMugunthan V N static void cpsw_set_promiscious(struct net_device *ndev, bool enable) 5410cd8f9ccSMugunthan V N { 5422a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 5432a05a622SIvan Khoronzhuk struct cpsw_ale *ale = cpsw->ale; 5440cd8f9ccSMugunthan V N int i; 5450cd8f9ccSMugunthan V N 546606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 5470cd8f9ccSMugunthan V N bool flag = false; 5480cd8f9ccSMugunthan V N 5490cd8f9ccSMugunthan V N /* Enabling promiscuous mode for one interface will be 5500cd8f9ccSMugunthan V N * common for both the interface as the interface shares 5510cd8f9ccSMugunthan V N * the same hardware resource. 5520cd8f9ccSMugunthan V N */ 553606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) 554606f3993SIvan Khoronzhuk if (cpsw->slaves[i].ndev->flags & IFF_PROMISC) 5550cd8f9ccSMugunthan V N flag = true; 5560cd8f9ccSMugunthan V N 5570cd8f9ccSMugunthan V N if (!enable && flag) { 5580cd8f9ccSMugunthan V N enable = true; 5590cd8f9ccSMugunthan V N dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n"); 5600cd8f9ccSMugunthan V N } 5610cd8f9ccSMugunthan V N 5620cd8f9ccSMugunthan V N if (enable) { 5630cd8f9ccSMugunthan V N /* Enable Bypass */ 5640cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1); 5650cd8f9ccSMugunthan V N 5660cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 5670cd8f9ccSMugunthan V N } else { 5680cd8f9ccSMugunthan V N /* Disable Bypass */ 5690cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0); 5700cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 5710cd8f9ccSMugunthan V N } 5720cd8f9ccSMugunthan V N } else { 5730cd8f9ccSMugunthan V N if (enable) { 5740cd8f9ccSMugunthan V N unsigned long timeout = jiffies + HZ; 5750cd8f9ccSMugunthan V N 5766f979eb3SLennart Sorensen /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */ 577606f3993SIvan Khoronzhuk for (i = 0; i <= cpsw->data.slaves; i++) { 5780cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5790cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 1); 5800cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 5810cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 1); 5820cd8f9ccSMugunthan V N } 5830cd8f9ccSMugunthan V N 5840cd8f9ccSMugunthan V N /* Clear All Untouched entries */ 5850cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 5860cd8f9ccSMugunthan V N do { 5870cd8f9ccSMugunthan V N cpu_relax(); 5880cd8f9ccSMugunthan V N if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT)) 5890cd8f9ccSMugunthan V N break; 5900cd8f9ccSMugunthan V N } while (time_after(timeout, jiffies)); 5910cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1); 5920cd8f9ccSMugunthan V N 5930cd8f9ccSMugunthan V N /* Clear all mcast from ALE */ 59461f1cef9SGrygorii Strashko cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1); 5950cd8f9ccSMugunthan V N 5960cd8f9ccSMugunthan V N /* Flood All Unicast Packets to Host port */ 5970cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1); 5980cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity enabled\n"); 5990cd8f9ccSMugunthan V N } else { 6006f979eb3SLennart Sorensen /* Don't Flood All Unicast Packets to Host port */ 6010cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0); 6020cd8f9ccSMugunthan V N 6036f979eb3SLennart Sorensen /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */ 604606f3993SIvan Khoronzhuk for (i = 0; i <= cpsw->data.slaves; i++) { 6050cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6060cd8f9ccSMugunthan V N ALE_PORT_NOLEARN, 0); 6070cd8f9ccSMugunthan V N cpsw_ale_control_set(ale, i, 6080cd8f9ccSMugunthan V N ALE_PORT_NO_SA_UPDATE, 0); 6090cd8f9ccSMugunthan V N } 6100cd8f9ccSMugunthan V N dev_dbg(&ndev->dev, "promiscuity disabled\n"); 6110cd8f9ccSMugunthan V N } 6120cd8f9ccSMugunthan V N } 6130cd8f9ccSMugunthan V N } 6140cd8f9ccSMugunthan V N 6155c50a856SMugunthan V N static void cpsw_ndo_set_rx_mode(struct net_device *ndev) 6165c50a856SMugunthan V N { 6175c50a856SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 618606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 61925906052SMugunthan V N int vid; 62025906052SMugunthan V N 621606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 622606f3993SIvan Khoronzhuk vid = cpsw->slaves[priv->emac_port].port_vlan; 62325906052SMugunthan V N else 624606f3993SIvan Khoronzhuk vid = cpsw->data.default_vlan; 6255c50a856SMugunthan V N 6265c50a856SMugunthan V N if (ndev->flags & IFF_PROMISC) { 6275c50a856SMugunthan V N /* Enable promiscuous mode */ 6280cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, true); 6292a05a622SIvan Khoronzhuk cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI); 6305c50a856SMugunthan V N return; 6310cd8f9ccSMugunthan V N } else { 6320cd8f9ccSMugunthan V N /* Disable promiscuous mode */ 6330cd8f9ccSMugunthan V N cpsw_set_promiscious(ndev, false); 6345c50a856SMugunthan V N } 6355c50a856SMugunthan V N 6361e5c4bc4SLennart Sorensen /* Restore allmulti on vlans if necessary */ 6372a05a622SIvan Khoronzhuk cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI); 6381e5c4bc4SLennart Sorensen 6395c50a856SMugunthan V N /* Clear all mcast from ALE */ 6402a05a622SIvan Khoronzhuk cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid); 6415c50a856SMugunthan V N 6425c50a856SMugunthan V N if (!netdev_mc_empty(ndev)) { 6435c50a856SMugunthan V N struct netdev_hw_addr *ha; 6445c50a856SMugunthan V N 6455c50a856SMugunthan V N /* program multicast address list into ALE register */ 6465c50a856SMugunthan V N netdev_for_each_mc_addr(ha, ndev) { 647606f3993SIvan Khoronzhuk cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr); 6485c50a856SMugunthan V N } 6495c50a856SMugunthan V N } 6505c50a856SMugunthan V N } 6515c50a856SMugunthan V N 6522c836bd9SIvan Khoronzhuk static void cpsw_intr_enable(struct cpsw_common *cpsw) 653df828598SMugunthan V N { 6545d8d0d4dSIvan Khoronzhuk __raw_writel(0xFF, &cpsw->wr_regs->tx_en); 6555d8d0d4dSIvan Khoronzhuk __raw_writel(0xFF, &cpsw->wr_regs->rx_en); 656df828598SMugunthan V N 6572c836bd9SIvan Khoronzhuk cpdma_ctlr_int_ctrl(cpsw->dma, true); 658df828598SMugunthan V N return; 659df828598SMugunthan V N } 660df828598SMugunthan V N 6612c836bd9SIvan Khoronzhuk static void cpsw_intr_disable(struct cpsw_common *cpsw) 662df828598SMugunthan V N { 6635d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->wr_regs->tx_en); 6645d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->wr_regs->rx_en); 665df828598SMugunthan V N 6662c836bd9SIvan Khoronzhuk cpdma_ctlr_int_ctrl(cpsw->dma, false); 667df828598SMugunthan V N return; 668df828598SMugunthan V N } 669df828598SMugunthan V N 6701a3b5056SOlof Johansson static void cpsw_tx_handler(void *token, int len, int status) 671df828598SMugunthan V N { 672e05107e6SIvan Khoronzhuk struct netdev_queue *txq; 673df828598SMugunthan V N struct sk_buff *skb = token; 674df828598SMugunthan V N struct net_device *ndev = skb->dev; 6752a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 676df828598SMugunthan V N 677fae50823SMugunthan V N /* Check whether the queue is stopped due to stalled tx dma, if the 678fae50823SMugunthan V N * queue is stopped then start the queue as we have free desc for tx 679fae50823SMugunthan V N */ 680e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb)); 681e05107e6SIvan Khoronzhuk if (unlikely(netif_tx_queue_stopped(txq))) 682e05107e6SIvan Khoronzhuk netif_tx_wake_queue(txq); 683e05107e6SIvan Khoronzhuk 6842a05a622SIvan Khoronzhuk cpts_tx_timestamp(cpsw->cpts, skb); 6858dc43ddcSTobias Klauser ndev->stats.tx_packets++; 6868dc43ddcSTobias Klauser ndev->stats.tx_bytes += len; 687df828598SMugunthan V N dev_kfree_skb_any(skb); 688df828598SMugunthan V N } 689df828598SMugunthan V N 6901a3b5056SOlof Johansson static void cpsw_rx_handler(void *token, int len, int status) 691df828598SMugunthan V N { 692e05107e6SIvan Khoronzhuk struct cpdma_chan *ch; 693df828598SMugunthan V N struct sk_buff *skb = token; 694b4727e69SSebastian Siewior struct sk_buff *new_skb; 695df828598SMugunthan V N struct net_device *ndev = skb->dev; 696df828598SMugunthan V N int ret = 0; 6972a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 698df828598SMugunthan V N 6992a05a622SIvan Khoronzhuk cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb); 700d9ba8f9eSMugunthan V N 70116e5c57dSMugunthan V N if (unlikely(status < 0) || unlikely(!netif_running(ndev))) { 702a0e2c822SMugunthan V N bool ndev_status = false; 703606f3993SIvan Khoronzhuk struct cpsw_slave *slave = cpsw->slaves; 704a0e2c822SMugunthan V N int n; 705a0e2c822SMugunthan V N 706606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 707a0e2c822SMugunthan V N /* In dual emac mode check for all interfaces */ 708606f3993SIvan Khoronzhuk for (n = cpsw->data.slaves; n; n--, slave++) 709a0e2c822SMugunthan V N if (netif_running(slave->ndev)) 710a0e2c822SMugunthan V N ndev_status = true; 711a0e2c822SMugunthan V N } 712a0e2c822SMugunthan V N 713a0e2c822SMugunthan V N if (ndev_status && (status >= 0)) { 714a0e2c822SMugunthan V N /* The packet received is for the interface which 715a0e2c822SMugunthan V N * is already down and the other interface is up 716dbedd44eSJoe Perches * and running, instead of freeing which results 717a0e2c822SMugunthan V N * in reducing of the number of rx descriptor in 718a0e2c822SMugunthan V N * DMA engine, requeue skb back to cpdma. 719a0e2c822SMugunthan V N */ 720a0e2c822SMugunthan V N new_skb = skb; 721a0e2c822SMugunthan V N goto requeue; 722a0e2c822SMugunthan V N } 723a0e2c822SMugunthan V N 724b4727e69SSebastian Siewior /* the interface is going down, skbs are purged */ 725df828598SMugunthan V N dev_kfree_skb_any(skb); 726df828598SMugunthan V N return; 727df828598SMugunthan V N } 728b4727e69SSebastian Siewior 7292a05a622SIvan Khoronzhuk new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max); 730b4727e69SSebastian Siewior if (new_skb) { 731e05107e6SIvan Khoronzhuk skb_copy_queue_mapping(new_skb, skb); 732df828598SMugunthan V N skb_put(skb, len); 7332a05a622SIvan Khoronzhuk cpts_rx_timestamp(cpsw->cpts, skb); 734df828598SMugunthan V N skb->protocol = eth_type_trans(skb, ndev); 735df828598SMugunthan V N netif_receive_skb(skb); 7368dc43ddcSTobias Klauser ndev->stats.rx_bytes += len; 7378dc43ddcSTobias Klauser ndev->stats.rx_packets++; 738254a49d5SGrygorii Strashko kmemleak_not_leak(new_skb); 739b4727e69SSebastian Siewior } else { 7408dc43ddcSTobias Klauser ndev->stats.rx_dropped++; 741b4727e69SSebastian Siewior new_skb = skb; 742df828598SMugunthan V N } 743df828598SMugunthan V N 744a0e2c822SMugunthan V N requeue: 745ce52c744SIvan Khoronzhuk if (netif_dormant(ndev)) { 746ce52c744SIvan Khoronzhuk dev_kfree_skb_any(new_skb); 747ce52c744SIvan Khoronzhuk return; 748ce52c744SIvan Khoronzhuk } 749ce52c744SIvan Khoronzhuk 7508feb0a19SIvan Khoronzhuk ch = cpsw->rxv[skb_get_queue_mapping(new_skb)].ch; 751e05107e6SIvan Khoronzhuk ret = cpdma_chan_submit(ch, new_skb, new_skb->data, 752b4727e69SSebastian Siewior skb_tailroom(new_skb), 0); 753b4727e69SSebastian Siewior if (WARN_ON(ret < 0)) 754b4727e69SSebastian Siewior dev_kfree_skb_any(new_skb); 755df828598SMugunthan V N } 756df828598SMugunthan V N 75732b78d85SIvan Khoronzhuk static void cpsw_split_res(struct net_device *ndev) 75848e0a83eSIvan Khoronzhuk { 75948e0a83eSIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 76032b78d85SIvan Khoronzhuk u32 consumed_rate = 0, bigest_rate = 0; 76148e0a83eSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 76248e0a83eSIvan Khoronzhuk struct cpsw_vector *txv = cpsw->txv; 76332b78d85SIvan Khoronzhuk int i, ch_weight, rlim_ch_num = 0; 76448e0a83eSIvan Khoronzhuk int budget, bigest_rate_ch = 0; 76548e0a83eSIvan Khoronzhuk u32 ch_rate, max_rate; 76648e0a83eSIvan Khoronzhuk int ch_budget = 0; 76748e0a83eSIvan Khoronzhuk 76848e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->tx_ch_num; i++) { 76948e0a83eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(txv[i].ch); 77048e0a83eSIvan Khoronzhuk if (!ch_rate) 77148e0a83eSIvan Khoronzhuk continue; 77248e0a83eSIvan Khoronzhuk 77348e0a83eSIvan Khoronzhuk rlim_ch_num++; 77448e0a83eSIvan Khoronzhuk consumed_rate += ch_rate; 77548e0a83eSIvan Khoronzhuk } 77648e0a83eSIvan Khoronzhuk 77748e0a83eSIvan Khoronzhuk if (cpsw->tx_ch_num == rlim_ch_num) { 77848e0a83eSIvan Khoronzhuk max_rate = consumed_rate; 77932b78d85SIvan Khoronzhuk } else if (!rlim_ch_num) { 78032b78d85SIvan Khoronzhuk ch_budget = CPSW_POLL_WEIGHT / cpsw->tx_ch_num; 78132b78d85SIvan Khoronzhuk bigest_rate = 0; 78232b78d85SIvan Khoronzhuk max_rate = consumed_rate; 78348e0a83eSIvan Khoronzhuk } else { 784*0be01b8eSIvan Khoronzhuk max_rate = cpsw->speed * 1000; 785*0be01b8eSIvan Khoronzhuk 786*0be01b8eSIvan Khoronzhuk /* if max_rate is less then expected due to reduced link speed, 787*0be01b8eSIvan Khoronzhuk * split proportionally according next potential max speed 788*0be01b8eSIvan Khoronzhuk */ 789*0be01b8eSIvan Khoronzhuk if (max_rate < consumed_rate) 790*0be01b8eSIvan Khoronzhuk max_rate *= 10; 791*0be01b8eSIvan Khoronzhuk 792*0be01b8eSIvan Khoronzhuk if (max_rate < consumed_rate) 793*0be01b8eSIvan Khoronzhuk max_rate *= 10; 79432b78d85SIvan Khoronzhuk 79548e0a83eSIvan Khoronzhuk ch_budget = (consumed_rate * CPSW_POLL_WEIGHT) / max_rate; 79648e0a83eSIvan Khoronzhuk ch_budget = (CPSW_POLL_WEIGHT - ch_budget) / 79748e0a83eSIvan Khoronzhuk (cpsw->tx_ch_num - rlim_ch_num); 79848e0a83eSIvan Khoronzhuk bigest_rate = (max_rate - consumed_rate) / 79948e0a83eSIvan Khoronzhuk (cpsw->tx_ch_num - rlim_ch_num); 80048e0a83eSIvan Khoronzhuk } 80148e0a83eSIvan Khoronzhuk 80232b78d85SIvan Khoronzhuk /* split tx weight/budget */ 80348e0a83eSIvan Khoronzhuk budget = CPSW_POLL_WEIGHT; 80448e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->tx_ch_num; i++) { 80548e0a83eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(txv[i].ch); 80648e0a83eSIvan Khoronzhuk if (ch_rate) { 80748e0a83eSIvan Khoronzhuk txv[i].budget = (ch_rate * CPSW_POLL_WEIGHT) / max_rate; 80848e0a83eSIvan Khoronzhuk if (!txv[i].budget) 80932b78d85SIvan Khoronzhuk txv[i].budget++; 81048e0a83eSIvan Khoronzhuk if (ch_rate > bigest_rate) { 81148e0a83eSIvan Khoronzhuk bigest_rate_ch = i; 81248e0a83eSIvan Khoronzhuk bigest_rate = ch_rate; 81348e0a83eSIvan Khoronzhuk } 81432b78d85SIvan Khoronzhuk 81532b78d85SIvan Khoronzhuk ch_weight = (ch_rate * 100) / max_rate; 81632b78d85SIvan Khoronzhuk if (!ch_weight) 81732b78d85SIvan Khoronzhuk ch_weight++; 81832b78d85SIvan Khoronzhuk cpdma_chan_set_weight(cpsw->txv[i].ch, ch_weight); 81948e0a83eSIvan Khoronzhuk } else { 82048e0a83eSIvan Khoronzhuk txv[i].budget = ch_budget; 82148e0a83eSIvan Khoronzhuk if (!bigest_rate_ch) 82248e0a83eSIvan Khoronzhuk bigest_rate_ch = i; 82332b78d85SIvan Khoronzhuk cpdma_chan_set_weight(cpsw->txv[i].ch, 0); 82448e0a83eSIvan Khoronzhuk } 82548e0a83eSIvan Khoronzhuk 82648e0a83eSIvan Khoronzhuk budget -= txv[i].budget; 82748e0a83eSIvan Khoronzhuk } 82848e0a83eSIvan Khoronzhuk 82948e0a83eSIvan Khoronzhuk if (budget) 83048e0a83eSIvan Khoronzhuk txv[bigest_rate_ch].budget += budget; 83148e0a83eSIvan Khoronzhuk 83248e0a83eSIvan Khoronzhuk /* split rx budget */ 83348e0a83eSIvan Khoronzhuk budget = CPSW_POLL_WEIGHT; 83448e0a83eSIvan Khoronzhuk ch_budget = budget / cpsw->rx_ch_num; 83548e0a83eSIvan Khoronzhuk for (i = 0; i < cpsw->rx_ch_num; i++) { 83648e0a83eSIvan Khoronzhuk cpsw->rxv[i].budget = ch_budget; 83748e0a83eSIvan Khoronzhuk budget -= ch_budget; 83848e0a83eSIvan Khoronzhuk } 83948e0a83eSIvan Khoronzhuk 84048e0a83eSIvan Khoronzhuk if (budget) 84148e0a83eSIvan Khoronzhuk cpsw->rxv[0].budget += budget; 84248e0a83eSIvan Khoronzhuk } 84348e0a83eSIvan Khoronzhuk 844c03abd84SFelipe Balbi static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id) 845df828598SMugunthan V N { 846dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = dev_id; 8477ce67a38SFelipe Balbi 8485d8d0d4dSIvan Khoronzhuk writel(0, &cpsw->wr_regs->tx_en); 8492c836bd9SIvan Khoronzhuk cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX); 850c03abd84SFelipe Balbi 851e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq) { 852e38b5a3dSIvan Khoronzhuk disable_irq_nosync(cpsw->irqs_table[1]); 853e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = true; 8547da11600SMugunthan V N } 8557da11600SMugunthan V N 856dbc4ec52SIvan Khoronzhuk napi_schedule(&cpsw->napi_tx); 857c03abd84SFelipe Balbi return IRQ_HANDLED; 858c03abd84SFelipe Balbi } 859c03abd84SFelipe Balbi 860c03abd84SFelipe Balbi static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id) 861c03abd84SFelipe Balbi { 862dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = dev_id; 863c03abd84SFelipe Balbi 8642c836bd9SIvan Khoronzhuk cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX); 8655d8d0d4dSIvan Khoronzhuk writel(0, &cpsw->wr_regs->rx_en); 866fd51cf19SSebastian Siewior 867e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq) { 868e38b5a3dSIvan Khoronzhuk disable_irq_nosync(cpsw->irqs_table[0]); 869e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = true; 8707da11600SMugunthan V N } 8717da11600SMugunthan V N 872dbc4ec52SIvan Khoronzhuk napi_schedule(&cpsw->napi_rx); 873df828598SMugunthan V N return IRQ_HANDLED; 874df828598SMugunthan V N } 875df828598SMugunthan V N 87632a7432cSMugunthan V N static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget) 877df828598SMugunthan V N { 878e05107e6SIvan Khoronzhuk u32 ch_map; 8798feb0a19SIvan Khoronzhuk int num_tx, cur_budget, ch; 880dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = napi_to_cpsw(napi_tx); 8818feb0a19SIvan Khoronzhuk struct cpsw_vector *txv; 88232a7432cSMugunthan V N 883e05107e6SIvan Khoronzhuk /* process every unprocessed channel */ 884e05107e6SIvan Khoronzhuk ch_map = cpdma_ctrl_txchs_state(cpsw->dma); 885342934a5SIvan Khoronzhuk for (ch = 0, num_tx = 0; ch_map; ch_map >>= 1, ch++) { 886e05107e6SIvan Khoronzhuk if (!(ch_map & 0x01)) 887e05107e6SIvan Khoronzhuk continue; 888e05107e6SIvan Khoronzhuk 8898feb0a19SIvan Khoronzhuk txv = &cpsw->txv[ch]; 8908feb0a19SIvan Khoronzhuk if (unlikely(txv->budget > budget - num_tx)) 8918feb0a19SIvan Khoronzhuk cur_budget = budget - num_tx; 8928feb0a19SIvan Khoronzhuk else 8938feb0a19SIvan Khoronzhuk cur_budget = txv->budget; 8948feb0a19SIvan Khoronzhuk 8958feb0a19SIvan Khoronzhuk num_tx += cpdma_chan_process(txv->ch, cur_budget); 896342934a5SIvan Khoronzhuk if (num_tx >= budget) 897342934a5SIvan Khoronzhuk break; 898e05107e6SIvan Khoronzhuk } 899e05107e6SIvan Khoronzhuk 90032a7432cSMugunthan V N if (num_tx < budget) { 90132a7432cSMugunthan V N napi_complete(napi_tx); 9025d8d0d4dSIvan Khoronzhuk writel(0xff, &cpsw->wr_regs->tx_en); 903e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq && cpsw->tx_irq_disabled) { 904e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = false; 905e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[1]); 9067da11600SMugunthan V N } 90732a7432cSMugunthan V N } 90832a7432cSMugunthan V N 90932a7432cSMugunthan V N return num_tx; 91032a7432cSMugunthan V N } 91132a7432cSMugunthan V N 91232a7432cSMugunthan V N static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget) 91332a7432cSMugunthan V N { 914e05107e6SIvan Khoronzhuk u32 ch_map; 9158feb0a19SIvan Khoronzhuk int num_rx, cur_budget, ch; 916dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = napi_to_cpsw(napi_rx); 9178feb0a19SIvan Khoronzhuk struct cpsw_vector *rxv; 918510a1e72SMugunthan V N 919e05107e6SIvan Khoronzhuk /* process every unprocessed channel */ 920e05107e6SIvan Khoronzhuk ch_map = cpdma_ctrl_rxchs_state(cpsw->dma); 921342934a5SIvan Khoronzhuk for (ch = 0, num_rx = 0; ch_map; ch_map >>= 1, ch++) { 922e05107e6SIvan Khoronzhuk if (!(ch_map & 0x01)) 923e05107e6SIvan Khoronzhuk continue; 924e05107e6SIvan Khoronzhuk 9258feb0a19SIvan Khoronzhuk rxv = &cpsw->rxv[ch]; 9268feb0a19SIvan Khoronzhuk if (unlikely(rxv->budget > budget - num_rx)) 9278feb0a19SIvan Khoronzhuk cur_budget = budget - num_rx; 9288feb0a19SIvan Khoronzhuk else 9298feb0a19SIvan Khoronzhuk cur_budget = rxv->budget; 9308feb0a19SIvan Khoronzhuk 9318feb0a19SIvan Khoronzhuk num_rx += cpdma_chan_process(rxv->ch, cur_budget); 932342934a5SIvan Khoronzhuk if (num_rx >= budget) 933342934a5SIvan Khoronzhuk break; 934e05107e6SIvan Khoronzhuk } 935e05107e6SIvan Khoronzhuk 936510a1e72SMugunthan V N if (num_rx < budget) { 93732a7432cSMugunthan V N napi_complete(napi_rx); 9385d8d0d4dSIvan Khoronzhuk writel(0xff, &cpsw->wr_regs->rx_en); 939e38b5a3dSIvan Khoronzhuk if (cpsw->quirk_irq && cpsw->rx_irq_disabled) { 940e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = false; 941e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[0]); 9427da11600SMugunthan V N } 943510a1e72SMugunthan V N } 944df828598SMugunthan V N 945df828598SMugunthan V N return num_rx; 946df828598SMugunthan V N } 947df828598SMugunthan V N 948df828598SMugunthan V N static inline void soft_reset(const char *module, void __iomem *reg) 949df828598SMugunthan V N { 950df828598SMugunthan V N unsigned long timeout = jiffies + HZ; 951df828598SMugunthan V N 952df828598SMugunthan V N __raw_writel(1, reg); 953df828598SMugunthan V N do { 954df828598SMugunthan V N cpu_relax(); 955df828598SMugunthan V N } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies)); 956df828598SMugunthan V N 957df828598SMugunthan V N WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module); 958df828598SMugunthan V N } 959df828598SMugunthan V N 960df828598SMugunthan V N #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \ 961df828598SMugunthan V N ((mac)[2] << 16) | ((mac)[3] << 24)) 962df828598SMugunthan V N #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8)) 963df828598SMugunthan V N 964df828598SMugunthan V N static void cpsw_set_slave_mac(struct cpsw_slave *slave, 965df828598SMugunthan V N struct cpsw_priv *priv) 966df828598SMugunthan V N { 9679750a3adSRichard Cochran slave_write(slave, mac_hi(priv->mac_addr), SA_HI); 9689750a3adSRichard Cochran slave_write(slave, mac_lo(priv->mac_addr), SA_LO); 969df828598SMugunthan V N } 970df828598SMugunthan V N 971df828598SMugunthan V N static void _cpsw_adjust_link(struct cpsw_slave *slave, 972df828598SMugunthan V N struct cpsw_priv *priv, bool *link) 973df828598SMugunthan V N { 974df828598SMugunthan V N struct phy_device *phy = slave->phy; 975df828598SMugunthan V N u32 mac_control = 0; 976df828598SMugunthan V N u32 slave_port; 977606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 978df828598SMugunthan V N 979df828598SMugunthan V N if (!phy) 980df828598SMugunthan V N return; 981df828598SMugunthan V N 9826f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 983df828598SMugunthan V N 984df828598SMugunthan V N if (phy->link) { 985606f3993SIvan Khoronzhuk mac_control = cpsw->data.mac_control; 986df828598SMugunthan V N 987df828598SMugunthan V N /* enable forwarding */ 9882a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 989df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 990df828598SMugunthan V N 991df828598SMugunthan V N if (phy->speed == 1000) 992df828598SMugunthan V N mac_control |= BIT(7); /* GIGABITEN */ 993df828598SMugunthan V N if (phy->duplex) 994df828598SMugunthan V N mac_control |= BIT(0); /* FULLDUPLEXEN */ 995342b7b74SDaniel Mack 996342b7b74SDaniel Mack /* set speed_in input in case RMII mode is used in 100Mbps */ 997342b7b74SDaniel Mack if (phy->speed == 100) 998342b7b74SDaniel Mack mac_control |= BIT(15); 999a81d8762SMugunthan V N else if (phy->speed == 10) 1000a81d8762SMugunthan V N mac_control |= BIT(18); /* In Band mode */ 1001342b7b74SDaniel Mack 10021923d6e4SMugunthan V N if (priv->rx_pause) 10031923d6e4SMugunthan V N mac_control |= BIT(3); 10041923d6e4SMugunthan V N 10051923d6e4SMugunthan V N if (priv->tx_pause) 10061923d6e4SMugunthan V N mac_control |= BIT(4); 10071923d6e4SMugunthan V N 1008df828598SMugunthan V N *link = true; 1009df828598SMugunthan V N } else { 1010df828598SMugunthan V N mac_control = 0; 1011df828598SMugunthan V N /* disable forwarding */ 10122a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 1013df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 1014df828598SMugunthan V N } 1015df828598SMugunthan V N 1016df828598SMugunthan V N if (mac_control != slave->mac_control) { 1017df828598SMugunthan V N phy_print_status(phy); 1018df828598SMugunthan V N __raw_writel(mac_control, &slave->sliver->mac_control); 1019df828598SMugunthan V N } 1020df828598SMugunthan V N 1021df828598SMugunthan V N slave->mac_control = mac_control; 1022df828598SMugunthan V N } 1023df828598SMugunthan V N 1024*0be01b8eSIvan Khoronzhuk static int cpsw_get_common_speed(struct cpsw_common *cpsw) 1025*0be01b8eSIvan Khoronzhuk { 1026*0be01b8eSIvan Khoronzhuk int i, speed; 1027*0be01b8eSIvan Khoronzhuk 1028*0be01b8eSIvan Khoronzhuk for (i = 0, speed = 0; i < cpsw->data.slaves; i++) 1029*0be01b8eSIvan Khoronzhuk if (cpsw->slaves[i].phy && cpsw->slaves[i].phy->link) 1030*0be01b8eSIvan Khoronzhuk speed += cpsw->slaves[i].phy->speed; 1031*0be01b8eSIvan Khoronzhuk 1032*0be01b8eSIvan Khoronzhuk return speed; 1033*0be01b8eSIvan Khoronzhuk } 1034*0be01b8eSIvan Khoronzhuk 1035*0be01b8eSIvan Khoronzhuk static int cpsw_need_resplit(struct cpsw_common *cpsw) 1036*0be01b8eSIvan Khoronzhuk { 1037*0be01b8eSIvan Khoronzhuk int i, rlim_ch_num; 1038*0be01b8eSIvan Khoronzhuk int speed, ch_rate; 1039*0be01b8eSIvan Khoronzhuk 1040*0be01b8eSIvan Khoronzhuk /* re-split resources only in case speed was changed */ 1041*0be01b8eSIvan Khoronzhuk speed = cpsw_get_common_speed(cpsw); 1042*0be01b8eSIvan Khoronzhuk if (speed == cpsw->speed || !speed) 1043*0be01b8eSIvan Khoronzhuk return 0; 1044*0be01b8eSIvan Khoronzhuk 1045*0be01b8eSIvan Khoronzhuk cpsw->speed = speed; 1046*0be01b8eSIvan Khoronzhuk 1047*0be01b8eSIvan Khoronzhuk for (i = 0, rlim_ch_num = 0; i < cpsw->tx_ch_num; i++) { 1048*0be01b8eSIvan Khoronzhuk ch_rate = cpdma_chan_get_rate(cpsw->txv[i].ch); 1049*0be01b8eSIvan Khoronzhuk if (!ch_rate) 1050*0be01b8eSIvan Khoronzhuk break; 1051*0be01b8eSIvan Khoronzhuk 1052*0be01b8eSIvan Khoronzhuk rlim_ch_num++; 1053*0be01b8eSIvan Khoronzhuk } 1054*0be01b8eSIvan Khoronzhuk 1055*0be01b8eSIvan Khoronzhuk /* cases not dependent on speed */ 1056*0be01b8eSIvan Khoronzhuk if (!rlim_ch_num || rlim_ch_num == cpsw->tx_ch_num) 1057*0be01b8eSIvan Khoronzhuk return 0; 1058*0be01b8eSIvan Khoronzhuk 1059*0be01b8eSIvan Khoronzhuk return 1; 1060*0be01b8eSIvan Khoronzhuk } 1061*0be01b8eSIvan Khoronzhuk 1062df828598SMugunthan V N static void cpsw_adjust_link(struct net_device *ndev) 1063df828598SMugunthan V N { 1064df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1065*0be01b8eSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1066df828598SMugunthan V N bool link = false; 1067df828598SMugunthan V N 1068df828598SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 1069df828598SMugunthan V N 1070df828598SMugunthan V N if (link) { 1071*0be01b8eSIvan Khoronzhuk if (cpsw_need_resplit(cpsw)) 1072*0be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 1073*0be01b8eSIvan Khoronzhuk 1074df828598SMugunthan V N netif_carrier_on(ndev); 1075df828598SMugunthan V N if (netif_running(ndev)) 1076e05107e6SIvan Khoronzhuk netif_tx_wake_all_queues(ndev); 1077df828598SMugunthan V N } else { 1078df828598SMugunthan V N netif_carrier_off(ndev); 1079e05107e6SIvan Khoronzhuk netif_tx_stop_all_queues(ndev); 1080df828598SMugunthan V N } 1081df828598SMugunthan V N } 1082df828598SMugunthan V N 1083ff5b8ef2SMugunthan V N static int cpsw_get_coalesce(struct net_device *ndev, 1084ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 1085ff5b8ef2SMugunthan V N { 10862a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1087ff5b8ef2SMugunthan V N 10882a05a622SIvan Khoronzhuk coal->rx_coalesce_usecs = cpsw->coal_intvl; 1089ff5b8ef2SMugunthan V N return 0; 1090ff5b8ef2SMugunthan V N } 1091ff5b8ef2SMugunthan V N 1092ff5b8ef2SMugunthan V N static int cpsw_set_coalesce(struct net_device *ndev, 1093ff5b8ef2SMugunthan V N struct ethtool_coalesce *coal) 1094ff5b8ef2SMugunthan V N { 1095ff5b8ef2SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1096ff5b8ef2SMugunthan V N u32 int_ctrl; 1097ff5b8ef2SMugunthan V N u32 num_interrupts = 0; 1098ff5b8ef2SMugunthan V N u32 prescale = 0; 1099ff5b8ef2SMugunthan V N u32 addnl_dvdr = 1; 1100ff5b8ef2SMugunthan V N u32 coal_intvl = 0; 11015d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1102ff5b8ef2SMugunthan V N 1103ff5b8ef2SMugunthan V N coal_intvl = coal->rx_coalesce_usecs; 1104ff5b8ef2SMugunthan V N 11055d8d0d4dSIvan Khoronzhuk int_ctrl = readl(&cpsw->wr_regs->int_control); 11062a05a622SIvan Khoronzhuk prescale = cpsw->bus_freq_mhz * 4; 1107ff5b8ef2SMugunthan V N 1108a84bc2a9SMugunthan V N if (!coal->rx_coalesce_usecs) { 1109a84bc2a9SMugunthan V N int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN); 1110a84bc2a9SMugunthan V N goto update_return; 1111a84bc2a9SMugunthan V N } 1112a84bc2a9SMugunthan V N 1113ff5b8ef2SMugunthan V N if (coal_intvl < CPSW_CMINTMIN_INTVL) 1114ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMIN_INTVL; 1115ff5b8ef2SMugunthan V N 1116ff5b8ef2SMugunthan V N if (coal_intvl > CPSW_CMINTMAX_INTVL) { 1117ff5b8ef2SMugunthan V N /* Interrupt pacer works with 4us Pulse, we can 1118ff5b8ef2SMugunthan V N * throttle further by dilating the 4us pulse. 1119ff5b8ef2SMugunthan V N */ 1120ff5b8ef2SMugunthan V N addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale; 1121ff5b8ef2SMugunthan V N 1122ff5b8ef2SMugunthan V N if (addnl_dvdr > 1) { 1123ff5b8ef2SMugunthan V N prescale *= addnl_dvdr; 1124ff5b8ef2SMugunthan V N if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr)) 1125ff5b8ef2SMugunthan V N coal_intvl = (CPSW_CMINTMAX_INTVL 1126ff5b8ef2SMugunthan V N * addnl_dvdr); 1127ff5b8ef2SMugunthan V N } else { 1128ff5b8ef2SMugunthan V N addnl_dvdr = 1; 1129ff5b8ef2SMugunthan V N coal_intvl = CPSW_CMINTMAX_INTVL; 1130ff5b8ef2SMugunthan V N } 1131ff5b8ef2SMugunthan V N } 1132ff5b8ef2SMugunthan V N 1133ff5b8ef2SMugunthan V N num_interrupts = (1000 * addnl_dvdr) / coal_intvl; 11345d8d0d4dSIvan Khoronzhuk writel(num_interrupts, &cpsw->wr_regs->rx_imax); 11355d8d0d4dSIvan Khoronzhuk writel(num_interrupts, &cpsw->wr_regs->tx_imax); 1136ff5b8ef2SMugunthan V N 1137ff5b8ef2SMugunthan V N int_ctrl |= CPSW_INTPACEEN; 1138ff5b8ef2SMugunthan V N int_ctrl &= (~CPSW_INTPRESCALE_MASK); 1139ff5b8ef2SMugunthan V N int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK); 1140a84bc2a9SMugunthan V N 1141a84bc2a9SMugunthan V N update_return: 11425d8d0d4dSIvan Khoronzhuk writel(int_ctrl, &cpsw->wr_regs->int_control); 1143ff5b8ef2SMugunthan V N 1144ff5b8ef2SMugunthan V N cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl); 11452a05a622SIvan Khoronzhuk cpsw->coal_intvl = coal_intvl; 1146ff5b8ef2SMugunthan V N 1147ff5b8ef2SMugunthan V N return 0; 1148ff5b8ef2SMugunthan V N } 1149ff5b8ef2SMugunthan V N 1150d9718546SMugunthan V N static int cpsw_get_sset_count(struct net_device *ndev, int sset) 1151d9718546SMugunthan V N { 1152e05107e6SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1153e05107e6SIvan Khoronzhuk 1154d9718546SMugunthan V N switch (sset) { 1155d9718546SMugunthan V N case ETH_SS_STATS: 1156e05107e6SIvan Khoronzhuk return (CPSW_STATS_COMMON_LEN + 1157e05107e6SIvan Khoronzhuk (cpsw->rx_ch_num + cpsw->tx_ch_num) * 1158e05107e6SIvan Khoronzhuk CPSW_STATS_CH_LEN); 1159d9718546SMugunthan V N default: 1160d9718546SMugunthan V N return -EOPNOTSUPP; 1161d9718546SMugunthan V N } 1162d9718546SMugunthan V N } 1163d9718546SMugunthan V N 1164e05107e6SIvan Khoronzhuk static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir) 1165e05107e6SIvan Khoronzhuk { 1166e05107e6SIvan Khoronzhuk int ch_stats_len; 1167e05107e6SIvan Khoronzhuk int line; 1168e05107e6SIvan Khoronzhuk int i; 1169e05107e6SIvan Khoronzhuk 1170e05107e6SIvan Khoronzhuk ch_stats_len = CPSW_STATS_CH_LEN * ch_num; 1171e05107e6SIvan Khoronzhuk for (i = 0; i < ch_stats_len; i++) { 1172e05107e6SIvan Khoronzhuk line = i % CPSW_STATS_CH_LEN; 1173e05107e6SIvan Khoronzhuk snprintf(*p, ETH_GSTRING_LEN, 1174e05107e6SIvan Khoronzhuk "%s DMA chan %d: %s", rx_dir ? "Rx" : "Tx", 1175e05107e6SIvan Khoronzhuk i / CPSW_STATS_CH_LEN, 1176e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[line].stat_string); 1177e05107e6SIvan Khoronzhuk *p += ETH_GSTRING_LEN; 1178e05107e6SIvan Khoronzhuk } 1179e05107e6SIvan Khoronzhuk } 1180e05107e6SIvan Khoronzhuk 1181d9718546SMugunthan V N static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data) 1182d9718546SMugunthan V N { 1183e05107e6SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1184d9718546SMugunthan V N u8 *p = data; 1185d9718546SMugunthan V N int i; 1186d9718546SMugunthan V N 1187d9718546SMugunthan V N switch (stringset) { 1188d9718546SMugunthan V N case ETH_SS_STATS: 1189e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) { 1190d9718546SMugunthan V N memcpy(p, cpsw_gstrings_stats[i].stat_string, 1191d9718546SMugunthan V N ETH_GSTRING_LEN); 1192d9718546SMugunthan V N p += ETH_GSTRING_LEN; 1193d9718546SMugunthan V N } 1194e05107e6SIvan Khoronzhuk 1195e05107e6SIvan Khoronzhuk cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1); 1196e05107e6SIvan Khoronzhuk cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0); 1197d9718546SMugunthan V N break; 1198d9718546SMugunthan V N } 1199d9718546SMugunthan V N } 1200d9718546SMugunthan V N 1201d9718546SMugunthan V N static void cpsw_get_ethtool_stats(struct net_device *ndev, 1202d9718546SMugunthan V N struct ethtool_stats *stats, u64 *data) 1203d9718546SMugunthan V N { 1204d9718546SMugunthan V N u8 *p; 12052c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1206e05107e6SIvan Khoronzhuk struct cpdma_chan_stats ch_stats; 1207e05107e6SIvan Khoronzhuk int i, l, ch; 1208d9718546SMugunthan V N 1209d9718546SMugunthan V N /* Collect Davinci CPDMA stats for Rx and Tx Channel */ 1210e05107e6SIvan Khoronzhuk for (l = 0; l < CPSW_STATS_COMMON_LEN; l++) 1211e05107e6SIvan Khoronzhuk data[l] = readl(cpsw->hw_stats + 1212e05107e6SIvan Khoronzhuk cpsw_gstrings_stats[l].stat_offset); 1213d9718546SMugunthan V N 1214e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->rx_ch_num; ch++) { 12158feb0a19SIvan Khoronzhuk cpdma_chan_get_stats(cpsw->rxv[ch].ch, &ch_stats); 1216e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) { 1217e05107e6SIvan Khoronzhuk p = (u8 *)&ch_stats + 1218e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[i].stat_offset; 1219e05107e6SIvan Khoronzhuk data[l] = *(u32 *)p; 1220e05107e6SIvan Khoronzhuk } 1221e05107e6SIvan Khoronzhuk } 1222d9718546SMugunthan V N 1223e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->tx_ch_num; ch++) { 12248feb0a19SIvan Khoronzhuk cpdma_chan_get_stats(cpsw->txv[ch].ch, &ch_stats); 1225e05107e6SIvan Khoronzhuk for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) { 1226e05107e6SIvan Khoronzhuk p = (u8 *)&ch_stats + 1227e05107e6SIvan Khoronzhuk cpsw_gstrings_ch_stats[i].stat_offset; 1228e05107e6SIvan Khoronzhuk data[l] = *(u32 *)p; 1229d9718546SMugunthan V N } 1230d9718546SMugunthan V N } 1231d9718546SMugunthan V N } 1232d9718546SMugunthan V N 1233606f3993SIvan Khoronzhuk static int cpsw_common_res_usage_state(struct cpsw_common *cpsw) 1234d9ba8f9eSMugunthan V N { 1235d9ba8f9eSMugunthan V N u32 i; 1236d9ba8f9eSMugunthan V N u32 usage_count = 0; 1237d9ba8f9eSMugunthan V N 1238606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) 1239d9ba8f9eSMugunthan V N return 0; 1240d9ba8f9eSMugunthan V N 1241606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) 1242606f3993SIvan Khoronzhuk if (cpsw->slaves[i].open_stat) 1243d9ba8f9eSMugunthan V N usage_count++; 1244d9ba8f9eSMugunthan V N 1245d9ba8f9eSMugunthan V N return usage_count; 1246d9ba8f9eSMugunthan V N } 1247d9ba8f9eSMugunthan V N 124827e9e103SIvan Khoronzhuk static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv, 1249e05107e6SIvan Khoronzhuk struct sk_buff *skb, 1250e05107e6SIvan Khoronzhuk struct cpdma_chan *txch) 1251d9ba8f9eSMugunthan V N { 12522c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 12532c836bd9SIvan Khoronzhuk 1254e05107e6SIvan Khoronzhuk return cpdma_chan_submit(txch, skb, skb->data, skb->len, 1255606f3993SIvan Khoronzhuk priv->emac_port + cpsw->data.dual_emac); 1256d9ba8f9eSMugunthan V N } 1257d9ba8f9eSMugunthan V N 1258d9ba8f9eSMugunthan V N static inline void cpsw_add_dual_emac_def_ale_entries( 1259d9ba8f9eSMugunthan V N struct cpsw_priv *priv, struct cpsw_slave *slave, 1260d9ba8f9eSMugunthan V N u32 slave_port) 1261d9ba8f9eSMugunthan V N { 12622a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 126371a2cbb7SGrygorii Strashko u32 port_mask = 1 << slave_port | ALE_PORT_HOST; 1264d9ba8f9eSMugunthan V N 12652a05a622SIvan Khoronzhuk if (cpsw->version == CPSW_VERSION_1) 1266d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN); 1267d9ba8f9eSMugunthan V N else 1268d9ba8f9eSMugunthan V N slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN); 12692a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask, 1270d9ba8f9eSMugunthan V N port_mask, port_mask, 0); 12712a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 1272d9ba8f9eSMugunthan V N port_mask, ALE_VLAN, slave->port_vlan, 0); 12732a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, 12742a05a622SIvan Khoronzhuk HOST_PORT_NUM, ALE_VLAN | 12752a05a622SIvan Khoronzhuk ALE_SECURE, slave->port_vlan); 1276d9ba8f9eSMugunthan V N } 1277d9ba8f9eSMugunthan V N 12781e7a2e21SDaniel Mack static void soft_reset_slave(struct cpsw_slave *slave) 1279df828598SMugunthan V N { 1280df828598SMugunthan V N char name[32]; 12811e7a2e21SDaniel Mack 12821e7a2e21SDaniel Mack snprintf(name, sizeof(name), "slave-%d", slave->slave_num); 12831e7a2e21SDaniel Mack soft_reset(name, &slave->sliver->soft_reset); 12841e7a2e21SDaniel Mack } 12851e7a2e21SDaniel Mack 12861e7a2e21SDaniel Mack static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv) 12871e7a2e21SDaniel Mack { 1288df828598SMugunthan V N u32 slave_port; 1289649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1290df828598SMugunthan V N 12911e7a2e21SDaniel Mack soft_reset_slave(slave); 1292df828598SMugunthan V N 1293df828598SMugunthan V N /* setup priority mapping */ 1294df828598SMugunthan V N __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map); 12959750a3adSRichard Cochran 12962a05a622SIvan Khoronzhuk switch (cpsw->version) { 12979750a3adSRichard Cochran case CPSW_VERSION_1: 12989750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP); 12999750a3adSRichard Cochran break; 13009750a3adSRichard Cochran case CPSW_VERSION_2: 1301c193f365SMugunthan V N case CPSW_VERSION_3: 1302926489beSMugunthan V N case CPSW_VERSION_4: 13039750a3adSRichard Cochran slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP); 13049750a3adSRichard Cochran break; 13059750a3adSRichard Cochran } 1306df828598SMugunthan V N 1307df828598SMugunthan V N /* setup max packet size, and mac address */ 13082a05a622SIvan Khoronzhuk __raw_writel(cpsw->rx_packet_max, &slave->sliver->rx_maxlen); 1309df828598SMugunthan V N cpsw_set_slave_mac(slave, priv); 1310df828598SMugunthan V N 1311df828598SMugunthan V N slave->mac_control = 0; /* no link yet */ 1312df828598SMugunthan V N 13136f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 1314df828598SMugunthan V N 1315606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 1316d9ba8f9eSMugunthan V N cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port); 1317d9ba8f9eSMugunthan V N else 13182a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 1319e11b220fSMugunthan V N 1 << slave_port, 0, 0, ALE_MCAST_FWD_2); 1320df828598SMugunthan V N 1321d733f754SDavid Rivshin if (slave->data->phy_node) { 1322552165bcSDavid Rivshin slave->phy = of_phy_connect(priv->ndev, slave->data->phy_node, 13239e42f715SHeiko Schocher &cpsw_adjust_link, 0, slave->data->phy_if); 1324d733f754SDavid Rivshin if (!slave->phy) { 1325d733f754SDavid Rivshin dev_err(priv->dev, "phy \"%s\" not found on slave %d\n", 1326d733f754SDavid Rivshin slave->data->phy_node->full_name, 1327d733f754SDavid Rivshin slave->slave_num); 1328d733f754SDavid Rivshin return; 1329d733f754SDavid Rivshin } 1330d733f754SDavid Rivshin } else { 1331df828598SMugunthan V N slave->phy = phy_connect(priv->ndev, slave->data->phy_id, 1332f9a8f83bSFlorian Fainelli &cpsw_adjust_link, slave->data->phy_if); 1333df828598SMugunthan V N if (IS_ERR(slave->phy)) { 1334d733f754SDavid Rivshin dev_err(priv->dev, 1335d733f754SDavid Rivshin "phy \"%s\" not found on slave %d, err %ld\n", 1336d733f754SDavid Rivshin slave->data->phy_id, slave->slave_num, 1337d733f754SDavid Rivshin PTR_ERR(slave->phy)); 1338df828598SMugunthan V N slave->phy = NULL; 1339d733f754SDavid Rivshin return; 1340d733f754SDavid Rivshin } 1341d733f754SDavid Rivshin } 1342d733f754SDavid Rivshin 13432220943aSAndrew Lunn phy_attached_info(slave->phy); 13442220943aSAndrew Lunn 1345df828598SMugunthan V N phy_start(slave->phy); 1346388367a5SMugunthan V N 1347388367a5SMugunthan V N /* Configure GMII_SEL register */ 134856e31bd8SIvan Khoronzhuk cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num); 1349df828598SMugunthan V N } 1350df828598SMugunthan V N 13513b72c2feSMugunthan V N static inline void cpsw_add_default_vlan(struct cpsw_priv *priv) 13523b72c2feSMugunthan V N { 1353606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1354606f3993SIvan Khoronzhuk const int vlan = cpsw->data.default_vlan; 13553b72c2feSMugunthan V N u32 reg; 13563b72c2feSMugunthan V N int i; 13571e5c4bc4SLennart Sorensen int unreg_mcast_mask; 13583b72c2feSMugunthan V N 13592a05a622SIvan Khoronzhuk reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN : 13603b72c2feSMugunthan V N CPSW2_PORT_VLAN; 13613b72c2feSMugunthan V N 13625d8d0d4dSIvan Khoronzhuk writel(vlan, &cpsw->host_port_regs->port_vlan); 13633b72c2feSMugunthan V N 1364606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) 1365606f3993SIvan Khoronzhuk slave_write(cpsw->slaves + i, vlan, reg); 13663b72c2feSMugunthan V N 13671e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 13681e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 13691e5c4bc4SLennart Sorensen else 13701e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 13711e5c4bc4SLennart Sorensen 13722a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS, 137361f1cef9SGrygorii Strashko ALE_ALL_PORTS, ALE_ALL_PORTS, 137461f1cef9SGrygorii Strashko unreg_mcast_mask); 13753b72c2feSMugunthan V N } 13763b72c2feSMugunthan V N 1377df828598SMugunthan V N static void cpsw_init_host_port(struct cpsw_priv *priv) 1378df828598SMugunthan V N { 1379d9ba8f9eSMugunthan V N u32 fifo_mode; 13805d8d0d4dSIvan Khoronzhuk u32 control_reg; 13815d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 13823b72c2feSMugunthan V N 1383df828598SMugunthan V N /* soft reset the controller and initialize ale */ 13845d8d0d4dSIvan Khoronzhuk soft_reset("cpsw", &cpsw->regs->soft_reset); 13852a05a622SIvan Khoronzhuk cpsw_ale_start(cpsw->ale); 1386df828598SMugunthan V N 1387df828598SMugunthan V N /* switch to vlan unaware mode */ 13882a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE, 13893b72c2feSMugunthan V N CPSW_ALE_VLAN_AWARE); 13905d8d0d4dSIvan Khoronzhuk control_reg = readl(&cpsw->regs->control); 13913b72c2feSMugunthan V N control_reg |= CPSW_VLAN_AWARE; 13925d8d0d4dSIvan Khoronzhuk writel(control_reg, &cpsw->regs->control); 1393606f3993SIvan Khoronzhuk fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE : 1394d9ba8f9eSMugunthan V N CPSW_FIFO_NORMAL_MODE; 13955d8d0d4dSIvan Khoronzhuk writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl); 1396df828598SMugunthan V N 1397df828598SMugunthan V N /* setup host port priority mapping */ 1398df828598SMugunthan V N __raw_writel(CPDMA_TX_PRIORITY_MAP, 13995d8d0d4dSIvan Khoronzhuk &cpsw->host_port_regs->cpdma_tx_pri_map); 14005d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->host_port_regs->cpdma_rx_chan_map); 1401df828598SMugunthan V N 14022a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, 1403df828598SMugunthan V N ALE_PORT_STATE, ALE_PORT_STATE_FORWARD); 1404df828598SMugunthan V N 1405606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) { 14062a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM, 1407d9ba8f9eSMugunthan V N 0, 0); 14082a05a622SIvan Khoronzhuk cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 140971a2cbb7SGrygorii Strashko ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2); 1410df828598SMugunthan V N } 1411d9ba8f9eSMugunthan V N } 1412df828598SMugunthan V N 14133802dce1SIvan Khoronzhuk static int cpsw_fill_rx_channels(struct cpsw_priv *priv) 14143802dce1SIvan Khoronzhuk { 14153802dce1SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 14163802dce1SIvan Khoronzhuk struct sk_buff *skb; 14173802dce1SIvan Khoronzhuk int ch_buf_num; 1418e05107e6SIvan Khoronzhuk int ch, i, ret; 14193802dce1SIvan Khoronzhuk 1420e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->rx_ch_num; ch++) { 14218feb0a19SIvan Khoronzhuk ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxv[ch].ch); 14223802dce1SIvan Khoronzhuk for (i = 0; i < ch_buf_num; i++) { 14233802dce1SIvan Khoronzhuk skb = __netdev_alloc_skb_ip_align(priv->ndev, 14243802dce1SIvan Khoronzhuk cpsw->rx_packet_max, 14253802dce1SIvan Khoronzhuk GFP_KERNEL); 14263802dce1SIvan Khoronzhuk if (!skb) { 14273802dce1SIvan Khoronzhuk cpsw_err(priv, ifup, "cannot allocate skb\n"); 14283802dce1SIvan Khoronzhuk return -ENOMEM; 14293802dce1SIvan Khoronzhuk } 14303802dce1SIvan Khoronzhuk 1431e05107e6SIvan Khoronzhuk skb_set_queue_mapping(skb, ch); 14328feb0a19SIvan Khoronzhuk ret = cpdma_chan_submit(cpsw->rxv[ch].ch, skb, 14338feb0a19SIvan Khoronzhuk skb->data, skb_tailroom(skb), 14348feb0a19SIvan Khoronzhuk 0); 14353802dce1SIvan Khoronzhuk if (ret < 0) { 14363802dce1SIvan Khoronzhuk cpsw_err(priv, ifup, 1437e05107e6SIvan Khoronzhuk "cannot submit skb to channel %d rx, error %d\n", 1438e05107e6SIvan Khoronzhuk ch, ret); 14393802dce1SIvan Khoronzhuk kfree_skb(skb); 14403802dce1SIvan Khoronzhuk return ret; 14413802dce1SIvan Khoronzhuk } 14423802dce1SIvan Khoronzhuk kmemleak_not_leak(skb); 14433802dce1SIvan Khoronzhuk } 14443802dce1SIvan Khoronzhuk 1445e05107e6SIvan Khoronzhuk cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n", 1446e05107e6SIvan Khoronzhuk ch, ch_buf_num); 1447e05107e6SIvan Khoronzhuk } 14483802dce1SIvan Khoronzhuk 1449e05107e6SIvan Khoronzhuk return 0; 14503802dce1SIvan Khoronzhuk } 14513802dce1SIvan Khoronzhuk 14522a05a622SIvan Khoronzhuk static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw) 1453aacebbf8SSebastian Siewior { 14543995d265SSchuyler Patton u32 slave_port; 14553995d265SSchuyler Patton 14566f1f5836SIvan Khoronzhuk slave_port = cpsw_get_slave_port(slave->slave_num); 14573995d265SSchuyler Patton 1458aacebbf8SSebastian Siewior if (!slave->phy) 1459aacebbf8SSebastian Siewior return; 1460aacebbf8SSebastian Siewior phy_stop(slave->phy); 1461aacebbf8SSebastian Siewior phy_disconnect(slave->phy); 1462aacebbf8SSebastian Siewior slave->phy = NULL; 14632a05a622SIvan Khoronzhuk cpsw_ale_control_set(cpsw->ale, slave_port, 14643995d265SSchuyler Patton ALE_PORT_STATE, ALE_PORT_STATE_DISABLE); 14651f95ba00SGrygorii Strashko soft_reset_slave(slave); 1466aacebbf8SSebastian Siewior } 1467aacebbf8SSebastian Siewior 1468df828598SMugunthan V N static int cpsw_ndo_open(struct net_device *ndev) 1469df828598SMugunthan V N { 1470df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1471649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 14723802dce1SIvan Khoronzhuk int ret; 1473df828598SMugunthan V N u32 reg; 1474df828598SMugunthan V N 147556e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1476108a6537SGrygorii Strashko if (ret < 0) { 147756e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1478108a6537SGrygorii Strashko return ret; 1479108a6537SGrygorii Strashko } 14803fa88c51SGrygorii Strashko 1481606f3993SIvan Khoronzhuk if (!cpsw_common_res_usage_state(cpsw)) 14822c836bd9SIvan Khoronzhuk cpsw_intr_disable(cpsw); 1483df828598SMugunthan V N netif_carrier_off(ndev); 1484df828598SMugunthan V N 1485e05107e6SIvan Khoronzhuk /* Notify the stack of the actual queue counts. */ 1486e05107e6SIvan Khoronzhuk ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num); 1487e05107e6SIvan Khoronzhuk if (ret) { 1488e05107e6SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of tx queues\n"); 1489e05107e6SIvan Khoronzhuk goto err_cleanup; 1490e05107e6SIvan Khoronzhuk } 1491e05107e6SIvan Khoronzhuk 1492e05107e6SIvan Khoronzhuk ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num); 1493e05107e6SIvan Khoronzhuk if (ret) { 1494e05107e6SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of rx queues\n"); 1495e05107e6SIvan Khoronzhuk goto err_cleanup; 1496e05107e6SIvan Khoronzhuk } 1497e05107e6SIvan Khoronzhuk 14982a05a622SIvan Khoronzhuk reg = cpsw->version; 1499df828598SMugunthan V N 1500df828598SMugunthan V N dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n", 1501df828598SMugunthan V N CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg), 1502df828598SMugunthan V N CPSW_RTL_VERSION(reg)); 1503df828598SMugunthan V N 1504df828598SMugunthan V N /* initialize host and slave ports */ 1505606f3993SIvan Khoronzhuk if (!cpsw_common_res_usage_state(cpsw)) 1506df828598SMugunthan V N cpsw_init_host_port(priv); 1507df828598SMugunthan V N for_each_slave(priv, cpsw_slave_open, priv); 1508df828598SMugunthan V N 15093b72c2feSMugunthan V N /* Add default VLAN */ 1510606f3993SIvan Khoronzhuk if (!cpsw->data.dual_emac) 15113b72c2feSMugunthan V N cpsw_add_default_vlan(priv); 1512e6afea0bSMugunthan V N else 15132a05a622SIvan Khoronzhuk cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan, 151461f1cef9SGrygorii Strashko ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0); 15153b72c2feSMugunthan V N 1516606f3993SIvan Khoronzhuk if (!cpsw_common_res_usage_state(cpsw)) { 1517d9ba8f9eSMugunthan V N /* disable priority elevation */ 15185d8d0d4dSIvan Khoronzhuk __raw_writel(0, &cpsw->regs->ptype); 1519df828598SMugunthan V N 1520d9ba8f9eSMugunthan V N /* enable statistics collection only on all ports */ 15215d8d0d4dSIvan Khoronzhuk __raw_writel(0x7, &cpsw->regs->stat_port_en); 1522df828598SMugunthan V N 15231923d6e4SMugunthan V N /* Enable internal fifo flow control */ 15245d8d0d4dSIvan Khoronzhuk writel(0x7, &cpsw->regs->flow_control); 15251923d6e4SMugunthan V N 1526dbc4ec52SIvan Khoronzhuk napi_enable(&cpsw->napi_rx); 1527dbc4ec52SIvan Khoronzhuk napi_enable(&cpsw->napi_tx); 1528d354eb85SMugunthan V N 1529e38b5a3dSIvan Khoronzhuk if (cpsw->tx_irq_disabled) { 1530e38b5a3dSIvan Khoronzhuk cpsw->tx_irq_disabled = false; 1531e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[1]); 15327da11600SMugunthan V N } 15337da11600SMugunthan V N 1534e38b5a3dSIvan Khoronzhuk if (cpsw->rx_irq_disabled) { 1535e38b5a3dSIvan Khoronzhuk cpsw->rx_irq_disabled = false; 1536e38b5a3dSIvan Khoronzhuk enable_irq(cpsw->irqs_table[0]); 15377da11600SMugunthan V N } 15387da11600SMugunthan V N 15393802dce1SIvan Khoronzhuk ret = cpsw_fill_rx_channels(priv); 15403802dce1SIvan Khoronzhuk if (ret < 0) 1541aacebbf8SSebastian Siewior goto err_cleanup; 1542f280e89aSMugunthan V N 15438a2c9a5aSGrygorii Strashko if (cpts_register(cpsw->cpts)) 1544f280e89aSMugunthan V N dev_err(priv->dev, "error registering cpts device\n"); 1545f280e89aSMugunthan V N 1546d9ba8f9eSMugunthan V N } 1547df828598SMugunthan V N 1548ff5b8ef2SMugunthan V N /* Enable Interrupt pacing if configured */ 15492a05a622SIvan Khoronzhuk if (cpsw->coal_intvl != 0) { 1550ff5b8ef2SMugunthan V N struct ethtool_coalesce coal; 1551ff5b8ef2SMugunthan V N 15522a05a622SIvan Khoronzhuk coal.rx_coalesce_usecs = cpsw->coal_intvl; 1553ff5b8ef2SMugunthan V N cpsw_set_coalesce(ndev, &coal); 1554ff5b8ef2SMugunthan V N } 1555ff5b8ef2SMugunthan V N 15562c836bd9SIvan Khoronzhuk cpdma_ctlr_start(cpsw->dma); 15572c836bd9SIvan Khoronzhuk cpsw_intr_enable(cpsw); 1558f63a975eSMugunthan V N 1559606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 1560606f3993SIvan Khoronzhuk cpsw->slaves[priv->emac_port].open_stat = true; 1561e05107e6SIvan Khoronzhuk 1562df828598SMugunthan V N return 0; 1563df828598SMugunthan V N 1564aacebbf8SSebastian Siewior err_cleanup: 15652c836bd9SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 15662a05a622SIvan Khoronzhuk for_each_slave(priv, cpsw_slave_stop, cpsw); 156756e31bd8SIvan Khoronzhuk pm_runtime_put_sync(cpsw->dev); 1568aacebbf8SSebastian Siewior netif_carrier_off(priv->ndev); 1569aacebbf8SSebastian Siewior return ret; 1570df828598SMugunthan V N } 1571df828598SMugunthan V N 1572df828598SMugunthan V N static int cpsw_ndo_stop(struct net_device *ndev) 1573df828598SMugunthan V N { 1574df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1575649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1576df828598SMugunthan V N 1577df828598SMugunthan V N cpsw_info(priv, ifdown, "shutting down cpsw device\n"); 1578e05107e6SIvan Khoronzhuk netif_tx_stop_all_queues(priv->ndev); 1579df828598SMugunthan V N netif_carrier_off(priv->ndev); 1580d9ba8f9eSMugunthan V N 1581606f3993SIvan Khoronzhuk if (cpsw_common_res_usage_state(cpsw) <= 1) { 1582dbc4ec52SIvan Khoronzhuk napi_disable(&cpsw->napi_rx); 1583dbc4ec52SIvan Khoronzhuk napi_disable(&cpsw->napi_tx); 15842a05a622SIvan Khoronzhuk cpts_unregister(cpsw->cpts); 15852c836bd9SIvan Khoronzhuk cpsw_intr_disable(cpsw); 15862c836bd9SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 15872a05a622SIvan Khoronzhuk cpsw_ale_stop(cpsw->ale); 1588d9ba8f9eSMugunthan V N } 15892a05a622SIvan Khoronzhuk for_each_slave(priv, cpsw_slave_stop, cpsw); 1590*0be01b8eSIvan Khoronzhuk 1591*0be01b8eSIvan Khoronzhuk if (cpsw_need_resplit(cpsw)) 1592*0be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 1593*0be01b8eSIvan Khoronzhuk 159456e31bd8SIvan Khoronzhuk pm_runtime_put_sync(cpsw->dev); 1595606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 1596606f3993SIvan Khoronzhuk cpsw->slaves[priv->emac_port].open_stat = false; 1597df828598SMugunthan V N return 0; 1598df828598SMugunthan V N } 1599df828598SMugunthan V N 1600df828598SMugunthan V N static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb, 1601df828598SMugunthan V N struct net_device *ndev) 1602df828598SMugunthan V N { 1603df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 16042c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1605e05107e6SIvan Khoronzhuk struct netdev_queue *txq; 1606e05107e6SIvan Khoronzhuk struct cpdma_chan *txch; 1607e05107e6SIvan Khoronzhuk int ret, q_idx; 1608df828598SMugunthan V N 1609860e9538SFlorian Westphal netif_trans_update(ndev); 1610df828598SMugunthan V N 1611df828598SMugunthan V N if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) { 1612df828598SMugunthan V N cpsw_err(priv, tx_err, "packet pad failed\n"); 16138dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 1614df828598SMugunthan V N return NETDEV_TX_OK; 1615df828598SMugunthan V N } 1616df828598SMugunthan V N 16179232b16dSMugunthan V N if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP && 1618b63ba58eSGrygorii Strashko cpts_is_tx_enabled(cpsw->cpts)) 16192e5b38abSRichard Cochran skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 16202e5b38abSRichard Cochran 16212e5b38abSRichard Cochran skb_tx_timestamp(skb); 16222e5b38abSRichard Cochran 1623e05107e6SIvan Khoronzhuk q_idx = skb_get_queue_mapping(skb); 1624e05107e6SIvan Khoronzhuk if (q_idx >= cpsw->tx_ch_num) 1625e05107e6SIvan Khoronzhuk q_idx = q_idx % cpsw->tx_ch_num; 1626e05107e6SIvan Khoronzhuk 16278feb0a19SIvan Khoronzhuk txch = cpsw->txv[q_idx].ch; 1628e05107e6SIvan Khoronzhuk ret = cpsw_tx_packet_submit(priv, skb, txch); 1629df828598SMugunthan V N if (unlikely(ret != 0)) { 1630df828598SMugunthan V N cpsw_err(priv, tx_err, "desc submit failed\n"); 1631df828598SMugunthan V N goto fail; 1632df828598SMugunthan V N } 1633df828598SMugunthan V N 1634fae50823SMugunthan V N /* If there is no more tx desc left free then we need to 1635fae50823SMugunthan V N * tell the kernel to stop sending us tx frames. 1636fae50823SMugunthan V N */ 1637e05107e6SIvan Khoronzhuk if (unlikely(!cpdma_check_free_tx_desc(txch))) { 1638e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, q_idx); 1639e05107e6SIvan Khoronzhuk netif_tx_stop_queue(txq); 1640e05107e6SIvan Khoronzhuk } 1641fae50823SMugunthan V N 1642df828598SMugunthan V N return NETDEV_TX_OK; 1643df828598SMugunthan V N fail: 16448dc43ddcSTobias Klauser ndev->stats.tx_dropped++; 1645e05107e6SIvan Khoronzhuk txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb)); 1646e05107e6SIvan Khoronzhuk netif_tx_stop_queue(txq); 1647df828598SMugunthan V N return NETDEV_TX_BUSY; 1648df828598SMugunthan V N } 1649df828598SMugunthan V N 1650c8395d4eSGrygorii Strashko #if IS_ENABLED(CONFIG_TI_CPTS) 16512e5b38abSRichard Cochran 16522a05a622SIvan Khoronzhuk static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw) 16532e5b38abSRichard Cochran { 1654606f3993SIvan Khoronzhuk struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave]; 16552e5b38abSRichard Cochran u32 ts_en, seq_id; 16562e5b38abSRichard Cochran 1657b63ba58eSGrygorii Strashko if (!cpts_is_tx_enabled(cpsw->cpts) && 1658b63ba58eSGrygorii Strashko !cpts_is_rx_enabled(cpsw->cpts)) { 16592e5b38abSRichard Cochran slave_write(slave, 0, CPSW1_TS_CTL); 16602e5b38abSRichard Cochran return; 16612e5b38abSRichard Cochran } 16622e5b38abSRichard Cochran 16632e5b38abSRichard Cochran seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588; 16642e5b38abSRichard Cochran ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS; 16652e5b38abSRichard Cochran 1666b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 16672e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_TX_EN; 16682e5b38abSRichard Cochran 1669b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 16702e5b38abSRichard Cochran ts_en |= CPSW_V1_TS_RX_EN; 16712e5b38abSRichard Cochran 16722e5b38abSRichard Cochran slave_write(slave, ts_en, CPSW1_TS_CTL); 16732e5b38abSRichard Cochran slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE); 16742e5b38abSRichard Cochran } 16752e5b38abSRichard Cochran 16762e5b38abSRichard Cochran static void cpsw_hwtstamp_v2(struct cpsw_priv *priv) 16772e5b38abSRichard Cochran { 1678d9ba8f9eSMugunthan V N struct cpsw_slave *slave; 16795d8d0d4dSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 16802e5b38abSRichard Cochran u32 ctrl, mtype; 16812e5b38abSRichard Cochran 1682cb7d78d0SIvan Khoronzhuk slave = &cpsw->slaves[cpsw_slave_index(cpsw, priv)]; 1683d9ba8f9eSMugunthan V N 16842e5b38abSRichard Cochran ctrl = slave_read(slave, CPSW2_CONTROL); 16852a05a622SIvan Khoronzhuk switch (cpsw->version) { 168609c55372SGeorge Cherian case CPSW_VERSION_2: 168709c55372SGeorge Cherian ctrl &= ~CTRL_V2_ALL_TS_MASK; 16882e5b38abSRichard Cochran 1689b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 169009c55372SGeorge Cherian ctrl |= CTRL_V2_TX_TS_BITS; 16912e5b38abSRichard Cochran 1692b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 169309c55372SGeorge Cherian ctrl |= CTRL_V2_RX_TS_BITS; 169409c55372SGeorge Cherian break; 169509c55372SGeorge Cherian case CPSW_VERSION_3: 169609c55372SGeorge Cherian default: 169709c55372SGeorge Cherian ctrl &= ~CTRL_V3_ALL_TS_MASK; 169809c55372SGeorge Cherian 1699b63ba58eSGrygorii Strashko if (cpts_is_tx_enabled(cpsw->cpts)) 170009c55372SGeorge Cherian ctrl |= CTRL_V3_TX_TS_BITS; 170109c55372SGeorge Cherian 1702b63ba58eSGrygorii Strashko if (cpts_is_rx_enabled(cpsw->cpts)) 170309c55372SGeorge Cherian ctrl |= CTRL_V3_RX_TS_BITS; 170409c55372SGeorge Cherian break; 170509c55372SGeorge Cherian } 17062e5b38abSRichard Cochran 17072e5b38abSRichard Cochran mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS; 17082e5b38abSRichard Cochran 17092e5b38abSRichard Cochran slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE); 17102e5b38abSRichard Cochran slave_write(slave, ctrl, CPSW2_CONTROL); 17115d8d0d4dSIvan Khoronzhuk __raw_writel(ETH_P_1588, &cpsw->regs->ts_ltype); 17122e5b38abSRichard Cochran } 17132e5b38abSRichard Cochran 1714a5b4145bSBen Hutchings static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 17152e5b38abSRichard Cochran { 17163177bf6fSMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 17172e5b38abSRichard Cochran struct hwtstamp_config cfg; 17182a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 17192a05a622SIvan Khoronzhuk struct cpts *cpts = cpsw->cpts; 17202e5b38abSRichard Cochran 17212a05a622SIvan Khoronzhuk if (cpsw->version != CPSW_VERSION_1 && 17222a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_2 && 17232a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_3) 17242ee91e54SBen Hutchings return -EOPNOTSUPP; 17252ee91e54SBen Hutchings 17262e5b38abSRichard Cochran if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg))) 17272e5b38abSRichard Cochran return -EFAULT; 17282e5b38abSRichard Cochran 17292e5b38abSRichard Cochran /* reserved for future extensions */ 17302e5b38abSRichard Cochran if (cfg.flags) 17312e5b38abSRichard Cochran return -EINVAL; 17322e5b38abSRichard Cochran 17332ee91e54SBen Hutchings if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON) 17342e5b38abSRichard Cochran return -ERANGE; 17352e5b38abSRichard Cochran 17362e5b38abSRichard Cochran switch (cfg.rx_filter) { 17372e5b38abSRichard Cochran case HWTSTAMP_FILTER_NONE: 1738b63ba58eSGrygorii Strashko cpts_rx_enable(cpts, 0); 17392e5b38abSRichard Cochran break; 17402e5b38abSRichard Cochran case HWTSTAMP_FILTER_ALL: 17412e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: 17422e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: 17432e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: 17442e5b38abSRichard Cochran return -ERANGE; 17452e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: 17462e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: 17472e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: 17482e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: 17492e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: 17502e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: 17512e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_EVENT: 17522e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_SYNC: 17532e5b38abSRichard Cochran case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: 1754b63ba58eSGrygorii Strashko cpts_rx_enable(cpts, 1); 17552e5b38abSRichard Cochran cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; 17562e5b38abSRichard Cochran break; 17572e5b38abSRichard Cochran default: 17582e5b38abSRichard Cochran return -ERANGE; 17592e5b38abSRichard Cochran } 17602e5b38abSRichard Cochran 1761b63ba58eSGrygorii Strashko cpts_tx_enable(cpts, cfg.tx_type == HWTSTAMP_TX_ON); 17622ee91e54SBen Hutchings 17632a05a622SIvan Khoronzhuk switch (cpsw->version) { 17642e5b38abSRichard Cochran case CPSW_VERSION_1: 17652a05a622SIvan Khoronzhuk cpsw_hwtstamp_v1(cpsw); 17662e5b38abSRichard Cochran break; 17672e5b38abSRichard Cochran case CPSW_VERSION_2: 1768f7d403cbSGeorge Cherian case CPSW_VERSION_3: 17692e5b38abSRichard Cochran cpsw_hwtstamp_v2(priv); 17702e5b38abSRichard Cochran break; 17712e5b38abSRichard Cochran default: 17722ee91e54SBen Hutchings WARN_ON(1); 17732e5b38abSRichard Cochran } 17742e5b38abSRichard Cochran 17752e5b38abSRichard Cochran return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 17762e5b38abSRichard Cochran } 17772e5b38abSRichard Cochran 1778a5b4145bSBen Hutchings static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1779a5b4145bSBen Hutchings { 17802a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(dev); 17812a05a622SIvan Khoronzhuk struct cpts *cpts = cpsw->cpts; 1782a5b4145bSBen Hutchings struct hwtstamp_config cfg; 1783a5b4145bSBen Hutchings 17842a05a622SIvan Khoronzhuk if (cpsw->version != CPSW_VERSION_1 && 17852a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_2 && 17862a05a622SIvan Khoronzhuk cpsw->version != CPSW_VERSION_3) 1787a5b4145bSBen Hutchings return -EOPNOTSUPP; 1788a5b4145bSBen Hutchings 1789a5b4145bSBen Hutchings cfg.flags = 0; 1790b63ba58eSGrygorii Strashko cfg.tx_type = cpts_is_tx_enabled(cpts) ? 1791b63ba58eSGrygorii Strashko HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF; 1792b63ba58eSGrygorii Strashko cfg.rx_filter = (cpts_is_rx_enabled(cpts) ? 1793a5b4145bSBen Hutchings HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE); 1794a5b4145bSBen Hutchings 1795a5b4145bSBen Hutchings return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0; 1796a5b4145bSBen Hutchings } 1797c8395d4eSGrygorii Strashko #else 1798c8395d4eSGrygorii Strashko static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr) 1799c8395d4eSGrygorii Strashko { 1800c8395d4eSGrygorii Strashko return -EOPNOTSUPP; 1801c8395d4eSGrygorii Strashko } 1802a5b4145bSBen Hutchings 1803c8395d4eSGrygorii Strashko static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr) 1804c8395d4eSGrygorii Strashko { 1805c8395d4eSGrygorii Strashko return -EOPNOTSUPP; 1806c8395d4eSGrygorii Strashko } 18072e5b38abSRichard Cochran #endif /*CONFIG_TI_CPTS*/ 18082e5b38abSRichard Cochran 18092e5b38abSRichard Cochran static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd) 18102e5b38abSRichard Cochran { 181111f2c988SMugunthan V N struct cpsw_priv *priv = netdev_priv(dev); 1812606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1813606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 181411f2c988SMugunthan V N 18152e5b38abSRichard Cochran if (!netif_running(dev)) 18162e5b38abSRichard Cochran return -EINVAL; 18172e5b38abSRichard Cochran 181811f2c988SMugunthan V N switch (cmd) { 181911f2c988SMugunthan V N case SIOCSHWTSTAMP: 1820a5b4145bSBen Hutchings return cpsw_hwtstamp_set(dev, req); 1821a5b4145bSBen Hutchings case SIOCGHWTSTAMP: 1822a5b4145bSBen Hutchings return cpsw_hwtstamp_get(dev, req); 18232e5b38abSRichard Cochran } 18242e5b38abSRichard Cochran 1825606f3993SIvan Khoronzhuk if (!cpsw->slaves[slave_no].phy) 1826c1b59947SStefan Sørensen return -EOPNOTSUPP; 1827606f3993SIvan Khoronzhuk return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd); 182811f2c988SMugunthan V N } 182911f2c988SMugunthan V N 1830df828598SMugunthan V N static void cpsw_ndo_tx_timeout(struct net_device *ndev) 1831df828598SMugunthan V N { 1832df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 18332c836bd9SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1834e05107e6SIvan Khoronzhuk int ch; 1835df828598SMugunthan V N 1836df828598SMugunthan V N cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n"); 18378dc43ddcSTobias Klauser ndev->stats.tx_errors++; 18382c836bd9SIvan Khoronzhuk cpsw_intr_disable(cpsw); 1839e05107e6SIvan Khoronzhuk for (ch = 0; ch < cpsw->tx_ch_num; ch++) { 18408feb0a19SIvan Khoronzhuk cpdma_chan_stop(cpsw->txv[ch].ch); 18418feb0a19SIvan Khoronzhuk cpdma_chan_start(cpsw->txv[ch].ch); 1842e05107e6SIvan Khoronzhuk } 1843e05107e6SIvan Khoronzhuk 18442c836bd9SIvan Khoronzhuk cpsw_intr_enable(cpsw); 1845df828598SMugunthan V N } 1846df828598SMugunthan V N 1847dcfd8d58SMugunthan V N static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p) 1848dcfd8d58SMugunthan V N { 1849dcfd8d58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1850dcfd8d58SMugunthan V N struct sockaddr *addr = (struct sockaddr *)p; 1851649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1852dcfd8d58SMugunthan V N int flags = 0; 1853dcfd8d58SMugunthan V N u16 vid = 0; 1854a6c5d14fSGrygorii Strashko int ret; 1855dcfd8d58SMugunthan V N 1856dcfd8d58SMugunthan V N if (!is_valid_ether_addr(addr->sa_data)) 1857dcfd8d58SMugunthan V N return -EADDRNOTAVAIL; 1858dcfd8d58SMugunthan V N 185956e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1860a6c5d14fSGrygorii Strashko if (ret < 0) { 186156e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1862a6c5d14fSGrygorii Strashko return ret; 1863a6c5d14fSGrygorii Strashko } 1864a6c5d14fSGrygorii Strashko 1865606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 1866606f3993SIvan Khoronzhuk vid = cpsw->slaves[priv->emac_port].port_vlan; 1867dcfd8d58SMugunthan V N flags = ALE_VLAN; 1868dcfd8d58SMugunthan V N } 1869dcfd8d58SMugunthan V N 18702a05a622SIvan Khoronzhuk cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM, 1871dcfd8d58SMugunthan V N flags, vid); 18722a05a622SIvan Khoronzhuk cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM, 1873dcfd8d58SMugunthan V N flags, vid); 1874dcfd8d58SMugunthan V N 1875dcfd8d58SMugunthan V N memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN); 1876dcfd8d58SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 1877dcfd8d58SMugunthan V N for_each_slave(priv, cpsw_set_slave_mac, priv); 1878dcfd8d58SMugunthan V N 187956e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 1880a6c5d14fSGrygorii Strashko 1881dcfd8d58SMugunthan V N return 0; 1882dcfd8d58SMugunthan V N } 1883dcfd8d58SMugunthan V N 1884df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 1885df828598SMugunthan V N static void cpsw_ndo_poll_controller(struct net_device *ndev) 1886df828598SMugunthan V N { 1887dbc4ec52SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 1888df828598SMugunthan V N 1889dbc4ec52SIvan Khoronzhuk cpsw_intr_disable(cpsw); 1890dbc4ec52SIvan Khoronzhuk cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw); 1891dbc4ec52SIvan Khoronzhuk cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw); 1892dbc4ec52SIvan Khoronzhuk cpsw_intr_enable(cpsw); 1893df828598SMugunthan V N } 1894df828598SMugunthan V N #endif 1895df828598SMugunthan V N 18963b72c2feSMugunthan V N static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv, 18973b72c2feSMugunthan V N unsigned short vid) 18983b72c2feSMugunthan V N { 18993b72c2feSMugunthan V N int ret; 19009f6bd8faSMugunthan V N int unreg_mcast_mask = 0; 19019f6bd8faSMugunthan V N u32 port_mask; 1902606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 19039f6bd8faSMugunthan V N 1904606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 19059f6bd8faSMugunthan V N port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST; 19069f6bd8faSMugunthan V N 19079f6bd8faSMugunthan V N if (priv->ndev->flags & IFF_ALLMULTI) 19089f6bd8faSMugunthan V N unreg_mcast_mask = port_mask; 19099f6bd8faSMugunthan V N } else { 19109f6bd8faSMugunthan V N port_mask = ALE_ALL_PORTS; 19111e5c4bc4SLennart Sorensen 19121e5c4bc4SLennart Sorensen if (priv->ndev->flags & IFF_ALLMULTI) 19131e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_ALL_PORTS; 19141e5c4bc4SLennart Sorensen else 19151e5c4bc4SLennart Sorensen unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2; 19169f6bd8faSMugunthan V N } 19173b72c2feSMugunthan V N 19182a05a622SIvan Khoronzhuk ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask, 191961f1cef9SGrygorii Strashko unreg_mcast_mask); 19203b72c2feSMugunthan V N if (ret != 0) 19213b72c2feSMugunthan V N return ret; 19223b72c2feSMugunthan V N 19232a05a622SIvan Khoronzhuk ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, 192471a2cbb7SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 19253b72c2feSMugunthan V N if (ret != 0) 19263b72c2feSMugunthan V N goto clean_vid; 19273b72c2feSMugunthan V N 19282a05a622SIvan Khoronzhuk ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast, 19299f6bd8faSMugunthan V N port_mask, ALE_VLAN, vid, 0); 19303b72c2feSMugunthan V N if (ret != 0) 19313b72c2feSMugunthan V N goto clean_vlan_ucast; 19323b72c2feSMugunthan V N return 0; 19333b72c2feSMugunthan V N 19343b72c2feSMugunthan V N clean_vlan_ucast: 19352a05a622SIvan Khoronzhuk cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, 193671a2cbb7SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 19373b72c2feSMugunthan V N clean_vid: 19382a05a622SIvan Khoronzhuk cpsw_ale_del_vlan(cpsw->ale, vid, 0); 19393b72c2feSMugunthan V N return ret; 19403b72c2feSMugunthan V N } 19413b72c2feSMugunthan V N 19423b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev, 194380d5c368SPatrick McHardy __be16 proto, u16 vid) 19443b72c2feSMugunthan V N { 19453b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1946649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 1947a6c5d14fSGrygorii Strashko int ret; 19483b72c2feSMugunthan V N 1949606f3993SIvan Khoronzhuk if (vid == cpsw->data.default_vlan) 19503b72c2feSMugunthan V N return 0; 19513b72c2feSMugunthan V N 195256e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1953a6c5d14fSGrygorii Strashko if (ret < 0) { 195456e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1955a6c5d14fSGrygorii Strashko return ret; 1956a6c5d14fSGrygorii Strashko } 1957a6c5d14fSGrygorii Strashko 1958606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 195902a54164SMugunthan V N /* In dual EMAC, reserved VLAN id should not be used for 196002a54164SMugunthan V N * creating VLAN interfaces as this can break the dual 196102a54164SMugunthan V N * EMAC port separation 196202a54164SMugunthan V N */ 196302a54164SMugunthan V N int i; 196402a54164SMugunthan V N 1965606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 1966606f3993SIvan Khoronzhuk if (vid == cpsw->slaves[i].port_vlan) 196702a54164SMugunthan V N return -EINVAL; 196802a54164SMugunthan V N } 196902a54164SMugunthan V N } 197002a54164SMugunthan V N 19713b72c2feSMugunthan V N dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid); 1972a6c5d14fSGrygorii Strashko ret = cpsw_add_vlan_ale_entry(priv, vid); 1973a6c5d14fSGrygorii Strashko 197456e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 1975a6c5d14fSGrygorii Strashko return ret; 19763b72c2feSMugunthan V N } 19773b72c2feSMugunthan V N 19783b72c2feSMugunthan V N static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev, 197980d5c368SPatrick McHardy __be16 proto, u16 vid) 19803b72c2feSMugunthan V N { 19813b72c2feSMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 1982649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 19833b72c2feSMugunthan V N int ret; 19843b72c2feSMugunthan V N 1985606f3993SIvan Khoronzhuk if (vid == cpsw->data.default_vlan) 19863b72c2feSMugunthan V N return 0; 19873b72c2feSMugunthan V N 198856e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 1989a6c5d14fSGrygorii Strashko if (ret < 0) { 199056e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 1991a6c5d14fSGrygorii Strashko return ret; 1992a6c5d14fSGrygorii Strashko } 1993a6c5d14fSGrygorii Strashko 1994606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 199502a54164SMugunthan V N int i; 199602a54164SMugunthan V N 1997606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 1998606f3993SIvan Khoronzhuk if (vid == cpsw->slaves[i].port_vlan) 199902a54164SMugunthan V N return -EINVAL; 200002a54164SMugunthan V N } 200102a54164SMugunthan V N } 200202a54164SMugunthan V N 20033b72c2feSMugunthan V N dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid); 20042a05a622SIvan Khoronzhuk ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0); 20053b72c2feSMugunthan V N if (ret != 0) 20063b72c2feSMugunthan V N return ret; 20073b72c2feSMugunthan V N 20082a05a622SIvan Khoronzhuk ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, 200961f1cef9SGrygorii Strashko HOST_PORT_NUM, ALE_VLAN, vid); 20103b72c2feSMugunthan V N if (ret != 0) 20113b72c2feSMugunthan V N return ret; 20123b72c2feSMugunthan V N 20132a05a622SIvan Khoronzhuk ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast, 20143b72c2feSMugunthan V N 0, ALE_VLAN, vid); 201556e31bd8SIvan Khoronzhuk pm_runtime_put(cpsw->dev); 2016a6c5d14fSGrygorii Strashko return ret; 20173b72c2feSMugunthan V N } 20183b72c2feSMugunthan V N 201983fcad0cSIvan Khoronzhuk static int cpsw_ndo_set_tx_maxrate(struct net_device *ndev, int queue, u32 rate) 202083fcad0cSIvan Khoronzhuk { 202183fcad0cSIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 202283fcad0cSIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 202332b78d85SIvan Khoronzhuk u32 min_rate; 202483fcad0cSIvan Khoronzhuk u32 ch_rate; 202532b78d85SIvan Khoronzhuk int ret; 202683fcad0cSIvan Khoronzhuk 202783fcad0cSIvan Khoronzhuk ch_rate = netdev_get_tx_queue(ndev, queue)->tx_maxrate; 202883fcad0cSIvan Khoronzhuk if (ch_rate == rate) 202983fcad0cSIvan Khoronzhuk return 0; 203083fcad0cSIvan Khoronzhuk 203132b78d85SIvan Khoronzhuk ch_rate = rate * 1000; 203283fcad0cSIvan Khoronzhuk min_rate = cpdma_chan_get_min_rate(cpsw->dma); 203332b78d85SIvan Khoronzhuk if ((ch_rate < min_rate && ch_rate)) { 203432b78d85SIvan Khoronzhuk dev_err(priv->dev, "The channel rate cannot be less than %dMbps", 203583fcad0cSIvan Khoronzhuk min_rate); 203683fcad0cSIvan Khoronzhuk return -EINVAL; 203783fcad0cSIvan Khoronzhuk } 203883fcad0cSIvan Khoronzhuk 2039*0be01b8eSIvan Khoronzhuk if (rate > cpsw->speed) { 204032b78d85SIvan Khoronzhuk dev_err(priv->dev, "The channel rate cannot be more than 2Gbps"); 204132b78d85SIvan Khoronzhuk return -EINVAL; 204232b78d85SIvan Khoronzhuk } 204332b78d85SIvan Khoronzhuk 204483fcad0cSIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 204583fcad0cSIvan Khoronzhuk if (ret < 0) { 204683fcad0cSIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 204783fcad0cSIvan Khoronzhuk return ret; 204883fcad0cSIvan Khoronzhuk } 204983fcad0cSIvan Khoronzhuk 205032b78d85SIvan Khoronzhuk ret = cpdma_chan_set_rate(cpsw->txv[queue].ch, ch_rate); 205183fcad0cSIvan Khoronzhuk pm_runtime_put(cpsw->dev); 205232b78d85SIvan Khoronzhuk 205332b78d85SIvan Khoronzhuk if (ret) 205432b78d85SIvan Khoronzhuk return ret; 205532b78d85SIvan Khoronzhuk 205632b78d85SIvan Khoronzhuk cpsw_split_res(ndev); 205783fcad0cSIvan Khoronzhuk return ret; 205883fcad0cSIvan Khoronzhuk } 205983fcad0cSIvan Khoronzhuk 2060df828598SMugunthan V N static const struct net_device_ops cpsw_netdev_ops = { 2061df828598SMugunthan V N .ndo_open = cpsw_ndo_open, 2062df828598SMugunthan V N .ndo_stop = cpsw_ndo_stop, 2063df828598SMugunthan V N .ndo_start_xmit = cpsw_ndo_start_xmit, 2064dcfd8d58SMugunthan V N .ndo_set_mac_address = cpsw_ndo_set_mac_address, 20652e5b38abSRichard Cochran .ndo_do_ioctl = cpsw_ndo_ioctl, 2066df828598SMugunthan V N .ndo_validate_addr = eth_validate_addr, 2067df828598SMugunthan V N .ndo_tx_timeout = cpsw_ndo_tx_timeout, 20685c50a856SMugunthan V N .ndo_set_rx_mode = cpsw_ndo_set_rx_mode, 206983fcad0cSIvan Khoronzhuk .ndo_set_tx_maxrate = cpsw_ndo_set_tx_maxrate, 2070df828598SMugunthan V N #ifdef CONFIG_NET_POLL_CONTROLLER 2071df828598SMugunthan V N .ndo_poll_controller = cpsw_ndo_poll_controller, 2072df828598SMugunthan V N #endif 20733b72c2feSMugunthan V N .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid, 20743b72c2feSMugunthan V N .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid, 2075df828598SMugunthan V N }; 2076df828598SMugunthan V N 207752c4f0ecSMugunthan V N static int cpsw_get_regs_len(struct net_device *ndev) 207852c4f0ecSMugunthan V N { 2079606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 208052c4f0ecSMugunthan V N 2081606f3993SIvan Khoronzhuk return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32); 208252c4f0ecSMugunthan V N } 208352c4f0ecSMugunthan V N 208452c4f0ecSMugunthan V N static void cpsw_get_regs(struct net_device *ndev, 208552c4f0ecSMugunthan V N struct ethtool_regs *regs, void *p) 208652c4f0ecSMugunthan V N { 208752c4f0ecSMugunthan V N u32 *reg = p; 20882a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 208952c4f0ecSMugunthan V N 209052c4f0ecSMugunthan V N /* update CPSW IP version */ 20912a05a622SIvan Khoronzhuk regs->version = cpsw->version; 209252c4f0ecSMugunthan V N 20932a05a622SIvan Khoronzhuk cpsw_ale_dump(cpsw->ale, reg); 209452c4f0ecSMugunthan V N } 209552c4f0ecSMugunthan V N 2096df828598SMugunthan V N static void cpsw_get_drvinfo(struct net_device *ndev, 2097df828598SMugunthan V N struct ethtool_drvinfo *info) 2098df828598SMugunthan V N { 2099649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 210056e31bd8SIvan Khoronzhuk struct platform_device *pdev = to_platform_device(cpsw->dev); 21017826d43fSJiri Pirko 210252c4f0ecSMugunthan V N strlcpy(info->driver, "cpsw", sizeof(info->driver)); 21037826d43fSJiri Pirko strlcpy(info->version, "1.0", sizeof(info->version)); 210456e31bd8SIvan Khoronzhuk strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info)); 2105df828598SMugunthan V N } 2106df828598SMugunthan V N 2107df828598SMugunthan V N static u32 cpsw_get_msglevel(struct net_device *ndev) 2108df828598SMugunthan V N { 2109df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2110df828598SMugunthan V N return priv->msg_enable; 2111df828598SMugunthan V N } 2112df828598SMugunthan V N 2113df828598SMugunthan V N static void cpsw_set_msglevel(struct net_device *ndev, u32 value) 2114df828598SMugunthan V N { 2115df828598SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2116df828598SMugunthan V N priv->msg_enable = value; 2117df828598SMugunthan V N } 2118df828598SMugunthan V N 2119c8395d4eSGrygorii Strashko #if IS_ENABLED(CONFIG_TI_CPTS) 21202e5b38abSRichard Cochran static int cpsw_get_ts_info(struct net_device *ndev, 21212e5b38abSRichard Cochran struct ethtool_ts_info *info) 21222e5b38abSRichard Cochran { 21232a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 21242e5b38abSRichard Cochran 21252e5b38abSRichard Cochran info->so_timestamping = 21262e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_HARDWARE | 21272e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 21282e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_HARDWARE | 21292e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 21302e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE | 21312e5b38abSRichard Cochran SOF_TIMESTAMPING_RAW_HARDWARE; 21322a05a622SIvan Khoronzhuk info->phc_index = cpsw->cpts->phc_index; 21332e5b38abSRichard Cochran info->tx_types = 21342e5b38abSRichard Cochran (1 << HWTSTAMP_TX_OFF) | 21352e5b38abSRichard Cochran (1 << HWTSTAMP_TX_ON); 21362e5b38abSRichard Cochran info->rx_filters = 21372e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_NONE) | 21382e5b38abSRichard Cochran (1 << HWTSTAMP_FILTER_PTP_V2_EVENT); 2139c8395d4eSGrygorii Strashko return 0; 2140c8395d4eSGrygorii Strashko } 21412e5b38abSRichard Cochran #else 2142c8395d4eSGrygorii Strashko static int cpsw_get_ts_info(struct net_device *ndev, 2143c8395d4eSGrygorii Strashko struct ethtool_ts_info *info) 2144c8395d4eSGrygorii Strashko { 21452e5b38abSRichard Cochran info->so_timestamping = 21462e5b38abSRichard Cochran SOF_TIMESTAMPING_TX_SOFTWARE | 21472e5b38abSRichard Cochran SOF_TIMESTAMPING_RX_SOFTWARE | 21482e5b38abSRichard Cochran SOF_TIMESTAMPING_SOFTWARE; 21492e5b38abSRichard Cochran info->phc_index = -1; 21502e5b38abSRichard Cochran info->tx_types = 0; 21512e5b38abSRichard Cochran info->rx_filters = 0; 21522e5b38abSRichard Cochran return 0; 21532e5b38abSRichard Cochran } 2154c8395d4eSGrygorii Strashko #endif 21552e5b38abSRichard Cochran 21562479876dSPhilippe Reynes static int cpsw_get_link_ksettings(struct net_device *ndev, 21572479876dSPhilippe Reynes struct ethtool_link_ksettings *ecmd) 2158d3bb9c58SMugunthan V N { 2159d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2160606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2161606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2162d3bb9c58SMugunthan V N 2163606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 21642479876dSPhilippe Reynes return phy_ethtool_ksettings_get(cpsw->slaves[slave_no].phy, 21652479876dSPhilippe Reynes ecmd); 2166d3bb9c58SMugunthan V N else 2167d3bb9c58SMugunthan V N return -EOPNOTSUPP; 2168d3bb9c58SMugunthan V N } 2169d3bb9c58SMugunthan V N 21702479876dSPhilippe Reynes static int cpsw_set_link_ksettings(struct net_device *ndev, 21712479876dSPhilippe Reynes const struct ethtool_link_ksettings *ecmd) 2172d3bb9c58SMugunthan V N { 2173d3bb9c58SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 2174606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2175606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2176d3bb9c58SMugunthan V N 2177606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 21782479876dSPhilippe Reynes return phy_ethtool_ksettings_set(cpsw->slaves[slave_no].phy, 21792479876dSPhilippe Reynes ecmd); 2180d3bb9c58SMugunthan V N else 2181d3bb9c58SMugunthan V N return -EOPNOTSUPP; 2182d3bb9c58SMugunthan V N } 2183d3bb9c58SMugunthan V N 2184d8a64420SMatus Ujhelyi static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 2185d8a64420SMatus Ujhelyi { 2186d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 2187606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2188606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2189d8a64420SMatus Ujhelyi 2190d8a64420SMatus Ujhelyi wol->supported = 0; 2191d8a64420SMatus Ujhelyi wol->wolopts = 0; 2192d8a64420SMatus Ujhelyi 2193606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 2194606f3993SIvan Khoronzhuk phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol); 2195d8a64420SMatus Ujhelyi } 2196d8a64420SMatus Ujhelyi 2197d8a64420SMatus Ujhelyi static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol) 2198d8a64420SMatus Ujhelyi { 2199d8a64420SMatus Ujhelyi struct cpsw_priv *priv = netdev_priv(ndev); 2200606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2201606f3993SIvan Khoronzhuk int slave_no = cpsw_slave_index(cpsw, priv); 2202d8a64420SMatus Ujhelyi 2203606f3993SIvan Khoronzhuk if (cpsw->slaves[slave_no].phy) 2204606f3993SIvan Khoronzhuk return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol); 2205d8a64420SMatus Ujhelyi else 2206d8a64420SMatus Ujhelyi return -EOPNOTSUPP; 2207d8a64420SMatus Ujhelyi } 2208d8a64420SMatus Ujhelyi 22091923d6e4SMugunthan V N static void cpsw_get_pauseparam(struct net_device *ndev, 22101923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 22111923d6e4SMugunthan V N { 22121923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 22131923d6e4SMugunthan V N 22141923d6e4SMugunthan V N pause->autoneg = AUTONEG_DISABLE; 22151923d6e4SMugunthan V N pause->rx_pause = priv->rx_pause ? true : false; 22161923d6e4SMugunthan V N pause->tx_pause = priv->tx_pause ? true : false; 22171923d6e4SMugunthan V N } 22181923d6e4SMugunthan V N 22191923d6e4SMugunthan V N static int cpsw_set_pauseparam(struct net_device *ndev, 22201923d6e4SMugunthan V N struct ethtool_pauseparam *pause) 22211923d6e4SMugunthan V N { 22221923d6e4SMugunthan V N struct cpsw_priv *priv = netdev_priv(ndev); 22231923d6e4SMugunthan V N bool link; 22241923d6e4SMugunthan V N 22251923d6e4SMugunthan V N priv->rx_pause = pause->rx_pause ? true : false; 22261923d6e4SMugunthan V N priv->tx_pause = pause->tx_pause ? true : false; 22271923d6e4SMugunthan V N 22281923d6e4SMugunthan V N for_each_slave(priv, _cpsw_adjust_link, priv, &link); 22291923d6e4SMugunthan V N return 0; 22301923d6e4SMugunthan V N } 22311923d6e4SMugunthan V N 22327898b1daSGrygorii Strashko static int cpsw_ethtool_op_begin(struct net_device *ndev) 22337898b1daSGrygorii Strashko { 22347898b1daSGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 2235649a1688SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 22367898b1daSGrygorii Strashko int ret; 22377898b1daSGrygorii Strashko 223856e31bd8SIvan Khoronzhuk ret = pm_runtime_get_sync(cpsw->dev); 22397898b1daSGrygorii Strashko if (ret < 0) { 22407898b1daSGrygorii Strashko cpsw_err(priv, drv, "ethtool begin failed %d\n", ret); 224156e31bd8SIvan Khoronzhuk pm_runtime_put_noidle(cpsw->dev); 22427898b1daSGrygorii Strashko } 22437898b1daSGrygorii Strashko 22447898b1daSGrygorii Strashko return ret; 22457898b1daSGrygorii Strashko } 22467898b1daSGrygorii Strashko 22477898b1daSGrygorii Strashko static void cpsw_ethtool_op_complete(struct net_device *ndev) 22487898b1daSGrygorii Strashko { 22497898b1daSGrygorii Strashko struct cpsw_priv *priv = netdev_priv(ndev); 22507898b1daSGrygorii Strashko int ret; 22517898b1daSGrygorii Strashko 225256e31bd8SIvan Khoronzhuk ret = pm_runtime_put(priv->cpsw->dev); 22537898b1daSGrygorii Strashko if (ret < 0) 22547898b1daSGrygorii Strashko cpsw_err(priv, drv, "ethtool complete failed %d\n", ret); 22557898b1daSGrygorii Strashko } 22567898b1daSGrygorii Strashko 2257ce52c744SIvan Khoronzhuk static void cpsw_get_channels(struct net_device *ndev, 2258ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2259ce52c744SIvan Khoronzhuk { 2260ce52c744SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 2261ce52c744SIvan Khoronzhuk 2262ce52c744SIvan Khoronzhuk ch->max_combined = 0; 2263ce52c744SIvan Khoronzhuk ch->max_rx = CPSW_MAX_QUEUES; 2264ce52c744SIvan Khoronzhuk ch->max_tx = CPSW_MAX_QUEUES; 2265ce52c744SIvan Khoronzhuk ch->max_other = 0; 2266ce52c744SIvan Khoronzhuk ch->other_count = 0; 2267ce52c744SIvan Khoronzhuk ch->rx_count = cpsw->rx_ch_num; 2268ce52c744SIvan Khoronzhuk ch->tx_count = cpsw->tx_ch_num; 2269ce52c744SIvan Khoronzhuk ch->combined_count = 0; 2270ce52c744SIvan Khoronzhuk } 2271ce52c744SIvan Khoronzhuk 2272ce52c744SIvan Khoronzhuk static int cpsw_check_ch_settings(struct cpsw_common *cpsw, 2273ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2274ce52c744SIvan Khoronzhuk { 2275ce52c744SIvan Khoronzhuk if (ch->combined_count) 2276ce52c744SIvan Khoronzhuk return -EINVAL; 2277ce52c744SIvan Khoronzhuk 2278ce52c744SIvan Khoronzhuk /* verify we have at least one channel in each direction */ 2279ce52c744SIvan Khoronzhuk if (!ch->rx_count || !ch->tx_count) 2280ce52c744SIvan Khoronzhuk return -EINVAL; 2281ce52c744SIvan Khoronzhuk 2282ce52c744SIvan Khoronzhuk if (ch->rx_count > cpsw->data.channels || 2283ce52c744SIvan Khoronzhuk ch->tx_count > cpsw->data.channels) 2284ce52c744SIvan Khoronzhuk return -EINVAL; 2285ce52c744SIvan Khoronzhuk 2286ce52c744SIvan Khoronzhuk return 0; 2287ce52c744SIvan Khoronzhuk } 2288ce52c744SIvan Khoronzhuk 2289ce52c744SIvan Khoronzhuk static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx) 2290ce52c744SIvan Khoronzhuk { 2291ce52c744SIvan Khoronzhuk int (*poll)(struct napi_struct *, int); 2292ce52c744SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2293ce52c744SIvan Khoronzhuk void (*handler)(void *, int, int); 229483fcad0cSIvan Khoronzhuk struct netdev_queue *queue; 22958feb0a19SIvan Khoronzhuk struct cpsw_vector *vec; 2296ce52c744SIvan Khoronzhuk int ret, *ch; 2297ce52c744SIvan Khoronzhuk 2298ce52c744SIvan Khoronzhuk if (rx) { 2299ce52c744SIvan Khoronzhuk ch = &cpsw->rx_ch_num; 23008feb0a19SIvan Khoronzhuk vec = cpsw->rxv; 2301ce52c744SIvan Khoronzhuk handler = cpsw_rx_handler; 2302ce52c744SIvan Khoronzhuk poll = cpsw_rx_poll; 2303ce52c744SIvan Khoronzhuk } else { 2304ce52c744SIvan Khoronzhuk ch = &cpsw->tx_ch_num; 23058feb0a19SIvan Khoronzhuk vec = cpsw->txv; 2306ce52c744SIvan Khoronzhuk handler = cpsw_tx_handler; 2307ce52c744SIvan Khoronzhuk poll = cpsw_tx_poll; 2308ce52c744SIvan Khoronzhuk } 2309ce52c744SIvan Khoronzhuk 2310ce52c744SIvan Khoronzhuk while (*ch < ch_num) { 23118feb0a19SIvan Khoronzhuk vec[*ch].ch = cpdma_chan_create(cpsw->dma, *ch, handler, rx); 231283fcad0cSIvan Khoronzhuk queue = netdev_get_tx_queue(priv->ndev, *ch); 231383fcad0cSIvan Khoronzhuk queue->tx_maxrate = 0; 2314ce52c744SIvan Khoronzhuk 23158feb0a19SIvan Khoronzhuk if (IS_ERR(vec[*ch].ch)) 23168feb0a19SIvan Khoronzhuk return PTR_ERR(vec[*ch].ch); 2317ce52c744SIvan Khoronzhuk 23188feb0a19SIvan Khoronzhuk if (!vec[*ch].ch) 2319ce52c744SIvan Khoronzhuk return -EINVAL; 2320ce52c744SIvan Khoronzhuk 2321ce52c744SIvan Khoronzhuk cpsw_info(priv, ifup, "created new %d %s channel\n", *ch, 2322ce52c744SIvan Khoronzhuk (rx ? "rx" : "tx")); 2323ce52c744SIvan Khoronzhuk (*ch)++; 2324ce52c744SIvan Khoronzhuk } 2325ce52c744SIvan Khoronzhuk 2326ce52c744SIvan Khoronzhuk while (*ch > ch_num) { 2327ce52c744SIvan Khoronzhuk (*ch)--; 2328ce52c744SIvan Khoronzhuk 23298feb0a19SIvan Khoronzhuk ret = cpdma_chan_destroy(vec[*ch].ch); 2330ce52c744SIvan Khoronzhuk if (ret) 2331ce52c744SIvan Khoronzhuk return ret; 2332ce52c744SIvan Khoronzhuk 2333ce52c744SIvan Khoronzhuk cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch, 2334ce52c744SIvan Khoronzhuk (rx ? "rx" : "tx")); 2335ce52c744SIvan Khoronzhuk } 2336ce52c744SIvan Khoronzhuk 2337ce52c744SIvan Khoronzhuk return 0; 2338ce52c744SIvan Khoronzhuk } 2339ce52c744SIvan Khoronzhuk 2340ce52c744SIvan Khoronzhuk static int cpsw_update_channels(struct cpsw_priv *priv, 2341ce52c744SIvan Khoronzhuk struct ethtool_channels *ch) 2342ce52c744SIvan Khoronzhuk { 2343ce52c744SIvan Khoronzhuk int ret; 2344ce52c744SIvan Khoronzhuk 2345ce52c744SIvan Khoronzhuk ret = cpsw_update_channels_res(priv, ch->rx_count, 1); 2346ce52c744SIvan Khoronzhuk if (ret) 2347ce52c744SIvan Khoronzhuk return ret; 2348ce52c744SIvan Khoronzhuk 2349ce52c744SIvan Khoronzhuk ret = cpsw_update_channels_res(priv, ch->tx_count, 0); 2350ce52c744SIvan Khoronzhuk if (ret) 2351ce52c744SIvan Khoronzhuk return ret; 2352ce52c744SIvan Khoronzhuk 2353ce52c744SIvan Khoronzhuk return 0; 2354ce52c744SIvan Khoronzhuk } 2355ce52c744SIvan Khoronzhuk 2356ce52c744SIvan Khoronzhuk static int cpsw_set_channels(struct net_device *ndev, 2357ce52c744SIvan Khoronzhuk struct ethtool_channels *chs) 2358ce52c744SIvan Khoronzhuk { 2359ce52c744SIvan Khoronzhuk struct cpsw_priv *priv = netdev_priv(ndev); 2360ce52c744SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2361ce52c744SIvan Khoronzhuk struct cpsw_slave *slave; 2362ce52c744SIvan Khoronzhuk int i, ret; 2363ce52c744SIvan Khoronzhuk 2364ce52c744SIvan Khoronzhuk ret = cpsw_check_ch_settings(cpsw, chs); 2365ce52c744SIvan Khoronzhuk if (ret < 0) 2366ce52c744SIvan Khoronzhuk return ret; 2367ce52c744SIvan Khoronzhuk 2368ce52c744SIvan Khoronzhuk /* Disable NAPI scheduling */ 2369ce52c744SIvan Khoronzhuk cpsw_intr_disable(cpsw); 2370ce52c744SIvan Khoronzhuk 2371ce52c744SIvan Khoronzhuk /* Stop all transmit queues for every network device. 2372ce52c744SIvan Khoronzhuk * Disable re-using rx descriptors with dormant_on. 2373ce52c744SIvan Khoronzhuk */ 2374ce52c744SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) { 2375ce52c744SIvan Khoronzhuk if (!(slave->ndev && netif_running(slave->ndev))) 2376ce52c744SIvan Khoronzhuk continue; 2377ce52c744SIvan Khoronzhuk 2378ce52c744SIvan Khoronzhuk netif_tx_stop_all_queues(slave->ndev); 2379ce52c744SIvan Khoronzhuk netif_dormant_on(slave->ndev); 2380ce52c744SIvan Khoronzhuk } 2381ce52c744SIvan Khoronzhuk 2382ce52c744SIvan Khoronzhuk /* Handle rest of tx packets and stop cpdma channels */ 2383ce52c744SIvan Khoronzhuk cpdma_ctlr_stop(cpsw->dma); 2384ce52c744SIvan Khoronzhuk ret = cpsw_update_channels(priv, chs); 2385ce52c744SIvan Khoronzhuk if (ret) 2386ce52c744SIvan Khoronzhuk goto err; 2387ce52c744SIvan Khoronzhuk 2388ce52c744SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) { 2389ce52c744SIvan Khoronzhuk if (!(slave->ndev && netif_running(slave->ndev))) 2390ce52c744SIvan Khoronzhuk continue; 2391ce52c744SIvan Khoronzhuk 2392ce52c744SIvan Khoronzhuk /* Inform stack about new count of queues */ 2393ce52c744SIvan Khoronzhuk ret = netif_set_real_num_tx_queues(slave->ndev, 2394ce52c744SIvan Khoronzhuk cpsw->tx_ch_num); 2395ce52c744SIvan Khoronzhuk if (ret) { 2396ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of tx queues\n"); 2397ce52c744SIvan Khoronzhuk goto err; 2398ce52c744SIvan Khoronzhuk } 2399ce52c744SIvan Khoronzhuk 2400ce52c744SIvan Khoronzhuk ret = netif_set_real_num_rx_queues(slave->ndev, 2401ce52c744SIvan Khoronzhuk cpsw->rx_ch_num); 2402ce52c744SIvan Khoronzhuk if (ret) { 2403ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot set real number of rx queues\n"); 2404ce52c744SIvan Khoronzhuk goto err; 2405ce52c744SIvan Khoronzhuk } 2406ce52c744SIvan Khoronzhuk 2407ce52c744SIvan Khoronzhuk /* Enable rx packets handling */ 2408ce52c744SIvan Khoronzhuk netif_dormant_off(slave->ndev); 2409ce52c744SIvan Khoronzhuk } 2410ce52c744SIvan Khoronzhuk 2411ce52c744SIvan Khoronzhuk if (cpsw_common_res_usage_state(cpsw)) { 2412e19ac157SWei Yongjun ret = cpsw_fill_rx_channels(priv); 2413e19ac157SWei Yongjun if (ret) 2414ce52c744SIvan Khoronzhuk goto err; 2415ce52c744SIvan Khoronzhuk 241632b78d85SIvan Khoronzhuk cpsw_split_res(ndev); 24178feb0a19SIvan Khoronzhuk 2418ce52c744SIvan Khoronzhuk /* After this receive is started */ 2419ce52c744SIvan Khoronzhuk cpdma_ctlr_start(cpsw->dma); 2420ce52c744SIvan Khoronzhuk cpsw_intr_enable(cpsw); 2421ce52c744SIvan Khoronzhuk } 2422ce52c744SIvan Khoronzhuk 2423ce52c744SIvan Khoronzhuk /* Resume transmit for every affected interface */ 2424ce52c744SIvan Khoronzhuk for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) { 2425ce52c744SIvan Khoronzhuk if (!(slave->ndev && netif_running(slave->ndev))) 2426ce52c744SIvan Khoronzhuk continue; 2427ce52c744SIvan Khoronzhuk netif_tx_start_all_queues(slave->ndev); 2428ce52c744SIvan Khoronzhuk } 2429ce52c744SIvan Khoronzhuk return 0; 2430ce52c744SIvan Khoronzhuk err: 2431ce52c744SIvan Khoronzhuk dev_err(priv->dev, "cannot update channels number, closing device\n"); 2432ce52c744SIvan Khoronzhuk dev_close(ndev); 2433ce52c744SIvan Khoronzhuk return ret; 2434ce52c744SIvan Khoronzhuk } 2435ce52c744SIvan Khoronzhuk 2436a0909949SYegor Yefremov static int cpsw_get_eee(struct net_device *ndev, struct ethtool_eee *edata) 2437a0909949SYegor Yefremov { 2438a0909949SYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 2439a0909949SYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 2440a0909949SYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 2441a0909949SYegor Yefremov 2442a0909949SYegor Yefremov if (cpsw->slaves[slave_no].phy) 2443a0909949SYegor Yefremov return phy_ethtool_get_eee(cpsw->slaves[slave_no].phy, edata); 2444a0909949SYegor Yefremov else 2445a0909949SYegor Yefremov return -EOPNOTSUPP; 2446a0909949SYegor Yefremov } 2447a0909949SYegor Yefremov 2448a0909949SYegor Yefremov static int cpsw_set_eee(struct net_device *ndev, struct ethtool_eee *edata) 2449a0909949SYegor Yefremov { 2450a0909949SYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 2451a0909949SYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 2452a0909949SYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 2453a0909949SYegor Yefremov 2454a0909949SYegor Yefremov if (cpsw->slaves[slave_no].phy) 2455a0909949SYegor Yefremov return phy_ethtool_set_eee(cpsw->slaves[slave_no].phy, edata); 2456a0909949SYegor Yefremov else 2457a0909949SYegor Yefremov return -EOPNOTSUPP; 2458a0909949SYegor Yefremov } 2459a0909949SYegor Yefremov 24606bb10c2bSYegor Yefremov static int cpsw_nway_reset(struct net_device *ndev) 24616bb10c2bSYegor Yefremov { 24626bb10c2bSYegor Yefremov struct cpsw_priv *priv = netdev_priv(ndev); 24636bb10c2bSYegor Yefremov struct cpsw_common *cpsw = priv->cpsw; 24646bb10c2bSYegor Yefremov int slave_no = cpsw_slave_index(cpsw, priv); 24656bb10c2bSYegor Yefremov 24666bb10c2bSYegor Yefremov if (cpsw->slaves[slave_no].phy) 24676bb10c2bSYegor Yefremov return genphy_restart_aneg(cpsw->slaves[slave_no].phy); 24686bb10c2bSYegor Yefremov else 24696bb10c2bSYegor Yefremov return -EOPNOTSUPP; 24706bb10c2bSYegor Yefremov } 24716bb10c2bSYegor Yefremov 2472df828598SMugunthan V N static const struct ethtool_ops cpsw_ethtool_ops = { 2473df828598SMugunthan V N .get_drvinfo = cpsw_get_drvinfo, 2474df828598SMugunthan V N .get_msglevel = cpsw_get_msglevel, 2475df828598SMugunthan V N .set_msglevel = cpsw_set_msglevel, 2476df828598SMugunthan V N .get_link = ethtool_op_get_link, 24772e5b38abSRichard Cochran .get_ts_info = cpsw_get_ts_info, 2478ff5b8ef2SMugunthan V N .get_coalesce = cpsw_get_coalesce, 2479ff5b8ef2SMugunthan V N .set_coalesce = cpsw_set_coalesce, 2480d9718546SMugunthan V N .get_sset_count = cpsw_get_sset_count, 2481d9718546SMugunthan V N .get_strings = cpsw_get_strings, 2482d9718546SMugunthan V N .get_ethtool_stats = cpsw_get_ethtool_stats, 24831923d6e4SMugunthan V N .get_pauseparam = cpsw_get_pauseparam, 24841923d6e4SMugunthan V N .set_pauseparam = cpsw_set_pauseparam, 2485d8a64420SMatus Ujhelyi .get_wol = cpsw_get_wol, 2486d8a64420SMatus Ujhelyi .set_wol = cpsw_set_wol, 248752c4f0ecSMugunthan V N .get_regs_len = cpsw_get_regs_len, 248852c4f0ecSMugunthan V N .get_regs = cpsw_get_regs, 24897898b1daSGrygorii Strashko .begin = cpsw_ethtool_op_begin, 24907898b1daSGrygorii Strashko .complete = cpsw_ethtool_op_complete, 2491ce52c744SIvan Khoronzhuk .get_channels = cpsw_get_channels, 2492ce52c744SIvan Khoronzhuk .set_channels = cpsw_set_channels, 24932479876dSPhilippe Reynes .get_link_ksettings = cpsw_get_link_ksettings, 24942479876dSPhilippe Reynes .set_link_ksettings = cpsw_set_link_ksettings, 2495a0909949SYegor Yefremov .get_eee = cpsw_get_eee, 2496a0909949SYegor Yefremov .set_eee = cpsw_set_eee, 24976bb10c2bSYegor Yefremov .nway_reset = cpsw_nway_reset, 2498df828598SMugunthan V N }; 2499df828598SMugunthan V N 2500606f3993SIvan Khoronzhuk static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw, 2501549985eeSRichard Cochran u32 slave_reg_ofs, u32 sliver_reg_ofs) 2502df828598SMugunthan V N { 25035d8d0d4dSIvan Khoronzhuk void __iomem *regs = cpsw->regs; 2504df828598SMugunthan V N int slave_num = slave->slave_num; 2505606f3993SIvan Khoronzhuk struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num; 2506df828598SMugunthan V N 2507df828598SMugunthan V N slave->data = data; 2508549985eeSRichard Cochran slave->regs = regs + slave_reg_ofs; 2509549985eeSRichard Cochran slave->sliver = regs + sliver_reg_ofs; 2510d9ba8f9eSMugunthan V N slave->port_vlan = data->dual_emac_res_vlan; 2511df828598SMugunthan V N } 2512df828598SMugunthan V N 2513552165bcSDavid Rivshin static int cpsw_probe_dt(struct cpsw_platform_data *data, 25142eb32b0aSMugunthan V N struct platform_device *pdev) 25152eb32b0aSMugunthan V N { 25162eb32b0aSMugunthan V N struct device_node *node = pdev->dev.of_node; 25172eb32b0aSMugunthan V N struct device_node *slave_node; 25182eb32b0aSMugunthan V N int i = 0, ret; 25192eb32b0aSMugunthan V N u32 prop; 25202eb32b0aSMugunthan V N 25212eb32b0aSMugunthan V N if (!node) 25222eb32b0aSMugunthan V N return -EINVAL; 25232eb32b0aSMugunthan V N 25242eb32b0aSMugunthan V N if (of_property_read_u32(node, "slaves", &prop)) { 252588c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing slaves property in the DT.\n"); 25262eb32b0aSMugunthan V N return -EINVAL; 25272eb32b0aSMugunthan V N } 25282eb32b0aSMugunthan V N data->slaves = prop; 25292eb32b0aSMugunthan V N 2530e86ac13bSMugunthan V N if (of_property_read_u32(node, "active_slave", &prop)) { 253188c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing active_slave property in the DT.\n"); 2532aa1a15e2SDaniel Mack return -EINVAL; 253378ca0b28SRichard Cochran } 2534e86ac13bSMugunthan V N data->active_slave = prop; 253578ca0b28SRichard Cochran 2536aa1a15e2SDaniel Mack data->slave_data = devm_kzalloc(&pdev->dev, data->slaves 2537aa1a15e2SDaniel Mack * sizeof(struct cpsw_slave_data), 2538b2adaca9SJoe Perches GFP_KERNEL); 2539b2adaca9SJoe Perches if (!data->slave_data) 2540aa1a15e2SDaniel Mack return -ENOMEM; 25412eb32b0aSMugunthan V N 25422eb32b0aSMugunthan V N if (of_property_read_u32(node, "cpdma_channels", &prop)) { 254388c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n"); 2544aa1a15e2SDaniel Mack return -EINVAL; 25452eb32b0aSMugunthan V N } 25462eb32b0aSMugunthan V N data->channels = prop; 25472eb32b0aSMugunthan V N 25482eb32b0aSMugunthan V N if (of_property_read_u32(node, "ale_entries", &prop)) { 254988c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n"); 2550aa1a15e2SDaniel Mack return -EINVAL; 25512eb32b0aSMugunthan V N } 25522eb32b0aSMugunthan V N data->ale_entries = prop; 25532eb32b0aSMugunthan V N 25542eb32b0aSMugunthan V N if (of_property_read_u32(node, "bd_ram_size", &prop)) { 255588c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n"); 2556aa1a15e2SDaniel Mack return -EINVAL; 25572eb32b0aSMugunthan V N } 25582eb32b0aSMugunthan V N data->bd_ram_size = prop; 25592eb32b0aSMugunthan V N 25602eb32b0aSMugunthan V N if (of_property_read_u32(node, "mac_control", &prop)) { 256188c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing mac_control property in the DT.\n"); 2562aa1a15e2SDaniel Mack return -EINVAL; 25632eb32b0aSMugunthan V N } 25642eb32b0aSMugunthan V N data->mac_control = prop; 25652eb32b0aSMugunthan V N 2566281abd96SMarkus Pargmann if (of_property_read_bool(node, "dual_emac")) 2567281abd96SMarkus Pargmann data->dual_emac = 1; 2568d9ba8f9eSMugunthan V N 25691fb19aa7SVaibhav Hiremath /* 25701fb19aa7SVaibhav Hiremath * Populate all the child nodes here... 25711fb19aa7SVaibhav Hiremath */ 25721fb19aa7SVaibhav Hiremath ret = of_platform_populate(node, NULL, NULL, &pdev->dev); 25731fb19aa7SVaibhav Hiremath /* We do not want to force this, as in some cases may not have child */ 25741fb19aa7SVaibhav Hiremath if (ret) 257588c99ff6SGeorge Cherian dev_warn(&pdev->dev, "Doesn't have any child node\n"); 25761fb19aa7SVaibhav Hiremath 25778658aaf2SBen Hutchings for_each_available_child_of_node(node, slave_node) { 2578549985eeSRichard Cochran struct cpsw_slave_data *slave_data = data->slave_data + i; 2579549985eeSRichard Cochran const void *mac_addr = NULL; 2580549985eeSRichard Cochran int lenp; 2581549985eeSRichard Cochran const __be32 *parp; 2582549985eeSRichard Cochran 2583f468b10eSMarkus Pargmann /* This is no slave child node, continue */ 2584f468b10eSMarkus Pargmann if (strcmp(slave_node->name, "slave")) 2585f468b10eSMarkus Pargmann continue; 2586f468b10eSMarkus Pargmann 2587552165bcSDavid Rivshin slave_data->phy_node = of_parse_phandle(slave_node, 2588552165bcSDavid Rivshin "phy-handle", 0); 2589f1eea5c1SDavid Rivshin parp = of_get_property(slave_node, "phy_id", &lenp); 2590ae092b5bSDavid Rivshin if (slave_data->phy_node) { 2591ae092b5bSDavid Rivshin dev_dbg(&pdev->dev, 2592ae092b5bSDavid Rivshin "slave[%d] using phy-handle=\"%s\"\n", 2593ae092b5bSDavid Rivshin i, slave_data->phy_node->full_name); 2594ae092b5bSDavid Rivshin } else if (of_phy_is_fixed_link(slave_node)) { 2595dfc0a6d3SDavid Rivshin /* In the case of a fixed PHY, the DT node associated 2596dfc0a6d3SDavid Rivshin * to the PHY is the Ethernet MAC DT node. 2597dfc0a6d3SDavid Rivshin */ 25981f71e8c9SMarkus Brunner ret = of_phy_register_fixed_link(slave_node); 259923a09873SJohan Hovold if (ret) { 260023a09873SJohan Hovold if (ret != -EPROBE_DEFER) 260123a09873SJohan Hovold dev_err(&pdev->dev, "failed to register fixed-link phy: %d\n", ret); 26021f71e8c9SMarkus Brunner return ret; 260323a09873SJohan Hovold } 260406cd6d6eSDavid Rivshin slave_data->phy_node = of_node_get(slave_node); 2605f1eea5c1SDavid Rivshin } else if (parp) { 2606f1eea5c1SDavid Rivshin u32 phyid; 2607f1eea5c1SDavid Rivshin struct device_node *mdio_node; 2608f1eea5c1SDavid Rivshin struct platform_device *mdio; 2609f1eea5c1SDavid Rivshin 2610f1eea5c1SDavid Rivshin if (lenp != (sizeof(__be32) * 2)) { 2611f1eea5c1SDavid Rivshin dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i); 261247276fccSMugunthan V N goto no_phy_slave; 2613549985eeSRichard Cochran } 2614549985eeSRichard Cochran mdio_node = of_find_node_by_phandle(be32_to_cpup(parp)); 2615549985eeSRichard Cochran phyid = be32_to_cpup(parp+1); 2616549985eeSRichard Cochran mdio = of_find_device_by_node(mdio_node); 261760e71ab5SJohan Hovold of_node_put(mdio_node); 26186954cc1fSJohan Hovold if (!mdio) { 261956fdb2e0SMarkus Pargmann dev_err(&pdev->dev, "Missing mdio platform device\n"); 26206954cc1fSJohan Hovold return -EINVAL; 26216954cc1fSJohan Hovold } 2622549985eeSRichard Cochran snprintf(slave_data->phy_id, sizeof(slave_data->phy_id), 2623549985eeSRichard Cochran PHY_ID_FMT, mdio->name, phyid); 262486e1d5adSJohan Hovold put_device(&mdio->dev); 2625f1eea5c1SDavid Rivshin } else { 2626ae092b5bSDavid Rivshin dev_err(&pdev->dev, 2627ae092b5bSDavid Rivshin "No slave[%d] phy_id, phy-handle, or fixed-link property\n", 2628ae092b5bSDavid Rivshin i); 2629f1eea5c1SDavid Rivshin goto no_phy_slave; 2630f1eea5c1SDavid Rivshin } 263147276fccSMugunthan V N slave_data->phy_if = of_get_phy_mode(slave_node); 263247276fccSMugunthan V N if (slave_data->phy_if < 0) { 263347276fccSMugunthan V N dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n", 263447276fccSMugunthan V N i); 263547276fccSMugunthan V N return slave_data->phy_if; 263647276fccSMugunthan V N } 263747276fccSMugunthan V N 263847276fccSMugunthan V N no_phy_slave: 2639549985eeSRichard Cochran mac_addr = of_get_mac_address(slave_node); 26400ba517b1SMarkus Pargmann if (mac_addr) { 2641549985eeSRichard Cochran memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN); 26420ba517b1SMarkus Pargmann } else { 2643b6745f6eSMugunthan V N ret = ti_cm_get_macid(&pdev->dev, i, 26440ba517b1SMarkus Pargmann slave_data->mac_addr); 26450ba517b1SMarkus Pargmann if (ret) 26460ba517b1SMarkus Pargmann return ret; 26470ba517b1SMarkus Pargmann } 2648d9ba8f9eSMugunthan V N if (data->dual_emac) { 264991c4166cSMugunthan V N if (of_property_read_u32(slave_node, "dual_emac_res_vlan", 2650d9ba8f9eSMugunthan V N &prop)) { 265188c99ff6SGeorge Cherian dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n"); 2652d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = i+1; 265388c99ff6SGeorge Cherian dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n", 2654d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan, i); 2655d9ba8f9eSMugunthan V N } else { 2656d9ba8f9eSMugunthan V N slave_data->dual_emac_res_vlan = prop; 2657d9ba8f9eSMugunthan V N } 2658d9ba8f9eSMugunthan V N } 2659d9ba8f9eSMugunthan V N 2660549985eeSRichard Cochran i++; 26613a27bfacSMugunthan V N if (i == data->slaves) 26623a27bfacSMugunthan V N break; 2663549985eeSRichard Cochran } 2664549985eeSRichard Cochran 26652eb32b0aSMugunthan V N return 0; 26662eb32b0aSMugunthan V N } 26672eb32b0aSMugunthan V N 2668a4e32b0dSJohan Hovold static void cpsw_remove_dt(struct platform_device *pdev) 2669a4e32b0dSJohan Hovold { 26708cbcc466SJohan Hovold struct net_device *ndev = platform_get_drvdata(pdev); 26718cbcc466SJohan Hovold struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 26728cbcc466SJohan Hovold struct cpsw_platform_data *data = &cpsw->data; 26738cbcc466SJohan Hovold struct device_node *node = pdev->dev.of_node; 26748cbcc466SJohan Hovold struct device_node *slave_node; 26758cbcc466SJohan Hovold int i = 0; 26768cbcc466SJohan Hovold 26778cbcc466SJohan Hovold for_each_available_child_of_node(node, slave_node) { 26788cbcc466SJohan Hovold struct cpsw_slave_data *slave_data = &data->slave_data[i]; 26798cbcc466SJohan Hovold 26808cbcc466SJohan Hovold if (strcmp(slave_node->name, "slave")) 26818cbcc466SJohan Hovold continue; 26828cbcc466SJohan Hovold 26833f65047cSJohan Hovold if (of_phy_is_fixed_link(slave_node)) 26843f65047cSJohan Hovold of_phy_deregister_fixed_link(slave_node); 26858cbcc466SJohan Hovold 26868cbcc466SJohan Hovold of_node_put(slave_data->phy_node); 26878cbcc466SJohan Hovold 26888cbcc466SJohan Hovold i++; 26898cbcc466SJohan Hovold if (i == data->slaves) 26908cbcc466SJohan Hovold break; 26918cbcc466SJohan Hovold } 26928cbcc466SJohan Hovold 2693a4e32b0dSJohan Hovold of_platform_depopulate(&pdev->dev); 2694a4e32b0dSJohan Hovold } 2695a4e32b0dSJohan Hovold 269656e31bd8SIvan Khoronzhuk static int cpsw_probe_dual_emac(struct cpsw_priv *priv) 2697d9ba8f9eSMugunthan V N { 2698606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = priv->cpsw; 2699606f3993SIvan Khoronzhuk struct cpsw_platform_data *data = &cpsw->data; 2700d9ba8f9eSMugunthan V N struct net_device *ndev; 2701d9ba8f9eSMugunthan V N struct cpsw_priv *priv_sl2; 2702e38b5a3dSIvan Khoronzhuk int ret = 0; 2703d9ba8f9eSMugunthan V N 2704e05107e6SIvan Khoronzhuk ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES); 2705d9ba8f9eSMugunthan V N if (!ndev) { 270656e31bd8SIvan Khoronzhuk dev_err(cpsw->dev, "cpsw: error allocating net_device\n"); 2707d9ba8f9eSMugunthan V N return -ENOMEM; 2708d9ba8f9eSMugunthan V N } 2709d9ba8f9eSMugunthan V N 2710d9ba8f9eSMugunthan V N priv_sl2 = netdev_priv(ndev); 2711606f3993SIvan Khoronzhuk priv_sl2->cpsw = cpsw; 2712d9ba8f9eSMugunthan V N priv_sl2->ndev = ndev; 2713d9ba8f9eSMugunthan V N priv_sl2->dev = &ndev->dev; 2714d9ba8f9eSMugunthan V N priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 2715d9ba8f9eSMugunthan V N 2716d9ba8f9eSMugunthan V N if (is_valid_ether_addr(data->slave_data[1].mac_addr)) { 2717d9ba8f9eSMugunthan V N memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr, 2718d9ba8f9eSMugunthan V N ETH_ALEN); 271956e31bd8SIvan Khoronzhuk dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n", 272056e31bd8SIvan Khoronzhuk priv_sl2->mac_addr); 2721d9ba8f9eSMugunthan V N } else { 2722d9ba8f9eSMugunthan V N random_ether_addr(priv_sl2->mac_addr); 272356e31bd8SIvan Khoronzhuk dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n", 272456e31bd8SIvan Khoronzhuk priv_sl2->mac_addr); 2725d9ba8f9eSMugunthan V N } 2726d9ba8f9eSMugunthan V N memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN); 2727d9ba8f9eSMugunthan V N 2728d9ba8f9eSMugunthan V N priv_sl2->emac_port = 1; 2729606f3993SIvan Khoronzhuk cpsw->slaves[1].ndev = ndev; 2730f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 2731d9ba8f9eSMugunthan V N 2732d9ba8f9eSMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 27337ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 2734d9ba8f9eSMugunthan V N 2735d9ba8f9eSMugunthan V N /* register the network device */ 273656e31bd8SIvan Khoronzhuk SET_NETDEV_DEV(ndev, cpsw->dev); 2737d9ba8f9eSMugunthan V N ret = register_netdev(ndev); 2738d9ba8f9eSMugunthan V N if (ret) { 273956e31bd8SIvan Khoronzhuk dev_err(cpsw->dev, "cpsw: error registering net device\n"); 2740d9ba8f9eSMugunthan V N free_netdev(ndev); 2741d9ba8f9eSMugunthan V N ret = -ENODEV; 2742d9ba8f9eSMugunthan V N } 2743d9ba8f9eSMugunthan V N 2744d9ba8f9eSMugunthan V N return ret; 2745d9ba8f9eSMugunthan V N } 2746d9ba8f9eSMugunthan V N 27477da11600SMugunthan V N #define CPSW_QUIRK_IRQ BIT(0) 27487da11600SMugunthan V N 27497da11600SMugunthan V N static struct platform_device_id cpsw_devtype[] = { 27507da11600SMugunthan V N { 27517da11600SMugunthan V N /* keep it for existing comaptibles */ 27527da11600SMugunthan V N .name = "cpsw", 27537da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 27547da11600SMugunthan V N }, { 27557da11600SMugunthan V N .name = "am335x-cpsw", 27567da11600SMugunthan V N .driver_data = CPSW_QUIRK_IRQ, 27577da11600SMugunthan V N }, { 27587da11600SMugunthan V N .name = "am4372-cpsw", 27597da11600SMugunthan V N .driver_data = 0, 27607da11600SMugunthan V N }, { 27617da11600SMugunthan V N .name = "dra7-cpsw", 27627da11600SMugunthan V N .driver_data = 0, 27637da11600SMugunthan V N }, { 27647da11600SMugunthan V N /* sentinel */ 27657da11600SMugunthan V N } 27667da11600SMugunthan V N }; 27677da11600SMugunthan V N MODULE_DEVICE_TABLE(platform, cpsw_devtype); 27687da11600SMugunthan V N 27697da11600SMugunthan V N enum ti_cpsw_type { 27707da11600SMugunthan V N CPSW = 0, 27717da11600SMugunthan V N AM335X_CPSW, 27727da11600SMugunthan V N AM4372_CPSW, 27737da11600SMugunthan V N DRA7_CPSW, 27747da11600SMugunthan V N }; 27757da11600SMugunthan V N 27767da11600SMugunthan V N static const struct of_device_id cpsw_of_mtable[] = { 27777da11600SMugunthan V N { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], }, 27787da11600SMugunthan V N { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], }, 27797da11600SMugunthan V N { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], }, 27807da11600SMugunthan V N { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], }, 27817da11600SMugunthan V N { /* sentinel */ }, 27827da11600SMugunthan V N }; 27837da11600SMugunthan V N MODULE_DEVICE_TABLE(of, cpsw_of_mtable); 27847da11600SMugunthan V N 2785663e12e6SBill Pemberton static int cpsw_probe(struct platform_device *pdev) 2786df828598SMugunthan V N { 2787ef4183a1SIvan Khoronzhuk struct clk *clk; 2788d1bd9acfSSebastian Siewior struct cpsw_platform_data *data; 2789df828598SMugunthan V N struct net_device *ndev; 2790df828598SMugunthan V N struct cpsw_priv *priv; 2791df828598SMugunthan V N struct cpdma_params dma_params; 2792df828598SMugunthan V N struct cpsw_ale_params ale_params; 2793aa1a15e2SDaniel Mack void __iomem *ss_regs; 27948a2c9a5aSGrygorii Strashko void __iomem *cpts_regs; 2795aa1a15e2SDaniel Mack struct resource *res, *ss_res; 27967da11600SMugunthan V N const struct of_device_id *of_id; 27971d147ccbSMugunthan V N struct gpio_descs *mode; 2798549985eeSRichard Cochran u32 slave_offset, sliver_offset, slave_size; 2799649a1688SIvan Khoronzhuk struct cpsw_common *cpsw; 28005087b915SFelipe Balbi int ret = 0, i; 28015087b915SFelipe Balbi int irq; 2802df828598SMugunthan V N 2803649a1688SIvan Khoronzhuk cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL); 28043420ea88SJohan Hovold if (!cpsw) 28053420ea88SJohan Hovold return -ENOMEM; 28063420ea88SJohan Hovold 280756e31bd8SIvan Khoronzhuk cpsw->dev = &pdev->dev; 2808649a1688SIvan Khoronzhuk 2809e05107e6SIvan Khoronzhuk ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES); 2810df828598SMugunthan V N if (!ndev) { 281188c99ff6SGeorge Cherian dev_err(&pdev->dev, "error allocating net_device\n"); 2812df828598SMugunthan V N return -ENOMEM; 2813df828598SMugunthan V N } 2814df828598SMugunthan V N 2815df828598SMugunthan V N platform_set_drvdata(pdev, ndev); 2816df828598SMugunthan V N priv = netdev_priv(ndev); 2817649a1688SIvan Khoronzhuk priv->cpsw = cpsw; 2818df828598SMugunthan V N priv->ndev = ndev; 2819df828598SMugunthan V N priv->dev = &ndev->dev; 2820df828598SMugunthan V N priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG); 28212a05a622SIvan Khoronzhuk cpsw->rx_packet_max = max(rx_packet_max, 128); 2822df828598SMugunthan V N 28231d147ccbSMugunthan V N mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW); 28241d147ccbSMugunthan V N if (IS_ERR(mode)) { 28251d147ccbSMugunthan V N ret = PTR_ERR(mode); 28261d147ccbSMugunthan V N dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret); 28271d147ccbSMugunthan V N goto clean_ndev_ret; 28281d147ccbSMugunthan V N } 28291d147ccbSMugunthan V N 28301fb19aa7SVaibhav Hiremath /* 28311fb19aa7SVaibhav Hiremath * This may be required here for child devices. 28321fb19aa7SVaibhav Hiremath */ 28331fb19aa7SVaibhav Hiremath pm_runtime_enable(&pdev->dev); 28341fb19aa7SVaibhav Hiremath 2835739683b4SMugunthan V N /* Select default pin state */ 2836739683b4SMugunthan V N pinctrl_pm_select_default_state(&pdev->dev); 2837739683b4SMugunthan V N 2838a4e32b0dSJohan Hovold /* Need to enable clocks with runtime PM api to access module 2839a4e32b0dSJohan Hovold * registers 2840a4e32b0dSJohan Hovold */ 2841a4e32b0dSJohan Hovold ret = pm_runtime_get_sync(&pdev->dev); 2842a4e32b0dSJohan Hovold if (ret < 0) { 2843a4e32b0dSJohan Hovold pm_runtime_put_noidle(&pdev->dev); 2844aa1a15e2SDaniel Mack goto clean_runtime_disable_ret; 28452eb32b0aSMugunthan V N } 2846a4e32b0dSJohan Hovold 284723a09873SJohan Hovold ret = cpsw_probe_dt(&cpsw->data, pdev); 284823a09873SJohan Hovold if (ret) 2849a4e32b0dSJohan Hovold goto clean_dt_ret; 285023a09873SJohan Hovold 2851606f3993SIvan Khoronzhuk data = &cpsw->data; 2852e05107e6SIvan Khoronzhuk cpsw->rx_ch_num = 1; 2853e05107e6SIvan Khoronzhuk cpsw->tx_ch_num = 1; 28542eb32b0aSMugunthan V N 2855df828598SMugunthan V N if (is_valid_ether_addr(data->slave_data[0].mac_addr)) { 2856df828598SMugunthan V N memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN); 285788c99ff6SGeorge Cherian dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr); 2858df828598SMugunthan V N } else { 28597efd26d0SJoe Perches eth_random_addr(priv->mac_addr); 286088c99ff6SGeorge Cherian dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr); 2861df828598SMugunthan V N } 2862df828598SMugunthan V N 2863df828598SMugunthan V N memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN); 2864df828598SMugunthan V N 2865606f3993SIvan Khoronzhuk cpsw->slaves = devm_kzalloc(&pdev->dev, 2866aa1a15e2SDaniel Mack sizeof(struct cpsw_slave) * data->slaves, 2867df828598SMugunthan V N GFP_KERNEL); 2868606f3993SIvan Khoronzhuk if (!cpsw->slaves) { 2869aa1a15e2SDaniel Mack ret = -ENOMEM; 2870a4e32b0dSJohan Hovold goto clean_dt_ret; 2871df828598SMugunthan V N } 2872df828598SMugunthan V N for (i = 0; i < data->slaves; i++) 2873606f3993SIvan Khoronzhuk cpsw->slaves[i].slave_num = i; 2874df828598SMugunthan V N 2875606f3993SIvan Khoronzhuk cpsw->slaves[0].ndev = ndev; 2876d9ba8f9eSMugunthan V N priv->emac_port = 0; 2877d9ba8f9eSMugunthan V N 2878ef4183a1SIvan Khoronzhuk clk = devm_clk_get(&pdev->dev, "fck"); 2879ef4183a1SIvan Khoronzhuk if (IS_ERR(clk)) { 2880aa1a15e2SDaniel Mack dev_err(priv->dev, "fck is not found\n"); 2881f150bd7fSMugunthan V N ret = -ENODEV; 2882a4e32b0dSJohan Hovold goto clean_dt_ret; 2883df828598SMugunthan V N } 28842a05a622SIvan Khoronzhuk cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000; 2885df828598SMugunthan V N 2886aa1a15e2SDaniel Mack ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2887aa1a15e2SDaniel Mack ss_regs = devm_ioremap_resource(&pdev->dev, ss_res); 2888aa1a15e2SDaniel Mack if (IS_ERR(ss_regs)) { 2889aa1a15e2SDaniel Mack ret = PTR_ERR(ss_regs); 2890a4e32b0dSJohan Hovold goto clean_dt_ret; 2891df828598SMugunthan V N } 28925d8d0d4dSIvan Khoronzhuk cpsw->regs = ss_regs; 2893df828598SMugunthan V N 28942a05a622SIvan Khoronzhuk cpsw->version = readl(&cpsw->regs->id_ver); 2895f280e89aSMugunthan V N 2896aa1a15e2SDaniel Mack res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 28975d8d0d4dSIvan Khoronzhuk cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res); 28985d8d0d4dSIvan Khoronzhuk if (IS_ERR(cpsw->wr_regs)) { 28995d8d0d4dSIvan Khoronzhuk ret = PTR_ERR(cpsw->wr_regs); 2900a4e32b0dSJohan Hovold goto clean_dt_ret; 2901df828598SMugunthan V N } 2902df828598SMugunthan V N 2903df828598SMugunthan V N memset(&dma_params, 0, sizeof(dma_params)); 2904549985eeSRichard Cochran memset(&ale_params, 0, sizeof(ale_params)); 2905549985eeSRichard Cochran 29062a05a622SIvan Khoronzhuk switch (cpsw->version) { 2907549985eeSRichard Cochran case CPSW_VERSION_1: 29085d8d0d4dSIvan Khoronzhuk cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET; 29098a2c9a5aSGrygorii Strashko cpts_regs = ss_regs + CPSW1_CPTS_OFFSET; 29105d8d0d4dSIvan Khoronzhuk cpsw->hw_stats = ss_regs + CPSW1_HW_STATS; 2911549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET; 2912549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET; 2913549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET; 2914549985eeSRichard Cochran slave_offset = CPSW1_SLAVE_OFFSET; 2915549985eeSRichard Cochran slave_size = CPSW1_SLAVE_SIZE; 2916549985eeSRichard Cochran sliver_offset = CPSW1_SLIVER_OFFSET; 2917549985eeSRichard Cochran dma_params.desc_mem_phys = 0; 2918549985eeSRichard Cochran break; 2919549985eeSRichard Cochran case CPSW_VERSION_2: 2920c193f365SMugunthan V N case CPSW_VERSION_3: 2921926489beSMugunthan V N case CPSW_VERSION_4: 29225d8d0d4dSIvan Khoronzhuk cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET; 29238a2c9a5aSGrygorii Strashko cpts_regs = ss_regs + CPSW2_CPTS_OFFSET; 29245d8d0d4dSIvan Khoronzhuk cpsw->hw_stats = ss_regs + CPSW2_HW_STATS; 2925549985eeSRichard Cochran dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET; 2926549985eeSRichard Cochran dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET; 2927549985eeSRichard Cochran ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET; 2928549985eeSRichard Cochran slave_offset = CPSW2_SLAVE_OFFSET; 2929549985eeSRichard Cochran slave_size = CPSW2_SLAVE_SIZE; 2930549985eeSRichard Cochran sliver_offset = CPSW2_SLIVER_OFFSET; 2931549985eeSRichard Cochran dma_params.desc_mem_phys = 2932aa1a15e2SDaniel Mack (u32 __force) ss_res->start + CPSW2_BD_OFFSET; 2933549985eeSRichard Cochran break; 2934549985eeSRichard Cochran default: 29352a05a622SIvan Khoronzhuk dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version); 2936549985eeSRichard Cochran ret = -ENODEV; 2937a4e32b0dSJohan Hovold goto clean_dt_ret; 2938549985eeSRichard Cochran } 2939606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 2940606f3993SIvan Khoronzhuk struct cpsw_slave *slave = &cpsw->slaves[i]; 2941606f3993SIvan Khoronzhuk 2942606f3993SIvan Khoronzhuk cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset); 2943549985eeSRichard Cochran slave_offset += slave_size; 2944549985eeSRichard Cochran sliver_offset += SLIVER_SIZE; 2945549985eeSRichard Cochran } 2946549985eeSRichard Cochran 2947df828598SMugunthan V N dma_params.dev = &pdev->dev; 2948549985eeSRichard Cochran dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH; 2949549985eeSRichard Cochran dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE; 2950549985eeSRichard Cochran dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP; 2951549985eeSRichard Cochran dma_params.txcp = dma_params.txhdp + CPDMA_TXCP; 2952549985eeSRichard Cochran dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP; 2953df828598SMugunthan V N 2954df828598SMugunthan V N dma_params.num_chan = data->channels; 2955df828598SMugunthan V N dma_params.has_soft_reset = true; 2956df828598SMugunthan V N dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE; 2957df828598SMugunthan V N dma_params.desc_mem_size = data->bd_ram_size; 2958df828598SMugunthan V N dma_params.desc_align = 16; 2959df828598SMugunthan V N dma_params.has_ext_regs = true; 2960549985eeSRichard Cochran dma_params.desc_hw_addr = dma_params.desc_mem_phys; 296183fcad0cSIvan Khoronzhuk dma_params.bus_freq_mhz = cpsw->bus_freq_mhz; 2962df828598SMugunthan V N 29632c836bd9SIvan Khoronzhuk cpsw->dma = cpdma_ctlr_create(&dma_params); 29642c836bd9SIvan Khoronzhuk if (!cpsw->dma) { 2965df828598SMugunthan V N dev_err(priv->dev, "error initializing dma\n"); 2966df828598SMugunthan V N ret = -ENOMEM; 2967a4e32b0dSJohan Hovold goto clean_dt_ret; 2968df828598SMugunthan V N } 2969df828598SMugunthan V N 29708feb0a19SIvan Khoronzhuk cpsw->txv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_tx_handler, 0); 29718feb0a19SIvan Khoronzhuk cpsw->rxv[0].ch = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1); 29728feb0a19SIvan Khoronzhuk if (WARN_ON(!cpsw->rxv[0].ch || !cpsw->txv[0].ch)) { 2973df828598SMugunthan V N dev_err(priv->dev, "error initializing dma channels\n"); 2974df828598SMugunthan V N ret = -ENOMEM; 2975df828598SMugunthan V N goto clean_dma_ret; 2976df828598SMugunthan V N } 2977df828598SMugunthan V N 2978df828598SMugunthan V N ale_params.dev = &ndev->dev; 2979df828598SMugunthan V N ale_params.ale_ageout = ale_ageout; 2980df828598SMugunthan V N ale_params.ale_entries = data->ale_entries; 2981df828598SMugunthan V N ale_params.ale_ports = data->slaves; 2982df828598SMugunthan V N 29832a05a622SIvan Khoronzhuk cpsw->ale = cpsw_ale_create(&ale_params); 29842a05a622SIvan Khoronzhuk if (!cpsw->ale) { 2985df828598SMugunthan V N dev_err(priv->dev, "error initializing ale engine\n"); 2986df828598SMugunthan V N ret = -ENODEV; 2987df828598SMugunthan V N goto clean_dma_ret; 2988df828598SMugunthan V N } 2989df828598SMugunthan V N 29904a88fb95SGrygorii Strashko cpsw->cpts = cpts_create(cpsw->dev, cpts_regs, cpsw->dev->of_node); 29918a2c9a5aSGrygorii Strashko if (IS_ERR(cpsw->cpts)) { 29928a2c9a5aSGrygorii Strashko ret = PTR_ERR(cpsw->cpts); 29938a2c9a5aSGrygorii Strashko goto clean_ale_ret; 29948a2c9a5aSGrygorii Strashko } 29958a2c9a5aSGrygorii Strashko 2996c03abd84SFelipe Balbi ndev->irq = platform_get_irq(pdev, 1); 2997df828598SMugunthan V N if (ndev->irq < 0) { 2998df828598SMugunthan V N dev_err(priv->dev, "error getting irq resource\n"); 2999c1e3334fSJulia Lawall ret = ndev->irq; 3000df828598SMugunthan V N goto clean_ale_ret; 3001df828598SMugunthan V N } 3002df828598SMugunthan V N 30037da11600SMugunthan V N of_id = of_match_device(cpsw_of_mtable, &pdev->dev); 30047da11600SMugunthan V N if (of_id) { 30057da11600SMugunthan V N pdev->id_entry = of_id->data; 30067da11600SMugunthan V N if (pdev->id_entry->driver_data) 3007e38b5a3dSIvan Khoronzhuk cpsw->quirk_irq = true; 30087da11600SMugunthan V N } 30097da11600SMugunthan V N 3010c03abd84SFelipe Balbi /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and 3011c03abd84SFelipe Balbi * MISC IRQs which are always kept disabled with this driver so 3012c03abd84SFelipe Balbi * we will not request them. 3013c03abd84SFelipe Balbi * 3014c03abd84SFelipe Balbi * If anyone wants to implement support for those, make sure to 3015c03abd84SFelipe Balbi * first request and append them to irqs_table array. 3016c03abd84SFelipe Balbi */ 3017c2b32e58SDaniel Mack 3018c03abd84SFelipe Balbi /* RX IRQ */ 30195087b915SFelipe Balbi irq = platform_get_irq(pdev, 1); 3020c1e3334fSJulia Lawall if (irq < 0) { 3021c1e3334fSJulia Lawall ret = irq; 30225087b915SFelipe Balbi goto clean_ale_ret; 3023c1e3334fSJulia Lawall } 30245087b915SFelipe Balbi 3025e38b5a3dSIvan Khoronzhuk cpsw->irqs_table[0] = irq; 3026c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt, 3027dbc4ec52SIvan Khoronzhuk 0, dev_name(&pdev->dev), cpsw); 30285087b915SFelipe Balbi if (ret < 0) { 30295087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 30305087b915SFelipe Balbi goto clean_ale_ret; 3031df828598SMugunthan V N } 3032df828598SMugunthan V N 3033c03abd84SFelipe Balbi /* TX IRQ */ 30345087b915SFelipe Balbi irq = platform_get_irq(pdev, 2); 3035c1e3334fSJulia Lawall if (irq < 0) { 3036c1e3334fSJulia Lawall ret = irq; 30375087b915SFelipe Balbi goto clean_ale_ret; 3038c1e3334fSJulia Lawall } 30395087b915SFelipe Balbi 3040e38b5a3dSIvan Khoronzhuk cpsw->irqs_table[1] = irq; 3041c03abd84SFelipe Balbi ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt, 3042dbc4ec52SIvan Khoronzhuk 0, dev_name(&pdev->dev), cpsw); 30435087b915SFelipe Balbi if (ret < 0) { 30445087b915SFelipe Balbi dev_err(priv->dev, "error attaching irq (%d)\n", ret); 30455087b915SFelipe Balbi goto clean_ale_ret; 30465087b915SFelipe Balbi } 3047c2b32e58SDaniel Mack 3048f646968fSPatrick McHardy ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER; 3049df828598SMugunthan V N 3050df828598SMugunthan V N ndev->netdev_ops = &cpsw_netdev_ops; 30517ad24ea4SWilfried Klaebe ndev->ethtool_ops = &cpsw_ethtool_ops; 3052dbc4ec52SIvan Khoronzhuk netif_napi_add(ndev, &cpsw->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT); 3053dbc4ec52SIvan Khoronzhuk netif_tx_napi_add(ndev, &cpsw->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT); 3054*0be01b8eSIvan Khoronzhuk cpsw_split_res(ndev); 3055df828598SMugunthan V N 3056df828598SMugunthan V N /* register the network device */ 3057df828598SMugunthan V N SET_NETDEV_DEV(ndev, &pdev->dev); 3058df828598SMugunthan V N ret = register_netdev(ndev); 3059df828598SMugunthan V N if (ret) { 3060df828598SMugunthan V N dev_err(priv->dev, "error registering net device\n"); 3061df828598SMugunthan V N ret = -ENODEV; 3062aa1a15e2SDaniel Mack goto clean_ale_ret; 3063df828598SMugunthan V N } 3064df828598SMugunthan V N 30651a3b5056SOlof Johansson cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n", 30661a3b5056SOlof Johansson &ss_res->start, ndev->irq); 3067df828598SMugunthan V N 3068606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 306956e31bd8SIvan Khoronzhuk ret = cpsw_probe_dual_emac(priv); 3070d9ba8f9eSMugunthan V N if (ret) { 3071d9ba8f9eSMugunthan V N cpsw_err(priv, probe, "error probe slave 2 emac interface\n"); 3072a7fe9d46SJohan Hovold goto clean_unregister_netdev_ret; 3073d9ba8f9eSMugunthan V N } 3074d9ba8f9eSMugunthan V N } 3075d9ba8f9eSMugunthan V N 3076c46ab7e0SJohan Hovold pm_runtime_put(&pdev->dev); 3077c46ab7e0SJohan Hovold 3078df828598SMugunthan V N return 0; 3079df828598SMugunthan V N 3080a7fe9d46SJohan Hovold clean_unregister_netdev_ret: 3081a7fe9d46SJohan Hovold unregister_netdev(ndev); 3082df828598SMugunthan V N clean_ale_ret: 30832a05a622SIvan Khoronzhuk cpsw_ale_destroy(cpsw->ale); 3084df828598SMugunthan V N clean_dma_ret: 30852c836bd9SIvan Khoronzhuk cpdma_ctlr_destroy(cpsw->dma); 3086a4e32b0dSJohan Hovold clean_dt_ret: 3087a4e32b0dSJohan Hovold cpsw_remove_dt(pdev); 3088c46ab7e0SJohan Hovold pm_runtime_put_sync(&pdev->dev); 3089aa1a15e2SDaniel Mack clean_runtime_disable_ret: 3090f150bd7fSMugunthan V N pm_runtime_disable(&pdev->dev); 3091df828598SMugunthan V N clean_ndev_ret: 3092d1bd9acfSSebastian Siewior free_netdev(priv->ndev); 3093df828598SMugunthan V N return ret; 3094df828598SMugunthan V N } 3095df828598SMugunthan V N 3096663e12e6SBill Pemberton static int cpsw_remove(struct platform_device *pdev) 3097df828598SMugunthan V N { 3098df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 30992a05a622SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 31008a0b6dc9SGrygorii Strashko int ret; 31018a0b6dc9SGrygorii Strashko 31028a0b6dc9SGrygorii Strashko ret = pm_runtime_get_sync(&pdev->dev); 31038a0b6dc9SGrygorii Strashko if (ret < 0) { 31048a0b6dc9SGrygorii Strashko pm_runtime_put_noidle(&pdev->dev); 31058a0b6dc9SGrygorii Strashko return ret; 31068a0b6dc9SGrygorii Strashko } 3107df828598SMugunthan V N 3108606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 3109606f3993SIvan Khoronzhuk unregister_netdev(cpsw->slaves[1].ndev); 3110d1bd9acfSSebastian Siewior unregister_netdev(ndev); 3111df828598SMugunthan V N 31128a2c9a5aSGrygorii Strashko cpts_release(cpsw->cpts); 31132a05a622SIvan Khoronzhuk cpsw_ale_destroy(cpsw->ale); 31142c836bd9SIvan Khoronzhuk cpdma_ctlr_destroy(cpsw->dma); 3115a4e32b0dSJohan Hovold cpsw_remove_dt(pdev); 31168a0b6dc9SGrygorii Strashko pm_runtime_put_sync(&pdev->dev); 31178a0b6dc9SGrygorii Strashko pm_runtime_disable(&pdev->dev); 3118606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) 3119606f3993SIvan Khoronzhuk free_netdev(cpsw->slaves[1].ndev); 3120df828598SMugunthan V N free_netdev(ndev); 3121df828598SMugunthan V N return 0; 3122df828598SMugunthan V N } 3123df828598SMugunthan V N 31248963a504SGrygorii Strashko #ifdef CONFIG_PM_SLEEP 3125df828598SMugunthan V N static int cpsw_suspend(struct device *dev) 3126df828598SMugunthan V N { 3127df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 3128df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 3129606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = ndev_to_cpsw(ndev); 3130df828598SMugunthan V N 3131606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 3132618073e3SMugunthan V N int i; 3133618073e3SMugunthan V N 3134606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 3135606f3993SIvan Khoronzhuk if (netif_running(cpsw->slaves[i].ndev)) 3136606f3993SIvan Khoronzhuk cpsw_ndo_stop(cpsw->slaves[i].ndev); 3137618073e3SMugunthan V N } 3138618073e3SMugunthan V N } else { 3139df828598SMugunthan V N if (netif_running(ndev)) 3140df828598SMugunthan V N cpsw_ndo_stop(ndev); 3141618073e3SMugunthan V N } 31421e7a2e21SDaniel Mack 3143739683b4SMugunthan V N /* Select sleep pin state */ 314456e31bd8SIvan Khoronzhuk pinctrl_pm_select_sleep_state(dev); 3145739683b4SMugunthan V N 3146df828598SMugunthan V N return 0; 3147df828598SMugunthan V N } 3148df828598SMugunthan V N 3149df828598SMugunthan V N static int cpsw_resume(struct device *dev) 3150df828598SMugunthan V N { 3151df828598SMugunthan V N struct platform_device *pdev = to_platform_device(dev); 3152df828598SMugunthan V N struct net_device *ndev = platform_get_drvdata(pdev); 3153606f3993SIvan Khoronzhuk struct cpsw_common *cpsw = netdev_priv(ndev); 3154df828598SMugunthan V N 3155739683b4SMugunthan V N /* Select default pin state */ 315656e31bd8SIvan Khoronzhuk pinctrl_pm_select_default_state(dev); 3157739683b4SMugunthan V N 31584ccfd638SGrygorii Strashko /* shut up ASSERT_RTNL() warning in netif_set_real_num_tx/rx_queues */ 31594ccfd638SGrygorii Strashko rtnl_lock(); 3160606f3993SIvan Khoronzhuk if (cpsw->data.dual_emac) { 3161618073e3SMugunthan V N int i; 3162618073e3SMugunthan V N 3163606f3993SIvan Khoronzhuk for (i = 0; i < cpsw->data.slaves; i++) { 3164606f3993SIvan Khoronzhuk if (netif_running(cpsw->slaves[i].ndev)) 3165606f3993SIvan Khoronzhuk cpsw_ndo_open(cpsw->slaves[i].ndev); 3166618073e3SMugunthan V N } 3167618073e3SMugunthan V N } else { 3168df828598SMugunthan V N if (netif_running(ndev)) 3169df828598SMugunthan V N cpsw_ndo_open(ndev); 3170618073e3SMugunthan V N } 31714ccfd638SGrygorii Strashko rtnl_unlock(); 31724ccfd638SGrygorii Strashko 3173df828598SMugunthan V N return 0; 3174df828598SMugunthan V N } 31758963a504SGrygorii Strashko #endif 3176df828598SMugunthan V N 31778963a504SGrygorii Strashko static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume); 3178df828598SMugunthan V N 3179df828598SMugunthan V N static struct platform_driver cpsw_driver = { 3180df828598SMugunthan V N .driver = { 3181df828598SMugunthan V N .name = "cpsw", 3182df828598SMugunthan V N .pm = &cpsw_pm_ops, 31831e5c76d4SSachin Kamat .of_match_table = cpsw_of_mtable, 3184df828598SMugunthan V N }, 3185df828598SMugunthan V N .probe = cpsw_probe, 3186663e12e6SBill Pemberton .remove = cpsw_remove, 3187df828598SMugunthan V N }; 3188df828598SMugunthan V N 31896fb3b6b5SGrygorii Strashko module_platform_driver(cpsw_driver); 3190df828598SMugunthan V N 3191df828598SMugunthan V N MODULE_LICENSE("GPL"); 3192df828598SMugunthan V N MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>"); 3193df828598SMugunthan V N MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>"); 3194df828598SMugunthan V N MODULE_DESCRIPTION("TI CPSW Ethernet driver"); 3195