xref: /linux/drivers/net/ethernet/stmicro/stmmac/stmmac.h (revision 816b02e63a759c4458edee142b721ab09c918b3d)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*******************************************************************************
3   Copyright (C) 2007-2009  STMicroelectronics Ltd
4 
5 
6   Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
7 *******************************************************************************/
8 
9 #ifndef __STMMAC_H__
10 #define __STMMAC_H__
11 
12 #define STMMAC_RESOURCE_NAME   "stmmaceth"
13 
14 #include <linux/clk.h>
15 #include <linux/hrtimer.h>
16 #include <linux/if_vlan.h>
17 #include <linux/stmmac.h>
18 #include <linux/phylink.h>
19 #include <linux/pci.h>
20 #include "common.h"
21 #include <linux/ptp_clock_kernel.h>
22 #include <linux/net_tstamp.h>
23 #include <linux/reset.h>
24 #include <net/page_pool/types.h>
25 #include <net/xdp.h>
26 #include <uapi/linux/bpf.h>
27 
28 struct stmmac_resources {
29 	void __iomem *addr;
30 	u8 mac[ETH_ALEN];
31 	int wol_irq;
32 	int lpi_irq;
33 	int irq;
34 	int sfty_irq;
35 	int sfty_ce_irq;
36 	int sfty_ue_irq;
37 	int rx_irq[MTL_MAX_RX_QUEUES];
38 	int tx_irq[MTL_MAX_TX_QUEUES];
39 };
40 
41 enum stmmac_txbuf_type {
42 	STMMAC_TXBUF_T_SKB,
43 	STMMAC_TXBUF_T_XDP_TX,
44 	STMMAC_TXBUF_T_XDP_NDO,
45 	STMMAC_TXBUF_T_XSK_TX,
46 };
47 
48 struct stmmac_tx_info {
49 	dma_addr_t buf;
50 	bool map_as_page;
51 	unsigned len;
52 	bool last_segment;
53 	bool is_jumbo;
54 	enum stmmac_txbuf_type buf_type;
55 	struct xsk_tx_metadata_compl xsk_meta;
56 };
57 
58 #define STMMAC_TBS_AVAIL	BIT(0)
59 #define STMMAC_TBS_EN		BIT(1)
60 
61 /* Frequently used values are kept adjacent for cache effect */
62 struct stmmac_tx_queue {
63 	u32 tx_count_frames;
64 	int tbs;
65 	struct hrtimer txtimer;
66 	u32 queue_index;
67 	struct stmmac_priv *priv_data;
68 	struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp;
69 	struct dma_edesc *dma_entx;
70 	struct dma_desc *dma_tx;
71 	union {
72 		struct sk_buff **tx_skbuff;
73 		struct xdp_frame **xdpf;
74 	};
75 	struct stmmac_tx_info *tx_skbuff_dma;
76 	struct xsk_buff_pool *xsk_pool;
77 	u32 xsk_frames_done;
78 	unsigned int cur_tx;
79 	unsigned int dirty_tx;
80 	dma_addr_t dma_tx_phy;
81 	dma_addr_t tx_tail_addr;
82 	u32 mss;
83 };
84 
85 struct stmmac_rx_buffer {
86 	union {
87 		struct {
88 			struct page *page;
89 			dma_addr_t addr;
90 			__u32 page_offset;
91 		};
92 		struct xdp_buff *xdp;
93 	};
94 	struct page *sec_page;
95 	dma_addr_t sec_addr;
96 };
97 
98 struct stmmac_xdp_buff {
99 	struct xdp_buff xdp;
100 	struct stmmac_priv *priv;
101 	struct dma_desc *desc;
102 	struct dma_desc *ndesc;
103 };
104 
105 struct stmmac_metadata_request {
106 	struct stmmac_priv *priv;
107 	struct dma_desc *tx_desc;
108 	bool *set_ic;
109 };
110 
111 struct stmmac_xsk_tx_complete {
112 	struct stmmac_priv *priv;
113 	struct dma_desc *desc;
114 };
115 
116 struct stmmac_rx_queue {
117 	u32 rx_count_frames;
118 	u32 queue_index;
119 	struct xdp_rxq_info xdp_rxq;
120 	struct xsk_buff_pool *xsk_pool;
121 	struct page_pool *page_pool;
122 	struct stmmac_rx_buffer *buf_pool;
123 	struct stmmac_priv *priv_data;
124 	struct dma_extended_desc *dma_erx;
125 	struct dma_desc *dma_rx ____cacheline_aligned_in_smp;
126 	unsigned int cur_rx;
127 	unsigned int dirty_rx;
128 	unsigned int buf_alloc_num;
129 	dma_addr_t dma_rx_phy;
130 	u32 rx_tail_addr;
131 	unsigned int state_saved;
132 	struct {
133 		struct sk_buff *skb;
134 		unsigned int len;
135 		unsigned int error;
136 	} state;
137 };
138 
139 struct stmmac_channel {
140 	struct napi_struct rx_napi ____cacheline_aligned_in_smp;
141 	struct napi_struct tx_napi ____cacheline_aligned_in_smp;
142 	struct napi_struct rxtx_napi ____cacheline_aligned_in_smp;
143 	struct stmmac_priv *priv_data;
144 	spinlock_t lock;
145 	u32 index;
146 };
147 
148 struct stmmac_fpe_cfg {
149 	/* Serialize access to MAC Merge state between ethtool requests
150 	 * and link state updates.
151 	 */
152 	spinlock_t lock;
153 
154 	const struct stmmac_fpe_reg *reg;
155 	u32 fpe_csr;				/* MAC_FPE_CTRL_STS reg cache */
156 
157 	enum ethtool_mm_verify_status status;
158 	struct timer_list verify_timer;
159 	bool verify_enabled;
160 	int verify_retries;
161 	bool pmac_enabled;
162 	u32 verify_time;
163 	bool tx_enabled;
164 };
165 
166 struct stmmac_tc_entry {
167 	bool in_use;
168 	bool in_hw;
169 	bool is_last;
170 	bool is_frag;
171 	void *frag_ptr;
172 	unsigned int table_pos;
173 	u32 handle;
174 	u32 prio;
175 	struct {
176 		u32 match_data;
177 		u32 match_en;
178 		u8 af:1;
179 		u8 rf:1;
180 		u8 im:1;
181 		u8 nc:1;
182 		u8 res1:4;
183 		u8 frame_offset;
184 		u8 ok_index;
185 		u8 dma_ch_no;
186 		u32 res2;
187 	} __packed val;
188 };
189 
190 #define STMMAC_PPS_MAX		4
191 struct stmmac_pps_cfg {
192 	bool available;
193 	struct timespec64 start;
194 	struct timespec64 period;
195 };
196 
197 struct stmmac_rss {
198 	int enable;
199 	u8 key[STMMAC_RSS_HASH_KEY_SIZE];
200 	u32 table[STMMAC_RSS_MAX_TABLE_SIZE];
201 };
202 
203 #define STMMAC_FLOW_ACTION_DROP		BIT(0)
204 struct stmmac_flow_entry {
205 	unsigned long cookie;
206 	unsigned long action;
207 	u8 ip_proto;
208 	int in_use;
209 	int idx;
210 	int is_l4;
211 };
212 
213 /* Rx Frame Steering */
214 enum stmmac_rfs_type {
215 	STMMAC_RFS_T_VLAN,
216 	STMMAC_RFS_T_LLDP,
217 	STMMAC_RFS_T_1588,
218 	STMMAC_RFS_T_MAX,
219 };
220 
221 struct stmmac_rfs_entry {
222 	unsigned long cookie;
223 	u16 etype;
224 	int in_use;
225 	int type;
226 	int tc;
227 };
228 
229 struct stmmac_dma_conf {
230 	unsigned int dma_buf_sz;
231 
232 	/* RX Queue */
233 	struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES];
234 	unsigned int dma_rx_size;
235 
236 	/* TX Queue */
237 	struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES];
238 	unsigned int dma_tx_size;
239 };
240 
241 #define EST_GCL         1024
242 struct stmmac_est {
243 	int enable;
244 	u32 btr_reserve[2];
245 	u32 btr_offset[2];
246 	u32 btr[2];
247 	u32 ctr[2];
248 	u32 ter;
249 	u32 gcl_unaligned[EST_GCL];
250 	u32 gcl[EST_GCL];
251 	u32 gcl_size;
252 	u32 max_sdu[MTL_MAX_TX_QUEUES];
253 };
254 
255 struct stmmac_priv {
256 	/* Frequently used values are kept adjacent for cache effect */
257 	u32 tx_coal_frames[MTL_MAX_TX_QUEUES];
258 	u32 tx_coal_timer[MTL_MAX_TX_QUEUES];
259 	u32 rx_coal_frames[MTL_MAX_TX_QUEUES];
260 
261 	int hwts_tx_en;
262 	bool tx_path_in_lpi_mode;
263 	bool tso;
264 	int sph;
265 	int sph_cap;
266 	u32 sarc_type;
267 
268 	u32 rx_riwt[MTL_MAX_TX_QUEUES];
269 	int hwts_rx_en;
270 
271 	void __iomem *ioaddr;
272 	struct net_device *dev;
273 	struct device *device;
274 	struct mac_device_info *hw;
275 	int (*hwif_quirks)(struct stmmac_priv *priv);
276 	struct mutex lock;
277 
278 	struct stmmac_dma_conf dma_conf;
279 
280 	/* Generic channel for NAPI */
281 	struct stmmac_channel channel[STMMAC_CH_MAX];
282 
283 	int speed;
284 	unsigned int flow_ctrl;
285 	unsigned int pause;
286 	struct mii_bus *mii;
287 
288 	struct phylink_config phylink_config;
289 	struct phylink *phylink;
290 
291 	struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp;
292 	struct stmmac_safety_stats sstats;
293 	struct plat_stmmacenet_data *plat;
294 	/* Protect est parameters */
295 	struct mutex est_lock;
296 	struct stmmac_est *est;
297 	struct dma_features dma_cap;
298 	struct stmmac_counters mmc;
299 	int hw_cap_support;
300 	int synopsys_id;
301 	u32 msg_enable;
302 	int wolopts;
303 	int wol_irq;
304 	bool wol_irq_disabled;
305 	int clk_csr;
306 	struct timer_list eee_ctrl_timer;
307 	int lpi_irq;
308 	u32 tx_lpi_timer;
309 	bool eee_enabled;
310 	bool eee_active;
311 	bool eee_sw_timer_en;
312 	unsigned int mode;
313 	unsigned int chain_mode;
314 	int extend_desc;
315 	struct hwtstamp_config tstamp_config;
316 	struct ptp_clock *ptp_clock;
317 	struct ptp_clock_info ptp_clock_ops;
318 	unsigned int default_addend;
319 	u32 sub_second_inc;
320 	u32 systime_flags;
321 	u32 adv_ts;
322 	int use_riwt;
323 	int irq_wake;
324 	rwlock_t ptp_lock;
325 	/* Protects auxiliary snapshot registers from concurrent access. */
326 	struct mutex aux_ts_lock;
327 	wait_queue_head_t tstamp_busy_wait;
328 
329 	void __iomem *mmcaddr;
330 	void __iomem *ptpaddr;
331 	void __iomem *estaddr;
332 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
333 	int sfty_irq;
334 	int sfty_ce_irq;
335 	int sfty_ue_irq;
336 	int rx_irq[MTL_MAX_RX_QUEUES];
337 	int tx_irq[MTL_MAX_TX_QUEUES];
338 	/*irq name */
339 	char int_name_mac[IFNAMSIZ + 9];
340 	char int_name_wol[IFNAMSIZ + 9];
341 	char int_name_lpi[IFNAMSIZ + 9];
342 	char int_name_sfty[IFNAMSIZ + 10];
343 	char int_name_sfty_ce[IFNAMSIZ + 10];
344 	char int_name_sfty_ue[IFNAMSIZ + 10];
345 	char int_name_rx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 14];
346 	char int_name_tx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 18];
347 
348 #ifdef CONFIG_DEBUG_FS
349 	struct dentry *dbgfs_dir;
350 #endif
351 
352 	unsigned long state;
353 	struct workqueue_struct *wq;
354 	struct work_struct service_task;
355 
356 	/* Frame Preemption feature (FPE) */
357 	struct stmmac_fpe_cfg fpe_cfg;
358 
359 	/* TC Handling */
360 	unsigned int tc_entries_max;
361 	unsigned int tc_off_max;
362 	struct stmmac_tc_entry *tc_entries;
363 	unsigned int flow_entries_max;
364 	struct stmmac_flow_entry *flow_entries;
365 	unsigned int rfs_entries_max[STMMAC_RFS_T_MAX];
366 	unsigned int rfs_entries_cnt[STMMAC_RFS_T_MAX];
367 	unsigned int rfs_entries_total;
368 	struct stmmac_rfs_entry *rfs_entries;
369 
370 	/* Pulse Per Second output */
371 	struct stmmac_pps_cfg pps[STMMAC_PPS_MAX];
372 
373 	/* Receive Side Scaling */
374 	struct stmmac_rss rss;
375 
376 	/* XDP BPF Program */
377 	unsigned long *af_xdp_zc_qps;
378 	struct bpf_prog *xdp_prog;
379 };
380 
381 enum stmmac_state {
382 	STMMAC_DOWN,
383 	STMMAC_RESET_REQUESTED,
384 	STMMAC_RESETING,
385 	STMMAC_SERVICE_SCHED,
386 };
387 
388 int stmmac_mdio_unregister(struct net_device *ndev);
389 int stmmac_mdio_register(struct net_device *ndev);
390 int stmmac_mdio_reset(struct mii_bus *mii);
391 int stmmac_pcs_setup(struct net_device *ndev);
392 void stmmac_pcs_clean(struct net_device *ndev);
393 void stmmac_set_ethtool_ops(struct net_device *netdev);
394 
395 int stmmac_init_tstamp_counter(struct stmmac_priv *priv, u32 systime_flags);
396 void stmmac_ptp_register(struct stmmac_priv *priv);
397 void stmmac_ptp_unregister(struct stmmac_priv *priv);
398 int stmmac_xdp_open(struct net_device *dev);
399 void stmmac_xdp_release(struct net_device *dev);
400 int stmmac_resume(struct device *dev);
401 int stmmac_suspend(struct device *dev);
402 void stmmac_dvr_remove(struct device *dev);
403 int stmmac_dvr_probe(struct device *device,
404 		     struct plat_stmmacenet_data *plat_dat,
405 		     struct stmmac_resources *res);
406 int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt);
407 int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size);
408 int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled);
409 
410 static inline bool stmmac_xdp_is_enabled(struct stmmac_priv *priv)
411 {
412 	return !!priv->xdp_prog;
413 }
414 
415 void stmmac_disable_rx_queue(struct stmmac_priv *priv, u32 queue);
416 void stmmac_enable_rx_queue(struct stmmac_priv *priv, u32 queue);
417 void stmmac_disable_tx_queue(struct stmmac_priv *priv, u32 queue);
418 void stmmac_enable_tx_queue(struct stmmac_priv *priv, u32 queue);
419 int stmmac_xsk_wakeup(struct net_device *dev, u32 queue, u32 flags);
420 struct timespec64 stmmac_calc_tas_basetime(ktime_t old_base_time,
421 					   ktime_t current_time,
422 					   u64 cycle_time);
423 
424 #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS)
425 void stmmac_selftest_run(struct net_device *dev,
426 			 struct ethtool_test *etest, u64 *buf);
427 void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data);
428 int stmmac_selftest_get_count(struct stmmac_priv *priv);
429 #else
430 static inline void stmmac_selftest_run(struct net_device *dev,
431 				       struct ethtool_test *etest, u64 *buf)
432 {
433 	/* Not enabled */
434 }
435 static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv,
436 					       u8 *data)
437 {
438 	/* Not enabled */
439 }
440 static inline int stmmac_selftest_get_count(struct stmmac_priv *priv)
441 {
442 	return -EOPNOTSUPP;
443 }
444 #endif /* CONFIG_STMMAC_SELFTESTS */
445 
446 #endif /* __STMMAC_H__ */
447