1 /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 2 /* 3 * Copyright (c) 2018 Synopsys, Inc. and/or its affiliates. 4 * stmmac XGMAC definitions. 5 */ 6 7 #ifndef __STMMAC_DWXGMAC2_H__ 8 #define __STMMAC_DWXGMAC2_H__ 9 10 #include "common.h" 11 12 /* Misc */ 13 #define XGMAC_JUMBO_LEN 16368 14 15 /* MAC Registers */ 16 #define XGMAC_TX_CONFIG 0x00000000 17 #define XGMAC_CONFIG_SS_OFF 29 18 #define XGMAC_CONFIG_SS_MASK GENMASK(31, 29) 19 #define XGMAC_CONFIG_SS_10000 (0x0 << XGMAC_CONFIG_SS_OFF) 20 #define XGMAC_CONFIG_SS_2500_GMII (0x2 << XGMAC_CONFIG_SS_OFF) 21 #define XGMAC_CONFIG_SS_1000_GMII (0x3 << XGMAC_CONFIG_SS_OFF) 22 #define XGMAC_CONFIG_SS_100_MII (0x4 << XGMAC_CONFIG_SS_OFF) 23 #define XGMAC_CONFIG_SS_5000 (0x5 << XGMAC_CONFIG_SS_OFF) 24 #define XGMAC_CONFIG_SS_2500 (0x6 << XGMAC_CONFIG_SS_OFF) 25 #define XGMAC_CONFIG_SS_10_MII (0x7 << XGMAC_CONFIG_SS_OFF) 26 #define XGMAC_CONFIG_SARC GENMASK(22, 20) 27 #define XGMAC_CONFIG_SARC_SHIFT 20 28 #define XGMAC_CONFIG_JD BIT(16) 29 #define XGMAC_CONFIG_TE BIT(0) 30 #define XGMAC_CORE_INIT_TX (XGMAC_CONFIG_JD) 31 #define XGMAC_RX_CONFIG 0x00000004 32 #define XGMAC_CONFIG_ARPEN BIT(31) 33 #define XGMAC_CONFIG_GPSL GENMASK(29, 16) 34 #define XGMAC_CONFIG_GPSL_SHIFT 16 35 #define XGMAC_CONFIG_HDSMS GENMASK(14, 12) 36 #define XGMAC_CONFIG_HDSMS_SHIFT 12 37 #define XGMAC_CONFIG_HDSMS_256 (0x2 << XGMAC_CONFIG_HDSMS_SHIFT) 38 #define XGMAC_CONFIG_S2KP BIT(11) 39 #define XGMAC_CONFIG_LM BIT(10) 40 #define XGMAC_CONFIG_IPC BIT(9) 41 #define XGMAC_CONFIG_JE BIT(8) 42 #define XGMAC_CONFIG_WD BIT(7) 43 #define XGMAC_CONFIG_GPSLCE BIT(6) 44 #define XGMAC_CONFIG_CST BIT(2) 45 #define XGMAC_CONFIG_ACS BIT(1) 46 #define XGMAC_CONFIG_RE BIT(0) 47 #define XGMAC_CORE_INIT_RX (XGMAC_CONFIG_GPSLCE | XGMAC_CONFIG_WD | \ 48 (XGMAC_JUMBO_LEN << XGMAC_CONFIG_GPSL_SHIFT)) 49 #define XGMAC_PACKET_FILTER 0x00000008 50 #define XGMAC_FILTER_RA BIT(31) 51 #define XGMAC_FILTER_IPFE BIT(20) 52 #define XGMAC_FILTER_VTFE BIT(16) 53 #define XGMAC_FILTER_HPF BIT(10) 54 #define XGMAC_FILTER_PCF BIT(7) 55 #define XGMAC_FILTER_PM BIT(4) 56 #define XGMAC_FILTER_HMC BIT(2) 57 #define XGMAC_FILTER_PR BIT(0) 58 #define XGMAC_HASH_TABLE(x) (0x00000010 + (x) * 4) 59 #define XGMAC_MAX_HASH_TABLE 8 60 #define XGMAC_RXQ_CTRL0 0x000000a0 61 #define XGMAC_RXQEN(x) GENMASK((x) * 2 + 1, (x) * 2) 62 #define XGMAC_RXQEN_SHIFT(x) ((x) * 2) 63 #define XGMAC_RXQ_CTRL1 0x000000a4 64 #define XGMAC_AVCPQ GENMASK(31, 28) 65 #define XGMAC_AVCPQ_SHIFT 28 66 #define XGMAC_PTPQ GENMASK(27, 24) 67 #define XGMAC_PTPQ_SHIFT 24 68 #define XGMAC_TACPQE BIT(23) 69 #define XGMAC_DCBCPQ GENMASK(19, 16) 70 #define XGMAC_DCBCPQ_SHIFT 16 71 #define XGMAC_MCBCQEN BIT(15) 72 #define XGMAC_MCBCQ GENMASK(11, 8) 73 #define XGMAC_MCBCQ_SHIFT 8 74 #define XGMAC_FPRQ GENMASK(7, 4) 75 #define XGMAC_UPQ GENMASK(3, 0) 76 #define XGMAC_UPQ_SHIFT 0 77 #define XGMAC_RXQ_CTRL2 0x000000a8 78 #define XGMAC_RXQ_CTRL3 0x000000ac 79 #define XGMAC_PSRQ(x) GENMASK((x) * 8 + 7, (x) * 8) 80 #define XGMAC_PSRQ_SHIFT(x) ((x) * 8) 81 #define XGMAC_INT_STATUS 0x000000b0 82 #define XGMAC_INT_TSIS BIT(12) 83 #define XGMAC_LPIIS BIT(5) 84 #define XGMAC_PMTIS BIT(4) 85 #define XGMAC_INT_EN 0x000000b4 86 #define XGMAC_FPEIE BIT(15) 87 #define XGMAC_TSIE BIT(12) 88 #define XGMAC_LPIIE BIT(5) 89 #define XGMAC_PMTIE BIT(4) 90 #define XGMAC_INT_DEFAULT_EN (XGMAC_LPIIE | XGMAC_PMTIE) 91 #define XGMAC_Qx_TX_FLOW_CTRL(x) (0x00000070 + (x) * 4) 92 #define XGMAC_PT GENMASK(31, 16) 93 #define XGMAC_PT_SHIFT 16 94 #define XGMAC_TFE BIT(1) 95 #define XGMAC_RX_FLOW_CTRL 0x00000090 96 #define XGMAC_RFE BIT(0) 97 #define XGMAC_PMT 0x000000c0 98 #define XGMAC_GLBLUCAST BIT(9) 99 #define XGMAC_RWKPKTEN BIT(2) 100 #define XGMAC_MGKPKTEN BIT(1) 101 #define XGMAC_PWRDWN BIT(0) 102 #define XGMAC_LPI_CTRL 0x000000d0 103 /* For definitions, see LPI_CTRL_STATUS_xxx in common.h */ 104 #define XGMAC_LPI_TIMER_CTRL 0x000000d4 105 #define XGMAC_HW_FEATURE0 0x0000011c 106 #define XGMAC_HWFEAT_EDMA BIT(31) 107 #define XGMAC_HWFEAT_EDIFFC BIT(30) 108 #define XGMAC_HWFEAT_VXN BIT(29) 109 #define XGMAC_HWFEAT_SAVLANINS BIT(27) 110 #define XGMAC_HWFEAT_TSSTSSEL GENMASK(26, 25) 111 #define XGMAC_HWFEAT_ADDMACADRSEL GENMASK(22, 18) 112 #define XGMAC_HWFEAT_RXCOESEL BIT(16) 113 #define XGMAC_HWFEAT_TXCOESEL BIT(14) 114 #define XGMAC_HWFEAT_EEESEL BIT(13) 115 #define XGMAC_HWFEAT_TSSEL BIT(12) 116 #define XGMAC_HWFEAT_AVSEL BIT(11) 117 #define XGMAC_HWFEAT_RAVSEL BIT(10) 118 #define XGMAC_HWFEAT_ARPOFFSEL BIT(9) 119 #define XGMAC_HWFEAT_MMCSEL BIT(8) 120 #define XGMAC_HWFEAT_MGKSEL BIT(7) 121 #define XGMAC_HWFEAT_RWKSEL BIT(6) 122 #define XGMAC_HWFEAT_SMASEL BIT(5) 123 #define XGMAC_HWFEAT_VLHASH BIT(4) 124 #define XGMAC_HWFEAT_HDSEL BIT(3) 125 #define XGMAC_HWFEAT_GMIISEL BIT(1) 126 #define XGMAC_HW_FEATURE1 0x00000120 127 #define XGMAC_HWFEAT_L3L4FNUM GENMASK(30, 27) 128 #define XGMAC_HWFEAT_HASHTBLSZ GENMASK(25, 24) 129 #define XGMAC_HWFEAT_NUMTC GENMASK(23, 21) 130 #define XGMAC_HWFEAT_RSSEN BIT(20) 131 #define XGMAC_HWFEAT_DBGMEMA BIT(19) 132 #define XGMAC_HWFEAT_TSOEN BIT(18) 133 #define XGMAC_HWFEAT_SPHEN BIT(17) 134 #define XGMAC_HWFEAT_DCBEN BIT(16) 135 #define XGMAC_HWFEAT_ADDR64 GENMASK(15, 14) 136 #define XGMAC_HWFEAT_ADVTHWORD BIT(13) 137 #define XGMAC_HWFEAT_PTOEN BIT(12) 138 #define XGMAC_HWFEAT_OSTEN BIT(11) 139 #define XGMAC_HWFEAT_TXFIFOSIZE GENMASK(10, 6) 140 #define XGMAC_HWFEAT_PFCEN BIT(5) 141 #define XGMAC_HWFEAT_RXFIFOSIZE GENMASK(4, 0) 142 #define XGMAC_HW_FEATURE2 0x00000124 143 #define XGMAC_HWFEAT_AUXSNAPNUM GENMASK(30, 28) 144 #define XGMAC_HWFEAT_PPSOUTNUM GENMASK(26, 24) 145 #define XGMAC_HWFEAT_TXCHCNT GENMASK(21, 18) 146 #define XGMAC_HWFEAT_RXCHCNT GENMASK(15, 12) 147 #define XGMAC_HWFEAT_TXQCNT GENMASK(9, 6) 148 #define XGMAC_HWFEAT_RXQCNT GENMASK(3, 0) 149 #define XGMAC_HW_FEATURE3 0x00000128 150 #define XGMAC_HWFEAT_TBSCH GENMASK(31, 28) 151 #define XGMAC_HWFEAT_TBSSEL BIT(27) 152 #define XGMAC_HWFEAT_FPESEL BIT(26) 153 #define XGMAC_HWFEAT_SGFSEL BIT(25) 154 #define XGMAC_HWFEAT_ESTWID GENMASK(24, 23) 155 #define XGMAC_HWFEAT_ESTDEP GENMASK(22, 20) 156 #define XGMAC_HWFEAT_ESTSEL BIT(19) 157 #define XGMAC_HWFEAT_TTSFD GENMASK(18, 16) 158 #define XGMAC_HWFEAT_ASP GENMASK(15, 14) 159 #define XGMAC_HWFEAT_DVLAN BIT(13) 160 #define XGMAC_HWFEAT_FRPES GENMASK(12, 11) 161 #define XGMAC_HWFEAT_FRPPB GENMASK(10, 9) 162 #define XGMAC_HWFEAT_POUOST BIT(8) 163 #define XGMAC_HWFEAT_FRPPIPE GENMASK(7, 5) 164 #define XGMAC_HWFEAT_CBTISEL BIT(4) 165 #define XGMAC_HWFEAT_FRPSEL BIT(3) 166 #define XGMAC_HWFEAT_NRVF GENMASK(2, 0) 167 #define XGMAC_HW_FEATURE4 0x0000012c 168 #define XGMAC_HWFEAT_EASP BIT(4) 169 #define XGMAC_HWFEAT_PCSEL GENMASK(1, 0) 170 #define XGMAC_MAC_DPP_FSM_INT_STATUS 0x00000150 171 #define XGMAC_MAC_FSM_CONTROL 0x00000158 172 #define XGMAC_PRTYEN BIT(1) 173 #define XGMAC_TMOUTEN BIT(0) 174 #define XGMAC_MDIO_ADDR 0x00000200 175 #define XGMAC_MDIO_DATA 0x00000204 176 #define XGMAC_MDIO_C22P 0x00000220 177 #define XGMAC_GPIO_STATUS 0x0000027c 178 #define XGMAC_GPIO_GPO0 BIT(16) 179 #define XGMAC_ADDRx_HIGH(x) (0x00000300 + (x) * 0x8) 180 #define XGMAC_ADDR_MAX 32 181 #define XGMAC_AE BIT(31) 182 #define XGMAC_DCS GENMASK(19, 16) 183 #define XGMAC_DCS_SHIFT 16 184 #define XGMAC_ADDRx_LOW(x) (0x00000304 + (x) * 0x8) 185 #define XGMAC_L3L4_ADDR_CTRL 0x00000c00 186 #define XGMAC_IDDR GENMASK(16, 8) 187 #define XGMAC_IDDR_SHIFT 8 188 #define XGMAC_IDDR_FNUM 4 189 #define XGMAC_TT BIT(1) 190 #define XGMAC_XB BIT(0) 191 #define XGMAC_L3L4_DATA 0x00000c04 192 #define XGMAC_L3L4_CTRL 0x0 193 #define XGMAC_L4DPIM0 BIT(21) 194 #define XGMAC_L4DPM0 BIT(20) 195 #define XGMAC_L4SPIM0 BIT(19) 196 #define XGMAC_L4SPM0 BIT(18) 197 #define XGMAC_L4PEN0 BIT(16) 198 #define XGMAC_L3HDBM0 GENMASK(15, 11) 199 #define XGMAC_L3HSBM0 GENMASK(10, 6) 200 #define XGMAC_L3DAIM0 BIT(5) 201 #define XGMAC_L3DAM0 BIT(4) 202 #define XGMAC_L3SAIM0 BIT(3) 203 #define XGMAC_L3SAM0 BIT(2) 204 #define XGMAC_L3PEN0 BIT(0) 205 #define XGMAC_L4_ADDR 0x1 206 #define XGMAC_L4DP0 GENMASK(31, 16) 207 #define XGMAC_L4DP0_SHIFT 16 208 #define XGMAC_L4SP0 GENMASK(15, 0) 209 #define XGMAC_L3_ADDR0 0x4 210 #define XGMAC_L3_ADDR1 0x5 211 #define XGMAC_L3_ADDR2 0x6 212 #define XMGAC_L3_ADDR3 0x7 213 #define XGMAC_ARP_ADDR 0x00000c10 214 #define XGMAC_RSS_CTRL 0x00000c80 215 #define XGMAC_UDP4TE BIT(3) 216 #define XGMAC_TCP4TE BIT(2) 217 #define XGMAC_IP2TE BIT(1) 218 #define XGMAC_RSSE BIT(0) 219 #define XGMAC_RSS_ADDR 0x00000c88 220 #define XGMAC_RSSIA_SHIFT 8 221 #define XGMAC_ADDRT BIT(2) 222 #define XGMAC_CT BIT(1) 223 #define XGMAC_OB BIT(0) 224 #define XGMAC_RSS_DATA 0x00000c8c 225 #define XGMAC_TIMESTAMP_STATUS 0x00000d20 226 #define XGMAC_TIMESTAMP_ATSNS_MASK GENMASK(29, 25) 227 #define XGMAC_TIMESTAMP_ATSNS_SHIFT 25 228 #define XGMAC_TXTSC BIT(15) 229 #define XGMAC_TXTIMESTAMP_NSEC 0x00000d30 230 #define XGMAC_TXTSSTSLO GENMASK(30, 0) 231 #define XGMAC_TXTIMESTAMP_SEC 0x00000d34 232 #define XGMAC_PPS_CONTROL 0x00000d70 233 #define XGMAC_PPS_MAXIDX(x) ((((x) + 1) * 8) - 1) 234 #define XGMAC_PPS_MINIDX(x) ((x) * 8) 235 #define XGMAC_PPSx_MASK(x) \ 236 GENMASK(XGMAC_PPS_MAXIDX(x), XGMAC_PPS_MINIDX(x)) 237 #define XGMAC_TRGTMODSELx(x, val) \ 238 GENMASK(XGMAC_PPS_MAXIDX(x) - 1, XGMAC_PPS_MAXIDX(x) - 2) & \ 239 ((val) << (XGMAC_PPS_MAXIDX(x) - 2)) 240 #define XGMAC_PPSCMDx(x, val) \ 241 GENMASK(XGMAC_PPS_MINIDX(x) + 3, XGMAC_PPS_MINIDX(x)) & \ 242 ((val) << XGMAC_PPS_MINIDX(x)) 243 #define XGMAC_PPSCMD_START 0x2 244 #define XGMAC_PPSCMD_STOP 0x5 245 #define XGMAC_PPSENx(x) BIT(4 + (x) * 8) 246 #define XGMAC_PPSx_TARGET_TIME_SEC(x) (0x00000d80 + (x) * 0x10) 247 #define XGMAC_PPSx_TARGET_TIME_NSEC(x) (0x00000d84 + (x) * 0x10) 248 #define XGMAC_TRGTBUSY0 BIT(31) 249 #define XGMAC_PPSx_INTERVAL(x) (0x00000d88 + (x) * 0x10) 250 #define XGMAC_PPSx_WIDTH(x) (0x00000d8c + (x) * 0x10) 251 252 /* MTL Registers */ 253 #define XGMAC_MTL_OPMODE 0x00001000 254 #define XGMAC_FRPE BIT(15) 255 #define XGMAC_ETSALG GENMASK(6, 5) 256 #define XGMAC_WRR (0x0 << 5) 257 #define XGMAC_WFQ (0x1 << 5) 258 #define XGMAC_DWRR (0x2 << 5) 259 #define XGMAC_RAA BIT(2) 260 #define XGMAC_MTL_INT_STATUS 0x00001020 261 #define XGMAC_MTL_RXQ_DMA_MAP0 0x00001030 262 #define XGMAC_MTL_RXQ_DMA_MAP1 0x00001034 263 #define XGMAC_QxMDMACH(x) GENMASK((x) * 8 + 7, (x) * 8) 264 #define XGMAC_QxMDMACH_SHIFT(x) ((x) * 8) 265 #define XGMAC_QDDMACH BIT(7) 266 #define XGMAC_TC_PRTY_MAP0 0x00001040 267 #define XGMAC_TC_PRTY_MAP1 0x00001044 268 #define XGMAC_PSTC(x) GENMASK((x) * 8 + 7, (x) * 8) 269 #define XGMAC_PSTC_SHIFT(x) ((x) * 8) 270 #define XGMAC_MTL_RXP_CONTROL_STATUS 0x000010a0 271 #define XGMAC_RXPI BIT(31) 272 #define XGMAC_NPE GENMASK(23, 16) 273 #define XGMAC_NVE GENMASK(7, 0) 274 #define XGMAC_MTL_RXP_IACC_CTRL_ST 0x000010b0 275 #define XGMAC_STARTBUSY BIT(31) 276 #define XGMAC_WRRDN BIT(16) 277 #define XGMAC_ADDR GENMASK(9, 0) 278 #define XGMAC_MTL_RXP_IACC_DATA 0x000010b4 279 #define XGMAC_MTL_ECC_CONTROL 0x000010c0 280 #define XGMAC_MTL_SAFETY_INT_STATUS 0x000010c4 281 #define XGMAC_MEUIS BIT(1) 282 #define XGMAC_MECIS BIT(0) 283 #define XGMAC_MTL_ECC_INT_ENABLE 0x000010c8 284 #define XGMAC_RPCEIE BIT(12) 285 #define XGMAC_ECEIE BIT(8) 286 #define XGMAC_RXCEIE BIT(4) 287 #define XGMAC_TXCEIE BIT(0) 288 #define XGMAC_MTL_ECC_INT_STATUS 0x000010cc 289 #define XGMAC_MTL_DPP_CONTROL 0x000010e0 290 #define XGMAC_DPP_DISABLE BIT(0) 291 #define XGMAC_MTL_TXQ_OPMODE(x) (0x00001100 + (0x80 * (x))) 292 #define XGMAC_TQS GENMASK(25, 16) 293 #define XGMAC_TQS_SHIFT 16 294 #define XGMAC_Q2TCMAP GENMASK(10, 8) 295 #define XGMAC_Q2TCMAP_SHIFT 8 296 #define XGMAC_TTC GENMASK(6, 4) 297 #define XGMAC_TTC_SHIFT 4 298 #define XGMAC_TXQEN GENMASK(3, 2) 299 #define XGMAC_TXQEN_SHIFT 2 300 #define XGMAC_TSF BIT(1) 301 #define XGMAC_MTL_TCx_ETS_CONTROL(x) (0x00001110 + (0x80 * (x))) 302 #define XGMAC_MTL_TCx_QUANTUM_WEIGHT(x) (0x00001118 + (0x80 * (x))) 303 #define XGMAC_MTL_TCx_SENDSLOPE(x) (0x0000111c + (0x80 * (x))) 304 #define XGMAC_MTL_TCx_HICREDIT(x) (0x00001120 + (0x80 * (x))) 305 #define XGMAC_MTL_TCx_LOCREDIT(x) (0x00001124 + (0x80 * (x))) 306 #define XGMAC_CC BIT(3) 307 #define XGMAC_TSA GENMASK(1, 0) 308 #define XGMAC_SP (0x0 << 0) 309 #define XGMAC_CBS (0x1 << 0) 310 #define XGMAC_ETS (0x2 << 0) 311 #define XGMAC_MTL_RXQ_OPMODE(x) (0x00001140 + (0x80 * (x))) 312 #define XGMAC_RQS GENMASK(25, 16) 313 #define XGMAC_RQS_SHIFT 16 314 #define XGMAC_EHFC BIT(7) 315 #define XGMAC_RSF BIT(5) 316 #define XGMAC_RTC GENMASK(1, 0) 317 #define XGMAC_RTC_SHIFT 0 318 #define XGMAC_MTL_RXQ_FLOW_CONTROL(x) (0x00001150 + (0x80 * (x))) 319 #define XGMAC_RFD GENMASK(31, 17) 320 #define XGMAC_RFD_SHIFT 17 321 #define XGMAC_RFA GENMASK(15, 1) 322 #define XGMAC_RFA_SHIFT 1 323 #define XGMAC_MTL_QINTEN(x) (0x00001170 + (0x80 * (x))) 324 #define XGMAC_RXOIE BIT(16) 325 #define XGMAC_MTL_QINT_STATUS(x) (0x00001174 + (0x80 * (x))) 326 #define XGMAC_RXOVFIS BIT(16) 327 #define XGMAC_ABPSIS BIT(1) 328 #define XGMAC_TXUNFIS BIT(0) 329 #define XGMAC_MAC_REGSIZE (XGMAC_MTL_QINT_STATUS(15) / 4) 330 331 /* DMA Registers */ 332 #define XGMAC_DMA_MODE 0x00003000 333 #define XGMAC_SWR BIT(0) 334 #define XGMAC_DMA_SYSBUS_MODE 0x00003004 335 #define XGMAC_WR_OSR_LMT GENMASK(29, 24) 336 #define XGMAC_WR_OSR_LMT_SHIFT 24 337 #define XGMAC_RD_OSR_LMT GENMASK(21, 16) 338 #define XGMAC_RD_OSR_LMT_SHIFT 16 339 #define XGMAC_EN_LPI BIT(15) 340 #define XGMAC_LPI_XIT_PKT BIT(14) 341 #define XGMAC_AAL DMA_AXI_AAL 342 #define XGMAC_EAME BIT(11) 343 /* XGMAC_BLEN* are now defined as DMA_AXI_BLEN* in common.h */ 344 #define XGMAC_UNDEF BIT(0) 345 #define XGMAC_TX_EDMA_CTRL 0x00003040 346 #define XGMAC_TDPS GENMASK(29, 0) 347 #define XGMAC_RX_EDMA_CTRL 0x00003044 348 #define XGMAC_RDPS GENMASK(29, 0) 349 #define XGMAC_DMA_TBS_CTRL0 0x00003054 350 #define XGMAC_DMA_TBS_CTRL1 0x00003058 351 #define XGMAC_DMA_TBS_CTRL2 0x0000305c 352 #define XGMAC_DMA_TBS_CTRL3 0x00003060 353 #define XGMAC_FTOS GENMASK(31, 8) 354 #define XGMAC_FTOV BIT(0) 355 #define XGMAC_DEF_FTOS (XGMAC_FTOS | XGMAC_FTOV) 356 #define XGMAC_DMA_SAFETY_INT_STATUS 0x00003064 357 #define XGMAC_MCSIS BIT(31) 358 #define XGMAC_MSUIS BIT(29) 359 #define XGMAC_MSCIS BIT(28) 360 #define XGMAC_DEUIS BIT(1) 361 #define XGMAC_DECIS BIT(0) 362 #define XGMAC_DMA_ECC_INT_ENABLE 0x00003068 363 #define XGMAC_DCEIE BIT(1) 364 #define XGMAC_TCEIE BIT(0) 365 #define XGMAC_DMA_ECC_INT_STATUS 0x0000306c 366 #define XGMAC_DMA_DPP_INT_STATUS 0x00003074 367 #define XGMAC_DMA_CH_CONTROL(x) (0x00003100 + (0x80 * (x))) 368 #define XGMAC_SPH BIT(24) 369 #define XGMAC_PBLx8 BIT(16) 370 #define XGMAC_DMA_CH_TX_CONTROL(x) (0x00003104 + (0x80 * (x))) 371 #define XGMAC_EDSE BIT(28) 372 #define XGMAC_TxPBL GENMASK(21, 16) 373 #define XGMAC_TxPBL_SHIFT 16 374 #define XGMAC_TSE BIT(12) 375 #define XGMAC_OSP BIT(4) 376 #define XGMAC_TXST BIT(0) 377 #define XGMAC_DMA_CH_RX_CONTROL(x) (0x00003108 + (0x80 * (x))) 378 #define XGMAC_RxPBL GENMASK(21, 16) 379 #define XGMAC_RxPBL_SHIFT 16 380 #define XGMAC_RBSZ GENMASK(14, 1) 381 #define XGMAC_RBSZ_SHIFT 1 382 #define XGMAC_RXST BIT(0) 383 #define XGMAC_DMA_CH_TxDESC_HADDR(x) (0x00003110 + (0x80 * (x))) 384 #define XGMAC_DMA_CH_TxDESC_LADDR(x) (0x00003114 + (0x80 * (x))) 385 #define XGMAC_DMA_CH_RxDESC_HADDR(x) (0x00003118 + (0x80 * (x))) 386 #define XGMAC_DMA_CH_RxDESC_LADDR(x) (0x0000311c + (0x80 * (x))) 387 #define XGMAC_DMA_CH_TxDESC_TAIL_LPTR(x) (0x00003124 + (0x80 * (x))) 388 #define XGMAC_DMA_CH_RxDESC_TAIL_LPTR(x) (0x0000312c + (0x80 * (x))) 389 #define XGMAC_DMA_CH_TxDESC_RING_LEN(x) (0x00003130 + (0x80 * (x))) 390 #define XGMAC_DMA_CH_RxDESC_RING_LEN(x) (0x00003134 + (0x80 * (x))) 391 #define XGMAC_DMA_CH_INT_EN(x) (0x00003138 + (0x80 * (x))) 392 #define XGMAC_NIE BIT(15) 393 #define XGMAC_AIE BIT(14) 394 #define XGMAC_RBUE BIT(7) 395 #define XGMAC_RIE BIT(6) 396 #define XGMAC_TBUE BIT(2) 397 #define XGMAC_TIE BIT(0) 398 #define XGMAC_DMA_INT_DEFAULT_EN (XGMAC_NIE | XGMAC_AIE | XGMAC_RBUE | \ 399 XGMAC_RIE | XGMAC_TIE) 400 #define XGMAC_DMA_INT_DEFAULT_RX (XGMAC_RBUE | XGMAC_RIE) 401 #define XGMAC_DMA_INT_DEFAULT_TX (XGMAC_TIE) 402 #define XGMAC_DMA_CH_Rx_WATCHDOG(x) (0x0000313c + (0x80 * (x))) 403 #define XGMAC_RWT GENMASK(7, 0) 404 #define XGMAC_DMA_CH_STATUS(x) (0x00003160 + (0x80 * (x))) 405 #define XGMAC_NIS BIT(15) 406 #define XGMAC_AIS BIT(14) 407 #define XGMAC_FBE BIT(12) 408 #define XGMAC_RBU BIT(7) 409 #define XGMAC_RI BIT(6) 410 #define XGMAC_TBU BIT(2) 411 #define XGMAC_TPS BIT(1) 412 #define XGMAC_TI BIT(0) 413 #define XGMAC_REGSIZE ((0x0000317c + (0x80 * 15)) / 4) 414 415 #define XGMAC_DMA_STATUS_MSK_COMMON (XGMAC_NIS | XGMAC_AIS | XGMAC_FBE) 416 #define XGMAC_DMA_STATUS_MSK_RX (XGMAC_RBU | XGMAC_RI | \ 417 XGMAC_DMA_STATUS_MSK_COMMON) 418 #define XGMAC_DMA_STATUS_MSK_TX (XGMAC_TBU | XGMAC_TPS | XGMAC_TI | \ 419 XGMAC_DMA_STATUS_MSK_COMMON) 420 421 /* Descriptors */ 422 #define XGMAC_TDES0_LTV BIT(31) 423 #define XGMAC_TDES0_LT GENMASK(7, 0) 424 #define XGMAC_TDES1_LT GENMASK(31, 8) 425 #define XGMAC_TDES2_IVT GENMASK(31, 16) 426 #define XGMAC_TDES2_IVT_SHIFT 16 427 #define XGMAC_TDES2_IOC BIT(31) 428 #define XGMAC_TDES2_TTSE BIT(30) 429 #define XGMAC_TDES2_B2L GENMASK(29, 16) 430 #define XGMAC_TDES2_B2L_SHIFT 16 431 #define XGMAC_TDES2_VTIR GENMASK(15, 14) 432 #define XGMAC_TDES2_VTIR_SHIFT 14 433 #define XGMAC_TDES2_B1L GENMASK(13, 0) 434 #define XGMAC_TDES3_OWN BIT(31) 435 #define XGMAC_TDES3_CTXT BIT(30) 436 #define XGMAC_TDES3_FD BIT(29) 437 #define XGMAC_TDES3_LD BIT(28) 438 #define XGMAC_TDES3_CPC GENMASK(27, 26) 439 #define XGMAC_TDES3_CPC_SHIFT 26 440 #define XGMAC_TDES3_TCMSSV BIT(26) 441 #define XGMAC_TDES3_SAIC GENMASK(25, 23) 442 #define XGMAC_TDES3_SAIC_SHIFT 23 443 #define XGMAC_TDES3_TBSV BIT(24) 444 #define XGMAC_TDES3_THL GENMASK(22, 19) 445 #define XGMAC_TDES3_THL_SHIFT 19 446 #define XGMAC_TDES3_IVTIR GENMASK(19, 18) 447 #define XGMAC_TDES3_IVTIR_SHIFT 18 448 #define XGMAC_TDES3_TSE BIT(18) 449 #define XGMAC_TDES3_IVLTV BIT(17) 450 #define XGMAC_TDES3_CIC GENMASK(17, 16) 451 #define XGMAC_TDES3_CIC_SHIFT 16 452 #define XGMAC_TDES3_TPL GENMASK(17, 0) 453 #define XGMAC_TDES3_VLTV BIT(16) 454 #define XGMAC_TDES3_VT GENMASK(15, 0) 455 #define XGMAC_TDES3_FL GENMASK(14, 0) 456 #define XGMAC_RDES2_HL GENMASK(9, 0) 457 #define XGMAC_RDES3_OWN BIT(31) 458 #define XGMAC_RDES3_CTXT BIT(30) 459 #define XGMAC_RDES3_IOC BIT(30) 460 #define XGMAC_RDES3_LD BIT(28) 461 #define XGMAC_RDES3_CDA BIT(27) 462 #define XGMAC_RDES3_RSV BIT(26) 463 #define XGMAC_RDES3_L34T GENMASK(23, 20) 464 #define XGMAC_RDES3_L34T_SHIFT 20 465 #define XGMAC_RDES3_ET_LT GENMASK(19, 16) 466 #define XGMAC_L34T_IP4TCP 0x1 467 #define XGMAC_L34T_IP4UDP 0x2 468 #define XGMAC_L34T_IP6TCP 0x9 469 #define XGMAC_L34T_IP6UDP 0xA 470 #define XGMAC_RDES3_ES BIT(15) 471 #define XGMAC_RDES3_PL GENMASK(13, 0) 472 #define XGMAC_RDES3_TSD BIT(6) 473 #define XGMAC_RDES3_TSA BIT(4) 474 475 /* RDES0 (write back format) */ 476 #define XGMAC_RDES0_VLAN_TAG_MASK GENMASK(15, 0) 477 478 /* Error Type or L2 Type(ET/LT) Field Number */ 479 #define XGMAC_ET_LT_VLAN_STAG 8 480 #define XGMAC_ET_LT_VLAN_CTAG 9 481 #define XGMAC_ET_LT_DVLAN_CTAG_CTAG 10 482 #define XGMAC_ET_LT_DVLAN_STAG_STAG 11 483 #define XGMAC_ET_LT_DVLAN_CTAG_STAG 12 484 #define XGMAC_ET_LT_DVLAN_STAG_CTAG 13 485 486 extern const struct stmmac_ops dwxgmac210_ops; 487 extern const struct stmmac_ops dwxlgmac2_ops; 488 extern const struct stmmac_dma_ops dwxgmac210_dma_ops; 489 extern const struct stmmac_desc_ops dwxgmac210_desc_ops; 490 491 #endif /* __STMMAC_DWXGMAC2_H__ */ 492