133a1a01eSJisheng Zhang // SPDX-License-Identifier: GPL-2.0
233a1a01eSJisheng Zhang /*
333a1a01eSJisheng Zhang * T-HEAD DWMAC platform driver
433a1a01eSJisheng Zhang *
533a1a01eSJisheng Zhang * Copyright (C) 2021 Alibaba Group Holding Limited.
633a1a01eSJisheng Zhang * Copyright (C) 2023 Jisheng Zhang <jszhang@kernel.org>
733a1a01eSJisheng Zhang *
833a1a01eSJisheng Zhang */
933a1a01eSJisheng Zhang
1033a1a01eSJisheng Zhang #include <linux/bitfield.h>
1133a1a01eSJisheng Zhang #include <linux/module.h>
1233a1a01eSJisheng Zhang #include <linux/of.h>
1333a1a01eSJisheng Zhang #include <linux/of_device.h>
1433a1a01eSJisheng Zhang #include <linux/of_net.h>
1533a1a01eSJisheng Zhang #include <linux/platform_device.h>
1633a1a01eSJisheng Zhang
1733a1a01eSJisheng Zhang #include "stmmac_platform.h"
1833a1a01eSJisheng Zhang
1933a1a01eSJisheng Zhang #define GMAC_CLK_EN 0x00
2033a1a01eSJisheng Zhang #define GMAC_TX_CLK_EN BIT(1)
2133a1a01eSJisheng Zhang #define GMAC_TX_CLK_N_EN BIT(2)
2233a1a01eSJisheng Zhang #define GMAC_TX_CLK_OUT_EN BIT(3)
2333a1a01eSJisheng Zhang #define GMAC_RX_CLK_EN BIT(4)
2433a1a01eSJisheng Zhang #define GMAC_RX_CLK_N_EN BIT(5)
2533a1a01eSJisheng Zhang #define GMAC_EPHY_REF_CLK_EN BIT(6)
2633a1a01eSJisheng Zhang #define GMAC_RXCLK_DELAY_CTRL 0x04
2733a1a01eSJisheng Zhang #define GMAC_RXCLK_BYPASS BIT(15)
2833a1a01eSJisheng Zhang #define GMAC_RXCLK_INVERT BIT(14)
2933a1a01eSJisheng Zhang #define GMAC_RXCLK_DELAY GENMASK(4, 0)
3033a1a01eSJisheng Zhang #define GMAC_TXCLK_DELAY_CTRL 0x08
3133a1a01eSJisheng Zhang #define GMAC_TXCLK_BYPASS BIT(15)
3233a1a01eSJisheng Zhang #define GMAC_TXCLK_INVERT BIT(14)
3333a1a01eSJisheng Zhang #define GMAC_TXCLK_DELAY GENMASK(4, 0)
3433a1a01eSJisheng Zhang #define GMAC_PLLCLK_DIV 0x0c
3533a1a01eSJisheng Zhang #define GMAC_PLLCLK_DIV_EN BIT(31)
3633a1a01eSJisheng Zhang #define GMAC_PLLCLK_DIV_NUM GENMASK(7, 0)
3733a1a01eSJisheng Zhang #define GMAC_GTXCLK_SEL 0x18
3833a1a01eSJisheng Zhang #define GMAC_GTXCLK_SEL_PLL BIT(0)
3933a1a01eSJisheng Zhang #define GMAC_INTF_CTRL 0x1c
4033a1a01eSJisheng Zhang #define PHY_INTF_MASK BIT(0)
4133a1a01eSJisheng Zhang #define PHY_INTF_RGMII FIELD_PREP(PHY_INTF_MASK, 1)
4233a1a01eSJisheng Zhang #define PHY_INTF_MII_GMII FIELD_PREP(PHY_INTF_MASK, 0)
4333a1a01eSJisheng Zhang #define GMAC_TXCLK_OEN 0x20
4433a1a01eSJisheng Zhang #define TXCLK_DIR_MASK BIT(0)
4533a1a01eSJisheng Zhang #define TXCLK_DIR_OUTPUT FIELD_PREP(TXCLK_DIR_MASK, 0)
4633a1a01eSJisheng Zhang #define TXCLK_DIR_INPUT FIELD_PREP(TXCLK_DIR_MASK, 1)
4733a1a01eSJisheng Zhang
4833a1a01eSJisheng Zhang struct thead_dwmac {
4933a1a01eSJisheng Zhang struct plat_stmmacenet_data *plat;
5033a1a01eSJisheng Zhang void __iomem *apb_base;
5133a1a01eSJisheng Zhang struct device *dev;
5233a1a01eSJisheng Zhang };
5333a1a01eSJisheng Zhang
thead_dwmac_set_phy_if(struct plat_stmmacenet_data * plat)5433a1a01eSJisheng Zhang static int thead_dwmac_set_phy_if(struct plat_stmmacenet_data *plat)
5533a1a01eSJisheng Zhang {
5633a1a01eSJisheng Zhang struct thead_dwmac *dwmac = plat->bsp_priv;
5733a1a01eSJisheng Zhang u32 phyif;
5833a1a01eSJisheng Zhang
5933a1a01eSJisheng Zhang switch (plat->mac_interface) {
6033a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_MII:
6133a1a01eSJisheng Zhang phyif = PHY_INTF_MII_GMII;
6233a1a01eSJisheng Zhang break;
6333a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII:
6433a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_ID:
6533a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_TXID:
6633a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_RXID:
6733a1a01eSJisheng Zhang phyif = PHY_INTF_RGMII;
6833a1a01eSJisheng Zhang break;
6933a1a01eSJisheng Zhang default:
7033a1a01eSJisheng Zhang dev_err(dwmac->dev, "unsupported phy interface %d\n",
7133a1a01eSJisheng Zhang plat->mac_interface);
7233a1a01eSJisheng Zhang return -EINVAL;
7333a1a01eSJisheng Zhang }
7433a1a01eSJisheng Zhang
7533a1a01eSJisheng Zhang writel(phyif, dwmac->apb_base + GMAC_INTF_CTRL);
7633a1a01eSJisheng Zhang return 0;
7733a1a01eSJisheng Zhang }
7833a1a01eSJisheng Zhang
thead_dwmac_set_txclk_dir(struct plat_stmmacenet_data * plat)7933a1a01eSJisheng Zhang static int thead_dwmac_set_txclk_dir(struct plat_stmmacenet_data *plat)
8033a1a01eSJisheng Zhang {
8133a1a01eSJisheng Zhang struct thead_dwmac *dwmac = plat->bsp_priv;
8233a1a01eSJisheng Zhang u32 txclk_dir;
8333a1a01eSJisheng Zhang
8433a1a01eSJisheng Zhang switch (plat->mac_interface) {
8533a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_MII:
8633a1a01eSJisheng Zhang txclk_dir = TXCLK_DIR_INPUT;
8733a1a01eSJisheng Zhang break;
8833a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII:
8933a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_ID:
9033a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_TXID:
9133a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_RXID:
9233a1a01eSJisheng Zhang txclk_dir = TXCLK_DIR_OUTPUT;
9333a1a01eSJisheng Zhang break;
9433a1a01eSJisheng Zhang default:
9533a1a01eSJisheng Zhang dev_err(dwmac->dev, "unsupported phy interface %d\n",
9633a1a01eSJisheng Zhang plat->mac_interface);
9733a1a01eSJisheng Zhang return -EINVAL;
9833a1a01eSJisheng Zhang }
9933a1a01eSJisheng Zhang
10033a1a01eSJisheng Zhang writel(txclk_dir, dwmac->apb_base + GMAC_TXCLK_OEN);
10133a1a01eSJisheng Zhang return 0;
10233a1a01eSJisheng Zhang }
10333a1a01eSJisheng Zhang
thead_set_clk_tx_rate(void * bsp_priv,struct clk * clk_tx_i,phy_interface_t interface,int speed)104945db208SRussell King (Oracle) static int thead_set_clk_tx_rate(void *bsp_priv, struct clk *clk_tx_i,
105945db208SRussell King (Oracle) phy_interface_t interface, int speed)
10633a1a01eSJisheng Zhang {
107945db208SRussell King (Oracle) struct thead_dwmac *dwmac = bsp_priv;
10833a1a01eSJisheng Zhang struct plat_stmmacenet_data *plat;
10933a1a01eSJisheng Zhang unsigned long rate;
110171fd7cbSRussell King (Oracle) long tx_rate;
11133a1a01eSJisheng Zhang u32 div, reg;
11233a1a01eSJisheng Zhang
11333a1a01eSJisheng Zhang plat = dwmac->plat;
11433a1a01eSJisheng Zhang
11533a1a01eSJisheng Zhang switch (plat->mac_interface) {
11633a1a01eSJisheng Zhang /* For MII, rxc/txc is provided by phy */
11733a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_MII:
118945db208SRussell King (Oracle) return 0;
11933a1a01eSJisheng Zhang
12033a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII:
12133a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_ID:
12233a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_RXID:
12333a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_TXID:
12433a1a01eSJisheng Zhang rate = clk_get_rate(plat->stmmac_clk);
12533a1a01eSJisheng Zhang
12633a1a01eSJisheng Zhang writel(0, dwmac->apb_base + GMAC_PLLCLK_DIV);
12733a1a01eSJisheng Zhang
128171fd7cbSRussell King (Oracle) tx_rate = rgmii_clock(speed);
129171fd7cbSRussell King (Oracle) if (tx_rate < 0) {
130ac9a8587SRussell King (Oracle) dev_err(dwmac->dev, "invalid speed %d\n", speed);
131945db208SRussell King (Oracle) return tx_rate;
13233a1a01eSJisheng Zhang }
13333a1a01eSJisheng Zhang
134171fd7cbSRussell King (Oracle) div = rate / tx_rate;
1358bfff048SRussell King (Oracle) if (rate != tx_rate * div) {
1368bfff048SRussell King (Oracle) dev_err(dwmac->dev, "invalid gmac rate %lu\n", rate);
137945db208SRussell King (Oracle) return -EINVAL;
1388bfff048SRussell King (Oracle) }
139171fd7cbSRussell King (Oracle)
14033a1a01eSJisheng Zhang reg = FIELD_PREP(GMAC_PLLCLK_DIV_EN, 1) |
14133a1a01eSJisheng Zhang FIELD_PREP(GMAC_PLLCLK_DIV_NUM, div);
14233a1a01eSJisheng Zhang writel(reg, dwmac->apb_base + GMAC_PLLCLK_DIV);
143945db208SRussell King (Oracle) return 0;
144945db208SRussell King (Oracle)
14533a1a01eSJisheng Zhang default:
14633a1a01eSJisheng Zhang dev_err(dwmac->dev, "unsupported phy interface %d\n",
14733a1a01eSJisheng Zhang plat->mac_interface);
148945db208SRussell King (Oracle) return -EINVAL;
14933a1a01eSJisheng Zhang }
15033a1a01eSJisheng Zhang }
15133a1a01eSJisheng Zhang
thead_dwmac_enable_clk(struct plat_stmmacenet_data * plat)15233a1a01eSJisheng Zhang static int thead_dwmac_enable_clk(struct plat_stmmacenet_data *plat)
15333a1a01eSJisheng Zhang {
15433a1a01eSJisheng Zhang struct thead_dwmac *dwmac = plat->bsp_priv;
15533a1a01eSJisheng Zhang u32 reg;
15633a1a01eSJisheng Zhang
15733a1a01eSJisheng Zhang switch (plat->mac_interface) {
15833a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_MII:
15933a1a01eSJisheng Zhang reg = GMAC_RX_CLK_EN | GMAC_TX_CLK_EN;
16033a1a01eSJisheng Zhang break;
16133a1a01eSJisheng Zhang
16233a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII:
16333a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_ID:
16433a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_RXID:
16533a1a01eSJisheng Zhang case PHY_INTERFACE_MODE_RGMII_TXID:
16633a1a01eSJisheng Zhang /* use pll */
16733a1a01eSJisheng Zhang writel(GMAC_GTXCLK_SEL_PLL, dwmac->apb_base + GMAC_GTXCLK_SEL);
16833a1a01eSJisheng Zhang reg = GMAC_TX_CLK_EN | GMAC_TX_CLK_N_EN | GMAC_TX_CLK_OUT_EN |
16933a1a01eSJisheng Zhang GMAC_RX_CLK_EN | GMAC_RX_CLK_N_EN;
17033a1a01eSJisheng Zhang break;
17133a1a01eSJisheng Zhang
17233a1a01eSJisheng Zhang default:
17333a1a01eSJisheng Zhang dev_err(dwmac->dev, "unsupported phy interface %d\n",
17433a1a01eSJisheng Zhang plat->mac_interface);
17533a1a01eSJisheng Zhang return -EINVAL;
17633a1a01eSJisheng Zhang }
17733a1a01eSJisheng Zhang
17833a1a01eSJisheng Zhang writel(reg, dwmac->apb_base + GMAC_CLK_EN);
17933a1a01eSJisheng Zhang return 0;
18033a1a01eSJisheng Zhang }
18133a1a01eSJisheng Zhang
thead_dwmac_init(struct platform_device * pdev,void * priv)18233a1a01eSJisheng Zhang static int thead_dwmac_init(struct platform_device *pdev, void *priv)
18333a1a01eSJisheng Zhang {
18433a1a01eSJisheng Zhang struct thead_dwmac *dwmac = priv;
18533a1a01eSJisheng Zhang unsigned int reg;
18633a1a01eSJisheng Zhang int ret;
18733a1a01eSJisheng Zhang
18833a1a01eSJisheng Zhang ret = thead_dwmac_set_phy_if(dwmac->plat);
18933a1a01eSJisheng Zhang if (ret)
19033a1a01eSJisheng Zhang return ret;
19133a1a01eSJisheng Zhang
19233a1a01eSJisheng Zhang ret = thead_dwmac_set_txclk_dir(dwmac->plat);
19333a1a01eSJisheng Zhang if (ret)
19433a1a01eSJisheng Zhang return ret;
19533a1a01eSJisheng Zhang
19633a1a01eSJisheng Zhang reg = readl(dwmac->apb_base + GMAC_RXCLK_DELAY_CTRL);
19733a1a01eSJisheng Zhang reg &= ~(GMAC_RXCLK_DELAY);
19833a1a01eSJisheng Zhang reg |= FIELD_PREP(GMAC_RXCLK_DELAY, 0);
19933a1a01eSJisheng Zhang writel(reg, dwmac->apb_base + GMAC_RXCLK_DELAY_CTRL);
20033a1a01eSJisheng Zhang
20133a1a01eSJisheng Zhang reg = readl(dwmac->apb_base + GMAC_TXCLK_DELAY_CTRL);
20233a1a01eSJisheng Zhang reg &= ~(GMAC_TXCLK_DELAY);
20333a1a01eSJisheng Zhang reg |= FIELD_PREP(GMAC_TXCLK_DELAY, 0);
20433a1a01eSJisheng Zhang writel(reg, dwmac->apb_base + GMAC_TXCLK_DELAY_CTRL);
20533a1a01eSJisheng Zhang
20633a1a01eSJisheng Zhang return thead_dwmac_enable_clk(dwmac->plat);
20733a1a01eSJisheng Zhang }
20833a1a01eSJisheng Zhang
thead_dwmac_probe(struct platform_device * pdev)20933a1a01eSJisheng Zhang static int thead_dwmac_probe(struct platform_device *pdev)
21033a1a01eSJisheng Zhang {
21133a1a01eSJisheng Zhang struct stmmac_resources stmmac_res;
21233a1a01eSJisheng Zhang struct plat_stmmacenet_data *plat;
21333a1a01eSJisheng Zhang struct thead_dwmac *dwmac;
214*4cc339ceSYao Zi struct clk *apb_clk;
21533a1a01eSJisheng Zhang void __iomem *apb;
21633a1a01eSJisheng Zhang int ret;
21733a1a01eSJisheng Zhang
21833a1a01eSJisheng Zhang ret = stmmac_get_platform_resources(pdev, &stmmac_res);
21933a1a01eSJisheng Zhang if (ret)
22033a1a01eSJisheng Zhang return dev_err_probe(&pdev->dev, ret,
22133a1a01eSJisheng Zhang "failed to get resources\n");
22233a1a01eSJisheng Zhang
22333a1a01eSJisheng Zhang plat = devm_stmmac_probe_config_dt(pdev, stmmac_res.mac);
22433a1a01eSJisheng Zhang if (IS_ERR(plat))
22533a1a01eSJisheng Zhang return dev_err_probe(&pdev->dev, PTR_ERR(plat),
22633a1a01eSJisheng Zhang "dt configuration failed\n");
22733a1a01eSJisheng Zhang
228*4cc339ceSYao Zi /*
229*4cc339ceSYao Zi * The APB clock is essential for accessing glue registers. However,
230*4cc339ceSYao Zi * old devicetrees don't describe it correctly. We continue to probe
231*4cc339ceSYao Zi * and emit a warning if it isn't present.
232*4cc339ceSYao Zi */
233*4cc339ceSYao Zi apb_clk = devm_clk_get_enabled(&pdev->dev, "apb");
234*4cc339ceSYao Zi if (PTR_ERR(apb_clk) == -ENOENT)
235*4cc339ceSYao Zi dev_warn(&pdev->dev,
236*4cc339ceSYao Zi "cannot get apb clock, link may break after speed changes\n");
237*4cc339ceSYao Zi else if (IS_ERR(apb_clk))
238*4cc339ceSYao Zi return dev_err_probe(&pdev->dev, PTR_ERR(apb_clk),
239*4cc339ceSYao Zi "failed to get apb clock\n");
240*4cc339ceSYao Zi
24133a1a01eSJisheng Zhang dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
24233a1a01eSJisheng Zhang if (!dwmac)
24333a1a01eSJisheng Zhang return -ENOMEM;
24433a1a01eSJisheng Zhang
24533a1a01eSJisheng Zhang apb = devm_platform_ioremap_resource(pdev, 1);
24633a1a01eSJisheng Zhang if (IS_ERR(apb))
24733a1a01eSJisheng Zhang return dev_err_probe(&pdev->dev, PTR_ERR(apb),
24833a1a01eSJisheng Zhang "failed to remap gmac apb registers\n");
24933a1a01eSJisheng Zhang
25033a1a01eSJisheng Zhang dwmac->dev = &pdev->dev;
25133a1a01eSJisheng Zhang dwmac->plat = plat;
25233a1a01eSJisheng Zhang dwmac->apb_base = apb;
25333a1a01eSJisheng Zhang plat->bsp_priv = dwmac;
254945db208SRussell King (Oracle) plat->set_clk_tx_rate = thead_set_clk_tx_rate;
25533a1a01eSJisheng Zhang plat->init = thead_dwmac_init;
25633a1a01eSJisheng Zhang
25733a1a01eSJisheng Zhang return devm_stmmac_pltfr_probe(pdev, plat, &stmmac_res);
25833a1a01eSJisheng Zhang }
25933a1a01eSJisheng Zhang
26033a1a01eSJisheng Zhang static const struct of_device_id thead_dwmac_match[] = {
26133a1a01eSJisheng Zhang { .compatible = "thead,th1520-gmac" },
26233a1a01eSJisheng Zhang { /* sentinel */ }
26333a1a01eSJisheng Zhang };
26433a1a01eSJisheng Zhang MODULE_DEVICE_TABLE(of, thead_dwmac_match);
26533a1a01eSJisheng Zhang
26633a1a01eSJisheng Zhang static struct platform_driver thead_dwmac_driver = {
26733a1a01eSJisheng Zhang .probe = thead_dwmac_probe,
26833a1a01eSJisheng Zhang .driver = {
26933a1a01eSJisheng Zhang .name = "thead-dwmac",
27033a1a01eSJisheng Zhang .pm = &stmmac_pltfr_pm_ops,
27133a1a01eSJisheng Zhang .of_match_table = thead_dwmac_match,
27233a1a01eSJisheng Zhang },
27333a1a01eSJisheng Zhang };
27433a1a01eSJisheng Zhang module_platform_driver(thead_dwmac_driver);
27533a1a01eSJisheng Zhang
27633a1a01eSJisheng Zhang MODULE_AUTHOR("Jisheng Zhang <jszhang@kernel.org>");
27733a1a01eSJisheng Zhang MODULE_AUTHOR("Drew Fustini <drew@pdp7.com>");
27833a1a01eSJisheng Zhang MODULE_DESCRIPTION("T-HEAD DWMAC platform driver");
27933a1a01eSJisheng Zhang MODULE_LICENSE("GPL");
280