xref: /linux/drivers/net/ethernet/stmicro/stmmac/dwmac-socfpga.c (revision 0883c2c06fb5bcf5b9e008270827e63c09a88c1e)
1 /* Copyright Altera Corporation (C) 2014. All rights reserved.
2  *
3  * This program is free software; you can redistribute it and/or modify
4  * it under the terms of the GNU General Public License, version 2,
5  * as published by the Free Software Foundation.
6  *
7  * This program is distributed in the hope that it will be useful,
8  * but WITHOUT ANY WARRANTY; without even the implied warranty of
9  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
10  * GNU General Public License for more details.
11  *
12  * You should have received a copy of the GNU General Public License
13  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
14  *
15  * Adopted from dwmac-sti.c
16  */
17 
18 #include <linux/mfd/syscon.h>
19 #include <linux/of.h>
20 #include <linux/of_address.h>
21 #include <linux/of_net.h>
22 #include <linux/phy.h>
23 #include <linux/regmap.h>
24 #include <linux/reset.h>
25 #include <linux/stmmac.h>
26 
27 #include "stmmac.h"
28 #include "stmmac_platform.h"
29 
30 #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
31 #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
32 #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
33 #define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
34 #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
35 #define SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000010
36 
37 #define SYSMGR_FPGAGRP_MODULE_REG  0x00000028
38 #define SYSMGR_FPGAGRP_MODULE_EMAC 0x00000004
39 
40 #define EMAC_SPLITTER_CTRL_REG			0x0
41 #define EMAC_SPLITTER_CTRL_SPEED_MASK		0x3
42 #define EMAC_SPLITTER_CTRL_SPEED_10		0x2
43 #define EMAC_SPLITTER_CTRL_SPEED_100		0x3
44 #define EMAC_SPLITTER_CTRL_SPEED_1000		0x0
45 
46 struct socfpga_dwmac {
47 	int	interface;
48 	u32	reg_offset;
49 	u32	reg_shift;
50 	struct	device *dev;
51 	struct regmap *sys_mgr_base_addr;
52 	struct reset_control *stmmac_rst;
53 	void __iomem *splitter_base;
54 	bool f2h_ptp_ref_clk;
55 };
56 
57 static void socfpga_dwmac_fix_mac_speed(void *priv, unsigned int speed)
58 {
59 	struct socfpga_dwmac *dwmac = (struct socfpga_dwmac *)priv;
60 	void __iomem *splitter_base = dwmac->splitter_base;
61 	u32 val;
62 
63 	if (!splitter_base)
64 		return;
65 
66 	val = readl(splitter_base + EMAC_SPLITTER_CTRL_REG);
67 	val &= ~EMAC_SPLITTER_CTRL_SPEED_MASK;
68 
69 	switch (speed) {
70 	case 1000:
71 		val |= EMAC_SPLITTER_CTRL_SPEED_1000;
72 		break;
73 	case 100:
74 		val |= EMAC_SPLITTER_CTRL_SPEED_100;
75 		break;
76 	case 10:
77 		val |= EMAC_SPLITTER_CTRL_SPEED_10;
78 		break;
79 	default:
80 		return;
81 	}
82 
83 	writel(val, splitter_base + EMAC_SPLITTER_CTRL_REG);
84 }
85 
86 static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
87 {
88 	struct device_node *np = dev->of_node;
89 	struct regmap *sys_mgr_base_addr;
90 	u32 reg_offset, reg_shift;
91 	int ret;
92 	struct device_node *np_splitter;
93 	struct resource res_splitter;
94 
95 	dwmac->interface = of_get_phy_mode(np);
96 
97 	sys_mgr_base_addr = syscon_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
98 	if (IS_ERR(sys_mgr_base_addr)) {
99 		dev_info(dev, "No sysmgr-syscon node found\n");
100 		return PTR_ERR(sys_mgr_base_addr);
101 	}
102 
103 	ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, &reg_offset);
104 	if (ret) {
105 		dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
106 		return -EINVAL;
107 	}
108 
109 	ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, &reg_shift);
110 	if (ret) {
111 		dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
112 		return -EINVAL;
113 	}
114 
115 	dwmac->f2h_ptp_ref_clk = of_property_read_bool(np, "altr,f2h_ptp_ref_clk");
116 
117 	np_splitter = of_parse_phandle(np, "altr,emac-splitter", 0);
118 	if (np_splitter) {
119 		if (of_address_to_resource(np_splitter, 0, &res_splitter)) {
120 			dev_info(dev, "Missing emac splitter address\n");
121 			return -EINVAL;
122 		}
123 
124 		dwmac->splitter_base = devm_ioremap_resource(dev, &res_splitter);
125 		if (IS_ERR(dwmac->splitter_base)) {
126 			dev_info(dev, "Failed to mapping emac splitter\n");
127 			return PTR_ERR(dwmac->splitter_base);
128 		}
129 	}
130 
131 	dwmac->reg_offset = reg_offset;
132 	dwmac->reg_shift = reg_shift;
133 	dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
134 	dwmac->dev = dev;
135 
136 	return 0;
137 }
138 
139 static int socfpga_dwmac_set_phy_mode(struct socfpga_dwmac *dwmac)
140 {
141 	struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
142 	int phymode = dwmac->interface;
143 	u32 reg_offset = dwmac->reg_offset;
144 	u32 reg_shift = dwmac->reg_shift;
145 	u32 ctrl, val, module;
146 
147 	switch (phymode) {
148 	case PHY_INTERFACE_MODE_RGMII:
149 	case PHY_INTERFACE_MODE_RGMII_ID:
150 		val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
151 		break;
152 	case PHY_INTERFACE_MODE_MII:
153 	case PHY_INTERFACE_MODE_GMII:
154 		val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
155 		break;
156 	default:
157 		dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
158 		return -EINVAL;
159 	}
160 
161 	/* Overwrite val to GMII if splitter core is enabled. The phymode here
162 	 * is the actual phy mode on phy hardware, but phy interface from
163 	 * EMAC core is GMII.
164 	 */
165 	if (dwmac->splitter_base)
166 		val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
167 
168 	/* Assert reset to the enet controller before changing the phy mode */
169 	if (dwmac->stmmac_rst)
170 		reset_control_assert(dwmac->stmmac_rst);
171 
172 	regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
173 	ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
174 	ctrl |= val << reg_shift;
175 
176 	if (dwmac->f2h_ptp_ref_clk) {
177 		ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2);
178 		regmap_read(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
179 			    &module);
180 		module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2));
181 		regmap_write(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
182 			     module);
183 	} else {
184 		ctrl &= ~(SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2));
185 	}
186 
187 	regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
188 
189 	/* Deassert reset for the phy configuration to be sampled by
190 	 * the enet controller, and operation to start in requested mode
191 	 */
192 	if (dwmac->stmmac_rst)
193 		reset_control_deassert(dwmac->stmmac_rst);
194 
195 	return 0;
196 }
197 
198 static int socfpga_dwmac_probe(struct platform_device *pdev)
199 {
200 	struct plat_stmmacenet_data *plat_dat;
201 	struct stmmac_resources stmmac_res;
202 	struct device		*dev = &pdev->dev;
203 	int			ret;
204 	struct socfpga_dwmac	*dwmac;
205 
206 	ret = stmmac_get_platform_resources(pdev, &stmmac_res);
207 	if (ret)
208 		return ret;
209 
210 	plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
211 	if (IS_ERR(plat_dat))
212 		return PTR_ERR(plat_dat);
213 
214 	dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
215 	if (!dwmac)
216 		return -ENOMEM;
217 
218 	ret = socfpga_dwmac_parse_data(dwmac, dev);
219 	if (ret) {
220 		dev_err(dev, "Unable to parse OF data\n");
221 		return ret;
222 	}
223 
224 	plat_dat->bsp_priv = dwmac;
225 	plat_dat->fix_mac_speed = socfpga_dwmac_fix_mac_speed;
226 
227 	ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
228 	if (!ret) {
229 		struct net_device *ndev = platform_get_drvdata(pdev);
230 		struct stmmac_priv *stpriv = netdev_priv(ndev);
231 
232 		/* The socfpga driver needs to control the stmmac reset to
233 		 * set the phy mode. Create a copy of the core reset handel
234 		 * so it can be used by the driver later.
235 		 */
236 		dwmac->stmmac_rst = stpriv->stmmac_rst;
237 
238 		ret = socfpga_dwmac_set_phy_mode(dwmac);
239 	}
240 
241 	return ret;
242 }
243 
244 #ifdef CONFIG_PM_SLEEP
245 static int socfpga_dwmac_resume(struct device *dev)
246 {
247 	struct net_device *ndev = dev_get_drvdata(dev);
248 	struct stmmac_priv *priv = netdev_priv(ndev);
249 
250 	socfpga_dwmac_set_phy_mode(priv->plat->bsp_priv);
251 
252 	/* Before the enet controller is suspended, the phy is suspended.
253 	 * This causes the phy clock to be gated. The enet controller is
254 	 * resumed before the phy, so the clock is still gated "off" when
255 	 * the enet controller is resumed. This code makes sure the phy
256 	 * is "resumed" before reinitializing the enet controller since
257 	 * the enet controller depends on an active phy clock to complete
258 	 * a DMA reset. A DMA reset will "time out" if executed
259 	 * with no phy clock input on the Synopsys enet controller.
260 	 * Verified through Synopsys Case #8000711656.
261 	 *
262 	 * Note that the phy clock is also gated when the phy is isolated.
263 	 * Phy "suspend" and "isolate" controls are located in phy basic
264 	 * control register 0, and can be modified by the phy driver
265 	 * framework.
266 	 */
267 	if (priv->phydev)
268 		phy_resume(priv->phydev);
269 
270 	return stmmac_resume(dev);
271 }
272 #endif /* CONFIG_PM_SLEEP */
273 
274 static SIMPLE_DEV_PM_OPS(socfpga_dwmac_pm_ops, stmmac_suspend,
275 					       socfpga_dwmac_resume);
276 
277 static const struct of_device_id socfpga_dwmac_match[] = {
278 	{ .compatible = "altr,socfpga-stmmac" },
279 	{ }
280 };
281 MODULE_DEVICE_TABLE(of, socfpga_dwmac_match);
282 
283 static struct platform_driver socfpga_dwmac_driver = {
284 	.probe  = socfpga_dwmac_probe,
285 	.remove = stmmac_pltfr_remove,
286 	.driver = {
287 		.name           = "socfpga-dwmac",
288 		.pm		= &socfpga_dwmac_pm_ops,
289 		.of_match_table = socfpga_dwmac_match,
290 	},
291 };
292 module_platform_driver(socfpga_dwmac_driver);
293 
294 MODULE_LICENSE("GPL v2");
295