xref: /linux/drivers/net/ethernet/sfc/net_driver.h (revision 800c5eb7b5eba6cb2a32738d763fd59f0fbcdde4)
1 /****************************************************************************
2  * Driver for Solarflare Solarstorm network controllers and boards
3  * Copyright 2005-2006 Fen Systems Ltd.
4  * Copyright 2005-2011 Solarflare Communications Inc.
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms of the GNU General Public License version 2 as published
8  * by the Free Software Foundation, incorporated herein by reference.
9  */
10 
11 /* Common definitions for all Efx net driver code */
12 
13 #ifndef EFX_NET_DRIVER_H
14 #define EFX_NET_DRIVER_H
15 
16 #include <linux/netdevice.h>
17 #include <linux/etherdevice.h>
18 #include <linux/ethtool.h>
19 #include <linux/if_vlan.h>
20 #include <linux/timer.h>
21 #include <linux/mdio.h>
22 #include <linux/list.h>
23 #include <linux/pci.h>
24 #include <linux/device.h>
25 #include <linux/highmem.h>
26 #include <linux/workqueue.h>
27 #include <linux/vmalloc.h>
28 #include <linux/i2c.h>
29 
30 #include "enum.h"
31 #include "bitfield.h"
32 
33 /**************************************************************************
34  *
35  * Build definitions
36  *
37  **************************************************************************/
38 
39 #define EFX_DRIVER_VERSION	"3.1"
40 
41 #ifdef DEBUG
42 #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
43 #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
44 #else
45 #define EFX_BUG_ON_PARANOID(x) do {} while (0)
46 #define EFX_WARN_ON_PARANOID(x) do {} while (0)
47 #endif
48 
49 /**************************************************************************
50  *
51  * Efx data structures
52  *
53  **************************************************************************/
54 
55 #define EFX_MAX_CHANNELS 32
56 #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
57 
58 /* Checksum generation is a per-queue option in hardware, so each
59  * queue visible to the networking core is backed by two hardware TX
60  * queues. */
61 #define EFX_MAX_TX_TC		2
62 #define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
63 #define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
64 #define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
65 #define EFX_TXQ_TYPES		4
66 #define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
67 
68 /**
69  * struct efx_special_buffer - An Efx special buffer
70  * @addr: CPU base address of the buffer
71  * @dma_addr: DMA base address of the buffer
72  * @len: Buffer length, in bytes
73  * @index: Buffer index within controller;s buffer table
74  * @entries: Number of buffer table entries
75  *
76  * Special buffers are used for the event queues and the TX and RX
77  * descriptor queues for each channel.  They are *not* used for the
78  * actual transmit and receive buffers.
79  */
80 struct efx_special_buffer {
81 	void *addr;
82 	dma_addr_t dma_addr;
83 	unsigned int len;
84 	int index;
85 	int entries;
86 };
87 
88 enum efx_flush_state {
89 	FLUSH_NONE,
90 	FLUSH_PENDING,
91 	FLUSH_FAILED,
92 	FLUSH_DONE,
93 };
94 
95 /**
96  * struct efx_tx_buffer - An Efx TX buffer
97  * @skb: The associated socket buffer.
98  *	Set only on the final fragment of a packet; %NULL for all other
99  *	fragments.  When this fragment completes, then we can free this
100  *	skb.
101  * @tsoh: The associated TSO header structure, or %NULL if this
102  *	buffer is not a TSO header.
103  * @dma_addr: DMA address of the fragment.
104  * @len: Length of this fragment.
105  *	This field is zero when the queue slot is empty.
106  * @continuation: True if this fragment is not the end of a packet.
107  * @unmap_single: True if pci_unmap_single should be used.
108  * @unmap_len: Length of this fragment to unmap
109  */
110 struct efx_tx_buffer {
111 	const struct sk_buff *skb;
112 	struct efx_tso_header *tsoh;
113 	dma_addr_t dma_addr;
114 	unsigned short len;
115 	bool continuation;
116 	bool unmap_single;
117 	unsigned short unmap_len;
118 };
119 
120 /**
121  * struct efx_tx_queue - An Efx TX queue
122  *
123  * This is a ring buffer of TX fragments.
124  * Since the TX completion path always executes on the same
125  * CPU and the xmit path can operate on different CPUs,
126  * performance is increased by ensuring that the completion
127  * path and the xmit path operate on different cache lines.
128  * This is particularly important if the xmit path is always
129  * executing on one CPU which is different from the completion
130  * path.  There is also a cache line for members which are
131  * read but not written on the fast path.
132  *
133  * @efx: The associated Efx NIC
134  * @queue: DMA queue number
135  * @channel: The associated channel
136  * @core_txq: The networking core TX queue structure
137  * @buffer: The software buffer ring
138  * @txd: The hardware descriptor ring
139  * @ptr_mask: The size of the ring minus 1.
140  * @initialised: Has hardware queue been initialised?
141  * @flushed: Used when handling queue flushing
142  * @read_count: Current read pointer.
143  *	This is the number of buffers that have been removed from both rings.
144  * @old_write_count: The value of @write_count when last checked.
145  *	This is here for performance reasons.  The xmit path will
146  *	only get the up-to-date value of @write_count if this
147  *	variable indicates that the queue is empty.  This is to
148  *	avoid cache-line ping-pong between the xmit path and the
149  *	completion path.
150  * @insert_count: Current insert pointer
151  *	This is the number of buffers that have been added to the
152  *	software ring.
153  * @write_count: Current write pointer
154  *	This is the number of buffers that have been added to the
155  *	hardware ring.
156  * @old_read_count: The value of read_count when last checked.
157  *	This is here for performance reasons.  The xmit path will
158  *	only get the up-to-date value of read_count if this
159  *	variable indicates that the queue is full.  This is to
160  *	avoid cache-line ping-pong between the xmit path and the
161  *	completion path.
162  * @tso_headers_free: A list of TSO headers allocated for this TX queue
163  *	that are not in use, and so available for new TSO sends. The list
164  *	is protected by the TX queue lock.
165  * @tso_bursts: Number of times TSO xmit invoked by kernel
166  * @tso_long_headers: Number of packets with headers too long for standard
167  *	blocks
168  * @tso_packets: Number of packets via the TSO xmit path
169  * @pushes: Number of times the TX push feature has been used
170  * @empty_read_count: If the completion path has seen the queue as empty
171  *	and the transmission path has not yet checked this, the value of
172  *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
173  */
174 struct efx_tx_queue {
175 	/* Members which don't change on the fast path */
176 	struct efx_nic *efx ____cacheline_aligned_in_smp;
177 	unsigned queue;
178 	struct efx_channel *channel;
179 	struct netdev_queue *core_txq;
180 	struct efx_tx_buffer *buffer;
181 	struct efx_special_buffer txd;
182 	unsigned int ptr_mask;
183 	bool initialised;
184 	enum efx_flush_state flushed;
185 
186 	/* Members used mainly on the completion path */
187 	unsigned int read_count ____cacheline_aligned_in_smp;
188 	unsigned int old_write_count;
189 
190 	/* Members used only on the xmit path */
191 	unsigned int insert_count ____cacheline_aligned_in_smp;
192 	unsigned int write_count;
193 	unsigned int old_read_count;
194 	struct efx_tso_header *tso_headers_free;
195 	unsigned int tso_bursts;
196 	unsigned int tso_long_headers;
197 	unsigned int tso_packets;
198 	unsigned int pushes;
199 
200 	/* Members shared between paths and sometimes updated */
201 	unsigned int empty_read_count ____cacheline_aligned_in_smp;
202 #define EFX_EMPTY_COUNT_VALID 0x80000000
203 };
204 
205 /**
206  * struct efx_rx_buffer - An Efx RX data buffer
207  * @dma_addr: DMA base address of the buffer
208  * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
209  *	Will be %NULL if the buffer slot is currently free.
210  * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
211  *	Will be %NULL if the buffer slot is currently free.
212  * @len: Buffer length, in bytes.
213  * @flags: Flags for buffer and packet state.
214  */
215 struct efx_rx_buffer {
216 	dma_addr_t dma_addr;
217 	union {
218 		struct sk_buff *skb;
219 		struct page *page;
220 	} u;
221 	unsigned int len;
222 	u16 flags;
223 };
224 #define EFX_RX_BUF_PAGE		0x0001
225 #define EFX_RX_PKT_CSUMMED	0x0002
226 #define EFX_RX_PKT_DISCARD	0x0004
227 
228 /**
229  * struct efx_rx_page_state - Page-based rx buffer state
230  *
231  * Inserted at the start of every page allocated for receive buffers.
232  * Used to facilitate sharing dma mappings between recycled rx buffers
233  * and those passed up to the kernel.
234  *
235  * @refcnt: Number of struct efx_rx_buffer's referencing this page.
236  *	When refcnt falls to zero, the page is unmapped for dma
237  * @dma_addr: The dma address of this page.
238  */
239 struct efx_rx_page_state {
240 	unsigned refcnt;
241 	dma_addr_t dma_addr;
242 
243 	unsigned int __pad[0] ____cacheline_aligned;
244 };
245 
246 /**
247  * struct efx_rx_queue - An Efx RX queue
248  * @efx: The associated Efx NIC
249  * @buffer: The software buffer ring
250  * @rxd: The hardware descriptor ring
251  * @ptr_mask: The size of the ring minus 1.
252  * @added_count: Number of buffers added to the receive queue.
253  * @notified_count: Number of buffers given to NIC (<= @added_count).
254  * @removed_count: Number of buffers removed from the receive queue.
255  * @max_fill: RX descriptor maximum fill level (<= ring size)
256  * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
257  *	(<= @max_fill)
258  * @fast_fill_limit: The level to which a fast fill will fill
259  *	(@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
260  * @min_fill: RX descriptor minimum non-zero fill level.
261  *	This records the minimum fill level observed when a ring
262  *	refill was triggered.
263  * @alloc_page_count: RX allocation strategy counter.
264  * @alloc_skb_count: RX allocation strategy counter.
265  * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
266  * @flushed: Use when handling queue flushing
267  */
268 struct efx_rx_queue {
269 	struct efx_nic *efx;
270 	struct efx_rx_buffer *buffer;
271 	struct efx_special_buffer rxd;
272 	unsigned int ptr_mask;
273 
274 	int added_count;
275 	int notified_count;
276 	int removed_count;
277 	unsigned int max_fill;
278 	unsigned int fast_fill_trigger;
279 	unsigned int fast_fill_limit;
280 	unsigned int min_fill;
281 	unsigned int min_overfill;
282 	unsigned int alloc_page_count;
283 	unsigned int alloc_skb_count;
284 	struct timer_list slow_fill;
285 	unsigned int slow_fill_count;
286 
287 	enum efx_flush_state flushed;
288 };
289 
290 /**
291  * struct efx_buffer - An Efx general-purpose buffer
292  * @addr: host base address of the buffer
293  * @dma_addr: DMA base address of the buffer
294  * @len: Buffer length, in bytes
295  *
296  * The NIC uses these buffers for its interrupt status registers and
297  * MAC stats dumps.
298  */
299 struct efx_buffer {
300 	void *addr;
301 	dma_addr_t dma_addr;
302 	unsigned int len;
303 };
304 
305 
306 enum efx_rx_alloc_method {
307 	RX_ALLOC_METHOD_AUTO = 0,
308 	RX_ALLOC_METHOD_SKB = 1,
309 	RX_ALLOC_METHOD_PAGE = 2,
310 };
311 
312 /**
313  * struct efx_channel - An Efx channel
314  *
315  * A channel comprises an event queue, at least one TX queue, at least
316  * one RX queue, and an associated tasklet for processing the event
317  * queue.
318  *
319  * @efx: Associated Efx NIC
320  * @channel: Channel instance number
321  * @enabled: Channel enabled indicator
322  * @irq: IRQ number (MSI and MSI-X only)
323  * @irq_moderation: IRQ moderation value (in hardware ticks)
324  * @napi_dev: Net device used with NAPI
325  * @napi_str: NAPI control structure
326  * @work_pending: Is work pending via NAPI?
327  * @eventq: Event queue buffer
328  * @eventq_mask: Event queue pointer mask
329  * @eventq_read_ptr: Event queue read pointer
330  * @last_eventq_read_ptr: Last event queue read pointer value.
331  * @last_irq_cpu: Last CPU to handle interrupt for this channel
332  * @irq_count: Number of IRQs since last adaptive moderation decision
333  * @irq_mod_score: IRQ moderation score
334  * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
335  *	and diagnostic counters
336  * @rx_alloc_push_pages: RX allocation method currently in use for pushing
337  *	descriptors
338  * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
339  * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
340  * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
341  * @n_rx_mcast_mismatch: Count of unmatched multicast frames
342  * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
343  * @n_rx_overlength: Count of RX_OVERLENGTH errors
344  * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
345  * @rx_queue: RX queue for this channel
346  * @tx_queue: TX queues for this channel
347  */
348 struct efx_channel {
349 	struct efx_nic *efx;
350 	int channel;
351 	bool enabled;
352 	int irq;
353 	unsigned int irq_moderation;
354 	struct net_device *napi_dev;
355 	struct napi_struct napi_str;
356 	bool work_pending;
357 	struct efx_special_buffer eventq;
358 	unsigned int eventq_mask;
359 	unsigned int eventq_read_ptr;
360 	unsigned int last_eventq_read_ptr;
361 
362 	int last_irq_cpu;
363 	unsigned int irq_count;
364 	unsigned int irq_mod_score;
365 #ifdef CONFIG_RFS_ACCEL
366 	unsigned int rfs_filters_added;
367 #endif
368 
369 	int rx_alloc_level;
370 	int rx_alloc_push_pages;
371 
372 	unsigned n_rx_tobe_disc;
373 	unsigned n_rx_ip_hdr_chksum_err;
374 	unsigned n_rx_tcp_udp_chksum_err;
375 	unsigned n_rx_mcast_mismatch;
376 	unsigned n_rx_frm_trunc;
377 	unsigned n_rx_overlength;
378 	unsigned n_skbuff_leaks;
379 
380 	/* Used to pipeline received packets in order to optimise memory
381 	 * access with prefetches.
382 	 */
383 	struct efx_rx_buffer *rx_pkt;
384 
385 	struct efx_rx_queue rx_queue;
386 	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
387 };
388 
389 enum efx_led_mode {
390 	EFX_LED_OFF	= 0,
391 	EFX_LED_ON	= 1,
392 	EFX_LED_DEFAULT	= 2
393 };
394 
395 #define STRING_TABLE_LOOKUP(val, member) \
396 	((val) < member ## _max) ? member ## _names[val] : "(invalid)"
397 
398 extern const char *const efx_loopback_mode_names[];
399 extern const unsigned int efx_loopback_mode_max;
400 #define LOOPBACK_MODE(efx) \
401 	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
402 
403 extern const char *const efx_reset_type_names[];
404 extern const unsigned int efx_reset_type_max;
405 #define RESET_TYPE(type) \
406 	STRING_TABLE_LOOKUP(type, efx_reset_type)
407 
408 enum efx_int_mode {
409 	/* Be careful if altering to correct macro below */
410 	EFX_INT_MODE_MSIX = 0,
411 	EFX_INT_MODE_MSI = 1,
412 	EFX_INT_MODE_LEGACY = 2,
413 	EFX_INT_MODE_MAX	/* Insert any new items before this */
414 };
415 #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
416 
417 enum nic_state {
418 	STATE_INIT = 0,
419 	STATE_RUNNING = 1,
420 	STATE_FINI = 2,
421 	STATE_DISABLED = 3,
422 	STATE_MAX,
423 };
424 
425 /*
426  * Alignment of page-allocated RX buffers
427  *
428  * Controls the number of bytes inserted at the start of an RX buffer.
429  * This is the equivalent of NET_IP_ALIGN [which controls the alignment
430  * of the skb->head for hardware DMA].
431  */
432 #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
433 #define EFX_PAGE_IP_ALIGN 0
434 #else
435 #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
436 #endif
437 
438 /*
439  * Alignment of the skb->head which wraps a page-allocated RX buffer
440  *
441  * The skb allocated to wrap an rx_buffer can have this alignment. Since
442  * the data is memcpy'd from the rx_buf, it does not need to be equal to
443  * EFX_PAGE_IP_ALIGN.
444  */
445 #define EFX_PAGE_SKB_ALIGN 2
446 
447 /* Forward declaration */
448 struct efx_nic;
449 
450 /* Pseudo bit-mask flow control field */
451 #define EFX_FC_RX	FLOW_CTRL_RX
452 #define EFX_FC_TX	FLOW_CTRL_TX
453 #define EFX_FC_AUTO	4
454 
455 /**
456  * struct efx_link_state - Current state of the link
457  * @up: Link is up
458  * @fd: Link is full-duplex
459  * @fc: Actual flow control flags
460  * @speed: Link speed (Mbps)
461  */
462 struct efx_link_state {
463 	bool up;
464 	bool fd;
465 	u8 fc;
466 	unsigned int speed;
467 };
468 
469 static inline bool efx_link_state_equal(const struct efx_link_state *left,
470 					const struct efx_link_state *right)
471 {
472 	return left->up == right->up && left->fd == right->fd &&
473 		left->fc == right->fc && left->speed == right->speed;
474 }
475 
476 /**
477  * struct efx_phy_operations - Efx PHY operations table
478  * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
479  *	efx->loopback_modes.
480  * @init: Initialise PHY
481  * @fini: Shut down PHY
482  * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
483  * @poll: Update @link_state and report whether it changed.
484  *	Serialised by the mac_lock.
485  * @get_settings: Get ethtool settings. Serialised by the mac_lock.
486  * @set_settings: Set ethtool settings. Serialised by the mac_lock.
487  * @set_npage_adv: Set abilities advertised in (Extended) Next Page
488  *	(only needed where AN bit is set in mmds)
489  * @test_alive: Test that PHY is 'alive' (online)
490  * @test_name: Get the name of a PHY-specific test/result
491  * @run_tests: Run tests and record results as appropriate (offline).
492  *	Flags are the ethtool tests flags.
493  */
494 struct efx_phy_operations {
495 	int (*probe) (struct efx_nic *efx);
496 	int (*init) (struct efx_nic *efx);
497 	void (*fini) (struct efx_nic *efx);
498 	void (*remove) (struct efx_nic *efx);
499 	int (*reconfigure) (struct efx_nic *efx);
500 	bool (*poll) (struct efx_nic *efx);
501 	void (*get_settings) (struct efx_nic *efx,
502 			      struct ethtool_cmd *ecmd);
503 	int (*set_settings) (struct efx_nic *efx,
504 			     struct ethtool_cmd *ecmd);
505 	void (*set_npage_adv) (struct efx_nic *efx, u32);
506 	int (*test_alive) (struct efx_nic *efx);
507 	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
508 	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
509 };
510 
511 /**
512  * @enum efx_phy_mode - PHY operating mode flags
513  * @PHY_MODE_NORMAL: on and should pass traffic
514  * @PHY_MODE_TX_DISABLED: on with TX disabled
515  * @PHY_MODE_LOW_POWER: set to low power through MDIO
516  * @PHY_MODE_OFF: switched off through external control
517  * @PHY_MODE_SPECIAL: on but will not pass traffic
518  */
519 enum efx_phy_mode {
520 	PHY_MODE_NORMAL		= 0,
521 	PHY_MODE_TX_DISABLED	= 1,
522 	PHY_MODE_LOW_POWER	= 2,
523 	PHY_MODE_OFF		= 4,
524 	PHY_MODE_SPECIAL	= 8,
525 };
526 
527 static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
528 {
529 	return !!(mode & ~PHY_MODE_TX_DISABLED);
530 }
531 
532 /*
533  * Efx extended statistics
534  *
535  * Not all statistics are provided by all supported MACs.  The purpose
536  * is this structure is to contain the raw statistics provided by each
537  * MAC.
538  */
539 struct efx_mac_stats {
540 	u64 tx_bytes;
541 	u64 tx_good_bytes;
542 	u64 tx_bad_bytes;
543 	u64 tx_packets;
544 	u64 tx_bad;
545 	u64 tx_pause;
546 	u64 tx_control;
547 	u64 tx_unicast;
548 	u64 tx_multicast;
549 	u64 tx_broadcast;
550 	u64 tx_lt64;
551 	u64 tx_64;
552 	u64 tx_65_to_127;
553 	u64 tx_128_to_255;
554 	u64 tx_256_to_511;
555 	u64 tx_512_to_1023;
556 	u64 tx_1024_to_15xx;
557 	u64 tx_15xx_to_jumbo;
558 	u64 tx_gtjumbo;
559 	u64 tx_collision;
560 	u64 tx_single_collision;
561 	u64 tx_multiple_collision;
562 	u64 tx_excessive_collision;
563 	u64 tx_deferred;
564 	u64 tx_late_collision;
565 	u64 tx_excessive_deferred;
566 	u64 tx_non_tcpudp;
567 	u64 tx_mac_src_error;
568 	u64 tx_ip_src_error;
569 	u64 rx_bytes;
570 	u64 rx_good_bytes;
571 	u64 rx_bad_bytes;
572 	u64 rx_packets;
573 	u64 rx_good;
574 	u64 rx_bad;
575 	u64 rx_pause;
576 	u64 rx_control;
577 	u64 rx_unicast;
578 	u64 rx_multicast;
579 	u64 rx_broadcast;
580 	u64 rx_lt64;
581 	u64 rx_64;
582 	u64 rx_65_to_127;
583 	u64 rx_128_to_255;
584 	u64 rx_256_to_511;
585 	u64 rx_512_to_1023;
586 	u64 rx_1024_to_15xx;
587 	u64 rx_15xx_to_jumbo;
588 	u64 rx_gtjumbo;
589 	u64 rx_bad_lt64;
590 	u64 rx_bad_64_to_15xx;
591 	u64 rx_bad_15xx_to_jumbo;
592 	u64 rx_bad_gtjumbo;
593 	u64 rx_overflow;
594 	u64 rx_missed;
595 	u64 rx_false_carrier;
596 	u64 rx_symbol_error;
597 	u64 rx_align_error;
598 	u64 rx_length_error;
599 	u64 rx_internal_error;
600 	u64 rx_good_lt64;
601 };
602 
603 /* Number of bits used in a multicast filter hash address */
604 #define EFX_MCAST_HASH_BITS 8
605 
606 /* Number of (single-bit) entries in a multicast filter hash */
607 #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
608 
609 /* An Efx multicast filter hash */
610 union efx_multicast_hash {
611 	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
612 	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
613 };
614 
615 struct efx_filter_state;
616 
617 /**
618  * struct efx_nic - an Efx NIC
619  * @name: Device name (net device name or bus id before net device registered)
620  * @pci_dev: The PCI device
621  * @type: Controller type attributes
622  * @legacy_irq: IRQ number
623  * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
624  * @workqueue: Workqueue for port reconfigures and the HW monitor.
625  *	Work items do not hold and must not acquire RTNL.
626  * @workqueue_name: Name of workqueue
627  * @reset_work: Scheduled reset workitem
628  * @membase_phys: Memory BAR value as physical address
629  * @membase: Memory BAR value
630  * @interrupt_mode: Interrupt mode
631  * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
632  * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
633  * @irq_rx_moderation: IRQ moderation time for RX event queues
634  * @msg_enable: Log message enable flags
635  * @state: Device state flag. Serialised by the rtnl_lock.
636  * @reset_pending: Bitmask for pending resets
637  * @tx_queue: TX DMA queues
638  * @rx_queue: RX DMA queues
639  * @channel: Channels
640  * @channel_name: Names for channels and their IRQs
641  * @rxq_entries: Size of receive queues requested by user.
642  * @txq_entries: Size of transmit queues requested by user.
643  * @next_buffer_table: First available buffer table id
644  * @n_channels: Number of channels in use
645  * @n_rx_channels: Number of channels used for RX (= number of RX queues)
646  * @n_tx_channels: Number of channels used for TX
647  * @rx_buffer_len: RX buffer length
648  * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
649  * @rx_hash_key: Toeplitz hash key for RSS
650  * @rx_indir_table: Indirection table for RSS
651  * @int_error_count: Number of internal errors seen recently
652  * @int_error_expire: Time at which error count will be expired
653  * @irq_status: Interrupt status buffer
654  * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
655  * @irq_level: IRQ level/index for IRQs not triggered by an event queue
656  * @mtd_list: List of MTDs attached to the NIC
657  * @nic_data: Hardware dependent state
658  * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
659  *	efx_monitor() and efx_reconfigure_port()
660  * @port_enabled: Port enabled indicator.
661  *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
662  *	efx_mac_work() with kernel interfaces. Safe to read under any
663  *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
664  *	be held to modify it.
665  * @port_initialized: Port initialized?
666  * @net_dev: Operating system network device. Consider holding the rtnl lock
667  * @stats_buffer: DMA buffer for statistics
668  * @phy_type: PHY type
669  * @phy_op: PHY interface
670  * @phy_data: PHY private data (including PHY-specific stats)
671  * @mdio: PHY MDIO interface
672  * @mdio_bus: PHY MDIO bus ID (only used by Siena)
673  * @phy_mode: PHY operating mode. Serialised by @mac_lock.
674  * @link_advertising: Autonegotiation advertising flags
675  * @link_state: Current state of the link
676  * @n_link_state_changes: Number of times the link has changed state
677  * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
678  * @multicast_hash: Multicast hash table
679  * @wanted_fc: Wanted flow control flags
680  * @mac_work: Work item for changing MAC promiscuity and multicast hash
681  * @loopback_mode: Loopback status
682  * @loopback_modes: Supported loopback mode bitmask
683  * @loopback_selftest: Offline self-test private state
684  * @monitor_work: Hardware monitor workitem
685  * @biu_lock: BIU (bus interface unit) lock
686  * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
687  *	field is used by efx_test_interrupts() to verify that an
688  *	interrupt has occurred.
689  * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
690  * @mac_stats: MAC statistics. These include all statistics the MACs
691  *	can provide.  Generic code converts these into a standard
692  *	&struct net_device_stats.
693  * @stats_lock: Statistics update lock. Serialises statistics fetches
694  *	and access to @mac_stats.
695  *
696  * This is stored in the private area of the &struct net_device.
697  */
698 struct efx_nic {
699 	/* The following fields should be written very rarely */
700 
701 	char name[IFNAMSIZ];
702 	struct pci_dev *pci_dev;
703 	const struct efx_nic_type *type;
704 	int legacy_irq;
705 	bool legacy_irq_enabled;
706 	struct workqueue_struct *workqueue;
707 	char workqueue_name[16];
708 	struct work_struct reset_work;
709 	resource_size_t membase_phys;
710 	void __iomem *membase;
711 
712 	enum efx_int_mode interrupt_mode;
713 	unsigned int timer_quantum_ns;
714 	bool irq_rx_adaptive;
715 	unsigned int irq_rx_moderation;
716 	u32 msg_enable;
717 
718 	enum nic_state state;
719 	unsigned long reset_pending;
720 
721 	struct efx_channel *channel[EFX_MAX_CHANNELS];
722 	char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
723 
724 	unsigned rxq_entries;
725 	unsigned txq_entries;
726 	unsigned next_buffer_table;
727 	unsigned n_channels;
728 	unsigned n_rx_channels;
729 	unsigned tx_channel_offset;
730 	unsigned n_tx_channels;
731 	unsigned int rx_buffer_len;
732 	unsigned int rx_buffer_order;
733 	u8 rx_hash_key[40];
734 	u32 rx_indir_table[128];
735 
736 	unsigned int_error_count;
737 	unsigned long int_error_expire;
738 
739 	struct efx_buffer irq_status;
740 	unsigned irq_zero_count;
741 	unsigned irq_level;
742 
743 #ifdef CONFIG_SFC_MTD
744 	struct list_head mtd_list;
745 #endif
746 
747 	void *nic_data;
748 
749 	struct mutex mac_lock;
750 	struct work_struct mac_work;
751 	bool port_enabled;
752 
753 	bool port_initialized;
754 	struct net_device *net_dev;
755 
756 	struct efx_buffer stats_buffer;
757 
758 	unsigned int phy_type;
759 	const struct efx_phy_operations *phy_op;
760 	void *phy_data;
761 	struct mdio_if_info mdio;
762 	unsigned int mdio_bus;
763 	enum efx_phy_mode phy_mode;
764 
765 	u32 link_advertising;
766 	struct efx_link_state link_state;
767 	unsigned int n_link_state_changes;
768 
769 	bool promiscuous;
770 	union efx_multicast_hash multicast_hash;
771 	u8 wanted_fc;
772 
773 	atomic_t rx_reset;
774 	enum efx_loopback_mode loopback_mode;
775 	u64 loopback_modes;
776 
777 	void *loopback_selftest;
778 
779 	struct efx_filter_state *filter_state;
780 
781 	/* The following fields may be written more often */
782 
783 	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
784 	spinlock_t biu_lock;
785 	int last_irq_cpu;
786 	unsigned n_rx_nodesc_drop_cnt;
787 	struct efx_mac_stats mac_stats;
788 	spinlock_t stats_lock;
789 };
790 
791 static inline int efx_dev_registered(struct efx_nic *efx)
792 {
793 	return efx->net_dev->reg_state == NETREG_REGISTERED;
794 }
795 
796 static inline unsigned int efx_port_num(struct efx_nic *efx)
797 {
798 	return efx->net_dev->dev_id;
799 }
800 
801 /**
802  * struct efx_nic_type - Efx device type definition
803  * @probe: Probe the controller
804  * @remove: Free resources allocated by probe()
805  * @init: Initialise the controller
806  * @fini: Shut down the controller
807  * @monitor: Periodic function for polling link state and hardware monitor
808  * @map_reset_reason: Map ethtool reset reason to a reset method
809  * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
810  * @reset: Reset the controller hardware and possibly the PHY.  This will
811  *	be called while the controller is uninitialised.
812  * @probe_port: Probe the MAC and PHY
813  * @remove_port: Free resources allocated by probe_port()
814  * @handle_global_event: Handle a "global" event (may be %NULL)
815  * @prepare_flush: Prepare the hardware for flushing the DMA queues
816  * @update_stats: Update statistics not provided by event handling
817  * @start_stats: Start the regular fetching of statistics
818  * @stop_stats: Stop the regular fetching of statistics
819  * @set_id_led: Set state of identifying LED or revert to automatic function
820  * @push_irq_moderation: Apply interrupt moderation value
821  * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
822  * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
823  *	to the hardware.  Serialised by the mac_lock.
824  * @check_mac_fault: Check MAC fault state. True if fault present.
825  * @get_wol: Get WoL configuration from driver state
826  * @set_wol: Push WoL configuration to the NIC
827  * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
828  * @test_registers: Test read/write functionality of control registers
829  * @test_nvram: Test validity of NVRAM contents
830  * @revision: Hardware architecture revision
831  * @mem_map_size: Memory BAR mapped size
832  * @txd_ptr_tbl_base: TX descriptor ring base address
833  * @rxd_ptr_tbl_base: RX descriptor ring base address
834  * @buf_tbl_base: Buffer table base address
835  * @evq_ptr_tbl_base: Event queue pointer table base address
836  * @evq_rptr_tbl_base: Event queue read-pointer table base address
837  * @max_dma_mask: Maximum possible DMA mask
838  * @rx_buffer_hash_size: Size of hash at start of RX buffer
839  * @rx_buffer_padding: Size of padding at end of RX buffer
840  * @max_interrupt_mode: Highest capability interrupt mode supported
841  *	from &enum efx_init_mode.
842  * @phys_addr_channels: Number of channels with physically addressed
843  *	descriptors
844  * @timer_period_max: Maximum period of interrupt timer (in ticks)
845  * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
846  * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
847  * @offload_features: net_device feature flags for protocol offload
848  *	features implemented in hardware
849  */
850 struct efx_nic_type {
851 	int (*probe)(struct efx_nic *efx);
852 	void (*remove)(struct efx_nic *efx);
853 	int (*init)(struct efx_nic *efx);
854 	void (*fini)(struct efx_nic *efx);
855 	void (*monitor)(struct efx_nic *efx);
856 	enum reset_type (*map_reset_reason)(enum reset_type reason);
857 	int (*map_reset_flags)(u32 *flags);
858 	int (*reset)(struct efx_nic *efx, enum reset_type method);
859 	int (*probe_port)(struct efx_nic *efx);
860 	void (*remove_port)(struct efx_nic *efx);
861 	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
862 	void (*prepare_flush)(struct efx_nic *efx);
863 	void (*update_stats)(struct efx_nic *efx);
864 	void (*start_stats)(struct efx_nic *efx);
865 	void (*stop_stats)(struct efx_nic *efx);
866 	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
867 	void (*push_irq_moderation)(struct efx_channel *channel);
868 	int (*reconfigure_port)(struct efx_nic *efx);
869 	int (*reconfigure_mac)(struct efx_nic *efx);
870 	bool (*check_mac_fault)(struct efx_nic *efx);
871 	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
872 	int (*set_wol)(struct efx_nic *efx, u32 type);
873 	void (*resume_wol)(struct efx_nic *efx);
874 	int (*test_registers)(struct efx_nic *efx);
875 	int (*test_nvram)(struct efx_nic *efx);
876 
877 	int revision;
878 	unsigned int mem_map_size;
879 	unsigned int txd_ptr_tbl_base;
880 	unsigned int rxd_ptr_tbl_base;
881 	unsigned int buf_tbl_base;
882 	unsigned int evq_ptr_tbl_base;
883 	unsigned int evq_rptr_tbl_base;
884 	u64 max_dma_mask;
885 	unsigned int rx_buffer_hash_size;
886 	unsigned int rx_buffer_padding;
887 	unsigned int max_interrupt_mode;
888 	unsigned int phys_addr_channels;
889 	unsigned int timer_period_max;
890 	unsigned int tx_dc_base;
891 	unsigned int rx_dc_base;
892 	netdev_features_t offload_features;
893 };
894 
895 /**************************************************************************
896  *
897  * Prototypes and inline functions
898  *
899  *************************************************************************/
900 
901 static inline struct efx_channel *
902 efx_get_channel(struct efx_nic *efx, unsigned index)
903 {
904 	EFX_BUG_ON_PARANOID(index >= efx->n_channels);
905 	return efx->channel[index];
906 }
907 
908 /* Iterate over all used channels */
909 #define efx_for_each_channel(_channel, _efx)				\
910 	for (_channel = (_efx)->channel[0];				\
911 	     _channel;							\
912 	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
913 		     (_efx)->channel[_channel->channel + 1] : NULL)
914 
915 static inline struct efx_tx_queue *
916 efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
917 {
918 	EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
919 			    type >= EFX_TXQ_TYPES);
920 	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
921 }
922 
923 static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
924 {
925 	return channel->channel - channel->efx->tx_channel_offset <
926 		channel->efx->n_tx_channels;
927 }
928 
929 static inline struct efx_tx_queue *
930 efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
931 {
932 	EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
933 			    type >= EFX_TXQ_TYPES);
934 	return &channel->tx_queue[type];
935 }
936 
937 static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
938 {
939 	return !(tx_queue->efx->net_dev->num_tc < 2 &&
940 		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
941 }
942 
943 /* Iterate over all TX queues belonging to a channel */
944 #define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
945 	if (!efx_channel_has_tx_queues(_channel))			\
946 		;							\
947 	else								\
948 		for (_tx_queue = (_channel)->tx_queue;			\
949 		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
950 			     efx_tx_queue_used(_tx_queue);		\
951 		     _tx_queue++)
952 
953 /* Iterate over all possible TX queues belonging to a channel */
954 #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
955 	for (_tx_queue = (_channel)->tx_queue;				\
956 	     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;		\
957 	     _tx_queue++)
958 
959 static inline struct efx_rx_queue *
960 efx_get_rx_queue(struct efx_nic *efx, unsigned index)
961 {
962 	EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
963 	return &efx->channel[index]->rx_queue;
964 }
965 
966 static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
967 {
968 	return channel->channel < channel->efx->n_rx_channels;
969 }
970 
971 static inline struct efx_rx_queue *
972 efx_channel_get_rx_queue(struct efx_channel *channel)
973 {
974 	EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
975 	return &channel->rx_queue;
976 }
977 
978 /* Iterate over all RX queues belonging to a channel */
979 #define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
980 	if (!efx_channel_has_rx_queue(_channel))			\
981 		;							\
982 	else								\
983 		for (_rx_queue = &(_channel)->rx_queue;			\
984 		     _rx_queue;						\
985 		     _rx_queue = NULL)
986 
987 static inline struct efx_channel *
988 efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
989 {
990 	return container_of(rx_queue, struct efx_channel, rx_queue);
991 }
992 
993 static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
994 {
995 	return efx_rx_queue_channel(rx_queue)->channel;
996 }
997 
998 /* Returns a pointer to the specified receive buffer in the RX
999  * descriptor queue.
1000  */
1001 static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1002 						  unsigned int index)
1003 {
1004 	return &rx_queue->buffer[index];
1005 }
1006 
1007 /* Set bit in a little-endian bitfield */
1008 static inline void set_bit_le(unsigned nr, unsigned char *addr)
1009 {
1010 	addr[nr / 8] |= (1 << (nr % 8));
1011 }
1012 
1013 /* Clear bit in a little-endian bitfield */
1014 static inline void clear_bit_le(unsigned nr, unsigned char *addr)
1015 {
1016 	addr[nr / 8] &= ~(1 << (nr % 8));
1017 }
1018 
1019 
1020 /**
1021  * EFX_MAX_FRAME_LEN - calculate maximum frame length
1022  *
1023  * This calculates the maximum frame length that will be used for a
1024  * given MTU.  The frame length will be equal to the MTU plus a
1025  * constant amount of header space and padding.  This is the quantity
1026  * that the net driver will program into the MAC as the maximum frame
1027  * length.
1028  *
1029  * The 10G MAC requires 8-byte alignment on the frame
1030  * length, so we round up to the nearest 8.
1031  *
1032  * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1033  * XGMII cycle).  If the frame length reaches the maximum value in the
1034  * same cycle, the XMAC can miss the IPG altogether.  We work around
1035  * this by adding a further 16 bytes.
1036  */
1037 #define EFX_MAX_FRAME_LEN(mtu) \
1038 	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1039 
1040 
1041 #endif /* EFX_NET_DRIVER_H */
1042