1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /**************************************************************************** 3 * Driver for Solarflare network controllers and boards 4 * Copyright 2005-2006 Fen Systems Ltd. 5 * Copyright 2005-2013 Solarflare Communications Inc. 6 */ 7 8 /* Common definitions for all Efx net driver code */ 9 10 #ifndef EFX_NET_DRIVER_H 11 #define EFX_NET_DRIVER_H 12 13 #include <linux/netdevice.h> 14 #include <linux/etherdevice.h> 15 #include <linux/ethtool.h> 16 #include <linux/if_vlan.h> 17 #include <linux/timer.h> 18 #include <linux/mdio.h> 19 #include <linux/list.h> 20 #include <linux/pci.h> 21 #include <linux/device.h> 22 #include <linux/highmem.h> 23 #include <linux/workqueue.h> 24 #include <linux/mutex.h> 25 #include <linux/rwsem.h> 26 #include <linux/vmalloc.h> 27 #include <linux/mtd/mtd.h> 28 #include <net/busy_poll.h> 29 #include <net/xdp.h> 30 31 #include "enum.h" 32 #include "bitfield.h" 33 #include "filter.h" 34 35 /************************************************************************** 36 * 37 * Build definitions 38 * 39 **************************************************************************/ 40 41 #ifdef DEBUG 42 #define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x) 43 #define EFX_WARN_ON_PARANOID(x) WARN_ON(x) 44 #else 45 #define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0) 46 #define EFX_WARN_ON_PARANOID(x) do {} while (0) 47 #endif 48 49 /************************************************************************** 50 * 51 * Efx data structures 52 * 53 **************************************************************************/ 54 55 #define EFX_MAX_CHANNELS 32U 56 #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS 57 #define EFX_EXTRA_CHANNEL_IOV 0 58 #define EFX_EXTRA_CHANNEL_PTP 1 59 #define EFX_MAX_EXTRA_CHANNELS 2U 60 61 /* Checksum generation is a per-queue option in hardware, so each 62 * queue visible to the networking core is backed by two hardware TX 63 * queues. */ 64 #define EFX_MAX_TX_TC 2 65 #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS) 66 #define EFX_TXQ_TYPE_OUTER_CSUM 1 /* Outer checksum offload */ 67 #define EFX_TXQ_TYPE_INNER_CSUM 2 /* Inner checksum offload */ 68 #define EFX_TXQ_TYPE_HIGHPRI 4 /* High-priority (for TC) */ 69 #define EFX_TXQ_TYPES 8 70 /* HIGHPRI is Siena-only, and INNER_CSUM is EF10, so no need for both */ 71 #define EFX_MAX_TXQ_PER_CHANNEL 4 72 #define EFX_MAX_TX_QUEUES (EFX_MAX_TXQ_PER_CHANNEL * EFX_MAX_CHANNELS) 73 74 /* Maximum possible MTU the driver supports */ 75 #define EFX_MAX_MTU (9 * 1024) 76 77 /* Minimum MTU, from RFC791 (IP) */ 78 #define EFX_MIN_MTU 68 79 80 /* Maximum total header length for TSOv2 */ 81 #define EFX_TSO2_MAX_HDRLEN 208 82 83 /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page, 84 * and should be a multiple of the cache line size. 85 */ 86 #define EFX_RX_USR_BUF_SIZE (2048 - 256) 87 88 /* If possible, we should ensure cache line alignment at start and end 89 * of every buffer. Otherwise, we just need to ensure 4-byte 90 * alignment of the network header. 91 */ 92 #if NET_IP_ALIGN == 0 93 #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES 94 #else 95 #define EFX_RX_BUF_ALIGNMENT 4 96 #endif 97 98 /* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and 99 * still fit two standard MTU size packets into a single 4K page. 100 */ 101 #define EFX_XDP_HEADROOM 128 102 #define EFX_XDP_TAILROOM SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) 103 104 /* Forward declare Precision Time Protocol (PTP) support structure. */ 105 struct efx_ptp_data; 106 struct hwtstamp_config; 107 108 struct efx_self_tests; 109 110 /** 111 * struct efx_buffer - A general-purpose DMA buffer 112 * @addr: host base address of the buffer 113 * @dma_addr: DMA base address of the buffer 114 * @len: Buffer length, in bytes 115 * 116 * The NIC uses these buffers for its interrupt status registers and 117 * MAC stats dumps. 118 */ 119 struct efx_buffer { 120 void *addr; 121 dma_addr_t dma_addr; 122 unsigned int len; 123 }; 124 125 /** 126 * struct efx_special_buffer - DMA buffer entered into buffer table 127 * @buf: Standard &struct efx_buffer 128 * @index: Buffer index within controller;s buffer table 129 * @entries: Number of buffer table entries 130 * 131 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE. 132 * Event and descriptor rings are addressed via one or more buffer 133 * table entries (and so can be physically non-contiguous, although we 134 * currently do not take advantage of that). On Falcon and Siena we 135 * have to take care of allocating and initialising the entries 136 * ourselves. On later hardware this is managed by the firmware and 137 * @index and @entries are left as 0. 138 */ 139 struct efx_special_buffer { 140 struct efx_buffer buf; 141 unsigned int index; 142 unsigned int entries; 143 }; 144 145 /** 146 * struct efx_tx_buffer - buffer state for a TX descriptor 147 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be 148 * freed when descriptor completes 149 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data 150 * member is the associated buffer to drop a page reference on. 151 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option 152 * descriptor. 153 * @dma_addr: DMA address of the fragment. 154 * @flags: Flags for allocation and DMA mapping type 155 * @len: Length of this fragment. 156 * This field is zero when the queue slot is empty. 157 * @unmap_len: Length of this fragment to unmap 158 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping. 159 * Only valid if @unmap_len != 0. 160 */ 161 struct efx_tx_buffer { 162 union { 163 const struct sk_buff *skb; 164 struct xdp_frame *xdpf; 165 }; 166 union { 167 efx_qword_t option; /* EF10 */ 168 dma_addr_t dma_addr; 169 }; 170 unsigned short flags; 171 unsigned short len; 172 unsigned short unmap_len; 173 unsigned short dma_offset; 174 }; 175 #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */ 176 #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */ 177 #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */ 178 #define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */ 179 #define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */ 180 #define EFX_TX_BUF_TSO_V3 0x40 /* empty buffer for a TSO_V3 descriptor */ 181 #define EFX_TX_BUF_EFV 0x100 /* buffer was sent from representor */ 182 183 /** 184 * struct efx_tx_queue - An Efx TX queue 185 * 186 * This is a ring buffer of TX fragments. 187 * Since the TX completion path always executes on the same 188 * CPU and the xmit path can operate on different CPUs, 189 * performance is increased by ensuring that the completion 190 * path and the xmit path operate on different cache lines. 191 * This is particularly important if the xmit path is always 192 * executing on one CPU which is different from the completion 193 * path. There is also a cache line for members which are 194 * read but not written on the fast path. 195 * 196 * @efx: The associated Efx NIC 197 * @queue: DMA queue number 198 * @label: Label for TX completion events. 199 * Is our index within @channel->tx_queue array. 200 * @type: configuration type of this TX queue. A bitmask of %EFX_TXQ_TYPE_* flags. 201 * @tso_version: Version of TSO in use for this queue. 202 * @tso_encap: Is encapsulated TSO supported? Supported in TSOv2 on 8000 series. 203 * @channel: The associated channel 204 * @core_txq: The networking core TX queue structure 205 * @buffer: The software buffer ring 206 * @cb_page: Array of pages of copy buffers. Carved up according to 207 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks. 208 * @txd: The hardware descriptor ring 209 * @ptr_mask: The size of the ring minus 1. 210 * @piobuf: PIO buffer region for this TX queue (shared with its partner). 211 * Size of the region is efx_piobuf_size. 212 * @piobuf_offset: Buffer offset to be specified in PIO descriptors 213 * @initialised: Has hardware queue been initialised? 214 * @timestamping: Is timestamping enabled for this channel? 215 * @xdp_tx: Is this an XDP tx queue? 216 * @read_count: Current read pointer. 217 * This is the number of buffers that have been removed from both rings. 218 * @old_write_count: The value of @write_count when last checked. 219 * This is here for performance reasons. The xmit path will 220 * only get the up-to-date value of @write_count if this 221 * variable indicates that the queue is empty. This is to 222 * avoid cache-line ping-pong between the xmit path and the 223 * completion path. 224 * @merge_events: Number of TX merged completion events 225 * @completed_timestamp_major: Top part of the most recent tx timestamp. 226 * @completed_timestamp_minor: Low part of the most recent tx timestamp. 227 * @insert_count: Current insert pointer 228 * This is the number of buffers that have been added to the 229 * software ring. 230 * @write_count: Current write pointer 231 * This is the number of buffers that have been added to the 232 * hardware ring. 233 * @packet_write_count: Completable write pointer 234 * This is the write pointer of the last packet written. 235 * Normally this will equal @write_count, but as option descriptors 236 * don't produce completion events, they won't update this. 237 * Filled in iff @efx->type->option_descriptors; only used for PIO. 238 * Thus, this is written and used on EF10, and neither on farch. 239 * @old_read_count: The value of read_count when last checked. 240 * This is here for performance reasons. The xmit path will 241 * only get the up-to-date value of read_count if this 242 * variable indicates that the queue is full. This is to 243 * avoid cache-line ping-pong between the xmit path and the 244 * completion path. 245 * @tso_bursts: Number of times TSO xmit invoked by kernel 246 * @tso_long_headers: Number of packets with headers too long for standard 247 * blocks 248 * @tso_packets: Number of packets via the TSO xmit path 249 * @tso_fallbacks: Number of times TSO fallback used 250 * @pushes: Number of times the TX push feature has been used 251 * @pio_packets: Number of times the TX PIO feature has been used 252 * @xmit_pending: Are any packets waiting to be pushed to the NIC 253 * @cb_packets: Number of times the TX copybreak feature has been used 254 * @notify_count: Count of notified descriptors to the NIC 255 * @empty_read_count: If the completion path has seen the queue as empty 256 * and the transmission path has not yet checked this, the value of 257 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0. 258 */ 259 struct efx_tx_queue { 260 /* Members which don't change on the fast path */ 261 struct efx_nic *efx ____cacheline_aligned_in_smp; 262 unsigned int queue; 263 unsigned int label; 264 unsigned int type; 265 unsigned int tso_version; 266 bool tso_encap; 267 struct efx_channel *channel; 268 struct netdev_queue *core_txq; 269 struct efx_tx_buffer *buffer; 270 struct efx_buffer *cb_page; 271 struct efx_special_buffer txd; 272 unsigned int ptr_mask; 273 void __iomem *piobuf; 274 unsigned int piobuf_offset; 275 bool initialised; 276 bool timestamping; 277 bool xdp_tx; 278 279 /* Members used mainly on the completion path */ 280 unsigned int read_count ____cacheline_aligned_in_smp; 281 unsigned int old_write_count; 282 unsigned int merge_events; 283 unsigned int bytes_compl; 284 unsigned int pkts_compl; 285 u32 completed_timestamp_major; 286 u32 completed_timestamp_minor; 287 288 /* Members used only on the xmit path */ 289 unsigned int insert_count ____cacheline_aligned_in_smp; 290 unsigned int write_count; 291 unsigned int packet_write_count; 292 unsigned int old_read_count; 293 unsigned int tso_bursts; 294 unsigned int tso_long_headers; 295 unsigned int tso_packets; 296 unsigned int tso_fallbacks; 297 unsigned int pushes; 298 unsigned int pio_packets; 299 bool xmit_pending; 300 unsigned int cb_packets; 301 unsigned int notify_count; 302 /* Statistics to supplement MAC stats */ 303 unsigned long tx_packets; 304 305 /* Members shared between paths and sometimes updated */ 306 unsigned int empty_read_count ____cacheline_aligned_in_smp; 307 #define EFX_EMPTY_COUNT_VALID 0x80000000 308 atomic_t flush_outstanding; 309 }; 310 311 #define EFX_TX_CB_ORDER 7 312 #define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN 313 314 /** 315 * struct efx_rx_buffer - An Efx RX data buffer 316 * @dma_addr: DMA base address of the buffer 317 * @page: The associated page buffer. 318 * Will be %NULL if the buffer slot is currently free. 319 * @page_offset: If pending: offset in @page of DMA base address. 320 * If completed: offset in @page of Ethernet header. 321 * @len: If pending: length for DMA descriptor. 322 * If completed: received length, excluding hash prefix. 323 * @flags: Flags for buffer and packet state. These are only set on the 324 * first buffer of a scattered packet. 325 */ 326 struct efx_rx_buffer { 327 dma_addr_t dma_addr; 328 struct page *page; 329 u16 page_offset; 330 u16 len; 331 u16 flags; 332 }; 333 #define EFX_RX_BUF_LAST_IN_PAGE 0x0001 334 #define EFX_RX_PKT_CSUMMED 0x0002 335 #define EFX_RX_PKT_DISCARD 0x0004 336 #define EFX_RX_PKT_TCP 0x0040 337 #define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */ 338 #define EFX_RX_PKT_CSUM_LEVEL 0x0200 339 340 /** 341 * struct efx_rx_page_state - Page-based rx buffer state 342 * 343 * Inserted at the start of every page allocated for receive buffers. 344 * Used to facilitate sharing dma mappings between recycled rx buffers 345 * and those passed up to the kernel. 346 * 347 * @dma_addr: The dma address of this page. 348 */ 349 struct efx_rx_page_state { 350 dma_addr_t dma_addr; 351 352 unsigned int __pad[] ____cacheline_aligned; 353 }; 354 355 /** 356 * struct efx_rx_queue - An Efx RX queue 357 * @efx: The associated Efx NIC 358 * @core_index: Index of network core RX queue. Will be >= 0 iff this 359 * is associated with a real RX queue. 360 * @buffer: The software buffer ring 361 * @rxd: The hardware descriptor ring 362 * @ptr_mask: The size of the ring minus 1. 363 * @refill_enabled: Enable refill whenever fill level is low 364 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as 365 * @rxq_flush_pending. 366 * @added_count: Number of buffers added to the receive queue. 367 * @notified_count: Number of buffers given to NIC (<= @added_count). 368 * @removed_count: Number of buffers removed from the receive queue. 369 * @scatter_n: Used by NIC specific receive code. 370 * @scatter_len: Used by NIC specific receive code. 371 * @page_ring: The ring to store DMA mapped pages for reuse. 372 * @page_add: Counter to calculate the write pointer for the recycle ring. 373 * @page_remove: Counter to calculate the read pointer for the recycle ring. 374 * @page_recycle_count: The number of pages that have been recycled. 375 * @page_recycle_failed: The number of pages that couldn't be recycled because 376 * the kernel still held a reference to them. 377 * @page_recycle_full: The number of pages that were released because the 378 * recycle ring was full. 379 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1. 380 * @max_fill: RX descriptor maximum fill level (<= ring size) 381 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill 382 * (<= @max_fill) 383 * @min_fill: RX descriptor minimum non-zero fill level. 384 * This records the minimum fill level observed when a ring 385 * refill was triggered. 386 * @recycle_count: RX buffer recycle counter. 387 * @slow_fill: Timer used to defer efx_nic_generate_fill_event(). 388 * @xdp_rxq_info: XDP specific RX queue information. 389 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?. 390 */ 391 struct efx_rx_queue { 392 struct efx_nic *efx; 393 int core_index; 394 struct efx_rx_buffer *buffer; 395 struct efx_special_buffer rxd; 396 unsigned int ptr_mask; 397 bool refill_enabled; 398 bool flush_pending; 399 400 unsigned int added_count; 401 unsigned int notified_count; 402 unsigned int removed_count; 403 unsigned int scatter_n; 404 unsigned int scatter_len; 405 struct page **page_ring; 406 unsigned int page_add; 407 unsigned int page_remove; 408 unsigned int page_recycle_count; 409 unsigned int page_recycle_failed; 410 unsigned int page_recycle_full; 411 unsigned int page_ptr_mask; 412 unsigned int max_fill; 413 unsigned int fast_fill_trigger; 414 unsigned int min_fill; 415 unsigned int min_overfill; 416 unsigned int recycle_count; 417 struct timer_list slow_fill; 418 unsigned int slow_fill_count; 419 /* Statistics to supplement MAC stats */ 420 unsigned long rx_packets; 421 struct xdp_rxq_info xdp_rxq_info; 422 bool xdp_rxq_info_valid; 423 }; 424 425 enum efx_sync_events_state { 426 SYNC_EVENTS_DISABLED = 0, 427 SYNC_EVENTS_QUIESCENT, 428 SYNC_EVENTS_REQUESTED, 429 SYNC_EVENTS_VALID, 430 }; 431 432 /** 433 * struct efx_channel - An Efx channel 434 * 435 * A channel comprises an event queue, at least one TX queue, at least 436 * one RX queue, and an associated tasklet for processing the event 437 * queue. 438 * 439 * @efx: Associated Efx NIC 440 * @channel: Channel instance number 441 * @type: Channel type definition 442 * @eventq_init: Event queue initialised flag 443 * @enabled: Channel enabled indicator 444 * @irq: IRQ number (MSI and MSI-X only) 445 * @irq_moderation_us: IRQ moderation value (in microseconds) 446 * @napi_dev: Net device used with NAPI 447 * @napi_str: NAPI control structure 448 * @state: state for NAPI vs busy polling 449 * @state_lock: lock protecting @state 450 * @eventq: Event queue buffer 451 * @eventq_mask: Event queue pointer mask 452 * @eventq_read_ptr: Event queue read pointer 453 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel 454 * @irq_count: Number of IRQs since last adaptive moderation decision 455 * @irq_mod_score: IRQ moderation score 456 * @rfs_filter_count: number of accelerated RFS filters currently in place; 457 * equals the count of @rps_flow_id slots filled 458 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters 459 * were checked for expiry 460 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry 461 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions 462 * @n_rfs_failed: number of failed accelerated RFS filter insertions 463 * @filter_work: Work item for efx_filter_rfs_expire() 464 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS, 465 * indexed by filter ID 466 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors 467 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors 468 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors 469 * @n_rx_mcast_mismatch: Count of unmatched multicast frames 470 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors 471 * @n_rx_overlength: Count of RX_OVERLENGTH errors 472 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun 473 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to 474 * lack of descriptors 475 * @n_rx_merge_events: Number of RX merged completion events 476 * @n_rx_merge_packets: Number of RX packets completed by merged events 477 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP 478 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors 479 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP 480 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP 481 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by 482 * __efx_rx_packet(), or zero if there is none 483 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered 484 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0 485 * @rx_list: list of SKBs from current RX, awaiting processing 486 * @rx_queue: RX queue for this channel 487 * @tx_queue: TX queues for this channel 488 * @tx_queue_by_type: pointers into @tx_queue, or %NULL, indexed by txq type 489 * @sync_events_state: Current state of sync events on this channel 490 * @sync_timestamp_major: Major part of the last ptp sync event 491 * @sync_timestamp_minor: Minor part of the last ptp sync event 492 */ 493 struct efx_channel { 494 struct efx_nic *efx; 495 int channel; 496 const struct efx_channel_type *type; 497 bool eventq_init; 498 bool enabled; 499 int irq; 500 unsigned int irq_moderation_us; 501 struct net_device *napi_dev; 502 struct napi_struct napi_str; 503 #ifdef CONFIG_NET_RX_BUSY_POLL 504 unsigned long busy_poll_state; 505 #endif 506 struct efx_special_buffer eventq; 507 unsigned int eventq_mask; 508 unsigned int eventq_read_ptr; 509 int event_test_cpu; 510 511 unsigned int irq_count; 512 unsigned int irq_mod_score; 513 #ifdef CONFIG_RFS_ACCEL 514 unsigned int rfs_filter_count; 515 unsigned int rfs_last_expiry; 516 unsigned int rfs_expire_index; 517 unsigned int n_rfs_succeeded; 518 unsigned int n_rfs_failed; 519 struct delayed_work filter_work; 520 #define RPS_FLOW_ID_INVALID 0xFFFFFFFF 521 u32 *rps_flow_id; 522 #endif 523 524 unsigned int n_rx_tobe_disc; 525 unsigned int n_rx_ip_hdr_chksum_err; 526 unsigned int n_rx_tcp_udp_chksum_err; 527 unsigned int n_rx_outer_ip_hdr_chksum_err; 528 unsigned int n_rx_outer_tcp_udp_chksum_err; 529 unsigned int n_rx_inner_ip_hdr_chksum_err; 530 unsigned int n_rx_inner_tcp_udp_chksum_err; 531 unsigned int n_rx_eth_crc_err; 532 unsigned int n_rx_mcast_mismatch; 533 unsigned int n_rx_frm_trunc; 534 unsigned int n_rx_overlength; 535 unsigned int n_skbuff_leaks; 536 unsigned int n_rx_nodesc_trunc; 537 unsigned int n_rx_merge_events; 538 unsigned int n_rx_merge_packets; 539 unsigned int n_rx_xdp_drops; 540 unsigned int n_rx_xdp_bad_drops; 541 unsigned int n_rx_xdp_tx; 542 unsigned int n_rx_xdp_redirect; 543 544 unsigned int rx_pkt_n_frags; 545 unsigned int rx_pkt_index; 546 547 struct list_head *rx_list; 548 549 struct efx_rx_queue rx_queue; 550 struct efx_tx_queue tx_queue[EFX_MAX_TXQ_PER_CHANNEL]; 551 struct efx_tx_queue *tx_queue_by_type[EFX_TXQ_TYPES]; 552 553 enum efx_sync_events_state sync_events_state; 554 u32 sync_timestamp_major; 555 u32 sync_timestamp_minor; 556 }; 557 558 /** 559 * struct efx_msi_context - Context for each MSI 560 * @efx: The associated NIC 561 * @index: Index of the channel/IRQ 562 * @name: Name of the channel/IRQ 563 * 564 * Unlike &struct efx_channel, this is never reallocated and is always 565 * safe for the IRQ handler to access. 566 */ 567 struct efx_msi_context { 568 struct efx_nic *efx; 569 unsigned int index; 570 char name[IFNAMSIZ + 6]; 571 }; 572 573 /** 574 * struct efx_channel_type - distinguishes traffic and extra channels 575 * @handle_no_channel: Handle failure to allocate an extra channel 576 * @pre_probe: Set up extra state prior to initialisation 577 * @post_remove: Tear down extra state after finalisation, if allocated. 578 * May be called on channels that have not been probed. 579 * @get_name: Generate the channel's name (used for its IRQ handler) 580 * @copy: Copy the channel state prior to reallocation. May be %NULL if 581 * reallocation is not supported. 582 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb() 583 * @want_txqs: Determine whether this channel should have TX queues 584 * created. If %NULL, TX queues are not created. 585 * @keep_eventq: Flag for whether event queue should be kept initialised 586 * while the device is stopped 587 * @want_pio: Flag for whether PIO buffers should be linked to this 588 * channel's TX queues. 589 */ 590 struct efx_channel_type { 591 void (*handle_no_channel)(struct efx_nic *); 592 int (*pre_probe)(struct efx_channel *); 593 void (*post_remove)(struct efx_channel *); 594 void (*get_name)(struct efx_channel *, char *buf, size_t len); 595 struct efx_channel *(*copy)(const struct efx_channel *); 596 bool (*receive_skb)(struct efx_channel *, struct sk_buff *); 597 bool (*want_txqs)(struct efx_channel *); 598 bool keep_eventq; 599 bool want_pio; 600 }; 601 602 enum efx_led_mode { 603 EFX_LED_OFF = 0, 604 EFX_LED_ON = 1, 605 EFX_LED_DEFAULT = 2 606 }; 607 608 #define STRING_TABLE_LOOKUP(val, member) \ 609 ((val) < member ## _max) ? member ## _names[val] : "(invalid)" 610 611 extern const char *const efx_loopback_mode_names[]; 612 extern const unsigned int efx_loopback_mode_max; 613 #define LOOPBACK_MODE(efx) \ 614 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode) 615 616 enum efx_int_mode { 617 /* Be careful if altering to correct macro below */ 618 EFX_INT_MODE_MSIX = 0, 619 EFX_INT_MODE_MSI = 1, 620 EFX_INT_MODE_LEGACY = 2, 621 EFX_INT_MODE_MAX /* Insert any new items before this */ 622 }; 623 #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI) 624 625 enum nic_state { 626 STATE_UNINIT = 0, /* device being probed/removed */ 627 STATE_PROBED, /* hardware probed */ 628 STATE_NET_DOWN, /* netdev registered */ 629 STATE_NET_UP, /* ready for traffic */ 630 STATE_DISABLED, /* device disabled due to hardware errors */ 631 632 STATE_RECOVERY = 0x100,/* recovering from PCI error */ 633 STATE_FROZEN = 0x200, /* frozen by power management */ 634 }; 635 636 static inline bool efx_net_active(enum nic_state state) 637 { 638 return state == STATE_NET_DOWN || state == STATE_NET_UP; 639 } 640 641 static inline bool efx_frozen(enum nic_state state) 642 { 643 return state & STATE_FROZEN; 644 } 645 646 static inline bool efx_recovering(enum nic_state state) 647 { 648 return state & STATE_RECOVERY; 649 } 650 651 static inline enum nic_state efx_freeze(enum nic_state state) 652 { 653 WARN_ON(!efx_net_active(state)); 654 return state | STATE_FROZEN; 655 } 656 657 static inline enum nic_state efx_thaw(enum nic_state state) 658 { 659 WARN_ON(!efx_frozen(state)); 660 return state & ~STATE_FROZEN; 661 } 662 663 static inline enum nic_state efx_recover(enum nic_state state) 664 { 665 WARN_ON(!efx_net_active(state)); 666 return state | STATE_RECOVERY; 667 } 668 669 static inline enum nic_state efx_recovered(enum nic_state state) 670 { 671 WARN_ON(!efx_recovering(state)); 672 return state & ~STATE_RECOVERY; 673 } 674 675 /* Forward declaration */ 676 struct efx_nic; 677 678 /* Pseudo bit-mask flow control field */ 679 #define EFX_FC_RX FLOW_CTRL_RX 680 #define EFX_FC_TX FLOW_CTRL_TX 681 #define EFX_FC_AUTO 4 682 683 /** 684 * struct efx_link_state - Current state of the link 685 * @up: Link is up 686 * @fd: Link is full-duplex 687 * @fc: Actual flow control flags 688 * @speed: Link speed (Mbps) 689 */ 690 struct efx_link_state { 691 bool up; 692 bool fd; 693 u8 fc; 694 unsigned int speed; 695 }; 696 697 static inline bool efx_link_state_equal(const struct efx_link_state *left, 698 const struct efx_link_state *right) 699 { 700 return left->up == right->up && left->fd == right->fd && 701 left->fc == right->fc && left->speed == right->speed; 702 } 703 704 /** 705 * enum efx_phy_mode - PHY operating mode flags 706 * @PHY_MODE_NORMAL: on and should pass traffic 707 * @PHY_MODE_TX_DISABLED: on with TX disabled 708 * @PHY_MODE_LOW_POWER: set to low power through MDIO 709 * @PHY_MODE_OFF: switched off through external control 710 * @PHY_MODE_SPECIAL: on but will not pass traffic 711 */ 712 enum efx_phy_mode { 713 PHY_MODE_NORMAL = 0, 714 PHY_MODE_TX_DISABLED = 1, 715 PHY_MODE_LOW_POWER = 2, 716 PHY_MODE_OFF = 4, 717 PHY_MODE_SPECIAL = 8, 718 }; 719 720 static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode) 721 { 722 return !!(mode & ~PHY_MODE_TX_DISABLED); 723 } 724 725 /** 726 * struct efx_hw_stat_desc - Description of a hardware statistic 727 * @name: Name of the statistic as visible through ethtool, or %NULL if 728 * it should not be exposed 729 * @dma_width: Width in bits (0 for non-DMA statistics) 730 * @offset: Offset within stats (ignored for non-DMA statistics) 731 */ 732 struct efx_hw_stat_desc { 733 const char *name; 734 u16 dma_width; 735 u16 offset; 736 }; 737 738 /* Number of bits used in a multicast filter hash address */ 739 #define EFX_MCAST_HASH_BITS 8 740 741 /* Number of (single-bit) entries in a multicast filter hash */ 742 #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS) 743 744 /* An Efx multicast filter hash */ 745 union efx_multicast_hash { 746 u8 byte[EFX_MCAST_HASH_ENTRIES / 8]; 747 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8]; 748 }; 749 750 struct vfdi_status; 751 752 /* The reserved RSS context value */ 753 #define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff 754 /** 755 * struct efx_rss_context - A user-defined RSS context for filtering 756 * @list: node of linked list on which this struct is stored 757 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or 758 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC. 759 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID. 760 * @user_id: the rss_context ID exposed to userspace over ethtool. 761 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled 762 * @rx_hash_key: Toeplitz hash key for this RSS context 763 * @indir_table: Indirection table for this RSS context 764 */ 765 struct efx_rss_context { 766 struct list_head list; 767 u32 context_id; 768 u32 user_id; 769 bool rx_hash_udp_4tuple; 770 u8 rx_hash_key[40]; 771 u32 rx_indir_table[128]; 772 }; 773 774 #ifdef CONFIG_RFS_ACCEL 775 /* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING 776 * is used to test if filter does or will exist. 777 */ 778 #define EFX_ARFS_FILTER_ID_PENDING -1 779 #define EFX_ARFS_FILTER_ID_ERROR -2 780 #define EFX_ARFS_FILTER_ID_REMOVING -3 781 /** 782 * struct efx_arfs_rule - record of an ARFS filter and its IDs 783 * @node: linkage into hash table 784 * @spec: details of the filter (used as key for hash table). Use efx->type to 785 * determine which member to use. 786 * @rxq_index: channel to which the filter will steer traffic. 787 * @arfs_id: filter ID which was returned to ARFS 788 * @filter_id: index in software filter table. May be 789 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet, 790 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or 791 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter. 792 */ 793 struct efx_arfs_rule { 794 struct hlist_node node; 795 struct efx_filter_spec spec; 796 u16 rxq_index; 797 u16 arfs_id; 798 s32 filter_id; 799 }; 800 801 /* Size chosen so that the table is one page (4kB) */ 802 #define EFX_ARFS_HASH_TABLE_SIZE 512 803 804 /** 805 * struct efx_async_filter_insertion - Request to asynchronously insert a filter 806 * @net_dev: Reference to the netdevice 807 * @spec: The filter to insert 808 * @work: Workitem for this request 809 * @rxq_index: Identifies the channel for which this request was made 810 * @flow_id: Identifies the kernel-side flow for which this request was made 811 */ 812 struct efx_async_filter_insertion { 813 struct net_device *net_dev; 814 struct efx_filter_spec spec; 815 struct work_struct work; 816 u16 rxq_index; 817 u32 flow_id; 818 }; 819 820 /* Maximum number of ARFS workitems that may be in flight on an efx_nic */ 821 #define EFX_RPS_MAX_IN_FLIGHT 8 822 #endif /* CONFIG_RFS_ACCEL */ 823 824 enum efx_xdp_tx_queues_mode { 825 EFX_XDP_TX_QUEUES_DEDICATED, /* one queue per core, locking not needed */ 826 EFX_XDP_TX_QUEUES_SHARED, /* each queue used by more than 1 core */ 827 EFX_XDP_TX_QUEUES_BORROWED /* queues borrowed from net stack */ 828 }; 829 830 /** 831 * struct efx_nic - an Efx NIC 832 * @name: Device name (net device name or bus id before net device registered) 833 * @pci_dev: The PCI device 834 * @node: List node for maintaning primary/secondary function lists 835 * @primary: &struct efx_nic instance for the primary function of this 836 * controller. May be the same structure, and may be %NULL if no 837 * primary function is bound. Serialised by rtnl_lock. 838 * @secondary_list: List of &struct efx_nic instances for the secondary PCI 839 * functions of the controller, if this is for the primary function. 840 * Serialised by rtnl_lock. 841 * @type: Controller type attributes 842 * @legacy_irq: IRQ number 843 * @workqueue: Workqueue for port reconfigures and the HW monitor. 844 * Work items do not hold and must not acquire RTNL. 845 * @workqueue_name: Name of workqueue 846 * @reset_work: Scheduled reset workitem 847 * @membase_phys: Memory BAR value as physical address 848 * @membase: Memory BAR value 849 * @vi_stride: step between per-VI registers / memory regions 850 * @interrupt_mode: Interrupt mode 851 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds 852 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds 853 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues 854 * @irqs_hooked: Channel interrupts are hooked 855 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues 856 * @irq_rx_moderation_us: IRQ moderation time for RX event queues 857 * @msg_enable: Log message enable flags 858 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock. 859 * @reset_pending: Bitmask for pending resets 860 * @tx_queue: TX DMA queues 861 * @rx_queue: RX DMA queues 862 * @channel: Channels 863 * @msi_context: Context for each MSI 864 * @extra_channel_types: Types of extra (non-traffic) channels that 865 * should be allocated for this NIC 866 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues. 867 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit. 868 * @xdp_txq_queues_mode: XDP TX queues sharing strategy. 869 * @rxq_entries: Size of receive queues requested by user. 870 * @txq_entries: Size of transmit queues requested by user. 871 * @txq_stop_thresh: TX queue fill level at or above which we stop it. 872 * @txq_wake_thresh: TX queue fill level at or below which we wake it. 873 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches 874 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches 875 * @sram_lim_qw: Qword address limit of SRAM 876 * @next_buffer_table: First available buffer table id 877 * @n_channels: Number of channels in use 878 * @n_rx_channels: Number of channels used for RX (= number of RX queues) 879 * @n_tx_channels: Number of channels used for TX 880 * @n_extra_tx_channels: Number of extra channels with TX queues 881 * @tx_queues_per_channel: number of TX queues probed on each channel 882 * @n_xdp_channels: Number of channels used for XDP TX 883 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX. 884 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel. 885 * @rx_ip_align: RX DMA address offset to have IP header aligned in 886 * in accordance with NET_IP_ALIGN 887 * @rx_dma_len: Current maximum RX DMA length 888 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer 889 * @rx_buffer_truesize: Amortised allocation size of an RX buffer, 890 * for use in sk_buff::truesize 891 * @rx_prefix_size: Size of RX prefix before packet data 892 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data 893 * (valid only if @rx_prefix_size != 0; always negative) 894 * @rx_packet_len_offset: Offset of RX packet length from start of packet data 895 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative) 896 * @rx_packet_ts_offset: Offset of timestamp from start of packet data 897 * (valid only if channel->sync_timestamps_enabled; always negative) 898 * @rx_scatter: Scatter mode enabled for receives 899 * @rss_context: Main RSS context. Its @list member is the head of the list of 900 * RSS contexts created by user requests 901 * @rss_lock: Protects custom RSS context software state in @rss_context.list 902 * @vport_id: The function's vport ID, only relevant for PFs 903 * @int_error_count: Number of internal errors seen recently 904 * @int_error_expire: Time at which error count will be expired 905 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot 906 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will 907 * acknowledge but do nothing else. 908 * @irq_status: Interrupt status buffer 909 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0 910 * @irq_level: IRQ level/index for IRQs not triggered by an event queue 911 * @selftest_work: Work item for asynchronous self-test 912 * @mtd_list: List of MTDs attached to the NIC 913 * @nic_data: Hardware dependent state 914 * @mcdi: Management-Controller-to-Driver Interface state 915 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode, 916 * efx_monitor() and efx_reconfigure_port() 917 * @port_enabled: Port enabled indicator. 918 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and 919 * efx_mac_work() with kernel interfaces. Safe to read under any 920 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must 921 * be held to modify it. 922 * @port_initialized: Port initialized? 923 * @net_dev: Operating system network device. Consider holding the rtnl lock 924 * @fixed_features: Features which cannot be turned off 925 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS 926 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS) 927 * @stats_buffer: DMA buffer for statistics 928 * @phy_type: PHY type 929 * @phy_data: PHY private data (including PHY-specific stats) 930 * @mdio: PHY MDIO interface 931 * @mdio_bus: PHY MDIO bus ID (only used by Siena) 932 * @phy_mode: PHY operating mode. Serialised by @mac_lock. 933 * @link_advertising: Autonegotiation advertising flags 934 * @fec_config: Forward Error Correction configuration flags. For bit positions 935 * see &enum ethtool_fec_config_bits. 936 * @link_state: Current state of the link 937 * @n_link_state_changes: Number of times the link has changed state 938 * @unicast_filter: Flag for Falcon-arch simple unicast filter. 939 * Protected by @mac_lock. 940 * @multicast_hash: Multicast hash table for Falcon-arch. 941 * Protected by @mac_lock. 942 * @wanted_fc: Wanted flow control flags 943 * @fc_disable: When non-zero flow control is disabled. Typically used to 944 * ensure that network back pressure doesn't delay dma queue flushes. 945 * Serialised by the rtnl lock. 946 * @mac_work: Work item for changing MAC promiscuity and multicast hash 947 * @loopback_mode: Loopback status 948 * @loopback_modes: Supported loopback mode bitmask 949 * @loopback_selftest: Offline self-test private state 950 * @xdp_prog: Current XDP programme for this interface 951 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state 952 * @filter_state: Architecture-dependent filter table state 953 * @rps_mutex: Protects RPS state of all channels 954 * @rps_slot_map: bitmap of in-flight entries in @rps_slot 955 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work() 956 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and 957 * @rps_next_id). 958 * @rps_hash_table: Mapping between ARFS filters and their various IDs 959 * @rps_next_id: next arfs_id for an ARFS filter 960 * @active_queues: Count of RX and TX queues that haven't been flushed and drained. 961 * @rxq_flush_pending: Count of number of receive queues that need to be flushed. 962 * Decremented when the efx_flush_rx_queue() is called. 963 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet 964 * completed (either success or failure). Not used when MCDI is used to 965 * flush receive queues. 966 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions. 967 * @vf_count: Number of VFs intended to be enabled. 968 * @vf_init_count: Number of VFs that have been fully initialised. 969 * @vi_scale: log2 number of vnics per VF. 970 * @vf_reps_lock: Protects vf_reps list 971 * @vf_reps: local VF reps 972 * @ptp_data: PTP state data 973 * @ptp_warned: has this NIC seen and warned about unexpected PTP events? 974 * @vpd_sn: Serial number read from VPD 975 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their 976 * xdp_rxq_info structures? 977 * @netdev_notifier: Netdevice notifier. 978 * @mem_bar: The BAR that is mapped into membase. 979 * @reg_base: Offset from the start of the bar to the function control window. 980 * @monitor_work: Hardware monitor workitem 981 * @biu_lock: BIU (bus interface unit) lock 982 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This 983 * field is used by efx_test_interrupts() to verify that an 984 * interrupt has occurred. 985 * @stats_lock: Statistics update lock. Must be held when calling 986 * efx_nic_type::{update,start,stop}_stats. 987 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb 988 * 989 * This is stored in the private area of the &struct net_device. 990 */ 991 struct efx_nic { 992 /* The following fields should be written very rarely */ 993 994 char name[IFNAMSIZ]; 995 struct list_head node; 996 struct efx_nic *primary; 997 struct list_head secondary_list; 998 struct pci_dev *pci_dev; 999 unsigned int port_num; 1000 const struct efx_nic_type *type; 1001 int legacy_irq; 1002 bool eeh_disabled_legacy_irq; 1003 struct workqueue_struct *workqueue; 1004 char workqueue_name[16]; 1005 struct work_struct reset_work; 1006 resource_size_t membase_phys; 1007 void __iomem *membase; 1008 1009 unsigned int vi_stride; 1010 1011 enum efx_int_mode interrupt_mode; 1012 unsigned int timer_quantum_ns; 1013 unsigned int timer_max_ns; 1014 bool irq_rx_adaptive; 1015 bool irqs_hooked; 1016 unsigned int irq_mod_step_us; 1017 unsigned int irq_rx_moderation_us; 1018 u32 msg_enable; 1019 1020 enum nic_state state; 1021 unsigned long reset_pending; 1022 1023 struct efx_channel *channel[EFX_MAX_CHANNELS]; 1024 struct efx_msi_context msi_context[EFX_MAX_CHANNELS]; 1025 const struct efx_channel_type * 1026 extra_channel_type[EFX_MAX_EXTRA_CHANNELS]; 1027 1028 unsigned int xdp_tx_queue_count; 1029 struct efx_tx_queue **xdp_tx_queues; 1030 enum efx_xdp_tx_queues_mode xdp_txq_queues_mode; 1031 1032 unsigned rxq_entries; 1033 unsigned txq_entries; 1034 unsigned int txq_stop_thresh; 1035 unsigned int txq_wake_thresh; 1036 1037 unsigned tx_dc_base; 1038 unsigned rx_dc_base; 1039 unsigned sram_lim_qw; 1040 unsigned next_buffer_table; 1041 1042 unsigned int max_channels; 1043 unsigned int max_vis; 1044 unsigned int max_tx_channels; 1045 unsigned n_channels; 1046 unsigned n_rx_channels; 1047 unsigned rss_spread; 1048 unsigned tx_channel_offset; 1049 unsigned n_tx_channels; 1050 unsigned n_extra_tx_channels; 1051 unsigned int tx_queues_per_channel; 1052 unsigned int n_xdp_channels; 1053 unsigned int xdp_channel_offset; 1054 unsigned int xdp_tx_per_channel; 1055 unsigned int rx_ip_align; 1056 unsigned int rx_dma_len; 1057 unsigned int rx_buffer_order; 1058 unsigned int rx_buffer_truesize; 1059 unsigned int rx_page_buf_step; 1060 unsigned int rx_bufs_per_page; 1061 unsigned int rx_pages_per_batch; 1062 unsigned int rx_prefix_size; 1063 int rx_packet_hash_offset; 1064 int rx_packet_len_offset; 1065 int rx_packet_ts_offset; 1066 bool rx_scatter; 1067 struct efx_rss_context rss_context; 1068 struct mutex rss_lock; 1069 u32 vport_id; 1070 1071 unsigned int_error_count; 1072 unsigned long int_error_expire; 1073 1074 bool must_realloc_vis; 1075 bool irq_soft_enabled; 1076 struct efx_buffer irq_status; 1077 unsigned irq_zero_count; 1078 unsigned irq_level; 1079 struct delayed_work selftest_work; 1080 1081 #ifdef CONFIG_SFC_MTD 1082 struct list_head mtd_list; 1083 #endif 1084 1085 void *nic_data; 1086 struct efx_mcdi_data *mcdi; 1087 1088 struct mutex mac_lock; 1089 struct work_struct mac_work; 1090 bool port_enabled; 1091 1092 bool mc_bist_for_other_fn; 1093 bool port_initialized; 1094 struct net_device *net_dev; 1095 1096 netdev_features_t fixed_features; 1097 1098 u16 num_mac_stats; 1099 struct efx_buffer stats_buffer; 1100 u64 rx_nodesc_drops_total; 1101 u64 rx_nodesc_drops_while_down; 1102 bool rx_nodesc_drops_prev_state; 1103 1104 unsigned int phy_type; 1105 void *phy_data; 1106 struct mdio_if_info mdio; 1107 unsigned int mdio_bus; 1108 enum efx_phy_mode phy_mode; 1109 1110 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising); 1111 u32 fec_config; 1112 struct efx_link_state link_state; 1113 unsigned int n_link_state_changes; 1114 1115 bool unicast_filter; 1116 union efx_multicast_hash multicast_hash; 1117 u8 wanted_fc; 1118 unsigned fc_disable; 1119 1120 atomic_t rx_reset; 1121 enum efx_loopback_mode loopback_mode; 1122 u64 loopback_modes; 1123 1124 void *loopback_selftest; 1125 /* We access loopback_selftest immediately before running XDP, 1126 * so we want them next to each other. 1127 */ 1128 struct bpf_prog __rcu *xdp_prog; 1129 1130 struct rw_semaphore filter_sem; 1131 void *filter_state; 1132 #ifdef CONFIG_RFS_ACCEL 1133 struct mutex rps_mutex; 1134 unsigned long rps_slot_map; 1135 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT]; 1136 spinlock_t rps_hash_lock; 1137 struct hlist_head *rps_hash_table; 1138 u32 rps_next_id; 1139 #endif 1140 1141 atomic_t active_queues; 1142 atomic_t rxq_flush_pending; 1143 atomic_t rxq_flush_outstanding; 1144 wait_queue_head_t flush_wq; 1145 1146 #ifdef CONFIG_SFC_SRIOV 1147 unsigned vf_count; 1148 unsigned vf_init_count; 1149 unsigned vi_scale; 1150 #endif 1151 spinlock_t vf_reps_lock; 1152 struct list_head vf_reps; 1153 1154 struct efx_ptp_data *ptp_data; 1155 bool ptp_warned; 1156 1157 char *vpd_sn; 1158 bool xdp_rxq_info_failed; 1159 1160 struct notifier_block netdev_notifier; 1161 1162 unsigned int mem_bar; 1163 u32 reg_base; 1164 1165 /* The following fields may be written more often */ 1166 1167 struct delayed_work monitor_work ____cacheline_aligned_in_smp; 1168 spinlock_t biu_lock; 1169 int last_irq_cpu; 1170 spinlock_t stats_lock; 1171 atomic_t n_rx_noskb_drops; 1172 }; 1173 1174 /** 1175 * struct efx_probe_data - State after hardware probe 1176 * @pci_dev: The PCI device 1177 * @efx: Efx NIC details 1178 */ 1179 struct efx_probe_data { 1180 struct pci_dev *pci_dev; 1181 struct efx_nic efx; 1182 }; 1183 1184 static inline struct efx_nic *efx_netdev_priv(struct net_device *dev) 1185 { 1186 struct efx_probe_data **probe_ptr = netdev_priv(dev); 1187 struct efx_probe_data *probe_data = *probe_ptr; 1188 1189 return &probe_data->efx; 1190 } 1191 1192 static inline int efx_dev_registered(struct efx_nic *efx) 1193 { 1194 return efx->net_dev->reg_state == NETREG_REGISTERED; 1195 } 1196 1197 static inline unsigned int efx_port_num(struct efx_nic *efx) 1198 { 1199 return efx->port_num; 1200 } 1201 1202 struct efx_mtd_partition { 1203 struct list_head node; 1204 struct mtd_info mtd; 1205 const char *dev_type_name; 1206 const char *type_name; 1207 char name[IFNAMSIZ + 20]; 1208 }; 1209 1210 struct efx_udp_tunnel { 1211 #define TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID 0xffff 1212 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */ 1213 __be16 port; 1214 }; 1215 1216 /** 1217 * struct efx_nic_type - Efx device type definition 1218 * @mem_bar: Get the memory BAR 1219 * @mem_map_size: Get memory BAR mapped size 1220 * @probe: Probe the controller 1221 * @remove: Free resources allocated by probe() 1222 * @init: Initialise the controller 1223 * @dimension_resources: Dimension controller resources (buffer table, 1224 * and VIs once the available interrupt resources are clear) 1225 * @fini: Shut down the controller 1226 * @monitor: Periodic function for polling link state and hardware monitor 1227 * @map_reset_reason: Map ethtool reset reason to a reset method 1228 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible 1229 * @reset: Reset the controller hardware and possibly the PHY. This will 1230 * be called while the controller is uninitialised. 1231 * @probe_port: Probe the MAC and PHY 1232 * @remove_port: Free resources allocated by probe_port() 1233 * @handle_global_event: Handle a "global" event (may be %NULL) 1234 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues) 1235 * @prepare_flush: Prepare the hardware for flushing the DMA queues 1236 * (for Falcon architecture) 1237 * @finish_flush: Clean up after flushing the DMA queues (for Falcon 1238 * architecture) 1239 * @prepare_flr: Prepare for an FLR 1240 * @finish_flr: Clean up after an FLR 1241 * @describe_stats: Describe statistics for ethtool 1242 * @update_stats: Update statistics not provided by event handling. 1243 * Either argument may be %NULL. 1244 * @update_stats_atomic: Update statistics while in atomic context, if that 1245 * is more limiting than @update_stats. Otherwise, leave %NULL and 1246 * driver core will call @update_stats. 1247 * @start_stats: Start the regular fetching of statistics 1248 * @pull_stats: Pull stats from the NIC and wait until they arrive. 1249 * @stop_stats: Stop the regular fetching of statistics 1250 * @push_irq_moderation: Apply interrupt moderation value 1251 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY 1252 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL) 1253 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings 1254 * to the hardware. Serialised by the mac_lock. 1255 * @check_mac_fault: Check MAC fault state. True if fault present. 1256 * @get_wol: Get WoL configuration from driver state 1257 * @set_wol: Push WoL configuration to the NIC 1258 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume) 1259 * @get_fec_stats: Get standard FEC statistics. 1260 * @test_chip: Test registers. May use efx_farch_test_registers(), and is 1261 * expected to reset the NIC. 1262 * @test_nvram: Test validity of NVRAM contents 1263 * @mcdi_request: Send an MCDI request with the given header and SDU. 1264 * The SDU length may be any value from 0 up to the protocol- 1265 * defined maximum, but its buffer will be padded to a multiple 1266 * of 4 bytes. 1267 * @mcdi_poll_response: Test whether an MCDI response is available. 1268 * @mcdi_read_response: Read the MCDI response PDU. The offset will 1269 * be a multiple of 4. The length may not be, but the buffer 1270 * will be padded so it is safe to round up. 1271 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so, 1272 * return an appropriate error code for aborting any current 1273 * request; otherwise return 0. 1274 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must 1275 * be separately enabled after this. 1276 * @irq_test_generate: Generate a test IRQ 1277 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event 1278 * queue must be separately disabled before this. 1279 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is 1280 * a pointer to the &struct efx_msi_context for the channel. 1281 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument 1282 * is a pointer to the &struct efx_nic. 1283 * @tx_probe: Allocate resources for TX queue (and select TXQ type) 1284 * @tx_init: Initialise TX queue on the NIC 1285 * @tx_remove: Free resources for TX queue 1286 * @tx_write: Write TX descriptors and doorbell 1287 * @tx_enqueue: Add an SKB to TX queue 1288 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC 1289 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC 1290 * @rx_push_rss_context_config: Write RSS hash key and indirection table for 1291 * user RSS context to the NIC 1292 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user 1293 * RSS context back from the NIC 1294 * @rx_probe: Allocate resources for RX queue 1295 * @rx_init: Initialise RX queue on the NIC 1296 * @rx_remove: Free resources for RX queue 1297 * @rx_write: Write RX descriptors and doorbell 1298 * @rx_defer_refill: Generate a refill reminder event 1299 * @rx_packet: Receive the queued RX buffer on a channel 1300 * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash 1301 * @ev_probe: Allocate resources for event queue 1302 * @ev_init: Initialise event queue on the NIC 1303 * @ev_fini: Deinitialise event queue on the NIC 1304 * @ev_remove: Free resources for event queue 1305 * @ev_process: Process events for a queue, up to the given NAPI quota 1306 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ 1307 * @ev_test_generate: Generate a test event 1308 * @filter_table_probe: Probe filter capabilities and set up filter software state 1309 * @filter_table_restore: Restore filters removed from hardware 1310 * @filter_table_remove: Remove filters from hardware and tear down software state 1311 * @filter_update_rx_scatter: Update filters after change to rx scatter setting 1312 * @filter_insert: add or replace a filter 1313 * @filter_remove_safe: remove a filter by ID, carefully 1314 * @filter_get_safe: retrieve a filter by ID, carefully 1315 * @filter_clear_rx: Remove all RX filters whose priority is less than or 1316 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO 1317 * @filter_count_rx_used: Get the number of filters in use at a given priority 1318 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1 1319 * @filter_get_rx_ids: Get list of RX filters at a given priority 1320 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS. 1321 * This must check whether the specified table entry is used by RFS 1322 * and that rps_may_expire_flow() returns true for it. 1323 * @mtd_probe: Probe and add MTD partitions associated with this net device, 1324 * using efx_mtd_add() 1325 * @mtd_rename: Set an MTD partition name using the net device name 1326 * @mtd_read: Read from an MTD partition 1327 * @mtd_erase: Erase part of an MTD partition 1328 * @mtd_write: Write to an MTD partition 1329 * @mtd_sync: Wait for write-back to complete on MTD partition. This 1330 * also notifies the driver that a writer has finished using this 1331 * partition. 1332 * @ptp_write_host_time: Send host time to MC as part of sync protocol 1333 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX 1334 * timestamping, possibly only temporarily for the purposes of a reset. 1335 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags 1336 * and tx_type will already have been validated but this operation 1337 * must validate and update rx_filter. 1338 * @get_phys_port_id: Get the underlying physical port id. 1339 * @set_mac_address: Set the MAC address of the device 1340 * @tso_versions: Returns mask of firmware-assisted TSO versions supported. 1341 * If %NULL, then device does not support any TSO version. 1342 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required. 1343 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel 1344 * @print_additional_fwver: Dump NIC-specific additional FW version info 1345 * @sensor_event: Handle a sensor event from MCDI 1346 * @rx_recycle_ring_size: Size of the RX recycle ring 1347 * @revision: Hardware architecture revision 1348 * @txd_ptr_tbl_base: TX descriptor ring base address 1349 * @rxd_ptr_tbl_base: RX descriptor ring base address 1350 * @buf_tbl_base: Buffer table base address 1351 * @evq_ptr_tbl_base: Event queue pointer table base address 1352 * @evq_rptr_tbl_base: Event queue read-pointer table base address 1353 * @max_dma_mask: Maximum possible DMA mask 1354 * @rx_prefix_size: Size of RX prefix before packet data 1355 * @rx_hash_offset: Offset of RX flow hash within prefix 1356 * @rx_ts_offset: Offset of timestamp within prefix 1357 * @rx_buffer_padding: Size of padding at end of RX packet 1358 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers 1359 * @always_rx_scatter: NIC will always scatter packets to multiple buffers 1360 * @option_descriptors: NIC supports TX option descriptors 1361 * @min_interrupt_mode: Lowest capability interrupt mode supported 1362 * from &enum efx_int_mode. 1363 * @timer_period_max: Maximum period of interrupt timer (in ticks) 1364 * @offload_features: net_device feature flags for protocol offload 1365 * features implemented in hardware 1366 * @mcdi_max_ver: Maximum MCDI version supported 1367 * @hwtstamp_filters: Mask of hardware timestamp filter types supported 1368 */ 1369 struct efx_nic_type { 1370 bool is_vf; 1371 unsigned int (*mem_bar)(struct efx_nic *efx); 1372 unsigned int (*mem_map_size)(struct efx_nic *efx); 1373 int (*probe)(struct efx_nic *efx); 1374 void (*remove)(struct efx_nic *efx); 1375 int (*init)(struct efx_nic *efx); 1376 int (*dimension_resources)(struct efx_nic *efx); 1377 void (*fini)(struct efx_nic *efx); 1378 void (*monitor)(struct efx_nic *efx); 1379 enum reset_type (*map_reset_reason)(enum reset_type reason); 1380 int (*map_reset_flags)(u32 *flags); 1381 int (*reset)(struct efx_nic *efx, enum reset_type method); 1382 int (*probe_port)(struct efx_nic *efx); 1383 void (*remove_port)(struct efx_nic *efx); 1384 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *); 1385 int (*fini_dmaq)(struct efx_nic *efx); 1386 void (*prepare_flush)(struct efx_nic *efx); 1387 void (*finish_flush)(struct efx_nic *efx); 1388 void (*prepare_flr)(struct efx_nic *efx); 1389 void (*finish_flr)(struct efx_nic *efx); 1390 size_t (*describe_stats)(struct efx_nic *efx, u8 *names); 1391 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats, 1392 struct rtnl_link_stats64 *core_stats); 1393 size_t (*update_stats_atomic)(struct efx_nic *efx, u64 *full_stats, 1394 struct rtnl_link_stats64 *core_stats); 1395 void (*start_stats)(struct efx_nic *efx); 1396 void (*pull_stats)(struct efx_nic *efx); 1397 void (*stop_stats)(struct efx_nic *efx); 1398 void (*push_irq_moderation)(struct efx_channel *channel); 1399 int (*reconfigure_port)(struct efx_nic *efx); 1400 void (*prepare_enable_fc_tx)(struct efx_nic *efx); 1401 int (*reconfigure_mac)(struct efx_nic *efx, bool mtu_only); 1402 bool (*check_mac_fault)(struct efx_nic *efx); 1403 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol); 1404 int (*set_wol)(struct efx_nic *efx, u32 type); 1405 void (*resume_wol)(struct efx_nic *efx); 1406 void (*get_fec_stats)(struct efx_nic *efx, 1407 struct ethtool_fec_stats *fec_stats); 1408 unsigned int (*check_caps)(const struct efx_nic *efx, 1409 u8 flag, 1410 u32 offset); 1411 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests); 1412 int (*test_nvram)(struct efx_nic *efx); 1413 void (*mcdi_request)(struct efx_nic *efx, 1414 const efx_dword_t *hdr, size_t hdr_len, 1415 const efx_dword_t *sdu, size_t sdu_len); 1416 bool (*mcdi_poll_response)(struct efx_nic *efx); 1417 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu, 1418 size_t pdu_offset, size_t pdu_len); 1419 int (*mcdi_poll_reboot)(struct efx_nic *efx); 1420 void (*mcdi_reboot_detected)(struct efx_nic *efx); 1421 void (*irq_enable_master)(struct efx_nic *efx); 1422 int (*irq_test_generate)(struct efx_nic *efx); 1423 void (*irq_disable_non_ev)(struct efx_nic *efx); 1424 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id); 1425 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id); 1426 int (*tx_probe)(struct efx_tx_queue *tx_queue); 1427 void (*tx_init)(struct efx_tx_queue *tx_queue); 1428 void (*tx_remove)(struct efx_tx_queue *tx_queue); 1429 void (*tx_write)(struct efx_tx_queue *tx_queue); 1430 netdev_tx_t (*tx_enqueue)(struct efx_tx_queue *tx_queue, struct sk_buff *skb); 1431 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue, 1432 dma_addr_t dma_addr, unsigned int len); 1433 int (*rx_push_rss_config)(struct efx_nic *efx, bool user, 1434 const u32 *rx_indir_table, const u8 *key); 1435 int (*rx_pull_rss_config)(struct efx_nic *efx); 1436 int (*rx_push_rss_context_config)(struct efx_nic *efx, 1437 struct efx_rss_context *ctx, 1438 const u32 *rx_indir_table, 1439 const u8 *key); 1440 int (*rx_pull_rss_context_config)(struct efx_nic *efx, 1441 struct efx_rss_context *ctx); 1442 void (*rx_restore_rss_contexts)(struct efx_nic *efx); 1443 int (*rx_probe)(struct efx_rx_queue *rx_queue); 1444 void (*rx_init)(struct efx_rx_queue *rx_queue); 1445 void (*rx_remove)(struct efx_rx_queue *rx_queue); 1446 void (*rx_write)(struct efx_rx_queue *rx_queue); 1447 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue); 1448 void (*rx_packet)(struct efx_channel *channel); 1449 bool (*rx_buf_hash_valid)(const u8 *prefix); 1450 int (*ev_probe)(struct efx_channel *channel); 1451 int (*ev_init)(struct efx_channel *channel); 1452 void (*ev_fini)(struct efx_channel *channel); 1453 void (*ev_remove)(struct efx_channel *channel); 1454 int (*ev_process)(struct efx_channel *channel, int quota); 1455 void (*ev_read_ack)(struct efx_channel *channel); 1456 void (*ev_test_generate)(struct efx_channel *channel); 1457 int (*filter_table_probe)(struct efx_nic *efx); 1458 void (*filter_table_restore)(struct efx_nic *efx); 1459 void (*filter_table_remove)(struct efx_nic *efx); 1460 void (*filter_update_rx_scatter)(struct efx_nic *efx); 1461 s32 (*filter_insert)(struct efx_nic *efx, 1462 struct efx_filter_spec *spec, bool replace); 1463 int (*filter_remove_safe)(struct efx_nic *efx, 1464 enum efx_filter_priority priority, 1465 u32 filter_id); 1466 int (*filter_get_safe)(struct efx_nic *efx, 1467 enum efx_filter_priority priority, 1468 u32 filter_id, struct efx_filter_spec *); 1469 int (*filter_clear_rx)(struct efx_nic *efx, 1470 enum efx_filter_priority priority); 1471 u32 (*filter_count_rx_used)(struct efx_nic *efx, 1472 enum efx_filter_priority priority); 1473 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx); 1474 s32 (*filter_get_rx_ids)(struct efx_nic *efx, 1475 enum efx_filter_priority priority, 1476 u32 *buf, u32 size); 1477 #ifdef CONFIG_RFS_ACCEL 1478 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id, 1479 unsigned int index); 1480 #endif 1481 #ifdef CONFIG_SFC_MTD 1482 int (*mtd_probe)(struct efx_nic *efx); 1483 void (*mtd_rename)(struct efx_mtd_partition *part); 1484 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len, 1485 size_t *retlen, u8 *buffer); 1486 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len); 1487 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len, 1488 size_t *retlen, const u8 *buffer); 1489 int (*mtd_sync)(struct mtd_info *mtd); 1490 #endif 1491 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time); 1492 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp); 1493 int (*ptp_set_ts_config)(struct efx_nic *efx, 1494 struct hwtstamp_config *init); 1495 int (*sriov_configure)(struct efx_nic *efx, int num_vfs); 1496 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid); 1497 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid); 1498 int (*get_phys_port_id)(struct efx_nic *efx, 1499 struct netdev_phys_item_id *ppid); 1500 int (*sriov_init)(struct efx_nic *efx); 1501 void (*sriov_fini)(struct efx_nic *efx); 1502 bool (*sriov_wanted)(struct efx_nic *efx); 1503 void (*sriov_reset)(struct efx_nic *efx); 1504 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i); 1505 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, const u8 *mac); 1506 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan, 1507 u8 qos); 1508 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i, 1509 bool spoofchk); 1510 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i, 1511 struct ifla_vf_info *ivi); 1512 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i, 1513 int link_state); 1514 int (*vswitching_probe)(struct efx_nic *efx); 1515 int (*vswitching_restore)(struct efx_nic *efx); 1516 void (*vswitching_remove)(struct efx_nic *efx); 1517 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr); 1518 int (*set_mac_address)(struct efx_nic *efx); 1519 u32 (*tso_versions)(struct efx_nic *efx); 1520 int (*udp_tnl_push_ports)(struct efx_nic *efx); 1521 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port); 1522 size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf, 1523 size_t len); 1524 void (*sensor_event)(struct efx_nic *efx, efx_qword_t *ev); 1525 unsigned int (*rx_recycle_ring_size)(const struct efx_nic *efx); 1526 1527 int revision; 1528 unsigned int txd_ptr_tbl_base; 1529 unsigned int rxd_ptr_tbl_base; 1530 unsigned int buf_tbl_base; 1531 unsigned int evq_ptr_tbl_base; 1532 unsigned int evq_rptr_tbl_base; 1533 u64 max_dma_mask; 1534 unsigned int rx_prefix_size; 1535 unsigned int rx_hash_offset; 1536 unsigned int rx_ts_offset; 1537 unsigned int rx_buffer_padding; 1538 bool can_rx_scatter; 1539 bool always_rx_scatter; 1540 bool option_descriptors; 1541 unsigned int min_interrupt_mode; 1542 unsigned int timer_period_max; 1543 netdev_features_t offload_features; 1544 int mcdi_max_ver; 1545 unsigned int max_rx_ip_filters; 1546 u32 hwtstamp_filters; 1547 unsigned int rx_hash_key_size; 1548 }; 1549 1550 /************************************************************************** 1551 * 1552 * Prototypes and inline functions 1553 * 1554 *************************************************************************/ 1555 1556 static inline struct efx_channel * 1557 efx_get_channel(struct efx_nic *efx, unsigned index) 1558 { 1559 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels); 1560 return efx->channel[index]; 1561 } 1562 1563 /* Iterate over all used channels */ 1564 #define efx_for_each_channel(_channel, _efx) \ 1565 for (_channel = (_efx)->channel[0]; \ 1566 _channel; \ 1567 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \ 1568 (_efx)->channel[_channel->channel + 1] : NULL) 1569 1570 /* Iterate over all used channels in reverse */ 1571 #define efx_for_each_channel_rev(_channel, _efx) \ 1572 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \ 1573 _channel; \ 1574 _channel = _channel->channel ? \ 1575 (_efx)->channel[_channel->channel - 1] : NULL) 1576 1577 static inline struct efx_channel * 1578 efx_get_tx_channel(struct efx_nic *efx, unsigned int index) 1579 { 1580 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels); 1581 return efx->channel[efx->tx_channel_offset + index]; 1582 } 1583 1584 static inline struct efx_channel * 1585 efx_get_xdp_channel(struct efx_nic *efx, unsigned int index) 1586 { 1587 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels); 1588 return efx->channel[efx->xdp_channel_offset + index]; 1589 } 1590 1591 static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel) 1592 { 1593 return channel->channel - channel->efx->xdp_channel_offset < 1594 channel->efx->n_xdp_channels; 1595 } 1596 1597 static inline bool efx_channel_has_tx_queues(struct efx_channel *channel) 1598 { 1599 return channel && channel->channel >= channel->efx->tx_channel_offset; 1600 } 1601 1602 static inline unsigned int efx_channel_num_tx_queues(struct efx_channel *channel) 1603 { 1604 if (efx_channel_is_xdp_tx(channel)) 1605 return channel->efx->xdp_tx_per_channel; 1606 return channel->efx->tx_queues_per_channel; 1607 } 1608 1609 static inline struct efx_tx_queue * 1610 efx_channel_get_tx_queue(struct efx_channel *channel, unsigned int type) 1611 { 1612 EFX_WARN_ON_ONCE_PARANOID(type >= EFX_TXQ_TYPES); 1613 return channel->tx_queue_by_type[type]; 1614 } 1615 1616 static inline struct efx_tx_queue * 1617 efx_get_tx_queue(struct efx_nic *efx, unsigned int index, unsigned int type) 1618 { 1619 struct efx_channel *channel = efx_get_tx_channel(efx, index); 1620 1621 return efx_channel_get_tx_queue(channel, type); 1622 } 1623 1624 /* Iterate over all TX queues belonging to a channel */ 1625 #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \ 1626 if (!efx_channel_has_tx_queues(_channel)) \ 1627 ; \ 1628 else \ 1629 for (_tx_queue = (_channel)->tx_queue; \ 1630 _tx_queue < (_channel)->tx_queue + \ 1631 efx_channel_num_tx_queues(_channel); \ 1632 _tx_queue++) 1633 1634 static inline bool efx_channel_has_rx_queue(struct efx_channel *channel) 1635 { 1636 return channel->rx_queue.core_index >= 0; 1637 } 1638 1639 static inline struct efx_rx_queue * 1640 efx_channel_get_rx_queue(struct efx_channel *channel) 1641 { 1642 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel)); 1643 return &channel->rx_queue; 1644 } 1645 1646 /* Iterate over all RX queues belonging to a channel */ 1647 #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \ 1648 if (!efx_channel_has_rx_queue(_channel)) \ 1649 ; \ 1650 else \ 1651 for (_rx_queue = &(_channel)->rx_queue; \ 1652 _rx_queue; \ 1653 _rx_queue = NULL) 1654 1655 static inline struct efx_channel * 1656 efx_rx_queue_channel(struct efx_rx_queue *rx_queue) 1657 { 1658 return container_of(rx_queue, struct efx_channel, rx_queue); 1659 } 1660 1661 static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue) 1662 { 1663 return efx_rx_queue_channel(rx_queue)->channel; 1664 } 1665 1666 /* Returns a pointer to the specified receive buffer in the RX 1667 * descriptor queue. 1668 */ 1669 static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue, 1670 unsigned int index) 1671 { 1672 return &rx_queue->buffer[index]; 1673 } 1674 1675 static inline struct efx_rx_buffer * 1676 efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf) 1677 { 1678 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask))) 1679 return efx_rx_buffer(rx_queue, 0); 1680 else 1681 return rx_buf + 1; 1682 } 1683 1684 /** 1685 * EFX_MAX_FRAME_LEN - calculate maximum frame length 1686 * 1687 * This calculates the maximum frame length that will be used for a 1688 * given MTU. The frame length will be equal to the MTU plus a 1689 * constant amount of header space and padding. This is the quantity 1690 * that the net driver will program into the MAC as the maximum frame 1691 * length. 1692 * 1693 * The 10G MAC requires 8-byte alignment on the frame 1694 * length, so we round up to the nearest 8. 1695 * 1696 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an 1697 * XGMII cycle). If the frame length reaches the maximum value in the 1698 * same cycle, the XMAC can miss the IPG altogether. We work around 1699 * this by adding a further 16 bytes. 1700 */ 1701 #define EFX_FRAME_PAD 16 1702 #define EFX_MAX_FRAME_LEN(mtu) \ 1703 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8)) 1704 1705 static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb) 1706 { 1707 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP; 1708 } 1709 static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb) 1710 { 1711 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; 1712 } 1713 1714 /* Get the max fill level of the TX queues on this channel */ 1715 static inline unsigned int 1716 efx_channel_tx_fill_level(struct efx_channel *channel) 1717 { 1718 struct efx_tx_queue *tx_queue; 1719 unsigned int fill_level = 0; 1720 1721 efx_for_each_channel_tx_queue(tx_queue, channel) 1722 fill_level = max(fill_level, 1723 tx_queue->insert_count - tx_queue->read_count); 1724 1725 return fill_level; 1726 } 1727 1728 /* Conservative approximation of efx_channel_tx_fill_level using cached value */ 1729 static inline unsigned int 1730 efx_channel_tx_old_fill_level(struct efx_channel *channel) 1731 { 1732 struct efx_tx_queue *tx_queue; 1733 unsigned int fill_level = 0; 1734 1735 efx_for_each_channel_tx_queue(tx_queue, channel) 1736 fill_level = max(fill_level, 1737 tx_queue->insert_count - tx_queue->old_read_count); 1738 1739 return fill_level; 1740 } 1741 1742 /* Get all supported features. 1743 * If a feature is not fixed, it is present in hw_features. 1744 * If a feature is fixed, it does not present in hw_features, but 1745 * always in features. 1746 */ 1747 static inline netdev_features_t efx_supported_features(const struct efx_nic *efx) 1748 { 1749 const struct net_device *net_dev = efx->net_dev; 1750 1751 return net_dev->features | net_dev->hw_features; 1752 } 1753 1754 /* Get the current TX queue insert index. */ 1755 static inline unsigned int 1756 efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue) 1757 { 1758 return tx_queue->insert_count & tx_queue->ptr_mask; 1759 } 1760 1761 /* Get a TX buffer. */ 1762 static inline struct efx_tx_buffer * 1763 __efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue) 1764 { 1765 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)]; 1766 } 1767 1768 /* Get a TX buffer, checking it's not currently in use. */ 1769 static inline struct efx_tx_buffer * 1770 efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue) 1771 { 1772 struct efx_tx_buffer *buffer = 1773 __efx_tx_queue_get_insert_buffer(tx_queue); 1774 1775 EFX_WARN_ON_ONCE_PARANOID(buffer->len); 1776 EFX_WARN_ON_ONCE_PARANOID(buffer->flags); 1777 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len); 1778 1779 return buffer; 1780 } 1781 1782 #endif /* EFX_NET_DRIVER_H */ 1783