1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * r8169.c: RealTek 8169/8168/8101 ethernet driver. 4 * 5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw> 6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com> 7 * Copyright (c) a lot of people too. Please respect their work. 8 * 9 * See MAINTAINERS file for support contact information. 10 */ 11 12 #include <linux/module.h> 13 #include <linux/moduleparam.h> 14 #include <linux/pci.h> 15 #include <linux/netdevice.h> 16 #include <linux/etherdevice.h> 17 #include <linux/clk.h> 18 #include <linux/delay.h> 19 #include <linux/ethtool.h> 20 #include <linux/phy.h> 21 #include <linux/if_vlan.h> 22 #include <linux/crc32.h> 23 #include <linux/in.h> 24 #include <linux/io.h> 25 #include <linux/ip.h> 26 #include <linux/tcp.h> 27 #include <linux/interrupt.h> 28 #include <linux/dma-mapping.h> 29 #include <linux/pm_runtime.h> 30 #include <linux/prefetch.h> 31 #include <linux/ipv6.h> 32 #include <net/ip6_checksum.h> 33 34 #include "r8169.h" 35 #include "r8169_firmware.h" 36 37 #define MODULENAME "r8169" 38 39 #define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw" 40 #define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw" 41 #define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw" 42 #define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw" 43 #define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw" 44 #define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw" 45 #define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw" 46 #define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw" 47 #define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw" 48 #define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw" 49 #define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw" 50 #define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw" 51 #define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw" 52 #define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw" 53 #define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw" 54 #define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw" 55 #define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw" 56 #define FIRMWARE_8168FP_3 "rtl_nic/rtl8168fp-3.fw" 57 #define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw" 58 #define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw" 59 #define FIRMWARE_8125A_3 "rtl_nic/rtl8125a-3.fw" 60 61 #define R8169_MSG_DEFAULT \ 62 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN) 63 64 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). 65 The RTL chips use a 64 element hash table based on the Ethernet CRC. */ 66 #define MC_FILTER_LIMIT 32 67 68 #define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */ 69 #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */ 70 71 #define R8169_REGS_SIZE 256 72 #define R8169_RX_BUF_SIZE (SZ_16K - 1) 73 #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */ 74 #define NUM_RX_DESC 256U /* Number of Rx descriptor registers */ 75 #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc)) 76 #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc)) 77 78 #define RTL_CFG_NO_GBIT 1 79 80 /* write/read MMIO register */ 81 #define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg)) 82 #define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg)) 83 #define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg)) 84 #define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg)) 85 #define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg)) 86 #define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg)) 87 88 #define JUMBO_4K (4*1024 - ETH_HLEN - 2) 89 #define JUMBO_6K (6*1024 - ETH_HLEN - 2) 90 #define JUMBO_7K (7*1024 - ETH_HLEN - 2) 91 #define JUMBO_9K (9*1024 - ETH_HLEN - 2) 92 93 static const struct { 94 const char *name; 95 const char *fw_name; 96 } rtl_chip_infos[] = { 97 /* PCI devices. */ 98 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" }, 99 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" }, 100 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" }, 101 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" }, 102 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" }, 103 /* PCI-E devices. */ 104 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" }, 105 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" }, 106 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" }, 107 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" }, 108 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" }, 109 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" }, 110 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" }, 111 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" }, 112 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" }, 113 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" }, 114 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" }, 115 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" }, 116 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" }, 117 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" }, 118 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" }, 119 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" }, 120 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" }, 121 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" }, 122 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1}, 123 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2}, 124 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" }, 125 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" }, 126 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1}, 127 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1}, 128 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" }, 129 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1}, 130 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2}, 131 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3}, 132 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1}, 133 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2}, 134 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 }, 135 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 }, 136 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1}, 137 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2}, 138 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" }, 139 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3}, 140 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2}, 141 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 }, 142 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1}, 143 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2}, 144 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1}, 145 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2}, 146 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" }, 147 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" }, 148 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" }, 149 [RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117", FIRMWARE_8168FP_3}, 150 [RTL_GIGA_MAC_VER_60] = {"RTL8125" }, 151 [RTL_GIGA_MAC_VER_61] = {"RTL8125", FIRMWARE_8125A_3}, 152 }; 153 154 static const struct pci_device_id rtl8169_pci_tbl[] = { 155 { PCI_VDEVICE(REALTEK, 0x2502) }, 156 { PCI_VDEVICE(REALTEK, 0x2600) }, 157 { PCI_VDEVICE(REALTEK, 0x8129) }, 158 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT }, 159 { PCI_VDEVICE(REALTEK, 0x8161) }, 160 { PCI_VDEVICE(REALTEK, 0x8167) }, 161 { PCI_VDEVICE(REALTEK, 0x8168) }, 162 { PCI_VDEVICE(NCUBE, 0x8168) }, 163 { PCI_VDEVICE(REALTEK, 0x8169) }, 164 { PCI_VENDOR_ID_DLINK, 0x4300, 165 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 }, 166 { PCI_VDEVICE(DLINK, 0x4300) }, 167 { PCI_VDEVICE(DLINK, 0x4302) }, 168 { PCI_VDEVICE(AT, 0xc107) }, 169 { PCI_VDEVICE(USR, 0x0116) }, 170 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 }, 171 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 }, 172 { PCI_VDEVICE(REALTEK, 0x8125) }, 173 { PCI_VDEVICE(REALTEK, 0x3000) }, 174 {} 175 }; 176 177 MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl); 178 179 static struct { 180 u32 msg_enable; 181 } debug = { -1 }; 182 183 enum rtl_registers { 184 MAC0 = 0, /* Ethernet hardware address. */ 185 MAC4 = 4, 186 MAR0 = 8, /* Multicast filter. */ 187 CounterAddrLow = 0x10, 188 CounterAddrHigh = 0x14, 189 TxDescStartAddrLow = 0x20, 190 TxDescStartAddrHigh = 0x24, 191 TxHDescStartAddrLow = 0x28, 192 TxHDescStartAddrHigh = 0x2c, 193 FLASH = 0x30, 194 ERSR = 0x36, 195 ChipCmd = 0x37, 196 TxPoll = 0x38, 197 IntrMask = 0x3c, 198 IntrStatus = 0x3e, 199 200 TxConfig = 0x40, 201 #define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */ 202 #define TXCFG_EMPTY (1 << 11) /* 8111e-vl */ 203 204 RxConfig = 0x44, 205 #define RX128_INT_EN (1 << 15) /* 8111c and later */ 206 #define RX_MULTI_EN (1 << 14) /* 8111c only */ 207 #define RXCFG_FIFO_SHIFT 13 208 /* No threshold before first PCI xfer */ 209 #define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT) 210 #define RX_EARLY_OFF (1 << 11) 211 #define RXCFG_DMA_SHIFT 8 212 /* Unlimited maximum PCI burst. */ 213 #define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT) 214 215 Cfg9346 = 0x50, 216 Config0 = 0x51, 217 Config1 = 0x52, 218 Config2 = 0x53, 219 #define PME_SIGNAL (1 << 5) /* 8168c and later */ 220 221 Config3 = 0x54, 222 Config4 = 0x55, 223 Config5 = 0x56, 224 PHYAR = 0x60, 225 PHYstatus = 0x6c, 226 RxMaxSize = 0xda, 227 CPlusCmd = 0xe0, 228 IntrMitigate = 0xe2, 229 230 #define RTL_COALESCE_MASK 0x0f 231 #define RTL_COALESCE_SHIFT 4 232 #define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK) 233 #define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2) 234 235 RxDescAddrLow = 0xe4, 236 RxDescAddrHigh = 0xe8, 237 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */ 238 239 #define NoEarlyTx 0x3f /* Max value : no early transmit. */ 240 241 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */ 242 243 #define TxPacketMax (8064 >> 7) 244 #define EarlySize 0x27 245 246 FuncEvent = 0xf0, 247 FuncEventMask = 0xf4, 248 FuncPresetState = 0xf8, 249 IBCR0 = 0xf8, 250 IBCR2 = 0xf9, 251 IBIMR0 = 0xfa, 252 IBISR0 = 0xfb, 253 FuncForceEvent = 0xfc, 254 }; 255 256 enum rtl8168_8101_registers { 257 CSIDR = 0x64, 258 CSIAR = 0x68, 259 #define CSIAR_FLAG 0x80000000 260 #define CSIAR_WRITE_CMD 0x80000000 261 #define CSIAR_BYTE_ENABLE 0x0000f000 262 #define CSIAR_ADDR_MASK 0x00000fff 263 PMCH = 0x6f, 264 EPHYAR = 0x80, 265 #define EPHYAR_FLAG 0x80000000 266 #define EPHYAR_WRITE_CMD 0x80000000 267 #define EPHYAR_REG_MASK 0x1f 268 #define EPHYAR_REG_SHIFT 16 269 #define EPHYAR_DATA_MASK 0xffff 270 DLLPR = 0xd0, 271 #define PFM_EN (1 << 6) 272 #define TX_10M_PS_EN (1 << 7) 273 DBG_REG = 0xd1, 274 #define FIX_NAK_1 (1 << 4) 275 #define FIX_NAK_2 (1 << 3) 276 TWSI = 0xd2, 277 MCU = 0xd3, 278 #define NOW_IS_OOB (1 << 7) 279 #define TX_EMPTY (1 << 5) 280 #define RX_EMPTY (1 << 4) 281 #define RXTX_EMPTY (TX_EMPTY | RX_EMPTY) 282 #define EN_NDP (1 << 3) 283 #define EN_OOB_RESET (1 << 2) 284 #define LINK_LIST_RDY (1 << 1) 285 EFUSEAR = 0xdc, 286 #define EFUSEAR_FLAG 0x80000000 287 #define EFUSEAR_WRITE_CMD 0x80000000 288 #define EFUSEAR_READ_CMD 0x00000000 289 #define EFUSEAR_REG_MASK 0x03ff 290 #define EFUSEAR_REG_SHIFT 8 291 #define EFUSEAR_DATA_MASK 0xff 292 MISC_1 = 0xf2, 293 #define PFM_D3COLD_EN (1 << 6) 294 }; 295 296 enum rtl8168_registers { 297 LED_FREQ = 0x1a, 298 EEE_LED = 0x1b, 299 ERIDR = 0x70, 300 ERIAR = 0x74, 301 #define ERIAR_FLAG 0x80000000 302 #define ERIAR_WRITE_CMD 0x80000000 303 #define ERIAR_READ_CMD 0x00000000 304 #define ERIAR_ADDR_BYTE_ALIGN 4 305 #define ERIAR_TYPE_SHIFT 16 306 #define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT) 307 #define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT) 308 #define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT) 309 #define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT) 310 #define ERIAR_MASK_SHIFT 12 311 #define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT) 312 #define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT) 313 #define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT) 314 #define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT) 315 #define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT) 316 EPHY_RXER_NUM = 0x7c, 317 OCPDR = 0xb0, /* OCP GPHY access */ 318 #define OCPDR_WRITE_CMD 0x80000000 319 #define OCPDR_READ_CMD 0x00000000 320 #define OCPDR_REG_MASK 0x7f 321 #define OCPDR_GPHY_REG_SHIFT 16 322 #define OCPDR_DATA_MASK 0xffff 323 OCPAR = 0xb4, 324 #define OCPAR_FLAG 0x80000000 325 #define OCPAR_GPHY_WRITE_CMD 0x8000f060 326 #define OCPAR_GPHY_READ_CMD 0x0000f060 327 GPHY_OCP = 0xb8, 328 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */ 329 MISC = 0xf0, /* 8168e only. */ 330 #define TXPLA_RST (1 << 29) 331 #define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */ 332 #define PWM_EN (1 << 22) 333 #define RXDV_GATED_EN (1 << 19) 334 #define EARLY_TALLY_EN (1 << 16) 335 }; 336 337 enum rtl8125_registers { 338 IntrMask_8125 = 0x38, 339 IntrStatus_8125 = 0x3c, 340 TxPoll_8125 = 0x90, 341 MAC0_BKP = 0x19e0, 342 }; 343 344 #define RX_VLAN_INNER_8125 BIT(22) 345 #define RX_VLAN_OUTER_8125 BIT(23) 346 #define RX_VLAN_8125 (RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125) 347 348 #define RX_FETCH_DFLT_8125 (8 << 27) 349 350 enum rtl_register_content { 351 /* InterruptStatusBits */ 352 SYSErr = 0x8000, 353 PCSTimeout = 0x4000, 354 SWInt = 0x0100, 355 TxDescUnavail = 0x0080, 356 RxFIFOOver = 0x0040, 357 LinkChg = 0x0020, 358 RxOverflow = 0x0010, 359 TxErr = 0x0008, 360 TxOK = 0x0004, 361 RxErr = 0x0002, 362 RxOK = 0x0001, 363 364 /* RxStatusDesc */ 365 RxRWT = (1 << 22), 366 RxRES = (1 << 21), 367 RxRUNT = (1 << 20), 368 RxCRC = (1 << 19), 369 370 /* ChipCmdBits */ 371 StopReq = 0x80, 372 CmdReset = 0x10, 373 CmdRxEnb = 0x08, 374 CmdTxEnb = 0x04, 375 RxBufEmpty = 0x01, 376 377 /* TXPoll register p.5 */ 378 HPQ = 0x80, /* Poll cmd on the high prio queue */ 379 NPQ = 0x40, /* Poll cmd on the low prio queue */ 380 FSWInt = 0x01, /* Forced software interrupt */ 381 382 /* Cfg9346Bits */ 383 Cfg9346_Lock = 0x00, 384 Cfg9346_Unlock = 0xc0, 385 386 /* rx_mode_bits */ 387 AcceptErr = 0x20, 388 AcceptRunt = 0x10, 389 AcceptBroadcast = 0x08, 390 AcceptMulticast = 0x04, 391 AcceptMyPhys = 0x02, 392 AcceptAllPhys = 0x01, 393 #define RX_CONFIG_ACCEPT_MASK 0x3f 394 395 /* TxConfigBits */ 396 TxInterFrameGapShift = 24, 397 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */ 398 399 /* Config1 register p.24 */ 400 LEDS1 = (1 << 7), 401 LEDS0 = (1 << 6), 402 Speed_down = (1 << 4), 403 MEMMAP = (1 << 3), 404 IOMAP = (1 << 2), 405 VPD = (1 << 1), 406 PMEnable = (1 << 0), /* Power Management Enable */ 407 408 /* Config2 register p. 25 */ 409 ClkReqEn = (1 << 7), /* Clock Request Enable */ 410 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */ 411 PCI_Clock_66MHz = 0x01, 412 PCI_Clock_33MHz = 0x00, 413 414 /* Config3 register p.25 */ 415 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */ 416 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */ 417 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */ 418 Rdy_to_L23 = (1 << 1), /* L23 Enable */ 419 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */ 420 421 /* Config4 register */ 422 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */ 423 424 /* Config5 register p.27 */ 425 BWF = (1 << 6), /* Accept Broadcast wakeup frame */ 426 MWF = (1 << 5), /* Accept Multicast wakeup frame */ 427 UWF = (1 << 4), /* Accept Unicast wakeup frame */ 428 Spi_en = (1 << 3), 429 LanWake = (1 << 1), /* LanWake enable/disable */ 430 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */ 431 ASPM_en = (1 << 0), /* ASPM enable */ 432 433 /* CPlusCmd p.31 */ 434 EnableBist = (1 << 15), // 8168 8101 435 Mac_dbgo_oe = (1 << 14), // 8168 8101 436 EnAnaPLL = (1 << 14), // 8169 437 Normal_mode = (1 << 13), // unused 438 Force_half_dup = (1 << 12), // 8168 8101 439 Force_rxflow_en = (1 << 11), // 8168 8101 440 Force_txflow_en = (1 << 10), // 8168 8101 441 Cxpl_dbg_sel = (1 << 9), // 8168 8101 442 ASF = (1 << 8), // 8168 8101 443 PktCntrDisable = (1 << 7), // 8168 8101 444 Mac_dbgo_sel = 0x001c, // 8168 445 RxVlan = (1 << 6), 446 RxChkSum = (1 << 5), 447 PCIDAC = (1 << 4), 448 PCIMulRW = (1 << 3), 449 #define INTT_MASK GENMASK(1, 0) 450 #define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK) 451 452 /* rtl8169_PHYstatus */ 453 TBI_Enable = 0x80, 454 TxFlowCtrl = 0x40, 455 RxFlowCtrl = 0x20, 456 _1000bpsF = 0x10, 457 _100bps = 0x08, 458 _10bps = 0x04, 459 LinkStatus = 0x02, 460 FullDup = 0x01, 461 462 /* ResetCounterCommand */ 463 CounterReset = 0x1, 464 465 /* DumpCounterCommand */ 466 CounterDump = 0x8, 467 468 /* magic enable v2 */ 469 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */ 470 }; 471 472 enum rtl_desc_bit { 473 /* First doubleword. */ 474 DescOwn = (1 << 31), /* Descriptor is owned by NIC */ 475 RingEnd = (1 << 30), /* End of descriptor ring */ 476 FirstFrag = (1 << 29), /* First segment of a packet */ 477 LastFrag = (1 << 28), /* Final segment of a packet */ 478 }; 479 480 /* Generic case. */ 481 enum rtl_tx_desc_bit { 482 /* First doubleword. */ 483 TD_LSO = (1 << 27), /* Large Send Offload */ 484 #define TD_MSS_MAX 0x07ffu /* MSS value */ 485 486 /* Second doubleword. */ 487 TxVlanTag = (1 << 17), /* Add VLAN tag */ 488 }; 489 490 /* 8169, 8168b and 810x except 8102e. */ 491 enum rtl_tx_desc_bit_0 { 492 /* First doubleword. */ 493 #define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */ 494 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */ 495 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */ 496 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */ 497 }; 498 499 /* 8102e, 8168c and beyond. */ 500 enum rtl_tx_desc_bit_1 { 501 /* First doubleword. */ 502 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */ 503 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */ 504 #define GTTCPHO_SHIFT 18 505 #define GTTCPHO_MAX 0x7f 506 507 /* Second doubleword. */ 508 #define TCPHO_SHIFT 18 509 #define TCPHO_MAX 0x3ff 510 #define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */ 511 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */ 512 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */ 513 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */ 514 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */ 515 }; 516 517 enum rtl_rx_desc_bit { 518 /* Rx private */ 519 PID1 = (1 << 18), /* Protocol ID bit 1/2 */ 520 PID0 = (1 << 17), /* Protocol ID bit 0/2 */ 521 522 #define RxProtoUDP (PID1) 523 #define RxProtoTCP (PID0) 524 #define RxProtoIP (PID1 | PID0) 525 #define RxProtoMask RxProtoIP 526 527 IPFail = (1 << 16), /* IP checksum failed */ 528 UDPFail = (1 << 15), /* UDP/IP checksum failed */ 529 TCPFail = (1 << 14), /* TCP/IP checksum failed */ 530 RxVlanTag = (1 << 16), /* VLAN tag available */ 531 }; 532 533 #define RsvdMask 0x3fffc000 534 535 #define RTL_GSO_MAX_SIZE_V1 32000 536 #define RTL_GSO_MAX_SEGS_V1 24 537 #define RTL_GSO_MAX_SIZE_V2 64000 538 #define RTL_GSO_MAX_SEGS_V2 64 539 540 struct TxDesc { 541 __le32 opts1; 542 __le32 opts2; 543 __le64 addr; 544 }; 545 546 struct RxDesc { 547 __le32 opts1; 548 __le32 opts2; 549 __le64 addr; 550 }; 551 552 struct ring_info { 553 struct sk_buff *skb; 554 u32 len; 555 }; 556 557 struct rtl8169_counters { 558 __le64 tx_packets; 559 __le64 rx_packets; 560 __le64 tx_errors; 561 __le32 rx_errors; 562 __le16 rx_missed; 563 __le16 align_errors; 564 __le32 tx_one_collision; 565 __le32 tx_multi_collision; 566 __le64 rx_unicast; 567 __le64 rx_broadcast; 568 __le32 rx_multicast; 569 __le16 tx_aborted; 570 __le16 tx_underun; 571 }; 572 573 struct rtl8169_tc_offsets { 574 bool inited; 575 __le64 tx_errors; 576 __le32 tx_multi_collision; 577 __le16 tx_aborted; 578 __le16 rx_missed; 579 }; 580 581 enum rtl_flag { 582 RTL_FLAG_TASK_ENABLED = 0, 583 RTL_FLAG_TASK_RESET_PENDING, 584 RTL_FLAG_MAX 585 }; 586 587 struct rtl8169_stats { 588 u64 packets; 589 u64 bytes; 590 struct u64_stats_sync syncp; 591 }; 592 593 struct rtl8169_private { 594 void __iomem *mmio_addr; /* memory map physical address */ 595 struct pci_dev *pci_dev; 596 struct net_device *dev; 597 struct phy_device *phydev; 598 struct napi_struct napi; 599 u32 msg_enable; 600 enum mac_version mac_version; 601 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */ 602 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */ 603 u32 dirty_tx; 604 struct rtl8169_stats rx_stats; 605 struct rtl8169_stats tx_stats; 606 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */ 607 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */ 608 dma_addr_t TxPhyAddr; 609 dma_addr_t RxPhyAddr; 610 struct page *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */ 611 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */ 612 u16 cp_cmd; 613 u32 irq_mask; 614 struct clk *clk; 615 616 struct { 617 DECLARE_BITMAP(flags, RTL_FLAG_MAX); 618 struct mutex mutex; 619 struct work_struct work; 620 } wk; 621 622 unsigned irq_enabled:1; 623 unsigned supports_gmii:1; 624 unsigned aspm_manageable:1; 625 dma_addr_t counters_phys_addr; 626 struct rtl8169_counters *counters; 627 struct rtl8169_tc_offsets tc_offset; 628 u32 saved_wolopts; 629 int eee_adv; 630 631 const char *fw_name; 632 struct rtl_fw *rtl_fw; 633 634 u32 ocp_base; 635 }; 636 637 typedef void (*rtl_generic_fct)(struct rtl8169_private *tp); 638 639 MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>"); 640 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver"); 641 module_param_named(debug, debug.msg_enable, int, 0); 642 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)"); 643 MODULE_SOFTDEP("pre: realtek"); 644 MODULE_LICENSE("GPL"); 645 MODULE_FIRMWARE(FIRMWARE_8168D_1); 646 MODULE_FIRMWARE(FIRMWARE_8168D_2); 647 MODULE_FIRMWARE(FIRMWARE_8168E_1); 648 MODULE_FIRMWARE(FIRMWARE_8168E_2); 649 MODULE_FIRMWARE(FIRMWARE_8168E_3); 650 MODULE_FIRMWARE(FIRMWARE_8105E_1); 651 MODULE_FIRMWARE(FIRMWARE_8168F_1); 652 MODULE_FIRMWARE(FIRMWARE_8168F_2); 653 MODULE_FIRMWARE(FIRMWARE_8402_1); 654 MODULE_FIRMWARE(FIRMWARE_8411_1); 655 MODULE_FIRMWARE(FIRMWARE_8411_2); 656 MODULE_FIRMWARE(FIRMWARE_8106E_1); 657 MODULE_FIRMWARE(FIRMWARE_8106E_2); 658 MODULE_FIRMWARE(FIRMWARE_8168G_2); 659 MODULE_FIRMWARE(FIRMWARE_8168G_3); 660 MODULE_FIRMWARE(FIRMWARE_8168H_1); 661 MODULE_FIRMWARE(FIRMWARE_8168H_2); 662 MODULE_FIRMWARE(FIRMWARE_8168FP_3); 663 MODULE_FIRMWARE(FIRMWARE_8107E_1); 664 MODULE_FIRMWARE(FIRMWARE_8107E_2); 665 MODULE_FIRMWARE(FIRMWARE_8125A_3); 666 667 static inline struct device *tp_to_dev(struct rtl8169_private *tp) 668 { 669 return &tp->pci_dev->dev; 670 } 671 672 static void rtl_lock_work(struct rtl8169_private *tp) 673 { 674 mutex_lock(&tp->wk.mutex); 675 } 676 677 static void rtl_unlock_work(struct rtl8169_private *tp) 678 { 679 mutex_unlock(&tp->wk.mutex); 680 } 681 682 static void rtl_lock_config_regs(struct rtl8169_private *tp) 683 { 684 RTL_W8(tp, Cfg9346, Cfg9346_Lock); 685 } 686 687 static void rtl_unlock_config_regs(struct rtl8169_private *tp) 688 { 689 RTL_W8(tp, Cfg9346, Cfg9346_Unlock); 690 } 691 692 static void rtl_pci_commit(struct rtl8169_private *tp) 693 { 694 /* Read an arbitrary register to commit a preceding PCI write */ 695 RTL_R8(tp, ChipCmd); 696 } 697 698 static bool rtl_is_8125(struct rtl8169_private *tp) 699 { 700 return tp->mac_version >= RTL_GIGA_MAC_VER_60; 701 } 702 703 static bool rtl_is_8168evl_up(struct rtl8169_private *tp) 704 { 705 return tp->mac_version >= RTL_GIGA_MAC_VER_34 && 706 tp->mac_version != RTL_GIGA_MAC_VER_39 && 707 tp->mac_version <= RTL_GIGA_MAC_VER_52; 708 } 709 710 static bool rtl_supports_eee(struct rtl8169_private *tp) 711 { 712 return tp->mac_version >= RTL_GIGA_MAC_VER_34 && 713 tp->mac_version != RTL_GIGA_MAC_VER_37 && 714 tp->mac_version != RTL_GIGA_MAC_VER_39; 715 } 716 717 static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg) 718 { 719 int i; 720 721 for (i = 0; i < ETH_ALEN; i++) 722 mac[i] = RTL_R8(tp, reg + i); 723 } 724 725 struct rtl_cond { 726 bool (*check)(struct rtl8169_private *); 727 const char *msg; 728 }; 729 730 static void rtl_udelay(unsigned int d) 731 { 732 udelay(d); 733 } 734 735 static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c, 736 void (*delay)(unsigned int), unsigned int d, int n, 737 bool high) 738 { 739 int i; 740 741 for (i = 0; i < n; i++) { 742 if (c->check(tp) == high) 743 return true; 744 delay(d); 745 } 746 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n", 747 c->msg, !high, n, d); 748 return false; 749 } 750 751 static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp, 752 const struct rtl_cond *c, 753 unsigned int d, int n) 754 { 755 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true); 756 } 757 758 static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp, 759 const struct rtl_cond *c, 760 unsigned int d, int n) 761 { 762 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false); 763 } 764 765 static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp, 766 const struct rtl_cond *c, 767 unsigned int d, int n) 768 { 769 return rtl_loop_wait(tp, c, msleep, d, n, true); 770 } 771 772 static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp, 773 const struct rtl_cond *c, 774 unsigned int d, int n) 775 { 776 return rtl_loop_wait(tp, c, msleep, d, n, false); 777 } 778 779 #define DECLARE_RTL_COND(name) \ 780 static bool name ## _check(struct rtl8169_private *); \ 781 \ 782 static const struct rtl_cond name = { \ 783 .check = name ## _check, \ 784 .msg = #name \ 785 }; \ 786 \ 787 static bool name ## _check(struct rtl8169_private *tp) 788 789 static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg) 790 { 791 if (reg & 0xffff0001) { 792 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg); 793 return true; 794 } 795 return false; 796 } 797 798 DECLARE_RTL_COND(rtl_ocp_gphy_cond) 799 { 800 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG; 801 } 802 803 static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data) 804 { 805 if (rtl_ocp_reg_failure(tp, reg)) 806 return; 807 808 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data); 809 810 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10); 811 } 812 813 static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg) 814 { 815 if (rtl_ocp_reg_failure(tp, reg)) 816 return 0; 817 818 RTL_W32(tp, GPHY_OCP, reg << 15); 819 820 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ? 821 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT; 822 } 823 824 static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data) 825 { 826 if (rtl_ocp_reg_failure(tp, reg)) 827 return; 828 829 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data); 830 } 831 832 static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg) 833 { 834 if (rtl_ocp_reg_failure(tp, reg)) 835 return 0; 836 837 RTL_W32(tp, OCPDR, reg << 15); 838 839 return RTL_R32(tp, OCPDR); 840 } 841 842 static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask, 843 u16 set) 844 { 845 u16 data = r8168_mac_ocp_read(tp, reg); 846 847 r8168_mac_ocp_write(tp, reg, (data & ~mask) | set); 848 } 849 850 #define OCP_STD_PHY_BASE 0xa400 851 852 static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value) 853 { 854 if (reg == 0x1f) { 855 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE; 856 return; 857 } 858 859 if (tp->ocp_base != OCP_STD_PHY_BASE) 860 reg -= 0x10; 861 862 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value); 863 } 864 865 static int r8168g_mdio_read(struct rtl8169_private *tp, int reg) 866 { 867 if (reg == 0x1f) 868 return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4; 869 870 if (tp->ocp_base != OCP_STD_PHY_BASE) 871 reg -= 0x10; 872 873 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2); 874 } 875 876 static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value) 877 { 878 if (reg == 0x1f) { 879 tp->ocp_base = value << 4; 880 return; 881 } 882 883 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value); 884 } 885 886 static int mac_mcu_read(struct rtl8169_private *tp, int reg) 887 { 888 return r8168_mac_ocp_read(tp, tp->ocp_base + reg); 889 } 890 891 DECLARE_RTL_COND(rtl_phyar_cond) 892 { 893 return RTL_R32(tp, PHYAR) & 0x80000000; 894 } 895 896 static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value) 897 { 898 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff)); 899 900 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20); 901 /* 902 * According to hardware specs a 20us delay is required after write 903 * complete indication, but before sending next command. 904 */ 905 udelay(20); 906 } 907 908 static int r8169_mdio_read(struct rtl8169_private *tp, int reg) 909 { 910 int value; 911 912 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16); 913 914 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ? 915 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT; 916 917 /* 918 * According to hardware specs a 20us delay is required after read 919 * complete indication, but before sending next command. 920 */ 921 udelay(20); 922 923 return value; 924 } 925 926 DECLARE_RTL_COND(rtl_ocpar_cond) 927 { 928 return RTL_R32(tp, OCPAR) & OCPAR_FLAG; 929 } 930 931 static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data) 932 { 933 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT)); 934 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD); 935 RTL_W32(tp, EPHY_RXER_NUM, 0); 936 937 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100); 938 } 939 940 static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value) 941 { 942 r8168dp_1_mdio_access(tp, reg, 943 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK)); 944 } 945 946 static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg) 947 { 948 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD); 949 950 mdelay(1); 951 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD); 952 RTL_W32(tp, EPHY_RXER_NUM, 0); 953 954 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ? 955 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT; 956 } 957 958 #define R8168DP_1_MDIO_ACCESS_BIT 0x00020000 959 960 static void r8168dp_2_mdio_start(struct rtl8169_private *tp) 961 { 962 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT); 963 } 964 965 static void r8168dp_2_mdio_stop(struct rtl8169_private *tp) 966 { 967 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT); 968 } 969 970 static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value) 971 { 972 r8168dp_2_mdio_start(tp); 973 974 r8169_mdio_write(tp, reg, value); 975 976 r8168dp_2_mdio_stop(tp); 977 } 978 979 static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg) 980 { 981 int value; 982 983 /* Work around issue with chip reporting wrong PHY ID */ 984 if (reg == MII_PHYSID2) 985 return 0xc912; 986 987 r8168dp_2_mdio_start(tp); 988 989 value = r8169_mdio_read(tp, reg); 990 991 r8168dp_2_mdio_stop(tp); 992 993 return value; 994 } 995 996 static void rtl_writephy(struct rtl8169_private *tp, int location, int val) 997 { 998 switch (tp->mac_version) { 999 case RTL_GIGA_MAC_VER_27: 1000 r8168dp_1_mdio_write(tp, location, val); 1001 break; 1002 case RTL_GIGA_MAC_VER_28: 1003 case RTL_GIGA_MAC_VER_31: 1004 r8168dp_2_mdio_write(tp, location, val); 1005 break; 1006 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61: 1007 r8168g_mdio_write(tp, location, val); 1008 break; 1009 default: 1010 r8169_mdio_write(tp, location, val); 1011 break; 1012 } 1013 } 1014 1015 static int rtl_readphy(struct rtl8169_private *tp, int location) 1016 { 1017 switch (tp->mac_version) { 1018 case RTL_GIGA_MAC_VER_27: 1019 return r8168dp_1_mdio_read(tp, location); 1020 case RTL_GIGA_MAC_VER_28: 1021 case RTL_GIGA_MAC_VER_31: 1022 return r8168dp_2_mdio_read(tp, location); 1023 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61: 1024 return r8168g_mdio_read(tp, location); 1025 default: 1026 return r8169_mdio_read(tp, location); 1027 } 1028 } 1029 1030 DECLARE_RTL_COND(rtl_ephyar_cond) 1031 { 1032 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG; 1033 } 1034 1035 static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value) 1036 { 1037 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) | 1038 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT); 1039 1040 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100); 1041 1042 udelay(10); 1043 } 1044 1045 static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr) 1046 { 1047 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT); 1048 1049 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ? 1050 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0; 1051 } 1052 1053 DECLARE_RTL_COND(rtl_eriar_cond) 1054 { 1055 return RTL_R32(tp, ERIAR) & ERIAR_FLAG; 1056 } 1057 1058 static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask, 1059 u32 val, int type) 1060 { 1061 BUG_ON((addr & 3) || (mask == 0)); 1062 RTL_W32(tp, ERIDR, val); 1063 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr); 1064 1065 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100); 1066 } 1067 1068 static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask, 1069 u32 val) 1070 { 1071 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC); 1072 } 1073 1074 static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type) 1075 { 1076 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr); 1077 1078 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ? 1079 RTL_R32(tp, ERIDR) : ~0; 1080 } 1081 1082 static u32 rtl_eri_read(struct rtl8169_private *tp, int addr) 1083 { 1084 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC); 1085 } 1086 1087 static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p, 1088 u32 m) 1089 { 1090 u32 val; 1091 1092 val = rtl_eri_read(tp, addr); 1093 rtl_eri_write(tp, addr, mask, (val & ~m) | p); 1094 } 1095 1096 static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask, 1097 u32 p) 1098 { 1099 rtl_w0w1_eri(tp, addr, mask, p, 0); 1100 } 1101 1102 static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask, 1103 u32 m) 1104 { 1105 rtl_w0w1_eri(tp, addr, mask, 0, m); 1106 } 1107 1108 static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg) 1109 { 1110 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff)); 1111 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ? 1112 RTL_R32(tp, OCPDR) : ~0; 1113 } 1114 1115 static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg) 1116 { 1117 return _rtl_eri_read(tp, reg, ERIAR_OOB); 1118 } 1119 1120 static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, 1121 u32 data) 1122 { 1123 RTL_W32(tp, OCPDR, data); 1124 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff)); 1125 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20); 1126 } 1127 1128 static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, 1129 u32 data) 1130 { 1131 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT, 1132 data, ERIAR_OOB); 1133 } 1134 1135 static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd) 1136 { 1137 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd); 1138 1139 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001); 1140 } 1141 1142 #define OOB_CMD_RESET 0x00 1143 #define OOB_CMD_DRIVER_START 0x05 1144 #define OOB_CMD_DRIVER_STOP 0x06 1145 1146 static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp) 1147 { 1148 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10; 1149 } 1150 1151 DECLARE_RTL_COND(rtl_dp_ocp_read_cond) 1152 { 1153 u16 reg; 1154 1155 reg = rtl8168_get_ocp_reg(tp); 1156 1157 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800; 1158 } 1159 1160 DECLARE_RTL_COND(rtl_ep_ocp_read_cond) 1161 { 1162 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001; 1163 } 1164 1165 DECLARE_RTL_COND(rtl_ocp_tx_cond) 1166 { 1167 return RTL_R8(tp, IBISR0) & 0x20; 1168 } 1169 1170 static void rtl8168ep_stop_cmac(struct rtl8169_private *tp) 1171 { 1172 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01); 1173 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000); 1174 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20); 1175 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01); 1176 } 1177 1178 static void rtl8168dp_driver_start(struct rtl8169_private *tp) 1179 { 1180 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START); 1181 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10); 1182 } 1183 1184 static void rtl8168ep_driver_start(struct rtl8169_private *tp) 1185 { 1186 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START); 1187 r8168ep_ocp_write(tp, 0x01, 0x30, 1188 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01); 1189 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10); 1190 } 1191 1192 static void rtl8168_driver_start(struct rtl8169_private *tp) 1193 { 1194 switch (tp->mac_version) { 1195 case RTL_GIGA_MAC_VER_27: 1196 case RTL_GIGA_MAC_VER_28: 1197 case RTL_GIGA_MAC_VER_31: 1198 rtl8168dp_driver_start(tp); 1199 break; 1200 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52: 1201 rtl8168ep_driver_start(tp); 1202 break; 1203 default: 1204 BUG(); 1205 break; 1206 } 1207 } 1208 1209 static void rtl8168dp_driver_stop(struct rtl8169_private *tp) 1210 { 1211 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP); 1212 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10); 1213 } 1214 1215 static void rtl8168ep_driver_stop(struct rtl8169_private *tp) 1216 { 1217 rtl8168ep_stop_cmac(tp); 1218 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP); 1219 r8168ep_ocp_write(tp, 0x01, 0x30, 1220 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01); 1221 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10); 1222 } 1223 1224 static void rtl8168_driver_stop(struct rtl8169_private *tp) 1225 { 1226 switch (tp->mac_version) { 1227 case RTL_GIGA_MAC_VER_27: 1228 case RTL_GIGA_MAC_VER_28: 1229 case RTL_GIGA_MAC_VER_31: 1230 rtl8168dp_driver_stop(tp); 1231 break; 1232 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52: 1233 rtl8168ep_driver_stop(tp); 1234 break; 1235 default: 1236 BUG(); 1237 break; 1238 } 1239 } 1240 1241 static bool r8168dp_check_dash(struct rtl8169_private *tp) 1242 { 1243 u16 reg = rtl8168_get_ocp_reg(tp); 1244 1245 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000); 1246 } 1247 1248 static bool r8168ep_check_dash(struct rtl8169_private *tp) 1249 { 1250 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001); 1251 } 1252 1253 static bool r8168_check_dash(struct rtl8169_private *tp) 1254 { 1255 switch (tp->mac_version) { 1256 case RTL_GIGA_MAC_VER_27: 1257 case RTL_GIGA_MAC_VER_28: 1258 case RTL_GIGA_MAC_VER_31: 1259 return r8168dp_check_dash(tp); 1260 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52: 1261 return r8168ep_check_dash(tp); 1262 default: 1263 return false; 1264 } 1265 } 1266 1267 static void rtl_reset_packet_filter(struct rtl8169_private *tp) 1268 { 1269 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0)); 1270 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0)); 1271 } 1272 1273 DECLARE_RTL_COND(rtl_efusear_cond) 1274 { 1275 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG; 1276 } 1277 1278 u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr) 1279 { 1280 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT); 1281 1282 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ? 1283 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0; 1284 } 1285 1286 static u32 rtl_get_events(struct rtl8169_private *tp) 1287 { 1288 if (rtl_is_8125(tp)) 1289 return RTL_R32(tp, IntrStatus_8125); 1290 else 1291 return RTL_R16(tp, IntrStatus); 1292 } 1293 1294 static void rtl_ack_events(struct rtl8169_private *tp, u32 bits) 1295 { 1296 if (rtl_is_8125(tp)) 1297 RTL_W32(tp, IntrStatus_8125, bits); 1298 else 1299 RTL_W16(tp, IntrStatus, bits); 1300 } 1301 1302 static void rtl_irq_disable(struct rtl8169_private *tp) 1303 { 1304 if (rtl_is_8125(tp)) 1305 RTL_W32(tp, IntrMask_8125, 0); 1306 else 1307 RTL_W16(tp, IntrMask, 0); 1308 tp->irq_enabled = 0; 1309 } 1310 1311 static void rtl_irq_enable(struct rtl8169_private *tp) 1312 { 1313 tp->irq_enabled = 1; 1314 if (rtl_is_8125(tp)) 1315 RTL_W32(tp, IntrMask_8125, tp->irq_mask); 1316 else 1317 RTL_W16(tp, IntrMask, tp->irq_mask); 1318 } 1319 1320 static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp) 1321 { 1322 rtl_irq_disable(tp); 1323 rtl_ack_events(tp, 0xffffffff); 1324 rtl_pci_commit(tp); 1325 } 1326 1327 static void rtl_link_chg_patch(struct rtl8169_private *tp) 1328 { 1329 struct phy_device *phydev = tp->phydev; 1330 1331 if (tp->mac_version == RTL_GIGA_MAC_VER_34 || 1332 tp->mac_version == RTL_GIGA_MAC_VER_38) { 1333 if (phydev->speed == SPEED_1000) { 1334 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011); 1335 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005); 1336 } else if (phydev->speed == SPEED_100) { 1337 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f); 1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005); 1339 } else { 1340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f); 1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f); 1342 } 1343 rtl_reset_packet_filter(tp); 1344 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 || 1345 tp->mac_version == RTL_GIGA_MAC_VER_36) { 1346 if (phydev->speed == SPEED_1000) { 1347 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011); 1348 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005); 1349 } else { 1350 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f); 1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f); 1352 } 1353 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) { 1354 if (phydev->speed == SPEED_10) { 1355 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02); 1356 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a); 1357 } else { 1358 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000); 1359 } 1360 } 1361 } 1362 1363 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST) 1364 1365 static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 1366 { 1367 struct rtl8169_private *tp = netdev_priv(dev); 1368 1369 rtl_lock_work(tp); 1370 wol->supported = WAKE_ANY; 1371 wol->wolopts = tp->saved_wolopts; 1372 rtl_unlock_work(tp); 1373 } 1374 1375 static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts) 1376 { 1377 static const struct { 1378 u32 opt; 1379 u16 reg; 1380 u8 mask; 1381 } cfg[] = { 1382 { WAKE_PHY, Config3, LinkUp }, 1383 { WAKE_UCAST, Config5, UWF }, 1384 { WAKE_BCAST, Config5, BWF }, 1385 { WAKE_MCAST, Config5, MWF }, 1386 { WAKE_ANY, Config5, LanWake }, 1387 { WAKE_MAGIC, Config3, MagicPacket } 1388 }; 1389 unsigned int i, tmp = ARRAY_SIZE(cfg); 1390 u8 options; 1391 1392 rtl_unlock_config_regs(tp); 1393 1394 if (rtl_is_8168evl_up(tp)) { 1395 tmp--; 1396 if (wolopts & WAKE_MAGIC) 1397 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100, 1398 MagicPacket_v2); 1399 else 1400 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100, 1401 MagicPacket_v2); 1402 } else if (rtl_is_8125(tp)) { 1403 tmp--; 1404 if (wolopts & WAKE_MAGIC) 1405 r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0)); 1406 else 1407 r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0); 1408 } 1409 1410 for (i = 0; i < tmp; i++) { 1411 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask; 1412 if (wolopts & cfg[i].opt) 1413 options |= cfg[i].mask; 1414 RTL_W8(tp, cfg[i].reg, options); 1415 } 1416 1417 switch (tp->mac_version) { 1418 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06: 1419 options = RTL_R8(tp, Config1) & ~PMEnable; 1420 if (wolopts) 1421 options |= PMEnable; 1422 RTL_W8(tp, Config1, options); 1423 break; 1424 case RTL_GIGA_MAC_VER_34: 1425 case RTL_GIGA_MAC_VER_37: 1426 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_52: 1427 options = RTL_R8(tp, Config2) & ~PME_SIGNAL; 1428 if (wolopts) 1429 options |= PME_SIGNAL; 1430 RTL_W8(tp, Config2, options); 1431 break; 1432 default: 1433 break; 1434 } 1435 1436 rtl_lock_config_regs(tp); 1437 1438 device_set_wakeup_enable(tp_to_dev(tp), wolopts); 1439 tp->dev->wol_enabled = wolopts ? 1 : 0; 1440 } 1441 1442 static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) 1443 { 1444 struct rtl8169_private *tp = netdev_priv(dev); 1445 struct device *d = tp_to_dev(tp); 1446 1447 if (wol->wolopts & ~WAKE_ANY) 1448 return -EINVAL; 1449 1450 pm_runtime_get_noresume(d); 1451 1452 rtl_lock_work(tp); 1453 1454 tp->saved_wolopts = wol->wolopts; 1455 1456 if (pm_runtime_active(d)) 1457 __rtl8169_set_wol(tp, tp->saved_wolopts); 1458 1459 rtl_unlock_work(tp); 1460 1461 pm_runtime_put_noidle(d); 1462 1463 return 0; 1464 } 1465 1466 static void rtl8169_get_drvinfo(struct net_device *dev, 1467 struct ethtool_drvinfo *info) 1468 { 1469 struct rtl8169_private *tp = netdev_priv(dev); 1470 struct rtl_fw *rtl_fw = tp->rtl_fw; 1471 1472 strlcpy(info->driver, MODULENAME, sizeof(info->driver)); 1473 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info)); 1474 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version)); 1475 if (rtl_fw) 1476 strlcpy(info->fw_version, rtl_fw->version, 1477 sizeof(info->fw_version)); 1478 } 1479 1480 static int rtl8169_get_regs_len(struct net_device *dev) 1481 { 1482 return R8169_REGS_SIZE; 1483 } 1484 1485 static netdev_features_t rtl8169_fix_features(struct net_device *dev, 1486 netdev_features_t features) 1487 { 1488 struct rtl8169_private *tp = netdev_priv(dev); 1489 1490 if (dev->mtu > TD_MSS_MAX) 1491 features &= ~NETIF_F_ALL_TSO; 1492 1493 if (dev->mtu > ETH_DATA_LEN && 1494 tp->mac_version > RTL_GIGA_MAC_VER_06) 1495 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO); 1496 1497 return features; 1498 } 1499 1500 static int rtl8169_set_features(struct net_device *dev, 1501 netdev_features_t features) 1502 { 1503 struct rtl8169_private *tp = netdev_priv(dev); 1504 u32 rx_config; 1505 1506 rtl_lock_work(tp); 1507 1508 rx_config = RTL_R32(tp, RxConfig); 1509 if (features & NETIF_F_RXALL) 1510 rx_config |= (AcceptErr | AcceptRunt); 1511 else 1512 rx_config &= ~(AcceptErr | AcceptRunt); 1513 1514 if (rtl_is_8125(tp)) { 1515 if (features & NETIF_F_HW_VLAN_CTAG_RX) 1516 rx_config |= RX_VLAN_8125; 1517 else 1518 rx_config &= ~RX_VLAN_8125; 1519 } 1520 1521 RTL_W32(tp, RxConfig, rx_config); 1522 1523 if (features & NETIF_F_RXCSUM) 1524 tp->cp_cmd |= RxChkSum; 1525 else 1526 tp->cp_cmd &= ~RxChkSum; 1527 1528 if (!rtl_is_8125(tp)) { 1529 if (features & NETIF_F_HW_VLAN_CTAG_RX) 1530 tp->cp_cmd |= RxVlan; 1531 else 1532 tp->cp_cmd &= ~RxVlan; 1533 } 1534 1535 RTL_W16(tp, CPlusCmd, tp->cp_cmd); 1536 rtl_pci_commit(tp); 1537 1538 rtl_unlock_work(tp); 1539 1540 return 0; 1541 } 1542 1543 static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb) 1544 { 1545 return (skb_vlan_tag_present(skb)) ? 1546 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00; 1547 } 1548 1549 static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb) 1550 { 1551 u32 opts2 = le32_to_cpu(desc->opts2); 1552 1553 if (opts2 & RxVlanTag) 1554 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff)); 1555 } 1556 1557 static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs, 1558 void *p) 1559 { 1560 struct rtl8169_private *tp = netdev_priv(dev); 1561 u32 __iomem *data = tp->mmio_addr; 1562 u32 *dw = p; 1563 int i; 1564 1565 rtl_lock_work(tp); 1566 for (i = 0; i < R8169_REGS_SIZE; i += 4) 1567 memcpy_fromio(dw++, data++, 4); 1568 rtl_unlock_work(tp); 1569 } 1570 1571 static u32 rtl8169_get_msglevel(struct net_device *dev) 1572 { 1573 struct rtl8169_private *tp = netdev_priv(dev); 1574 1575 return tp->msg_enable; 1576 } 1577 1578 static void rtl8169_set_msglevel(struct net_device *dev, u32 value) 1579 { 1580 struct rtl8169_private *tp = netdev_priv(dev); 1581 1582 tp->msg_enable = value; 1583 } 1584 1585 static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = { 1586 "tx_packets", 1587 "rx_packets", 1588 "tx_errors", 1589 "rx_errors", 1590 "rx_missed", 1591 "align_errors", 1592 "tx_single_collisions", 1593 "tx_multi_collisions", 1594 "unicast", 1595 "broadcast", 1596 "multicast", 1597 "tx_aborted", 1598 "tx_underrun", 1599 }; 1600 1601 static int rtl8169_get_sset_count(struct net_device *dev, int sset) 1602 { 1603 switch (sset) { 1604 case ETH_SS_STATS: 1605 return ARRAY_SIZE(rtl8169_gstrings); 1606 default: 1607 return -EOPNOTSUPP; 1608 } 1609 } 1610 1611 DECLARE_RTL_COND(rtl_counters_cond) 1612 { 1613 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump); 1614 } 1615 1616 static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd) 1617 { 1618 dma_addr_t paddr = tp->counters_phys_addr; 1619 u32 cmd; 1620 1621 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32); 1622 rtl_pci_commit(tp); 1623 cmd = (u64)paddr & DMA_BIT_MASK(32); 1624 RTL_W32(tp, CounterAddrLow, cmd); 1625 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd); 1626 1627 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000); 1628 } 1629 1630 static bool rtl8169_reset_counters(struct rtl8169_private *tp) 1631 { 1632 /* 1633 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the 1634 * tally counters. 1635 */ 1636 if (tp->mac_version < RTL_GIGA_MAC_VER_19) 1637 return true; 1638 1639 return rtl8169_do_counters(tp, CounterReset); 1640 } 1641 1642 static bool rtl8169_update_counters(struct rtl8169_private *tp) 1643 { 1644 u8 val = RTL_R8(tp, ChipCmd); 1645 1646 /* 1647 * Some chips are unable to dump tally counters when the receiver 1648 * is disabled. If 0xff chip may be in a PCI power-save state. 1649 */ 1650 if (!(val & CmdRxEnb) || val == 0xff) 1651 return true; 1652 1653 return rtl8169_do_counters(tp, CounterDump); 1654 } 1655 1656 static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp) 1657 { 1658 struct rtl8169_counters *counters = tp->counters; 1659 bool ret = false; 1660 1661 /* 1662 * rtl8169_init_counter_offsets is called from rtl_open. On chip 1663 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only 1664 * reset by a power cycle, while the counter values collected by the 1665 * driver are reset at every driver unload/load cycle. 1666 * 1667 * To make sure the HW values returned by @get_stats64 match the SW 1668 * values, we collect the initial values at first open(*) and use them 1669 * as offsets to normalize the values returned by @get_stats64. 1670 * 1671 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one 1672 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only 1673 * set at open time by rtl_hw_start. 1674 */ 1675 1676 if (tp->tc_offset.inited) 1677 return true; 1678 1679 /* If both, reset and update fail, propagate to caller. */ 1680 if (rtl8169_reset_counters(tp)) 1681 ret = true; 1682 1683 if (rtl8169_update_counters(tp)) 1684 ret = true; 1685 1686 tp->tc_offset.tx_errors = counters->tx_errors; 1687 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision; 1688 tp->tc_offset.tx_aborted = counters->tx_aborted; 1689 tp->tc_offset.rx_missed = counters->rx_missed; 1690 tp->tc_offset.inited = true; 1691 1692 return ret; 1693 } 1694 1695 static void rtl8169_get_ethtool_stats(struct net_device *dev, 1696 struct ethtool_stats *stats, u64 *data) 1697 { 1698 struct rtl8169_private *tp = netdev_priv(dev); 1699 struct device *d = tp_to_dev(tp); 1700 struct rtl8169_counters *counters = tp->counters; 1701 1702 ASSERT_RTNL(); 1703 1704 pm_runtime_get_noresume(d); 1705 1706 if (pm_runtime_active(d)) 1707 rtl8169_update_counters(tp); 1708 1709 pm_runtime_put_noidle(d); 1710 1711 data[0] = le64_to_cpu(counters->tx_packets); 1712 data[1] = le64_to_cpu(counters->rx_packets); 1713 data[2] = le64_to_cpu(counters->tx_errors); 1714 data[3] = le32_to_cpu(counters->rx_errors); 1715 data[4] = le16_to_cpu(counters->rx_missed); 1716 data[5] = le16_to_cpu(counters->align_errors); 1717 data[6] = le32_to_cpu(counters->tx_one_collision); 1718 data[7] = le32_to_cpu(counters->tx_multi_collision); 1719 data[8] = le64_to_cpu(counters->rx_unicast); 1720 data[9] = le64_to_cpu(counters->rx_broadcast); 1721 data[10] = le32_to_cpu(counters->rx_multicast); 1722 data[11] = le16_to_cpu(counters->tx_aborted); 1723 data[12] = le16_to_cpu(counters->tx_underun); 1724 } 1725 1726 static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data) 1727 { 1728 switch(stringset) { 1729 case ETH_SS_STATS: 1730 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings)); 1731 break; 1732 } 1733 } 1734 1735 /* 1736 * Interrupt coalescing 1737 * 1738 * > 1 - the availability of the IntrMitigate (0xe2) register through the 1739 * > 8169, 8168 and 810x line of chipsets 1740 * 1741 * 8169, 8168, and 8136(810x) serial chipsets support it. 1742 * 1743 * > 2 - the Tx timer unit at gigabit speed 1744 * 1745 * The unit of the timer depends on both the speed and the setting of CPlusCmd 1746 * (0xe0) bit 1 and bit 0. 1747 * 1748 * For 8169 1749 * bit[1:0] \ speed 1000M 100M 10M 1750 * 0 0 320ns 2.56us 40.96us 1751 * 0 1 2.56us 20.48us 327.7us 1752 * 1 0 5.12us 40.96us 655.4us 1753 * 1 1 10.24us 81.92us 1.31ms 1754 * 1755 * For the other 1756 * bit[1:0] \ speed 1000M 100M 10M 1757 * 0 0 5us 2.56us 40.96us 1758 * 0 1 40us 20.48us 327.7us 1759 * 1 0 80us 40.96us 655.4us 1760 * 1 1 160us 81.92us 1.31ms 1761 */ 1762 1763 /* rx/tx scale factors for one particular CPlusCmd[0:1] value */ 1764 struct rtl_coalesce_scale { 1765 /* Rx / Tx */ 1766 u32 nsecs[2]; 1767 }; 1768 1769 /* rx/tx scale factors for all CPlusCmd[0:1] cases */ 1770 struct rtl_coalesce_info { 1771 u32 speed; 1772 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */ 1773 }; 1774 1775 /* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */ 1776 #define rxtx_x1822(r, t) { \ 1777 {{(r), (t)}}, \ 1778 {{(r)*8, (t)*8}}, \ 1779 {{(r)*8*2, (t)*8*2}}, \ 1780 {{(r)*8*2*2, (t)*8*2*2}}, \ 1781 } 1782 static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = { 1783 /* speed delays: rx00 tx00 */ 1784 { SPEED_10, rxtx_x1822(40960, 40960) }, 1785 { SPEED_100, rxtx_x1822( 2560, 2560) }, 1786 { SPEED_1000, rxtx_x1822( 320, 320) }, 1787 { 0 }, 1788 }; 1789 1790 static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = { 1791 /* speed delays: rx00 tx00 */ 1792 { SPEED_10, rxtx_x1822(40960, 40960) }, 1793 { SPEED_100, rxtx_x1822( 2560, 2560) }, 1794 { SPEED_1000, rxtx_x1822( 5000, 5000) }, 1795 { 0 }, 1796 }; 1797 #undef rxtx_x1822 1798 1799 /* get rx/tx scale vector corresponding to current speed */ 1800 static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev) 1801 { 1802 struct rtl8169_private *tp = netdev_priv(dev); 1803 const struct rtl_coalesce_info *ci; 1804 1805 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) 1806 ci = rtl_coalesce_info_8169; 1807 else 1808 ci = rtl_coalesce_info_8168_8136; 1809 1810 for (; ci->speed; ci++) { 1811 if (tp->phydev->speed == ci->speed) 1812 return ci; 1813 } 1814 1815 return ERR_PTR(-ELNRNG); 1816 } 1817 1818 static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec) 1819 { 1820 struct rtl8169_private *tp = netdev_priv(dev); 1821 const struct rtl_coalesce_info *ci; 1822 const struct rtl_coalesce_scale *scale; 1823 struct { 1824 u32 *max_frames; 1825 u32 *usecs; 1826 } coal_settings [] = { 1827 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs }, 1828 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs } 1829 }, *p = coal_settings; 1830 int i; 1831 u16 w; 1832 1833 if (rtl_is_8125(tp)) 1834 return -EOPNOTSUPP; 1835 1836 memset(ec, 0, sizeof(*ec)); 1837 1838 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */ 1839 ci = rtl_coalesce_info(dev); 1840 if (IS_ERR(ci)) 1841 return PTR_ERR(ci); 1842 1843 scale = &ci->scalev[tp->cp_cmd & INTT_MASK]; 1844 1845 /* read IntrMitigate and adjust according to scale */ 1846 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) { 1847 *p->max_frames = (w & RTL_COALESCE_MASK) << 2; 1848 w >>= RTL_COALESCE_SHIFT; 1849 *p->usecs = w & RTL_COALESCE_MASK; 1850 } 1851 1852 for (i = 0; i < 2; i++) { 1853 p = coal_settings + i; 1854 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000; 1855 1856 /* 1857 * ethtool_coalesce says it is illegal to set both usecs and 1858 * max_frames to 0. 1859 */ 1860 if (!*p->usecs && !*p->max_frames) 1861 *p->max_frames = 1; 1862 } 1863 1864 return 0; 1865 } 1866 1867 /* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */ 1868 static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale( 1869 struct net_device *dev, u32 nsec, u16 *cp01) 1870 { 1871 const struct rtl_coalesce_info *ci; 1872 u16 i; 1873 1874 ci = rtl_coalesce_info(dev); 1875 if (IS_ERR(ci)) 1876 return ERR_CAST(ci); 1877 1878 for (i = 0; i < 4; i++) { 1879 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0], 1880 ci->scalev[i].nsecs[1]); 1881 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) { 1882 *cp01 = i; 1883 return &ci->scalev[i]; 1884 } 1885 } 1886 1887 return ERR_PTR(-EINVAL); 1888 } 1889 1890 static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec) 1891 { 1892 struct rtl8169_private *tp = netdev_priv(dev); 1893 const struct rtl_coalesce_scale *scale; 1894 struct { 1895 u32 frames; 1896 u32 usecs; 1897 } coal_settings [] = { 1898 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs }, 1899 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs } 1900 }, *p = coal_settings; 1901 u16 w = 0, cp01; 1902 int i; 1903 1904 if (rtl_is_8125(tp)) 1905 return -EOPNOTSUPP; 1906 1907 scale = rtl_coalesce_choose_scale(dev, 1908 max(p[0].usecs, p[1].usecs) * 1000, &cp01); 1909 if (IS_ERR(scale)) 1910 return PTR_ERR(scale); 1911 1912 for (i = 0; i < 2; i++, p++) { 1913 u32 units; 1914 1915 /* 1916 * accept max_frames=1 we returned in rtl_get_coalesce. 1917 * accept it not only when usecs=0 because of e.g. the following scenario: 1918 * 1919 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX) 1920 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1 1921 * - then user does `ethtool -C eth0 rx-usecs 100` 1922 * 1923 * since ethtool sends to kernel whole ethtool_coalesce 1924 * settings, if we do not handle rx_usecs=!0, rx_frames=1 1925 * we'll reject it below in `frames % 4 != 0`. 1926 */ 1927 if (p->frames == 1) { 1928 p->frames = 0; 1929 } 1930 1931 units = p->usecs * 1000 / scale->nsecs[i]; 1932 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4) 1933 return -EINVAL; 1934 1935 w <<= RTL_COALESCE_SHIFT; 1936 w |= units; 1937 w <<= RTL_COALESCE_SHIFT; 1938 w |= p->frames >> 2; 1939 } 1940 1941 rtl_lock_work(tp); 1942 1943 RTL_W16(tp, IntrMitigate, swab16(w)); 1944 1945 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01; 1946 RTL_W16(tp, CPlusCmd, tp->cp_cmd); 1947 rtl_pci_commit(tp); 1948 1949 rtl_unlock_work(tp); 1950 1951 return 0; 1952 } 1953 1954 static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data) 1955 { 1956 struct rtl8169_private *tp = netdev_priv(dev); 1957 struct device *d = tp_to_dev(tp); 1958 int ret; 1959 1960 if (!rtl_supports_eee(tp)) 1961 return -EOPNOTSUPP; 1962 1963 pm_runtime_get_noresume(d); 1964 1965 if (!pm_runtime_active(d)) { 1966 ret = -EOPNOTSUPP; 1967 } else { 1968 ret = phy_ethtool_get_eee(tp->phydev, data); 1969 } 1970 1971 pm_runtime_put_noidle(d); 1972 1973 return ret; 1974 } 1975 1976 static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data) 1977 { 1978 struct rtl8169_private *tp = netdev_priv(dev); 1979 struct device *d = tp_to_dev(tp); 1980 int ret; 1981 1982 if (!rtl_supports_eee(tp)) 1983 return -EOPNOTSUPP; 1984 1985 pm_runtime_get_noresume(d); 1986 1987 if (!pm_runtime_active(d)) { 1988 ret = -EOPNOTSUPP; 1989 goto out; 1990 } 1991 1992 if (dev->phydev->autoneg == AUTONEG_DISABLE || 1993 dev->phydev->duplex != DUPLEX_FULL) { 1994 ret = -EPROTONOSUPPORT; 1995 goto out; 1996 } 1997 1998 ret = phy_ethtool_set_eee(tp->phydev, data); 1999 2000 if (!ret) 2001 tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN, 2002 MDIO_AN_EEE_ADV); 2003 out: 2004 pm_runtime_put_noidle(d); 2005 return ret; 2006 } 2007 2008 static const struct ethtool_ops rtl8169_ethtool_ops = { 2009 .get_drvinfo = rtl8169_get_drvinfo, 2010 .get_regs_len = rtl8169_get_regs_len, 2011 .get_link = ethtool_op_get_link, 2012 .get_coalesce = rtl_get_coalesce, 2013 .set_coalesce = rtl_set_coalesce, 2014 .get_msglevel = rtl8169_get_msglevel, 2015 .set_msglevel = rtl8169_set_msglevel, 2016 .get_regs = rtl8169_get_regs, 2017 .get_wol = rtl8169_get_wol, 2018 .set_wol = rtl8169_set_wol, 2019 .get_strings = rtl8169_get_strings, 2020 .get_sset_count = rtl8169_get_sset_count, 2021 .get_ethtool_stats = rtl8169_get_ethtool_stats, 2022 .get_ts_info = ethtool_op_get_ts_info, 2023 .nway_reset = phy_ethtool_nway_reset, 2024 .get_eee = rtl8169_get_eee, 2025 .set_eee = rtl8169_set_eee, 2026 .get_link_ksettings = phy_ethtool_get_link_ksettings, 2027 .set_link_ksettings = phy_ethtool_set_link_ksettings, 2028 }; 2029 2030 static void rtl_enable_eee(struct rtl8169_private *tp) 2031 { 2032 struct phy_device *phydev = tp->phydev; 2033 int adv; 2034 2035 /* respect EEE advertisement the user may have set */ 2036 if (tp->eee_adv >= 0) 2037 adv = tp->eee_adv; 2038 else 2039 adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE); 2040 2041 if (adv >= 0) 2042 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv); 2043 } 2044 2045 static enum mac_version rtl8169_get_mac_version(u16 xid, bool gmii) 2046 { 2047 /* 2048 * The driver currently handles the 8168Bf and the 8168Be identically 2049 * but they can be identified more specifically through the test below 2050 * if needed: 2051 * 2052 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be 2053 * 2054 * Same thing for the 8101Eb and the 8101Ec: 2055 * 2056 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec 2057 */ 2058 static const struct rtl_mac_info { 2059 u16 mask; 2060 u16 val; 2061 enum mac_version ver; 2062 } mac_info[] = { 2063 /* 8125 family. */ 2064 { 0x7cf, 0x608, RTL_GIGA_MAC_VER_60 }, 2065 { 0x7c8, 0x608, RTL_GIGA_MAC_VER_61 }, 2066 2067 /* RTL8117 */ 2068 { 0x7cf, 0x54a, RTL_GIGA_MAC_VER_52 }, 2069 2070 /* 8168EP family. */ 2071 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 }, 2072 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 }, 2073 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 }, 2074 2075 /* 8168H family. */ 2076 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 }, 2077 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 }, 2078 2079 /* 8168G family. */ 2080 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 }, 2081 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 }, 2082 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 }, 2083 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 }, 2084 2085 /* 8168F family. */ 2086 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 }, 2087 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 }, 2088 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 }, 2089 2090 /* 8168E family. */ 2091 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 }, 2092 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 }, 2093 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 }, 2094 2095 /* 8168D family. */ 2096 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 }, 2097 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 }, 2098 2099 /* 8168DP family. */ 2100 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 }, 2101 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 }, 2102 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 }, 2103 2104 /* 8168C family. */ 2105 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 }, 2106 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 }, 2107 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 }, 2108 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 }, 2109 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 }, 2110 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 }, 2111 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 }, 2112 2113 /* 8168B family. */ 2114 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 }, 2115 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 }, 2116 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 }, 2117 2118 /* 8101 family. */ 2119 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 }, 2120 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 }, 2121 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 }, 2122 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 }, 2123 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 }, 2124 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 }, 2125 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 }, 2126 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 }, 2127 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 }, 2128 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 }, 2129 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 }, 2130 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 }, 2131 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 }, 2132 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 }, 2133 /* FIXME: where did these entries come from ? -- FR */ 2134 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 }, 2135 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 }, 2136 2137 /* 8110 family. */ 2138 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 }, 2139 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 }, 2140 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 }, 2141 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 }, 2142 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 }, 2143 2144 /* Catch-all */ 2145 { 0x000, 0x000, RTL_GIGA_MAC_NONE } 2146 }; 2147 const struct rtl_mac_info *p = mac_info; 2148 enum mac_version ver; 2149 2150 while ((xid & p->mask) != p->val) 2151 p++; 2152 ver = p->ver; 2153 2154 if (ver != RTL_GIGA_MAC_NONE && !gmii) { 2155 if (ver == RTL_GIGA_MAC_VER_42) 2156 ver = RTL_GIGA_MAC_VER_43; 2157 else if (ver == RTL_GIGA_MAC_VER_45) 2158 ver = RTL_GIGA_MAC_VER_47; 2159 else if (ver == RTL_GIGA_MAC_VER_46) 2160 ver = RTL_GIGA_MAC_VER_48; 2161 } 2162 2163 return ver; 2164 } 2165 2166 static void rtl_release_firmware(struct rtl8169_private *tp) 2167 { 2168 if (tp->rtl_fw) { 2169 rtl_fw_release_firmware(tp->rtl_fw); 2170 kfree(tp->rtl_fw); 2171 tp->rtl_fw = NULL; 2172 } 2173 } 2174 2175 void r8169_apply_firmware(struct rtl8169_private *tp) 2176 { 2177 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */ 2178 if (tp->rtl_fw) 2179 rtl_fw_write_firmware(tp, tp->rtl_fw); 2180 } 2181 2182 static void rtl8168_config_eee_mac(struct rtl8169_private *tp) 2183 { 2184 /* Adjust EEE LED frequency */ 2185 if (tp->mac_version != RTL_GIGA_MAC_VER_38) 2186 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07); 2187 2188 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003); 2189 } 2190 2191 static void rtl8125_config_eee_mac(struct rtl8169_private *tp) 2192 { 2193 r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0)); 2194 r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1)); 2195 } 2196 2197 static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr) 2198 { 2199 const u16 w[] = { 2200 addr[0] | (addr[1] << 8), 2201 addr[2] | (addr[3] << 8), 2202 addr[4] | (addr[5] << 8) 2203 }; 2204 2205 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16)); 2206 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]); 2207 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16); 2208 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16)); 2209 } 2210 2211 u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp) 2212 { 2213 u16 data1, data2, ioffset; 2214 2215 r8168_mac_ocp_write(tp, 0xdd02, 0x807d); 2216 data1 = r8168_mac_ocp_read(tp, 0xdd02); 2217 data2 = r8168_mac_ocp_read(tp, 0xdd00); 2218 2219 ioffset = (data2 >> 1) & 0x7ff8; 2220 ioffset |= data2 & 0x0007; 2221 if (data1 & BIT(7)) 2222 ioffset |= BIT(15); 2223 2224 return ioffset; 2225 } 2226 2227 static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag) 2228 { 2229 if (!test_and_set_bit(flag, tp->wk.flags)) 2230 schedule_work(&tp->wk.work); 2231 } 2232 2233 static void rtl8169_init_phy(struct rtl8169_private *tp) 2234 { 2235 r8169_hw_phy_config(tp, tp->phydev, tp->mac_version); 2236 2237 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) { 2238 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40); 2239 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08); 2240 /* set undocumented MAC Reg C+CR Offset 0x82h */ 2241 RTL_W8(tp, 0x82, 0x01); 2242 } 2243 2244 if (tp->mac_version == RTL_GIGA_MAC_VER_05 && 2245 tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE && 2246 tp->pci_dev->subsystem_device == 0xe000) 2247 phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b); 2248 2249 /* We may have called phy_speed_down before */ 2250 phy_speed_up(tp->phydev); 2251 2252 if (rtl_supports_eee(tp)) 2253 rtl_enable_eee(tp); 2254 2255 genphy_soft_reset(tp->phydev); 2256 } 2257 2258 static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr) 2259 { 2260 rtl_lock_work(tp); 2261 2262 rtl_unlock_config_regs(tp); 2263 2264 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8); 2265 rtl_pci_commit(tp); 2266 2267 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24); 2268 rtl_pci_commit(tp); 2269 2270 if (tp->mac_version == RTL_GIGA_MAC_VER_34) 2271 rtl_rar_exgmac_set(tp, addr); 2272 2273 rtl_lock_config_regs(tp); 2274 2275 rtl_unlock_work(tp); 2276 } 2277 2278 static int rtl_set_mac_address(struct net_device *dev, void *p) 2279 { 2280 struct rtl8169_private *tp = netdev_priv(dev); 2281 struct device *d = tp_to_dev(tp); 2282 int ret; 2283 2284 ret = eth_mac_addr(dev, p); 2285 if (ret) 2286 return ret; 2287 2288 pm_runtime_get_noresume(d); 2289 2290 if (pm_runtime_active(d)) 2291 rtl_rar_set(tp, dev->dev_addr); 2292 2293 pm_runtime_put_noidle(d); 2294 2295 return 0; 2296 } 2297 2298 static void rtl_wol_suspend_quirk(struct rtl8169_private *tp) 2299 { 2300 switch (tp->mac_version) { 2301 case RTL_GIGA_MAC_VER_25: 2302 case RTL_GIGA_MAC_VER_26: 2303 case RTL_GIGA_MAC_VER_29: 2304 case RTL_GIGA_MAC_VER_30: 2305 case RTL_GIGA_MAC_VER_32: 2306 case RTL_GIGA_MAC_VER_33: 2307 case RTL_GIGA_MAC_VER_34: 2308 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_61: 2309 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) | 2310 AcceptBroadcast | AcceptMulticast | AcceptMyPhys); 2311 break; 2312 default: 2313 break; 2314 } 2315 } 2316 2317 static void rtl_pll_power_down(struct rtl8169_private *tp) 2318 { 2319 if (r8168_check_dash(tp)) 2320 return; 2321 2322 if (tp->mac_version == RTL_GIGA_MAC_VER_32 || 2323 tp->mac_version == RTL_GIGA_MAC_VER_33) 2324 rtl_ephy_write(tp, 0x19, 0xff64); 2325 2326 if (device_may_wakeup(tp_to_dev(tp))) { 2327 phy_speed_down(tp->phydev, false); 2328 rtl_wol_suspend_quirk(tp); 2329 return; 2330 } 2331 2332 switch (tp->mac_version) { 2333 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33: 2334 case RTL_GIGA_MAC_VER_37: 2335 case RTL_GIGA_MAC_VER_39: 2336 case RTL_GIGA_MAC_VER_43: 2337 case RTL_GIGA_MAC_VER_44: 2338 case RTL_GIGA_MAC_VER_45: 2339 case RTL_GIGA_MAC_VER_46: 2340 case RTL_GIGA_MAC_VER_47: 2341 case RTL_GIGA_MAC_VER_48: 2342 case RTL_GIGA_MAC_VER_50: 2343 case RTL_GIGA_MAC_VER_51: 2344 case RTL_GIGA_MAC_VER_52: 2345 case RTL_GIGA_MAC_VER_60: 2346 case RTL_GIGA_MAC_VER_61: 2347 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80); 2348 break; 2349 case RTL_GIGA_MAC_VER_40: 2350 case RTL_GIGA_MAC_VER_41: 2351 case RTL_GIGA_MAC_VER_49: 2352 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000); 2353 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80); 2354 break; 2355 default: 2356 break; 2357 } 2358 } 2359 2360 static void rtl_pll_power_up(struct rtl8169_private *tp) 2361 { 2362 switch (tp->mac_version) { 2363 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33: 2364 case RTL_GIGA_MAC_VER_37: 2365 case RTL_GIGA_MAC_VER_39: 2366 case RTL_GIGA_MAC_VER_43: 2367 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80); 2368 break; 2369 case RTL_GIGA_MAC_VER_44: 2370 case RTL_GIGA_MAC_VER_45: 2371 case RTL_GIGA_MAC_VER_46: 2372 case RTL_GIGA_MAC_VER_47: 2373 case RTL_GIGA_MAC_VER_48: 2374 case RTL_GIGA_MAC_VER_50: 2375 case RTL_GIGA_MAC_VER_51: 2376 case RTL_GIGA_MAC_VER_52: 2377 case RTL_GIGA_MAC_VER_60: 2378 case RTL_GIGA_MAC_VER_61: 2379 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0); 2380 break; 2381 case RTL_GIGA_MAC_VER_40: 2382 case RTL_GIGA_MAC_VER_41: 2383 case RTL_GIGA_MAC_VER_49: 2384 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0); 2385 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000); 2386 break; 2387 default: 2388 break; 2389 } 2390 2391 phy_resume(tp->phydev); 2392 /* give MAC/PHY some time to resume */ 2393 msleep(20); 2394 } 2395 2396 static void rtl_init_rxcfg(struct rtl8169_private *tp) 2397 { 2398 switch (tp->mac_version) { 2399 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06: 2400 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17: 2401 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST); 2402 break; 2403 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24: 2404 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36: 2405 case RTL_GIGA_MAC_VER_38: 2406 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST); 2407 break; 2408 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52: 2409 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF); 2410 break; 2411 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61: 2412 RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 | 2413 RX_DMA_BURST); 2414 break; 2415 default: 2416 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST); 2417 break; 2418 } 2419 } 2420 2421 static void rtl8169_init_ring_indexes(struct rtl8169_private *tp) 2422 { 2423 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0; 2424 } 2425 2426 static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp) 2427 { 2428 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0); 2429 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1); 2430 } 2431 2432 static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp) 2433 { 2434 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0); 2435 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1); 2436 } 2437 2438 static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp) 2439 { 2440 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0); 2441 } 2442 2443 static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp) 2444 { 2445 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0); 2446 } 2447 2448 static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp) 2449 { 2450 RTL_W8(tp, MaxTxPacketSize, 0x3f); 2451 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0); 2452 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01); 2453 } 2454 2455 static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp) 2456 { 2457 RTL_W8(tp, MaxTxPacketSize, 0x0c); 2458 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0); 2459 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01); 2460 } 2461 2462 static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp) 2463 { 2464 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0)); 2465 } 2466 2467 static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp) 2468 { 2469 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0)); 2470 } 2471 2472 static void rtl_jumbo_config(struct rtl8169_private *tp) 2473 { 2474 bool jumbo = tp->dev->mtu > ETH_DATA_LEN; 2475 2476 rtl_unlock_config_regs(tp); 2477 switch (tp->mac_version) { 2478 case RTL_GIGA_MAC_VER_12: 2479 case RTL_GIGA_MAC_VER_17: 2480 if (jumbo) { 2481 pcie_set_readrq(tp->pci_dev, 512); 2482 r8168b_1_hw_jumbo_enable(tp); 2483 } else { 2484 r8168b_1_hw_jumbo_disable(tp); 2485 } 2486 break; 2487 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26: 2488 if (jumbo) { 2489 pcie_set_readrq(tp->pci_dev, 512); 2490 r8168c_hw_jumbo_enable(tp); 2491 } else { 2492 r8168c_hw_jumbo_disable(tp); 2493 } 2494 break; 2495 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28: 2496 if (jumbo) 2497 r8168dp_hw_jumbo_enable(tp); 2498 else 2499 r8168dp_hw_jumbo_disable(tp); 2500 break; 2501 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33: 2502 if (jumbo) { 2503 pcie_set_readrq(tp->pci_dev, 512); 2504 r8168e_hw_jumbo_enable(tp); 2505 } else { 2506 r8168e_hw_jumbo_disable(tp); 2507 } 2508 break; 2509 default: 2510 break; 2511 } 2512 rtl_lock_config_regs(tp); 2513 2514 if (!jumbo && pci_is_pcie(tp->pci_dev) && tp->supports_gmii) 2515 pcie_set_readrq(tp->pci_dev, 4096); 2516 } 2517 2518 DECLARE_RTL_COND(rtl_chipcmd_cond) 2519 { 2520 return RTL_R8(tp, ChipCmd) & CmdReset; 2521 } 2522 2523 static void rtl_hw_reset(struct rtl8169_private *tp) 2524 { 2525 RTL_W8(tp, ChipCmd, CmdReset); 2526 2527 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100); 2528 } 2529 2530 static void rtl_request_firmware(struct rtl8169_private *tp) 2531 { 2532 struct rtl_fw *rtl_fw; 2533 2534 /* firmware loaded already or no firmware available */ 2535 if (tp->rtl_fw || !tp->fw_name) 2536 return; 2537 2538 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL); 2539 if (!rtl_fw) { 2540 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n"); 2541 return; 2542 } 2543 2544 rtl_fw->phy_write = rtl_writephy; 2545 rtl_fw->phy_read = rtl_readphy; 2546 rtl_fw->mac_mcu_write = mac_mcu_write; 2547 rtl_fw->mac_mcu_read = mac_mcu_read; 2548 rtl_fw->fw_name = tp->fw_name; 2549 rtl_fw->dev = tp_to_dev(tp); 2550 2551 if (rtl_fw_request_firmware(rtl_fw)) 2552 kfree(rtl_fw); 2553 else 2554 tp->rtl_fw = rtl_fw; 2555 } 2556 2557 static void rtl_rx_close(struct rtl8169_private *tp) 2558 { 2559 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK); 2560 } 2561 2562 DECLARE_RTL_COND(rtl_npq_cond) 2563 { 2564 return RTL_R8(tp, TxPoll) & NPQ; 2565 } 2566 2567 DECLARE_RTL_COND(rtl_txcfg_empty_cond) 2568 { 2569 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY; 2570 } 2571 2572 static void rtl8169_hw_reset(struct rtl8169_private *tp) 2573 { 2574 /* Disable interrupts */ 2575 rtl8169_irq_mask_and_ack(tp); 2576 2577 rtl_rx_close(tp); 2578 2579 switch (tp->mac_version) { 2580 case RTL_GIGA_MAC_VER_27: 2581 case RTL_GIGA_MAC_VER_28: 2582 case RTL_GIGA_MAC_VER_31: 2583 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42); 2584 break; 2585 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38: 2586 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52: 2587 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq); 2588 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666); 2589 break; 2590 default: 2591 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq); 2592 udelay(100); 2593 break; 2594 } 2595 2596 rtl_hw_reset(tp); 2597 } 2598 2599 static void rtl_set_tx_config_registers(struct rtl8169_private *tp) 2600 { 2601 u32 val = TX_DMA_BURST << TxDMAShift | 2602 InterFrameGap << TxInterFrameGapShift; 2603 2604 if (rtl_is_8168evl_up(tp)) 2605 val |= TXCFG_AUTO_FIFO; 2606 2607 RTL_W32(tp, TxConfig, val); 2608 } 2609 2610 static void rtl_set_rx_max_size(struct rtl8169_private *tp) 2611 { 2612 /* Low hurts. Let's disable the filtering. */ 2613 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1); 2614 } 2615 2616 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp) 2617 { 2618 /* 2619 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh 2620 * register to be written before TxDescAddrLow to work. 2621 * Switching from MMIO to I/O access fixes the issue as well. 2622 */ 2623 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32); 2624 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32)); 2625 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32); 2626 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32)); 2627 } 2628 2629 static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version) 2630 { 2631 u32 val; 2632 2633 if (tp->mac_version == RTL_GIGA_MAC_VER_05) 2634 val = 0x000fff00; 2635 else if (tp->mac_version == RTL_GIGA_MAC_VER_06) 2636 val = 0x00ffff00; 2637 else 2638 return; 2639 2640 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz) 2641 val |= 0xff; 2642 2643 RTL_W32(tp, 0x7c, val); 2644 } 2645 2646 static void rtl_set_rx_mode(struct net_device *dev) 2647 { 2648 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast; 2649 /* Multicast hash filter */ 2650 u32 mc_filter[2] = { 0xffffffff, 0xffffffff }; 2651 struct rtl8169_private *tp = netdev_priv(dev); 2652 u32 tmp; 2653 2654 if (dev->flags & IFF_PROMISC) { 2655 /* Unconditionally log net taps. */ 2656 netif_notice(tp, link, dev, "Promiscuous mode enabled\n"); 2657 rx_mode |= AcceptAllPhys; 2658 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT || 2659 dev->flags & IFF_ALLMULTI || 2660 tp->mac_version == RTL_GIGA_MAC_VER_35) { 2661 /* accept all multicasts */ 2662 } else if (netdev_mc_empty(dev)) { 2663 rx_mode &= ~AcceptMulticast; 2664 } else { 2665 struct netdev_hw_addr *ha; 2666 2667 mc_filter[1] = mc_filter[0] = 0; 2668 netdev_for_each_mc_addr(ha, dev) { 2669 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26; 2670 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31); 2671 } 2672 2673 if (tp->mac_version > RTL_GIGA_MAC_VER_06) { 2674 tmp = mc_filter[0]; 2675 mc_filter[0] = swab32(mc_filter[1]); 2676 mc_filter[1] = swab32(tmp); 2677 } 2678 } 2679 2680 if (dev->features & NETIF_F_RXALL) 2681 rx_mode |= (AcceptErr | AcceptRunt); 2682 2683 RTL_W32(tp, MAR0 + 4, mc_filter[1]); 2684 RTL_W32(tp, MAR0 + 0, mc_filter[0]); 2685 2686 tmp = RTL_R32(tp, RxConfig); 2687 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode); 2688 } 2689 2690 DECLARE_RTL_COND(rtl_csiar_cond) 2691 { 2692 return RTL_R32(tp, CSIAR) & CSIAR_FLAG; 2693 } 2694 2695 static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value) 2696 { 2697 u32 func = PCI_FUNC(tp->pci_dev->devfn); 2698 2699 RTL_W32(tp, CSIDR, value); 2700 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) | 2701 CSIAR_BYTE_ENABLE | func << 16); 2702 2703 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100); 2704 } 2705 2706 static u32 rtl_csi_read(struct rtl8169_private *tp, int addr) 2707 { 2708 u32 func = PCI_FUNC(tp->pci_dev->devfn); 2709 2710 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 | 2711 CSIAR_BYTE_ENABLE); 2712 2713 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ? 2714 RTL_R32(tp, CSIDR) : ~0; 2715 } 2716 2717 static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val) 2718 { 2719 struct pci_dev *pdev = tp->pci_dev; 2720 u32 csi; 2721 2722 /* According to Realtek the value at config space address 0x070f 2723 * controls the L0s/L1 entrance latency. We try standard ECAM access 2724 * first and if it fails fall back to CSI. 2725 */ 2726 if (pdev->cfg_size > 0x070f && 2727 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL) 2728 return; 2729 2730 netdev_notice_once(tp->dev, 2731 "No native access to PCI extended config space, falling back to CSI\n"); 2732 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff; 2733 rtl_csi_write(tp, 0x070c, csi | val << 24); 2734 } 2735 2736 static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp) 2737 { 2738 rtl_csi_access_enable(tp, 0x27); 2739 } 2740 2741 struct ephy_info { 2742 unsigned int offset; 2743 u16 mask; 2744 u16 bits; 2745 }; 2746 2747 static void __rtl_ephy_init(struct rtl8169_private *tp, 2748 const struct ephy_info *e, int len) 2749 { 2750 u16 w; 2751 2752 while (len-- > 0) { 2753 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits; 2754 rtl_ephy_write(tp, e->offset, w); 2755 e++; 2756 } 2757 } 2758 2759 #define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a)) 2760 2761 static void rtl_disable_clock_request(struct rtl8169_private *tp) 2762 { 2763 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL, 2764 PCI_EXP_LNKCTL_CLKREQ_EN); 2765 } 2766 2767 static void rtl_enable_clock_request(struct rtl8169_private *tp) 2768 { 2769 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL, 2770 PCI_EXP_LNKCTL_CLKREQ_EN); 2771 } 2772 2773 static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp) 2774 { 2775 /* work around an issue when PCI reset occurs during L2/L3 state */ 2776 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23); 2777 } 2778 2779 static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable) 2780 { 2781 /* Don't enable ASPM in the chip if OS can't control ASPM */ 2782 if (enable && tp->aspm_manageable) { 2783 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en); 2784 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn); 2785 } else { 2786 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn); 2787 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en); 2788 } 2789 2790 udelay(10); 2791 } 2792 2793 static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat, 2794 u16 tx_stat, u16 rx_dyn, u16 tx_dyn) 2795 { 2796 /* Usage of dynamic vs. static FIFO is controlled by bit 2797 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known. 2798 */ 2799 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn); 2800 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn); 2801 } 2802 2803 static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp, 2804 u8 low, u8 high) 2805 { 2806 /* FIFO thresholds for pause flow control */ 2807 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low); 2808 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high); 2809 } 2810 2811 static void rtl_hw_start_8168b(struct rtl8169_private *tp) 2812 { 2813 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 2814 } 2815 2816 static void __rtl_hw_start_8168cp(struct rtl8169_private *tp) 2817 { 2818 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down); 2819 2820 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 2821 2822 rtl_disable_clock_request(tp); 2823 } 2824 2825 static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp) 2826 { 2827 static const struct ephy_info e_info_8168cp[] = { 2828 { 0x01, 0, 0x0001 }, 2829 { 0x02, 0x0800, 0x1000 }, 2830 { 0x03, 0, 0x0042 }, 2831 { 0x06, 0x0080, 0x0000 }, 2832 { 0x07, 0, 0x2000 } 2833 }; 2834 2835 rtl_set_def_aspm_entry_latency(tp); 2836 2837 rtl_ephy_init(tp, e_info_8168cp); 2838 2839 __rtl_hw_start_8168cp(tp); 2840 } 2841 2842 static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp) 2843 { 2844 rtl_set_def_aspm_entry_latency(tp); 2845 2846 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 2847 } 2848 2849 static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp) 2850 { 2851 rtl_set_def_aspm_entry_latency(tp); 2852 2853 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 2854 2855 /* Magic. */ 2856 RTL_W8(tp, DBG_REG, 0x20); 2857 } 2858 2859 static void rtl_hw_start_8168c_1(struct rtl8169_private *tp) 2860 { 2861 static const struct ephy_info e_info_8168c_1[] = { 2862 { 0x02, 0x0800, 0x1000 }, 2863 { 0x03, 0, 0x0002 }, 2864 { 0x06, 0x0080, 0x0000 } 2865 }; 2866 2867 rtl_set_def_aspm_entry_latency(tp); 2868 2869 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2); 2870 2871 rtl_ephy_init(tp, e_info_8168c_1); 2872 2873 __rtl_hw_start_8168cp(tp); 2874 } 2875 2876 static void rtl_hw_start_8168c_2(struct rtl8169_private *tp) 2877 { 2878 static const struct ephy_info e_info_8168c_2[] = { 2879 { 0x01, 0, 0x0001 }, 2880 { 0x03, 0x0400, 0x0020 } 2881 }; 2882 2883 rtl_set_def_aspm_entry_latency(tp); 2884 2885 rtl_ephy_init(tp, e_info_8168c_2); 2886 2887 __rtl_hw_start_8168cp(tp); 2888 } 2889 2890 static void rtl_hw_start_8168c_3(struct rtl8169_private *tp) 2891 { 2892 rtl_hw_start_8168c_2(tp); 2893 } 2894 2895 static void rtl_hw_start_8168c_4(struct rtl8169_private *tp) 2896 { 2897 rtl_set_def_aspm_entry_latency(tp); 2898 2899 __rtl_hw_start_8168cp(tp); 2900 } 2901 2902 static void rtl_hw_start_8168d(struct rtl8169_private *tp) 2903 { 2904 rtl_set_def_aspm_entry_latency(tp); 2905 2906 rtl_disable_clock_request(tp); 2907 } 2908 2909 static void rtl_hw_start_8168d_4(struct rtl8169_private *tp) 2910 { 2911 static const struct ephy_info e_info_8168d_4[] = { 2912 { 0x0b, 0x0000, 0x0048 }, 2913 { 0x19, 0x0020, 0x0050 }, 2914 { 0x0c, 0x0100, 0x0020 }, 2915 { 0x10, 0x0004, 0x0000 }, 2916 }; 2917 2918 rtl_set_def_aspm_entry_latency(tp); 2919 2920 rtl_ephy_init(tp, e_info_8168d_4); 2921 2922 rtl_enable_clock_request(tp); 2923 } 2924 2925 static void rtl_hw_start_8168e_1(struct rtl8169_private *tp) 2926 { 2927 static const struct ephy_info e_info_8168e_1[] = { 2928 { 0x00, 0x0200, 0x0100 }, 2929 { 0x00, 0x0000, 0x0004 }, 2930 { 0x06, 0x0002, 0x0001 }, 2931 { 0x06, 0x0000, 0x0030 }, 2932 { 0x07, 0x0000, 0x2000 }, 2933 { 0x00, 0x0000, 0x0020 }, 2934 { 0x03, 0x5800, 0x2000 }, 2935 { 0x03, 0x0000, 0x0001 }, 2936 { 0x01, 0x0800, 0x1000 }, 2937 { 0x07, 0x0000, 0x4000 }, 2938 { 0x1e, 0x0000, 0x2000 }, 2939 { 0x19, 0xffff, 0xfe6c }, 2940 { 0x0a, 0x0000, 0x0040 } 2941 }; 2942 2943 rtl_set_def_aspm_entry_latency(tp); 2944 2945 rtl_ephy_init(tp, e_info_8168e_1); 2946 2947 rtl_disable_clock_request(tp); 2948 2949 /* Reset tx FIFO pointer */ 2950 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST); 2951 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST); 2952 2953 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en); 2954 } 2955 2956 static void rtl_hw_start_8168e_2(struct rtl8169_private *tp) 2957 { 2958 static const struct ephy_info e_info_8168e_2[] = { 2959 { 0x09, 0x0000, 0x0080 }, 2960 { 0x19, 0x0000, 0x0224 }, 2961 { 0x00, 0x0000, 0x0004 }, 2962 { 0x0c, 0x3df0, 0x0200 }, 2963 }; 2964 2965 rtl_set_def_aspm_entry_latency(tp); 2966 2967 rtl_ephy_init(tp, e_info_8168e_2); 2968 2969 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 2970 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 2971 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06); 2972 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050); 2973 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060); 2974 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4)); 2975 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00); 2976 2977 rtl_disable_clock_request(tp); 2978 2979 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB); 2980 2981 rtl8168_config_eee_mac(tp); 2982 2983 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN); 2984 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN); 2985 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en); 2986 2987 rtl_hw_aspm_clkreq_enable(tp, true); 2988 } 2989 2990 static void rtl_hw_start_8168f(struct rtl8169_private *tp) 2991 { 2992 rtl_set_def_aspm_entry_latency(tp); 2993 2994 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 2995 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 2996 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06); 2997 rtl_reset_packet_filter(tp); 2998 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4)); 2999 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4)); 3000 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050); 3001 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060); 3002 3003 rtl_disable_clock_request(tp); 3004 3005 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB); 3006 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN); 3007 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN); 3008 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en); 3009 3010 rtl8168_config_eee_mac(tp); 3011 } 3012 3013 static void rtl_hw_start_8168f_1(struct rtl8169_private *tp) 3014 { 3015 static const struct ephy_info e_info_8168f_1[] = { 3016 { 0x06, 0x00c0, 0x0020 }, 3017 { 0x08, 0x0001, 0x0002 }, 3018 { 0x09, 0x0000, 0x0080 }, 3019 { 0x19, 0x0000, 0x0224 }, 3020 { 0x00, 0x0000, 0x0004 }, 3021 { 0x0c, 0x3df0, 0x0200 }, 3022 }; 3023 3024 rtl_hw_start_8168f(tp); 3025 3026 rtl_ephy_init(tp, e_info_8168f_1); 3027 3028 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00); 3029 } 3030 3031 static void rtl_hw_start_8411(struct rtl8169_private *tp) 3032 { 3033 static const struct ephy_info e_info_8168f_1[] = { 3034 { 0x06, 0x00c0, 0x0020 }, 3035 { 0x0f, 0xffff, 0x5200 }, 3036 { 0x19, 0x0000, 0x0224 }, 3037 { 0x00, 0x0000, 0x0004 }, 3038 { 0x0c, 0x3df0, 0x0200 }, 3039 }; 3040 3041 rtl_hw_start_8168f(tp); 3042 rtl_pcie_state_l2l3_disable(tp); 3043 3044 rtl_ephy_init(tp, e_info_8168f_1); 3045 3046 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00); 3047 } 3048 3049 static void rtl_hw_start_8168g(struct rtl8169_private *tp) 3050 { 3051 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06); 3052 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48); 3053 3054 rtl_set_def_aspm_entry_latency(tp); 3055 3056 rtl_reset_packet_filter(tp); 3057 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f); 3058 3059 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN); 3060 3061 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 3062 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 3063 3064 rtl8168_config_eee_mac(tp); 3065 3066 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06); 3067 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12)); 3068 3069 rtl_pcie_state_l2l3_disable(tp); 3070 } 3071 3072 static void rtl_hw_start_8168g_1(struct rtl8169_private *tp) 3073 { 3074 static const struct ephy_info e_info_8168g_1[] = { 3075 { 0x00, 0x0008, 0x0000 }, 3076 { 0x0c, 0x3ff0, 0x0820 }, 3077 { 0x1e, 0x0000, 0x0001 }, 3078 { 0x19, 0x8000, 0x0000 } 3079 }; 3080 3081 rtl_hw_start_8168g(tp); 3082 3083 /* disable aspm and clock request before access ephy */ 3084 rtl_hw_aspm_clkreq_enable(tp, false); 3085 rtl_ephy_init(tp, e_info_8168g_1); 3086 rtl_hw_aspm_clkreq_enable(tp, true); 3087 } 3088 3089 static void rtl_hw_start_8168g_2(struct rtl8169_private *tp) 3090 { 3091 static const struct ephy_info e_info_8168g_2[] = { 3092 { 0x00, 0x0008, 0x0000 }, 3093 { 0x0c, 0x3ff0, 0x0820 }, 3094 { 0x19, 0xffff, 0x7c00 }, 3095 { 0x1e, 0xffff, 0x20eb }, 3096 { 0x0d, 0xffff, 0x1666 }, 3097 { 0x00, 0xffff, 0x10a3 }, 3098 { 0x06, 0xffff, 0xf050 }, 3099 { 0x04, 0x0000, 0x0010 }, 3100 { 0x1d, 0x4000, 0x0000 }, 3101 }; 3102 3103 rtl_hw_start_8168g(tp); 3104 3105 /* disable aspm and clock request before access ephy */ 3106 rtl_hw_aspm_clkreq_enable(tp, false); 3107 rtl_ephy_init(tp, e_info_8168g_2); 3108 } 3109 3110 static void rtl_hw_start_8411_2(struct rtl8169_private *tp) 3111 { 3112 static const struct ephy_info e_info_8411_2[] = { 3113 { 0x00, 0x0008, 0x0000 }, 3114 { 0x0c, 0x37d0, 0x0820 }, 3115 { 0x1e, 0x0000, 0x0001 }, 3116 { 0x19, 0x8021, 0x0000 }, 3117 { 0x1e, 0x0000, 0x2000 }, 3118 { 0x0d, 0x0100, 0x0200 }, 3119 { 0x00, 0x0000, 0x0080 }, 3120 { 0x06, 0x0000, 0x0010 }, 3121 { 0x04, 0x0000, 0x0010 }, 3122 { 0x1d, 0x0000, 0x4000 }, 3123 }; 3124 3125 rtl_hw_start_8168g(tp); 3126 3127 /* disable aspm and clock request before access ephy */ 3128 rtl_hw_aspm_clkreq_enable(tp, false); 3129 rtl_ephy_init(tp, e_info_8411_2); 3130 3131 /* The following Realtek-provided magic fixes an issue with the RX unit 3132 * getting confused after the PHY having been powered-down. 3133 */ 3134 r8168_mac_ocp_write(tp, 0xFC28, 0x0000); 3135 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000); 3136 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000); 3137 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000); 3138 r8168_mac_ocp_write(tp, 0xFC30, 0x0000); 3139 r8168_mac_ocp_write(tp, 0xFC32, 0x0000); 3140 r8168_mac_ocp_write(tp, 0xFC34, 0x0000); 3141 r8168_mac_ocp_write(tp, 0xFC36, 0x0000); 3142 mdelay(3); 3143 r8168_mac_ocp_write(tp, 0xFC26, 0x0000); 3144 3145 r8168_mac_ocp_write(tp, 0xF800, 0xE008); 3146 r8168_mac_ocp_write(tp, 0xF802, 0xE00A); 3147 r8168_mac_ocp_write(tp, 0xF804, 0xE00C); 3148 r8168_mac_ocp_write(tp, 0xF806, 0xE00E); 3149 r8168_mac_ocp_write(tp, 0xF808, 0xE027); 3150 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F); 3151 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E); 3152 r8168_mac_ocp_write(tp, 0xF80E, 0xE065); 3153 r8168_mac_ocp_write(tp, 0xF810, 0xC602); 3154 r8168_mac_ocp_write(tp, 0xF812, 0xBE00); 3155 r8168_mac_ocp_write(tp, 0xF814, 0x0000); 3156 r8168_mac_ocp_write(tp, 0xF816, 0xC502); 3157 r8168_mac_ocp_write(tp, 0xF818, 0xBD00); 3158 r8168_mac_ocp_write(tp, 0xF81A, 0x074C); 3159 r8168_mac_ocp_write(tp, 0xF81C, 0xC302); 3160 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00); 3161 r8168_mac_ocp_write(tp, 0xF820, 0x080A); 3162 r8168_mac_ocp_write(tp, 0xF822, 0x6420); 3163 r8168_mac_ocp_write(tp, 0xF824, 0x48C2); 3164 r8168_mac_ocp_write(tp, 0xF826, 0x8C20); 3165 r8168_mac_ocp_write(tp, 0xF828, 0xC516); 3166 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4); 3167 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0); 3168 r8168_mac_ocp_write(tp, 0xF82E, 0xF009); 3169 r8168_mac_ocp_write(tp, 0xF830, 0x74A2); 3170 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5); 3171 r8168_mac_ocp_write(tp, 0xF834, 0x74A0); 3172 r8168_mac_ocp_write(tp, 0xF836, 0xC50E); 3173 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2); 3174 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11); 3175 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0); 3176 r8168_mac_ocp_write(tp, 0xF83E, 0xE006); 3177 r8168_mac_ocp_write(tp, 0xF840, 0x74F8); 3178 r8168_mac_ocp_write(tp, 0xF842, 0x48C4); 3179 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8); 3180 r8168_mac_ocp_write(tp, 0xF846, 0xC404); 3181 r8168_mac_ocp_write(tp, 0xF848, 0xBC00); 3182 r8168_mac_ocp_write(tp, 0xF84A, 0xC403); 3183 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00); 3184 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2); 3185 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A); 3186 r8168_mac_ocp_write(tp, 0xF852, 0xE434); 3187 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0); 3188 r8168_mac_ocp_write(tp, 0xF856, 0x49D9); 3189 r8168_mac_ocp_write(tp, 0xF858, 0xF01F); 3190 r8168_mac_ocp_write(tp, 0xF85A, 0xC526); 3191 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5); 3192 r8168_mac_ocp_write(tp, 0xF85E, 0x1400); 3193 r8168_mac_ocp_write(tp, 0xF860, 0xF007); 3194 r8168_mac_ocp_write(tp, 0xF862, 0x0C01); 3195 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5); 3196 r8168_mac_ocp_write(tp, 0xF866, 0x1C15); 3197 r8168_mac_ocp_write(tp, 0xF868, 0xC51B); 3198 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0); 3199 r8168_mac_ocp_write(tp, 0xF86C, 0xE013); 3200 r8168_mac_ocp_write(tp, 0xF86E, 0xC519); 3201 r8168_mac_ocp_write(tp, 0xF870, 0x74A0); 3202 r8168_mac_ocp_write(tp, 0xF872, 0x48C4); 3203 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0); 3204 r8168_mac_ocp_write(tp, 0xF876, 0xC516); 3205 r8168_mac_ocp_write(tp, 0xF878, 0x74A4); 3206 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8); 3207 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA); 3208 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4); 3209 r8168_mac_ocp_write(tp, 0xF880, 0xC512); 3210 r8168_mac_ocp_write(tp, 0xF882, 0x1B00); 3211 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0); 3212 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C); 3213 r8168_mac_ocp_write(tp, 0xF888, 0x483F); 3214 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2); 3215 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04); 3216 r8168_mac_ocp_write(tp, 0xF88E, 0xC508); 3217 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0); 3218 r8168_mac_ocp_write(tp, 0xF892, 0xC505); 3219 r8168_mac_ocp_write(tp, 0xF894, 0xBD00); 3220 r8168_mac_ocp_write(tp, 0xF896, 0xC502); 3221 r8168_mac_ocp_write(tp, 0xF898, 0xBD00); 3222 r8168_mac_ocp_write(tp, 0xF89A, 0x0300); 3223 r8168_mac_ocp_write(tp, 0xF89C, 0x051E); 3224 r8168_mac_ocp_write(tp, 0xF89E, 0xE434); 3225 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018); 3226 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092); 3227 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20); 3228 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0); 3229 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F); 3230 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4); 3231 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3); 3232 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007); 3233 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0); 3234 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103); 3235 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607); 3236 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00); 3237 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606); 3238 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00); 3239 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602); 3240 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00); 3241 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C); 3242 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28); 3243 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C); 3244 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00); 3245 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707); 3246 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00); 3247 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2); 3248 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1); 3249 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502); 3250 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00); 3251 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA); 3252 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0); 3253 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502); 3254 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00); 3255 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132); 3256 3257 r8168_mac_ocp_write(tp, 0xFC26, 0x8000); 3258 3259 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743); 3260 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801); 3261 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9); 3262 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD); 3263 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25); 3264 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9); 3265 r8168_mac_ocp_write(tp, 0xFC36, 0x012D); 3266 3267 rtl_hw_aspm_clkreq_enable(tp, true); 3268 } 3269 3270 static void rtl_hw_start_8168h_1(struct rtl8169_private *tp) 3271 { 3272 static const struct ephy_info e_info_8168h_1[] = { 3273 { 0x1e, 0x0800, 0x0001 }, 3274 { 0x1d, 0x0000, 0x0800 }, 3275 { 0x05, 0xffff, 0x2089 }, 3276 { 0x06, 0xffff, 0x5881 }, 3277 { 0x04, 0xffff, 0x854a }, 3278 { 0x01, 0xffff, 0x068b } 3279 }; 3280 int rg_saw_cnt; 3281 3282 /* disable aspm and clock request before access ephy */ 3283 rtl_hw_aspm_clkreq_enable(tp, false); 3284 rtl_ephy_init(tp, e_info_8168h_1); 3285 3286 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06); 3287 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48); 3288 3289 rtl_set_def_aspm_entry_latency(tp); 3290 3291 rtl_reset_packet_filter(tp); 3292 3293 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4)); 3294 3295 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00); 3296 3297 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87); 3298 3299 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN); 3300 3301 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 3302 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 3303 3304 rtl8168_config_eee_mac(tp); 3305 3306 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN); 3307 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN); 3308 3309 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN); 3310 3311 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12)); 3312 3313 rtl_pcie_state_l2l3_disable(tp); 3314 3315 rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff; 3316 if (rg_saw_cnt > 0) { 3317 u16 sw_cnt_1ms_ini; 3318 3319 sw_cnt_1ms_ini = 16000000/rg_saw_cnt; 3320 sw_cnt_1ms_ini &= 0x0fff; 3321 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini); 3322 } 3323 3324 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070); 3325 r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008); 3326 r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f); 3327 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f); 3328 3329 r8168_mac_ocp_write(tp, 0xe63e, 0x0001); 3330 r8168_mac_ocp_write(tp, 0xe63e, 0x0000); 3331 r8168_mac_ocp_write(tp, 0xc094, 0x0000); 3332 r8168_mac_ocp_write(tp, 0xc09e, 0x0000); 3333 3334 rtl_hw_aspm_clkreq_enable(tp, true); 3335 } 3336 3337 static void rtl_hw_start_8168ep(struct rtl8169_private *tp) 3338 { 3339 rtl8168ep_stop_cmac(tp); 3340 3341 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06); 3342 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f); 3343 3344 rtl_set_def_aspm_entry_latency(tp); 3345 3346 rtl_reset_packet_filter(tp); 3347 3348 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80); 3349 3350 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87); 3351 3352 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN); 3353 3354 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 3355 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 3356 3357 rtl8168_config_eee_mac(tp); 3358 3359 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06); 3360 3361 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN); 3362 3363 rtl_pcie_state_l2l3_disable(tp); 3364 } 3365 3366 static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp) 3367 { 3368 static const struct ephy_info e_info_8168ep_1[] = { 3369 { 0x00, 0xffff, 0x10ab }, 3370 { 0x06, 0xffff, 0xf030 }, 3371 { 0x08, 0xffff, 0x2006 }, 3372 { 0x0d, 0xffff, 0x1666 }, 3373 { 0x0c, 0x3ff0, 0x0000 } 3374 }; 3375 3376 /* disable aspm and clock request before access ephy */ 3377 rtl_hw_aspm_clkreq_enable(tp, false); 3378 rtl_ephy_init(tp, e_info_8168ep_1); 3379 3380 rtl_hw_start_8168ep(tp); 3381 3382 rtl_hw_aspm_clkreq_enable(tp, true); 3383 } 3384 3385 static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp) 3386 { 3387 static const struct ephy_info e_info_8168ep_2[] = { 3388 { 0x00, 0xffff, 0x10a3 }, 3389 { 0x19, 0xffff, 0xfc00 }, 3390 { 0x1e, 0xffff, 0x20ea } 3391 }; 3392 3393 /* disable aspm and clock request before access ephy */ 3394 rtl_hw_aspm_clkreq_enable(tp, false); 3395 rtl_ephy_init(tp, e_info_8168ep_2); 3396 3397 rtl_hw_start_8168ep(tp); 3398 3399 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN); 3400 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN); 3401 3402 rtl_hw_aspm_clkreq_enable(tp, true); 3403 } 3404 3405 static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp) 3406 { 3407 static const struct ephy_info e_info_8168ep_3[] = { 3408 { 0x00, 0x0000, 0x0080 }, 3409 { 0x0d, 0x0100, 0x0200 }, 3410 { 0x19, 0x8021, 0x0000 }, 3411 { 0x1e, 0x0000, 0x2000 }, 3412 }; 3413 3414 /* disable aspm and clock request before access ephy */ 3415 rtl_hw_aspm_clkreq_enable(tp, false); 3416 rtl_ephy_init(tp, e_info_8168ep_3); 3417 3418 rtl_hw_start_8168ep(tp); 3419 3420 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN); 3421 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN); 3422 3423 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271); 3424 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000); 3425 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080); 3426 3427 rtl_hw_aspm_clkreq_enable(tp, true); 3428 } 3429 3430 static void rtl_hw_start_8117(struct rtl8169_private *tp) 3431 { 3432 static const struct ephy_info e_info_8117[] = { 3433 { 0x19, 0x0040, 0x1100 }, 3434 { 0x59, 0x0040, 0x1100 }, 3435 }; 3436 int rg_saw_cnt; 3437 3438 rtl8168ep_stop_cmac(tp); 3439 3440 /* disable aspm and clock request before access ephy */ 3441 rtl_hw_aspm_clkreq_enable(tp, false); 3442 rtl_ephy_init(tp, e_info_8117); 3443 3444 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06); 3445 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f); 3446 3447 rtl_set_def_aspm_entry_latency(tp); 3448 3449 rtl_reset_packet_filter(tp); 3450 3451 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f90); 3452 3453 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87); 3454 3455 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN); 3456 3457 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 3458 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 3459 3460 rtl8168_config_eee_mac(tp); 3461 3462 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN); 3463 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN); 3464 3465 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN); 3466 3467 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12)); 3468 3469 rtl_pcie_state_l2l3_disable(tp); 3470 3471 rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff; 3472 if (rg_saw_cnt > 0) { 3473 u16 sw_cnt_1ms_ini; 3474 3475 sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff; 3476 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini); 3477 } 3478 3479 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070); 3480 r8168_mac_ocp_write(tp, 0xea80, 0x0003); 3481 r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009); 3482 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f); 3483 3484 r8168_mac_ocp_write(tp, 0xe63e, 0x0001); 3485 r8168_mac_ocp_write(tp, 0xe63e, 0x0000); 3486 r8168_mac_ocp_write(tp, 0xc094, 0x0000); 3487 r8168_mac_ocp_write(tp, 0xc09e, 0x0000); 3488 3489 /* firmware is for MAC only */ 3490 r8169_apply_firmware(tp); 3491 3492 rtl_hw_aspm_clkreq_enable(tp, true); 3493 } 3494 3495 static void rtl_hw_start_8102e_1(struct rtl8169_private *tp) 3496 { 3497 static const struct ephy_info e_info_8102e_1[] = { 3498 { 0x01, 0, 0x6e65 }, 3499 { 0x02, 0, 0x091f }, 3500 { 0x03, 0, 0xc2f9 }, 3501 { 0x06, 0, 0xafb5 }, 3502 { 0x07, 0, 0x0e00 }, 3503 { 0x19, 0, 0xec80 }, 3504 { 0x01, 0, 0x2e65 }, 3505 { 0x01, 0, 0x6e65 } 3506 }; 3507 u8 cfg1; 3508 3509 rtl_set_def_aspm_entry_latency(tp); 3510 3511 RTL_W8(tp, DBG_REG, FIX_NAK_1); 3512 3513 RTL_W8(tp, Config1, 3514 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable); 3515 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 3516 3517 cfg1 = RTL_R8(tp, Config1); 3518 if ((cfg1 & LEDS0) && (cfg1 & LEDS1)) 3519 RTL_W8(tp, Config1, cfg1 & ~LEDS0); 3520 3521 rtl_ephy_init(tp, e_info_8102e_1); 3522 } 3523 3524 static void rtl_hw_start_8102e_2(struct rtl8169_private *tp) 3525 { 3526 rtl_set_def_aspm_entry_latency(tp); 3527 3528 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable); 3529 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en); 3530 } 3531 3532 static void rtl_hw_start_8102e_3(struct rtl8169_private *tp) 3533 { 3534 rtl_hw_start_8102e_2(tp); 3535 3536 rtl_ephy_write(tp, 0x03, 0xc2f9); 3537 } 3538 3539 static void rtl_hw_start_8105e_1(struct rtl8169_private *tp) 3540 { 3541 static const struct ephy_info e_info_8105e_1[] = { 3542 { 0x07, 0, 0x4000 }, 3543 { 0x19, 0, 0x0200 }, 3544 { 0x19, 0, 0x0020 }, 3545 { 0x1e, 0, 0x2000 }, 3546 { 0x03, 0, 0x0001 }, 3547 { 0x19, 0, 0x0100 }, 3548 { 0x19, 0, 0x0004 }, 3549 { 0x0a, 0, 0x0020 } 3550 }; 3551 3552 /* Force LAN exit from ASPM if Rx/Tx are not idle */ 3553 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800); 3554 3555 /* Disable Early Tally Counter */ 3556 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000); 3557 3558 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET); 3559 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN); 3560 3561 rtl_ephy_init(tp, e_info_8105e_1); 3562 3563 rtl_pcie_state_l2l3_disable(tp); 3564 } 3565 3566 static void rtl_hw_start_8105e_2(struct rtl8169_private *tp) 3567 { 3568 rtl_hw_start_8105e_1(tp); 3569 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000); 3570 } 3571 3572 static void rtl_hw_start_8402(struct rtl8169_private *tp) 3573 { 3574 static const struct ephy_info e_info_8402[] = { 3575 { 0x19, 0xffff, 0xff64 }, 3576 { 0x1e, 0, 0x4000 } 3577 }; 3578 3579 rtl_set_def_aspm_entry_latency(tp); 3580 3581 /* Force LAN exit from ASPM if Rx/Tx are not idle */ 3582 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800); 3583 3584 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB); 3585 3586 rtl_ephy_init(tp, e_info_8402); 3587 3588 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06); 3589 rtl_reset_packet_filter(tp); 3590 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000); 3591 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000); 3592 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00); 3593 3594 /* disable EEE */ 3595 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000); 3596 3597 rtl_pcie_state_l2l3_disable(tp); 3598 } 3599 3600 static void rtl_hw_start_8106(struct rtl8169_private *tp) 3601 { 3602 rtl_hw_aspm_clkreq_enable(tp, false); 3603 3604 /* Force LAN exit from ASPM if Rx/Tx are not idle */ 3605 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800); 3606 3607 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN); 3608 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET); 3609 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN); 3610 3611 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000); 3612 3613 /* disable EEE */ 3614 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000); 3615 3616 rtl_pcie_state_l2l3_disable(tp); 3617 rtl_hw_aspm_clkreq_enable(tp, true); 3618 } 3619 3620 DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond) 3621 { 3622 return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13); 3623 } 3624 3625 static void rtl_hw_start_8125_common(struct rtl8169_private *tp) 3626 { 3627 rtl_pcie_state_l2l3_disable(tp); 3628 3629 RTL_W16(tp, 0x382, 0x221b); 3630 RTL_W8(tp, 0x4500, 0); 3631 RTL_W16(tp, 0x4800, 0); 3632 3633 /* disable UPS */ 3634 r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000); 3635 3636 RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10); 3637 3638 r8168_mac_ocp_write(tp, 0xc140, 0xffff); 3639 r8168_mac_ocp_write(tp, 0xc142, 0xffff); 3640 3641 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9); 3642 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000); 3643 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080); 3644 3645 /* disable new tx descriptor format */ 3646 r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000); 3647 3648 r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400); 3649 r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020); 3650 r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c); 3651 r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033); 3652 r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040); 3653 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030); 3654 r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000); 3655 r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403); 3656 r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067); 3657 r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00); 3658 r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f); 3659 r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0); 3660 r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000); 3661 r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001); 3662 udelay(1); 3663 r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000); 3664 RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030); 3665 3666 r8168_mac_ocp_write(tp, 0xe098, 0xc302); 3667 3668 rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10); 3669 3670 rtl8125_config_eee_mac(tp); 3671 3672 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN); 3673 udelay(10); 3674 } 3675 3676 static void rtl_hw_start_8125_1(struct rtl8169_private *tp) 3677 { 3678 static const struct ephy_info e_info_8125_1[] = { 3679 { 0x01, 0xffff, 0xa812 }, 3680 { 0x09, 0xffff, 0x520c }, 3681 { 0x04, 0xffff, 0xd000 }, 3682 { 0x0d, 0xffff, 0xf702 }, 3683 { 0x0a, 0xffff, 0x8653 }, 3684 { 0x06, 0xffff, 0x001e }, 3685 { 0x08, 0xffff, 0x3595 }, 3686 { 0x20, 0xffff, 0x9455 }, 3687 { 0x21, 0xffff, 0x99ff }, 3688 { 0x02, 0xffff, 0x6046 }, 3689 { 0x29, 0xffff, 0xfe00 }, 3690 { 0x23, 0xffff, 0xab62 }, 3691 3692 { 0x41, 0xffff, 0xa80c }, 3693 { 0x49, 0xffff, 0x520c }, 3694 { 0x44, 0xffff, 0xd000 }, 3695 { 0x4d, 0xffff, 0xf702 }, 3696 { 0x4a, 0xffff, 0x8653 }, 3697 { 0x46, 0xffff, 0x001e }, 3698 { 0x48, 0xffff, 0x3595 }, 3699 { 0x60, 0xffff, 0x9455 }, 3700 { 0x61, 0xffff, 0x99ff }, 3701 { 0x42, 0xffff, 0x6046 }, 3702 { 0x69, 0xffff, 0xfe00 }, 3703 { 0x63, 0xffff, 0xab62 }, 3704 }; 3705 3706 rtl_set_def_aspm_entry_latency(tp); 3707 3708 /* disable aspm and clock request before access ephy */ 3709 rtl_hw_aspm_clkreq_enable(tp, false); 3710 rtl_ephy_init(tp, e_info_8125_1); 3711 3712 rtl_hw_start_8125_common(tp); 3713 } 3714 3715 static void rtl_hw_start_8125_2(struct rtl8169_private *tp) 3716 { 3717 static const struct ephy_info e_info_8125_2[] = { 3718 { 0x04, 0xffff, 0xd000 }, 3719 { 0x0a, 0xffff, 0x8653 }, 3720 { 0x23, 0xffff, 0xab66 }, 3721 { 0x20, 0xffff, 0x9455 }, 3722 { 0x21, 0xffff, 0x99ff }, 3723 { 0x29, 0xffff, 0xfe04 }, 3724 3725 { 0x44, 0xffff, 0xd000 }, 3726 { 0x4a, 0xffff, 0x8653 }, 3727 { 0x63, 0xffff, 0xab66 }, 3728 { 0x60, 0xffff, 0x9455 }, 3729 { 0x61, 0xffff, 0x99ff }, 3730 { 0x69, 0xffff, 0xfe04 }, 3731 }; 3732 3733 rtl_set_def_aspm_entry_latency(tp); 3734 3735 /* disable aspm and clock request before access ephy */ 3736 rtl_hw_aspm_clkreq_enable(tp, false); 3737 rtl_ephy_init(tp, e_info_8125_2); 3738 3739 rtl_hw_start_8125_common(tp); 3740 } 3741 3742 static void rtl_hw_config(struct rtl8169_private *tp) 3743 { 3744 static const rtl_generic_fct hw_configs[] = { 3745 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1, 3746 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3, 3747 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2, 3748 [RTL_GIGA_MAC_VER_10] = NULL, 3749 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b, 3750 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b, 3751 [RTL_GIGA_MAC_VER_13] = NULL, 3752 [RTL_GIGA_MAC_VER_14] = NULL, 3753 [RTL_GIGA_MAC_VER_15] = NULL, 3754 [RTL_GIGA_MAC_VER_16] = NULL, 3755 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b, 3756 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1, 3757 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1, 3758 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2, 3759 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3, 3760 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4, 3761 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2, 3762 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3, 3763 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d, 3764 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d, 3765 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d, 3766 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4, 3767 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1, 3768 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2, 3769 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d, 3770 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1, 3771 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1, 3772 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2, 3773 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1, 3774 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1, 3775 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402, 3776 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411, 3777 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106, 3778 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1, 3779 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1, 3780 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2, 3781 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2, 3782 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2, 3783 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1, 3784 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1, 3785 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1, 3786 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1, 3787 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1, 3788 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2, 3789 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3, 3790 [RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117, 3791 [RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1, 3792 [RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2, 3793 }; 3794 3795 if (hw_configs[tp->mac_version]) 3796 hw_configs[tp->mac_version](tp); 3797 } 3798 3799 static void rtl_hw_start_8125(struct rtl8169_private *tp) 3800 { 3801 int i; 3802 3803 /* disable interrupt coalescing */ 3804 for (i = 0xa00; i < 0xb00; i += 4) 3805 RTL_W32(tp, i, 0); 3806 3807 rtl_hw_config(tp); 3808 } 3809 3810 static void rtl_hw_start_8168(struct rtl8169_private *tp) 3811 { 3812 if (rtl_is_8168evl_up(tp)) 3813 RTL_W8(tp, MaxTxPacketSize, EarlySize); 3814 else 3815 RTL_W8(tp, MaxTxPacketSize, TxPacketMax); 3816 3817 rtl_hw_config(tp); 3818 3819 /* disable interrupt coalescing */ 3820 RTL_W16(tp, IntrMitigate, 0x0000); 3821 } 3822 3823 static void rtl_hw_start_8169(struct rtl8169_private *tp) 3824 { 3825 RTL_W8(tp, EarlyTxThres, NoEarlyTx); 3826 3827 tp->cp_cmd |= PCIMulRW; 3828 3829 if (tp->mac_version == RTL_GIGA_MAC_VER_02 || 3830 tp->mac_version == RTL_GIGA_MAC_VER_03) 3831 tp->cp_cmd |= EnAnaPLL; 3832 3833 RTL_W16(tp, CPlusCmd, tp->cp_cmd); 3834 3835 rtl8169_set_magic_reg(tp, tp->mac_version); 3836 3837 /* disable interrupt coalescing */ 3838 RTL_W16(tp, IntrMitigate, 0x0000); 3839 } 3840 3841 static void rtl_hw_start(struct rtl8169_private *tp) 3842 { 3843 rtl_unlock_config_regs(tp); 3844 3845 tp->cp_cmd &= CPCMD_MASK; 3846 RTL_W16(tp, CPlusCmd, tp->cp_cmd); 3847 3848 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) 3849 rtl_hw_start_8169(tp); 3850 else if (rtl_is_8125(tp)) 3851 rtl_hw_start_8125(tp); 3852 else 3853 rtl_hw_start_8168(tp); 3854 3855 rtl_set_rx_max_size(tp); 3856 rtl_set_rx_tx_desc_registers(tp); 3857 rtl_lock_config_regs(tp); 3858 3859 rtl_jumbo_config(tp); 3860 3861 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */ 3862 rtl_pci_commit(tp); 3863 3864 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb); 3865 rtl_init_rxcfg(tp); 3866 rtl_set_tx_config_registers(tp); 3867 rtl_set_rx_mode(tp->dev); 3868 rtl_irq_enable(tp); 3869 } 3870 3871 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu) 3872 { 3873 struct rtl8169_private *tp = netdev_priv(dev); 3874 3875 dev->mtu = new_mtu; 3876 netdev_update_features(dev); 3877 rtl_jumbo_config(tp); 3878 3879 return 0; 3880 } 3881 3882 static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc) 3883 { 3884 desc->addr = cpu_to_le64(0x0badbadbadbadbadull); 3885 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask); 3886 } 3887 3888 static inline void rtl8169_mark_to_asic(struct RxDesc *desc) 3889 { 3890 u32 eor = le32_to_cpu(desc->opts1) & RingEnd; 3891 3892 /* Force memory writes to complete before releasing descriptor */ 3893 dma_wmb(); 3894 3895 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE); 3896 } 3897 3898 static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp, 3899 struct RxDesc *desc) 3900 { 3901 struct device *d = tp_to_dev(tp); 3902 int node = dev_to_node(d); 3903 dma_addr_t mapping; 3904 struct page *data; 3905 3906 data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE)); 3907 if (!data) 3908 return NULL; 3909 3910 mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE); 3911 if (unlikely(dma_mapping_error(d, mapping))) { 3912 if (net_ratelimit()) 3913 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n"); 3914 __free_pages(data, get_order(R8169_RX_BUF_SIZE)); 3915 return NULL; 3916 } 3917 3918 desc->addr = cpu_to_le64(mapping); 3919 rtl8169_mark_to_asic(desc); 3920 3921 return data; 3922 } 3923 3924 static void rtl8169_rx_clear(struct rtl8169_private *tp) 3925 { 3926 unsigned int i; 3927 3928 for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) { 3929 dma_unmap_page(tp_to_dev(tp), 3930 le64_to_cpu(tp->RxDescArray[i].addr), 3931 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE); 3932 __free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE)); 3933 tp->Rx_databuff[i] = NULL; 3934 rtl8169_make_unusable_by_asic(tp->RxDescArray + i); 3935 } 3936 } 3937 3938 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc) 3939 { 3940 desc->opts1 |= cpu_to_le32(RingEnd); 3941 } 3942 3943 static int rtl8169_rx_fill(struct rtl8169_private *tp) 3944 { 3945 unsigned int i; 3946 3947 for (i = 0; i < NUM_RX_DESC; i++) { 3948 struct page *data; 3949 3950 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i); 3951 if (!data) { 3952 rtl8169_rx_clear(tp); 3953 return -ENOMEM; 3954 } 3955 tp->Rx_databuff[i] = data; 3956 } 3957 3958 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1); 3959 3960 return 0; 3961 } 3962 3963 static int rtl8169_init_ring(struct rtl8169_private *tp) 3964 { 3965 rtl8169_init_ring_indexes(tp); 3966 3967 memset(tp->tx_skb, 0, sizeof(tp->tx_skb)); 3968 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff)); 3969 3970 return rtl8169_rx_fill(tp); 3971 } 3972 3973 static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb, 3974 struct TxDesc *desc) 3975 { 3976 unsigned int len = tx_skb->len; 3977 3978 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE); 3979 3980 desc->opts1 = 0x00; 3981 desc->opts2 = 0x00; 3982 desc->addr = 0x00; 3983 tx_skb->len = 0; 3984 } 3985 3986 static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start, 3987 unsigned int n) 3988 { 3989 unsigned int i; 3990 3991 for (i = 0; i < n; i++) { 3992 unsigned int entry = (start + i) % NUM_TX_DESC; 3993 struct ring_info *tx_skb = tp->tx_skb + entry; 3994 unsigned int len = tx_skb->len; 3995 3996 if (len) { 3997 struct sk_buff *skb = tx_skb->skb; 3998 3999 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb, 4000 tp->TxDescArray + entry); 4001 if (skb) { 4002 dev_consume_skb_any(skb); 4003 tx_skb->skb = NULL; 4004 } 4005 } 4006 } 4007 } 4008 4009 static void rtl8169_tx_clear(struct rtl8169_private *tp) 4010 { 4011 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC); 4012 tp->cur_tx = tp->dirty_tx = 0; 4013 netdev_reset_queue(tp->dev); 4014 } 4015 4016 static void rtl_reset_work(struct rtl8169_private *tp) 4017 { 4018 struct net_device *dev = tp->dev; 4019 int i; 4020 4021 napi_disable(&tp->napi); 4022 netif_stop_queue(dev); 4023 synchronize_rcu(); 4024 4025 rtl8169_hw_reset(tp); 4026 4027 for (i = 0; i < NUM_RX_DESC; i++) 4028 rtl8169_mark_to_asic(tp->RxDescArray + i); 4029 4030 rtl8169_tx_clear(tp); 4031 rtl8169_init_ring_indexes(tp); 4032 4033 napi_enable(&tp->napi); 4034 rtl_hw_start(tp); 4035 netif_wake_queue(dev); 4036 } 4037 4038 static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue) 4039 { 4040 struct rtl8169_private *tp = netdev_priv(dev); 4041 4042 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING); 4043 } 4044 4045 static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry) 4046 { 4047 u32 status = opts0 | len; 4048 4049 if (entry == NUM_TX_DESC - 1) 4050 status |= RingEnd; 4051 4052 return cpu_to_le32(status); 4053 } 4054 4055 static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb, 4056 u32 *opts) 4057 { 4058 struct skb_shared_info *info = skb_shinfo(skb); 4059 unsigned int cur_frag, entry; 4060 struct TxDesc *uninitialized_var(txd); 4061 struct device *d = tp_to_dev(tp); 4062 4063 entry = tp->cur_tx; 4064 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) { 4065 const skb_frag_t *frag = info->frags + cur_frag; 4066 dma_addr_t mapping; 4067 u32 len; 4068 void *addr; 4069 4070 entry = (entry + 1) % NUM_TX_DESC; 4071 4072 txd = tp->TxDescArray + entry; 4073 len = skb_frag_size(frag); 4074 addr = skb_frag_address(frag); 4075 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE); 4076 if (unlikely(dma_mapping_error(d, mapping))) { 4077 if (net_ratelimit()) 4078 netif_err(tp, drv, tp->dev, 4079 "Failed to map TX fragments DMA!\n"); 4080 goto err_out; 4081 } 4082 4083 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry); 4084 txd->opts2 = cpu_to_le32(opts[1]); 4085 txd->addr = cpu_to_le64(mapping); 4086 4087 tp->tx_skb[entry].len = len; 4088 } 4089 4090 tp->tx_skb[entry].skb = skb; 4091 txd->opts1 |= cpu_to_le32(LastFrag); 4092 4093 return 0; 4094 4095 err_out: 4096 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag); 4097 return -EIO; 4098 } 4099 4100 static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb) 4101 { 4102 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34; 4103 } 4104 4105 static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts) 4106 { 4107 u32 mss = skb_shinfo(skb)->gso_size; 4108 4109 if (mss) { 4110 opts[0] |= TD_LSO; 4111 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT; 4112 } else if (skb->ip_summed == CHECKSUM_PARTIAL) { 4113 const struct iphdr *ip = ip_hdr(skb); 4114 4115 if (ip->protocol == IPPROTO_TCP) 4116 opts[0] |= TD0_IP_CS | TD0_TCP_CS; 4117 else if (ip->protocol == IPPROTO_UDP) 4118 opts[0] |= TD0_IP_CS | TD0_UDP_CS; 4119 else 4120 WARN_ON_ONCE(1); 4121 } 4122 } 4123 4124 static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp, 4125 struct sk_buff *skb, u32 *opts) 4126 { 4127 u32 transport_offset = (u32)skb_transport_offset(skb); 4128 u32 mss = skb_shinfo(skb)->gso_size; 4129 4130 if (mss) { 4131 switch (vlan_get_protocol(skb)) { 4132 case htons(ETH_P_IP): 4133 opts[0] |= TD1_GTSENV4; 4134 break; 4135 4136 case htons(ETH_P_IPV6): 4137 if (skb_cow_head(skb, 0)) 4138 return false; 4139 4140 tcp_v6_gso_csum_prep(skb); 4141 opts[0] |= TD1_GTSENV6; 4142 break; 4143 4144 default: 4145 WARN_ON_ONCE(1); 4146 break; 4147 } 4148 4149 opts[0] |= transport_offset << GTTCPHO_SHIFT; 4150 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT; 4151 } else if (skb->ip_summed == CHECKSUM_PARTIAL) { 4152 u8 ip_protocol; 4153 4154 switch (vlan_get_protocol(skb)) { 4155 case htons(ETH_P_IP): 4156 opts[1] |= TD1_IPv4_CS; 4157 ip_protocol = ip_hdr(skb)->protocol; 4158 break; 4159 4160 case htons(ETH_P_IPV6): 4161 opts[1] |= TD1_IPv6_CS; 4162 ip_protocol = ipv6_hdr(skb)->nexthdr; 4163 break; 4164 4165 default: 4166 ip_protocol = IPPROTO_RAW; 4167 break; 4168 } 4169 4170 if (ip_protocol == IPPROTO_TCP) 4171 opts[1] |= TD1_TCP_CS; 4172 else if (ip_protocol == IPPROTO_UDP) 4173 opts[1] |= TD1_UDP_CS; 4174 else 4175 WARN_ON_ONCE(1); 4176 4177 opts[1] |= transport_offset << TCPHO_SHIFT; 4178 } else { 4179 if (unlikely(rtl_test_hw_pad_bug(tp, skb))) 4180 return !eth_skb_pad(skb); 4181 } 4182 4183 return true; 4184 } 4185 4186 static bool rtl_tx_slots_avail(struct rtl8169_private *tp, 4187 unsigned int nr_frags) 4188 { 4189 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx; 4190 4191 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */ 4192 return slots_avail > nr_frags; 4193 } 4194 4195 /* Versions RTL8102e and from RTL8168c onwards support csum_v2 */ 4196 static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp) 4197 { 4198 switch (tp->mac_version) { 4199 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06: 4200 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17: 4201 return false; 4202 default: 4203 return true; 4204 } 4205 } 4206 4207 static void rtl8169_doorbell(struct rtl8169_private *tp) 4208 { 4209 if (rtl_is_8125(tp)) 4210 RTL_W16(tp, TxPoll_8125, BIT(0)); 4211 else 4212 RTL_W8(tp, TxPoll, NPQ); 4213 } 4214 4215 static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb, 4216 struct net_device *dev) 4217 { 4218 unsigned int frags = skb_shinfo(skb)->nr_frags; 4219 struct rtl8169_private *tp = netdev_priv(dev); 4220 unsigned int entry = tp->cur_tx % NUM_TX_DESC; 4221 struct TxDesc *txd = tp->TxDescArray + entry; 4222 struct device *d = tp_to_dev(tp); 4223 dma_addr_t mapping; 4224 u32 opts[2], len; 4225 bool stop_queue; 4226 bool door_bell; 4227 4228 if (unlikely(!rtl_tx_slots_avail(tp, frags))) { 4229 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n"); 4230 goto err_stop_0; 4231 } 4232 4233 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn)) 4234 goto err_stop_0; 4235 4236 opts[1] = rtl8169_tx_vlan_tag(skb); 4237 opts[0] = DescOwn; 4238 4239 if (rtl_chip_supports_csum_v2(tp)) { 4240 if (!rtl8169_tso_csum_v2(tp, skb, opts)) 4241 goto err_dma_0; 4242 } else { 4243 rtl8169_tso_csum_v1(skb, opts); 4244 } 4245 4246 len = skb_headlen(skb); 4247 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE); 4248 if (unlikely(dma_mapping_error(d, mapping))) { 4249 if (net_ratelimit()) 4250 netif_err(tp, drv, dev, "Failed to map TX DMA!\n"); 4251 goto err_dma_0; 4252 } 4253 4254 tp->tx_skb[entry].len = len; 4255 txd->addr = cpu_to_le64(mapping); 4256 4257 if (!frags) { 4258 opts[0] |= FirstFrag | LastFrag; 4259 tp->tx_skb[entry].skb = skb; 4260 } else { 4261 if (rtl8169_xmit_frags(tp, skb, opts)) 4262 goto err_dma_1; 4263 opts[0] |= FirstFrag; 4264 } 4265 4266 txd->opts2 = cpu_to_le32(opts[1]); 4267 4268 skb_tx_timestamp(skb); 4269 4270 /* Force memory writes to complete before releasing descriptor */ 4271 dma_wmb(); 4272 4273 door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more()); 4274 4275 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry); 4276 4277 /* Force all memory writes to complete before notifying device */ 4278 wmb(); 4279 4280 tp->cur_tx += frags + 1; 4281 4282 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS); 4283 if (unlikely(stop_queue)) { 4284 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must 4285 * not miss a ring update when it notices a stopped queue. 4286 */ 4287 smp_wmb(); 4288 netif_stop_queue(dev); 4289 door_bell = true; 4290 } 4291 4292 if (door_bell) 4293 rtl8169_doorbell(tp); 4294 4295 if (unlikely(stop_queue)) { 4296 /* Sync with rtl_tx: 4297 * - publish queue status and cur_tx ring index (write barrier) 4298 * - refresh dirty_tx ring index (read barrier). 4299 * May the current thread have a pessimistic view of the ring 4300 * status and forget to wake up queue, a racing rtl_tx thread 4301 * can't. 4302 */ 4303 smp_mb(); 4304 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) 4305 netif_start_queue(dev); 4306 } 4307 4308 return NETDEV_TX_OK; 4309 4310 err_dma_1: 4311 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd); 4312 err_dma_0: 4313 dev_kfree_skb_any(skb); 4314 dev->stats.tx_dropped++; 4315 return NETDEV_TX_OK; 4316 4317 err_stop_0: 4318 netif_stop_queue(dev); 4319 dev->stats.tx_dropped++; 4320 return NETDEV_TX_BUSY; 4321 } 4322 4323 static netdev_features_t rtl8169_features_check(struct sk_buff *skb, 4324 struct net_device *dev, 4325 netdev_features_t features) 4326 { 4327 int transport_offset = skb_transport_offset(skb); 4328 struct rtl8169_private *tp = netdev_priv(dev); 4329 4330 if (skb_is_gso(skb)) { 4331 if (transport_offset > GTTCPHO_MAX && 4332 rtl_chip_supports_csum_v2(tp)) 4333 features &= ~NETIF_F_ALL_TSO; 4334 } else if (skb->ip_summed == CHECKSUM_PARTIAL) { 4335 if (skb->len < ETH_ZLEN) { 4336 switch (tp->mac_version) { 4337 case RTL_GIGA_MAC_VER_11: 4338 case RTL_GIGA_MAC_VER_12: 4339 case RTL_GIGA_MAC_VER_17: 4340 case RTL_GIGA_MAC_VER_34: 4341 features &= ~NETIF_F_CSUM_MASK; 4342 break; 4343 default: 4344 break; 4345 } 4346 } 4347 4348 if (transport_offset > TCPHO_MAX && 4349 rtl_chip_supports_csum_v2(tp)) 4350 features &= ~NETIF_F_CSUM_MASK; 4351 } 4352 4353 return vlan_features_check(skb, features); 4354 } 4355 4356 static void rtl8169_pcierr_interrupt(struct net_device *dev) 4357 { 4358 struct rtl8169_private *tp = netdev_priv(dev); 4359 struct pci_dev *pdev = tp->pci_dev; 4360 u16 pci_status, pci_cmd; 4361 4362 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); 4363 pci_read_config_word(pdev, PCI_STATUS, &pci_status); 4364 4365 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n", 4366 pci_cmd, pci_status); 4367 4368 /* 4369 * The recovery sequence below admits a very elaborated explanation: 4370 * - it seems to work; 4371 * - I did not see what else could be done; 4372 * - it makes iop3xx happy. 4373 * 4374 * Feel free to adjust to your needs. 4375 */ 4376 if (pdev->broken_parity_status) 4377 pci_cmd &= ~PCI_COMMAND_PARITY; 4378 else 4379 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY; 4380 4381 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); 4382 4383 pci_write_config_word(pdev, PCI_STATUS, 4384 pci_status & (PCI_STATUS_DETECTED_PARITY | 4385 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT | 4386 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT)); 4387 4388 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING); 4389 } 4390 4391 static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp, 4392 int budget) 4393 { 4394 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0; 4395 4396 dirty_tx = tp->dirty_tx; 4397 smp_rmb(); 4398 tx_left = tp->cur_tx - dirty_tx; 4399 4400 while (tx_left > 0) { 4401 unsigned int entry = dirty_tx % NUM_TX_DESC; 4402 struct ring_info *tx_skb = tp->tx_skb + entry; 4403 u32 status; 4404 4405 status = le32_to_cpu(tp->TxDescArray[entry].opts1); 4406 if (status & DescOwn) 4407 break; 4408 4409 /* This barrier is needed to keep us from reading 4410 * any other fields out of the Tx descriptor until 4411 * we know the status of DescOwn 4412 */ 4413 dma_rmb(); 4414 4415 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb, 4416 tp->TxDescArray + entry); 4417 if (tx_skb->skb) { 4418 pkts_compl++; 4419 bytes_compl += tx_skb->skb->len; 4420 napi_consume_skb(tx_skb->skb, budget); 4421 tx_skb->skb = NULL; 4422 } 4423 dirty_tx++; 4424 tx_left--; 4425 } 4426 4427 if (tp->dirty_tx != dirty_tx) { 4428 netdev_completed_queue(dev, pkts_compl, bytes_compl); 4429 4430 u64_stats_update_begin(&tp->tx_stats.syncp); 4431 tp->tx_stats.packets += pkts_compl; 4432 tp->tx_stats.bytes += bytes_compl; 4433 u64_stats_update_end(&tp->tx_stats.syncp); 4434 4435 tp->dirty_tx = dirty_tx; 4436 /* Sync with rtl8169_start_xmit: 4437 * - publish dirty_tx ring index (write barrier) 4438 * - refresh cur_tx ring index and queue status (read barrier) 4439 * May the current thread miss the stopped queue condition, 4440 * a racing xmit thread can only have a right view of the 4441 * ring status. 4442 */ 4443 smp_mb(); 4444 if (netif_queue_stopped(dev) && 4445 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) { 4446 netif_wake_queue(dev); 4447 } 4448 /* 4449 * 8168 hack: TxPoll requests are lost when the Tx packets are 4450 * too close. Let's kick an extra TxPoll request when a burst 4451 * of start_xmit activity is detected (if it is not detected, 4452 * it is slow enough). -- FR 4453 */ 4454 if (tp->cur_tx != dirty_tx) 4455 rtl8169_doorbell(tp); 4456 } 4457 } 4458 4459 static inline int rtl8169_fragmented_frame(u32 status) 4460 { 4461 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag); 4462 } 4463 4464 static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1) 4465 { 4466 u32 status = opts1 & RxProtoMask; 4467 4468 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) || 4469 ((status == RxProtoUDP) && !(opts1 & UDPFail))) 4470 skb->ip_summed = CHECKSUM_UNNECESSARY; 4471 else 4472 skb_checksum_none_assert(skb); 4473 } 4474 4475 static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget) 4476 { 4477 unsigned int cur_rx, rx_left; 4478 unsigned int count; 4479 4480 cur_rx = tp->cur_rx; 4481 4482 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) { 4483 unsigned int entry = cur_rx % NUM_RX_DESC; 4484 const void *rx_buf = page_address(tp->Rx_databuff[entry]); 4485 struct RxDesc *desc = tp->RxDescArray + entry; 4486 u32 status; 4487 4488 status = le32_to_cpu(desc->opts1); 4489 if (status & DescOwn) 4490 break; 4491 4492 /* This barrier is needed to keep us from reading 4493 * any other fields out of the Rx descriptor until 4494 * we know the status of DescOwn 4495 */ 4496 dma_rmb(); 4497 4498 if (unlikely(status & RxRES)) { 4499 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n", 4500 status); 4501 dev->stats.rx_errors++; 4502 if (status & (RxRWT | RxRUNT)) 4503 dev->stats.rx_length_errors++; 4504 if (status & RxCRC) 4505 dev->stats.rx_crc_errors++; 4506 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) && 4507 dev->features & NETIF_F_RXALL) { 4508 goto process_pkt; 4509 } 4510 } else { 4511 unsigned int pkt_size; 4512 struct sk_buff *skb; 4513 4514 process_pkt: 4515 pkt_size = status & GENMASK(13, 0); 4516 if (likely(!(dev->features & NETIF_F_RXFCS))) 4517 pkt_size -= ETH_FCS_LEN; 4518 /* 4519 * The driver does not support incoming fragmented 4520 * frames. They are seen as a symptom of over-mtu 4521 * sized frames. 4522 */ 4523 if (unlikely(rtl8169_fragmented_frame(status))) { 4524 dev->stats.rx_dropped++; 4525 dev->stats.rx_length_errors++; 4526 goto release_descriptor; 4527 } 4528 4529 skb = napi_alloc_skb(&tp->napi, pkt_size); 4530 if (unlikely(!skb)) { 4531 dev->stats.rx_dropped++; 4532 goto release_descriptor; 4533 } 4534 4535 dma_sync_single_for_cpu(tp_to_dev(tp), 4536 le64_to_cpu(desc->addr), 4537 pkt_size, DMA_FROM_DEVICE); 4538 prefetch(rx_buf); 4539 skb_copy_to_linear_data(skb, rx_buf, pkt_size); 4540 skb->tail += pkt_size; 4541 skb->len = pkt_size; 4542 4543 dma_sync_single_for_device(tp_to_dev(tp), 4544 le64_to_cpu(desc->addr), 4545 pkt_size, DMA_FROM_DEVICE); 4546 4547 rtl8169_rx_csum(skb, status); 4548 skb->protocol = eth_type_trans(skb, dev); 4549 4550 rtl8169_rx_vlan_tag(desc, skb); 4551 4552 if (skb->pkt_type == PACKET_MULTICAST) 4553 dev->stats.multicast++; 4554 4555 napi_gro_receive(&tp->napi, skb); 4556 4557 u64_stats_update_begin(&tp->rx_stats.syncp); 4558 tp->rx_stats.packets++; 4559 tp->rx_stats.bytes += pkt_size; 4560 u64_stats_update_end(&tp->rx_stats.syncp); 4561 } 4562 release_descriptor: 4563 desc->opts2 = 0; 4564 rtl8169_mark_to_asic(desc); 4565 } 4566 4567 count = cur_rx - tp->cur_rx; 4568 tp->cur_rx = cur_rx; 4569 4570 return count; 4571 } 4572 4573 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance) 4574 { 4575 struct rtl8169_private *tp = dev_instance; 4576 u32 status = rtl_get_events(tp); 4577 4578 if (!tp->irq_enabled || (status & 0xffff) == 0xffff || 4579 !(status & tp->irq_mask)) 4580 return IRQ_NONE; 4581 4582 if (unlikely(status & SYSErr)) { 4583 rtl8169_pcierr_interrupt(tp->dev); 4584 goto out; 4585 } 4586 4587 if (status & LinkChg) 4588 phy_mac_interrupt(tp->phydev); 4589 4590 if (unlikely(status & RxFIFOOver && 4591 tp->mac_version == RTL_GIGA_MAC_VER_11)) { 4592 netif_stop_queue(tp->dev); 4593 /* XXX - Hack alert. See rtl_task(). */ 4594 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags); 4595 } 4596 4597 rtl_irq_disable(tp); 4598 napi_schedule_irqoff(&tp->napi); 4599 out: 4600 rtl_ack_events(tp, status); 4601 4602 return IRQ_HANDLED; 4603 } 4604 4605 static void rtl_task(struct work_struct *work) 4606 { 4607 static const struct { 4608 int bitnr; 4609 void (*action)(struct rtl8169_private *); 4610 } rtl_work[] = { 4611 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work }, 4612 }; 4613 struct rtl8169_private *tp = 4614 container_of(work, struct rtl8169_private, wk.work); 4615 struct net_device *dev = tp->dev; 4616 int i; 4617 4618 rtl_lock_work(tp); 4619 4620 if (!netif_running(dev) || 4621 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags)) 4622 goto out_unlock; 4623 4624 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) { 4625 bool pending; 4626 4627 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags); 4628 if (pending) 4629 rtl_work[i].action(tp); 4630 } 4631 4632 out_unlock: 4633 rtl_unlock_work(tp); 4634 } 4635 4636 static int rtl8169_poll(struct napi_struct *napi, int budget) 4637 { 4638 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi); 4639 struct net_device *dev = tp->dev; 4640 int work_done; 4641 4642 work_done = rtl_rx(dev, tp, (u32) budget); 4643 4644 rtl_tx(dev, tp, budget); 4645 4646 if (work_done < budget) { 4647 napi_complete_done(napi, work_done); 4648 rtl_irq_enable(tp); 4649 } 4650 4651 return work_done; 4652 } 4653 4654 static void r8169_phylink_handler(struct net_device *ndev) 4655 { 4656 struct rtl8169_private *tp = netdev_priv(ndev); 4657 4658 if (netif_carrier_ok(ndev)) { 4659 rtl_link_chg_patch(tp); 4660 pm_request_resume(&tp->pci_dev->dev); 4661 } else { 4662 pm_runtime_idle(&tp->pci_dev->dev); 4663 } 4664 4665 if (net_ratelimit()) 4666 phy_print_status(tp->phydev); 4667 } 4668 4669 static int r8169_phy_connect(struct rtl8169_private *tp) 4670 { 4671 struct phy_device *phydev = tp->phydev; 4672 phy_interface_t phy_mode; 4673 int ret; 4674 4675 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII : 4676 PHY_INTERFACE_MODE_MII; 4677 4678 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler, 4679 phy_mode); 4680 if (ret) 4681 return ret; 4682 4683 if (!tp->supports_gmii) 4684 phy_set_max_speed(phydev, SPEED_100); 4685 4686 phy_support_asym_pause(phydev); 4687 4688 phy_attached_info(phydev); 4689 4690 return 0; 4691 } 4692 4693 static void rtl8169_down(struct net_device *dev) 4694 { 4695 struct rtl8169_private *tp = netdev_priv(dev); 4696 4697 phy_stop(tp->phydev); 4698 4699 napi_disable(&tp->napi); 4700 netif_stop_queue(dev); 4701 4702 rtl8169_hw_reset(tp); 4703 4704 /* Give a racing hard_start_xmit a few cycles to complete. */ 4705 synchronize_rcu(); 4706 4707 rtl8169_tx_clear(tp); 4708 4709 rtl8169_rx_clear(tp); 4710 4711 rtl_pll_power_down(tp); 4712 } 4713 4714 static int rtl8169_close(struct net_device *dev) 4715 { 4716 struct rtl8169_private *tp = netdev_priv(dev); 4717 struct pci_dev *pdev = tp->pci_dev; 4718 4719 pm_runtime_get_sync(&pdev->dev); 4720 4721 /* Update counters before going down */ 4722 rtl8169_update_counters(tp); 4723 4724 rtl_lock_work(tp); 4725 /* Clear all task flags */ 4726 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX); 4727 4728 rtl8169_down(dev); 4729 rtl_unlock_work(tp); 4730 4731 cancel_work_sync(&tp->wk.work); 4732 4733 phy_disconnect(tp->phydev); 4734 4735 pci_free_irq(pdev, 0, tp); 4736 4737 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray, 4738 tp->RxPhyAddr); 4739 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray, 4740 tp->TxPhyAddr); 4741 tp->TxDescArray = NULL; 4742 tp->RxDescArray = NULL; 4743 4744 pm_runtime_put_sync(&pdev->dev); 4745 4746 return 0; 4747 } 4748 4749 #ifdef CONFIG_NET_POLL_CONTROLLER 4750 static void rtl8169_netpoll(struct net_device *dev) 4751 { 4752 struct rtl8169_private *tp = netdev_priv(dev); 4753 4754 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp); 4755 } 4756 #endif 4757 4758 static int rtl_open(struct net_device *dev) 4759 { 4760 struct rtl8169_private *tp = netdev_priv(dev); 4761 struct pci_dev *pdev = tp->pci_dev; 4762 int retval = -ENOMEM; 4763 4764 pm_runtime_get_sync(&pdev->dev); 4765 4766 /* 4767 * Rx and Tx descriptors needs 256 bytes alignment. 4768 * dma_alloc_coherent provides more. 4769 */ 4770 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES, 4771 &tp->TxPhyAddr, GFP_KERNEL); 4772 if (!tp->TxDescArray) 4773 goto err_pm_runtime_put; 4774 4775 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES, 4776 &tp->RxPhyAddr, GFP_KERNEL); 4777 if (!tp->RxDescArray) 4778 goto err_free_tx_0; 4779 4780 retval = rtl8169_init_ring(tp); 4781 if (retval < 0) 4782 goto err_free_rx_1; 4783 4784 rtl_request_firmware(tp); 4785 4786 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp, 4787 dev->name); 4788 if (retval < 0) 4789 goto err_release_fw_2; 4790 4791 retval = r8169_phy_connect(tp); 4792 if (retval) 4793 goto err_free_irq; 4794 4795 rtl_lock_work(tp); 4796 4797 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags); 4798 4799 napi_enable(&tp->napi); 4800 4801 rtl8169_init_phy(tp); 4802 4803 rtl_pll_power_up(tp); 4804 4805 rtl_hw_start(tp); 4806 4807 if (!rtl8169_init_counter_offsets(tp)) 4808 netif_warn(tp, hw, dev, "counter reset/update failed\n"); 4809 4810 phy_start(tp->phydev); 4811 netif_start_queue(dev); 4812 4813 rtl_unlock_work(tp); 4814 4815 pm_runtime_put_sync(&pdev->dev); 4816 out: 4817 return retval; 4818 4819 err_free_irq: 4820 pci_free_irq(pdev, 0, tp); 4821 err_release_fw_2: 4822 rtl_release_firmware(tp); 4823 rtl8169_rx_clear(tp); 4824 err_free_rx_1: 4825 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray, 4826 tp->RxPhyAddr); 4827 tp->RxDescArray = NULL; 4828 err_free_tx_0: 4829 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray, 4830 tp->TxPhyAddr); 4831 tp->TxDescArray = NULL; 4832 err_pm_runtime_put: 4833 pm_runtime_put_noidle(&pdev->dev); 4834 goto out; 4835 } 4836 4837 static void 4838 rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats) 4839 { 4840 struct rtl8169_private *tp = netdev_priv(dev); 4841 struct pci_dev *pdev = tp->pci_dev; 4842 struct rtl8169_counters *counters = tp->counters; 4843 unsigned int start; 4844 4845 pm_runtime_get_noresume(&pdev->dev); 4846 4847 do { 4848 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp); 4849 stats->rx_packets = tp->rx_stats.packets; 4850 stats->rx_bytes = tp->rx_stats.bytes; 4851 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start)); 4852 4853 do { 4854 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp); 4855 stats->tx_packets = tp->tx_stats.packets; 4856 stats->tx_bytes = tp->tx_stats.bytes; 4857 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start)); 4858 4859 stats->rx_dropped = dev->stats.rx_dropped; 4860 stats->tx_dropped = dev->stats.tx_dropped; 4861 stats->rx_length_errors = dev->stats.rx_length_errors; 4862 stats->rx_errors = dev->stats.rx_errors; 4863 stats->rx_crc_errors = dev->stats.rx_crc_errors; 4864 stats->rx_fifo_errors = dev->stats.rx_fifo_errors; 4865 stats->multicast = dev->stats.multicast; 4866 4867 /* 4868 * Fetch additional counter values missing in stats collected by driver 4869 * from tally counters. 4870 */ 4871 if (pm_runtime_active(&pdev->dev)) 4872 rtl8169_update_counters(tp); 4873 4874 /* 4875 * Subtract values fetched during initalization. 4876 * See rtl8169_init_counter_offsets for a description why we do that. 4877 */ 4878 stats->tx_errors = le64_to_cpu(counters->tx_errors) - 4879 le64_to_cpu(tp->tc_offset.tx_errors); 4880 stats->collisions = le32_to_cpu(counters->tx_multi_collision) - 4881 le32_to_cpu(tp->tc_offset.tx_multi_collision); 4882 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) - 4883 le16_to_cpu(tp->tc_offset.tx_aborted); 4884 stats->rx_missed_errors = le16_to_cpu(counters->rx_missed) - 4885 le16_to_cpu(tp->tc_offset.rx_missed); 4886 4887 pm_runtime_put_noidle(&pdev->dev); 4888 } 4889 4890 static void rtl8169_net_suspend(struct net_device *dev) 4891 { 4892 struct rtl8169_private *tp = netdev_priv(dev); 4893 4894 if (!netif_running(dev)) 4895 return; 4896 4897 phy_stop(tp->phydev); 4898 netif_device_detach(dev); 4899 4900 rtl_lock_work(tp); 4901 napi_disable(&tp->napi); 4902 /* Clear all task flags */ 4903 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX); 4904 4905 rtl_unlock_work(tp); 4906 4907 rtl_pll_power_down(tp); 4908 } 4909 4910 #ifdef CONFIG_PM 4911 4912 static int rtl8169_suspend(struct device *device) 4913 { 4914 struct net_device *dev = dev_get_drvdata(device); 4915 struct rtl8169_private *tp = netdev_priv(dev); 4916 4917 rtl8169_net_suspend(dev); 4918 clk_disable_unprepare(tp->clk); 4919 4920 return 0; 4921 } 4922 4923 static void __rtl8169_resume(struct net_device *dev) 4924 { 4925 struct rtl8169_private *tp = netdev_priv(dev); 4926 4927 netif_device_attach(dev); 4928 4929 rtl_pll_power_up(tp); 4930 rtl8169_init_phy(tp); 4931 4932 phy_start(tp->phydev); 4933 4934 rtl_lock_work(tp); 4935 napi_enable(&tp->napi); 4936 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags); 4937 rtl_reset_work(tp); 4938 rtl_unlock_work(tp); 4939 } 4940 4941 static int rtl8169_resume(struct device *device) 4942 { 4943 struct net_device *dev = dev_get_drvdata(device); 4944 struct rtl8169_private *tp = netdev_priv(dev); 4945 4946 rtl_rar_set(tp, dev->dev_addr); 4947 4948 clk_prepare_enable(tp->clk); 4949 4950 if (netif_running(dev)) 4951 __rtl8169_resume(dev); 4952 4953 return 0; 4954 } 4955 4956 static int rtl8169_runtime_suspend(struct device *device) 4957 { 4958 struct net_device *dev = dev_get_drvdata(device); 4959 struct rtl8169_private *tp = netdev_priv(dev); 4960 4961 if (!tp->TxDescArray) 4962 return 0; 4963 4964 rtl_lock_work(tp); 4965 __rtl8169_set_wol(tp, WAKE_ANY); 4966 rtl_unlock_work(tp); 4967 4968 rtl8169_net_suspend(dev); 4969 4970 /* Update counters before going runtime suspend */ 4971 rtl8169_update_counters(tp); 4972 4973 return 0; 4974 } 4975 4976 static int rtl8169_runtime_resume(struct device *device) 4977 { 4978 struct net_device *dev = dev_get_drvdata(device); 4979 struct rtl8169_private *tp = netdev_priv(dev); 4980 4981 rtl_rar_set(tp, dev->dev_addr); 4982 4983 if (!tp->TxDescArray) 4984 return 0; 4985 4986 rtl_lock_work(tp); 4987 __rtl8169_set_wol(tp, tp->saved_wolopts); 4988 rtl_unlock_work(tp); 4989 4990 __rtl8169_resume(dev); 4991 4992 return 0; 4993 } 4994 4995 static int rtl8169_runtime_idle(struct device *device) 4996 { 4997 struct net_device *dev = dev_get_drvdata(device); 4998 4999 if (!netif_running(dev) || !netif_carrier_ok(dev)) 5000 pm_schedule_suspend(device, 10000); 5001 5002 return -EBUSY; 5003 } 5004 5005 static const struct dev_pm_ops rtl8169_pm_ops = { 5006 .suspend = rtl8169_suspend, 5007 .resume = rtl8169_resume, 5008 .freeze = rtl8169_suspend, 5009 .thaw = rtl8169_resume, 5010 .poweroff = rtl8169_suspend, 5011 .restore = rtl8169_resume, 5012 .runtime_suspend = rtl8169_runtime_suspend, 5013 .runtime_resume = rtl8169_runtime_resume, 5014 .runtime_idle = rtl8169_runtime_idle, 5015 }; 5016 5017 #define RTL8169_PM_OPS (&rtl8169_pm_ops) 5018 5019 #else /* !CONFIG_PM */ 5020 5021 #define RTL8169_PM_OPS NULL 5022 5023 #endif /* !CONFIG_PM */ 5024 5025 static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp) 5026 { 5027 /* WoL fails with 8168b when the receiver is disabled. */ 5028 switch (tp->mac_version) { 5029 case RTL_GIGA_MAC_VER_11: 5030 case RTL_GIGA_MAC_VER_12: 5031 case RTL_GIGA_MAC_VER_17: 5032 pci_clear_master(tp->pci_dev); 5033 5034 RTL_W8(tp, ChipCmd, CmdRxEnb); 5035 rtl_pci_commit(tp); 5036 break; 5037 default: 5038 break; 5039 } 5040 } 5041 5042 static void rtl_shutdown(struct pci_dev *pdev) 5043 { 5044 struct net_device *dev = pci_get_drvdata(pdev); 5045 struct rtl8169_private *tp = netdev_priv(dev); 5046 5047 rtl8169_net_suspend(dev); 5048 5049 /* Restore original MAC address */ 5050 rtl_rar_set(tp, dev->perm_addr); 5051 5052 rtl8169_hw_reset(tp); 5053 5054 if (system_state == SYSTEM_POWER_OFF) { 5055 if (tp->saved_wolopts) { 5056 rtl_wol_suspend_quirk(tp); 5057 rtl_wol_shutdown_quirk(tp); 5058 } 5059 5060 pci_wake_from_d3(pdev, true); 5061 pci_set_power_state(pdev, PCI_D3hot); 5062 } 5063 } 5064 5065 static void rtl_remove_one(struct pci_dev *pdev) 5066 { 5067 struct net_device *dev = pci_get_drvdata(pdev); 5068 struct rtl8169_private *tp = netdev_priv(dev); 5069 5070 if (r8168_check_dash(tp)) 5071 rtl8168_driver_stop(tp); 5072 5073 netif_napi_del(&tp->napi); 5074 5075 unregister_netdev(dev); 5076 mdiobus_unregister(tp->phydev->mdio.bus); 5077 5078 rtl_release_firmware(tp); 5079 5080 if (pci_dev_run_wake(pdev)) 5081 pm_runtime_get_noresume(&pdev->dev); 5082 5083 /* restore original MAC address */ 5084 rtl_rar_set(tp, dev->perm_addr); 5085 } 5086 5087 static const struct net_device_ops rtl_netdev_ops = { 5088 .ndo_open = rtl_open, 5089 .ndo_stop = rtl8169_close, 5090 .ndo_get_stats64 = rtl8169_get_stats64, 5091 .ndo_start_xmit = rtl8169_start_xmit, 5092 .ndo_features_check = rtl8169_features_check, 5093 .ndo_tx_timeout = rtl8169_tx_timeout, 5094 .ndo_validate_addr = eth_validate_addr, 5095 .ndo_change_mtu = rtl8169_change_mtu, 5096 .ndo_fix_features = rtl8169_fix_features, 5097 .ndo_set_features = rtl8169_set_features, 5098 .ndo_set_mac_address = rtl_set_mac_address, 5099 .ndo_do_ioctl = phy_do_ioctl_running, 5100 .ndo_set_rx_mode = rtl_set_rx_mode, 5101 #ifdef CONFIG_NET_POLL_CONTROLLER 5102 .ndo_poll_controller = rtl8169_netpoll, 5103 #endif 5104 5105 }; 5106 5107 static void rtl_set_irq_mask(struct rtl8169_private *tp) 5108 { 5109 tp->irq_mask = RxOK | RxErr | TxOK | TxErr | LinkChg; 5110 5111 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) 5112 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver; 5113 else if (tp->mac_version == RTL_GIGA_MAC_VER_11) 5114 /* special workaround needed */ 5115 tp->irq_mask |= RxFIFOOver; 5116 else 5117 tp->irq_mask |= RxOverflow; 5118 } 5119 5120 static int rtl_alloc_irq(struct rtl8169_private *tp) 5121 { 5122 unsigned int flags; 5123 5124 switch (tp->mac_version) { 5125 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06: 5126 rtl_unlock_config_regs(tp); 5127 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable); 5128 rtl_lock_config_regs(tp); 5129 /* fall through */ 5130 case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24: 5131 flags = PCI_IRQ_LEGACY; 5132 break; 5133 default: 5134 flags = PCI_IRQ_ALL_TYPES; 5135 break; 5136 } 5137 5138 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags); 5139 } 5140 5141 static void rtl_read_mac_address(struct rtl8169_private *tp, 5142 u8 mac_addr[ETH_ALEN]) 5143 { 5144 /* Get MAC address */ 5145 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) { 5146 u32 value = rtl_eri_read(tp, 0xe0); 5147 5148 mac_addr[0] = (value >> 0) & 0xff; 5149 mac_addr[1] = (value >> 8) & 0xff; 5150 mac_addr[2] = (value >> 16) & 0xff; 5151 mac_addr[3] = (value >> 24) & 0xff; 5152 5153 value = rtl_eri_read(tp, 0xe4); 5154 mac_addr[4] = (value >> 0) & 0xff; 5155 mac_addr[5] = (value >> 8) & 0xff; 5156 } else if (rtl_is_8125(tp)) { 5157 rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP); 5158 } 5159 } 5160 5161 DECLARE_RTL_COND(rtl_link_list_ready_cond) 5162 { 5163 return RTL_R8(tp, MCU) & LINK_LIST_RDY; 5164 } 5165 5166 DECLARE_RTL_COND(rtl_rxtx_empty_cond) 5167 { 5168 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY; 5169 } 5170 5171 static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg) 5172 { 5173 struct rtl8169_private *tp = mii_bus->priv; 5174 5175 if (phyaddr > 0) 5176 return -ENODEV; 5177 5178 return rtl_readphy(tp, phyreg); 5179 } 5180 5181 static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr, 5182 int phyreg, u16 val) 5183 { 5184 struct rtl8169_private *tp = mii_bus->priv; 5185 5186 if (phyaddr > 0) 5187 return -ENODEV; 5188 5189 rtl_writephy(tp, phyreg, val); 5190 5191 return 0; 5192 } 5193 5194 static int r8169_mdio_register(struct rtl8169_private *tp) 5195 { 5196 struct pci_dev *pdev = tp->pci_dev; 5197 struct mii_bus *new_bus; 5198 int ret; 5199 5200 new_bus = devm_mdiobus_alloc(&pdev->dev); 5201 if (!new_bus) 5202 return -ENOMEM; 5203 5204 new_bus->name = "r8169"; 5205 new_bus->priv = tp; 5206 new_bus->parent = &pdev->dev; 5207 new_bus->irq[0] = PHY_IGNORE_INTERRUPT; 5208 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev)); 5209 5210 new_bus->read = r8169_mdio_read_reg; 5211 new_bus->write = r8169_mdio_write_reg; 5212 5213 ret = mdiobus_register(new_bus); 5214 if (ret) 5215 return ret; 5216 5217 tp->phydev = mdiobus_get_phy(new_bus, 0); 5218 if (!tp->phydev) { 5219 mdiobus_unregister(new_bus); 5220 return -ENODEV; 5221 } 5222 5223 /* PHY will be woken up in rtl_open() */ 5224 phy_suspend(tp->phydev); 5225 5226 return 0; 5227 } 5228 5229 static void rtl_hw_init_8168g(struct rtl8169_private *tp) 5230 { 5231 tp->ocp_base = OCP_STD_PHY_BASE; 5232 5233 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN); 5234 5235 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42)) 5236 return; 5237 5238 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42)) 5239 return; 5240 5241 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb)); 5242 msleep(1); 5243 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB); 5244 5245 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0); 5246 5247 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42)) 5248 return; 5249 5250 r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15)); 5251 5252 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42); 5253 } 5254 5255 static void rtl_hw_init_8125(struct rtl8169_private *tp) 5256 { 5257 tp->ocp_base = OCP_STD_PHY_BASE; 5258 5259 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN); 5260 5261 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42)) 5262 return; 5263 5264 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb)); 5265 msleep(1); 5266 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB); 5267 5268 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0); 5269 5270 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42)) 5271 return; 5272 5273 r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0); 5274 r8168_mac_ocp_write(tp, 0xc0a6, 0x0150); 5275 r8168_mac_ocp_write(tp, 0xc01e, 0x5555); 5276 5277 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42); 5278 } 5279 5280 static void rtl_hw_initialize(struct rtl8169_private *tp) 5281 { 5282 switch (tp->mac_version) { 5283 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52: 5284 rtl8168ep_stop_cmac(tp); 5285 /* fall through */ 5286 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48: 5287 rtl_hw_init_8168g(tp); 5288 break; 5289 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61: 5290 rtl_hw_init_8125(tp); 5291 break; 5292 default: 5293 break; 5294 } 5295 } 5296 5297 static int rtl_jumbo_max(struct rtl8169_private *tp) 5298 { 5299 /* Non-GBit versions don't support jumbo frames */ 5300 if (!tp->supports_gmii) 5301 return 0; 5302 5303 switch (tp->mac_version) { 5304 /* RTL8169 */ 5305 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06: 5306 return JUMBO_7K; 5307 /* RTL8168b */ 5308 case RTL_GIGA_MAC_VER_11: 5309 case RTL_GIGA_MAC_VER_12: 5310 case RTL_GIGA_MAC_VER_17: 5311 return JUMBO_4K; 5312 /* RTL8168c */ 5313 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24: 5314 return JUMBO_6K; 5315 default: 5316 return JUMBO_9K; 5317 } 5318 } 5319 5320 static void rtl_disable_clk(void *data) 5321 { 5322 clk_disable_unprepare(data); 5323 } 5324 5325 static int rtl_get_ether_clk(struct rtl8169_private *tp) 5326 { 5327 struct device *d = tp_to_dev(tp); 5328 struct clk *clk; 5329 int rc; 5330 5331 clk = devm_clk_get(d, "ether_clk"); 5332 if (IS_ERR(clk)) { 5333 rc = PTR_ERR(clk); 5334 if (rc == -ENOENT) 5335 /* clk-core allows NULL (for suspend / resume) */ 5336 rc = 0; 5337 else if (rc != -EPROBE_DEFER) 5338 dev_err(d, "failed to get clk: %d\n", rc); 5339 } else { 5340 tp->clk = clk; 5341 rc = clk_prepare_enable(clk); 5342 if (rc) 5343 dev_err(d, "failed to enable clk: %d\n", rc); 5344 else 5345 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk); 5346 } 5347 5348 return rc; 5349 } 5350 5351 static void rtl_init_mac_address(struct rtl8169_private *tp) 5352 { 5353 struct net_device *dev = tp->dev; 5354 u8 *mac_addr = dev->dev_addr; 5355 int rc; 5356 5357 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr); 5358 if (!rc) 5359 goto done; 5360 5361 rtl_read_mac_address(tp, mac_addr); 5362 if (is_valid_ether_addr(mac_addr)) 5363 goto done; 5364 5365 rtl_read_mac_from_reg(tp, mac_addr, MAC0); 5366 if (is_valid_ether_addr(mac_addr)) 5367 goto done; 5368 5369 eth_hw_addr_random(dev); 5370 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n"); 5371 done: 5372 rtl_rar_set(tp, mac_addr); 5373 } 5374 5375 static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 5376 { 5377 struct rtl8169_private *tp; 5378 int jumbo_max, region, rc; 5379 enum mac_version chipset; 5380 struct net_device *dev; 5381 u16 xid; 5382 5383 /* Some tools for creating an initramfs don't consider softdeps, then 5384 * r8169.ko may be in initramfs, but realtek.ko not. Then the generic 5385 * PHY driver is used that doesn't work with most chip versions. 5386 */ 5387 if (!driver_find("RTL8201CP Ethernet", &mdio_bus_type)) { 5388 dev_err(&pdev->dev, "realtek.ko not loaded, maybe it needs to be added to initramfs?\n"); 5389 return -ENOENT; 5390 } 5391 5392 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp)); 5393 if (!dev) 5394 return -ENOMEM; 5395 5396 SET_NETDEV_DEV(dev, &pdev->dev); 5397 dev->netdev_ops = &rtl_netdev_ops; 5398 tp = netdev_priv(dev); 5399 tp->dev = dev; 5400 tp->pci_dev = pdev; 5401 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT); 5402 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1; 5403 tp->eee_adv = -1; 5404 5405 /* Get the *optional* external "ether_clk" used on some boards */ 5406 rc = rtl_get_ether_clk(tp); 5407 if (rc) 5408 return rc; 5409 5410 /* Disable ASPM completely as that cause random device stop working 5411 * problems as well as full system hangs for some PCIe devices users. 5412 */ 5413 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | 5414 PCIE_LINK_STATE_L1); 5415 tp->aspm_manageable = !rc; 5416 5417 /* enable device (incl. PCI PM wakeup and hotplug setup) */ 5418 rc = pcim_enable_device(pdev); 5419 if (rc < 0) { 5420 dev_err(&pdev->dev, "enable failure\n"); 5421 return rc; 5422 } 5423 5424 if (pcim_set_mwi(pdev) < 0) 5425 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n"); 5426 5427 /* use first MMIO region */ 5428 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1; 5429 if (region < 0) { 5430 dev_err(&pdev->dev, "no MMIO resource found\n"); 5431 return -ENODEV; 5432 } 5433 5434 /* check for weird/broken PCI region reporting */ 5435 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) { 5436 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n"); 5437 return -ENODEV; 5438 } 5439 5440 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME); 5441 if (rc < 0) { 5442 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n"); 5443 return rc; 5444 } 5445 5446 tp->mmio_addr = pcim_iomap_table(pdev)[region]; 5447 5448 xid = (RTL_R32(tp, TxConfig) >> 20) & 0xfcf; 5449 5450 /* Identify chip attached to board */ 5451 chipset = rtl8169_get_mac_version(xid, tp->supports_gmii); 5452 if (chipset == RTL_GIGA_MAC_NONE) { 5453 dev_err(&pdev->dev, "unknown chip XID %03x\n", xid); 5454 return -ENODEV; 5455 } 5456 5457 tp->mac_version = chipset; 5458 5459 tp->cp_cmd = RTL_R16(tp, CPlusCmd); 5460 5461 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 && 5462 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) 5463 dev->features |= NETIF_F_HIGHDMA; 5464 5465 rtl_init_rxcfg(tp); 5466 5467 rtl8169_irq_mask_and_ack(tp); 5468 5469 rtl_hw_initialize(tp); 5470 5471 rtl_hw_reset(tp); 5472 5473 pci_set_master(pdev); 5474 5475 rc = rtl_alloc_irq(tp); 5476 if (rc < 0) { 5477 dev_err(&pdev->dev, "Can't allocate interrupt\n"); 5478 return rc; 5479 } 5480 5481 mutex_init(&tp->wk.mutex); 5482 INIT_WORK(&tp->wk.work, rtl_task); 5483 u64_stats_init(&tp->rx_stats.syncp); 5484 u64_stats_init(&tp->tx_stats.syncp); 5485 5486 rtl_init_mac_address(tp); 5487 5488 dev->ethtool_ops = &rtl8169_ethtool_ops; 5489 5490 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT); 5491 5492 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO | 5493 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX | 5494 NETIF_F_HW_VLAN_CTAG_RX; 5495 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO | 5496 NETIF_F_HIGHDMA; 5497 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE; 5498 5499 tp->cp_cmd |= RxChkSum; 5500 /* RTL8125 uses register RxConfig for VLAN offloading config */ 5501 if (!rtl_is_8125(tp)) 5502 tp->cp_cmd |= RxVlan; 5503 /* 5504 * Pretend we are using VLANs; This bypasses a nasty bug where 5505 * Interrupts stop flowing on high load on 8110SCd controllers. 5506 */ 5507 if (tp->mac_version == RTL_GIGA_MAC_VER_05) 5508 /* Disallow toggling */ 5509 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX; 5510 5511 if (rtl_chip_supports_csum_v2(tp)) { 5512 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6; 5513 dev->gso_max_size = RTL_GSO_MAX_SIZE_V2; 5514 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2; 5515 } else { 5516 dev->gso_max_size = RTL_GSO_MAX_SIZE_V1; 5517 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1; 5518 } 5519 5520 /* RTL8168e-vl and one RTL8168c variant are known to have a 5521 * HW issue with TSO. 5522 */ 5523 if (tp->mac_version == RTL_GIGA_MAC_VER_34 || 5524 tp->mac_version == RTL_GIGA_MAC_VER_22) { 5525 dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG); 5526 dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG); 5527 } 5528 5529 dev->features |= dev->hw_features; 5530 5531 dev->hw_features |= NETIF_F_RXALL; 5532 dev->hw_features |= NETIF_F_RXFCS; 5533 5534 jumbo_max = rtl_jumbo_max(tp); 5535 if (jumbo_max) 5536 dev->max_mtu = jumbo_max; 5537 5538 rtl_set_irq_mask(tp); 5539 5540 tp->fw_name = rtl_chip_infos[chipset].fw_name; 5541 5542 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters), 5543 &tp->counters_phys_addr, 5544 GFP_KERNEL); 5545 if (!tp->counters) 5546 return -ENOMEM; 5547 5548 pci_set_drvdata(pdev, dev); 5549 5550 rc = r8169_mdio_register(tp); 5551 if (rc) 5552 return rc; 5553 5554 /* chip gets powered up in rtl_open() */ 5555 rtl_pll_power_down(tp); 5556 5557 rc = register_netdev(dev); 5558 if (rc) 5559 goto err_mdio_unregister; 5560 5561 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n", 5562 rtl_chip_infos[chipset].name, dev->dev_addr, xid, 5563 pci_irq_vector(pdev, 0)); 5564 5565 if (jumbo_max) 5566 netif_info(tp, probe, dev, 5567 "jumbo features [frames: %d bytes, tx checksumming: %s]\n", 5568 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ? 5569 "ok" : "ko"); 5570 5571 if (r8168_check_dash(tp)) 5572 rtl8168_driver_start(tp); 5573 5574 if (pci_dev_run_wake(pdev)) 5575 pm_runtime_put_sync(&pdev->dev); 5576 5577 return 0; 5578 5579 err_mdio_unregister: 5580 mdiobus_unregister(tp->phydev->mdio.bus); 5581 return rc; 5582 } 5583 5584 static struct pci_driver rtl8169_pci_driver = { 5585 .name = MODULENAME, 5586 .id_table = rtl8169_pci_tbl, 5587 .probe = rtl_init_one, 5588 .remove = rtl_remove_one, 5589 .shutdown = rtl_shutdown, 5590 .driver.pm = RTL8169_PM_OPS, 5591 }; 5592 5593 module_pci_driver(rtl8169_pci_driver); 5594