1 /* QLogic qed NIC Driver 2 * Copyright (c) 2015-2017 QLogic Corporation 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and /or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33 #ifndef REG_ADDR_H 34 #define REG_ADDR_H 35 36 #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE_SHIFT \ 37 0 38 39 #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE ( \ 40 0xfff << 0) 41 42 #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE_SHIFT \ 43 12 44 45 #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE ( \ 46 0xfff << 12) 47 48 #define CDU_REG_CID_ADDR_PARAMS_NCIB_SHIFT \ 49 24 50 51 #define CDU_REG_CID_ADDR_PARAMS_NCIB ( \ 52 0xff << 24) 53 54 #define CDU_REG_SEGMENT0_PARAMS \ 55 0x580904UL 56 #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK \ 57 (0xfff << 0) 58 #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK_SHIFT \ 59 0 60 #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE \ 61 (0xff << 16) 62 #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE_SHIFT \ 63 16 64 #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE \ 65 (0xff << 24) 66 #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE_SHIFT \ 67 24 68 #define CDU_REG_SEGMENT1_PARAMS \ 69 0x580908UL 70 #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK \ 71 (0xfff << 0) 72 #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK_SHIFT \ 73 0 74 #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE \ 75 (0xff << 16) 76 #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE_SHIFT \ 77 16 78 #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE \ 79 (0xff << 24) 80 #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE_SHIFT \ 81 24 82 83 #define XSDM_REG_OPERATION_GEN \ 84 0xf80408UL 85 #define NIG_REG_RX_BRB_OUT_EN \ 86 0x500e18UL 87 #define NIG_REG_STORM_OUT_EN \ 88 0x500e08UL 89 #define PSWRQ2_REG_L2P_VALIDATE_VFID \ 90 0x240c50UL 91 #define PGLUE_B_REG_USE_CLIENTID_IN_TAG \ 92 0x2aae04UL 93 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER \ 94 0x2aa16cUL 95 #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR \ 96 0x2aa118UL 97 #define PSWHST_REG_ZONE_PERMISSION_TABLE \ 98 0x2a0800UL 99 #define BAR0_MAP_REG_MSDM_RAM \ 100 0x1d00000UL 101 #define BAR0_MAP_REG_USDM_RAM \ 102 0x1d80000UL 103 #define BAR0_MAP_REG_PSDM_RAM \ 104 0x1f00000UL 105 #define BAR0_MAP_REG_TSDM_RAM \ 106 0x1c80000UL 107 #define BAR0_MAP_REG_XSDM_RAM \ 108 0x1e00000UL 109 #define BAR0_MAP_REG_YSDM_RAM \ 110 0x1e80000UL 111 #define NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF \ 112 0x5011f4UL 113 #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE \ 114 0x1f0164UL 115 #define PRS_REG_SEARCH_TCP \ 116 0x1f0400UL 117 #define PRS_REG_SEARCH_UDP \ 118 0x1f0404UL 119 #define PRS_REG_SEARCH_FCOE \ 120 0x1f0408UL 121 #define PRS_REG_SEARCH_ROCE \ 122 0x1f040cUL 123 #define PRS_REG_SEARCH_OPENFLOW \ 124 0x1f0434UL 125 #define PRS_REG_SEARCH_TAG1 \ 126 0x1f0444UL 127 #define PRS_REG_SEARCH_TENANT_ID \ 128 0x1f044cUL 129 #define PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST \ 130 0x1f0a0cUL 131 #define PRS_REG_SEARCH_TCP_FIRST_FRAG \ 132 0x1f0410UL 133 #define TM_REG_PF_ENABLE_CONN \ 134 0x2c043cUL 135 #define TM_REG_PF_ENABLE_TASK \ 136 0x2c0444UL 137 #define TM_REG_PF_SCAN_ACTIVE_CONN \ 138 0x2c04fcUL 139 #define TM_REG_PF_SCAN_ACTIVE_TASK \ 140 0x2c0500UL 141 #define IGU_REG_LEADING_EDGE_LATCH \ 142 0x18082cUL 143 #define IGU_REG_TRAILING_EDGE_LATCH \ 144 0x180830UL 145 #define QM_REG_USG_CNT_PF_TX \ 146 0x2f2eacUL 147 #define QM_REG_USG_CNT_PF_OTHER \ 148 0x2f2eb0UL 149 #define DORQ_REG_PF_DB_ENABLE \ 150 0x100508UL 151 #define DORQ_REG_VF_USAGE_CNT \ 152 0x1009c4UL 153 #define QM_REG_PF_EN \ 154 0x2f2ea4UL 155 #define TCFC_REG_WEAK_ENABLE_VF \ 156 0x2d0704UL 157 #define TCFC_REG_STRONG_ENABLE_PF \ 158 0x2d0708UL 159 #define TCFC_REG_STRONG_ENABLE_VF \ 160 0x2d070cUL 161 #define CCFC_REG_WEAK_ENABLE_VF \ 162 0x2e0704UL 163 #define CCFC_REG_STRONG_ENABLE_PF \ 164 0x2e0708UL 165 #define PGLUE_B_REG_PGL_ADDR_88_F0_BB \ 166 0x2aa404UL 167 #define PGLUE_B_REG_PGL_ADDR_8C_F0_BB \ 168 0x2aa408UL 169 #define PGLUE_B_REG_PGL_ADDR_90_F0_BB \ 170 0x2aa40cUL 171 #define PGLUE_B_REG_PGL_ADDR_94_F0_BB \ 172 0x2aa410UL 173 #define PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR \ 174 0x2aa138UL 175 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ \ 176 0x2aa174UL 177 #define MISC_REG_GEN_PURP_CR0 \ 178 0x008c80UL 179 #define MCP_REG_SCRATCH \ 180 0xe20000UL 181 #define CNIG_REG_NW_PORT_MODE_BB \ 182 0x218200UL 183 #define MISCS_REG_CHIP_NUM \ 184 0x00976cUL 185 #define MISCS_REG_CHIP_REV \ 186 0x009770UL 187 #define MISCS_REG_CMT_ENABLED_FOR_PAIR \ 188 0x00971cUL 189 #define MISCS_REG_CHIP_TEST_REG \ 190 0x009778UL 191 #define MISCS_REG_CHIP_METAL \ 192 0x009774UL 193 #define MISCS_REG_FUNCTION_HIDE \ 194 0x0096f0UL 195 #define BRB_REG_HEADER_SIZE \ 196 0x340804UL 197 #define BTB_REG_HEADER_SIZE \ 198 0xdb0804UL 199 #define CAU_REG_LONG_TIMEOUT_THRESHOLD \ 200 0x1c0708UL 201 #define CCFC_REG_ACTIVITY_COUNTER \ 202 0x2e8800UL 203 #define CCFC_REG_STRONG_ENABLE_VF \ 204 0x2e070cUL 205 #define CDU_REG_CCFC_CTX_VALID0 \ 206 0x580400UL 207 #define CDU_REG_CCFC_CTX_VALID1 \ 208 0x580404UL 209 #define CDU_REG_TCFC_CTX_VALID0 \ 210 0x580408UL 211 #define CDU_REG_CID_ADDR_PARAMS \ 212 0x580900UL 213 #define DBG_REG_CLIENT_ENABLE \ 214 0x010004UL 215 #define DMAE_REG_INIT \ 216 0x00c000UL 217 #define DORQ_REG_IFEN \ 218 0x100040UL 219 #define DORQ_REG_TAG1_OVRD_MODE \ 220 0x1008b4UL 221 #define DORQ_REG_PF_PCP_BB_K2 \ 222 0x1008c4UL 223 #define DORQ_REG_PF_EXT_VID_BB_K2 \ 224 0x1008c8UL 225 #define DORQ_REG_DB_DROP_REASON \ 226 0x100a2cUL 227 #define DORQ_REG_DB_DROP_DETAILS \ 228 0x100a24UL 229 #define DORQ_REG_DB_DROP_DETAILS_ADDRESS \ 230 0x100a1cUL 231 #define GRC_REG_TIMEOUT_EN \ 232 0x050404UL 233 #define GRC_REG_TIMEOUT_ATTN_ACCESS_VALID \ 234 0x050054UL 235 #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0 \ 236 0x05004cUL 237 #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1 \ 238 0x050050UL 239 #define IGU_REG_BLOCK_CONFIGURATION \ 240 0x180040UL 241 #define MCM_REG_INIT \ 242 0x1200000UL 243 #define MCP2_REG_DBG_DWORD_ENABLE \ 244 0x052404UL 245 #define MISC_REG_PORT_MODE \ 246 0x008c00UL 247 #define MISCS_REG_CLK_100G_MODE \ 248 0x009070UL 249 #define MSDM_REG_ENABLE_IN1 \ 250 0xfc0004UL 251 #define MSEM_REG_ENABLE_IN \ 252 0x1800004UL 253 #define NIG_REG_CM_HDR \ 254 0x500840UL 255 #define NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR \ 256 0x50196cUL 257 #define NIG_REG_LLH_CLS_TYPE_DUALMODE \ 258 0x501964UL 259 #define NIG_REG_LLH_FUNC_TAG_EN 0x5019b0UL 260 #define NIG_REG_LLH_FUNC_TAG_VALUE 0x5019d0UL 261 #define NIG_REG_LLH_FUNC_FILTER_VALUE \ 262 0x501a00UL 263 #define NIG_REG_LLH_FUNC_FILTER_VALUE_SIZE \ 264 32 265 #define NIG_REG_LLH_FUNC_FILTER_EN \ 266 0x501a80UL 267 #define NIG_REG_LLH_FUNC_FILTER_EN_SIZE \ 268 16 269 #define NIG_REG_LLH_FUNC_FILTER_MODE \ 270 0x501ac0UL 271 #define NIG_REG_LLH_FUNC_FILTER_MODE_SIZE \ 272 16 273 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE \ 274 0x501b00UL 275 #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_SIZE \ 276 16 277 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL \ 278 0x501b40UL 279 #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_SIZE \ 280 16 281 #define NCSI_REG_CONFIG \ 282 0x040200UL 283 #define PBF_REG_INIT \ 284 0xd80000UL 285 #define PBF_REG_NUM_BLOCKS_ALLOCATED_PROD_VOQ0 \ 286 0xd806c8UL 287 #define PBF_REG_NUM_BLOCKS_ALLOCATED_CONS_VOQ0 \ 288 0xd806ccUL 289 #define PTU_REG_ATC_INIT_ARRAY \ 290 0x560000UL 291 #define PCM_REG_INIT \ 292 0x1100000UL 293 #define PGLUE_B_REG_ADMIN_PER_PF_REGION \ 294 0x2a9000UL 295 #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 \ 296 0x2aa150UL 297 #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 \ 298 0x2aa144UL 299 #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 \ 300 0x2aa148UL 301 #define PGLUE_B_REG_TX_ERR_WR_DETAILS \ 302 0x2aa14cUL 303 #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 \ 304 0x2aa154UL 305 #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 \ 306 0x2aa158UL 307 #define PGLUE_B_REG_TX_ERR_RD_DETAILS \ 308 0x2aa15cUL 309 #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 \ 310 0x2aa160UL 311 #define PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL \ 312 0x2aa164UL 313 #define PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS \ 314 0x2aa54cUL 315 #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0 \ 316 0x2aa544UL 317 #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32 \ 318 0x2aa548UL 319 #define PGLUE_B_REG_VF_ILT_ERR_ADD_31_0 \ 320 0x2aae74UL 321 #define PGLUE_B_REG_VF_ILT_ERR_ADD_63_32 \ 322 0x2aae78UL 323 #define PGLUE_B_REG_VF_ILT_ERR_DETAILS \ 324 0x2aae7cUL 325 #define PGLUE_B_REG_VF_ILT_ERR_DETAILS2 \ 326 0x2aae80UL 327 #define PGLUE_B_REG_LATCHED_ERRORS_CLR \ 328 0x2aa3bcUL 329 #define PRM_REG_DISABLE_PRM \ 330 0x230000UL 331 #define PRS_REG_SOFT_RST \ 332 0x1f0000UL 333 #define PRS_REG_MSG_INFO \ 334 0x1f0a1cUL 335 #define PRS_REG_ROCE_DEST_QP_MAX_PF \ 336 0x1f0430UL 337 #define PRS_REG_USE_LIGHT_L2 \ 338 0x1f096cUL 339 #define PSDM_REG_ENABLE_IN1 \ 340 0xfa0004UL 341 #define PSEM_REG_ENABLE_IN \ 342 0x1600004UL 343 #define PSWRQ_REG_DBG_SELECT \ 344 0x280020UL 345 #define PSWRQ2_REG_CDUT_P_SIZE \ 346 0x24000cUL 347 #define PSWRQ2_REG_ILT_MEMORY \ 348 0x260000UL 349 #define PSWHST_REG_DISCARD_INTERNAL_WRITES \ 350 0x2a0040UL 351 #define PSWHST2_REG_DBGSYN_ALMOST_FULL_THR \ 352 0x29e050UL 353 #define PSWHST_REG_INCORRECT_ACCESS_VALID \ 354 0x2a0070UL 355 #define PSWHST_REG_INCORRECT_ACCESS_ADDRESS \ 356 0x2a0074UL 357 #define PSWHST_REG_INCORRECT_ACCESS_DATA \ 358 0x2a0068UL 359 #define PSWHST_REG_INCORRECT_ACCESS_LENGTH \ 360 0x2a006cUL 361 #define PSWRD_REG_DBG_SELECT \ 362 0x29c040UL 363 #define PSWRD2_REG_CONF11 \ 364 0x29d064UL 365 #define PSWWR_REG_USDM_FULL_TH \ 366 0x29a040UL 367 #define PSWWR2_REG_CDU_FULL_TH2 \ 368 0x29b040UL 369 #define QM_REG_MAXPQSIZE_0 \ 370 0x2f0434UL 371 #define RSS_REG_RSS_INIT_EN \ 372 0x238804UL 373 #define RDIF_REG_STOP_ON_ERROR \ 374 0x300040UL 375 #define RDIF_REG_DEBUG_ERROR_INFO \ 376 0x300400UL 377 #define RDIF_REG_DEBUG_ERROR_INFO_SIZE \ 378 64 379 #define SRC_REG_SOFT_RST \ 380 0x23874cUL 381 #define TCFC_REG_ACTIVITY_COUNTER \ 382 0x2d8800UL 383 #define TCM_REG_INIT \ 384 0x1180000UL 385 #define TM_REG_PXP_READ_DATA_FIFO_INIT \ 386 0x2c0014UL 387 #define TSDM_REG_ENABLE_IN1 \ 388 0xfb0004UL 389 #define TSEM_REG_ENABLE_IN \ 390 0x1700004UL 391 #define TDIF_REG_STOP_ON_ERROR \ 392 0x310040UL 393 #define TDIF_REG_DEBUG_ERROR_INFO \ 394 0x310400UL 395 #define TDIF_REG_DEBUG_ERROR_INFO_SIZE \ 396 64 397 #define UCM_REG_INIT \ 398 0x1280000UL 399 #define UMAC_REG_IPG_HD_BKP_CNTL_BB_B0 \ 400 0x051004UL 401 #define USDM_REG_ENABLE_IN1 \ 402 0xfd0004UL 403 #define USEM_REG_ENABLE_IN \ 404 0x1900004UL 405 #define XCM_REG_INIT \ 406 0x1000000UL 407 #define XSDM_REG_ENABLE_IN1 \ 408 0xf80004UL 409 #define XSEM_REG_ENABLE_IN \ 410 0x1400004UL 411 #define YCM_REG_INIT \ 412 0x1080000UL 413 #define YSDM_REG_ENABLE_IN1 \ 414 0xf90004UL 415 #define YSEM_REG_ENABLE_IN \ 416 0x1500004UL 417 #define XYLD_REG_SCBD_STRICT_PRIO \ 418 0x4c0000UL 419 #define TMLD_REG_SCBD_STRICT_PRIO \ 420 0x4d0000UL 421 #define MULD_REG_SCBD_STRICT_PRIO \ 422 0x4e0000UL 423 #define YULD_REG_SCBD_STRICT_PRIO \ 424 0x4c8000UL 425 #define MISC_REG_SHARED_MEM_ADDR \ 426 0x008c20UL 427 #define DMAE_REG_GO_C0 \ 428 0x00c048UL 429 #define DMAE_REG_GO_C1 \ 430 0x00c04cUL 431 #define DMAE_REG_GO_C2 \ 432 0x00c050UL 433 #define DMAE_REG_GO_C3 \ 434 0x00c054UL 435 #define DMAE_REG_GO_C4 \ 436 0x00c058UL 437 #define DMAE_REG_GO_C5 \ 438 0x00c05cUL 439 #define DMAE_REG_GO_C6 \ 440 0x00c060UL 441 #define DMAE_REG_GO_C7 \ 442 0x00c064UL 443 #define DMAE_REG_GO_C8 \ 444 0x00c068UL 445 #define DMAE_REG_GO_C9 \ 446 0x00c06cUL 447 #define DMAE_REG_GO_C10 \ 448 0x00c070UL 449 #define DMAE_REG_GO_C11 \ 450 0x00c074UL 451 #define DMAE_REG_GO_C12 \ 452 0x00c078UL 453 #define DMAE_REG_GO_C13 \ 454 0x00c07cUL 455 #define DMAE_REG_GO_C14 \ 456 0x00c080UL 457 #define DMAE_REG_GO_C15 \ 458 0x00c084UL 459 #define DMAE_REG_GO_C16 \ 460 0x00c088UL 461 #define DMAE_REG_GO_C17 \ 462 0x00c08cUL 463 #define DMAE_REG_GO_C18 \ 464 0x00c090UL 465 #define DMAE_REG_GO_C19 \ 466 0x00c094UL 467 #define DMAE_REG_GO_C20 \ 468 0x00c098UL 469 #define DMAE_REG_GO_C21 \ 470 0x00c09cUL 471 #define DMAE_REG_GO_C22 \ 472 0x00c0a0UL 473 #define DMAE_REG_GO_C23 \ 474 0x00c0a4UL 475 #define DMAE_REG_GO_C24 \ 476 0x00c0a8UL 477 #define DMAE_REG_GO_C25 \ 478 0x00c0acUL 479 #define DMAE_REG_GO_C26 \ 480 0x00c0b0UL 481 #define DMAE_REG_GO_C27 \ 482 0x00c0b4UL 483 #define DMAE_REG_GO_C28 \ 484 0x00c0b8UL 485 #define DMAE_REG_GO_C29 \ 486 0x00c0bcUL 487 #define DMAE_REG_GO_C30 \ 488 0x00c0c0UL 489 #define DMAE_REG_GO_C31 \ 490 0x00c0c4UL 491 #define DMAE_REG_CMD_MEM \ 492 0x00c800UL 493 #define QM_REG_MAXPQSIZETXSEL_0 \ 494 0x2f0440UL 495 #define QM_REG_SDMCMDREADY \ 496 0x2f1e10UL 497 #define QM_REG_SDMCMDADDR \ 498 0x2f1e04UL 499 #define QM_REG_SDMCMDDATALSB \ 500 0x2f1e08UL 501 #define QM_REG_SDMCMDDATAMSB \ 502 0x2f1e0cUL 503 #define QM_REG_SDMCMDGO \ 504 0x2f1e14UL 505 #define QM_REG_RLPFCRD \ 506 0x2f4d80UL 507 #define QM_REG_RLPFINCVAL \ 508 0x2f4c80UL 509 #define QM_REG_RLGLBLCRD \ 510 0x2f4400UL 511 #define QM_REG_RLGLBLINCVAL \ 512 0x2f3400UL 513 #define IGU_REG_ATTENTION_ENABLE \ 514 0x18083cUL 515 #define IGU_REG_ATTN_MSG_ADDR_L \ 516 0x180820UL 517 #define IGU_REG_ATTN_MSG_ADDR_H \ 518 0x180824UL 519 #define MISC_REG_AEU_GENERAL_ATTN_0 \ 520 0x008400UL 521 #define MISC_REG_AEU_GENERAL_ATTN_35 \ 522 0x00848cUL 523 #define CAU_REG_SB_ADDR_MEMORY \ 524 0x1c8000UL 525 #define CAU_REG_SB_VAR_MEMORY \ 526 0x1c6000UL 527 #define CAU_REG_PI_MEMORY \ 528 0x1d0000UL 529 #define IGU_REG_PF_CONFIGURATION \ 530 0x180800UL 531 #define IGU_REG_VF_CONFIGURATION \ 532 0x180804UL 533 #define MISC_REG_AEU_ENABLE1_IGU_OUT_0 \ 534 0x00849cUL 535 #define MISC_REG_AEU_AFTER_INVERT_1_IGU \ 536 0x0087b4UL 537 #define MISC_REG_AEU_MASK_ATTN_IGU \ 538 0x008494UL 539 #define IGU_REG_CLEANUP_STATUS_0 \ 540 0x180980UL 541 #define IGU_REG_CLEANUP_STATUS_1 \ 542 0x180a00UL 543 #define IGU_REG_CLEANUP_STATUS_2 \ 544 0x180a80UL 545 #define IGU_REG_CLEANUP_STATUS_3 \ 546 0x180b00UL 547 #define IGU_REG_CLEANUP_STATUS_4 \ 548 0x180b80UL 549 #define IGU_REG_COMMAND_REG_32LSB_DATA \ 550 0x180840UL 551 #define IGU_REG_COMMAND_REG_CTRL \ 552 0x180848UL 553 #define IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN ( \ 554 0x1 << 1) 555 #define IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN ( \ 556 0x1 << 0) 557 #define IGU_REG_MAPPING_MEMORY \ 558 0x184000UL 559 #define IGU_REG_STATISTIC_NUM_VF_MSG_SENT \ 560 0x180408UL 561 #define IGU_REG_WRITE_DONE_PENDING \ 562 0x180900UL 563 #define MISCS_REG_GENERIC_POR_0 \ 564 0x0096d4UL 565 #define MCP_REG_NVM_CFG4 \ 566 0xe0642cUL 567 #define MCP_REG_NVM_CFG4_FLASH_SIZE ( \ 568 0x7 << 0) 569 #define MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT \ 570 0 571 #define MCP_REG_CPU_STATE \ 572 0xe05004UL 573 #define MCP_REG_CPU_STATE_SOFT_HALTED (0x1UL << 10) 574 #define MCP_REG_CPU_EVENT_MASK \ 575 0xe05008UL 576 #define MCP_REG_CPU_PROGRAM_COUNTER 0xe0501cUL 577 #define PGLUE_B_REG_PF_BAR0_SIZE \ 578 0x2aae60UL 579 #define PGLUE_B_REG_PF_BAR1_SIZE \ 580 0x2aae64UL 581 #define PGLUE_B_REG_VF_BAR1_SIZE 0x2aae68UL 582 #define PRS_REG_ENCAPSULATION_TYPE_EN 0x1f0730UL 583 #define PRS_REG_GRE_PROTOCOL 0x1f0734UL 584 #define PRS_REG_VXLAN_PORT 0x1f0738UL 585 #define PRS_REG_OUTPUT_FORMAT_4_0_BB_K2 0x1f099cUL 586 #define NIG_REG_ENC_TYPE_ENABLE 0x501058UL 587 588 #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE (0x1 << 0) 589 #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE_SHIFT 0 590 #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE (0x1 << 1) 591 #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE_SHIFT 1 592 #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE (0x1 << 2) 593 #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE_SHIFT 2 594 595 #define NIG_REG_VXLAN_CTRL 0x50105cUL 596 #define PBF_REG_VXLAN_PORT 0xd80518UL 597 #define PBF_REG_NGE_PORT 0xd8051cUL 598 #define PRS_REG_NGE_PORT 0x1f086cUL 599 #define NIG_REG_NGE_PORT 0x508b38UL 600 601 #define DORQ_REG_L2_EDPM_TUNNEL_GRE_ETH_EN 0x10090cUL 602 #define DORQ_REG_L2_EDPM_TUNNEL_GRE_IP_EN 0x100910UL 603 #define DORQ_REG_L2_EDPM_TUNNEL_VXLAN_EN 0x100914UL 604 #define DORQ_REG_L2_EDPM_TUNNEL_NGE_IP_EN_K2_E5 0x10092cUL 605 #define DORQ_REG_L2_EDPM_TUNNEL_NGE_ETH_EN_K2_E5 0x100930UL 606 607 #define NIG_REG_NGE_IP_ENABLE 0x508b28UL 608 #define NIG_REG_NGE_ETH_ENABLE 0x508b2cUL 609 #define NIG_REG_NGE_COMP_VER 0x508b30UL 610 #define PBF_REG_NGE_COMP_VER 0xd80524UL 611 #define PRS_REG_NGE_COMP_VER 0x1f0878UL 612 613 #define QM_REG_WFQPFWEIGHT 0x2f4e80UL 614 #define QM_REG_WFQVPWEIGHT 0x2fa000UL 615 616 #define PGLCS_REG_DBG_SELECT_K2_E5 \ 617 0x001d14UL 618 #define PGLCS_REG_DBG_DWORD_ENABLE_K2_E5 \ 619 0x001d18UL 620 #define PGLCS_REG_DBG_SHIFT_K2_E5 \ 621 0x001d1cUL 622 #define PGLCS_REG_DBG_FORCE_VALID_K2_E5 \ 623 0x001d20UL 624 #define PGLCS_REG_DBG_FORCE_FRAME_K2_E5 \ 625 0x001d24UL 626 #define MISC_REG_RESET_PL_PDA_VMAIN_1 \ 627 0x008070UL 628 #define MISC_REG_RESET_PL_PDA_VMAIN_2 \ 629 0x008080UL 630 #define MISC_REG_RESET_PL_PDA_VAUX \ 631 0x008090UL 632 #define MISCS_REG_RESET_PL_UA \ 633 0x009050UL 634 #define MISCS_REG_RESET_PL_HV \ 635 0x009060UL 636 #define MISCS_REG_RESET_PL_HV_2_K2_E5 \ 637 0x009150UL 638 #define DMAE_REG_DBG_SELECT \ 639 0x00c510UL 640 #define DMAE_REG_DBG_DWORD_ENABLE \ 641 0x00c514UL 642 #define DMAE_REG_DBG_SHIFT \ 643 0x00c518UL 644 #define DMAE_REG_DBG_FORCE_VALID \ 645 0x00c51cUL 646 #define DMAE_REG_DBG_FORCE_FRAME \ 647 0x00c520UL 648 #define NCSI_REG_DBG_SELECT \ 649 0x040474UL 650 #define NCSI_REG_DBG_DWORD_ENABLE \ 651 0x040478UL 652 #define NCSI_REG_DBG_SHIFT \ 653 0x04047cUL 654 #define NCSI_REG_DBG_FORCE_VALID \ 655 0x040480UL 656 #define NCSI_REG_DBG_FORCE_FRAME \ 657 0x040484UL 658 #define GRC_REG_DBG_SELECT \ 659 0x0500a4UL 660 #define GRC_REG_DBG_DWORD_ENABLE \ 661 0x0500a8UL 662 #define GRC_REG_DBG_SHIFT \ 663 0x0500acUL 664 #define GRC_REG_DBG_FORCE_VALID \ 665 0x0500b0UL 666 #define GRC_REG_DBG_FORCE_FRAME \ 667 0x0500b4UL 668 #define UMAC_REG_DBG_SELECT_K2_E5 \ 669 0x051094UL 670 #define UMAC_REG_DBG_DWORD_ENABLE_K2_E5 \ 671 0x051098UL 672 #define UMAC_REG_DBG_SHIFT_K2_E5 \ 673 0x05109cUL 674 #define UMAC_REG_DBG_FORCE_VALID_K2_E5 \ 675 0x0510a0UL 676 #define UMAC_REG_DBG_FORCE_FRAME_K2_E5 \ 677 0x0510a4UL 678 #define MCP2_REG_DBG_SELECT \ 679 0x052400UL 680 #define MCP2_REG_DBG_DWORD_ENABLE \ 681 0x052404UL 682 #define MCP2_REG_DBG_SHIFT \ 683 0x052408UL 684 #define MCP2_REG_DBG_FORCE_VALID \ 685 0x052440UL 686 #define MCP2_REG_DBG_FORCE_FRAME \ 687 0x052444UL 688 #define PCIE_REG_DBG_SELECT \ 689 0x0547e8UL 690 #define PCIE_REG_DBG_DWORD_ENABLE \ 691 0x0547ecUL 692 #define PCIE_REG_DBG_SHIFT \ 693 0x0547f0UL 694 #define PCIE_REG_DBG_FORCE_VALID \ 695 0x0547f4UL 696 #define PCIE_REG_DBG_FORCE_FRAME \ 697 0x0547f8UL 698 #define DORQ_REG_DBG_SELECT \ 699 0x100ad0UL 700 #define DORQ_REG_DBG_DWORD_ENABLE \ 701 0x100ad4UL 702 #define DORQ_REG_DBG_SHIFT \ 703 0x100ad8UL 704 #define DORQ_REG_DBG_FORCE_VALID \ 705 0x100adcUL 706 #define DORQ_REG_DBG_FORCE_FRAME \ 707 0x100ae0UL 708 #define IGU_REG_DBG_SELECT \ 709 0x181578UL 710 #define IGU_REG_DBG_DWORD_ENABLE \ 711 0x18157cUL 712 #define IGU_REG_DBG_SHIFT \ 713 0x181580UL 714 #define IGU_REG_DBG_FORCE_VALID \ 715 0x181584UL 716 #define IGU_REG_DBG_FORCE_FRAME \ 717 0x181588UL 718 #define CAU_REG_DBG_SELECT \ 719 0x1c0ea8UL 720 #define CAU_REG_DBG_DWORD_ENABLE \ 721 0x1c0eacUL 722 #define CAU_REG_DBG_SHIFT \ 723 0x1c0eb0UL 724 #define CAU_REG_DBG_FORCE_VALID \ 725 0x1c0eb4UL 726 #define CAU_REG_DBG_FORCE_FRAME \ 727 0x1c0eb8UL 728 #define PRS_REG_DBG_SELECT \ 729 0x1f0b6cUL 730 #define PRS_REG_DBG_DWORD_ENABLE \ 731 0x1f0b70UL 732 #define PRS_REG_DBG_SHIFT \ 733 0x1f0b74UL 734 #define PRS_REG_DBG_FORCE_VALID \ 735 0x1f0ba0UL 736 #define PRS_REG_DBG_FORCE_FRAME \ 737 0x1f0ba4UL 738 #define CNIG_REG_DBG_SELECT_K2_E5 \ 739 0x218254UL 740 #define CNIG_REG_DBG_DWORD_ENABLE_K2_E5 \ 741 0x218258UL 742 #define CNIG_REG_DBG_SHIFT_K2_E5 \ 743 0x21825cUL 744 #define CNIG_REG_DBG_FORCE_VALID_K2_E5 \ 745 0x218260UL 746 #define CNIG_REG_DBG_FORCE_FRAME_K2_E5 \ 747 0x218264UL 748 #define PRM_REG_DBG_SELECT \ 749 0x2306a8UL 750 #define PRM_REG_DBG_DWORD_ENABLE \ 751 0x2306acUL 752 #define PRM_REG_DBG_SHIFT \ 753 0x2306b0UL 754 #define PRM_REG_DBG_FORCE_VALID \ 755 0x2306b4UL 756 #define PRM_REG_DBG_FORCE_FRAME \ 757 0x2306b8UL 758 #define SRC_REG_DBG_SELECT \ 759 0x238700UL 760 #define SRC_REG_DBG_DWORD_ENABLE \ 761 0x238704UL 762 #define SRC_REG_DBG_SHIFT \ 763 0x238708UL 764 #define SRC_REG_DBG_FORCE_VALID \ 765 0x23870cUL 766 #define SRC_REG_DBG_FORCE_FRAME \ 767 0x238710UL 768 #define RSS_REG_DBG_SELECT \ 769 0x238c4cUL 770 #define RSS_REG_DBG_DWORD_ENABLE \ 771 0x238c50UL 772 #define RSS_REG_DBG_SHIFT \ 773 0x238c54UL 774 #define RSS_REG_DBG_FORCE_VALID \ 775 0x238c58UL 776 #define RSS_REG_DBG_FORCE_FRAME \ 777 0x238c5cUL 778 #define RPB_REG_DBG_SELECT \ 779 0x23c728UL 780 #define RPB_REG_DBG_DWORD_ENABLE \ 781 0x23c72cUL 782 #define RPB_REG_DBG_SHIFT \ 783 0x23c730UL 784 #define RPB_REG_DBG_FORCE_VALID \ 785 0x23c734UL 786 #define RPB_REG_DBG_FORCE_FRAME \ 787 0x23c738UL 788 #define PSWRQ2_REG_DBG_SELECT \ 789 0x240100UL 790 #define PSWRQ2_REG_DBG_DWORD_ENABLE \ 791 0x240104UL 792 #define PSWRQ2_REG_DBG_SHIFT \ 793 0x240108UL 794 #define PSWRQ2_REG_DBG_FORCE_VALID \ 795 0x24010cUL 796 #define PSWRQ2_REG_DBG_FORCE_FRAME \ 797 0x240110UL 798 #define PSWRQ_REG_DBG_SELECT \ 799 0x280020UL 800 #define PSWRQ_REG_DBG_DWORD_ENABLE \ 801 0x280024UL 802 #define PSWRQ_REG_DBG_SHIFT \ 803 0x280028UL 804 #define PSWRQ_REG_DBG_FORCE_VALID \ 805 0x28002cUL 806 #define PSWRQ_REG_DBG_FORCE_FRAME \ 807 0x280030UL 808 #define PSWWR_REG_DBG_SELECT \ 809 0x29a084UL 810 #define PSWWR_REG_DBG_DWORD_ENABLE \ 811 0x29a088UL 812 #define PSWWR_REG_DBG_SHIFT \ 813 0x29a08cUL 814 #define PSWWR_REG_DBG_FORCE_VALID \ 815 0x29a090UL 816 #define PSWWR_REG_DBG_FORCE_FRAME \ 817 0x29a094UL 818 #define PSWRD_REG_DBG_SELECT \ 819 0x29c040UL 820 #define PSWRD_REG_DBG_DWORD_ENABLE \ 821 0x29c044UL 822 #define PSWRD_REG_DBG_SHIFT \ 823 0x29c048UL 824 #define PSWRD_REG_DBG_FORCE_VALID \ 825 0x29c04cUL 826 #define PSWRD_REG_DBG_FORCE_FRAME \ 827 0x29c050UL 828 #define PSWRD2_REG_DBG_SELECT \ 829 0x29d400UL 830 #define PSWRD2_REG_DBG_DWORD_ENABLE \ 831 0x29d404UL 832 #define PSWRD2_REG_DBG_SHIFT \ 833 0x29d408UL 834 #define PSWRD2_REG_DBG_FORCE_VALID \ 835 0x29d40cUL 836 #define PSWRD2_REG_DBG_FORCE_FRAME \ 837 0x29d410UL 838 #define PSWHST2_REG_DBG_SELECT \ 839 0x29e058UL 840 #define PSWHST2_REG_DBG_DWORD_ENABLE \ 841 0x29e05cUL 842 #define PSWHST2_REG_DBG_SHIFT \ 843 0x29e060UL 844 #define PSWHST2_REG_DBG_FORCE_VALID \ 845 0x29e064UL 846 #define PSWHST2_REG_DBG_FORCE_FRAME \ 847 0x29e068UL 848 #define PSWHST_REG_DBG_SELECT \ 849 0x2a0100UL 850 #define PSWHST_REG_DBG_DWORD_ENABLE \ 851 0x2a0104UL 852 #define PSWHST_REG_DBG_SHIFT \ 853 0x2a0108UL 854 #define PSWHST_REG_DBG_FORCE_VALID \ 855 0x2a010cUL 856 #define PSWHST_REG_DBG_FORCE_FRAME \ 857 0x2a0110UL 858 #define PGLUE_B_REG_DBG_SELECT \ 859 0x2a8400UL 860 #define PGLUE_B_REG_DBG_DWORD_ENABLE \ 861 0x2a8404UL 862 #define PGLUE_B_REG_DBG_SHIFT \ 863 0x2a8408UL 864 #define PGLUE_B_REG_DBG_FORCE_VALID \ 865 0x2a840cUL 866 #define PGLUE_B_REG_DBG_FORCE_FRAME \ 867 0x2a8410UL 868 #define TM_REG_DBG_SELECT \ 869 0x2c07a8UL 870 #define TM_REG_DBG_DWORD_ENABLE \ 871 0x2c07acUL 872 #define TM_REG_DBG_SHIFT \ 873 0x2c07b0UL 874 #define TM_REG_DBG_FORCE_VALID \ 875 0x2c07b4UL 876 #define TM_REG_DBG_FORCE_FRAME \ 877 0x2c07b8UL 878 #define TCFC_REG_DBG_SELECT \ 879 0x2d0500UL 880 #define TCFC_REG_DBG_DWORD_ENABLE \ 881 0x2d0504UL 882 #define TCFC_REG_DBG_SHIFT \ 883 0x2d0508UL 884 #define TCFC_REG_DBG_FORCE_VALID \ 885 0x2d050cUL 886 #define TCFC_REG_DBG_FORCE_FRAME \ 887 0x2d0510UL 888 #define CCFC_REG_DBG_SELECT \ 889 0x2e0500UL 890 #define CCFC_REG_DBG_DWORD_ENABLE \ 891 0x2e0504UL 892 #define CCFC_REG_DBG_SHIFT \ 893 0x2e0508UL 894 #define CCFC_REG_DBG_FORCE_VALID \ 895 0x2e050cUL 896 #define CCFC_REG_DBG_FORCE_FRAME \ 897 0x2e0510UL 898 #define QM_REG_DBG_SELECT \ 899 0x2f2e74UL 900 #define QM_REG_DBG_DWORD_ENABLE \ 901 0x2f2e78UL 902 #define QM_REG_DBG_SHIFT \ 903 0x2f2e7cUL 904 #define QM_REG_DBG_FORCE_VALID \ 905 0x2f2e80UL 906 #define QM_REG_DBG_FORCE_FRAME \ 907 0x2f2e84UL 908 #define RDIF_REG_DBG_SELECT \ 909 0x300500UL 910 #define RDIF_REG_DBG_DWORD_ENABLE \ 911 0x300504UL 912 #define RDIF_REG_DBG_SHIFT \ 913 0x300508UL 914 #define RDIF_REG_DBG_FORCE_VALID \ 915 0x30050cUL 916 #define RDIF_REG_DBG_FORCE_FRAME \ 917 0x300510UL 918 #define TDIF_REG_DBG_SELECT \ 919 0x310500UL 920 #define TDIF_REG_DBG_DWORD_ENABLE \ 921 0x310504UL 922 #define TDIF_REG_DBG_SHIFT \ 923 0x310508UL 924 #define TDIF_REG_DBG_FORCE_VALID \ 925 0x31050cUL 926 #define TDIF_REG_DBG_FORCE_FRAME \ 927 0x310510UL 928 #define BRB_REG_DBG_SELECT \ 929 0x340ed0UL 930 #define BRB_REG_DBG_DWORD_ENABLE \ 931 0x340ed4UL 932 #define BRB_REG_DBG_SHIFT \ 933 0x340ed8UL 934 #define BRB_REG_DBG_FORCE_VALID \ 935 0x340edcUL 936 #define BRB_REG_DBG_FORCE_FRAME \ 937 0x340ee0UL 938 #define XYLD_REG_DBG_SELECT \ 939 0x4c1600UL 940 #define XYLD_REG_DBG_DWORD_ENABLE \ 941 0x4c1604UL 942 #define XYLD_REG_DBG_SHIFT \ 943 0x4c1608UL 944 #define XYLD_REG_DBG_FORCE_VALID \ 945 0x4c160cUL 946 #define XYLD_REG_DBG_FORCE_FRAME \ 947 0x4c1610UL 948 #define YULD_REG_DBG_SELECT_BB_K2 \ 949 0x4c9600UL 950 #define YULD_REG_DBG_DWORD_ENABLE_BB_K2 \ 951 0x4c9604UL 952 #define YULD_REG_DBG_SHIFT_BB_K2 \ 953 0x4c9608UL 954 #define YULD_REG_DBG_FORCE_VALID_BB_K2 \ 955 0x4c960cUL 956 #define YULD_REG_DBG_FORCE_FRAME_BB_K2 \ 957 0x4c9610UL 958 #define TMLD_REG_DBG_SELECT \ 959 0x4d1600UL 960 #define TMLD_REG_DBG_DWORD_ENABLE \ 961 0x4d1604UL 962 #define TMLD_REG_DBG_SHIFT \ 963 0x4d1608UL 964 #define TMLD_REG_DBG_FORCE_VALID \ 965 0x4d160cUL 966 #define TMLD_REG_DBG_FORCE_FRAME \ 967 0x4d1610UL 968 #define MULD_REG_DBG_SELECT \ 969 0x4e1600UL 970 #define MULD_REG_DBG_DWORD_ENABLE \ 971 0x4e1604UL 972 #define MULD_REG_DBG_SHIFT \ 973 0x4e1608UL 974 #define MULD_REG_DBG_FORCE_VALID \ 975 0x4e160cUL 976 #define MULD_REG_DBG_FORCE_FRAME \ 977 0x4e1610UL 978 #define NIG_REG_DBG_SELECT \ 979 0x502140UL 980 #define NIG_REG_DBG_DWORD_ENABLE \ 981 0x502144UL 982 #define NIG_REG_DBG_SHIFT \ 983 0x502148UL 984 #define NIG_REG_DBG_FORCE_VALID \ 985 0x50214cUL 986 #define NIG_REG_DBG_FORCE_FRAME \ 987 0x502150UL 988 #define BMB_REG_DBG_SELECT \ 989 0x540a7cUL 990 #define BMB_REG_DBG_DWORD_ENABLE \ 991 0x540a80UL 992 #define BMB_REG_DBG_SHIFT \ 993 0x540a84UL 994 #define BMB_REG_DBG_FORCE_VALID \ 995 0x540a88UL 996 #define BMB_REG_DBG_FORCE_FRAME \ 997 0x540a8cUL 998 #define PTU_REG_DBG_SELECT \ 999 0x560100UL 1000 #define PTU_REG_DBG_DWORD_ENABLE \ 1001 0x560104UL 1002 #define PTU_REG_DBG_SHIFT \ 1003 0x560108UL 1004 #define PTU_REG_DBG_FORCE_VALID \ 1005 0x56010cUL 1006 #define PTU_REG_DBG_FORCE_FRAME \ 1007 0x560110UL 1008 #define CDU_REG_DBG_SELECT \ 1009 0x580704UL 1010 #define CDU_REG_DBG_DWORD_ENABLE \ 1011 0x580708UL 1012 #define CDU_REG_DBG_SHIFT \ 1013 0x58070cUL 1014 #define CDU_REG_DBG_FORCE_VALID \ 1015 0x580710UL 1016 #define CDU_REG_DBG_FORCE_FRAME \ 1017 0x580714UL 1018 #define WOL_REG_DBG_SELECT_K2_E5 \ 1019 0x600140UL 1020 #define WOL_REG_DBG_DWORD_ENABLE_K2_E5 \ 1021 0x600144UL 1022 #define WOL_REG_DBG_SHIFT_K2_E5 \ 1023 0x600148UL 1024 #define WOL_REG_DBG_FORCE_VALID_K2_E5 \ 1025 0x60014cUL 1026 #define WOL_REG_DBG_FORCE_FRAME_K2_E5 \ 1027 0x600150UL 1028 #define BMBN_REG_DBG_SELECT_K2_E5 \ 1029 0x610140UL 1030 #define BMBN_REG_DBG_DWORD_ENABLE_K2_E5 \ 1031 0x610144UL 1032 #define BMBN_REG_DBG_SHIFT_K2_E5 \ 1033 0x610148UL 1034 #define BMBN_REG_DBG_FORCE_VALID_K2_E5 \ 1035 0x61014cUL 1036 #define BMBN_REG_DBG_FORCE_FRAME_K2_E5 \ 1037 0x610150UL 1038 #define NWM_REG_DBG_SELECT_K2_E5 \ 1039 0x8000ecUL 1040 #define NWM_REG_DBG_DWORD_ENABLE_K2_E5 \ 1041 0x8000f0UL 1042 #define NWM_REG_DBG_SHIFT_K2_E5 \ 1043 0x8000f4UL 1044 #define NWM_REG_DBG_FORCE_VALID_K2_E5 \ 1045 0x8000f8UL 1046 #define NWM_REG_DBG_FORCE_FRAME_K2_E5 \ 1047 0x8000fcUL 1048 #define PBF_REG_DBG_SELECT \ 1049 0xd80060UL 1050 #define PBF_REG_DBG_DWORD_ENABLE \ 1051 0xd80064UL 1052 #define PBF_REG_DBG_SHIFT \ 1053 0xd80068UL 1054 #define PBF_REG_DBG_FORCE_VALID \ 1055 0xd8006cUL 1056 #define PBF_REG_DBG_FORCE_FRAME \ 1057 0xd80070UL 1058 #define PBF_PB1_REG_DBG_SELECT \ 1059 0xda0728UL 1060 #define PBF_PB1_REG_DBG_DWORD_ENABLE \ 1061 0xda072cUL 1062 #define PBF_PB1_REG_DBG_SHIFT \ 1063 0xda0730UL 1064 #define PBF_PB1_REG_DBG_FORCE_VALID \ 1065 0xda0734UL 1066 #define PBF_PB1_REG_DBG_FORCE_FRAME \ 1067 0xda0738UL 1068 #define PBF_PB2_REG_DBG_SELECT \ 1069 0xda4728UL 1070 #define PBF_PB2_REG_DBG_DWORD_ENABLE \ 1071 0xda472cUL 1072 #define PBF_PB2_REG_DBG_SHIFT \ 1073 0xda4730UL 1074 #define PBF_PB2_REG_DBG_FORCE_VALID \ 1075 0xda4734UL 1076 #define PBF_PB2_REG_DBG_FORCE_FRAME \ 1077 0xda4738UL 1078 #define BTB_REG_DBG_SELECT \ 1079 0xdb08c8UL 1080 #define BTB_REG_DBG_DWORD_ENABLE \ 1081 0xdb08ccUL 1082 #define BTB_REG_DBG_SHIFT \ 1083 0xdb08d0UL 1084 #define BTB_REG_DBG_FORCE_VALID \ 1085 0xdb08d4UL 1086 #define BTB_REG_DBG_FORCE_FRAME \ 1087 0xdb08d8UL 1088 #define XSDM_REG_DBG_SELECT \ 1089 0xf80e28UL 1090 #define XSDM_REG_DBG_DWORD_ENABLE \ 1091 0xf80e2cUL 1092 #define XSDM_REG_DBG_SHIFT \ 1093 0xf80e30UL 1094 #define XSDM_REG_DBG_FORCE_VALID \ 1095 0xf80e34UL 1096 #define XSDM_REG_DBG_FORCE_FRAME \ 1097 0xf80e38UL 1098 #define YSDM_REG_DBG_SELECT \ 1099 0xf90e28UL 1100 #define YSDM_REG_DBG_DWORD_ENABLE \ 1101 0xf90e2cUL 1102 #define YSDM_REG_DBG_SHIFT \ 1103 0xf90e30UL 1104 #define YSDM_REG_DBG_FORCE_VALID \ 1105 0xf90e34UL 1106 #define YSDM_REG_DBG_FORCE_FRAME \ 1107 0xf90e38UL 1108 #define PSDM_REG_DBG_SELECT \ 1109 0xfa0e28UL 1110 #define PSDM_REG_DBG_DWORD_ENABLE \ 1111 0xfa0e2cUL 1112 #define PSDM_REG_DBG_SHIFT \ 1113 0xfa0e30UL 1114 #define PSDM_REG_DBG_FORCE_VALID \ 1115 0xfa0e34UL 1116 #define PSDM_REG_DBG_FORCE_FRAME \ 1117 0xfa0e38UL 1118 #define TSDM_REG_DBG_SELECT \ 1119 0xfb0e28UL 1120 #define TSDM_REG_DBG_DWORD_ENABLE \ 1121 0xfb0e2cUL 1122 #define TSDM_REG_DBG_SHIFT \ 1123 0xfb0e30UL 1124 #define TSDM_REG_DBG_FORCE_VALID \ 1125 0xfb0e34UL 1126 #define TSDM_REG_DBG_FORCE_FRAME \ 1127 0xfb0e38UL 1128 #define MSDM_REG_DBG_SELECT \ 1129 0xfc0e28UL 1130 #define MSDM_REG_DBG_DWORD_ENABLE \ 1131 0xfc0e2cUL 1132 #define MSDM_REG_DBG_SHIFT \ 1133 0xfc0e30UL 1134 #define MSDM_REG_DBG_FORCE_VALID \ 1135 0xfc0e34UL 1136 #define MSDM_REG_DBG_FORCE_FRAME \ 1137 0xfc0e38UL 1138 #define USDM_REG_DBG_SELECT \ 1139 0xfd0e28UL 1140 #define USDM_REG_DBG_DWORD_ENABLE \ 1141 0xfd0e2cUL 1142 #define USDM_REG_DBG_SHIFT \ 1143 0xfd0e30UL 1144 #define USDM_REG_DBG_FORCE_VALID \ 1145 0xfd0e34UL 1146 #define USDM_REG_DBG_FORCE_FRAME \ 1147 0xfd0e38UL 1148 #define XCM_REG_DBG_SELECT \ 1149 0x1000040UL 1150 #define XCM_REG_DBG_DWORD_ENABLE \ 1151 0x1000044UL 1152 #define XCM_REG_DBG_SHIFT \ 1153 0x1000048UL 1154 #define XCM_REG_DBG_FORCE_VALID \ 1155 0x100004cUL 1156 #define XCM_REG_DBG_FORCE_FRAME \ 1157 0x1000050UL 1158 #define YCM_REG_DBG_SELECT \ 1159 0x1080040UL 1160 #define YCM_REG_DBG_DWORD_ENABLE \ 1161 0x1080044UL 1162 #define YCM_REG_DBG_SHIFT \ 1163 0x1080048UL 1164 #define YCM_REG_DBG_FORCE_VALID \ 1165 0x108004cUL 1166 #define YCM_REG_DBG_FORCE_FRAME \ 1167 0x1080050UL 1168 #define PCM_REG_DBG_SELECT \ 1169 0x1100040UL 1170 #define PCM_REG_DBG_DWORD_ENABLE \ 1171 0x1100044UL 1172 #define PCM_REG_DBG_SHIFT \ 1173 0x1100048UL 1174 #define PCM_REG_DBG_FORCE_VALID \ 1175 0x110004cUL 1176 #define PCM_REG_DBG_FORCE_FRAME \ 1177 0x1100050UL 1178 #define TCM_REG_DBG_SELECT \ 1179 0x1180040UL 1180 #define TCM_REG_DBG_DWORD_ENABLE \ 1181 0x1180044UL 1182 #define TCM_REG_DBG_SHIFT \ 1183 0x1180048UL 1184 #define TCM_REG_DBG_FORCE_VALID \ 1185 0x118004cUL 1186 #define TCM_REG_DBG_FORCE_FRAME \ 1187 0x1180050UL 1188 #define MCM_REG_DBG_SELECT \ 1189 0x1200040UL 1190 #define MCM_REG_DBG_DWORD_ENABLE \ 1191 0x1200044UL 1192 #define MCM_REG_DBG_SHIFT \ 1193 0x1200048UL 1194 #define MCM_REG_DBG_FORCE_VALID \ 1195 0x120004cUL 1196 #define MCM_REG_DBG_FORCE_FRAME \ 1197 0x1200050UL 1198 #define UCM_REG_DBG_SELECT \ 1199 0x1280050UL 1200 #define UCM_REG_DBG_DWORD_ENABLE \ 1201 0x1280054UL 1202 #define UCM_REG_DBG_SHIFT \ 1203 0x1280058UL 1204 #define UCM_REG_DBG_FORCE_VALID \ 1205 0x128005cUL 1206 #define UCM_REG_DBG_FORCE_FRAME \ 1207 0x1280060UL 1208 #define XSEM_REG_DBG_SELECT \ 1209 0x1401528UL 1210 #define XSEM_REG_DBG_DWORD_ENABLE \ 1211 0x140152cUL 1212 #define XSEM_REG_DBG_SHIFT \ 1213 0x1401530UL 1214 #define XSEM_REG_DBG_FORCE_VALID \ 1215 0x1401534UL 1216 #define XSEM_REG_DBG_FORCE_FRAME \ 1217 0x1401538UL 1218 #define YSEM_REG_DBG_SELECT \ 1219 0x1501528UL 1220 #define YSEM_REG_DBG_DWORD_ENABLE \ 1221 0x150152cUL 1222 #define YSEM_REG_DBG_SHIFT \ 1223 0x1501530UL 1224 #define YSEM_REG_DBG_FORCE_VALID \ 1225 0x1501534UL 1226 #define YSEM_REG_DBG_FORCE_FRAME \ 1227 0x1501538UL 1228 #define PSEM_REG_DBG_SELECT \ 1229 0x1601528UL 1230 #define PSEM_REG_DBG_DWORD_ENABLE \ 1231 0x160152cUL 1232 #define PSEM_REG_DBG_SHIFT \ 1233 0x1601530UL 1234 #define PSEM_REG_DBG_FORCE_VALID \ 1235 0x1601534UL 1236 #define PSEM_REG_DBG_FORCE_FRAME \ 1237 0x1601538UL 1238 #define TSEM_REG_DBG_SELECT \ 1239 0x1701528UL 1240 #define TSEM_REG_DBG_DWORD_ENABLE \ 1241 0x170152cUL 1242 #define TSEM_REG_DBG_SHIFT \ 1243 0x1701530UL 1244 #define TSEM_REG_DBG_FORCE_VALID \ 1245 0x1701534UL 1246 #define TSEM_REG_DBG_FORCE_FRAME \ 1247 0x1701538UL 1248 #define DORQ_REG_PF_USAGE_CNT \ 1249 0x1009c0UL 1250 #define DORQ_REG_PF_OVFL_STICKY \ 1251 0x1009d0UL 1252 #define DORQ_REG_DPM_FORCE_ABORT \ 1253 0x1009d8UL 1254 #define DORQ_REG_INT_STS \ 1255 0x100180UL 1256 #define DORQ_REG_INT_STS_ADDRESS_ERROR \ 1257 (0x1UL << 0) 1258 #define DORQ_REG_INT_STS_WR \ 1259 0x100188UL 1260 #define DORQ_REG_DB_DROP_DETAILS_REL \ 1261 0x100a28UL 1262 #define DORQ_REG_INT_STS_ADDRESS_ERROR_SHIFT \ 1263 0 1264 #define DORQ_REG_INT_STS_DB_DROP \ 1265 (0x1UL << 1) 1266 #define DORQ_REG_INT_STS_DB_DROP_SHIFT \ 1267 1 1268 #define DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR \ 1269 (0x1UL << 2) 1270 #define DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR_SHIFT \ 1271 2 1272 #define DORQ_REG_INT_STS_DORQ_FIFO_AFULL\ 1273 (0x1UL << 3) 1274 #define DORQ_REG_INT_STS_DORQ_FIFO_AFULL_SHIFT \ 1275 3 1276 #define DORQ_REG_INT_STS_CFC_BYP_VALIDATION_ERR \ 1277 (0x1UL << 4) 1278 #define DORQ_REG_INT_STS_CFC_BYP_VALIDATION_ERR_SHIFT \ 1279 4 1280 #define DORQ_REG_INT_STS_CFC_LD_RESP_ERR \ 1281 (0x1UL << 5) 1282 #define DORQ_REG_INT_STS_CFC_LD_RESP_ERR_SHIFT \ 1283 5 1284 #define DORQ_REG_INT_STS_XCM_DONE_CNT_ERR \ 1285 (0x1UL << 6) 1286 #define DORQ_REG_INT_STS_XCM_DONE_CNT_ERR_SHIFT \ 1287 6 1288 #define DORQ_REG_INT_STS_CFC_LD_REQ_FIFO_OVFL_ERR \ 1289 (0x1UL << 7) 1290 #define DORQ_REG_INT_STS_CFC_LD_REQ_FIFO_OVFL_ERR_SHIFT \ 1291 7 1292 #define DORQ_REG_INT_STS_CFC_LD_REQ_FIFO_UNDER_ERR \ 1293 (0x1UL << 8) 1294 #define DORQ_REG_INT_STS_CFC_LD_REQ_FIFO_UNDER_ERR_SHIFT \ 1295 8 1296 #define DORQ_REG_DB_DROP_DETAILS_REASON \ 1297 0x100a20UL 1298 #define MSEM_REG_DBG_SELECT \ 1299 0x1801528UL 1300 #define MSEM_REG_DBG_DWORD_ENABLE \ 1301 0x180152cUL 1302 #define MSEM_REG_DBG_SHIFT \ 1303 0x1801530UL 1304 #define MSEM_REG_DBG_FORCE_VALID \ 1305 0x1801534UL 1306 #define MSEM_REG_DBG_FORCE_FRAME \ 1307 0x1801538UL 1308 #define USEM_REG_DBG_SELECT \ 1309 0x1901528UL 1310 #define USEM_REG_DBG_DWORD_ENABLE \ 1311 0x190152cUL 1312 #define USEM_REG_DBG_SHIFT \ 1313 0x1901530UL 1314 #define USEM_REG_DBG_FORCE_VALID \ 1315 0x1901534UL 1316 #define USEM_REG_DBG_FORCE_FRAME \ 1317 0x1901538UL 1318 #define NWS_REG_DBG_SELECT_K2_E5 \ 1319 0x700128UL 1320 #define NWS_REG_DBG_DWORD_ENABLE_K2_E5 \ 1321 0x70012cUL 1322 #define NWS_REG_DBG_SHIFT_K2_E5 \ 1323 0x700130UL 1324 #define NWS_REG_DBG_FORCE_VALID_K2_E5 \ 1325 0x700134UL 1326 #define NWS_REG_DBG_FORCE_FRAME_K2_E5 \ 1327 0x700138UL 1328 #define MS_REG_DBG_SELECT_K2_E5 \ 1329 0x6a0228UL 1330 #define MS_REG_DBG_DWORD_ENABLE_K2_E5 \ 1331 0x6a022cUL 1332 #define MS_REG_DBG_SHIFT_K2_E5 \ 1333 0x6a0230UL 1334 #define MS_REG_DBG_FORCE_VALID_K2_E5 \ 1335 0x6a0234UL 1336 #define MS_REG_DBG_FORCE_FRAME_K2_E5 \ 1337 0x6a0238UL 1338 #define PCIE_REG_DBG_COMMON_SELECT_K2_E5 \ 1339 0x054398UL 1340 #define PCIE_REG_DBG_COMMON_DWORD_ENABLE_K2_E5 \ 1341 0x05439cUL 1342 #define PCIE_REG_DBG_COMMON_SHIFT_K2_E5 \ 1343 0x0543a0UL 1344 #define PCIE_REG_DBG_COMMON_FORCE_VALID_K2_E5 \ 1345 0x0543a4UL 1346 #define PCIE_REG_DBG_COMMON_FORCE_FRAME_K2_E5 \ 1347 0x0543a8UL 1348 #define PTLD_REG_DBG_SELECT_E5 \ 1349 0x5a1600UL 1350 #define PTLD_REG_DBG_DWORD_ENABLE_E5 \ 1351 0x5a1604UL 1352 #define PTLD_REG_DBG_SHIFT_E5 \ 1353 0x5a1608UL 1354 #define PTLD_REG_DBG_FORCE_VALID_E5 \ 1355 0x5a160cUL 1356 #define PTLD_REG_DBG_FORCE_FRAME_E5 \ 1357 0x5a1610UL 1358 #define YPLD_REG_DBG_SELECT_E5 \ 1359 0x5c1600UL 1360 #define YPLD_REG_DBG_DWORD_ENABLE_E5 \ 1361 0x5c1604UL 1362 #define YPLD_REG_DBG_SHIFT_E5 \ 1363 0x5c1608UL 1364 #define YPLD_REG_DBG_FORCE_VALID_E5 \ 1365 0x5c160cUL 1366 #define YPLD_REG_DBG_FORCE_FRAME_E5 \ 1367 0x5c1610UL 1368 #define RGSRC_REG_DBG_SELECT_E5 \ 1369 0x320040UL 1370 #define RGSRC_REG_DBG_DWORD_ENABLE_E5 \ 1371 0x320044UL 1372 #define RGSRC_REG_DBG_SHIFT_E5 \ 1373 0x320048UL 1374 #define RGSRC_REG_DBG_FORCE_VALID_E5 \ 1375 0x32004cUL 1376 #define RGSRC_REG_DBG_FORCE_FRAME_E5 \ 1377 0x320050UL 1378 #define TGSRC_REG_DBG_SELECT_E5 \ 1379 0x322040UL 1380 #define TGSRC_REG_DBG_DWORD_ENABLE_E5 \ 1381 0x322044UL 1382 #define TGSRC_REG_DBG_SHIFT_E5 \ 1383 0x322048UL 1384 #define TGSRC_REG_DBG_FORCE_VALID_E5 \ 1385 0x32204cUL 1386 #define TGSRC_REG_DBG_FORCE_FRAME_E5 \ 1387 0x322050UL 1388 #define MISC_REG_RESET_PL_UA \ 1389 0x008050UL 1390 #define MISC_REG_RESET_PL_HV \ 1391 0x008060UL 1392 #define XCM_REG_CTX_RBC_ACCS \ 1393 0x1001800UL 1394 #define XCM_REG_AGG_CON_CTX \ 1395 0x1001804UL 1396 #define XCM_REG_SM_CON_CTX \ 1397 0x1001808UL 1398 #define YCM_REG_CTX_RBC_ACCS \ 1399 0x1081800UL 1400 #define YCM_REG_AGG_CON_CTX \ 1401 0x1081804UL 1402 #define YCM_REG_AGG_TASK_CTX \ 1403 0x1081808UL 1404 #define YCM_REG_SM_CON_CTX \ 1405 0x108180cUL 1406 #define YCM_REG_SM_TASK_CTX \ 1407 0x1081810UL 1408 #define PCM_REG_CTX_RBC_ACCS \ 1409 0x1101440UL 1410 #define PCM_REG_SM_CON_CTX \ 1411 0x1101444UL 1412 #define TCM_REG_CTX_RBC_ACCS \ 1413 0x11814c0UL 1414 #define TCM_REG_AGG_CON_CTX \ 1415 0x11814c4UL 1416 #define TCM_REG_AGG_TASK_CTX \ 1417 0x11814c8UL 1418 #define TCM_REG_SM_CON_CTX \ 1419 0x11814ccUL 1420 #define TCM_REG_SM_TASK_CTX \ 1421 0x11814d0UL 1422 #define MCM_REG_CTX_RBC_ACCS \ 1423 0x1201800UL 1424 #define MCM_REG_AGG_CON_CTX \ 1425 0x1201804UL 1426 #define MCM_REG_AGG_TASK_CTX \ 1427 0x1201808UL 1428 #define MCM_REG_SM_CON_CTX \ 1429 0x120180cUL 1430 #define MCM_REG_SM_TASK_CTX \ 1431 0x1201810UL 1432 #define UCM_REG_CTX_RBC_ACCS \ 1433 0x1281700UL 1434 #define UCM_REG_AGG_CON_CTX \ 1435 0x1281704UL 1436 #define UCM_REG_AGG_TASK_CTX \ 1437 0x1281708UL 1438 #define UCM_REG_SM_CON_CTX \ 1439 0x128170cUL 1440 #define UCM_REG_SM_TASK_CTX \ 1441 0x1281710UL 1442 #define XSEM_REG_SLOW_DBG_EMPTY_BB_K2 \ 1443 0x1401140UL 1444 #define XSEM_REG_SYNC_DBG_EMPTY \ 1445 0x1401160UL 1446 #define XSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1447 0x1401400UL 1448 #define XSEM_REG_SLOW_DBG_MODE_BB_K2 \ 1449 0x1401404UL 1450 #define XSEM_REG_DBG_FRAME_MODE_BB_K2 \ 1451 0x1401408UL 1452 #define XSEM_REG_DBG_MODE1_CFG_BB_K2 \ 1453 0x1401420UL 1454 #define XSEM_REG_FAST_MEMORY \ 1455 0x1440000UL 1456 #define YSEM_REG_SYNC_DBG_EMPTY \ 1457 0x1501160UL 1458 #define YSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1459 0x1501400UL 1460 #define YSEM_REG_SLOW_DBG_MODE_BB_K2 \ 1461 0x1501404UL 1462 #define YSEM_REG_DBG_FRAME_MODE_BB_K2 \ 1463 0x1501408UL 1464 #define YSEM_REG_DBG_MODE1_CFG_BB_K2 \ 1465 0x1501420UL 1466 #define YSEM_REG_FAST_MEMORY \ 1467 0x1540000UL 1468 #define PSEM_REG_SLOW_DBG_EMPTY_BB_K2 \ 1469 0x1601140UL 1470 #define PSEM_REG_SYNC_DBG_EMPTY \ 1471 0x1601160UL 1472 #define PSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1473 0x1601400UL 1474 #define PSEM_REG_SLOW_DBG_MODE_BB_K2 \ 1475 0x1601404UL 1476 #define PSEM_REG_DBG_FRAME_MODE_BB_K2 \ 1477 0x1601408UL 1478 #define PSEM_REG_DBG_MODE1_CFG_BB_K2 \ 1479 0x1601420UL 1480 #define PSEM_REG_FAST_MEMORY \ 1481 0x1640000UL 1482 #define TSEM_REG_SLOW_DBG_EMPTY_BB_K2 \ 1483 0x1701140UL 1484 #define TSEM_REG_SYNC_DBG_EMPTY \ 1485 0x1701160UL 1486 #define TSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1487 0x1701400UL 1488 #define TSEM_REG_SLOW_DBG_MODE_BB_K2 \ 1489 0x1701404UL 1490 #define TSEM_REG_DBG_FRAME_MODE_BB_K2 \ 1491 0x1701408UL 1492 #define TSEM_REG_DBG_MODE1_CFG_BB_K2 \ 1493 0x1701420UL 1494 #define TSEM_REG_FAST_MEMORY \ 1495 0x1740000UL 1496 #define MSEM_REG_SLOW_DBG_EMPTY_BB_K2 \ 1497 0x1801140UL 1498 #define MSEM_REG_SYNC_DBG_EMPTY \ 1499 0x1801160UL 1500 #define MSEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1501 0x1801400UL 1502 #define MSEM_REG_SLOW_DBG_MODE_BB_K2 \ 1503 0x1801404UL 1504 #define MSEM_REG_DBG_FRAME_MODE_BB_K2 \ 1505 0x1801408UL 1506 #define MSEM_REG_DBG_MODE1_CFG_BB_K2 \ 1507 0x1801420UL 1508 #define MSEM_REG_FAST_MEMORY \ 1509 0x1840000UL 1510 #define USEM_REG_SLOW_DBG_EMPTY_BB_K2 \ 1511 0x1901140UL 1512 #define USEM_REG_SYNC_DBG_EMPTY \ 1513 0x1901160UL 1514 #define USEM_REG_SLOW_DBG_ACTIVE_BB_K2 \ 1515 0x1901400UL 1516 #define USEM_REG_SLOW_DBG_MODE_BB_K2 \ 1517 0x1901404UL 1518 #define USEM_REG_DBG_FRAME_MODE_BB_K2 \ 1519 0x1901408UL 1520 #define USEM_REG_DBG_MODE1_CFG_BB_K2 \ 1521 0x1901420UL 1522 #define USEM_REG_FAST_MEMORY \ 1523 0x1940000UL 1524 #define SEM_FAST_REG_INT_RAM \ 1525 0x020000UL 1526 #define SEM_FAST_REG_INT_RAM_SIZE_BB_K2 \ 1527 20480 1528 #define GRC_REG_TRACE_FIFO_VALID_DATA \ 1529 0x050064UL 1530 #define GRC_REG_NUMBER_VALID_OVERRIDE_WINDOW \ 1531 0x05040cUL 1532 #define GRC_REG_PROTECTION_OVERRIDE_WINDOW \ 1533 0x050500UL 1534 #define IGU_REG_ERROR_HANDLING_MEMORY \ 1535 0x181520UL 1536 #define MCP_REG_CPU_MODE \ 1537 0xe05000UL 1538 #define MCP_REG_CPU_MODE_SOFT_HALT \ 1539 (0x1 << 10) 1540 #define BRB_REG_BIG_RAM_ADDRESS \ 1541 0x340800UL 1542 #define BRB_REG_BIG_RAM_DATA \ 1543 0x341500UL 1544 #define BRB_REG_BIG_RAM_DATA_SIZE \ 1545 64 1546 #define SEM_FAST_REG_STALL_0_BB_K2 \ 1547 0x000488UL 1548 #define SEM_FAST_REG_STALLED \ 1549 0x000494UL 1550 #define BTB_REG_BIG_RAM_ADDRESS \ 1551 0xdb0800UL 1552 #define BTB_REG_BIG_RAM_DATA \ 1553 0xdb0c00UL 1554 #define BMB_REG_BIG_RAM_ADDRESS \ 1555 0x540800UL 1556 #define BMB_REG_BIG_RAM_DATA \ 1557 0x540f00UL 1558 #define SEM_FAST_REG_STORM_REG_FILE \ 1559 0x008000UL 1560 #define RSS_REG_RSS_RAM_ADDR \ 1561 0x238c30UL 1562 #define MISCS_REG_BLOCK_256B_EN \ 1563 0x009074UL 1564 #define MCP_REG_SCRATCH_SIZE_BB_K2 \ 1565 57344 1566 #define MCP_REG_CPU_REG_FILE \ 1567 0xe05200UL 1568 #define MCP_REG_CPU_REG_FILE_SIZE \ 1569 32 1570 #define DBG_REG_DEBUG_TARGET \ 1571 0x01005cUL 1572 #define DBG_REG_FULL_MODE \ 1573 0x010060UL 1574 #define DBG_REG_CALENDAR_OUT_DATA \ 1575 0x010480UL 1576 #define GRC_REG_TRACE_FIFO \ 1577 0x050068UL 1578 #define IGU_REG_ERROR_HANDLING_DATA_VALID \ 1579 0x181530UL 1580 #define DBG_REG_DBG_BLOCK_ON \ 1581 0x010454UL 1582 #define DBG_REG_FRAMING_MODE \ 1583 0x010058UL 1584 #define SEM_FAST_REG_VFC_DATA_WR \ 1585 0x000b40UL 1586 #define SEM_FAST_REG_VFC_ADDR \ 1587 0x000b44UL 1588 #define SEM_FAST_REG_VFC_DATA_RD \ 1589 0x000b48UL 1590 #define RSS_REG_RSS_RAM_DATA \ 1591 0x238c20UL 1592 #define RSS_REG_RSS_RAM_DATA_SIZE \ 1593 4 1594 #define MISC_REG_BLOCK_256B_EN \ 1595 0x008c14UL 1596 #define NWS_REG_NWS_CMU_K2 \ 1597 0x720000UL 1598 #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_7_0_K2_E5 \ 1599 0x000680UL 1600 #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_15_8_K2_E5 \ 1601 0x000684UL 1602 #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_7_0_K2_E5 \ 1603 0x0006c0UL 1604 #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_11_8_K2_E5 \ 1605 0x0006c4UL 1606 #define MS_REG_MS_CMU_K2_E5 \ 1607 0x6a4000UL 1608 #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X130_K2_E5 \ 1609 0x000208UL 1610 #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X131_K2_E5 \ 1611 0x00020cUL 1612 #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X132_K2_E5 \ 1613 0x000210UL 1614 #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X133_K2_E5 \ 1615 0x000214UL 1616 #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130_K2_E5 \ 1617 0x000208UL 1618 #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131_K2_E5 \ 1619 0x00020cUL 1620 #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132_K2_E5 \ 1621 0x000210UL 1622 #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133_K2_E5 \ 1623 0x000214UL 1624 #define PHY_PCIE_REG_PHY0_K2_E5 \ 1625 0x620000UL 1626 #define PHY_PCIE_REG_PHY1_K2_E5 \ 1627 0x624000UL 1628 #define NIG_REG_ROCE_DUPLICATE_TO_HOST 0x5088f0UL 1629 #define PRS_REG_LIGHT_L2_ETHERTYPE_EN 0x1f0968UL 1630 #define NIG_REG_LLH_ENG_CLS_ENG_ID_TBL 0x501b90UL 1631 #define DORQ_REG_PF_DPM_ENABLE 0x100510UL 1632 #define DORQ_REG_PF_ICID_BIT_SHIFT_NORM 0x100448UL 1633 #define DORQ_REG_PF_MIN_ADDR_REG1 0x100400UL 1634 #define DORQ_REG_PF_DPI_BIT_SHIFT 0x100450UL 1635 #define NIG_REG_RX_PTP_EN 0x501900UL 1636 #define NIG_REG_TX_PTP_EN 0x501904UL 1637 #define NIG_REG_LLH_PTP_TO_HOST 0x501908UL 1638 #define NIG_REG_LLH_PTP_TO_MCP 0x50190cUL 1639 #define NIG_REG_PTP_SW_TXTSEN 0x501910UL 1640 #define NIG_REG_LLH_PTP_ETHERTYPE_1 0x501914UL 1641 #define NIG_REG_LLH_PTP_MAC_DA_2_LSB 0x501918UL 1642 #define NIG_REG_LLH_PTP_MAC_DA_2_MSB 0x50191cUL 1643 #define NIG_REG_LLH_PTP_PARAM_MASK 0x501920UL 1644 #define NIG_REG_LLH_PTP_RULE_MASK 0x501924UL 1645 #define NIG_REG_TX_LLH_PTP_PARAM_MASK 0x501928UL 1646 #define NIG_REG_TX_LLH_PTP_RULE_MASK 0x50192cUL 1647 #define NIG_REG_LLH_PTP_HOST_BUF_SEQID 0x501930UL 1648 #define NIG_REG_LLH_PTP_HOST_BUF_TS_LSB 0x501934UL 1649 #define NIG_REG_LLH_PTP_HOST_BUF_TS_MSB 0x501938UL 1650 #define NIG_REG_LLH_PTP_MCP_BUF_SEQID 0x50193cUL 1651 #define NIG_REG_LLH_PTP_MCP_BUF_TS_LSB 0x501940UL 1652 #define NIG_REG_LLH_PTP_MCP_BUF_TS_MSB 0x501944UL 1653 #define NIG_REG_TX_LLH_PTP_BUF_SEQID 0x501948UL 1654 #define NIG_REG_TX_LLH_PTP_BUF_TS_LSB 0x50194cUL 1655 #define NIG_REG_TX_LLH_PTP_BUF_TS_MSB 0x501950UL 1656 #define NIG_REG_RX_PTP_TS_MSB_ERR 0x501954UL 1657 #define NIG_REG_TX_PTP_TS_MSB_ERR 0x501958UL 1658 #define NIG_REG_TSGEN_SYNC_TIME_LSB 0x5088c0UL 1659 #define NIG_REG_TSGEN_SYNC_TIME_MSB 0x5088c4UL 1660 #define NIG_REG_TSGEN_RST_DRIFT_CNTR 0x5088d8UL 1661 #define NIG_REG_TSGEN_DRIFT_CNTR_CONF 0x5088dcUL 1662 #define NIG_REG_TS_OUTPUT_ENABLE_PDA 0x508870UL 1663 #define NIG_REG_TIMESYNC_GEN_REG_BB 0x500d00UL 1664 #define NIG_REG_TSGEN_FREE_CNT_VALUE_LSB 0x5088a8UL 1665 #define NIG_REG_TSGEN_FREE_CNT_VALUE_MSB 0x5088acUL 1666 #define NIG_REG_PTP_LATCH_OSTS_PKT_TIME 0x509040UL 1667 #define PSWRQ2_REG_WR_MBS0 0x240400UL 1668 1669 #define PGLUE_B_REG_PGL_ADDR_E8_F0_K2 0x2aaf98UL 1670 #define PGLUE_B_REG_PGL_ADDR_EC_F0_K2 0x2aaf9cUL 1671 #define PGLUE_B_REG_PGL_ADDR_F0_F0_K2 0x2aafa0UL 1672 #define PGLUE_B_REG_PGL_ADDR_F4_F0_K2 0x2aafa4UL 1673 #define PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE 0x2aae30UL 1674 #define NIG_REG_TSGEN_FREECNT_UPDATE_K2 0x509008UL 1675 #define CNIG_REG_NIG_PORT0_CONF_K2 0x218200UL 1676 1677 #define NIG_REG_TX_EDPM_CTRL 0x501f0cUL 1678 #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_EN (0x1 << 0) 1679 #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_EN_SHIFT 0 1680 #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_TC_EN (0xff << 1) 1681 #define NIG_REG_TX_EDPM_CTRL_TX_EDPM_TC_EN_SHIFT 1 1682 1683 #define PRS_REG_SEARCH_GFT 0x1f11bcUL 1684 #define PRS_REG_SEARCH_NON_IP_AS_GFT 0x1f11c0UL 1685 #define PRS_REG_CM_HDR_GFT 0x1f11c8UL 1686 #define PRS_REG_GFT_CAM 0x1f1100UL 1687 #define PRS_REG_GFT_PROFILE_MASK_RAM 0x1f1000UL 1688 #define PRS_REG_CM_HDR_GFT_EVENT_ID_SHIFT 0 1689 #define PRS_REG_CM_HDR_GFT_CM_HDR_SHIFT 8 1690 #define PRS_REG_LOAD_L2_FILTER 0x1f0198UL 1691 1692 #endif 1693