xref: /linux/drivers/net/ethernet/microsoft/mana/gdma_main.c (revision de5ca699bc3f7fe9f90ba927d8a6e7783cd7311d)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright (c) 2021, Microsoft Corporation. */
3 
4 #include <linux/debugfs.h>
5 #include <linux/module.h>
6 #include <linux/pci.h>
7 #include <linux/utsname.h>
8 #include <linux/version.h>
9 
10 #include <net/mana/mana.h>
11 
12 struct dentry *mana_debugfs_root;
13 
14 static u32 mana_gd_r32(struct gdma_context *g, u64 offset)
15 {
16 	return readl(g->bar0_va + offset);
17 }
18 
19 static u64 mana_gd_r64(struct gdma_context *g, u64 offset)
20 {
21 	return readq(g->bar0_va + offset);
22 }
23 
24 static void mana_gd_init_pf_regs(struct pci_dev *pdev)
25 {
26 	struct gdma_context *gc = pci_get_drvdata(pdev);
27 	void __iomem *sriov_base_va;
28 	u64 sriov_base_off;
29 
30 	gc->db_page_size = mana_gd_r32(gc, GDMA_PF_REG_DB_PAGE_SIZE) & 0xFFFF;
31 	gc->db_page_base = gc->bar0_va +
32 				mana_gd_r64(gc, GDMA_PF_REG_DB_PAGE_OFF);
33 
34 	sriov_base_off = mana_gd_r64(gc, GDMA_SRIOV_REG_CFG_BASE_OFF);
35 
36 	sriov_base_va = gc->bar0_va + sriov_base_off;
37 	gc->shm_base = sriov_base_va +
38 			mana_gd_r64(gc, sriov_base_off + GDMA_PF_REG_SHM_OFF);
39 }
40 
41 static void mana_gd_init_vf_regs(struct pci_dev *pdev)
42 {
43 	struct gdma_context *gc = pci_get_drvdata(pdev);
44 
45 	gc->db_page_size = mana_gd_r32(gc, GDMA_REG_DB_PAGE_SIZE) & 0xFFFF;
46 
47 	gc->db_page_base = gc->bar0_va +
48 				mana_gd_r64(gc, GDMA_REG_DB_PAGE_OFFSET);
49 
50 	gc->phys_db_page_base = gc->bar0_pa +
51 				mana_gd_r64(gc, GDMA_REG_DB_PAGE_OFFSET);
52 
53 	gc->shm_base = gc->bar0_va + mana_gd_r64(gc, GDMA_REG_SHM_OFFSET);
54 }
55 
56 static void mana_gd_init_registers(struct pci_dev *pdev)
57 {
58 	struct gdma_context *gc = pci_get_drvdata(pdev);
59 
60 	if (gc->is_pf)
61 		mana_gd_init_pf_regs(pdev);
62 	else
63 		mana_gd_init_vf_regs(pdev);
64 }
65 
66 static int mana_gd_query_max_resources(struct pci_dev *pdev)
67 {
68 	struct gdma_context *gc = pci_get_drvdata(pdev);
69 	struct gdma_query_max_resources_resp resp = {};
70 	struct gdma_general_req req = {};
71 	int err;
72 
73 	mana_gd_init_req_hdr(&req.hdr, GDMA_QUERY_MAX_RESOURCES,
74 			     sizeof(req), sizeof(resp));
75 
76 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
77 	if (err || resp.hdr.status) {
78 		dev_err(gc->dev, "Failed to query resource info: %d, 0x%x\n",
79 			err, resp.hdr.status);
80 		return err ? err : -EPROTO;
81 	}
82 
83 	if (gc->num_msix_usable > resp.max_msix)
84 		gc->num_msix_usable = resp.max_msix;
85 
86 	if (gc->num_msix_usable <= 1)
87 		return -ENOSPC;
88 
89 	gc->max_num_queues = num_online_cpus();
90 	if (gc->max_num_queues > MANA_MAX_NUM_QUEUES)
91 		gc->max_num_queues = MANA_MAX_NUM_QUEUES;
92 
93 	if (gc->max_num_queues > resp.max_eq)
94 		gc->max_num_queues = resp.max_eq;
95 
96 	if (gc->max_num_queues > resp.max_cq)
97 		gc->max_num_queues = resp.max_cq;
98 
99 	if (gc->max_num_queues > resp.max_sq)
100 		gc->max_num_queues = resp.max_sq;
101 
102 	if (gc->max_num_queues > resp.max_rq)
103 		gc->max_num_queues = resp.max_rq;
104 
105 	/* The Hardware Channel (HWC) used 1 MSI-X */
106 	if (gc->max_num_queues > gc->num_msix_usable - 1)
107 		gc->max_num_queues = gc->num_msix_usable - 1;
108 
109 	return 0;
110 }
111 
112 static int mana_gd_query_hwc_timeout(struct pci_dev *pdev, u32 *timeout_val)
113 {
114 	struct gdma_context *gc = pci_get_drvdata(pdev);
115 	struct gdma_query_hwc_timeout_resp resp = {};
116 	struct gdma_query_hwc_timeout_req req = {};
117 	int err;
118 
119 	mana_gd_init_req_hdr(&req.hdr, GDMA_QUERY_HWC_TIMEOUT,
120 			     sizeof(req), sizeof(resp));
121 	req.timeout_ms = *timeout_val;
122 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
123 	if (err || resp.hdr.status)
124 		return err ? err : -EPROTO;
125 
126 	*timeout_val = resp.timeout_ms;
127 
128 	return 0;
129 }
130 
131 static int mana_gd_detect_devices(struct pci_dev *pdev)
132 {
133 	struct gdma_context *gc = pci_get_drvdata(pdev);
134 	struct gdma_list_devices_resp resp = {};
135 	struct gdma_general_req req = {};
136 	struct gdma_dev_id dev;
137 	u32 i, max_num_devs;
138 	u16 dev_type;
139 	int err;
140 
141 	mana_gd_init_req_hdr(&req.hdr, GDMA_LIST_DEVICES, sizeof(req),
142 			     sizeof(resp));
143 
144 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
145 	if (err || resp.hdr.status) {
146 		dev_err(gc->dev, "Failed to detect devices: %d, 0x%x\n", err,
147 			resp.hdr.status);
148 		return err ? err : -EPROTO;
149 	}
150 
151 	max_num_devs = min_t(u32, MAX_NUM_GDMA_DEVICES, resp.num_of_devs);
152 
153 	for (i = 0; i < max_num_devs; i++) {
154 		dev = resp.devs[i];
155 		dev_type = dev.type;
156 
157 		/* HWC is already detected in mana_hwc_create_channel(). */
158 		if (dev_type == GDMA_DEVICE_HWC)
159 			continue;
160 
161 		if (dev_type == GDMA_DEVICE_MANA) {
162 			gc->mana.gdma_context = gc;
163 			gc->mana.dev_id = dev;
164 		} else if (dev_type == GDMA_DEVICE_MANA_IB) {
165 			gc->mana_ib.dev_id = dev;
166 			gc->mana_ib.gdma_context = gc;
167 		}
168 	}
169 
170 	return gc->mana.dev_id.type == 0 ? -ENODEV : 0;
171 }
172 
173 int mana_gd_send_request(struct gdma_context *gc, u32 req_len, const void *req,
174 			 u32 resp_len, void *resp)
175 {
176 	struct hw_channel_context *hwc = gc->hwc.driver_data;
177 
178 	return mana_hwc_send_request(hwc, req_len, req, resp_len, resp);
179 }
180 EXPORT_SYMBOL_NS(mana_gd_send_request, "NET_MANA");
181 
182 int mana_gd_alloc_memory(struct gdma_context *gc, unsigned int length,
183 			 struct gdma_mem_info *gmi)
184 {
185 	dma_addr_t dma_handle;
186 	void *buf;
187 
188 	if (length < MANA_PAGE_SIZE || !is_power_of_2(length))
189 		return -EINVAL;
190 
191 	gmi->dev = gc->dev;
192 	buf = dma_alloc_coherent(gmi->dev, length, &dma_handle, GFP_KERNEL);
193 	if (!buf)
194 		return -ENOMEM;
195 
196 	gmi->dma_handle = dma_handle;
197 	gmi->virt_addr = buf;
198 	gmi->length = length;
199 
200 	return 0;
201 }
202 
203 void mana_gd_free_memory(struct gdma_mem_info *gmi)
204 {
205 	dma_free_coherent(gmi->dev, gmi->length, gmi->virt_addr,
206 			  gmi->dma_handle);
207 }
208 
209 static int mana_gd_create_hw_eq(struct gdma_context *gc,
210 				struct gdma_queue *queue)
211 {
212 	struct gdma_create_queue_resp resp = {};
213 	struct gdma_create_queue_req req = {};
214 	int err;
215 
216 	if (queue->type != GDMA_EQ)
217 		return -EINVAL;
218 
219 	mana_gd_init_req_hdr(&req.hdr, GDMA_CREATE_QUEUE,
220 			     sizeof(req), sizeof(resp));
221 
222 	req.hdr.dev_id = queue->gdma_dev->dev_id;
223 	req.type = queue->type;
224 	req.pdid = queue->gdma_dev->pdid;
225 	req.doolbell_id = queue->gdma_dev->doorbell;
226 	req.gdma_region = queue->mem_info.dma_region_handle;
227 	req.queue_size = queue->queue_size;
228 	req.log2_throttle_limit = queue->eq.log2_throttle_limit;
229 	req.eq_pci_msix_index = queue->eq.msix_index;
230 
231 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
232 	if (err || resp.hdr.status) {
233 		dev_err(gc->dev, "Failed to create queue: %d, 0x%x\n", err,
234 			resp.hdr.status);
235 		return err ? err : -EPROTO;
236 	}
237 
238 	queue->id = resp.queue_index;
239 	queue->eq.disable_needed = true;
240 	queue->mem_info.dma_region_handle = GDMA_INVALID_DMA_REGION;
241 	return 0;
242 }
243 
244 static int mana_gd_disable_queue(struct gdma_queue *queue)
245 {
246 	struct gdma_context *gc = queue->gdma_dev->gdma_context;
247 	struct gdma_disable_queue_req req = {};
248 	struct gdma_general_resp resp = {};
249 	int err;
250 
251 	WARN_ON(queue->type != GDMA_EQ);
252 
253 	mana_gd_init_req_hdr(&req.hdr, GDMA_DISABLE_QUEUE,
254 			     sizeof(req), sizeof(resp));
255 
256 	req.hdr.dev_id = queue->gdma_dev->dev_id;
257 	req.type = queue->type;
258 	req.queue_index =  queue->id;
259 	req.alloc_res_id_on_creation = 1;
260 
261 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
262 	if (err || resp.hdr.status) {
263 		dev_err(gc->dev, "Failed to disable queue: %d, 0x%x\n", err,
264 			resp.hdr.status);
265 		return err ? err : -EPROTO;
266 	}
267 
268 	return 0;
269 }
270 
271 #define DOORBELL_OFFSET_SQ	0x0
272 #define DOORBELL_OFFSET_RQ	0x400
273 #define DOORBELL_OFFSET_CQ	0x800
274 #define DOORBELL_OFFSET_EQ	0xFF8
275 
276 static void mana_gd_ring_doorbell(struct gdma_context *gc, u32 db_index,
277 				  enum gdma_queue_type q_type, u32 qid,
278 				  u32 tail_ptr, u8 num_req)
279 {
280 	void __iomem *addr = gc->db_page_base + gc->db_page_size * db_index;
281 	union gdma_doorbell_entry e = {};
282 
283 	switch (q_type) {
284 	case GDMA_EQ:
285 		e.eq.id = qid;
286 		e.eq.tail_ptr = tail_ptr;
287 		e.eq.arm = num_req;
288 
289 		addr += DOORBELL_OFFSET_EQ;
290 		break;
291 
292 	case GDMA_CQ:
293 		e.cq.id = qid;
294 		e.cq.tail_ptr = tail_ptr;
295 		e.cq.arm = num_req;
296 
297 		addr += DOORBELL_OFFSET_CQ;
298 		break;
299 
300 	case GDMA_RQ:
301 		e.rq.id = qid;
302 		e.rq.tail_ptr = tail_ptr;
303 		e.rq.wqe_cnt = num_req;
304 
305 		addr += DOORBELL_OFFSET_RQ;
306 		break;
307 
308 	case GDMA_SQ:
309 		e.sq.id = qid;
310 		e.sq.tail_ptr = tail_ptr;
311 
312 		addr += DOORBELL_OFFSET_SQ;
313 		break;
314 
315 	default:
316 		WARN_ON(1);
317 		return;
318 	}
319 
320 	/* Ensure all writes are done before ring doorbell */
321 	wmb();
322 
323 	writeq(e.as_uint64, addr);
324 }
325 
326 void mana_gd_wq_ring_doorbell(struct gdma_context *gc, struct gdma_queue *queue)
327 {
328 	/* Hardware Spec specifies that software client should set 0 for
329 	 * wqe_cnt for Receive Queues. This value is not used in Send Queues.
330 	 */
331 	mana_gd_ring_doorbell(gc, queue->gdma_dev->doorbell, queue->type,
332 			      queue->id, queue->head * GDMA_WQE_BU_SIZE, 0);
333 }
334 
335 void mana_gd_ring_cq(struct gdma_queue *cq, u8 arm_bit)
336 {
337 	struct gdma_context *gc = cq->gdma_dev->gdma_context;
338 
339 	u32 num_cqe = cq->queue_size / GDMA_CQE_SIZE;
340 
341 	u32 head = cq->head % (num_cqe << GDMA_CQE_OWNER_BITS);
342 
343 	mana_gd_ring_doorbell(gc, cq->gdma_dev->doorbell, cq->type, cq->id,
344 			      head, arm_bit);
345 }
346 
347 static void mana_gd_process_eqe(struct gdma_queue *eq)
348 {
349 	u32 head = eq->head % (eq->queue_size / GDMA_EQE_SIZE);
350 	struct gdma_context *gc = eq->gdma_dev->gdma_context;
351 	struct gdma_eqe *eq_eqe_ptr = eq->queue_mem_ptr;
352 	union gdma_eqe_info eqe_info;
353 	enum gdma_eqe_type type;
354 	struct gdma_event event;
355 	struct gdma_queue *cq;
356 	struct gdma_eqe *eqe;
357 	u32 cq_id;
358 
359 	eqe = &eq_eqe_ptr[head];
360 	eqe_info.as_uint32 = eqe->eqe_info;
361 	type = eqe_info.type;
362 
363 	switch (type) {
364 	case GDMA_EQE_COMPLETION:
365 		cq_id = eqe->details[0] & 0xFFFFFF;
366 		if (WARN_ON_ONCE(cq_id >= gc->max_num_cqs))
367 			break;
368 
369 		cq = gc->cq_table[cq_id];
370 		if (WARN_ON_ONCE(!cq || cq->type != GDMA_CQ || cq->id != cq_id))
371 			break;
372 
373 		if (cq->cq.callback)
374 			cq->cq.callback(cq->cq.context, cq);
375 
376 		break;
377 
378 	case GDMA_EQE_TEST_EVENT:
379 		gc->test_event_eq_id = eq->id;
380 		complete(&gc->eq_test_event);
381 		break;
382 
383 	case GDMA_EQE_HWC_INIT_EQ_ID_DB:
384 	case GDMA_EQE_HWC_INIT_DATA:
385 	case GDMA_EQE_HWC_INIT_DONE:
386 	case GDMA_EQE_RNIC_QP_FATAL:
387 		if (!eq->eq.callback)
388 			break;
389 
390 		event.type = type;
391 		memcpy(&event.details, &eqe->details, GDMA_EVENT_DATA_SIZE);
392 		eq->eq.callback(eq->eq.context, eq, &event);
393 		break;
394 
395 	default:
396 		break;
397 	}
398 }
399 
400 static void mana_gd_process_eq_events(void *arg)
401 {
402 	u32 owner_bits, new_bits, old_bits;
403 	union gdma_eqe_info eqe_info;
404 	struct gdma_eqe *eq_eqe_ptr;
405 	struct gdma_queue *eq = arg;
406 	struct gdma_context *gc;
407 	struct gdma_eqe *eqe;
408 	u32 head, num_eqe;
409 	int i;
410 
411 	gc = eq->gdma_dev->gdma_context;
412 
413 	num_eqe = eq->queue_size / GDMA_EQE_SIZE;
414 	eq_eqe_ptr = eq->queue_mem_ptr;
415 
416 	/* Process up to 5 EQEs at a time, and update the HW head. */
417 	for (i = 0; i < 5; i++) {
418 		eqe = &eq_eqe_ptr[eq->head % num_eqe];
419 		eqe_info.as_uint32 = eqe->eqe_info;
420 		owner_bits = eqe_info.owner_bits;
421 
422 		old_bits = (eq->head / num_eqe - 1) & GDMA_EQE_OWNER_MASK;
423 		/* No more entries */
424 		if (owner_bits == old_bits) {
425 			/* return here without ringing the doorbell */
426 			if (i == 0)
427 				return;
428 			break;
429 		}
430 
431 		new_bits = (eq->head / num_eqe) & GDMA_EQE_OWNER_MASK;
432 		if (owner_bits != new_bits) {
433 			dev_err(gc->dev, "EQ %d: overflow detected\n", eq->id);
434 			break;
435 		}
436 
437 		/* Per GDMA spec, rmb is necessary after checking owner_bits, before
438 		 * reading eqe.
439 		 */
440 		rmb();
441 
442 		mana_gd_process_eqe(eq);
443 
444 		eq->head++;
445 	}
446 
447 	head = eq->head % (num_eqe << GDMA_EQE_OWNER_BITS);
448 
449 	mana_gd_ring_doorbell(gc, eq->gdma_dev->doorbell, eq->type, eq->id,
450 			      head, SET_ARM_BIT);
451 }
452 
453 static int mana_gd_register_irq(struct gdma_queue *queue,
454 				const struct gdma_queue_spec *spec)
455 {
456 	struct gdma_dev *gd = queue->gdma_dev;
457 	struct gdma_irq_context *gic;
458 	struct gdma_context *gc;
459 	unsigned int msi_index;
460 	unsigned long flags;
461 	struct device *dev;
462 	int err = 0;
463 
464 	gc = gd->gdma_context;
465 	dev = gc->dev;
466 	msi_index = spec->eq.msix_index;
467 
468 	if (msi_index >= gc->num_msix_usable) {
469 		err = -ENOSPC;
470 		dev_err(dev, "Register IRQ err:%d, msi:%u nMSI:%u",
471 			err, msi_index, gc->num_msix_usable);
472 
473 		return err;
474 	}
475 
476 	queue->eq.msix_index = msi_index;
477 	gic = &gc->irq_contexts[msi_index];
478 
479 	spin_lock_irqsave(&gic->lock, flags);
480 	list_add_rcu(&queue->entry, &gic->eq_list);
481 	spin_unlock_irqrestore(&gic->lock, flags);
482 
483 	return 0;
484 }
485 
486 static void mana_gd_deregiser_irq(struct gdma_queue *queue)
487 {
488 	struct gdma_dev *gd = queue->gdma_dev;
489 	struct gdma_irq_context *gic;
490 	struct gdma_context *gc;
491 	unsigned int msix_index;
492 	unsigned long flags;
493 	struct gdma_queue *eq;
494 
495 	gc = gd->gdma_context;
496 
497 	/* At most num_online_cpus() + 1 interrupts are used. */
498 	msix_index = queue->eq.msix_index;
499 	if (WARN_ON(msix_index >= gc->num_msix_usable))
500 		return;
501 
502 	gic = &gc->irq_contexts[msix_index];
503 	spin_lock_irqsave(&gic->lock, flags);
504 	list_for_each_entry_rcu(eq, &gic->eq_list, entry) {
505 		if (queue == eq) {
506 			list_del_rcu(&eq->entry);
507 			break;
508 		}
509 	}
510 	spin_unlock_irqrestore(&gic->lock, flags);
511 
512 	queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
513 	synchronize_rcu();
514 }
515 
516 int mana_gd_test_eq(struct gdma_context *gc, struct gdma_queue *eq)
517 {
518 	struct gdma_generate_test_event_req req = {};
519 	struct gdma_general_resp resp = {};
520 	struct device *dev = gc->dev;
521 	int err;
522 
523 	mutex_lock(&gc->eq_test_event_mutex);
524 
525 	init_completion(&gc->eq_test_event);
526 	gc->test_event_eq_id = INVALID_QUEUE_ID;
527 
528 	mana_gd_init_req_hdr(&req.hdr, GDMA_GENERATE_TEST_EQE,
529 			     sizeof(req), sizeof(resp));
530 
531 	req.hdr.dev_id = eq->gdma_dev->dev_id;
532 	req.queue_index = eq->id;
533 
534 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
535 	if (err) {
536 		dev_err(dev, "test_eq failed: %d\n", err);
537 		goto out;
538 	}
539 
540 	err = -EPROTO;
541 
542 	if (resp.hdr.status) {
543 		dev_err(dev, "test_eq failed: 0x%x\n", resp.hdr.status);
544 		goto out;
545 	}
546 
547 	if (!wait_for_completion_timeout(&gc->eq_test_event, 30 * HZ)) {
548 		dev_err(dev, "test_eq timed out on queue %d\n", eq->id);
549 		goto out;
550 	}
551 
552 	if (eq->id != gc->test_event_eq_id) {
553 		dev_err(dev, "test_eq got an event on wrong queue %d (%d)\n",
554 			gc->test_event_eq_id, eq->id);
555 		goto out;
556 	}
557 
558 	err = 0;
559 out:
560 	mutex_unlock(&gc->eq_test_event_mutex);
561 	return err;
562 }
563 
564 static void mana_gd_destroy_eq(struct gdma_context *gc, bool flush_evenets,
565 			       struct gdma_queue *queue)
566 {
567 	int err;
568 
569 	if (flush_evenets) {
570 		err = mana_gd_test_eq(gc, queue);
571 		if (err)
572 			dev_warn(gc->dev, "Failed to flush EQ: %d\n", err);
573 	}
574 
575 	mana_gd_deregiser_irq(queue);
576 
577 	if (queue->eq.disable_needed)
578 		mana_gd_disable_queue(queue);
579 }
580 
581 static int mana_gd_create_eq(struct gdma_dev *gd,
582 			     const struct gdma_queue_spec *spec,
583 			     bool create_hwq, struct gdma_queue *queue)
584 {
585 	struct gdma_context *gc = gd->gdma_context;
586 	struct device *dev = gc->dev;
587 	u32 log2_num_entries;
588 	int err;
589 
590 	queue->eq.msix_index = INVALID_PCI_MSIX_INDEX;
591 	queue->id = INVALID_QUEUE_ID;
592 
593 	log2_num_entries = ilog2(queue->queue_size / GDMA_EQE_SIZE);
594 
595 	if (spec->eq.log2_throttle_limit > log2_num_entries) {
596 		dev_err(dev, "EQ throttling limit (%lu) > maximum EQE (%u)\n",
597 			spec->eq.log2_throttle_limit, log2_num_entries);
598 		return -EINVAL;
599 	}
600 
601 	err = mana_gd_register_irq(queue, spec);
602 	if (err) {
603 		dev_err(dev, "Failed to register irq: %d\n", err);
604 		return err;
605 	}
606 
607 	queue->eq.callback = spec->eq.callback;
608 	queue->eq.context = spec->eq.context;
609 	queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
610 	queue->eq.log2_throttle_limit = spec->eq.log2_throttle_limit ?: 1;
611 
612 	if (create_hwq) {
613 		err = mana_gd_create_hw_eq(gc, queue);
614 		if (err)
615 			goto out;
616 
617 		err = mana_gd_test_eq(gc, queue);
618 		if (err)
619 			goto out;
620 	}
621 
622 	return 0;
623 out:
624 	dev_err(dev, "Failed to create EQ: %d\n", err);
625 	mana_gd_destroy_eq(gc, false, queue);
626 	return err;
627 }
628 
629 static void mana_gd_create_cq(const struct gdma_queue_spec *spec,
630 			      struct gdma_queue *queue)
631 {
632 	u32 log2_num_entries = ilog2(spec->queue_size / GDMA_CQE_SIZE);
633 
634 	queue->head |= INITIALIZED_OWNER_BIT(log2_num_entries);
635 	queue->cq.parent = spec->cq.parent_eq;
636 	queue->cq.context = spec->cq.context;
637 	queue->cq.callback = spec->cq.callback;
638 }
639 
640 static void mana_gd_destroy_cq(struct gdma_context *gc,
641 			       struct gdma_queue *queue)
642 {
643 	u32 id = queue->id;
644 
645 	if (id >= gc->max_num_cqs)
646 		return;
647 
648 	if (!gc->cq_table[id])
649 		return;
650 
651 	gc->cq_table[id] = NULL;
652 }
653 
654 int mana_gd_create_hwc_queue(struct gdma_dev *gd,
655 			     const struct gdma_queue_spec *spec,
656 			     struct gdma_queue **queue_ptr)
657 {
658 	struct gdma_context *gc = gd->gdma_context;
659 	struct gdma_mem_info *gmi;
660 	struct gdma_queue *queue;
661 	int err;
662 
663 	queue = kzalloc(sizeof(*queue), GFP_KERNEL);
664 	if (!queue)
665 		return -ENOMEM;
666 
667 	gmi = &queue->mem_info;
668 	err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
669 	if (err) {
670 		dev_err(gc->dev, "GDMA queue type: %d, size: %u, gdma memory allocation err: %d\n",
671 			spec->type, spec->queue_size, err);
672 		goto free_q;
673 	}
674 
675 	queue->head = 0;
676 	queue->tail = 0;
677 	queue->queue_mem_ptr = gmi->virt_addr;
678 	queue->queue_size = spec->queue_size;
679 	queue->monitor_avl_buf = spec->monitor_avl_buf;
680 	queue->type = spec->type;
681 	queue->gdma_dev = gd;
682 
683 	if (spec->type == GDMA_EQ)
684 		err = mana_gd_create_eq(gd, spec, false, queue);
685 	else if (spec->type == GDMA_CQ)
686 		mana_gd_create_cq(spec, queue);
687 
688 	if (err)
689 		goto out;
690 
691 	*queue_ptr = queue;
692 	return 0;
693 out:
694 	dev_err(gc->dev, "Failed to create queue type %d of size %u, err: %d\n",
695 		spec->type, spec->queue_size, err);
696 	mana_gd_free_memory(gmi);
697 free_q:
698 	kfree(queue);
699 	return err;
700 }
701 
702 int mana_gd_destroy_dma_region(struct gdma_context *gc, u64 dma_region_handle)
703 {
704 	struct gdma_destroy_dma_region_req req = {};
705 	struct gdma_general_resp resp = {};
706 	int err;
707 
708 	if (dma_region_handle == GDMA_INVALID_DMA_REGION)
709 		return 0;
710 
711 	mana_gd_init_req_hdr(&req.hdr, GDMA_DESTROY_DMA_REGION, sizeof(req),
712 			     sizeof(resp));
713 	req.dma_region_handle = dma_region_handle;
714 
715 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
716 	if (err || resp.hdr.status) {
717 		dev_err(gc->dev, "Failed to destroy DMA region: %d, 0x%x\n",
718 			err, resp.hdr.status);
719 		return -EPROTO;
720 	}
721 
722 	return 0;
723 }
724 EXPORT_SYMBOL_NS(mana_gd_destroy_dma_region, "NET_MANA");
725 
726 static int mana_gd_create_dma_region(struct gdma_dev *gd,
727 				     struct gdma_mem_info *gmi)
728 {
729 	unsigned int num_page = gmi->length / MANA_PAGE_SIZE;
730 	struct gdma_create_dma_region_req *req = NULL;
731 	struct gdma_create_dma_region_resp resp = {};
732 	struct gdma_context *gc = gd->gdma_context;
733 	struct hw_channel_context *hwc;
734 	u32 length = gmi->length;
735 	size_t req_msg_size;
736 	int err;
737 	int i;
738 
739 	if (length < MANA_PAGE_SIZE || !is_power_of_2(length))
740 		return -EINVAL;
741 
742 	if (!MANA_PAGE_ALIGNED(gmi->virt_addr))
743 		return -EINVAL;
744 
745 	hwc = gc->hwc.driver_data;
746 	req_msg_size = struct_size(req, page_addr_list, num_page);
747 	if (req_msg_size > hwc->max_req_msg_size)
748 		return -EINVAL;
749 
750 	req = kzalloc(req_msg_size, GFP_KERNEL);
751 	if (!req)
752 		return -ENOMEM;
753 
754 	mana_gd_init_req_hdr(&req->hdr, GDMA_CREATE_DMA_REGION,
755 			     req_msg_size, sizeof(resp));
756 	req->length = length;
757 	req->offset_in_page = 0;
758 	req->gdma_page_type = GDMA_PAGE_TYPE_4K;
759 	req->page_count = num_page;
760 	req->page_addr_list_len = num_page;
761 
762 	for (i = 0; i < num_page; i++)
763 		req->page_addr_list[i] = gmi->dma_handle +  i * MANA_PAGE_SIZE;
764 
765 	err = mana_gd_send_request(gc, req_msg_size, req, sizeof(resp), &resp);
766 	if (err)
767 		goto out;
768 
769 	if (resp.hdr.status ||
770 	    resp.dma_region_handle == GDMA_INVALID_DMA_REGION) {
771 		dev_err(gc->dev, "Failed to create DMA region: 0x%x\n",
772 			resp.hdr.status);
773 		err = -EPROTO;
774 		goto out;
775 	}
776 
777 	gmi->dma_region_handle = resp.dma_region_handle;
778 	dev_dbg(gc->dev, "Created DMA region handle 0x%llx\n",
779 		gmi->dma_region_handle);
780 out:
781 	if (err)
782 		dev_dbg(gc->dev,
783 			"Failed to create DMA region of length: %u, page_type: %d, status: 0x%x, err: %d\n",
784 			length, req->gdma_page_type, resp.hdr.status, err);
785 	kfree(req);
786 	return err;
787 }
788 
789 int mana_gd_create_mana_eq(struct gdma_dev *gd,
790 			   const struct gdma_queue_spec *spec,
791 			   struct gdma_queue **queue_ptr)
792 {
793 	struct gdma_context *gc = gd->gdma_context;
794 	struct gdma_mem_info *gmi;
795 	struct gdma_queue *queue;
796 	int err;
797 
798 	if (spec->type != GDMA_EQ)
799 		return -EINVAL;
800 
801 	queue = kzalloc(sizeof(*queue), GFP_KERNEL);
802 	if (!queue)
803 		return -ENOMEM;
804 
805 	gmi = &queue->mem_info;
806 	err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
807 	if (err) {
808 		dev_err(gc->dev, "GDMA queue type: %d, size: %u, gdma memory allocation err: %d\n",
809 			spec->type, spec->queue_size, err);
810 		goto free_q;
811 	}
812 
813 	err = mana_gd_create_dma_region(gd, gmi);
814 	if (err)
815 		goto out;
816 
817 	queue->head = 0;
818 	queue->tail = 0;
819 	queue->queue_mem_ptr = gmi->virt_addr;
820 	queue->queue_size = spec->queue_size;
821 	queue->monitor_avl_buf = spec->monitor_avl_buf;
822 	queue->type = spec->type;
823 	queue->gdma_dev = gd;
824 
825 	err = mana_gd_create_eq(gd, spec, true, queue);
826 	if (err)
827 		goto out;
828 
829 	*queue_ptr = queue;
830 	return 0;
831 out:
832 	dev_err(gc->dev, "Failed to create queue type %d of size: %u, err: %d\n",
833 		spec->type, spec->queue_size, err);
834 	mana_gd_free_memory(gmi);
835 free_q:
836 	kfree(queue);
837 	return err;
838 }
839 EXPORT_SYMBOL_NS(mana_gd_create_mana_eq, "NET_MANA");
840 
841 int mana_gd_create_mana_wq_cq(struct gdma_dev *gd,
842 			      const struct gdma_queue_spec *spec,
843 			      struct gdma_queue **queue_ptr)
844 {
845 	struct gdma_context *gc = gd->gdma_context;
846 	struct gdma_mem_info *gmi;
847 	struct gdma_queue *queue;
848 	int err;
849 
850 	if (spec->type != GDMA_CQ && spec->type != GDMA_SQ &&
851 	    spec->type != GDMA_RQ)
852 		return -EINVAL;
853 
854 	queue = kzalloc(sizeof(*queue), GFP_KERNEL);
855 	if (!queue)
856 		return -ENOMEM;
857 
858 	gmi = &queue->mem_info;
859 	err = mana_gd_alloc_memory(gc, spec->queue_size, gmi);
860 	if (err) {
861 		dev_err(gc->dev, "GDMA queue type: %d, size: %u, memory allocation err: %d\n",
862 			spec->type, spec->queue_size, err);
863 		goto free_q;
864 	}
865 
866 	err = mana_gd_create_dma_region(gd, gmi);
867 	if (err)
868 		goto out;
869 
870 	queue->head = 0;
871 	queue->tail = 0;
872 	queue->queue_mem_ptr = gmi->virt_addr;
873 	queue->queue_size = spec->queue_size;
874 	queue->monitor_avl_buf = spec->monitor_avl_buf;
875 	queue->type = spec->type;
876 	queue->gdma_dev = gd;
877 
878 	if (spec->type == GDMA_CQ)
879 		mana_gd_create_cq(spec, queue);
880 
881 	*queue_ptr = queue;
882 	return 0;
883 out:
884 	dev_err(gc->dev, "Failed to create queue type %d of size: %u, err: %d\n",
885 		spec->type, spec->queue_size, err);
886 	mana_gd_free_memory(gmi);
887 free_q:
888 	kfree(queue);
889 	return err;
890 }
891 
892 void mana_gd_destroy_queue(struct gdma_context *gc, struct gdma_queue *queue)
893 {
894 	struct gdma_mem_info *gmi = &queue->mem_info;
895 
896 	switch (queue->type) {
897 	case GDMA_EQ:
898 		mana_gd_destroy_eq(gc, queue->eq.disable_needed, queue);
899 		break;
900 
901 	case GDMA_CQ:
902 		mana_gd_destroy_cq(gc, queue);
903 		break;
904 
905 	case GDMA_RQ:
906 		break;
907 
908 	case GDMA_SQ:
909 		break;
910 
911 	default:
912 		dev_err(gc->dev, "Can't destroy unknown queue: type=%d\n",
913 			queue->type);
914 		return;
915 	}
916 
917 	mana_gd_destroy_dma_region(gc, gmi->dma_region_handle);
918 	mana_gd_free_memory(gmi);
919 	kfree(queue);
920 }
921 EXPORT_SYMBOL_NS(mana_gd_destroy_queue, "NET_MANA");
922 
923 int mana_gd_verify_vf_version(struct pci_dev *pdev)
924 {
925 	struct gdma_context *gc = pci_get_drvdata(pdev);
926 	struct gdma_verify_ver_resp resp = {};
927 	struct gdma_verify_ver_req req = {};
928 	struct hw_channel_context *hwc;
929 	int err;
930 
931 	hwc = gc->hwc.driver_data;
932 	mana_gd_init_req_hdr(&req.hdr, GDMA_VERIFY_VF_DRIVER_VERSION,
933 			     sizeof(req), sizeof(resp));
934 
935 	req.protocol_ver_min = GDMA_PROTOCOL_FIRST;
936 	req.protocol_ver_max = GDMA_PROTOCOL_LAST;
937 
938 	req.gd_drv_cap_flags1 = GDMA_DRV_CAP_FLAGS1;
939 	req.gd_drv_cap_flags2 = GDMA_DRV_CAP_FLAGS2;
940 	req.gd_drv_cap_flags3 = GDMA_DRV_CAP_FLAGS3;
941 	req.gd_drv_cap_flags4 = GDMA_DRV_CAP_FLAGS4;
942 
943 	req.drv_ver = 0;	/* Unused*/
944 	req.os_type = 0x10;	/* Linux */
945 	req.os_ver_major = LINUX_VERSION_MAJOR;
946 	req.os_ver_minor = LINUX_VERSION_PATCHLEVEL;
947 	req.os_ver_build = LINUX_VERSION_SUBLEVEL;
948 	strscpy(req.os_ver_str1, utsname()->sysname, sizeof(req.os_ver_str1));
949 	strscpy(req.os_ver_str2, utsname()->release, sizeof(req.os_ver_str2));
950 	strscpy(req.os_ver_str3, utsname()->version, sizeof(req.os_ver_str3));
951 
952 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
953 	if (err || resp.hdr.status) {
954 		dev_err(gc->dev, "VfVerifyVersionOutput: %d, status=0x%x\n",
955 			err, resp.hdr.status);
956 		return err ? err : -EPROTO;
957 	}
958 	if (resp.pf_cap_flags1 & GDMA_DRV_CAP_FLAG_1_HWC_TIMEOUT_RECONFIG) {
959 		err = mana_gd_query_hwc_timeout(pdev, &hwc->hwc_timeout);
960 		if (err) {
961 			dev_err(gc->dev, "Failed to set the hwc timeout %d\n", err);
962 			return err;
963 		}
964 		dev_dbg(gc->dev, "set the hwc timeout to %u\n", hwc->hwc_timeout);
965 	}
966 	return 0;
967 }
968 
969 int mana_gd_register_device(struct gdma_dev *gd)
970 {
971 	struct gdma_context *gc = gd->gdma_context;
972 	struct gdma_register_device_resp resp = {};
973 	struct gdma_general_req req = {};
974 	int err;
975 
976 	gd->pdid = INVALID_PDID;
977 	gd->doorbell = INVALID_DOORBELL;
978 	gd->gpa_mkey = INVALID_MEM_KEY;
979 
980 	mana_gd_init_req_hdr(&req.hdr, GDMA_REGISTER_DEVICE, sizeof(req),
981 			     sizeof(resp));
982 
983 	req.hdr.dev_id = gd->dev_id;
984 
985 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
986 	if (err || resp.hdr.status) {
987 		dev_err(gc->dev, "gdma_register_device_resp failed: %d, 0x%x\n",
988 			err, resp.hdr.status);
989 		return err ? err : -EPROTO;
990 	}
991 
992 	gd->pdid = resp.pdid;
993 	gd->gpa_mkey = resp.gpa_mkey;
994 	gd->doorbell = resp.db_id;
995 
996 	return 0;
997 }
998 EXPORT_SYMBOL_NS(mana_gd_register_device, "NET_MANA");
999 
1000 int mana_gd_deregister_device(struct gdma_dev *gd)
1001 {
1002 	struct gdma_context *gc = gd->gdma_context;
1003 	struct gdma_general_resp resp = {};
1004 	struct gdma_general_req req = {};
1005 	int err;
1006 
1007 	if (gd->pdid == INVALID_PDID)
1008 		return -EINVAL;
1009 
1010 	mana_gd_init_req_hdr(&req.hdr, GDMA_DEREGISTER_DEVICE, sizeof(req),
1011 			     sizeof(resp));
1012 
1013 	req.hdr.dev_id = gd->dev_id;
1014 
1015 	err = mana_gd_send_request(gc, sizeof(req), &req, sizeof(resp), &resp);
1016 	if (err || resp.hdr.status) {
1017 		dev_err(gc->dev, "Failed to deregister device: %d, 0x%x\n",
1018 			err, resp.hdr.status);
1019 		if (!err)
1020 			err = -EPROTO;
1021 	}
1022 
1023 	gd->pdid = INVALID_PDID;
1024 	gd->doorbell = INVALID_DOORBELL;
1025 	gd->gpa_mkey = INVALID_MEM_KEY;
1026 
1027 	return err;
1028 }
1029 EXPORT_SYMBOL_NS(mana_gd_deregister_device, "NET_MANA");
1030 
1031 u32 mana_gd_wq_avail_space(struct gdma_queue *wq)
1032 {
1033 	u32 used_space = (wq->head - wq->tail) * GDMA_WQE_BU_SIZE;
1034 	u32 wq_size = wq->queue_size;
1035 
1036 	WARN_ON_ONCE(used_space > wq_size);
1037 
1038 	return wq_size - used_space;
1039 }
1040 
1041 u8 *mana_gd_get_wqe_ptr(const struct gdma_queue *wq, u32 wqe_offset)
1042 {
1043 	u32 offset = (wqe_offset * GDMA_WQE_BU_SIZE) & (wq->queue_size - 1);
1044 
1045 	WARN_ON_ONCE((offset + GDMA_WQE_BU_SIZE) > wq->queue_size);
1046 
1047 	return wq->queue_mem_ptr + offset;
1048 }
1049 
1050 static u32 mana_gd_write_client_oob(const struct gdma_wqe_request *wqe_req,
1051 				    enum gdma_queue_type q_type,
1052 				    u32 client_oob_size, u32 sgl_data_size,
1053 				    u8 *wqe_ptr)
1054 {
1055 	bool oob_in_sgl = !!(wqe_req->flags & GDMA_WR_OOB_IN_SGL);
1056 	bool pad_data = !!(wqe_req->flags & GDMA_WR_PAD_BY_SGE0);
1057 	struct gdma_wqe *header = (struct gdma_wqe *)wqe_ptr;
1058 	u8 *ptr;
1059 
1060 	memset(header, 0, sizeof(struct gdma_wqe));
1061 	header->num_sge = wqe_req->num_sge;
1062 	header->inline_oob_size_div4 = client_oob_size / sizeof(u32);
1063 
1064 	if (oob_in_sgl) {
1065 		WARN_ON_ONCE(!pad_data || wqe_req->num_sge < 2);
1066 
1067 		header->client_oob_in_sgl = 1;
1068 
1069 		if (pad_data)
1070 			header->last_vbytes = wqe_req->sgl[0].size;
1071 	}
1072 
1073 	if (q_type == GDMA_SQ)
1074 		header->client_data_unit = wqe_req->client_data_unit;
1075 
1076 	/* The size of gdma_wqe + client_oob_size must be less than or equal
1077 	 * to one Basic Unit (i.e. 32 bytes), so the pointer can't go beyond
1078 	 * the queue memory buffer boundary.
1079 	 */
1080 	ptr = wqe_ptr + sizeof(header);
1081 
1082 	if (wqe_req->inline_oob_data && wqe_req->inline_oob_size > 0) {
1083 		memcpy(ptr, wqe_req->inline_oob_data, wqe_req->inline_oob_size);
1084 
1085 		if (client_oob_size > wqe_req->inline_oob_size)
1086 			memset(ptr + wqe_req->inline_oob_size, 0,
1087 			       client_oob_size - wqe_req->inline_oob_size);
1088 	}
1089 
1090 	return sizeof(header) + client_oob_size;
1091 }
1092 
1093 static void mana_gd_write_sgl(struct gdma_queue *wq, u8 *wqe_ptr,
1094 			      const struct gdma_wqe_request *wqe_req)
1095 {
1096 	u32 sgl_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
1097 	const u8 *address = (u8 *)wqe_req->sgl;
1098 	u8 *base_ptr, *end_ptr;
1099 	u32 size_to_end;
1100 
1101 	base_ptr = wq->queue_mem_ptr;
1102 	end_ptr = base_ptr + wq->queue_size;
1103 	size_to_end = (u32)(end_ptr - wqe_ptr);
1104 
1105 	if (size_to_end < sgl_size) {
1106 		memcpy(wqe_ptr, address, size_to_end);
1107 
1108 		wqe_ptr = base_ptr;
1109 		address += size_to_end;
1110 		sgl_size -= size_to_end;
1111 	}
1112 
1113 	memcpy(wqe_ptr, address, sgl_size);
1114 }
1115 
1116 int mana_gd_post_work_request(struct gdma_queue *wq,
1117 			      const struct gdma_wqe_request *wqe_req,
1118 			      struct gdma_posted_wqe_info *wqe_info)
1119 {
1120 	u32 client_oob_size = wqe_req->inline_oob_size;
1121 	struct gdma_context *gc;
1122 	u32 sgl_data_size;
1123 	u32 max_wqe_size;
1124 	u32 wqe_size;
1125 	u8 *wqe_ptr;
1126 
1127 	if (wqe_req->num_sge == 0)
1128 		return -EINVAL;
1129 
1130 	if (wq->type == GDMA_RQ) {
1131 		if (client_oob_size != 0)
1132 			return -EINVAL;
1133 
1134 		client_oob_size = INLINE_OOB_SMALL_SIZE;
1135 
1136 		max_wqe_size = GDMA_MAX_RQE_SIZE;
1137 	} else {
1138 		if (client_oob_size != INLINE_OOB_SMALL_SIZE &&
1139 		    client_oob_size != INLINE_OOB_LARGE_SIZE)
1140 			return -EINVAL;
1141 
1142 		max_wqe_size = GDMA_MAX_SQE_SIZE;
1143 	}
1144 
1145 	sgl_data_size = sizeof(struct gdma_sge) * wqe_req->num_sge;
1146 	wqe_size = ALIGN(sizeof(struct gdma_wqe) + client_oob_size +
1147 			 sgl_data_size, GDMA_WQE_BU_SIZE);
1148 	if (wqe_size > max_wqe_size)
1149 		return -EINVAL;
1150 
1151 	if (wq->monitor_avl_buf && wqe_size > mana_gd_wq_avail_space(wq)) {
1152 		gc = wq->gdma_dev->gdma_context;
1153 		dev_err(gc->dev, "unsuccessful flow control!\n");
1154 		return -ENOSPC;
1155 	}
1156 
1157 	if (wqe_info)
1158 		wqe_info->wqe_size_in_bu = wqe_size / GDMA_WQE_BU_SIZE;
1159 
1160 	wqe_ptr = mana_gd_get_wqe_ptr(wq, wq->head);
1161 	wqe_ptr += mana_gd_write_client_oob(wqe_req, wq->type, client_oob_size,
1162 					    sgl_data_size, wqe_ptr);
1163 	if (wqe_ptr >= (u8 *)wq->queue_mem_ptr + wq->queue_size)
1164 		wqe_ptr -= wq->queue_size;
1165 
1166 	mana_gd_write_sgl(wq, wqe_ptr, wqe_req);
1167 
1168 	wq->head += wqe_size / GDMA_WQE_BU_SIZE;
1169 
1170 	return 0;
1171 }
1172 
1173 int mana_gd_post_and_ring(struct gdma_queue *queue,
1174 			  const struct gdma_wqe_request *wqe_req,
1175 			  struct gdma_posted_wqe_info *wqe_info)
1176 {
1177 	struct gdma_context *gc = queue->gdma_dev->gdma_context;
1178 	int err;
1179 
1180 	err = mana_gd_post_work_request(queue, wqe_req, wqe_info);
1181 	if (err) {
1182 		dev_err(gc->dev, "Failed to post work req from queue type %d of size %u (err=%d)\n",
1183 			queue->type, queue->queue_size, err);
1184 		return err;
1185 	}
1186 
1187 	mana_gd_wq_ring_doorbell(gc, queue);
1188 
1189 	return 0;
1190 }
1191 
1192 static int mana_gd_read_cqe(struct gdma_queue *cq, struct gdma_comp *comp)
1193 {
1194 	unsigned int num_cqe = cq->queue_size / sizeof(struct gdma_cqe);
1195 	struct gdma_cqe *cq_cqe = cq->queue_mem_ptr;
1196 	u32 owner_bits, new_bits, old_bits;
1197 	struct gdma_cqe *cqe;
1198 
1199 	cqe = &cq_cqe[cq->head % num_cqe];
1200 	owner_bits = cqe->cqe_info.owner_bits;
1201 
1202 	old_bits = (cq->head / num_cqe - 1) & GDMA_CQE_OWNER_MASK;
1203 	/* Return 0 if no more entries. */
1204 	if (owner_bits == old_bits)
1205 		return 0;
1206 
1207 	new_bits = (cq->head / num_cqe) & GDMA_CQE_OWNER_MASK;
1208 	/* Return -1 if overflow detected. */
1209 	if (WARN_ON_ONCE(owner_bits != new_bits))
1210 		return -1;
1211 
1212 	/* Per GDMA spec, rmb is necessary after checking owner_bits, before
1213 	 * reading completion info
1214 	 */
1215 	rmb();
1216 
1217 	comp->wq_num = cqe->cqe_info.wq_num;
1218 	comp->is_sq = cqe->cqe_info.is_sq;
1219 	memcpy(comp->cqe_data, cqe->cqe_data, GDMA_COMP_DATA_SIZE);
1220 
1221 	return 1;
1222 }
1223 
1224 int mana_gd_poll_cq(struct gdma_queue *cq, struct gdma_comp *comp, int num_cqe)
1225 {
1226 	int cqe_idx;
1227 	int ret;
1228 
1229 	for (cqe_idx = 0; cqe_idx < num_cqe; cqe_idx++) {
1230 		ret = mana_gd_read_cqe(cq, &comp[cqe_idx]);
1231 
1232 		if (ret < 0) {
1233 			cq->head -= cqe_idx;
1234 			return ret;
1235 		}
1236 
1237 		if (ret == 0)
1238 			break;
1239 
1240 		cq->head++;
1241 	}
1242 
1243 	return cqe_idx;
1244 }
1245 
1246 static irqreturn_t mana_gd_intr(int irq, void *arg)
1247 {
1248 	struct gdma_irq_context *gic = arg;
1249 	struct list_head *eq_list = &gic->eq_list;
1250 	struct gdma_queue *eq;
1251 
1252 	rcu_read_lock();
1253 	list_for_each_entry_rcu(eq, eq_list, entry) {
1254 		gic->handler(eq);
1255 	}
1256 	rcu_read_unlock();
1257 
1258 	return IRQ_HANDLED;
1259 }
1260 
1261 int mana_gd_alloc_res_map(u32 res_avail, struct gdma_resource *r)
1262 {
1263 	r->map = bitmap_zalloc(res_avail, GFP_KERNEL);
1264 	if (!r->map)
1265 		return -ENOMEM;
1266 
1267 	r->size = res_avail;
1268 	spin_lock_init(&r->lock);
1269 
1270 	return 0;
1271 }
1272 
1273 void mana_gd_free_res_map(struct gdma_resource *r)
1274 {
1275 	bitmap_free(r->map);
1276 	r->map = NULL;
1277 	r->size = 0;
1278 }
1279 
1280 static int irq_setup(unsigned int *irqs, unsigned int len, int node)
1281 {
1282 	const struct cpumask *next, *prev = cpu_none_mask;
1283 	cpumask_var_t cpus __free(free_cpumask_var);
1284 	int cpu, weight;
1285 
1286 	if (!alloc_cpumask_var(&cpus, GFP_KERNEL))
1287 		return -ENOMEM;
1288 
1289 	rcu_read_lock();
1290 	for_each_numa_hop_mask(next, node) {
1291 		weight = cpumask_weight_andnot(next, prev);
1292 		while (weight > 0) {
1293 			cpumask_andnot(cpus, next, prev);
1294 			for_each_cpu(cpu, cpus) {
1295 				if (len-- == 0)
1296 					goto done;
1297 				irq_set_affinity_and_hint(*irqs++, topology_sibling_cpumask(cpu));
1298 				cpumask_andnot(cpus, cpus, topology_sibling_cpumask(cpu));
1299 				--weight;
1300 			}
1301 		}
1302 		prev = next;
1303 	}
1304 done:
1305 	rcu_read_unlock();
1306 	return 0;
1307 }
1308 
1309 static int mana_gd_setup_irqs(struct pci_dev *pdev)
1310 {
1311 	struct gdma_context *gc = pci_get_drvdata(pdev);
1312 	unsigned int max_queues_per_port;
1313 	struct gdma_irq_context *gic;
1314 	unsigned int max_irqs, cpu;
1315 	int start_irq_index = 1;
1316 	int nvec, *irqs, irq;
1317 	int err, i = 0, j;
1318 
1319 	cpus_read_lock();
1320 	max_queues_per_port = num_online_cpus();
1321 	if (max_queues_per_port > MANA_MAX_NUM_QUEUES)
1322 		max_queues_per_port = MANA_MAX_NUM_QUEUES;
1323 
1324 	/* Need 1 interrupt for the Hardware communication Channel (HWC) */
1325 	max_irqs = max_queues_per_port + 1;
1326 
1327 	nvec = pci_alloc_irq_vectors(pdev, 2, max_irqs, PCI_IRQ_MSIX);
1328 	if (nvec < 0) {
1329 		cpus_read_unlock();
1330 		return nvec;
1331 	}
1332 	if (nvec <= num_online_cpus())
1333 		start_irq_index = 0;
1334 
1335 	irqs = kmalloc_array((nvec - start_irq_index), sizeof(int), GFP_KERNEL);
1336 	if (!irqs) {
1337 		err = -ENOMEM;
1338 		goto free_irq_vector;
1339 	}
1340 
1341 	gc->irq_contexts = kcalloc(nvec, sizeof(struct gdma_irq_context),
1342 				   GFP_KERNEL);
1343 	if (!gc->irq_contexts) {
1344 		err = -ENOMEM;
1345 		goto free_irq_array;
1346 	}
1347 
1348 	for (i = 0; i < nvec; i++) {
1349 		gic = &gc->irq_contexts[i];
1350 		gic->handler = mana_gd_process_eq_events;
1351 		INIT_LIST_HEAD(&gic->eq_list);
1352 		spin_lock_init(&gic->lock);
1353 
1354 		if (!i)
1355 			snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_hwc@pci:%s",
1356 				 pci_name(pdev));
1357 		else
1358 			snprintf(gic->name, MANA_IRQ_NAME_SZ, "mana_q%d@pci:%s",
1359 				 i - 1, pci_name(pdev));
1360 
1361 		irq = pci_irq_vector(pdev, i);
1362 		if (irq < 0) {
1363 			err = irq;
1364 			goto free_irq;
1365 		}
1366 
1367 		if (!i) {
1368 			err = request_irq(irq, mana_gd_intr, 0, gic->name, gic);
1369 			if (err)
1370 				goto free_irq;
1371 
1372 			/* If number of IRQ is one extra than number of online CPUs,
1373 			 * then we need to assign IRQ0 (hwc irq) and IRQ1 to
1374 			 * same CPU.
1375 			 * Else we will use different CPUs for IRQ0 and IRQ1.
1376 			 * Also we are using cpumask_local_spread instead of
1377 			 * cpumask_first for the node, because the node can be
1378 			 * mem only.
1379 			 */
1380 			if (start_irq_index) {
1381 				cpu = cpumask_local_spread(i, gc->numa_node);
1382 				irq_set_affinity_and_hint(irq, cpumask_of(cpu));
1383 			} else {
1384 				irqs[start_irq_index] = irq;
1385 			}
1386 		} else {
1387 			irqs[i - start_irq_index] = irq;
1388 			err = request_irq(irqs[i - start_irq_index], mana_gd_intr, 0,
1389 					  gic->name, gic);
1390 			if (err)
1391 				goto free_irq;
1392 		}
1393 	}
1394 
1395 	err = irq_setup(irqs, (nvec - start_irq_index), gc->numa_node);
1396 	if (err)
1397 		goto free_irq;
1398 
1399 	gc->max_num_msix = nvec;
1400 	gc->num_msix_usable = nvec;
1401 	cpus_read_unlock();
1402 	kfree(irqs);
1403 	return 0;
1404 
1405 free_irq:
1406 	for (j = i - 1; j >= 0; j--) {
1407 		irq = pci_irq_vector(pdev, j);
1408 		gic = &gc->irq_contexts[j];
1409 
1410 		irq_update_affinity_hint(irq, NULL);
1411 		free_irq(irq, gic);
1412 	}
1413 
1414 	kfree(gc->irq_contexts);
1415 	gc->irq_contexts = NULL;
1416 free_irq_array:
1417 	kfree(irqs);
1418 free_irq_vector:
1419 	cpus_read_unlock();
1420 	pci_free_irq_vectors(pdev);
1421 	return err;
1422 }
1423 
1424 static void mana_gd_remove_irqs(struct pci_dev *pdev)
1425 {
1426 	struct gdma_context *gc = pci_get_drvdata(pdev);
1427 	struct gdma_irq_context *gic;
1428 	int irq, i;
1429 
1430 	if (gc->max_num_msix < 1)
1431 		return;
1432 
1433 	for (i = 0; i < gc->max_num_msix; i++) {
1434 		irq = pci_irq_vector(pdev, i);
1435 		if (irq < 0)
1436 			continue;
1437 
1438 		gic = &gc->irq_contexts[i];
1439 
1440 		/* Need to clear the hint before free_irq */
1441 		irq_update_affinity_hint(irq, NULL);
1442 		free_irq(irq, gic);
1443 	}
1444 
1445 	pci_free_irq_vectors(pdev);
1446 
1447 	gc->max_num_msix = 0;
1448 	gc->num_msix_usable = 0;
1449 	kfree(gc->irq_contexts);
1450 	gc->irq_contexts = NULL;
1451 }
1452 
1453 static int mana_gd_setup(struct pci_dev *pdev)
1454 {
1455 	struct gdma_context *gc = pci_get_drvdata(pdev);
1456 	int err;
1457 
1458 	mana_gd_init_registers(pdev);
1459 	mana_smc_init(&gc->shm_channel, gc->dev, gc->shm_base);
1460 
1461 	err = mana_gd_setup_irqs(pdev);
1462 	if (err) {
1463 		dev_err(gc->dev, "Failed to setup IRQs: %d\n", err);
1464 		return err;
1465 	}
1466 
1467 	err = mana_hwc_create_channel(gc);
1468 	if (err)
1469 		goto remove_irq;
1470 
1471 	err = mana_gd_verify_vf_version(pdev);
1472 	if (err)
1473 		goto destroy_hwc;
1474 
1475 	err = mana_gd_query_max_resources(pdev);
1476 	if (err)
1477 		goto destroy_hwc;
1478 
1479 	err = mana_gd_detect_devices(pdev);
1480 	if (err)
1481 		goto destroy_hwc;
1482 
1483 	dev_dbg(&pdev->dev, "mana gdma setup successful\n");
1484 	return 0;
1485 
1486 destroy_hwc:
1487 	mana_hwc_destroy_channel(gc);
1488 remove_irq:
1489 	mana_gd_remove_irqs(pdev);
1490 	dev_err(&pdev->dev, "%s failed (error %d)\n", __func__, err);
1491 	return err;
1492 }
1493 
1494 static void mana_gd_cleanup(struct pci_dev *pdev)
1495 {
1496 	struct gdma_context *gc = pci_get_drvdata(pdev);
1497 
1498 	mana_hwc_destroy_channel(gc);
1499 
1500 	mana_gd_remove_irqs(pdev);
1501 	dev_dbg(&pdev->dev, "mana gdma cleanup successful\n");
1502 }
1503 
1504 static bool mana_is_pf(unsigned short dev_id)
1505 {
1506 	return dev_id == MANA_PF_DEVICE_ID;
1507 }
1508 
1509 static int mana_gd_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1510 {
1511 	struct gdma_context *gc;
1512 	void __iomem *bar0_va;
1513 	int bar = 0;
1514 	int err;
1515 
1516 	/* Each port has 2 CQs, each CQ has at most 1 EQE at a time */
1517 	BUILD_BUG_ON(2 * MAX_PORTS_IN_MANA_DEV * GDMA_EQE_SIZE > EQ_SIZE);
1518 
1519 	err = pci_enable_device(pdev);
1520 	if (err) {
1521 		dev_err(&pdev->dev, "Failed to enable pci device (err=%d)\n", err);
1522 		return -ENXIO;
1523 	}
1524 
1525 	pci_set_master(pdev);
1526 
1527 	err = pci_request_regions(pdev, "mana");
1528 	if (err)
1529 		goto disable_dev;
1530 
1531 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1532 	if (err) {
1533 		dev_err(&pdev->dev, "DMA set mask failed: %d\n", err);
1534 		goto release_region;
1535 	}
1536 	dma_set_max_seg_size(&pdev->dev, UINT_MAX);
1537 
1538 	err = -ENOMEM;
1539 	gc = vzalloc(sizeof(*gc));
1540 	if (!gc)
1541 		goto release_region;
1542 
1543 	mutex_init(&gc->eq_test_event_mutex);
1544 	pci_set_drvdata(pdev, gc);
1545 	gc->bar0_pa = pci_resource_start(pdev, 0);
1546 
1547 	bar0_va = pci_iomap(pdev, bar, 0);
1548 	if (!bar0_va)
1549 		goto free_gc;
1550 
1551 	gc->numa_node = dev_to_node(&pdev->dev);
1552 	gc->is_pf = mana_is_pf(pdev->device);
1553 	gc->bar0_va = bar0_va;
1554 	gc->dev = &pdev->dev;
1555 
1556 	if (gc->is_pf)
1557 		gc->mana_pci_debugfs = debugfs_create_dir("0", mana_debugfs_root);
1558 	else
1559 		gc->mana_pci_debugfs = debugfs_create_dir(pci_slot_name(pdev->slot),
1560 							  mana_debugfs_root);
1561 
1562 	err = mana_gd_setup(pdev);
1563 	if (err)
1564 		goto unmap_bar;
1565 
1566 	err = mana_probe(&gc->mana, false);
1567 	if (err)
1568 		goto cleanup_gd;
1569 
1570 	return 0;
1571 
1572 cleanup_gd:
1573 	mana_gd_cleanup(pdev);
1574 unmap_bar:
1575 	/*
1576 	 * at this point we know that the other debugfs child dir/files
1577 	 * are either not yet created or are already cleaned up.
1578 	 * The pci debugfs folder clean-up now, will only be cleaning up
1579 	 * adapter-MTU file and apc->mana_pci_debugfs folder.
1580 	 */
1581 	debugfs_remove_recursive(gc->mana_pci_debugfs);
1582 	gc->mana_pci_debugfs = NULL;
1583 	pci_iounmap(pdev, bar0_va);
1584 free_gc:
1585 	pci_set_drvdata(pdev, NULL);
1586 	vfree(gc);
1587 release_region:
1588 	pci_release_regions(pdev);
1589 disable_dev:
1590 	pci_disable_device(pdev);
1591 	dev_err(&pdev->dev, "gdma probe failed: err = %d\n", err);
1592 	return err;
1593 }
1594 
1595 static void mana_gd_remove(struct pci_dev *pdev)
1596 {
1597 	struct gdma_context *gc = pci_get_drvdata(pdev);
1598 
1599 	mana_remove(&gc->mana, false);
1600 
1601 	mana_gd_cleanup(pdev);
1602 
1603 	debugfs_remove_recursive(gc->mana_pci_debugfs);
1604 
1605 	gc->mana_pci_debugfs = NULL;
1606 
1607 	pci_iounmap(pdev, gc->bar0_va);
1608 
1609 	vfree(gc);
1610 
1611 	pci_release_regions(pdev);
1612 	pci_disable_device(pdev);
1613 
1614 	dev_dbg(&pdev->dev, "mana gdma remove successful\n");
1615 }
1616 
1617 /* The 'state' parameter is not used. */
1618 static int mana_gd_suspend(struct pci_dev *pdev, pm_message_t state)
1619 {
1620 	struct gdma_context *gc = pci_get_drvdata(pdev);
1621 
1622 	mana_remove(&gc->mana, true);
1623 
1624 	mana_gd_cleanup(pdev);
1625 
1626 	return 0;
1627 }
1628 
1629 /* In case the NIC hardware stops working, the suspend and resume callbacks will
1630  * fail -- if this happens, it's safer to just report an error than try to undo
1631  * what has been done.
1632  */
1633 static int mana_gd_resume(struct pci_dev *pdev)
1634 {
1635 	struct gdma_context *gc = pci_get_drvdata(pdev);
1636 	int err;
1637 
1638 	err = mana_gd_setup(pdev);
1639 	if (err)
1640 		return err;
1641 
1642 	err = mana_probe(&gc->mana, true);
1643 	if (err)
1644 		return err;
1645 
1646 	return 0;
1647 }
1648 
1649 /* Quiesce the device for kexec. This is also called upon reboot/shutdown. */
1650 static void mana_gd_shutdown(struct pci_dev *pdev)
1651 {
1652 	struct gdma_context *gc = pci_get_drvdata(pdev);
1653 
1654 	dev_info(&pdev->dev, "Shutdown was called\n");
1655 
1656 	mana_remove(&gc->mana, true);
1657 
1658 	mana_gd_cleanup(pdev);
1659 
1660 	debugfs_remove_recursive(gc->mana_pci_debugfs);
1661 
1662 	gc->mana_pci_debugfs = NULL;
1663 
1664 	pci_disable_device(pdev);
1665 }
1666 
1667 static const struct pci_device_id mana_id_table[] = {
1668 	{ PCI_DEVICE(PCI_VENDOR_ID_MICROSOFT, MANA_PF_DEVICE_ID) },
1669 	{ PCI_DEVICE(PCI_VENDOR_ID_MICROSOFT, MANA_VF_DEVICE_ID) },
1670 	{ }
1671 };
1672 
1673 static struct pci_driver mana_driver = {
1674 	.name		= "mana",
1675 	.id_table	= mana_id_table,
1676 	.probe		= mana_gd_probe,
1677 	.remove		= mana_gd_remove,
1678 	.suspend	= mana_gd_suspend,
1679 	.resume		= mana_gd_resume,
1680 	.shutdown	= mana_gd_shutdown,
1681 };
1682 
1683 static int __init mana_driver_init(void)
1684 {
1685 	int err;
1686 
1687 	mana_debugfs_root = debugfs_create_dir("mana", NULL);
1688 
1689 	err = pci_register_driver(&mana_driver);
1690 	if (err) {
1691 		debugfs_remove(mana_debugfs_root);
1692 		mana_debugfs_root = NULL;
1693 	}
1694 
1695 	return err;
1696 }
1697 
1698 static void __exit mana_driver_exit(void)
1699 {
1700 	pci_unregister_driver(&mana_driver);
1701 
1702 	debugfs_remove(mana_debugfs_root);
1703 
1704 	mana_debugfs_root = NULL;
1705 }
1706 
1707 module_init(mana_driver_init);
1708 module_exit(mana_driver_exit);
1709 
1710 MODULE_DEVICE_TABLE(pci, mana_id_table);
1711 
1712 MODULE_LICENSE("Dual BSD/GPL");
1713 MODULE_DESCRIPTION("Microsoft Azure Network Adapter driver");
1714