1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* Copyright (C) 2018 Microchip Technology Inc. */ 3 4 #ifndef _LAN743X_H 5 #define _LAN743X_H 6 7 #include <linux/phy.h> 8 #include "lan743x_ptp.h" 9 10 #define DRIVER_AUTHOR "Bryan Whitehead <Bryan.Whitehead@microchip.com>" 11 #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver" 12 #define DRIVER_NAME "lan743x" 13 14 /* Register Definitions */ 15 #define ID_REV (0x00) 16 #define ID_REV_ID_MASK_ (0xFFFF0000) 17 #define ID_REV_ID_LAN7430_ (0x74300000) 18 #define ID_REV_ID_LAN7431_ (0x74310000) 19 #define ID_REV_ID_LAN743X_ (0x74300000) 20 #define ID_REV_ID_A011_ (0xA0110000) // PCI11010 21 #define ID_REV_ID_A041_ (0xA0410000) // PCI11414 22 #define ID_REV_ID_A0X1_ (0xA0010000) 23 #define ID_REV_IS_VALID_CHIP_ID_(id_rev) \ 24 ((((id_rev) & 0xFFF00000) == ID_REV_ID_LAN743X_) || \ 25 (((id_rev) & 0xFF0F0000) == ID_REV_ID_A0X1_)) 26 #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF) 27 #define ID_REV_CHIP_REV_A0_ (0x00000000) 28 #define ID_REV_CHIP_REV_B0_ (0x00000010) 29 30 #define FPGA_REV (0x04) 31 #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF) 32 #define FPGA_REV_GET_MAJOR_(fpga_rev) ((fpga_rev) & 0x000000FF) 33 #define FPGA_SGMII_OP BIT(24) 34 35 #define STRAP_READ (0x0C) 36 #define STRAP_READ_USE_SGMII_EN_ BIT(22) 37 #define STRAP_READ_SGMII_EN_ BIT(6) 38 #define STRAP_READ_SGMII_REFCLK_ BIT(5) 39 #define STRAP_READ_SGMII_2_5G_ BIT(4) 40 #define STRAP_READ_BASE_X_ BIT(3) 41 #define STRAP_READ_RGMII_TXC_DELAY_EN_ BIT(2) 42 #define STRAP_READ_RGMII_RXC_DELAY_EN_ BIT(1) 43 #define STRAP_READ_ADV_PM_DISABLE_ BIT(0) 44 45 #define HW_CFG (0x010) 46 #define HW_CFG_RELOAD_TYPE_ALL_ (0x00000FC0) 47 #define HW_CFG_EE_OTP_RELOAD_ BIT(4) 48 #define HW_CFG_LRST_ BIT(1) 49 50 #define PMT_CTL (0x014) 51 #define PMT_CTL_ETH_PHY_D3_COLD_OVR_ BIT(27) 52 #define PMT_CTL_MAC_D3_RX_CLK_OVR_ BIT(25) 53 #define PMT_CTL_ETH_PHY_EDPD_PLL_CTL_ BIT(24) 54 #define PMT_CTL_ETH_PHY_D3_OVR_ BIT(23) 55 #define PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ BIT(18) 56 #define PMT_CTL_GPIO_WAKEUP_EN_ BIT(15) 57 #define PMT_CTL_EEE_WAKEUP_EN_ BIT(13) 58 #define PMT_CTL_READY_ BIT(7) 59 #define PMT_CTL_ETH_PHY_RST_ BIT(4) 60 #define PMT_CTL_WOL_EN_ BIT(3) 61 #define PMT_CTL_ETH_PHY_WAKE_EN_ BIT(2) 62 #define PMT_CTL_WUPS_MASK_ (0x00000003) 63 64 #define DP_SEL (0x024) 65 #define DP_SEL_DPRDY_ BIT(31) 66 #define DP_SEL_MASK_ (0x0000001F) 67 #define DP_SEL_RFE_RAM (0x00000001) 68 69 #define DP_SEL_VHF_HASH_LEN (16) 70 #define DP_SEL_VHF_VLAN_LEN (128) 71 72 #define DP_CMD (0x028) 73 #define DP_CMD_WRITE_ (0x00000001) 74 75 #define DP_ADDR (0x02C) 76 77 #define DP_DATA_0 (0x030) 78 79 #define E2P_CMD (0x040) 80 #define E2P_CMD_EPC_BUSY_ BIT(31) 81 #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000) 82 #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000) 83 #define E2P_CMD_EPC_CMD_READ_ (0x00000000) 84 #define E2P_CMD_EPC_TIMEOUT_ BIT(10) 85 #define E2P_CMD_EPC_ADDR_MASK_ (0x000001FF) 86 87 #define E2P_DATA (0x044) 88 89 #define GPIO_CFG0 (0x050) 90 #define GPIO_CFG0_GPIO_DIR_BIT_(bit) BIT(16 + (bit)) 91 #define GPIO_CFG0_GPIO_DATA_BIT_(bit) BIT(0 + (bit)) 92 93 #define GPIO_CFG1 (0x054) 94 #define GPIO_CFG1_GPIOEN_BIT_(bit) BIT(16 + (bit)) 95 #define GPIO_CFG1_GPIOBUF_BIT_(bit) BIT(0 + (bit)) 96 97 #define GPIO_CFG2 (0x058) 98 #define GPIO_CFG2_1588_POL_BIT_(bit) BIT(0 + (bit)) 99 100 #define GPIO_CFG3 (0x05C) 101 #define GPIO_CFG3_1588_CH_SEL_BIT_(bit) BIT(16 + (bit)) 102 #define GPIO_CFG3_1588_OE_BIT_(bit) BIT(0 + (bit)) 103 104 #define FCT_RX_CTL (0xAC) 105 #define FCT_RX_CTL_EN_(channel) BIT(28 + (channel)) 106 #define FCT_RX_CTL_DIS_(channel) BIT(24 + (channel)) 107 #define FCT_RX_CTL_RESET_(channel) BIT(20 + (channel)) 108 109 #define FCT_TX_CTL (0xC4) 110 #define FCT_TX_CTL_EN_(channel) BIT(28 + (channel)) 111 #define FCT_TX_CTL_DIS_(channel) BIT(24 + (channel)) 112 #define FCT_TX_CTL_RESET_(channel) BIT(20 + (channel)) 113 114 #define FCT_FLOW(rx_channel) (0xE0 + ((rx_channel) << 2)) 115 #define FCT_FLOW_CTL_OFF_THRESHOLD_ (0x00007F00) 116 #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value) \ 117 ((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_) 118 #define FCT_FLOW_CTL_REQ_EN_ BIT(7) 119 #define FCT_FLOW_CTL_ON_THRESHOLD_ (0x0000007F) 120 #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value) \ 121 ((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_) 122 123 #define MAC_CR (0x100) 124 #define MAC_CR_MII_EN_ BIT(19) 125 #define MAC_CR_EEE_EN_ BIT(17) 126 #define MAC_CR_ADD_ BIT(12) 127 #define MAC_CR_ASD_ BIT(11) 128 #define MAC_CR_CNTR_RST_ BIT(5) 129 #define MAC_CR_DPX_ BIT(3) 130 #define MAC_CR_CFG_H_ BIT(2) 131 #define MAC_CR_CFG_L_ BIT(1) 132 #define MAC_CR_RST_ BIT(0) 133 134 #define MAC_RX (0x104) 135 #define MAC_RX_MAX_SIZE_SHIFT_ (16) 136 #define MAC_RX_MAX_SIZE_MASK_ (0x3FFF0000) 137 #define MAC_RX_RXD_ BIT(1) 138 #define MAC_RX_RXEN_ BIT(0) 139 140 #define MAC_TX (0x108) 141 #define MAC_TX_TXD_ BIT(1) 142 #define MAC_TX_TXEN_ BIT(0) 143 144 #define MAC_FLOW (0x10C) 145 #define MAC_FLOW_CR_TX_FCEN_ BIT(30) 146 #define MAC_FLOW_CR_RX_FCEN_ BIT(29) 147 #define MAC_FLOW_CR_FCPT_MASK_ (0x0000FFFF) 148 149 #define MAC_RX_ADDRH (0x118) 150 151 #define MAC_RX_ADDRL (0x11C) 152 153 #define MAC_MII_ACC (0x120) 154 #define MAC_MII_ACC_MDC_CYCLE_SHIFT_ (16) 155 #define MAC_MII_ACC_MDC_CYCLE_MASK_ (0x00070000) 156 #define MAC_MII_ACC_MDC_CYCLE_2_5MHZ_ (0) 157 #define MAC_MII_ACC_MDC_CYCLE_5MHZ_ (1) 158 #define MAC_MII_ACC_MDC_CYCLE_12_5MHZ_ (2) 159 #define MAC_MII_ACC_MDC_CYCLE_25MHZ_ (3) 160 #define MAC_MII_ACC_MDC_CYCLE_1_25MHZ_ (4) 161 #define MAC_MII_ACC_PHY_ADDR_SHIFT_ (11) 162 #define MAC_MII_ACC_PHY_ADDR_MASK_ (0x0000F800) 163 #define MAC_MII_ACC_MIIRINDA_SHIFT_ (6) 164 #define MAC_MII_ACC_MIIRINDA_MASK_ (0x000007C0) 165 #define MAC_MII_ACC_MII_READ_ (0x00000000) 166 #define MAC_MII_ACC_MII_WRITE_ (0x00000002) 167 #define MAC_MII_ACC_MII_BUSY_ BIT(0) 168 169 #define MAC_MII_ACC_MIIMMD_SHIFT_ (6) 170 #define MAC_MII_ACC_MIIMMD_MASK_ (0x000007C0) 171 #define MAC_MII_ACC_MIICL45_ BIT(3) 172 #define MAC_MII_ACC_MIICMD_MASK_ (0x00000006) 173 #define MAC_MII_ACC_MIICMD_ADDR_ (0x00000000) 174 #define MAC_MII_ACC_MIICMD_WRITE_ (0x00000002) 175 #define MAC_MII_ACC_MIICMD_READ_ (0x00000004) 176 #define MAC_MII_ACC_MIICMD_READ_INC_ (0x00000006) 177 178 #define MAC_MII_DATA (0x124) 179 180 #define MAC_EEE_TX_LPI_REQ_DLY_CNT (0x130) 181 182 #define MAC_WUCSR (0x140) 183 #define MAC_WUCSR_RFE_WAKE_EN_ BIT(14) 184 #define MAC_WUCSR_PFDA_EN_ BIT(3) 185 #define MAC_WUCSR_WAKE_EN_ BIT(2) 186 #define MAC_WUCSR_MPEN_ BIT(1) 187 #define MAC_WUCSR_BCST_EN_ BIT(0) 188 189 #define MAC_WK_SRC (0x144) 190 191 #define MAC_WUF_CFG0 (0x150) 192 #define MAC_NUM_OF_WUF_CFG (32) 193 #define MAC_WUF_CFG_BEGIN (MAC_WUF_CFG0) 194 #define MAC_WUF_CFG(index) (MAC_WUF_CFG_BEGIN + (4 * (index))) 195 #define MAC_WUF_CFG_EN_ BIT(31) 196 #define MAC_WUF_CFG_TYPE_MCAST_ (0x02000000) 197 #define MAC_WUF_CFG_TYPE_ALL_ (0x01000000) 198 #define MAC_WUF_CFG_OFFSET_SHIFT_ (16) 199 #define MAC_WUF_CFG_CRC16_MASK_ (0x0000FFFF) 200 201 #define MAC_WUF_MASK0_0 (0x200) 202 #define MAC_WUF_MASK0_1 (0x204) 203 #define MAC_WUF_MASK0_2 (0x208) 204 #define MAC_WUF_MASK0_3 (0x20C) 205 #define MAC_WUF_MASK0_BEGIN (MAC_WUF_MASK0_0) 206 #define MAC_WUF_MASK1_BEGIN (MAC_WUF_MASK0_1) 207 #define MAC_WUF_MASK2_BEGIN (MAC_WUF_MASK0_2) 208 #define MAC_WUF_MASK3_BEGIN (MAC_WUF_MASK0_3) 209 #define MAC_WUF_MASK0(index) (MAC_WUF_MASK0_BEGIN + (0x10 * (index))) 210 #define MAC_WUF_MASK1(index) (MAC_WUF_MASK1_BEGIN + (0x10 * (index))) 211 #define MAC_WUF_MASK2(index) (MAC_WUF_MASK2_BEGIN + (0x10 * (index))) 212 #define MAC_WUF_MASK3(index) (MAC_WUF_MASK3_BEGIN + (0x10 * (index))) 213 214 /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */ 215 #define RFE_ADDR_FILT_HI(x) (0x400 + (8 * (x))) 216 #define RFE_ADDR_FILT_HI_VALID_ BIT(31) 217 218 /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */ 219 #define RFE_ADDR_FILT_LO(x) (0x404 + (8 * (x))) 220 221 #define RFE_CTL (0x508) 222 #define RFE_CTL_AB_ BIT(10) 223 #define RFE_CTL_AM_ BIT(9) 224 #define RFE_CTL_AU_ BIT(8) 225 #define RFE_CTL_MCAST_HASH_ BIT(3) 226 #define RFE_CTL_DA_PERFECT_ BIT(1) 227 228 #define RFE_RSS_CFG (0x554) 229 #define RFE_RSS_CFG_UDP_IPV6_EX_ BIT(16) 230 #define RFE_RSS_CFG_TCP_IPV6_EX_ BIT(15) 231 #define RFE_RSS_CFG_IPV6_EX_ BIT(14) 232 #define RFE_RSS_CFG_UDP_IPV6_ BIT(13) 233 #define RFE_RSS_CFG_TCP_IPV6_ BIT(12) 234 #define RFE_RSS_CFG_IPV6_ BIT(11) 235 #define RFE_RSS_CFG_UDP_IPV4_ BIT(10) 236 #define RFE_RSS_CFG_TCP_IPV4_ BIT(9) 237 #define RFE_RSS_CFG_IPV4_ BIT(8) 238 #define RFE_RSS_CFG_VALID_HASH_BITS_ (0x000000E0) 239 #define RFE_RSS_CFG_RSS_QUEUE_ENABLE_ BIT(2) 240 #define RFE_RSS_CFG_RSS_HASH_STORE_ BIT(1) 241 #define RFE_RSS_CFG_RSS_ENABLE_ BIT(0) 242 243 #define RFE_HASH_KEY(index) (0x558 + (index << 2)) 244 245 #define RFE_INDX(index) (0x580 + (index << 2)) 246 247 #define MAC_WUCSR2 (0x600) 248 249 #define SGMII_CTL (0x728) 250 #define SGMII_CTL_SGMII_ENABLE_ BIT(31) 251 #define SGMII_CTL_LINK_STATUS_SOURCE_ BIT(8) 252 #define SGMII_CTL_SGMII_POWER_DN_ BIT(1) 253 254 #define INT_STS (0x780) 255 #define INT_BIT_DMA_RX_(channel) BIT(24 + (channel)) 256 #define INT_BIT_ALL_RX_ (0x0F000000) 257 #define INT_BIT_DMA_TX_(channel) BIT(16 + (channel)) 258 #define INT_BIT_ALL_TX_ (0x000F0000) 259 #define INT_BIT_SW_GP_ BIT(9) 260 #define INT_BIT_1588_ BIT(7) 261 #define INT_BIT_ALL_OTHER_ (INT_BIT_SW_GP_ | INT_BIT_1588_) 262 #define INT_BIT_MAS_ BIT(0) 263 264 #define INT_SET (0x784) 265 266 #define INT_EN_SET (0x788) 267 268 #define INT_EN_CLR (0x78C) 269 270 #define INT_STS_R2C (0x790) 271 272 #define INT_VEC_EN_SET (0x794) 273 #define INT_VEC_EN_CLR (0x798) 274 #define INT_VEC_EN_AUTO_CLR (0x79C) 275 #define INT_VEC_EN_(vector_index) BIT(0 + vector_index) 276 277 #define INT_VEC_MAP0 (0x7A0) 278 #define INT_VEC_MAP0_RX_VEC_(channel, vector) \ 279 (((u32)(vector)) << ((channel) << 2)) 280 281 #define INT_VEC_MAP1 (0x7A4) 282 #define INT_VEC_MAP1_TX_VEC_(channel, vector) \ 283 (((u32)(vector)) << ((channel) << 2)) 284 285 #define INT_VEC_MAP2 (0x7A8) 286 287 #define INT_MOD_MAP0 (0x7B0) 288 289 #define INT_MOD_MAP1 (0x7B4) 290 291 #define INT_MOD_MAP2 (0x7B8) 292 293 #define INT_MOD_CFG0 (0x7C0) 294 #define INT_MOD_CFG1 (0x7C4) 295 #define INT_MOD_CFG2 (0x7C8) 296 #define INT_MOD_CFG3 (0x7CC) 297 #define INT_MOD_CFG4 (0x7D0) 298 #define INT_MOD_CFG5 (0x7D4) 299 #define INT_MOD_CFG6 (0x7D8) 300 #define INT_MOD_CFG7 (0x7DC) 301 #define INT_MOD_CFG8 (0x7E0) 302 #define INT_MOD_CFG9 (0x7E4) 303 304 #define PTP_CMD_CTL (0x0A00) 305 #define PTP_CMD_CTL_PTP_CLK_STP_NSEC_ BIT(6) 306 #define PTP_CMD_CTL_PTP_CLOCK_STEP_SEC_ BIT(5) 307 #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4) 308 #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3) 309 #define PTP_CMD_CTL_PTP_ENABLE_ BIT(2) 310 #define PTP_CMD_CTL_PTP_DISABLE_ BIT(1) 311 #define PTP_CMD_CTL_PTP_RESET_ BIT(0) 312 #define PTP_GENERAL_CONFIG (0x0A04) 313 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \ 314 (0x7 << (1 + ((channel) << 2))) 315 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_ (0) 316 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_ (1) 317 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_ (2) 318 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_ (3) 319 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_ (4) 320 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_ (5) 321 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_TOGGLE_ (6) 322 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \ 323 (((value) & 0x7) << (1 + ((channel) << 2))) 324 #define PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel) (BIT((channel) << 2)) 325 326 #define PTP_INT_STS (0x0A08) 327 #define PTP_INT_EN_SET (0x0A0C) 328 #define PTP_INT_EN_CLR (0x0A10) 329 #define PTP_INT_BIT_TX_SWTS_ERR_ BIT(13) 330 #define PTP_INT_BIT_TX_TS_ BIT(12) 331 #define PTP_INT_BIT_TIMER_B_ BIT(1) 332 #define PTP_INT_BIT_TIMER_A_ BIT(0) 333 334 #define PTP_CLOCK_SEC (0x0A14) 335 #define PTP_CLOCK_NS (0x0A18) 336 #define PTP_CLOCK_SUBNS (0x0A1C) 337 #define PTP_CLOCK_RATE_ADJ (0x0A20) 338 #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(31) 339 #define PTP_CLOCK_STEP_ADJ (0x0A2C) 340 #define PTP_CLOCK_STEP_ADJ_DIR_ BIT(31) 341 #define PTP_CLOCK_STEP_ADJ_VALUE_MASK_ (0x3FFFFFFF) 342 #define PTP_CLOCK_TARGET_SEC_X(channel) (0x0A30 + ((channel) << 4)) 343 #define PTP_CLOCK_TARGET_NS_X(channel) (0x0A34 + ((channel) << 4)) 344 #define PTP_CLOCK_TARGET_RELOAD_SEC_X(channel) (0x0A38 + ((channel) << 4)) 345 #define PTP_CLOCK_TARGET_RELOAD_NS_X(channel) (0x0A3C + ((channel) << 4)) 346 #define PTP_LATENCY (0x0A5C) 347 #define PTP_LATENCY_TX_SET_(tx_latency) (((u32)(tx_latency)) << 16) 348 #define PTP_LATENCY_RX_SET_(rx_latency) \ 349 (((u32)(rx_latency)) & 0x0000FFFF) 350 #define PTP_CAP_INFO (0x0A60) 351 #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x00000070) >> 4) 352 353 #define PTP_TX_MOD (0x0AA4) 354 #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ (0x10000000) 355 356 #define PTP_TX_MOD2 (0x0AA8) 357 #define PTP_TX_MOD2_TX_PTP_CLR_UDPV4_CHKSUM_ (0x00000001) 358 359 #define PTP_TX_EGRESS_SEC (0x0AAC) 360 #define PTP_TX_EGRESS_NS (0x0AB0) 361 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_MASK_ (0xC0000000) 362 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_AUTO_ (0x00000000) 363 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_SW_ (0x40000000) 364 #define PTP_TX_EGRESS_NS_TS_NS_MASK_ (0x3FFFFFFF) 365 366 #define PTP_TX_MSG_HEADER (0x0AB4) 367 #define PTP_TX_MSG_HEADER_MSG_TYPE_ (0x000F0000) 368 #define PTP_TX_MSG_HEADER_MSG_TYPE_SYNC_ (0x00000000) 369 370 #define DMAC_CFG (0xC00) 371 #define DMAC_CFG_COAL_EN_ BIT(16) 372 #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_ (0x00000000) 373 #define DMAC_CFG_MAX_READ_REQ_MASK_ (0x00000070) 374 #define DMAC_CFG_MAX_READ_REQ_SET_(val) \ 375 ((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_) 376 #define DMAC_CFG_MAX_DSPACE_16_ (0x00000000) 377 #define DMAC_CFG_MAX_DSPACE_32_ (0x00000001) 378 #define DMAC_CFG_MAX_DSPACE_64_ BIT(1) 379 #define DMAC_CFG_MAX_DSPACE_128_ (0x00000003) 380 381 #define DMAC_COAL_CFG (0xC04) 382 #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_ (0xFFF00000) 383 #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val) \ 384 ((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_) 385 #define DMAC_COAL_CFG_TIMER_TX_START_ BIT(19) 386 #define DMAC_COAL_CFG_FLUSH_INTS_ BIT(18) 387 #define DMAC_COAL_CFG_INT_EXIT_COAL_ BIT(17) 388 #define DMAC_COAL_CFG_CSR_EXIT_COAL_ BIT(16) 389 #define DMAC_COAL_CFG_TX_THRES_MASK_ (0x0000FF00) 390 #define DMAC_COAL_CFG_TX_THRES_SET_(val) \ 391 ((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_) 392 #define DMAC_COAL_CFG_RX_THRES_MASK_ (0x000000FF) 393 #define DMAC_COAL_CFG_RX_THRES_SET_(val) \ 394 (((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_) 395 396 #define DMAC_OBFF_CFG (0xC08) 397 #define DMAC_OBFF_TX_THRES_MASK_ (0x0000FF00) 398 #define DMAC_OBFF_TX_THRES_SET_(val) \ 399 ((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_) 400 #define DMAC_OBFF_RX_THRES_MASK_ (0x000000FF) 401 #define DMAC_OBFF_RX_THRES_SET_(val) \ 402 (((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_) 403 404 #define DMAC_CMD (0xC0C) 405 #define DMAC_CMD_SWR_ BIT(31) 406 #define DMAC_CMD_TX_SWR_(channel) BIT(24 + (channel)) 407 #define DMAC_CMD_START_T_(channel) BIT(20 + (channel)) 408 #define DMAC_CMD_STOP_T_(channel) BIT(16 + (channel)) 409 #define DMAC_CMD_RX_SWR_(channel) BIT(8 + (channel)) 410 #define DMAC_CMD_START_R_(channel) BIT(4 + (channel)) 411 #define DMAC_CMD_STOP_R_(channel) BIT(0 + (channel)) 412 413 #define DMAC_INT_STS (0xC10) 414 #define DMAC_INT_EN_SET (0xC14) 415 #define DMAC_INT_EN_CLR (0xC18) 416 #define DMAC_INT_BIT_RXFRM_(channel) BIT(16 + (channel)) 417 #define DMAC_INT_BIT_TX_IOC_(channel) BIT(0 + (channel)) 418 419 #define RX_CFG_A(channel) (0xC40 + ((channel) << 6)) 420 #define RX_CFG_A_RX_WB_ON_INT_TMR_ BIT(30) 421 #define RX_CFG_A_RX_WB_THRES_MASK_ (0x1F000000) 422 #define RX_CFG_A_RX_WB_THRES_SET_(val) \ 423 ((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_) 424 #define RX_CFG_A_RX_PF_THRES_MASK_ (0x001F0000) 425 #define RX_CFG_A_RX_PF_THRES_SET_(val) \ 426 ((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_) 427 #define RX_CFG_A_RX_PF_PRI_THRES_MASK_ (0x00001F00) 428 #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val) \ 429 ((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_) 430 #define RX_CFG_A_RX_HP_WB_EN_ BIT(5) 431 432 #define RX_CFG_B(channel) (0xC44 + ((channel) << 6)) 433 #define RX_CFG_B_TS_ALL_RX_ BIT(29) 434 #define RX_CFG_B_RX_PAD_MASK_ (0x03000000) 435 #define RX_CFG_B_RX_PAD_0_ (0x00000000) 436 #define RX_CFG_B_RX_PAD_2_ (0x02000000) 437 #define RX_CFG_B_RDMABL_512_ (0x00040000) 438 #define RX_CFG_B_RX_RING_LEN_MASK_ (0x0000FFFF) 439 440 #define RX_BASE_ADDRH(channel) (0xC48 + ((channel) << 6)) 441 442 #define RX_BASE_ADDRL(channel) (0xC4C + ((channel) << 6)) 443 444 #define RX_HEAD_WRITEBACK_ADDRH(channel) (0xC50 + ((channel) << 6)) 445 446 #define RX_HEAD_WRITEBACK_ADDRL(channel) (0xC54 + ((channel) << 6)) 447 448 #define RX_HEAD(channel) (0xC58 + ((channel) << 6)) 449 450 #define RX_TAIL(channel) (0xC5C + ((channel) << 6)) 451 #define RX_TAIL_SET_TOP_INT_EN_ BIT(30) 452 #define RX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 453 454 #define RX_CFG_C(channel) (0xC64 + ((channel) << 6)) 455 #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_ BIT(6) 456 #define RX_CFG_C_RX_INT_EN_R2C_ BIT(4) 457 #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_ BIT(3) 458 #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_ (0x00000007) 459 460 #define TX_CFG_A(channel) (0xD40 + ((channel) << 6)) 461 #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_ BIT(30) 462 #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ (0x10000000) 463 #define TX_CFG_A_TX_PF_THRES_MASK_ (0x001F0000) 464 #define TX_CFG_A_TX_PF_THRES_SET_(value) \ 465 ((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_) 466 #define TX_CFG_A_TX_PF_PRI_THRES_MASK_ (0x00001F00) 467 #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value) \ 468 ((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_) 469 #define TX_CFG_A_TX_HP_WB_EN_ BIT(5) 470 #define TX_CFG_A_TX_HP_WB_THRES_MASK_ (0x0000000F) 471 #define TX_CFG_A_TX_HP_WB_THRES_SET_(value) \ 472 (((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_) 473 474 #define TX_CFG_B(channel) (0xD44 + ((channel) << 6)) 475 #define TX_CFG_B_TDMABL_512_ (0x00040000) 476 #define TX_CFG_B_TX_RING_LEN_MASK_ (0x0000FFFF) 477 478 #define TX_BASE_ADDRH(channel) (0xD48 + ((channel) << 6)) 479 480 #define TX_BASE_ADDRL(channel) (0xD4C + ((channel) << 6)) 481 482 #define TX_HEAD_WRITEBACK_ADDRH(channel) (0xD50 + ((channel) << 6)) 483 484 #define TX_HEAD_WRITEBACK_ADDRL(channel) (0xD54 + ((channel) << 6)) 485 486 #define TX_HEAD(channel) (0xD58 + ((channel) << 6)) 487 488 #define TX_TAIL(channel) (0xD5C + ((channel) << 6)) 489 #define TX_TAIL_SET_DMAC_INT_EN_ BIT(31) 490 #define TX_TAIL_SET_TOP_INT_EN_ BIT(30) 491 #define TX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 492 493 #define TX_CFG_C(channel) (0xD64 + ((channel) << 6)) 494 #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_ BIT(6) 495 #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_ BIT(5) 496 #define TX_CFG_C_TX_INT_EN_R2C_ BIT(4) 497 #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_ BIT(3) 498 #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_ (0x00000007) 499 500 #define OTP_PWR_DN (0x1000) 501 #define OTP_PWR_DN_PWRDN_N_ BIT(0) 502 503 #define OTP_ADDR_HIGH (0x1004) 504 #define OTP_ADDR_LOW (0x1008) 505 506 #define OTP_PRGM_DATA (0x1010) 507 508 #define OTP_PRGM_MODE (0x1014) 509 #define OTP_PRGM_MODE_BYTE_ BIT(0) 510 511 #define OTP_READ_DATA (0x1018) 512 513 #define OTP_FUNC_CMD (0x1020) 514 #define OTP_FUNC_CMD_READ_ BIT(0) 515 516 #define OTP_TST_CMD (0x1024) 517 #define OTP_TST_CMD_PRGVRFY_ BIT(3) 518 519 #define OTP_CMD_GO (0x1028) 520 #define OTP_CMD_GO_GO_ BIT(0) 521 522 #define OTP_STATUS (0x1030) 523 #define OTP_STATUS_BUSY_ BIT(0) 524 525 /* MAC statistics registers */ 526 #define STAT_RX_FCS_ERRORS (0x1200) 527 #define STAT_RX_ALIGNMENT_ERRORS (0x1204) 528 #define STAT_RX_FRAGMENT_ERRORS (0x1208) 529 #define STAT_RX_JABBER_ERRORS (0x120C) 530 #define STAT_RX_UNDERSIZE_FRAME_ERRORS (0x1210) 531 #define STAT_RX_OVERSIZE_FRAME_ERRORS (0x1214) 532 #define STAT_RX_DROPPED_FRAMES (0x1218) 533 #define STAT_RX_UNICAST_BYTE_COUNT (0x121C) 534 #define STAT_RX_BROADCAST_BYTE_COUNT (0x1220) 535 #define STAT_RX_MULTICAST_BYTE_COUNT (0x1224) 536 #define STAT_RX_UNICAST_FRAMES (0x1228) 537 #define STAT_RX_BROADCAST_FRAMES (0x122C) 538 #define STAT_RX_MULTICAST_FRAMES (0x1230) 539 #define STAT_RX_PAUSE_FRAMES (0x1234) 540 #define STAT_RX_64_BYTE_FRAMES (0x1238) 541 #define STAT_RX_65_127_BYTE_FRAMES (0x123C) 542 #define STAT_RX_128_255_BYTE_FRAMES (0x1240) 543 #define STAT_RX_256_511_BYTES_FRAMES (0x1244) 544 #define STAT_RX_512_1023_BYTE_FRAMES (0x1248) 545 #define STAT_RX_1024_1518_BYTE_FRAMES (0x124C) 546 #define STAT_RX_GREATER_1518_BYTE_FRAMES (0x1250) 547 #define STAT_RX_TOTAL_FRAMES (0x1254) 548 #define STAT_EEE_RX_LPI_TRANSITIONS (0x1258) 549 #define STAT_EEE_RX_LPI_TIME (0x125C) 550 #define STAT_RX_COUNTER_ROLLOVER_STATUS (0x127C) 551 552 #define STAT_TX_FCS_ERRORS (0x1280) 553 #define STAT_TX_EXCESS_DEFERRAL_ERRORS (0x1284) 554 #define STAT_TX_CARRIER_ERRORS (0x1288) 555 #define STAT_TX_BAD_BYTE_COUNT (0x128C) 556 #define STAT_TX_SINGLE_COLLISIONS (0x1290) 557 #define STAT_TX_MULTIPLE_COLLISIONS (0x1294) 558 #define STAT_TX_EXCESSIVE_COLLISION (0x1298) 559 #define STAT_TX_LATE_COLLISIONS (0x129C) 560 #define STAT_TX_UNICAST_BYTE_COUNT (0x12A0) 561 #define STAT_TX_BROADCAST_BYTE_COUNT (0x12A4) 562 #define STAT_TX_MULTICAST_BYTE_COUNT (0x12A8) 563 #define STAT_TX_UNICAST_FRAMES (0x12AC) 564 #define STAT_TX_BROADCAST_FRAMES (0x12B0) 565 #define STAT_TX_MULTICAST_FRAMES (0x12B4) 566 #define STAT_TX_PAUSE_FRAMES (0x12B8) 567 #define STAT_TX_64_BYTE_FRAMES (0x12BC) 568 #define STAT_TX_65_127_BYTE_FRAMES (0x12C0) 569 #define STAT_TX_128_255_BYTE_FRAMES (0x12C4) 570 #define STAT_TX_256_511_BYTES_FRAMES (0x12C8) 571 #define STAT_TX_512_1023_BYTE_FRAMES (0x12CC) 572 #define STAT_TX_1024_1518_BYTE_FRAMES (0x12D0) 573 #define STAT_TX_GREATER_1518_BYTE_FRAMES (0x12D4) 574 #define STAT_TX_TOTAL_FRAMES (0x12D8) 575 #define STAT_EEE_TX_LPI_TRANSITIONS (0x12DC) 576 #define STAT_EEE_TX_LPI_TIME (0x12E0) 577 #define STAT_TX_COUNTER_ROLLOVER_STATUS (0x12FC) 578 579 /* End of Register definitions */ 580 581 #define LAN743X_MAX_RX_CHANNELS (4) 582 #define LAN743X_MAX_TX_CHANNELS (1) 583 #define PCI11X1X_MAX_TX_CHANNELS (4) 584 struct lan743x_adapter; 585 586 #define LAN743X_USED_RX_CHANNELS (4) 587 #define LAN743X_USED_TX_CHANNELS (1) 588 #define PCI11X1X_USED_TX_CHANNELS (4) 589 #define LAN743X_INT_MOD (400) 590 591 #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS) 592 #error Invalid LAN743X_USED_RX_CHANNELS 593 #endif 594 #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS) 595 #error Invalid LAN743X_USED_TX_CHANNELS 596 #endif 597 #if (PCI11X1X_USED_TX_CHANNELS > PCI11X1X_MAX_TX_CHANNELS) 598 #error Invalid PCI11X1X_USED_TX_CHANNELS 599 #endif 600 601 /* PCI */ 602 /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */ 603 #define PCI_VENDOR_ID_SMSC PCI_VENDOR_ID_EFAR 604 #define PCI_DEVICE_ID_SMSC_LAN7430 (0x7430) 605 #define PCI_DEVICE_ID_SMSC_LAN7431 (0x7431) 606 #define PCI_DEVICE_ID_SMSC_A011 (0xA011) 607 #define PCI_DEVICE_ID_SMSC_A041 (0xA041) 608 609 #define PCI_CONFIG_LENGTH (0x1000) 610 611 /* CSR */ 612 #define CSR_LENGTH (0x2000) 613 614 #define LAN743X_CSR_FLAG_IS_A0 BIT(0) 615 #define LAN743X_CSR_FLAG_IS_B0 BIT(1) 616 #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR BIT(8) 617 618 struct lan743x_csr { 619 u32 flags; 620 u8 __iomem *csr_address; 621 u32 id_rev; 622 u32 fpga_rev; 623 }; 624 625 /* INTERRUPTS */ 626 typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags); 627 628 #define LAN743X_VECTOR_FLAG_IRQ_SHARED BIT(0) 629 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ BIT(1) 630 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C BIT(2) 631 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C BIT(3) 632 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK BIT(4) 633 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR BIT(5) 634 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C BIT(6) 635 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR BIT(7) 636 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET BIT(8) 637 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR BIT(9) 638 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET BIT(10) 639 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR BIT(11) 640 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET BIT(12) 641 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR BIT(13) 642 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET BIT(14) 643 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR BIT(15) 644 645 struct lan743x_vector { 646 int irq; 647 u32 flags; 648 struct lan743x_adapter *adapter; 649 int vector_index; 650 u32 int_mask; 651 lan743x_vector_handler handler; 652 void *context; 653 }; 654 655 #define LAN743X_MAX_VECTOR_COUNT (8) 656 #define PCI11X1X_MAX_VECTOR_COUNT (16) 657 658 struct lan743x_intr { 659 int flags; 660 661 unsigned int irq; 662 663 struct lan743x_vector vector_list[PCI11X1X_MAX_VECTOR_COUNT]; 664 int number_of_vectors; 665 bool using_vectors; 666 667 bool software_isr_flag; 668 wait_queue_head_t software_isr_wq; 669 }; 670 671 #define LAN743X_MAX_FRAME_SIZE (9 * 1024) 672 673 /* PHY */ 674 struct lan743x_phy { 675 bool fc_autoneg; 676 u8 fc_request_control; 677 }; 678 679 /* TX */ 680 struct lan743x_tx_descriptor; 681 struct lan743x_tx_buffer_info; 682 683 #define GPIO_QUEUE_STARTED (0) 684 #define GPIO_TX_FUNCTION (1) 685 #define GPIO_TX_COMPLETION (2) 686 #define GPIO_TX_FRAGMENT (3) 687 688 #define TX_FRAME_FLAG_IN_PROGRESS BIT(0) 689 690 #define TX_TS_FLAG_TIMESTAMPING_ENABLED BIT(0) 691 #define TX_TS_FLAG_ONE_STEP_SYNC BIT(1) 692 693 struct lan743x_tx { 694 struct lan743x_adapter *adapter; 695 u32 ts_flags; 696 u32 vector_flags; 697 int channel_number; 698 699 int ring_size; 700 size_t ring_allocation_size; 701 struct lan743x_tx_descriptor *ring_cpu_ptr; 702 dma_addr_t ring_dma_ptr; 703 /* ring_lock: used to prevent concurrent access to tx ring */ 704 spinlock_t ring_lock; 705 u32 frame_flags; 706 u32 frame_first; 707 u32 frame_data0; 708 u32 frame_tail; 709 710 struct lan743x_tx_buffer_info *buffer_info; 711 712 __le32 *head_cpu_ptr; 713 dma_addr_t head_dma_ptr; 714 int last_head; 715 int last_tail; 716 717 struct napi_struct napi; 718 719 struct sk_buff *overflow_skb; 720 }; 721 722 void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx, 723 bool enable_timestamping, 724 bool enable_onestep_sync); 725 726 /* RX */ 727 struct lan743x_rx_descriptor; 728 struct lan743x_rx_buffer_info; 729 730 struct lan743x_rx { 731 struct lan743x_adapter *adapter; 732 u32 vector_flags; 733 int channel_number; 734 735 int ring_size; 736 size_t ring_allocation_size; 737 struct lan743x_rx_descriptor *ring_cpu_ptr; 738 dma_addr_t ring_dma_ptr; 739 740 struct lan743x_rx_buffer_info *buffer_info; 741 742 __le32 *head_cpu_ptr; 743 dma_addr_t head_dma_ptr; 744 u32 last_head; 745 u32 last_tail; 746 747 struct napi_struct napi; 748 749 u32 frame_count; 750 751 struct sk_buff *skb_head, *skb_tail; 752 }; 753 754 struct lan743x_adapter { 755 struct net_device *netdev; 756 struct mii_bus *mdiobus; 757 int msg_enable; 758 #ifdef CONFIG_PM 759 u32 wolopts; 760 #endif 761 struct pci_dev *pdev; 762 struct lan743x_csr csr; 763 struct lan743x_intr intr; 764 765 struct lan743x_gpio gpio; 766 struct lan743x_ptp ptp; 767 768 u8 mac_address[ETH_ALEN]; 769 770 struct lan743x_phy phy; 771 struct lan743x_tx tx[PCI11X1X_USED_TX_CHANNELS]; 772 struct lan743x_rx rx[LAN743X_USED_RX_CHANNELS]; 773 bool is_pci11x1x; 774 bool is_sgmii_en; 775 u8 max_tx_channels; 776 u8 used_tx_channels; 777 u8 max_vector_count; 778 779 #define LAN743X_ADAPTER_FLAG_OTP BIT(0) 780 u32 flags; 781 }; 782 783 #define LAN743X_COMPONENT_FLAG_RX(channel) BIT(20 + (channel)) 784 785 #define INTR_FLAG_IRQ_REQUESTED(vector_index) BIT(0 + vector_index) 786 #define INTR_FLAG_MSI_ENABLED BIT(8) 787 #define INTR_FLAG_MSIX_ENABLED BIT(9) 788 789 #define MAC_MII_READ 1 790 #define MAC_MII_WRITE 0 791 792 #define PHY_FLAG_OPENED BIT(0) 793 #define PHY_FLAG_ATTACHED BIT(1) 794 795 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 796 #define DMA_ADDR_HIGH32(dma_addr) ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF)) 797 #else 798 #define DMA_ADDR_HIGH32(dma_addr) ((u32)(0)) 799 #endif 800 #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF)) 801 #define DMA_DESCRIPTOR_SPACING_16 (16) 802 #define DMA_DESCRIPTOR_SPACING_32 (32) 803 #define DMA_DESCRIPTOR_SPACING_64 (64) 804 #define DMA_DESCRIPTOR_SPACING_128 (128) 805 #define DEFAULT_DMA_DESCRIPTOR_SPACING (L1_CACHE_BYTES) 806 807 #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \ 808 (((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0)) 809 #define DMAC_CHANNEL_STATE_INITIAL DMAC_CHANNEL_STATE_SET(0, 0) 810 #define DMAC_CHANNEL_STATE_STARTED DMAC_CHANNEL_STATE_SET(1, 0) 811 #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1) 812 #define DMAC_CHANNEL_STATE_STOPPED DMAC_CHANNEL_STATE_SET(0, 1) 813 814 /* TX Descriptor bits */ 815 #define TX_DESC_DATA0_DTYPE_MASK_ (0xC0000000) 816 #define TX_DESC_DATA0_DTYPE_DATA_ (0x00000000) 817 #define TX_DESC_DATA0_DTYPE_EXT_ (0x40000000) 818 #define TX_DESC_DATA0_FS_ (0x20000000) 819 #define TX_DESC_DATA0_LS_ (0x10000000) 820 #define TX_DESC_DATA0_EXT_ (0x08000000) 821 #define TX_DESC_DATA0_IOC_ (0x04000000) 822 #define TX_DESC_DATA0_ICE_ (0x00400000) 823 #define TX_DESC_DATA0_IPE_ (0x00200000) 824 #define TX_DESC_DATA0_TPE_ (0x00100000) 825 #define TX_DESC_DATA0_FCS_ (0x00020000) 826 #define TX_DESC_DATA0_TSE_ (0x00010000) 827 #define TX_DESC_DATA0_BUF_LENGTH_MASK_ (0x0000FFFF) 828 #define TX_DESC_DATA0_EXT_LSO_ (0x00200000) 829 #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_ (0x000FFFFF) 830 #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_ (0x3FFF0000) 831 832 struct lan743x_tx_descriptor { 833 __le32 data0; 834 __le32 data1; 835 __le32 data2; 836 __le32 data3; 837 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 838 839 #define TX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 840 #define TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED BIT(1) 841 #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC BIT(2) 842 #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT BIT(3) 843 struct lan743x_tx_buffer_info { 844 int flags; 845 struct sk_buff *skb; 846 dma_addr_t dma_ptr; 847 unsigned int buffer_length; 848 }; 849 850 #define LAN743X_TX_RING_SIZE (50) 851 852 /* OWN bit is set. ie, Descs are owned by RX DMAC */ 853 #define RX_DESC_DATA0_OWN_ (0x00008000) 854 /* OWN bit is clear. ie, Descs are owned by host */ 855 #define RX_DESC_DATA0_FS_ (0x80000000) 856 #define RX_DESC_DATA0_LS_ (0x40000000) 857 #define RX_DESC_DATA0_FRAME_LENGTH_MASK_ (0x3FFF0000) 858 #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0) \ 859 (((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16) 860 #define RX_DESC_DATA0_EXT_ (0x00004000) 861 #define RX_DESC_DATA0_BUF_LENGTH_MASK_ (0x00003FFF) 862 #define RX_DESC_DATA2_TS_NS_MASK_ (0x3FFFFFFF) 863 864 #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2)) 865 #error NET_IP_ALIGN must be 0 or 2 866 #endif 867 868 #define RX_HEAD_PADDING NET_IP_ALIGN 869 870 struct lan743x_rx_descriptor { 871 __le32 data0; 872 __le32 data1; 873 __le32 data2; 874 __le32 data3; 875 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 876 877 #define RX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 878 struct lan743x_rx_buffer_info { 879 int flags; 880 struct sk_buff *skb; 881 882 dma_addr_t dma_ptr; 883 unsigned int buffer_length; 884 }; 885 886 #define LAN743X_RX_RING_SIZE (128) 887 888 #define RX_PROCESS_RESULT_NOTHING_TO_DO (0) 889 #define RX_PROCESS_RESULT_BUFFER_RECEIVED (1) 890 891 u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset); 892 void lan743x_csr_write(struct lan743x_adapter *adapter, int offset, u32 data); 893 894 #endif /* _LAN743X_H */ 895