xref: /linux/drivers/net/ethernet/mellanox/mlxsw/resources.h (revision ec63e2a4897075e427c121d863bd89c44578094f)
1 /* SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0 */
2 /* Copyright (c) 2016-2018 Mellanox Technologies. All rights reserved */
3 
4 #ifndef _MLXSW_RESOURCES_H
5 #define _MLXSW_RESOURCES_H
6 
7 #include <linux/kernel.h>
8 #include <linux/types.h>
9 
10 enum mlxsw_res_id {
11 	MLXSW_RES_ID_KVD_SIZE,
12 	MLXSW_RES_ID_KVD_SINGLE_MIN_SIZE,
13 	MLXSW_RES_ID_KVD_DOUBLE_MIN_SIZE,
14 	MLXSW_RES_ID_MAX_KVD_LINEAR_RANGE,
15 	MLXSW_RES_ID_MAX_KVD_ACTION_SETS,
16 	MLXSW_RES_ID_MAX_TRAP_GROUPS,
17 	MLXSW_RES_ID_CQE_V0,
18 	MLXSW_RES_ID_CQE_V1,
19 	MLXSW_RES_ID_CQE_V2,
20 	MLXSW_RES_ID_COUNTER_POOL_SIZE,
21 	MLXSW_RES_ID_MAX_SPAN,
22 	MLXSW_RES_ID_COUNTER_SIZE_PACKETS_BYTES,
23 	MLXSW_RES_ID_COUNTER_SIZE_ROUTER_BASIC,
24 	MLXSW_RES_ID_MAX_SYSTEM_PORT,
25 	MLXSW_RES_ID_MAX_LAG,
26 	MLXSW_RES_ID_MAX_LAG_MEMBERS,
27 	MLXSW_RES_ID_MAX_BUFFER_SIZE,
28 	MLXSW_RES_ID_CELL_SIZE,
29 	MLXSW_RES_ID_MAX_HEADROOM_SIZE,
30 	MLXSW_RES_ID_ACL_MAX_TCAM_REGIONS,
31 	MLXSW_RES_ID_ACL_MAX_TCAM_RULES,
32 	MLXSW_RES_ID_ACL_MAX_REGIONS,
33 	MLXSW_RES_ID_ACL_MAX_GROUPS,
34 	MLXSW_RES_ID_ACL_MAX_GROUP_SIZE,
35 	MLXSW_RES_ID_ACL_FLEX_KEYS,
36 	MLXSW_RES_ID_ACL_MAX_ACTION_PER_RULE,
37 	MLXSW_RES_ID_ACL_ACTIONS_PER_SET,
38 	MLXSW_RES_ID_ACL_MAX_ERPT_BANKS,
39 	MLXSW_RES_ID_ACL_MAX_ERPT_BANK_SIZE,
40 	MLXSW_RES_ID_ACL_MAX_LARGE_KEY_ID,
41 	MLXSW_RES_ID_ACL_ERPT_ENTRIES_2KB,
42 	MLXSW_RES_ID_ACL_ERPT_ENTRIES_4KB,
43 	MLXSW_RES_ID_ACL_ERPT_ENTRIES_8KB,
44 	MLXSW_RES_ID_ACL_ERPT_ENTRIES_12KB,
45 	MLXSW_RES_ID_ACL_MAX_BF_LOG,
46 	MLXSW_RES_ID_MAX_CPU_POLICERS,
47 	MLXSW_RES_ID_MAX_VRS,
48 	MLXSW_RES_ID_MAX_RIFS,
49 	MLXSW_RES_ID_MC_ERIF_LIST_ENTRIES,
50 	MLXSW_RES_ID_MAX_LPM_TREES,
51 	MLXSW_RES_ID_MAX_NVE_MC_ENTRIES_IPV4,
52 	MLXSW_RES_ID_MAX_NVE_MC_ENTRIES_IPV6,
53 
54 	/* Internal resources.
55 	 * Determined by the SW, not queried from the HW.
56 	 */
57 	MLXSW_RES_ID_KVD_SINGLE_SIZE,
58 	MLXSW_RES_ID_KVD_DOUBLE_SIZE,
59 	MLXSW_RES_ID_KVD_LINEAR_SIZE,
60 
61 	__MLXSW_RES_ID_MAX,
62 };
63 
64 static u16 mlxsw_res_ids[] = {
65 	[MLXSW_RES_ID_KVD_SIZE] = 0x1001,
66 	[MLXSW_RES_ID_KVD_SINGLE_MIN_SIZE] = 0x1002,
67 	[MLXSW_RES_ID_KVD_DOUBLE_MIN_SIZE] = 0x1003,
68 	[MLXSW_RES_ID_MAX_KVD_LINEAR_RANGE] = 0x1005,
69 	[MLXSW_RES_ID_MAX_KVD_ACTION_SETS] = 0x1007,
70 	[MLXSW_RES_ID_MAX_TRAP_GROUPS] = 0x2201,
71 	[MLXSW_RES_ID_CQE_V0] = 0x2210,
72 	[MLXSW_RES_ID_CQE_V1] = 0x2211,
73 	[MLXSW_RES_ID_CQE_V2] = 0x2212,
74 	[MLXSW_RES_ID_COUNTER_POOL_SIZE] = 0x2410,
75 	[MLXSW_RES_ID_MAX_SPAN] = 0x2420,
76 	[MLXSW_RES_ID_COUNTER_SIZE_PACKETS_BYTES] = 0x2443,
77 	[MLXSW_RES_ID_COUNTER_SIZE_ROUTER_BASIC] = 0x2449,
78 	[MLXSW_RES_ID_MAX_SYSTEM_PORT] = 0x2502,
79 	[MLXSW_RES_ID_MAX_LAG] = 0x2520,
80 	[MLXSW_RES_ID_MAX_LAG_MEMBERS] = 0x2521,
81 	[MLXSW_RES_ID_MAX_BUFFER_SIZE] = 0x2802,	/* Bytes */
82 	[MLXSW_RES_ID_CELL_SIZE] = 0x2803,	/* Bytes */
83 	[MLXSW_RES_ID_MAX_HEADROOM_SIZE] = 0x2811,	/* Bytes */
84 	[MLXSW_RES_ID_ACL_MAX_TCAM_REGIONS] = 0x2901,
85 	[MLXSW_RES_ID_ACL_MAX_TCAM_RULES] = 0x2902,
86 	[MLXSW_RES_ID_ACL_MAX_REGIONS] = 0x2903,
87 	[MLXSW_RES_ID_ACL_MAX_GROUPS] = 0x2904,
88 	[MLXSW_RES_ID_ACL_MAX_GROUP_SIZE] = 0x2905,
89 	[MLXSW_RES_ID_ACL_FLEX_KEYS] = 0x2910,
90 	[MLXSW_RES_ID_ACL_MAX_ACTION_PER_RULE] = 0x2911,
91 	[MLXSW_RES_ID_ACL_ACTIONS_PER_SET] = 0x2912,
92 	[MLXSW_RES_ID_ACL_MAX_ERPT_BANKS] = 0x2940,
93 	[MLXSW_RES_ID_ACL_MAX_ERPT_BANK_SIZE] = 0x2941,
94 	[MLXSW_RES_ID_ACL_MAX_LARGE_KEY_ID] = 0x2942,
95 	[MLXSW_RES_ID_ACL_ERPT_ENTRIES_2KB] = 0x2950,
96 	[MLXSW_RES_ID_ACL_ERPT_ENTRIES_4KB] = 0x2951,
97 	[MLXSW_RES_ID_ACL_ERPT_ENTRIES_8KB] = 0x2952,
98 	[MLXSW_RES_ID_ACL_ERPT_ENTRIES_12KB] = 0x2953,
99 	[MLXSW_RES_ID_ACL_MAX_BF_LOG] = 0x2960,
100 	[MLXSW_RES_ID_MAX_CPU_POLICERS] = 0x2A13,
101 	[MLXSW_RES_ID_MAX_VRS] = 0x2C01,
102 	[MLXSW_RES_ID_MAX_RIFS] = 0x2C02,
103 	[MLXSW_RES_ID_MC_ERIF_LIST_ENTRIES] = 0x2C10,
104 	[MLXSW_RES_ID_MAX_LPM_TREES] = 0x2C30,
105 	[MLXSW_RES_ID_MAX_NVE_MC_ENTRIES_IPV4] = 0x2E02,
106 	[MLXSW_RES_ID_MAX_NVE_MC_ENTRIES_IPV6] = 0x2E03,
107 };
108 
109 struct mlxsw_res {
110 	bool valid[__MLXSW_RES_ID_MAX];
111 	u64 values[__MLXSW_RES_ID_MAX];
112 };
113 
114 static inline bool mlxsw_res_valid(struct mlxsw_res *res,
115 				   enum mlxsw_res_id res_id)
116 {
117 	return res->valid[res_id];
118 }
119 
120 #define MLXSW_RES_VALID(res, short_res_id)			\
121 	mlxsw_res_valid(res, MLXSW_RES_ID_##short_res_id)
122 
123 static inline u64 mlxsw_res_get(struct mlxsw_res *res,
124 				enum mlxsw_res_id res_id)
125 {
126 	if (WARN_ON(!res->valid[res_id]))
127 		return 0;
128 	return res->values[res_id];
129 }
130 
131 #define MLXSW_RES_GET(res, short_res_id)			\
132 	mlxsw_res_get(res, MLXSW_RES_ID_##short_res_id)
133 
134 static inline void mlxsw_res_set(struct mlxsw_res *res,
135 				 enum mlxsw_res_id res_id, u64 value)
136 {
137 	res->valid[res_id] = true;
138 	res->values[res_id] = value;
139 }
140 
141 #define MLXSW_RES_SET(res, short_res_id, value)			\
142 	mlxsw_res_set(res, MLXSW_RES_ID_##short_res_id, value)
143 
144 static inline void mlxsw_res_parse(struct mlxsw_res *res, u16 id, u64 value)
145 {
146 	int i;
147 
148 	for (i = 0; i < ARRAY_SIZE(mlxsw_res_ids); i++) {
149 		if (mlxsw_res_ids[i] == id) {
150 			mlxsw_res_set(res, i, value);
151 			return;
152 		}
153 	}
154 }
155 
156 #endif
157