1 /* 2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 * 32 */ 33 34 #include <asm/page.h> 35 #include <linux/mlx4/cq.h> 36 #include <linux/slab.h> 37 #include <linux/mlx4/qp.h> 38 #include <linux/skbuff.h> 39 #include <linux/if_vlan.h> 40 #include <linux/vmalloc.h> 41 #include <linux/tcp.h> 42 #include <linux/moduleparam.h> 43 44 #include "mlx4_en.h" 45 46 enum { 47 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */ 48 MAX_BF = 256, 49 }; 50 51 static int inline_thold __read_mostly = MAX_INLINE; 52 53 module_param_named(inline_thold, inline_thold, int, 0444); 54 MODULE_PARM_DESC(inline_thold, "threshold for using inline data"); 55 56 int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, 57 struct mlx4_en_tx_ring *ring, int qpn, u32 size, 58 u16 stride) 59 { 60 struct mlx4_en_dev *mdev = priv->mdev; 61 int tmp; 62 int err; 63 64 ring->size = size; 65 ring->size_mask = size - 1; 66 ring->stride = stride; 67 68 inline_thold = min(inline_thold, MAX_INLINE); 69 70 spin_lock_init(&ring->comp_lock); 71 72 tmp = size * sizeof(struct mlx4_en_tx_info); 73 ring->tx_info = vmalloc(tmp); 74 if (!ring->tx_info) { 75 en_err(priv, "Failed allocating tx_info ring\n"); 76 return -ENOMEM; 77 } 78 en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n", 79 ring->tx_info, tmp); 80 81 ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL); 82 if (!ring->bounce_buf) { 83 en_err(priv, "Failed allocating bounce buffer\n"); 84 err = -ENOMEM; 85 goto err_tx; 86 } 87 ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE); 88 89 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size, 90 2 * PAGE_SIZE); 91 if (err) { 92 en_err(priv, "Failed allocating hwq resources\n"); 93 goto err_bounce; 94 } 95 96 err = mlx4_en_map_buffer(&ring->wqres.buf); 97 if (err) { 98 en_err(priv, "Failed to map TX buffer\n"); 99 goto err_hwq_res; 100 } 101 102 ring->buf = ring->wqres.buf.direct.buf; 103 104 en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d " 105 "buf_size:%d dma:%llx\n", ring, ring->buf, ring->size, 106 ring->buf_size, (unsigned long long) ring->wqres.buf.direct.map); 107 108 ring->qpn = qpn; 109 err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp); 110 if (err) { 111 en_err(priv, "Failed allocating qp %d\n", ring->qpn); 112 goto err_map; 113 } 114 ring->qp.event = mlx4_en_sqp_event; 115 116 err = mlx4_bf_alloc(mdev->dev, &ring->bf); 117 if (err) { 118 en_dbg(DRV, priv, "working without blueflame (%d)", err); 119 ring->bf.uar = &mdev->priv_uar; 120 ring->bf.uar->map = mdev->uar_map; 121 ring->bf_enabled = false; 122 } else 123 ring->bf_enabled = true; 124 125 return 0; 126 127 err_map: 128 mlx4_en_unmap_buffer(&ring->wqres.buf); 129 err_hwq_res: 130 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size); 131 err_bounce: 132 kfree(ring->bounce_buf); 133 ring->bounce_buf = NULL; 134 err_tx: 135 vfree(ring->tx_info); 136 ring->tx_info = NULL; 137 return err; 138 } 139 140 void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, 141 struct mlx4_en_tx_ring *ring) 142 { 143 struct mlx4_en_dev *mdev = priv->mdev; 144 en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn); 145 146 if (ring->bf_enabled) 147 mlx4_bf_free(mdev->dev, &ring->bf); 148 mlx4_qp_remove(mdev->dev, &ring->qp); 149 mlx4_qp_free(mdev->dev, &ring->qp); 150 mlx4_qp_release_range(mdev->dev, ring->qpn, 1); 151 mlx4_en_unmap_buffer(&ring->wqres.buf); 152 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size); 153 kfree(ring->bounce_buf); 154 ring->bounce_buf = NULL; 155 vfree(ring->tx_info); 156 ring->tx_info = NULL; 157 } 158 159 int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv, 160 struct mlx4_en_tx_ring *ring, 161 int cq) 162 { 163 struct mlx4_en_dev *mdev = priv->mdev; 164 int err; 165 166 ring->cqn = cq; 167 ring->prod = 0; 168 ring->cons = 0xffffffff; 169 ring->last_nr_txbb = 1; 170 ring->poll_cnt = 0; 171 ring->blocked = 0; 172 memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info)); 173 memset(ring->buf, 0, ring->buf_size); 174 175 ring->qp_state = MLX4_QP_STATE_RST; 176 ring->doorbell_qpn = ring->qp.qpn << 8; 177 178 mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn, 179 ring->cqn, &ring->context); 180 if (ring->bf_enabled) 181 ring->context.usr_page = cpu_to_be32(ring->bf.uar->index); 182 183 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context, 184 &ring->qp, &ring->qp_state); 185 186 return err; 187 } 188 189 void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv, 190 struct mlx4_en_tx_ring *ring) 191 { 192 struct mlx4_en_dev *mdev = priv->mdev; 193 194 mlx4_qp_modify(mdev->dev, NULL, ring->qp_state, 195 MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp); 196 } 197 198 199 static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv, 200 struct mlx4_en_tx_ring *ring, 201 int index, u8 owner) 202 { 203 struct mlx4_en_dev *mdev = priv->mdev; 204 struct mlx4_en_tx_info *tx_info = &ring->tx_info[index]; 205 struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE; 206 struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset; 207 struct sk_buff *skb = tx_info->skb; 208 struct skb_frag_struct *frag; 209 void *end = ring->buf + ring->buf_size; 210 int frags = skb_shinfo(skb)->nr_frags; 211 int i; 212 __be32 *ptr = (__be32 *)tx_desc; 213 __be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT)); 214 215 /* Optimize the common case when there are no wraparounds */ 216 if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) { 217 if (!tx_info->inl) { 218 if (tx_info->linear) { 219 pci_unmap_single(mdev->pdev, 220 (dma_addr_t) be64_to_cpu(data->addr), 221 be32_to_cpu(data->byte_count), 222 PCI_DMA_TODEVICE); 223 ++data; 224 } 225 226 for (i = 0; i < frags; i++) { 227 frag = &skb_shinfo(skb)->frags[i]; 228 pci_unmap_page(mdev->pdev, 229 (dma_addr_t) be64_to_cpu(data[i].addr), 230 skb_frag_size(frag), PCI_DMA_TODEVICE); 231 } 232 } 233 /* Stamp the freed descriptor */ 234 for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) { 235 *ptr = stamp; 236 ptr += STAMP_DWORDS; 237 } 238 239 } else { 240 if (!tx_info->inl) { 241 if ((void *) data >= end) { 242 data = ring->buf + ((void *)data - end); 243 } 244 245 if (tx_info->linear) { 246 pci_unmap_single(mdev->pdev, 247 (dma_addr_t) be64_to_cpu(data->addr), 248 be32_to_cpu(data->byte_count), 249 PCI_DMA_TODEVICE); 250 ++data; 251 } 252 253 for (i = 0; i < frags; i++) { 254 /* Check for wraparound before unmapping */ 255 if ((void *) data >= end) 256 data = ring->buf; 257 frag = &skb_shinfo(skb)->frags[i]; 258 pci_unmap_page(mdev->pdev, 259 (dma_addr_t) be64_to_cpu(data->addr), 260 skb_frag_size(frag), PCI_DMA_TODEVICE); 261 ++data; 262 } 263 } 264 /* Stamp the freed descriptor */ 265 for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE; i += STAMP_STRIDE) { 266 *ptr = stamp; 267 ptr += STAMP_DWORDS; 268 if ((void *) ptr >= end) { 269 ptr = ring->buf; 270 stamp ^= cpu_to_be32(0x80000000); 271 } 272 } 273 274 } 275 dev_kfree_skb_any(skb); 276 return tx_info->nr_txbb; 277 } 278 279 280 int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring) 281 { 282 struct mlx4_en_priv *priv = netdev_priv(dev); 283 int cnt = 0; 284 285 /* Skip last polled descriptor */ 286 ring->cons += ring->last_nr_txbb; 287 en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n", 288 ring->cons, ring->prod); 289 290 if ((u32) (ring->prod - ring->cons) > ring->size) { 291 if (netif_msg_tx_err(priv)) 292 en_warn(priv, "Tx consumer passed producer!\n"); 293 return 0; 294 } 295 296 while (ring->cons != ring->prod) { 297 ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring, 298 ring->cons & ring->size_mask, 299 !!(ring->cons & ring->size)); 300 ring->cons += ring->last_nr_txbb; 301 cnt++; 302 } 303 304 if (cnt) 305 en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt); 306 307 return cnt; 308 } 309 310 311 static void mlx4_en_process_tx_cq(struct net_device *dev, struct mlx4_en_cq *cq) 312 { 313 struct mlx4_en_priv *priv = netdev_priv(dev); 314 struct mlx4_cq *mcq = &cq->mcq; 315 struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring]; 316 struct mlx4_cqe *cqe = cq->buf; 317 u16 index; 318 u16 new_index; 319 u32 txbbs_skipped = 0; 320 u32 cq_last_sav; 321 322 /* index always points to the first TXBB of the last polled descriptor */ 323 index = ring->cons & ring->size_mask; 324 new_index = be16_to_cpu(cqe->wqe_index) & ring->size_mask; 325 if (index == new_index) 326 return; 327 328 if (!priv->port_up) 329 return; 330 331 /* 332 * We use a two-stage loop: 333 * - the first samples the HW-updated CQE 334 * - the second frees TXBBs until the last sample 335 * This lets us amortize CQE cache misses, while still polling the CQ 336 * until is quiescent. 337 */ 338 cq_last_sav = mcq->cons_index; 339 do { 340 do { 341 /* Skip over last polled CQE */ 342 index = (index + ring->last_nr_txbb) & ring->size_mask; 343 txbbs_skipped += ring->last_nr_txbb; 344 345 /* Poll next CQE */ 346 ring->last_nr_txbb = mlx4_en_free_tx_desc( 347 priv, ring, index, 348 !!((ring->cons + txbbs_skipped) & 349 ring->size)); 350 ++mcq->cons_index; 351 352 } while (index != new_index); 353 354 new_index = be16_to_cpu(cqe->wqe_index) & ring->size_mask; 355 } while (index != new_index); 356 AVG_PERF_COUNTER(priv->pstats.tx_coal_avg, 357 (u32) (mcq->cons_index - cq_last_sav)); 358 359 /* 360 * To prevent CQ overflow we first update CQ consumer and only then 361 * the ring consumer. 362 */ 363 mlx4_cq_set_ci(mcq); 364 wmb(); 365 ring->cons += txbbs_skipped; 366 367 /* Wakeup Tx queue if this ring stopped it */ 368 if (unlikely(ring->blocked)) { 369 if ((u32) (ring->prod - ring->cons) <= 370 ring->size - HEADROOM - MAX_DESC_TXBBS) { 371 ring->blocked = 0; 372 netif_tx_wake_queue(netdev_get_tx_queue(dev, cq->ring)); 373 priv->port_stats.wake_queue++; 374 } 375 } 376 } 377 378 void mlx4_en_tx_irq(struct mlx4_cq *mcq) 379 { 380 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq); 381 struct mlx4_en_priv *priv = netdev_priv(cq->dev); 382 struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring]; 383 384 if (!spin_trylock(&ring->comp_lock)) 385 return; 386 mlx4_en_process_tx_cq(cq->dev, cq); 387 mod_timer(&cq->timer, jiffies + 1); 388 spin_unlock(&ring->comp_lock); 389 } 390 391 392 void mlx4_en_poll_tx_cq(unsigned long data) 393 { 394 struct mlx4_en_cq *cq = (struct mlx4_en_cq *) data; 395 struct mlx4_en_priv *priv = netdev_priv(cq->dev); 396 struct mlx4_en_tx_ring *ring = &priv->tx_ring[cq->ring]; 397 u32 inflight; 398 399 INC_PERF_COUNTER(priv->pstats.tx_poll); 400 401 if (!spin_trylock_irq(&ring->comp_lock)) { 402 mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT); 403 return; 404 } 405 mlx4_en_process_tx_cq(cq->dev, cq); 406 inflight = (u32) (ring->prod - ring->cons - ring->last_nr_txbb); 407 408 /* If there are still packets in flight and the timer has not already 409 * been scheduled by the Tx routine then schedule it here to guarantee 410 * completion processing of these packets */ 411 if (inflight && priv->port_up) 412 mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT); 413 414 spin_unlock_irq(&ring->comp_lock); 415 } 416 417 static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv, 418 struct mlx4_en_tx_ring *ring, 419 u32 index, 420 unsigned int desc_size) 421 { 422 u32 copy = (ring->size - index) * TXBB_SIZE; 423 int i; 424 425 for (i = desc_size - copy - 4; i >= 0; i -= 4) { 426 if ((i & (TXBB_SIZE - 1)) == 0) 427 wmb(); 428 429 *((u32 *) (ring->buf + i)) = 430 *((u32 *) (ring->bounce_buf + copy + i)); 431 } 432 433 for (i = copy - 4; i >= 4 ; i -= 4) { 434 if ((i & (TXBB_SIZE - 1)) == 0) 435 wmb(); 436 437 *((u32 *) (ring->buf + index * TXBB_SIZE + i)) = 438 *((u32 *) (ring->bounce_buf + i)); 439 } 440 441 /* Return real descriptor location */ 442 return ring->buf + index * TXBB_SIZE; 443 } 444 445 static inline void mlx4_en_xmit_poll(struct mlx4_en_priv *priv, int tx_ind) 446 { 447 struct mlx4_en_cq *cq = &priv->tx_cq[tx_ind]; 448 struct mlx4_en_tx_ring *ring = &priv->tx_ring[tx_ind]; 449 unsigned long flags; 450 451 /* If we don't have a pending timer, set one up to catch our recent 452 post in case the interface becomes idle */ 453 if (!timer_pending(&cq->timer)) 454 mod_timer(&cq->timer, jiffies + MLX4_EN_TX_POLL_TIMEOUT); 455 456 /* Poll the CQ every mlx4_en_TX_MODER_POLL packets */ 457 if ((++ring->poll_cnt & (MLX4_EN_TX_POLL_MODER - 1)) == 0) 458 if (spin_trylock_irqsave(&ring->comp_lock, flags)) { 459 mlx4_en_process_tx_cq(priv->dev, cq); 460 spin_unlock_irqrestore(&ring->comp_lock, flags); 461 } 462 } 463 464 static int is_inline(struct sk_buff *skb, void **pfrag) 465 { 466 void *ptr; 467 468 if (inline_thold && !skb_is_gso(skb) && skb->len <= inline_thold) { 469 if (skb_shinfo(skb)->nr_frags == 1) { 470 ptr = skb_frag_address_safe(&skb_shinfo(skb)->frags[0]); 471 if (unlikely(!ptr)) 472 return 0; 473 474 if (pfrag) 475 *pfrag = ptr; 476 477 return 1; 478 } else if (unlikely(skb_shinfo(skb)->nr_frags)) 479 return 0; 480 else 481 return 1; 482 } 483 484 return 0; 485 } 486 487 static int inline_size(struct sk_buff *skb) 488 { 489 if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg) 490 <= MLX4_INLINE_ALIGN) 491 return ALIGN(skb->len + CTRL_SIZE + 492 sizeof(struct mlx4_wqe_inline_seg), 16); 493 else 494 return ALIGN(skb->len + CTRL_SIZE + 2 * 495 sizeof(struct mlx4_wqe_inline_seg), 16); 496 } 497 498 static int get_real_size(struct sk_buff *skb, struct net_device *dev, 499 int *lso_header_size) 500 { 501 struct mlx4_en_priv *priv = netdev_priv(dev); 502 int real_size; 503 504 if (skb_is_gso(skb)) { 505 *lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb); 506 real_size = CTRL_SIZE + skb_shinfo(skb)->nr_frags * DS_SIZE + 507 ALIGN(*lso_header_size + 4, DS_SIZE); 508 if (unlikely(*lso_header_size != skb_headlen(skb))) { 509 /* We add a segment for the skb linear buffer only if 510 * it contains data */ 511 if (*lso_header_size < skb_headlen(skb)) 512 real_size += DS_SIZE; 513 else { 514 if (netif_msg_tx_err(priv)) 515 en_warn(priv, "Non-linear headers\n"); 516 return 0; 517 } 518 } 519 } else { 520 *lso_header_size = 0; 521 if (!is_inline(skb, NULL)) 522 real_size = CTRL_SIZE + (skb_shinfo(skb)->nr_frags + 1) * DS_SIZE; 523 else 524 real_size = inline_size(skb); 525 } 526 527 return real_size; 528 } 529 530 static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, struct sk_buff *skb, 531 int real_size, u16 *vlan_tag, int tx_ind, void *fragptr) 532 { 533 struct mlx4_wqe_inline_seg *inl = &tx_desc->inl; 534 int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl; 535 536 if (skb->len <= spc) { 537 inl->byte_count = cpu_to_be32(1 << 31 | skb->len); 538 skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb)); 539 if (skb_shinfo(skb)->nr_frags) 540 memcpy(((void *)(inl + 1)) + skb_headlen(skb), fragptr, 541 skb_frag_size(&skb_shinfo(skb)->frags[0])); 542 543 } else { 544 inl->byte_count = cpu_to_be32(1 << 31 | spc); 545 if (skb_headlen(skb) <= spc) { 546 skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb)); 547 if (skb_headlen(skb) < spc) { 548 memcpy(((void *)(inl + 1)) + skb_headlen(skb), 549 fragptr, spc - skb_headlen(skb)); 550 fragptr += spc - skb_headlen(skb); 551 } 552 inl = (void *) (inl + 1) + spc; 553 memcpy(((void *)(inl + 1)), fragptr, skb->len - spc); 554 } else { 555 skb_copy_from_linear_data(skb, inl + 1, spc); 556 inl = (void *) (inl + 1) + spc; 557 skb_copy_from_linear_data_offset(skb, spc, inl + 1, 558 skb_headlen(skb) - spc); 559 if (skb_shinfo(skb)->nr_frags) 560 memcpy(((void *)(inl + 1)) + skb_headlen(skb) - spc, 561 fragptr, skb_frag_size(&skb_shinfo(skb)->frags[0])); 562 } 563 564 wmb(); 565 inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc)); 566 } 567 tx_desc->ctrl.vlan_tag = cpu_to_be16(*vlan_tag); 568 tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN * !!(*vlan_tag); 569 tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f; 570 } 571 572 u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb) 573 { 574 struct mlx4_en_priv *priv = netdev_priv(dev); 575 u16 vlan_tag = 0; 576 577 /* If we support per priority flow control and the packet contains 578 * a vlan tag, send the packet to the TX ring assigned to that priority 579 */ 580 if (priv->prof->rx_ppp && vlan_tx_tag_present(skb)) { 581 vlan_tag = vlan_tx_tag_get(skb); 582 return MLX4_EN_NUM_TX_RINGS + (vlan_tag >> 13); 583 } 584 585 return skb_tx_hash(dev, skb); 586 } 587 588 static void mlx4_bf_copy(unsigned long *dst, unsigned long *src, unsigned bytecnt) 589 { 590 __iowrite64_copy(dst, src, bytecnt / 8); 591 } 592 593 netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev) 594 { 595 struct mlx4_en_priv *priv = netdev_priv(dev); 596 struct mlx4_en_dev *mdev = priv->mdev; 597 struct mlx4_en_tx_ring *ring; 598 struct mlx4_en_cq *cq; 599 struct mlx4_en_tx_desc *tx_desc; 600 struct mlx4_wqe_data_seg *data; 601 struct skb_frag_struct *frag; 602 struct mlx4_en_tx_info *tx_info; 603 struct ethhdr *ethh; 604 u64 mac; 605 u32 mac_l, mac_h; 606 int tx_ind = 0; 607 int nr_txbb; 608 int desc_size; 609 int real_size; 610 dma_addr_t dma; 611 u32 index, bf_index; 612 __be32 op_own; 613 u16 vlan_tag = 0; 614 int i; 615 int lso_header_size; 616 void *fragptr; 617 bool bounce = false; 618 619 if (!priv->port_up) 620 goto tx_drop; 621 622 real_size = get_real_size(skb, dev, &lso_header_size); 623 if (unlikely(!real_size)) 624 goto tx_drop; 625 626 /* Align descriptor to TXBB size */ 627 desc_size = ALIGN(real_size, TXBB_SIZE); 628 nr_txbb = desc_size / TXBB_SIZE; 629 if (unlikely(nr_txbb > MAX_DESC_TXBBS)) { 630 if (netif_msg_tx_err(priv)) 631 en_warn(priv, "Oversized header or SG list\n"); 632 goto tx_drop; 633 } 634 635 tx_ind = skb->queue_mapping; 636 ring = &priv->tx_ring[tx_ind]; 637 if (vlan_tx_tag_present(skb)) 638 vlan_tag = vlan_tx_tag_get(skb); 639 640 /* Check available TXBBs And 2K spare for prefetch */ 641 if (unlikely(((int)(ring->prod - ring->cons)) > 642 ring->size - HEADROOM - MAX_DESC_TXBBS)) { 643 /* every full Tx ring stops queue */ 644 netif_tx_stop_queue(netdev_get_tx_queue(dev, tx_ind)); 645 ring->blocked = 1; 646 priv->port_stats.queue_stopped++; 647 648 /* Use interrupts to find out when queue opened */ 649 cq = &priv->tx_cq[tx_ind]; 650 mlx4_en_arm_cq(priv, cq); 651 return NETDEV_TX_BUSY; 652 } 653 654 /* Track current inflight packets for performance analysis */ 655 AVG_PERF_COUNTER(priv->pstats.inflight_avg, 656 (u32) (ring->prod - ring->cons - 1)); 657 658 /* Packet is good - grab an index and transmit it */ 659 index = ring->prod & ring->size_mask; 660 bf_index = ring->prod; 661 662 /* See if we have enough space for whole descriptor TXBB for setting 663 * SW ownership on next descriptor; if not, use a bounce buffer. */ 664 if (likely(index + nr_txbb <= ring->size)) 665 tx_desc = ring->buf + index * TXBB_SIZE; 666 else { 667 tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf; 668 bounce = true; 669 } 670 671 /* Save skb in tx_info ring */ 672 tx_info = &ring->tx_info[index]; 673 tx_info->skb = skb; 674 tx_info->nr_txbb = nr_txbb; 675 676 /* Prepare ctrl segement apart opcode+ownership, which depends on 677 * whether LSO is used */ 678 tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag); 679 tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN * !!vlan_tag; 680 tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f; 681 tx_desc->ctrl.srcrb_flags = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE | 682 MLX4_WQE_CTRL_SOLICITED); 683 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) { 684 tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM | 685 MLX4_WQE_CTRL_TCP_UDP_CSUM); 686 ring->tx_csum++; 687 } 688 689 if (unlikely(priv->validate_loopback)) { 690 /* Copy dst mac address to wqe */ 691 skb_reset_mac_header(skb); 692 ethh = eth_hdr(skb); 693 if (ethh && ethh->h_dest) { 694 mac = mlx4_en_mac_to_u64(ethh->h_dest); 695 mac_h = (u32) ((mac & 0xffff00000000ULL) >> 16); 696 mac_l = (u32) (mac & 0xffffffff); 697 tx_desc->ctrl.srcrb_flags |= cpu_to_be32(mac_h); 698 tx_desc->ctrl.imm = cpu_to_be32(mac_l); 699 } 700 } 701 702 /* Handle LSO (TSO) packets */ 703 if (lso_header_size) { 704 /* Mark opcode as LSO */ 705 op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) | 706 ((ring->prod & ring->size) ? 707 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0); 708 709 /* Fill in the LSO prefix */ 710 tx_desc->lso.mss_hdr_size = cpu_to_be32( 711 skb_shinfo(skb)->gso_size << 16 | lso_header_size); 712 713 /* Copy headers; 714 * note that we already verified that it is linear */ 715 memcpy(tx_desc->lso.header, skb->data, lso_header_size); 716 data = ((void *) &tx_desc->lso + 717 ALIGN(lso_header_size + 4, DS_SIZE)); 718 719 priv->port_stats.tso_packets++; 720 i = ((skb->len - lso_header_size) / skb_shinfo(skb)->gso_size) + 721 !!((skb->len - lso_header_size) % skb_shinfo(skb)->gso_size); 722 ring->bytes += skb->len + (i - 1) * lso_header_size; 723 ring->packets += i; 724 } else { 725 /* Normal (Non LSO) packet */ 726 op_own = cpu_to_be32(MLX4_OPCODE_SEND) | 727 ((ring->prod & ring->size) ? 728 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0); 729 data = &tx_desc->data; 730 ring->bytes += max(skb->len, (unsigned int) ETH_ZLEN); 731 ring->packets++; 732 733 } 734 AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len); 735 736 737 /* valid only for none inline segments */ 738 tx_info->data_offset = (void *) data - (void *) tx_desc; 739 740 tx_info->linear = (lso_header_size < skb_headlen(skb) && !is_inline(skb, NULL)) ? 1 : 0; 741 data += skb_shinfo(skb)->nr_frags + tx_info->linear - 1; 742 743 if (!is_inline(skb, &fragptr)) { 744 /* Map fragments */ 745 for (i = skb_shinfo(skb)->nr_frags - 1; i >= 0; i--) { 746 frag = &skb_shinfo(skb)->frags[i]; 747 dma = skb_frag_dma_map(&mdev->dev->pdev->dev, frag, 748 0, skb_frag_size(frag), 749 DMA_TO_DEVICE); 750 data->addr = cpu_to_be64(dma); 751 data->lkey = cpu_to_be32(mdev->mr.key); 752 wmb(); 753 data->byte_count = cpu_to_be32(skb_frag_size(frag)); 754 --data; 755 } 756 757 /* Map linear part */ 758 if (tx_info->linear) { 759 dma = pci_map_single(mdev->dev->pdev, skb->data + lso_header_size, 760 skb_headlen(skb) - lso_header_size, PCI_DMA_TODEVICE); 761 data->addr = cpu_to_be64(dma); 762 data->lkey = cpu_to_be32(mdev->mr.key); 763 wmb(); 764 data->byte_count = cpu_to_be32(skb_headlen(skb) - lso_header_size); 765 } 766 tx_info->inl = 0; 767 } else { 768 build_inline_wqe(tx_desc, skb, real_size, &vlan_tag, tx_ind, fragptr); 769 tx_info->inl = 1; 770 } 771 772 ring->prod += nr_txbb; 773 774 /* If we used a bounce buffer then copy descriptor back into place */ 775 if (bounce) 776 tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size); 777 778 /* Run destructor before passing skb to HW */ 779 if (likely(!skb_shared(skb))) 780 skb_orphan(skb); 781 782 if (ring->bf_enabled && desc_size <= MAX_BF && !bounce && !vlan_tag) { 783 *(__be32 *) (&tx_desc->ctrl.vlan_tag) |= cpu_to_be32(ring->doorbell_qpn); 784 op_own |= htonl((bf_index & 0xffff) << 8); 785 /* Ensure new descirptor hits memory 786 * before setting ownership of this descriptor to HW */ 787 wmb(); 788 tx_desc->ctrl.owner_opcode = op_own; 789 790 wmb(); 791 792 mlx4_bf_copy(ring->bf.reg + ring->bf.offset, (unsigned long *) &tx_desc->ctrl, 793 desc_size); 794 795 wmb(); 796 797 ring->bf.offset ^= ring->bf.buf_size; 798 } else { 799 /* Ensure new descirptor hits memory 800 * before setting ownership of this descriptor to HW */ 801 wmb(); 802 tx_desc->ctrl.owner_opcode = op_own; 803 wmb(); 804 iowrite32be(ring->doorbell_qpn, ring->bf.uar->map + MLX4_SEND_DOORBELL); 805 } 806 807 /* Poll CQ here */ 808 mlx4_en_xmit_poll(priv, tx_ind); 809 810 return NETDEV_TX_OK; 811 812 tx_drop: 813 dev_kfree_skb_any(skb); 814 priv->stats.tx_dropped++; 815 return NETDEV_TX_OK; 816 } 817 818