xref: /linux/drivers/net/ethernet/marvell/octeontx2/af/rvu_cgx.c (revision fb7399cf2d0b33825b8039f95c45395c7deba25c)
1 // SPDX-License-Identifier: GPL-2.0
2 /* Marvell RVU Admin Function driver
3  *
4  * Copyright (C) 2018 Marvell.
5  *
6  */
7 
8 #include <linux/types.h>
9 #include <linux/module.h>
10 #include <linux/pci.h>
11 
12 #include "rvu.h"
13 #include "cgx.h"
14 #include "lmac_common.h"
15 #include "rvu_reg.h"
16 #include "rvu_trace.h"
17 #include "rvu_npc_hash.h"
18 
19 struct cgx_evq_entry {
20 	struct list_head evq_node;
21 	struct cgx_link_event link_event;
22 };
23 
24 #define M(_name, _id, _fn_name, _req_type, _rsp_type)			\
25 static struct _req_type __maybe_unused					\
26 *otx2_mbox_alloc_msg_ ## _fn_name(struct rvu *rvu, int devid)		\
27 {									\
28 	struct _req_type *req;						\
29 									\
30 	req = (struct _req_type *)otx2_mbox_alloc_msg_rsp(		\
31 		&rvu->afpf_wq_info.mbox_up, devid, sizeof(struct _req_type), \
32 		sizeof(struct _rsp_type));				\
33 	if (!req)							\
34 		return NULL;						\
35 	req->hdr.sig = OTX2_MBOX_REQ_SIG;				\
36 	req->hdr.id = _id;						\
37 	trace_otx2_msg_alloc(rvu->pdev, _id, sizeof(*req), 0);		\
38 	return req;							\
39 }
40 
41 MBOX_UP_CGX_MESSAGES
42 #undef M
43 
44 bool is_mac_feature_supported(struct rvu *rvu, int pf, int feature)
45 {
46 	u8 cgx_id, lmac_id;
47 	void *cgxd;
48 
49 	if (!is_pf_cgxmapped(rvu, pf))
50 		return 0;
51 
52 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
53 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
54 
55 	return  (cgx_features_get(cgxd) & feature);
56 }
57 
58 #define CGX_OFFSET(x)			((x) * rvu->hw->lmac_per_cgx)
59 /* Returns bitmap of mapped PFs */
60 static u64 cgxlmac_to_pfmap(struct rvu *rvu, u8 cgx_id, u8 lmac_id)
61 {
62 	return rvu->cgxlmac2pf_map[CGX_OFFSET(cgx_id) + lmac_id];
63 }
64 
65 int cgxlmac_to_pf(struct rvu *rvu, int cgx_id, int lmac_id)
66 {
67 	unsigned long pfmap;
68 
69 	pfmap = cgxlmac_to_pfmap(rvu, cgx_id, lmac_id);
70 
71 	/* Assumes only one pf mapped to a cgx lmac port */
72 	if (!pfmap)
73 		return -ENODEV;
74 	else
75 		return find_first_bit(&pfmap,
76 				      rvu->cgx_cnt_max * rvu->hw->lmac_per_cgx);
77 }
78 
79 static u8 cgxlmac_id_to_bmap(u8 cgx_id, u8 lmac_id)
80 {
81 	return ((cgx_id & 0xF) << 4) | (lmac_id & 0xF);
82 }
83 
84 void *rvu_cgx_pdata(u8 cgx_id, struct rvu *rvu)
85 {
86 	if (cgx_id >= rvu->cgx_cnt_max)
87 		return NULL;
88 
89 	return rvu->cgx_idmap[cgx_id];
90 }
91 
92 /* Return first enabled CGX instance if none are enabled then return NULL */
93 void *rvu_first_cgx_pdata(struct rvu *rvu)
94 {
95 	int first_enabled_cgx = 0;
96 	void *cgxd = NULL;
97 
98 	for (; first_enabled_cgx < rvu->cgx_cnt_max; first_enabled_cgx++) {
99 		cgxd = rvu_cgx_pdata(first_enabled_cgx, rvu);
100 		if (cgxd)
101 			break;
102 	}
103 
104 	return cgxd;
105 }
106 
107 /* Based on P2X connectivity find mapped NIX block for a PF */
108 static void rvu_map_cgx_nix_block(struct rvu *rvu, int pf,
109 				  int cgx_id, int lmac_id)
110 {
111 	struct rvu_pfvf *pfvf = &rvu->pf[pf];
112 	u8 p2x;
113 
114 	p2x = cgx_lmac_get_p2x(cgx_id, lmac_id);
115 	/* Firmware sets P2X_SELECT as either NIX0 or NIX1 */
116 	pfvf->nix_blkaddr = BLKADDR_NIX0;
117 	if (is_rvu_supports_nix1(rvu) && p2x == CMR_P2X_SEL_NIX1)
118 		pfvf->nix_blkaddr = BLKADDR_NIX1;
119 }
120 
121 static int rvu_map_cgx_lmac_pf(struct rvu *rvu)
122 {
123 	struct npc_pkind *pkind = &rvu->hw->pkind;
124 	int cgx_cnt_max = rvu->cgx_cnt_max;
125 	int pf = PF_CGXMAP_BASE;
126 	unsigned long lmac_bmap;
127 	int size, free_pkind;
128 	int cgx, lmac, iter;
129 	int numvfs, hwvfs;
130 
131 	if (!cgx_cnt_max)
132 		return 0;
133 
134 	if (cgx_cnt_max > 0xF || rvu->hw->lmac_per_cgx > 0xF)
135 		return -EINVAL;
136 
137 	/* Alloc map table
138 	 * An additional entry is required since PF id starts from 1 and
139 	 * hence entry at offset 0 is invalid.
140 	 */
141 	size = (cgx_cnt_max * rvu->hw->lmac_per_cgx + 1) * sizeof(u8);
142 	rvu->pf2cgxlmac_map = devm_kmalloc(rvu->dev, size, GFP_KERNEL);
143 	if (!rvu->pf2cgxlmac_map)
144 		return -ENOMEM;
145 
146 	/* Initialize all entries with an invalid cgx and lmac id */
147 	memset(rvu->pf2cgxlmac_map, 0xFF, size);
148 
149 	/* Reverse map table */
150 	rvu->cgxlmac2pf_map =
151 		devm_kzalloc(rvu->dev,
152 			     cgx_cnt_max * rvu->hw->lmac_per_cgx * sizeof(u64),
153 			     GFP_KERNEL);
154 	if (!rvu->cgxlmac2pf_map)
155 		return -ENOMEM;
156 
157 	rvu->cgx_mapped_pfs = 0;
158 	for (cgx = 0; cgx < cgx_cnt_max; cgx++) {
159 		if (!rvu_cgx_pdata(cgx, rvu))
160 			continue;
161 		lmac_bmap = cgx_get_lmac_bmap(rvu_cgx_pdata(cgx, rvu));
162 		for_each_set_bit(iter, &lmac_bmap, rvu->hw->lmac_per_cgx) {
163 			if (iter >= MAX_LMAC_COUNT)
164 				continue;
165 			lmac = cgx_get_lmacid(rvu_cgx_pdata(cgx, rvu),
166 					      iter);
167 			rvu->pf2cgxlmac_map[pf] = cgxlmac_id_to_bmap(cgx, lmac);
168 			rvu->cgxlmac2pf_map[CGX_OFFSET(cgx) + lmac] = 1 << pf;
169 			free_pkind = rvu_alloc_rsrc(&pkind->rsrc);
170 			pkind->pfchan_map[free_pkind] = ((pf) & 0x3F) << 16;
171 			rvu_map_cgx_nix_block(rvu, pf, cgx, lmac);
172 			rvu->cgx_mapped_pfs++;
173 			rvu_get_pf_numvfs(rvu, pf, &numvfs, &hwvfs);
174 			rvu->cgx_mapped_vfs += numvfs;
175 			pf++;
176 		}
177 	}
178 	return 0;
179 }
180 
181 static int rvu_cgx_send_link_info(int cgx_id, int lmac_id, struct rvu *rvu)
182 {
183 	struct cgx_evq_entry *qentry;
184 	unsigned long flags;
185 	int err;
186 
187 	qentry = kmalloc(sizeof(*qentry), GFP_KERNEL);
188 	if (!qentry)
189 		return -ENOMEM;
190 
191 	/* Lock the event queue before we read the local link status */
192 	spin_lock_irqsave(&rvu->cgx_evq_lock, flags);
193 	err = cgx_get_link_info(rvu_cgx_pdata(cgx_id, rvu), lmac_id,
194 				&qentry->link_event.link_uinfo);
195 	qentry->link_event.cgx_id = cgx_id;
196 	qentry->link_event.lmac_id = lmac_id;
197 	if (err) {
198 		kfree(qentry);
199 		goto skip_add;
200 	}
201 	list_add_tail(&qentry->evq_node, &rvu->cgx_evq_head);
202 skip_add:
203 	spin_unlock_irqrestore(&rvu->cgx_evq_lock, flags);
204 
205 	/* start worker to process the events */
206 	queue_work(rvu->cgx_evh_wq, &rvu->cgx_evh_work);
207 
208 	return 0;
209 }
210 
211 /* This is called from interrupt context and is expected to be atomic */
212 static int cgx_lmac_postevent(struct cgx_link_event *event, void *data)
213 {
214 	struct cgx_evq_entry *qentry;
215 	struct rvu *rvu = data;
216 
217 	/* post event to the event queue */
218 	qentry = kmalloc(sizeof(*qentry), GFP_ATOMIC);
219 	if (!qentry)
220 		return -ENOMEM;
221 	qentry->link_event = *event;
222 	spin_lock(&rvu->cgx_evq_lock);
223 	list_add_tail(&qentry->evq_node, &rvu->cgx_evq_head);
224 	spin_unlock(&rvu->cgx_evq_lock);
225 
226 	/* start worker to process the events */
227 	queue_work(rvu->cgx_evh_wq, &rvu->cgx_evh_work);
228 
229 	return 0;
230 }
231 
232 static void cgx_notify_pfs(struct cgx_link_event *event, struct rvu *rvu)
233 {
234 	struct cgx_link_user_info *linfo;
235 	struct cgx_link_info_msg *msg;
236 	unsigned long pfmap;
237 	int pfid;
238 
239 	linfo = &event->link_uinfo;
240 	pfmap = cgxlmac_to_pfmap(rvu, event->cgx_id, event->lmac_id);
241 	if (!pfmap) {
242 		dev_err(rvu->dev, "CGX port%d:%d not mapped with PF\n",
243 			event->cgx_id, event->lmac_id);
244 		return;
245 	}
246 
247 	do {
248 		pfid = find_first_bit(&pfmap,
249 				      rvu->cgx_cnt_max * rvu->hw->lmac_per_cgx);
250 		clear_bit(pfid, &pfmap);
251 
252 		/* check if notification is enabled */
253 		if (!test_bit(pfid, &rvu->pf_notify_bmap)) {
254 			dev_info(rvu->dev, "cgx %d: lmac %d Link status %s\n",
255 				 event->cgx_id, event->lmac_id,
256 				 linfo->link_up ? "UP" : "DOWN");
257 			continue;
258 		}
259 
260 		mutex_lock(&rvu->mbox_lock);
261 
262 		/* Send mbox message to PF */
263 		msg = otx2_mbox_alloc_msg_cgx_link_event(rvu, pfid);
264 		if (!msg) {
265 			mutex_unlock(&rvu->mbox_lock);
266 			continue;
267 		}
268 
269 		msg->link_info = *linfo;
270 
271 		otx2_mbox_wait_for_zero(&rvu->afpf_wq_info.mbox_up, pfid);
272 
273 		otx2_mbox_msg_send_up(&rvu->afpf_wq_info.mbox_up, pfid);
274 
275 		otx2_mbox_wait_for_rsp(&rvu->afpf_wq_info.mbox_up, pfid);
276 
277 		mutex_unlock(&rvu->mbox_lock);
278 	} while (pfmap);
279 }
280 
281 static void cgx_evhandler_task(struct work_struct *work)
282 {
283 	struct rvu *rvu = container_of(work, struct rvu, cgx_evh_work);
284 	struct cgx_evq_entry *qentry;
285 	struct cgx_link_event *event;
286 	unsigned long flags;
287 
288 	do {
289 		/* Dequeue an event */
290 		spin_lock_irqsave(&rvu->cgx_evq_lock, flags);
291 		qentry = list_first_entry_or_null(&rvu->cgx_evq_head,
292 						  struct cgx_evq_entry,
293 						  evq_node);
294 		if (qentry)
295 			list_del(&qentry->evq_node);
296 		spin_unlock_irqrestore(&rvu->cgx_evq_lock, flags);
297 		if (!qentry)
298 			break; /* nothing more to process */
299 
300 		event = &qentry->link_event;
301 
302 		/* process event */
303 		cgx_notify_pfs(event, rvu);
304 		kfree(qentry);
305 	} while (1);
306 }
307 
308 static int cgx_lmac_event_handler_init(struct rvu *rvu)
309 {
310 	unsigned long lmac_bmap;
311 	struct cgx_event_cb cb;
312 	int cgx, lmac, err;
313 	void *cgxd;
314 
315 	spin_lock_init(&rvu->cgx_evq_lock);
316 	INIT_LIST_HEAD(&rvu->cgx_evq_head);
317 	INIT_WORK(&rvu->cgx_evh_work, cgx_evhandler_task);
318 	rvu->cgx_evh_wq = alloc_workqueue("rvu_evh_wq", 0, 0);
319 	if (!rvu->cgx_evh_wq) {
320 		dev_err(rvu->dev, "alloc workqueue failed");
321 		return -ENOMEM;
322 	}
323 
324 	cb.notify_link_chg = cgx_lmac_postevent; /* link change call back */
325 	cb.data = rvu;
326 
327 	for (cgx = 0; cgx <= rvu->cgx_cnt_max; cgx++) {
328 		cgxd = rvu_cgx_pdata(cgx, rvu);
329 		if (!cgxd)
330 			continue;
331 		lmac_bmap = cgx_get_lmac_bmap(cgxd);
332 		for_each_set_bit(lmac, &lmac_bmap, rvu->hw->lmac_per_cgx) {
333 			err = cgx_lmac_evh_register(&cb, cgxd, lmac);
334 			if (err)
335 				dev_err(rvu->dev,
336 					"%d:%d handler register failed\n",
337 					cgx, lmac);
338 		}
339 	}
340 
341 	return 0;
342 }
343 
344 static void rvu_cgx_wq_destroy(struct rvu *rvu)
345 {
346 	if (rvu->cgx_evh_wq) {
347 		destroy_workqueue(rvu->cgx_evh_wq);
348 		rvu->cgx_evh_wq = NULL;
349 	}
350 }
351 
352 int rvu_cgx_init(struct rvu *rvu)
353 {
354 	struct mac_ops *mac_ops;
355 	int cgx, err;
356 	void *cgxd;
357 
358 	/* CGX port id starts from 0 and are not necessarily contiguous
359 	 * Hence we allocate resources based on the maximum port id value.
360 	 */
361 	rvu->cgx_cnt_max = cgx_get_cgxcnt_max();
362 	if (!rvu->cgx_cnt_max) {
363 		dev_info(rvu->dev, "No CGX devices found!\n");
364 		return 0;
365 	}
366 
367 	rvu->cgx_idmap = devm_kzalloc(rvu->dev, rvu->cgx_cnt_max *
368 				      sizeof(void *), GFP_KERNEL);
369 	if (!rvu->cgx_idmap)
370 		return -ENOMEM;
371 
372 	/* Initialize the cgxdata table */
373 	for (cgx = 0; cgx < rvu->cgx_cnt_max; cgx++)
374 		rvu->cgx_idmap[cgx] = cgx_get_pdata(cgx);
375 
376 	/* Map CGX LMAC interfaces to RVU PFs */
377 	err = rvu_map_cgx_lmac_pf(rvu);
378 	if (err)
379 		return err;
380 
381 	/* Clear X2P reset on all MAC blocks */
382 	for (cgx = 0; cgx < rvu->cgx_cnt_max; cgx++) {
383 		cgxd = rvu_cgx_pdata(cgx, rvu);
384 		if (!cgxd)
385 			continue;
386 		mac_ops = get_mac_ops(cgxd);
387 		mac_ops->mac_x2p_reset(cgxd, false);
388 	}
389 
390 	/* Register for CGX events */
391 	err = cgx_lmac_event_handler_init(rvu);
392 	if (err)
393 		return err;
394 
395 	mutex_init(&rvu->cgx_cfg_lock);
396 
397 	return 0;
398 }
399 
400 void cgx_start_linkup(struct rvu *rvu)
401 {
402 	unsigned long lmac_bmap;
403 	struct mac_ops *mac_ops;
404 	int cgx, lmac, err;
405 	void *cgxd;
406 
407 	/* Enable receive on all LMACS */
408 	for (cgx = 0; cgx <= rvu->cgx_cnt_max; cgx++) {
409 		cgxd = rvu_cgx_pdata(cgx, rvu);
410 		if (!cgxd)
411 			continue;
412 		mac_ops = get_mac_ops(cgxd);
413 		lmac_bmap = cgx_get_lmac_bmap(cgxd);
414 		for_each_set_bit(lmac, &lmac_bmap, rvu->hw->lmac_per_cgx)
415 			mac_ops->mac_enadis_rx(cgxd, lmac, true);
416 	}
417 
418 	/* Do link up for all CGX ports */
419 	for (cgx = 0; cgx <= rvu->cgx_cnt_max; cgx++) {
420 		cgxd = rvu_cgx_pdata(cgx, rvu);
421 		if (!cgxd)
422 			continue;
423 		err = cgx_lmac_linkup_start(cgxd);
424 		if (err)
425 			dev_err(rvu->dev,
426 				"Link up process failed to start on cgx %d\n",
427 				cgx);
428 	}
429 }
430 
431 int rvu_cgx_exit(struct rvu *rvu)
432 {
433 	unsigned long lmac_bmap;
434 	int cgx, lmac;
435 	void *cgxd;
436 
437 	for (cgx = 0; cgx <= rvu->cgx_cnt_max; cgx++) {
438 		cgxd = rvu_cgx_pdata(cgx, rvu);
439 		if (!cgxd)
440 			continue;
441 		lmac_bmap = cgx_get_lmac_bmap(cgxd);
442 		for_each_set_bit(lmac, &lmac_bmap, rvu->hw->lmac_per_cgx)
443 			cgx_lmac_evh_unregister(cgxd, lmac);
444 	}
445 
446 	/* Ensure event handler unregister is completed */
447 	mb();
448 
449 	rvu_cgx_wq_destroy(rvu);
450 	return 0;
451 }
452 
453 /* Most of the CGX configuration is restricted to the mapped PF only,
454  * VF's of mapped PF and other PFs are not allowed. This fn() checks
455  * whether a PFFUNC is permitted to do the config or not.
456  */
457 inline bool is_cgx_config_permitted(struct rvu *rvu, u16 pcifunc)
458 {
459 	if ((pcifunc & RVU_PFVF_FUNC_MASK) ||
460 	    !is_pf_cgxmapped(rvu, rvu_get_pf(pcifunc)))
461 		return false;
462 	return true;
463 }
464 
465 void rvu_cgx_enadis_rx_bp(struct rvu *rvu, int pf, bool enable)
466 {
467 	struct mac_ops *mac_ops;
468 	u8 cgx_id, lmac_id;
469 	void *cgxd;
470 
471 	if (!is_pf_cgxmapped(rvu, pf))
472 		return;
473 
474 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
475 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
476 
477 	mac_ops = get_mac_ops(cgxd);
478 	/* Set / clear CTL_BCK to control pause frame forwarding to NIX */
479 	if (enable)
480 		mac_ops->mac_enadis_rx_pause_fwding(cgxd, lmac_id, true);
481 	else
482 		mac_ops->mac_enadis_rx_pause_fwding(cgxd, lmac_id, false);
483 }
484 
485 int rvu_cgx_config_rxtx(struct rvu *rvu, u16 pcifunc, bool start)
486 {
487 	int pf = rvu_get_pf(pcifunc);
488 	struct mac_ops *mac_ops;
489 	u8 cgx_id, lmac_id;
490 	void *cgxd;
491 
492 	if (!is_cgx_config_permitted(rvu, pcifunc))
493 		return LMAC_AF_ERR_PERM_DENIED;
494 
495 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
496 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
497 	mac_ops = get_mac_ops(cgxd);
498 
499 	return mac_ops->mac_rx_tx_enable(cgxd, lmac_id, start);
500 }
501 
502 int rvu_cgx_tx_enable(struct rvu *rvu, u16 pcifunc, bool enable)
503 {
504 	int pf = rvu_get_pf(pcifunc);
505 	struct mac_ops *mac_ops;
506 	u8 cgx_id, lmac_id;
507 	void *cgxd;
508 
509 	if (!is_cgx_config_permitted(rvu, pcifunc))
510 		return LMAC_AF_ERR_PERM_DENIED;
511 
512 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
513 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
514 	mac_ops = get_mac_ops(cgxd);
515 
516 	return mac_ops->mac_tx_enable(cgxd, lmac_id, enable);
517 }
518 
519 int rvu_cgx_config_tx(void *cgxd, int lmac_id, bool enable)
520 {
521 	struct mac_ops *mac_ops;
522 
523 	mac_ops = get_mac_ops(cgxd);
524 	return mac_ops->mac_tx_enable(cgxd, lmac_id, enable);
525 }
526 
527 void rvu_cgx_disable_dmac_entries(struct rvu *rvu, u16 pcifunc)
528 {
529 	int pf = rvu_get_pf(pcifunc);
530 	int i = 0, lmac_count = 0;
531 	struct mac_ops *mac_ops;
532 	u8 max_dmac_filters;
533 	u8 cgx_id, lmac_id;
534 	void *cgx_dev;
535 
536 	if (!is_cgx_config_permitted(rvu, pcifunc))
537 		return;
538 
539 	if (rvu_npc_exact_has_match_table(rvu)) {
540 		rvu_npc_exact_reset(rvu, pcifunc);
541 		return;
542 	}
543 
544 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
545 	cgx_dev = cgx_get_pdata(cgx_id);
546 	lmac_count = cgx_get_lmac_cnt(cgx_dev);
547 
548 	mac_ops = get_mac_ops(cgx_dev);
549 	if (!mac_ops)
550 		return;
551 
552 	max_dmac_filters = mac_ops->dmac_filter_count / lmac_count;
553 
554 	for (i = 0; i < max_dmac_filters; i++)
555 		cgx_lmac_addr_del(cgx_id, lmac_id, i);
556 
557 	/* As cgx_lmac_addr_del does not clear entry for index 0
558 	 * so it needs to be done explicitly
559 	 */
560 	cgx_lmac_addr_reset(cgx_id, lmac_id);
561 }
562 
563 int rvu_mbox_handler_cgx_start_rxtx(struct rvu *rvu, struct msg_req *req,
564 				    struct msg_rsp *rsp)
565 {
566 	rvu_cgx_config_rxtx(rvu, req->hdr.pcifunc, true);
567 	return 0;
568 }
569 
570 int rvu_mbox_handler_cgx_stop_rxtx(struct rvu *rvu, struct msg_req *req,
571 				   struct msg_rsp *rsp)
572 {
573 	rvu_cgx_config_rxtx(rvu, req->hdr.pcifunc, false);
574 	return 0;
575 }
576 
577 static int rvu_lmac_get_stats(struct rvu *rvu, struct msg_req *req,
578 			      void *rsp)
579 {
580 	int pf = rvu_get_pf(req->hdr.pcifunc);
581 	struct mac_ops *mac_ops;
582 	int stat = 0, err = 0;
583 	u64 tx_stat, rx_stat;
584 	u8 cgx_idx, lmac;
585 	void *cgxd;
586 
587 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
588 		return LMAC_AF_ERR_PERM_DENIED;
589 
590 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_idx, &lmac);
591 	cgxd = rvu_cgx_pdata(cgx_idx, rvu);
592 	mac_ops = get_mac_ops(cgxd);
593 
594 	/* Rx stats */
595 	while (stat < mac_ops->rx_stats_cnt) {
596 		err = mac_ops->mac_get_rx_stats(cgxd, lmac, stat, &rx_stat);
597 		if (err)
598 			return err;
599 		if (mac_ops->rx_stats_cnt == RPM_RX_STATS_COUNT)
600 			((struct rpm_stats_rsp *)rsp)->rx_stats[stat] = rx_stat;
601 		else
602 			((struct cgx_stats_rsp *)rsp)->rx_stats[stat] = rx_stat;
603 		stat++;
604 	}
605 
606 	/* Tx stats */
607 	stat = 0;
608 	while (stat < mac_ops->tx_stats_cnt) {
609 		err = mac_ops->mac_get_tx_stats(cgxd, lmac, stat, &tx_stat);
610 		if (err)
611 			return err;
612 		if (mac_ops->tx_stats_cnt == RPM_TX_STATS_COUNT)
613 			((struct rpm_stats_rsp *)rsp)->tx_stats[stat] = tx_stat;
614 		else
615 			((struct cgx_stats_rsp *)rsp)->tx_stats[stat] = tx_stat;
616 		stat++;
617 	}
618 	return 0;
619 }
620 
621 int rvu_mbox_handler_cgx_stats(struct rvu *rvu, struct msg_req *req,
622 			       struct cgx_stats_rsp *rsp)
623 {
624 	return rvu_lmac_get_stats(rvu, req, (void *)rsp);
625 }
626 
627 int rvu_mbox_handler_rpm_stats(struct rvu *rvu, struct msg_req *req,
628 			       struct rpm_stats_rsp *rsp)
629 {
630 	return rvu_lmac_get_stats(rvu, req, (void *)rsp);
631 }
632 
633 int rvu_mbox_handler_cgx_stats_rst(struct rvu *rvu, struct msg_req *req,
634 				   struct msg_rsp *rsp)
635 {
636 	int pf = rvu_get_pf(req->hdr.pcifunc);
637 	struct rvu_pfvf	*parent_pf;
638 	struct mac_ops *mac_ops;
639 	u8 cgx_idx, lmac;
640 	void *cgxd;
641 
642 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
643 		return LMAC_AF_ERR_PERM_DENIED;
644 
645 	parent_pf = &rvu->pf[pf];
646 	/* To ensure reset cgx stats won't affect VF stats,
647 	 *  check if it used by only PF interface.
648 	 *  If not, return
649 	 */
650 	if (parent_pf->cgx_users > 1) {
651 		dev_info(rvu->dev, "CGX busy, could not reset statistics\n");
652 		return 0;
653 	}
654 
655 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_idx, &lmac);
656 	cgxd = rvu_cgx_pdata(cgx_idx, rvu);
657 	mac_ops = get_mac_ops(cgxd);
658 
659 	return mac_ops->mac_stats_reset(cgxd, lmac);
660 }
661 
662 int rvu_mbox_handler_cgx_fec_stats(struct rvu *rvu,
663 				   struct msg_req *req,
664 				   struct cgx_fec_stats_rsp *rsp)
665 {
666 	int pf = rvu_get_pf(req->hdr.pcifunc);
667 	struct mac_ops *mac_ops;
668 	u8 cgx_idx, lmac;
669 	void *cgxd;
670 
671 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
672 		return LMAC_AF_ERR_PERM_DENIED;
673 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_idx, &lmac);
674 
675 	cgxd = rvu_cgx_pdata(cgx_idx, rvu);
676 	mac_ops = get_mac_ops(cgxd);
677 	return  mac_ops->get_fec_stats(cgxd, lmac, rsp);
678 }
679 
680 int rvu_mbox_handler_cgx_mac_addr_set(struct rvu *rvu,
681 				      struct cgx_mac_addr_set_or_get *req,
682 				      struct cgx_mac_addr_set_or_get *rsp)
683 {
684 	int pf = rvu_get_pf(req->hdr.pcifunc);
685 	u8 cgx_id, lmac_id;
686 
687 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
688 		return -EPERM;
689 
690 	if (rvu_npc_exact_has_match_table(rvu))
691 		return rvu_npc_exact_mac_addr_set(rvu, req, rsp);
692 
693 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
694 
695 	cgx_lmac_addr_set(cgx_id, lmac_id, req->mac_addr);
696 
697 	return 0;
698 }
699 
700 int rvu_mbox_handler_cgx_mac_addr_add(struct rvu *rvu,
701 				      struct cgx_mac_addr_add_req *req,
702 				      struct cgx_mac_addr_add_rsp *rsp)
703 {
704 	int pf = rvu_get_pf(req->hdr.pcifunc);
705 	u8 cgx_id, lmac_id;
706 	int rc = 0;
707 
708 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
709 		return -EPERM;
710 
711 	if (rvu_npc_exact_has_match_table(rvu))
712 		return rvu_npc_exact_mac_addr_add(rvu, req, rsp);
713 
714 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
715 	rc = cgx_lmac_addr_add(cgx_id, lmac_id, req->mac_addr);
716 	if (rc >= 0) {
717 		rsp->index = rc;
718 		return 0;
719 	}
720 
721 	return rc;
722 }
723 
724 int rvu_mbox_handler_cgx_mac_addr_del(struct rvu *rvu,
725 				      struct cgx_mac_addr_del_req *req,
726 				      struct msg_rsp *rsp)
727 {
728 	int pf = rvu_get_pf(req->hdr.pcifunc);
729 	u8 cgx_id, lmac_id;
730 
731 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
732 		return -EPERM;
733 
734 	if (rvu_npc_exact_has_match_table(rvu))
735 		return rvu_npc_exact_mac_addr_del(rvu, req, rsp);
736 
737 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
738 	return cgx_lmac_addr_del(cgx_id, lmac_id, req->index);
739 }
740 
741 int rvu_mbox_handler_cgx_mac_max_entries_get(struct rvu *rvu,
742 					     struct msg_req *req,
743 					     struct cgx_max_dmac_entries_get_rsp
744 					     *rsp)
745 {
746 	int pf = rvu_get_pf(req->hdr.pcifunc);
747 	u8 cgx_id, lmac_id;
748 
749 	/* If msg is received from PFs(which are not mapped to CGX LMACs)
750 	 * or VF then no entries are allocated for DMAC filters at CGX level.
751 	 * So returning zero.
752 	 */
753 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc)) {
754 		rsp->max_dmac_filters = 0;
755 		return 0;
756 	}
757 
758 	if (rvu_npc_exact_has_match_table(rvu)) {
759 		rsp->max_dmac_filters = rvu_npc_exact_get_max_entries(rvu);
760 		return 0;
761 	}
762 
763 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
764 	rsp->max_dmac_filters = cgx_lmac_addr_max_entries_get(cgx_id, lmac_id);
765 	return 0;
766 }
767 
768 int rvu_mbox_handler_cgx_mac_addr_get(struct rvu *rvu,
769 				      struct cgx_mac_addr_set_or_get *req,
770 				      struct cgx_mac_addr_set_or_get *rsp)
771 {
772 	int pf = rvu_get_pf(req->hdr.pcifunc);
773 	u8 cgx_id, lmac_id;
774 	int rc = 0;
775 	u64 cfg;
776 
777 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
778 		return -EPERM;
779 
780 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
781 
782 	rsp->hdr.rc = rc;
783 	cfg = cgx_lmac_addr_get(cgx_id, lmac_id);
784 	/* copy 48 bit mac address to req->mac_addr */
785 	u64_to_ether_addr(cfg, rsp->mac_addr);
786 	return 0;
787 }
788 
789 int rvu_mbox_handler_cgx_promisc_enable(struct rvu *rvu, struct msg_req *req,
790 					struct msg_rsp *rsp)
791 {
792 	u16 pcifunc = req->hdr.pcifunc;
793 	int pf = rvu_get_pf(pcifunc);
794 	u8 cgx_id, lmac_id;
795 
796 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
797 		return -EPERM;
798 
799 	/* Disable drop on non hit rule */
800 	if (rvu_npc_exact_has_match_table(rvu))
801 		return rvu_npc_exact_promisc_enable(rvu, req->hdr.pcifunc);
802 
803 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
804 
805 	cgx_lmac_promisc_config(cgx_id, lmac_id, true);
806 	return 0;
807 }
808 
809 int rvu_mbox_handler_cgx_promisc_disable(struct rvu *rvu, struct msg_req *req,
810 					 struct msg_rsp *rsp)
811 {
812 	int pf = rvu_get_pf(req->hdr.pcifunc);
813 	u8 cgx_id, lmac_id;
814 
815 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
816 		return -EPERM;
817 
818 	/* Disable drop on non hit rule */
819 	if (rvu_npc_exact_has_match_table(rvu))
820 		return rvu_npc_exact_promisc_disable(rvu, req->hdr.pcifunc);
821 
822 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
823 
824 	cgx_lmac_promisc_config(cgx_id, lmac_id, false);
825 	return 0;
826 }
827 
828 static int rvu_cgx_ptp_rx_cfg(struct rvu *rvu, u16 pcifunc, bool enable)
829 {
830 	struct rvu_pfvf *pfvf = rvu_get_pfvf(rvu, pcifunc);
831 	int pf = rvu_get_pf(pcifunc);
832 	struct mac_ops *mac_ops;
833 	u8 cgx_id, lmac_id;
834 	void *cgxd;
835 
836 	if (!is_mac_feature_supported(rvu, pf, RVU_LMAC_FEAT_PTP))
837 		return 0;
838 
839 	/* This msg is expected only from PF/VFs that are mapped to CGX/RPM LMACs,
840 	 * if received from other PF/VF simply ACK, nothing to do.
841 	 */
842 	if (!is_pf_cgxmapped(rvu, pf))
843 		return -EPERM;
844 
845 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
846 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
847 
848 	mac_ops = get_mac_ops(cgxd);
849 	mac_ops->mac_enadis_ptp_config(cgxd, lmac_id, enable);
850 	/* If PTP is enabled then inform NPC that packets to be
851 	 * parsed by this PF will have their data shifted by 8 bytes
852 	 * and if PTP is disabled then no shift is required
853 	 */
854 	if (npc_config_ts_kpuaction(rvu, pf, pcifunc, enable))
855 		return -EINVAL;
856 	/* This flag is required to clean up CGX conf if app gets killed */
857 	pfvf->hw_rx_tstamp_en = enable;
858 
859 	/* Inform MCS about 8B RX header */
860 	rvu_mcs_ptp_cfg(rvu, cgx_id, lmac_id, enable);
861 	return 0;
862 }
863 
864 int rvu_mbox_handler_cgx_ptp_rx_enable(struct rvu *rvu, struct msg_req *req,
865 				       struct msg_rsp *rsp)
866 {
867 	if (!is_pf_cgxmapped(rvu, rvu_get_pf(req->hdr.pcifunc)))
868 		return -EPERM;
869 
870 	return rvu_cgx_ptp_rx_cfg(rvu, req->hdr.pcifunc, true);
871 }
872 
873 int rvu_mbox_handler_cgx_ptp_rx_disable(struct rvu *rvu, struct msg_req *req,
874 					struct msg_rsp *rsp)
875 {
876 	return rvu_cgx_ptp_rx_cfg(rvu, req->hdr.pcifunc, false);
877 }
878 
879 static int rvu_cgx_config_linkevents(struct rvu *rvu, u16 pcifunc, bool en)
880 {
881 	int pf = rvu_get_pf(pcifunc);
882 	u8 cgx_id, lmac_id;
883 
884 	if (!is_cgx_config_permitted(rvu, pcifunc))
885 		return -EPERM;
886 
887 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
888 
889 	if (en) {
890 		set_bit(pf, &rvu->pf_notify_bmap);
891 		/* Send the current link status to PF */
892 		rvu_cgx_send_link_info(cgx_id, lmac_id, rvu);
893 	} else {
894 		clear_bit(pf, &rvu->pf_notify_bmap);
895 	}
896 
897 	return 0;
898 }
899 
900 int rvu_mbox_handler_cgx_start_linkevents(struct rvu *rvu, struct msg_req *req,
901 					  struct msg_rsp *rsp)
902 {
903 	rvu_cgx_config_linkevents(rvu, req->hdr.pcifunc, true);
904 	return 0;
905 }
906 
907 int rvu_mbox_handler_cgx_stop_linkevents(struct rvu *rvu, struct msg_req *req,
908 					 struct msg_rsp *rsp)
909 {
910 	rvu_cgx_config_linkevents(rvu, req->hdr.pcifunc, false);
911 	return 0;
912 }
913 
914 int rvu_mbox_handler_cgx_get_linkinfo(struct rvu *rvu, struct msg_req *req,
915 				      struct cgx_link_info_msg *rsp)
916 {
917 	u8 cgx_id, lmac_id;
918 	int pf, err;
919 
920 	pf = rvu_get_pf(req->hdr.pcifunc);
921 
922 	if (!is_pf_cgxmapped(rvu, pf))
923 		return -ENODEV;
924 
925 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
926 
927 	err = cgx_get_link_info(rvu_cgx_pdata(cgx_id, rvu), lmac_id,
928 				&rsp->link_info);
929 	return err;
930 }
931 
932 int rvu_mbox_handler_cgx_features_get(struct rvu *rvu,
933 				      struct msg_req *req,
934 				      struct cgx_features_info_msg *rsp)
935 {
936 	int pf = rvu_get_pf(req->hdr.pcifunc);
937 	u8 cgx_idx, lmac;
938 	void *cgxd;
939 
940 	if (!is_pf_cgxmapped(rvu, pf))
941 		return 0;
942 
943 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_idx, &lmac);
944 	cgxd = rvu_cgx_pdata(cgx_idx, rvu);
945 	rsp->lmac_features = cgx_features_get(cgxd);
946 
947 	return 0;
948 }
949 
950 u32 rvu_cgx_get_fifolen(struct rvu *rvu)
951 {
952 	void *cgxd = rvu_first_cgx_pdata(rvu);
953 
954 	if (!cgxd)
955 		return 0;
956 
957 	return cgx_get_fifo_len(cgxd);
958 }
959 
960 u32 rvu_cgx_get_lmac_fifolen(struct rvu *rvu, int cgx, int lmac)
961 {
962 	struct mac_ops *mac_ops;
963 	void *cgxd;
964 
965 	cgxd = rvu_cgx_pdata(cgx, rvu);
966 	if (!cgxd)
967 		return 0;
968 
969 	mac_ops = get_mac_ops(cgxd);
970 	if (!mac_ops->lmac_fifo_len)
971 		return 0;
972 
973 	return mac_ops->lmac_fifo_len(cgxd, lmac);
974 }
975 
976 static int rvu_cgx_config_intlbk(struct rvu *rvu, u16 pcifunc, bool en)
977 {
978 	int pf = rvu_get_pf(pcifunc);
979 	struct mac_ops *mac_ops;
980 	u8 cgx_id, lmac_id;
981 
982 	if (!is_cgx_config_permitted(rvu, pcifunc))
983 		return -EPERM;
984 
985 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
986 	mac_ops = get_mac_ops(rvu_cgx_pdata(cgx_id, rvu));
987 
988 	return mac_ops->mac_lmac_intl_lbk(rvu_cgx_pdata(cgx_id, rvu),
989 					  lmac_id, en);
990 }
991 
992 int rvu_mbox_handler_cgx_intlbk_enable(struct rvu *rvu, struct msg_req *req,
993 				       struct msg_rsp *rsp)
994 {
995 	rvu_cgx_config_intlbk(rvu, req->hdr.pcifunc, true);
996 	return 0;
997 }
998 
999 int rvu_mbox_handler_cgx_intlbk_disable(struct rvu *rvu, struct msg_req *req,
1000 					struct msg_rsp *rsp)
1001 {
1002 	rvu_cgx_config_intlbk(rvu, req->hdr.pcifunc, false);
1003 	return 0;
1004 }
1005 
1006 int rvu_cgx_cfg_pause_frm(struct rvu *rvu, u16 pcifunc, u8 tx_pause, u8 rx_pause)
1007 {
1008 	int pf = rvu_get_pf(pcifunc);
1009 	u8 rx_pfc = 0, tx_pfc = 0;
1010 	struct mac_ops *mac_ops;
1011 	u8 cgx_id, lmac_id;
1012 	void *cgxd;
1013 
1014 	if (!is_mac_feature_supported(rvu, pf, RVU_LMAC_FEAT_FC))
1015 		return 0;
1016 
1017 	/* This msg is expected only from PF/VFs that are mapped to CGX LMACs,
1018 	 * if received from other PF/VF simply ACK, nothing to do.
1019 	 */
1020 	if (!is_pf_cgxmapped(rvu, pf))
1021 		return LMAC_AF_ERR_PF_NOT_MAPPED;
1022 
1023 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1024 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
1025 	mac_ops = get_mac_ops(cgxd);
1026 
1027 	mac_ops->mac_get_pfc_frm_cfg(cgxd, lmac_id, &tx_pfc, &rx_pfc);
1028 	if (tx_pfc || rx_pfc) {
1029 		dev_warn(rvu->dev,
1030 			 "Can not configure 802.3X flow control as PFC frames are enabled");
1031 		return LMAC_AF_ERR_8023PAUSE_ENADIS_PERM_DENIED;
1032 	}
1033 
1034 	mutex_lock(&rvu->rsrc_lock);
1035 	if (verify_lmac_fc_cfg(cgxd, lmac_id, tx_pause, rx_pause,
1036 			       pcifunc & RVU_PFVF_FUNC_MASK)) {
1037 		mutex_unlock(&rvu->rsrc_lock);
1038 		return LMAC_AF_ERR_PERM_DENIED;
1039 	}
1040 	mutex_unlock(&rvu->rsrc_lock);
1041 
1042 	return mac_ops->mac_enadis_pause_frm(cgxd, lmac_id, tx_pause, rx_pause);
1043 }
1044 
1045 int rvu_mbox_handler_cgx_cfg_pause_frm(struct rvu *rvu,
1046 				       struct cgx_pause_frm_cfg *req,
1047 				       struct cgx_pause_frm_cfg *rsp)
1048 {
1049 	int pf = rvu_get_pf(req->hdr.pcifunc);
1050 	struct mac_ops *mac_ops;
1051 	u8 cgx_id, lmac_id;
1052 	int err = 0;
1053 	void *cgxd;
1054 
1055 	/* This msg is expected only from PF/VFs that are mapped to CGX LMACs,
1056 	 * if received from other PF/VF simply ACK, nothing to do.
1057 	 */
1058 	if (!is_pf_cgxmapped(rvu, pf))
1059 		return -ENODEV;
1060 
1061 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1062 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
1063 	mac_ops = get_mac_ops(cgxd);
1064 
1065 	if (req->set)
1066 		err = rvu_cgx_cfg_pause_frm(rvu, req->hdr.pcifunc, req->tx_pause, req->rx_pause);
1067 	else
1068 		mac_ops->mac_get_pause_frm_status(cgxd, lmac_id, &rsp->tx_pause, &rsp->rx_pause);
1069 
1070 	return err;
1071 }
1072 
1073 int rvu_mbox_handler_cgx_get_phy_fec_stats(struct rvu *rvu, struct msg_req *req,
1074 					   struct msg_rsp *rsp)
1075 {
1076 	int pf = rvu_get_pf(req->hdr.pcifunc);
1077 	u8 cgx_id, lmac_id;
1078 
1079 	if (!is_pf_cgxmapped(rvu, pf))
1080 		return LMAC_AF_ERR_PF_NOT_MAPPED;
1081 
1082 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1083 	return cgx_get_phy_fec_stats(rvu_cgx_pdata(cgx_id, rvu), lmac_id);
1084 }
1085 
1086 /* Finds cumulative status of NIX rx/tx counters from LF of a PF and those
1087  * from its VFs as well. ie. NIX rx/tx counters at the CGX port level
1088  */
1089 int rvu_cgx_nix_cuml_stats(struct rvu *rvu, void *cgxd, int lmac_id,
1090 			   int index, int rxtxflag, u64 *stat)
1091 {
1092 	struct rvu_block *block;
1093 	int blkaddr;
1094 	u16 pcifunc;
1095 	int pf, lf;
1096 
1097 	*stat = 0;
1098 
1099 	if (!cgxd || !rvu)
1100 		return -EINVAL;
1101 
1102 	pf = cgxlmac_to_pf(rvu, cgx_get_cgxid(cgxd), lmac_id);
1103 	if (pf < 0)
1104 		return pf;
1105 
1106 	/* Assumes LF of a PF and all of its VF belongs to the same
1107 	 * NIX block
1108 	 */
1109 	pcifunc = pf << RVU_PFVF_PF_SHIFT;
1110 	blkaddr = rvu_get_blkaddr(rvu, BLKTYPE_NIX, pcifunc);
1111 	if (blkaddr < 0)
1112 		return 0;
1113 	block = &rvu->hw->block[blkaddr];
1114 
1115 	for (lf = 0; lf < block->lf.max; lf++) {
1116 		/* Check if a lf is attached to this PF or one of its VFs */
1117 		if (!((block->fn_map[lf] & ~RVU_PFVF_FUNC_MASK) == (pcifunc &
1118 			 ~RVU_PFVF_FUNC_MASK)))
1119 			continue;
1120 		if (rxtxflag == NIX_STATS_RX)
1121 			*stat += rvu_read64(rvu, blkaddr,
1122 					    NIX_AF_LFX_RX_STATX(lf, index));
1123 		else
1124 			*stat += rvu_read64(rvu, blkaddr,
1125 					    NIX_AF_LFX_TX_STATX(lf, index));
1126 	}
1127 
1128 	return 0;
1129 }
1130 
1131 int rvu_cgx_start_stop_io(struct rvu *rvu, u16 pcifunc, bool start)
1132 {
1133 	struct rvu_pfvf *parent_pf, *pfvf;
1134 	int cgx_users, err = 0;
1135 
1136 	if (!is_pf_cgxmapped(rvu, rvu_get_pf(pcifunc)))
1137 		return 0;
1138 
1139 	parent_pf = &rvu->pf[rvu_get_pf(pcifunc)];
1140 	pfvf = rvu_get_pfvf(rvu, pcifunc);
1141 
1142 	mutex_lock(&rvu->cgx_cfg_lock);
1143 
1144 	if (start && pfvf->cgx_in_use)
1145 		goto exit;  /* CGX is already started hence nothing to do */
1146 	if (!start && !pfvf->cgx_in_use)
1147 		goto exit; /* CGX is already stopped hence nothing to do */
1148 
1149 	if (start) {
1150 		cgx_users = parent_pf->cgx_users;
1151 		parent_pf->cgx_users++;
1152 	} else {
1153 		parent_pf->cgx_users--;
1154 		cgx_users = parent_pf->cgx_users;
1155 	}
1156 
1157 	/* Start CGX when first of all NIXLFs is started.
1158 	 * Stop CGX when last of all NIXLFs is stopped.
1159 	 */
1160 	if (!cgx_users) {
1161 		err = rvu_cgx_config_rxtx(rvu, pcifunc & ~RVU_PFVF_FUNC_MASK,
1162 					  start);
1163 		if (err) {
1164 			dev_err(rvu->dev, "Unable to %s CGX\n",
1165 				start ? "start" : "stop");
1166 			/* Revert the usage count in case of error */
1167 			parent_pf->cgx_users = start ? parent_pf->cgx_users  - 1
1168 					       : parent_pf->cgx_users  + 1;
1169 			goto exit;
1170 		}
1171 	}
1172 	pfvf->cgx_in_use = start;
1173 exit:
1174 	mutex_unlock(&rvu->cgx_cfg_lock);
1175 	return err;
1176 }
1177 
1178 int rvu_mbox_handler_cgx_set_fec_param(struct rvu *rvu,
1179 				       struct fec_mode *req,
1180 				       struct fec_mode *rsp)
1181 {
1182 	int pf = rvu_get_pf(req->hdr.pcifunc);
1183 	u8 cgx_id, lmac_id;
1184 
1185 	if (!is_pf_cgxmapped(rvu, pf))
1186 		return -EPERM;
1187 
1188 	if (req->fec == OTX2_FEC_OFF)
1189 		req->fec = OTX2_FEC_NONE;
1190 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1191 	rsp->fec = cgx_set_fec(req->fec, cgx_id, lmac_id);
1192 	return 0;
1193 }
1194 
1195 int rvu_mbox_handler_cgx_get_aux_link_info(struct rvu *rvu, struct msg_req *req,
1196 					   struct cgx_fw_data *rsp)
1197 {
1198 	int pf = rvu_get_pf(req->hdr.pcifunc);
1199 	u8 cgx_id, lmac_id;
1200 
1201 	if (!rvu->fwdata)
1202 		return LMAC_AF_ERR_FIRMWARE_DATA_NOT_MAPPED;
1203 
1204 	if (!is_pf_cgxmapped(rvu, pf))
1205 		return -EPERM;
1206 
1207 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1208 
1209 	if (rvu->hw->lmac_per_cgx == CGX_LMACS_USX)
1210 		memcpy(&rsp->fwdata,
1211 		       &rvu->fwdata->cgx_fw_data_usx[cgx_id][lmac_id],
1212 		       sizeof(struct cgx_lmac_fwdata_s));
1213 	else
1214 		memcpy(&rsp->fwdata,
1215 		       &rvu->fwdata->cgx_fw_data[cgx_id][lmac_id],
1216 		       sizeof(struct cgx_lmac_fwdata_s));
1217 
1218 	return 0;
1219 }
1220 
1221 int rvu_mbox_handler_cgx_set_link_mode(struct rvu *rvu,
1222 				       struct cgx_set_link_mode_req *req,
1223 				       struct cgx_set_link_mode_rsp *rsp)
1224 {
1225 	int pf = rvu_get_pf(req->hdr.pcifunc);
1226 	u8 cgx_idx, lmac;
1227 	void *cgxd;
1228 
1229 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
1230 		return -EPERM;
1231 
1232 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_idx, &lmac);
1233 	cgxd = rvu_cgx_pdata(cgx_idx, rvu);
1234 	rsp->status = cgx_set_link_mode(cgxd, req->args, cgx_idx, lmac);
1235 	return 0;
1236 }
1237 
1238 int rvu_mbox_handler_cgx_mac_addr_reset(struct rvu *rvu, struct cgx_mac_addr_reset_req *req,
1239 					struct msg_rsp *rsp)
1240 {
1241 	int pf = rvu_get_pf(req->hdr.pcifunc);
1242 	u8 cgx_id, lmac_id;
1243 
1244 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
1245 		return LMAC_AF_ERR_PERM_DENIED;
1246 
1247 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1248 
1249 	if (rvu_npc_exact_has_match_table(rvu))
1250 		return rvu_npc_exact_mac_addr_reset(rvu, req, rsp);
1251 
1252 	return cgx_lmac_addr_reset(cgx_id, lmac_id);
1253 }
1254 
1255 int rvu_mbox_handler_cgx_mac_addr_update(struct rvu *rvu,
1256 					 struct cgx_mac_addr_update_req *req,
1257 					 struct cgx_mac_addr_update_rsp *rsp)
1258 {
1259 	int pf = rvu_get_pf(req->hdr.pcifunc);
1260 	u8 cgx_id, lmac_id;
1261 
1262 	if (!is_cgx_config_permitted(rvu, req->hdr.pcifunc))
1263 		return LMAC_AF_ERR_PERM_DENIED;
1264 
1265 	if (rvu_npc_exact_has_match_table(rvu))
1266 		return rvu_npc_exact_mac_addr_update(rvu, req, rsp);
1267 
1268 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1269 	return cgx_lmac_addr_update(cgx_id, lmac_id, req->mac_addr, req->index);
1270 }
1271 
1272 int rvu_cgx_prio_flow_ctrl_cfg(struct rvu *rvu, u16 pcifunc, u8 tx_pause,
1273 			       u8 rx_pause, u16 pfc_en)
1274 {
1275 	int pf = rvu_get_pf(pcifunc);
1276 	u8 rx_8023 = 0, tx_8023 = 0;
1277 	struct mac_ops *mac_ops;
1278 	u8 cgx_id, lmac_id;
1279 	void *cgxd;
1280 
1281 	/* This msg is expected only from PF/VFs that are mapped to CGX LMACs,
1282 	 * if received from other PF/VF simply ACK, nothing to do.
1283 	 */
1284 	if (!is_pf_cgxmapped(rvu, pf))
1285 		return -ENODEV;
1286 
1287 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1288 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
1289 	mac_ops = get_mac_ops(cgxd);
1290 
1291 	mac_ops->mac_get_pause_frm_status(cgxd, lmac_id, &tx_8023, &rx_8023);
1292 	if (tx_8023 || rx_8023) {
1293 		dev_warn(rvu->dev,
1294 			 "Can not configure PFC as 802.3X pause frames are enabled");
1295 		return LMAC_AF_ERR_PFC_ENADIS_PERM_DENIED;
1296 	}
1297 
1298 	mutex_lock(&rvu->rsrc_lock);
1299 	if (verify_lmac_fc_cfg(cgxd, lmac_id, tx_pause, rx_pause,
1300 			       pcifunc & RVU_PFVF_FUNC_MASK)) {
1301 		mutex_unlock(&rvu->rsrc_lock);
1302 		return LMAC_AF_ERR_PERM_DENIED;
1303 	}
1304 	mutex_unlock(&rvu->rsrc_lock);
1305 
1306 	return mac_ops->pfc_config(cgxd, lmac_id, tx_pause, rx_pause, pfc_en);
1307 }
1308 
1309 int rvu_mbox_handler_cgx_prio_flow_ctrl_cfg(struct rvu *rvu,
1310 					    struct cgx_pfc_cfg *req,
1311 					    struct cgx_pfc_rsp *rsp)
1312 {
1313 	int pf = rvu_get_pf(req->hdr.pcifunc);
1314 	struct mac_ops *mac_ops;
1315 	u8 cgx_id, lmac_id;
1316 	void *cgxd;
1317 	int err;
1318 
1319 	/* This msg is expected only from PF/VFs that are mapped to CGX LMACs,
1320 	 * if received from other PF/VF simply ACK, nothing to do.
1321 	 */
1322 	if (!is_pf_cgxmapped(rvu, pf))
1323 		return -ENODEV;
1324 
1325 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx_id, &lmac_id);
1326 	cgxd = rvu_cgx_pdata(cgx_id, rvu);
1327 	mac_ops = get_mac_ops(cgxd);
1328 
1329 	err = rvu_cgx_prio_flow_ctrl_cfg(rvu, req->hdr.pcifunc, req->tx_pause,
1330 					 req->rx_pause, req->pfc_en);
1331 
1332 	mac_ops->mac_get_pfc_frm_cfg(cgxd, lmac_id, &rsp->tx_pause, &rsp->rx_pause);
1333 	return err;
1334 }
1335 
1336 void rvu_mac_reset(struct rvu *rvu, u16 pcifunc)
1337 {
1338 	int pf = rvu_get_pf(pcifunc);
1339 	struct mac_ops *mac_ops;
1340 	struct cgx *cgxd;
1341 	u8 cgx, lmac;
1342 
1343 	if (!is_pf_cgxmapped(rvu, pf))
1344 		return;
1345 
1346 	rvu_get_cgx_lmac_id(rvu->pf2cgxlmac_map[pf], &cgx, &lmac);
1347 	cgxd = rvu_cgx_pdata(cgx, rvu);
1348 	mac_ops = get_mac_ops(cgxd);
1349 
1350 	if (mac_ops->mac_reset(cgxd, lmac, !is_vf(pcifunc)))
1351 		dev_err(rvu->dev, "Failed to reset MAC\n");
1352 }
1353