1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Marvell RVU Admin Function driver 3 * 4 * Copyright (C) 2018 Marvell. 5 * 6 */ 7 8 #ifndef RVU_H 9 #define RVU_H 10 11 #include <linux/pci.h> 12 #include <net/devlink.h> 13 14 #include "rvu_struct.h" 15 #include "rvu_devlink.h" 16 #include "common.h" 17 #include "mbox.h" 18 #include "npc.h" 19 #include "rvu_reg.h" 20 #include "ptp.h" 21 22 /* PCI device IDs */ 23 #define PCI_DEVID_OCTEONTX2_RVU_AF 0xA065 24 #define PCI_DEVID_OCTEONTX2_LBK 0xA061 25 26 /* Subsystem Device ID */ 27 #define PCI_SUBSYS_DEVID_98XX 0xB100 28 #define PCI_SUBSYS_DEVID_96XX 0xB200 29 #define PCI_SUBSYS_DEVID_CN10K_A 0xB900 30 #define PCI_SUBSYS_DEVID_CNF10K_A 0xBA00 31 #define PCI_SUBSYS_DEVID_CNF10K_B 0xBC00 32 #define PCI_SUBSYS_DEVID_CN10K_B 0xBD00 33 34 /* PCI BAR nos */ 35 #define PCI_AF_REG_BAR_NUM 0 36 #define PCI_PF_REG_BAR_NUM 2 37 #define PCI_MBOX_BAR_NUM 4 38 39 #define NAME_SIZE 32 40 #define MAX_NIX_BLKS 2 41 #define MAX_CPT_BLKS 2 42 43 /* PF_FUNC */ 44 #define RVU_PFVF_PF_SHIFT 10 45 #define RVU_PFVF_PF_MASK 0x3F 46 #define RVU_PFVF_FUNC_SHIFT 0 47 #define RVU_PFVF_FUNC_MASK 0x3FF 48 49 #ifdef CONFIG_DEBUG_FS 50 struct dump_ctx { 51 int lf; 52 int id; 53 bool all; 54 }; 55 56 struct cpt_ctx { 57 int blkaddr; 58 struct rvu *rvu; 59 }; 60 61 struct rvu_debugfs { 62 struct dentry *root; 63 struct dentry *cgx_root; 64 struct dentry *cgx; 65 struct dentry *lmac; 66 struct dentry *npa; 67 struct dentry *nix; 68 struct dentry *npc; 69 struct dentry *cpt; 70 struct dentry *mcs_root; 71 struct dentry *mcs; 72 struct dentry *mcs_rx; 73 struct dentry *mcs_tx; 74 struct dump_ctx npa_aura_ctx; 75 struct dump_ctx npa_pool_ctx; 76 struct dump_ctx nix_cq_ctx; 77 struct dump_ctx nix_rq_ctx; 78 struct dump_ctx nix_sq_ctx; 79 struct cpt_ctx cpt_ctx[MAX_CPT_BLKS]; 80 int npa_qsize_id; 81 int nix_qsize_id; 82 }; 83 #endif 84 85 struct rvu_work { 86 struct work_struct work; 87 struct rvu *rvu; 88 int num_msgs; 89 int up_num_msgs; 90 }; 91 92 struct rsrc_bmap { 93 unsigned long *bmap; /* Pointer to resource bitmap */ 94 u16 max; /* Max resource id or count */ 95 }; 96 97 struct rvu_block { 98 struct rsrc_bmap lf; 99 struct admin_queue *aq; /* NIX/NPA AQ */ 100 u16 *fn_map; /* LF to pcifunc mapping */ 101 bool multislot; 102 bool implemented; 103 u8 addr; /* RVU_BLOCK_ADDR_E */ 104 u8 type; /* RVU_BLOCK_TYPE_E */ 105 u8 lfshift; 106 u64 lookup_reg; 107 u64 pf_lfcnt_reg; 108 u64 vf_lfcnt_reg; 109 u64 lfcfg_reg; 110 u64 msixcfg_reg; 111 u64 lfreset_reg; 112 unsigned char name[NAME_SIZE]; 113 struct rvu *rvu; 114 u64 cpt_flt_eng_map[3]; 115 u64 cpt_rcvrd_eng_map[3]; 116 }; 117 118 struct nix_mcast { 119 struct qmem *mce_ctx; 120 struct qmem *mcast_buf; 121 int replay_pkind; 122 struct rsrc_bmap mce_counter[2]; 123 /* Counters for both ingress and egress mcast lists */ 124 struct mutex mce_lock; /* Serialize MCE updates */ 125 }; 126 127 struct nix_mce_list { 128 struct hlist_head head; 129 int count; 130 int max; 131 }; 132 133 struct nix_mcast_grp_elem { 134 struct nix_mce_list mcast_mce_list; 135 u32 mcast_grp_idx; 136 u32 pcifunc; 137 int mcam_index; 138 int mce_start_index; 139 struct list_head list; 140 u8 dir; 141 }; 142 143 struct nix_mcast_grp { 144 struct list_head mcast_grp_head; 145 int count; 146 int next_grp_index; 147 struct mutex mcast_grp_lock; /* Serialize MCE updates */ 148 }; 149 150 /* layer metadata to uniquely identify a packet header field */ 151 struct npc_layer_mdata { 152 u8 lid; 153 u8 ltype; 154 u8 hdr; 155 u8 key; 156 u8 len; 157 }; 158 159 /* Structure to represent a field present in the 160 * generated key. A key field may present anywhere and can 161 * be of any size in the generated key. Once this structure 162 * is populated for fields of interest then field's presence 163 * and location (if present) can be known. 164 */ 165 struct npc_key_field { 166 /* Masks where all set bits indicate position 167 * of a field in the key 168 */ 169 u64 kw_mask[NPC_MAX_KWS_IN_KEY]; 170 /* Number of words in the key a field spans. If a field is 171 * of 16 bytes and key offset is 4 then the field will use 172 * 4 bytes in KW0, 8 bytes in KW1 and 4 bytes in KW2 and 173 * nr_kws will be 3(KW0, KW1 and KW2). 174 */ 175 int nr_kws; 176 /* used by packet header fields */ 177 struct npc_layer_mdata layer_mdata; 178 }; 179 180 struct npc_mcam { 181 struct rsrc_bmap counters; 182 struct mutex lock; /* MCAM entries and counters update lock */ 183 unsigned long *bmap; /* bitmap, 0 => bmap_entries */ 184 unsigned long *bmap_reverse; /* Reverse bitmap, bmap_entries => 0 */ 185 u16 bmap_entries; /* Number of unreserved MCAM entries */ 186 u16 bmap_fcnt; /* MCAM entries free count */ 187 u16 *entry2pfvf_map; 188 u16 *entry2cntr_map; 189 u16 *cntr2pfvf_map; 190 u16 *cntr_refcnt; 191 u16 *entry2target_pffunc; 192 u8 keysize; /* MCAM keysize 112/224/448 bits */ 193 u8 banks; /* Number of MCAM banks */ 194 u8 banks_per_entry;/* Number of keywords in key */ 195 u16 banksize; /* Number of MCAM entries in each bank */ 196 u16 total_entries; /* Total number of MCAM entries */ 197 u16 nixlf_offset; /* Offset of nixlf rsvd uncast entries */ 198 u16 pf_offset; /* Offset of PF's rsvd bcast, promisc entries */ 199 u16 lprio_count; 200 u16 lprio_start; 201 u16 hprio_count; 202 u16 hprio_end; 203 u16 rx_miss_act_cntr; /* Counter for RX MISS action */ 204 /* fields present in the generated key */ 205 struct npc_key_field tx_key_fields[NPC_KEY_FIELDS_MAX]; 206 struct npc_key_field rx_key_fields[NPC_KEY_FIELDS_MAX]; 207 u64 tx_features; 208 u64 rx_features; 209 struct list_head mcam_rules; 210 }; 211 212 /* Structure for per RVU func info ie PF/VF */ 213 struct rvu_pfvf { 214 bool npalf; /* Only one NPALF per RVU_FUNC */ 215 bool nixlf; /* Only one NIXLF per RVU_FUNC */ 216 u16 sso; 217 u16 ssow; 218 u16 cptlfs; 219 u16 timlfs; 220 u16 cpt1_lfs; 221 u8 cgx_lmac; 222 223 /* Block LF's MSIX vector info */ 224 struct rsrc_bmap msix; /* Bitmap for MSIX vector alloc */ 225 #define MSIX_BLKLF(blkaddr, lf) (((blkaddr) << 8) | ((lf) & 0xFF)) 226 u16 *msix_lfmap; /* Vector to block LF mapping */ 227 228 /* NPA contexts */ 229 struct qmem *aura_ctx; 230 struct qmem *pool_ctx; 231 struct qmem *npa_qints_ctx; 232 unsigned long *aura_bmap; 233 unsigned long *pool_bmap; 234 235 /* NIX contexts */ 236 struct qmem *rq_ctx; 237 struct qmem *sq_ctx; 238 struct qmem *cq_ctx; 239 struct qmem *rss_ctx; 240 struct qmem *cq_ints_ctx; 241 struct qmem *nix_qints_ctx; 242 unsigned long *sq_bmap; 243 unsigned long *rq_bmap; 244 unsigned long *cq_bmap; 245 246 u16 rx_chan_base; 247 u16 tx_chan_base; 248 u8 rx_chan_cnt; /* total number of RX channels */ 249 u8 tx_chan_cnt; /* total number of TX channels */ 250 u16 maxlen; 251 u16 minlen; 252 253 bool hw_rx_tstamp_en; /* Is rx_tstamp enabled */ 254 u8 mac_addr[ETH_ALEN]; /* MAC address of this PF/VF */ 255 u8 default_mac[ETH_ALEN]; /* MAC address from FWdata */ 256 257 /* Broadcast/Multicast/Promisc pkt replication info */ 258 u16 bcast_mce_idx; 259 u16 mcast_mce_idx; 260 u16 promisc_mce_idx; 261 struct nix_mce_list bcast_mce_list; 262 struct nix_mce_list mcast_mce_list; 263 struct nix_mce_list promisc_mce_list; 264 bool use_mce_list; 265 266 struct rvu_npc_mcam_rule *def_ucast_rule; 267 268 bool cgx_in_use; /* this PF/VF using CGX? */ 269 int cgx_users; /* number of cgx users - used only by PFs */ 270 271 int intf_mode; 272 u8 nix_blkaddr; /* BLKADDR_NIX0/1 assigned to this PF */ 273 u8 nix_rx_intf; /* NIX0_RX/NIX1_RX interface to NPC */ 274 u8 nix_tx_intf; /* NIX0_TX/NIX1_TX interface to NPC */ 275 u8 lbkid; /* NIX0/1 lbk link ID */ 276 u64 lmt_base_addr; /* Preseving the pcifunc's lmtst base addr*/ 277 u64 lmt_map_ent_w1; /* Preseving the word1 of lmtst map table entry*/ 278 unsigned long flags; 279 struct sdp_node_info *sdp_info; 280 }; 281 282 enum rvu_pfvf_flags { 283 NIXLF_INITIALIZED = 0, 284 PF_SET_VF_MAC, 285 PF_SET_VF_CFG, 286 PF_SET_VF_TRUSTED, 287 }; 288 289 #define RVU_CLEAR_VF_PERM ~GENMASK(PF_SET_VF_TRUSTED, PF_SET_VF_MAC) 290 291 struct nix_bp { 292 struct rsrc_bmap bpids; /* free bpids bitmap */ 293 u16 cgx_bpid_cnt; 294 u16 sdp_bpid_cnt; 295 u16 free_pool_base; 296 u16 *fn_map; /* pcifunc mapping */ 297 u8 *intf_map; /* interface type map */ 298 u8 *ref_cnt; 299 }; 300 301 struct nix_txsch { 302 struct rsrc_bmap schq; 303 u8 lvl; 304 #define NIX_TXSCHQ_FREE BIT_ULL(1) 305 #define NIX_TXSCHQ_CFG_DONE BIT_ULL(0) 306 #define TXSCH_MAP_FUNC(__pfvf_map) ((__pfvf_map) & 0xFFFF) 307 #define TXSCH_MAP_FLAGS(__pfvf_map) ((__pfvf_map) >> 16) 308 #define TXSCH_MAP(__func, __flags) (((__func) & 0xFFFF) | ((__flags) << 16)) 309 #define TXSCH_SET_FLAG(__pfvf_map, flag) ((__pfvf_map) | ((flag) << 16)) 310 u32 *pfvf_map; 311 }; 312 313 struct nix_mark_format { 314 u8 total; 315 u8 in_use; 316 u32 *cfg; 317 }; 318 319 /* smq(flush) to tl1 cir/pir info */ 320 struct nix_smq_tree_ctx { 321 u64 cir_off; 322 u64 cir_val; 323 u64 pir_off; 324 u64 pir_val; 325 }; 326 327 /* smq flush context */ 328 struct nix_smq_flush_ctx { 329 int smq; 330 u16 tl1_schq; 331 u16 tl2_schq; 332 struct nix_smq_tree_ctx smq_tree_ctx[NIX_TXSCH_LVL_CNT]; 333 }; 334 335 struct npc_pkind { 336 struct rsrc_bmap rsrc; 337 u32 *pfchan_map; 338 }; 339 340 struct nix_flowkey { 341 #define NIX_FLOW_KEY_ALG_MAX 32 342 u32 flowkey[NIX_FLOW_KEY_ALG_MAX]; 343 int in_use; 344 }; 345 346 struct nix_lso { 347 u8 total; 348 u8 in_use; 349 }; 350 351 struct nix_txvlan { 352 #define NIX_TX_VTAG_DEF_MAX 0x400 353 struct rsrc_bmap rsrc; 354 u16 *entry2pfvf_map; 355 struct mutex rsrc_lock; /* Serialize resource alloc/free */ 356 }; 357 358 struct nix_ipolicer { 359 struct rsrc_bmap band_prof; 360 u16 *pfvf_map; 361 u16 *match_id; 362 u16 *ref_count; 363 }; 364 365 struct nix_hw { 366 int blkaddr; 367 struct rvu *rvu; 368 struct nix_txsch txsch[NIX_TXSCH_LVL_CNT]; /* Tx schedulers */ 369 struct nix_mcast mcast; 370 struct nix_mcast_grp mcast_grp; 371 struct nix_flowkey flowkey; 372 struct nix_mark_format mark_format; 373 struct nix_lso lso; 374 struct nix_txvlan txvlan; 375 struct nix_ipolicer *ipolicer; 376 struct nix_bp bp; 377 u64 *tx_credits; 378 u8 cc_mcs_cnt; 379 }; 380 381 /* RVU block's capabilities or functionality, 382 * which vary by silicon version/skew. 383 */ 384 struct hw_cap { 385 /* Transmit side supported functionality */ 386 u8 nix_tx_aggr_lvl; /* Tx link's traffic aggregation level */ 387 u16 nix_txsch_per_cgx_lmac; /* Max Q's transmitting to CGX LMAC */ 388 u16 nix_txsch_per_lbk_lmac; /* Max Q's transmitting to LBK LMAC */ 389 u16 nix_txsch_per_sdp_lmac; /* Max Q's transmitting to SDP LMAC */ 390 bool nix_fixed_txschq_mapping; /* Schq mapping fixed or flexible */ 391 bool nix_shaping; /* Is shaping and coloring supported */ 392 bool nix_shaper_toggle_wait; /* Shaping toggle needs poll/wait */ 393 bool nix_tx_link_bp; /* Can link backpressure TL queues ? */ 394 bool nix_rx_multicast; /* Rx packet replication support */ 395 bool nix_common_dwrr_mtu; /* Common DWRR MTU for quantum config */ 396 bool per_pf_mbox_regs; /* PF mbox specified in per PF registers ? */ 397 bool programmable_chans; /* Channels programmable ? */ 398 bool ipolicer; 399 bool nix_multiple_dwrr_mtu; /* Multiple DWRR_MTU to choose from */ 400 bool npc_hash_extract; /* Hash extract enabled ? */ 401 bool npc_exact_match_enabled; /* Exact match supported ? */ 402 }; 403 404 struct rvu_hwinfo { 405 u8 total_pfs; /* MAX RVU PFs HW supports */ 406 u16 total_vfs; /* Max RVU VFs HW supports */ 407 u16 max_vfs_per_pf; /* Max VFs that can be attached to a PF */ 408 u8 cgx; 409 u8 lmac_per_cgx; 410 u16 cgx_chan_base; /* CGX base channel number */ 411 u16 lbk_chan_base; /* LBK base channel number */ 412 u16 sdp_chan_base; /* SDP base channel number */ 413 u16 cpt_chan_base; /* CPT base channel number */ 414 u8 cgx_links; 415 u8 lbk_links; 416 u8 sdp_links; 417 u8 cpt_links; /* Number of CPT links */ 418 u8 npc_kpus; /* No of parser units */ 419 u8 npc_pkinds; /* No of port kinds */ 420 u8 npc_intfs; /* No of interfaces */ 421 u8 npc_kpu_entries; /* No of KPU entries */ 422 u16 npc_counters; /* No of match stats counters */ 423 u32 lbk_bufsize; /* FIFO size supported by LBK */ 424 bool npc_ext_set; /* Extended register set */ 425 u64 npc_stat_ena; /* Match stats enable bit */ 426 427 struct hw_cap cap; 428 struct rvu_block block[BLK_COUNT]; /* Block info */ 429 struct nix_hw *nix; 430 struct rvu *rvu; 431 struct npc_pkind pkind; 432 struct npc_mcam mcam; 433 struct npc_exact_table *table; 434 }; 435 436 struct mbox_wq_info { 437 struct otx2_mbox mbox; 438 struct rvu_work *mbox_wrk; 439 440 struct otx2_mbox mbox_up; 441 struct rvu_work *mbox_wrk_up; 442 443 struct workqueue_struct *mbox_wq; 444 }; 445 446 struct channel_fwdata { 447 struct sdp_node_info info; 448 u8 valid; 449 #define RVU_CHANL_INFO_RESERVED 379 450 u8 reserved[RVU_CHANL_INFO_RESERVED]; 451 }; 452 453 struct rvu_fwdata { 454 #define RVU_FWDATA_HEADER_MAGIC 0xCFDA /* Custom Firmware Data*/ 455 #define RVU_FWDATA_VERSION 0x0001 456 u32 header_magic; 457 u32 version; /* version id */ 458 459 /* MAC address */ 460 #define PF_MACNUM_MAX 32 461 #define VF_MACNUM_MAX 256 462 u64 pf_macs[PF_MACNUM_MAX]; 463 u64 vf_macs[VF_MACNUM_MAX]; 464 u64 sclk; 465 u64 rclk; 466 u64 mcam_addr; 467 u64 mcam_sz; 468 u64 msixtr_base; 469 u32 ptp_ext_clk_rate; 470 u32 ptp_ext_tstamp; 471 struct channel_fwdata channel_data; 472 #define FWDATA_RESERVED_MEM 1014 473 u64 reserved[FWDATA_RESERVED_MEM]; 474 #define CGX_MAX 9 475 #define CGX_LMACS_MAX 4 476 #define CGX_LMACS_USX 8 477 union { 478 struct cgx_lmac_fwdata_s 479 cgx_fw_data[CGX_MAX][CGX_LMACS_MAX]; 480 struct cgx_lmac_fwdata_s 481 cgx_fw_data_usx[CGX_MAX][CGX_LMACS_USX]; 482 }; 483 /* Do not add new fields below this line */ 484 }; 485 486 struct ptp; 487 488 /* KPU profile adapter structure gathering all KPU configuration data and abstracting out the 489 * source where it came from. 490 */ 491 struct npc_kpu_profile_adapter { 492 const char *name; 493 u64 version; 494 const struct npc_lt_def_cfg *lt_def; 495 const struct npc_kpu_profile_action *ikpu; /* array[pkinds] */ 496 const struct npc_kpu_profile *kpu; /* array[kpus] */ 497 struct npc_mcam_kex *mkex; 498 struct npc_mcam_kex_hash *mkex_hash; 499 bool custom; 500 size_t pkinds; 501 size_t kpus; 502 }; 503 504 #define RVU_SWITCH_LBK_CHAN 63 505 506 struct rvu_switch { 507 struct mutex switch_lock; /* Serialize flow installation */ 508 u32 used_entries; 509 u16 *entry2pcifunc; 510 u16 mode; 511 u16 start_entry; 512 }; 513 514 struct rvu { 515 void __iomem *afreg_base; 516 void __iomem *pfreg_base; 517 struct pci_dev *pdev; 518 struct device *dev; 519 struct rvu_hwinfo *hw; 520 struct rvu_pfvf *pf; 521 struct rvu_pfvf *hwvf; 522 struct mutex rsrc_lock; /* Serialize resource alloc/free */ 523 struct mutex alias_lock; /* Serialize bar2 alias access */ 524 int vfs; /* Number of VFs attached to RVU */ 525 u16 vf_devid; /* VF devices id */ 526 int nix_blkaddr[MAX_NIX_BLKS]; 527 528 /* Mbox */ 529 struct mbox_wq_info afpf_wq_info; 530 struct mbox_wq_info afvf_wq_info; 531 532 /* PF FLR */ 533 struct rvu_work *flr_wrk; 534 struct workqueue_struct *flr_wq; 535 struct mutex flr_lock; /* Serialize FLRs */ 536 537 /* MSI-X */ 538 u16 num_vec; 539 char *irq_name; 540 bool *irq_allocated; 541 dma_addr_t msix_base_iova; 542 u64 msixtr_base_phy; /* Register reset value */ 543 544 /* CGX */ 545 #define PF_CGXMAP_BASE 1 /* PF 0 is reserved for RVU PF */ 546 u16 cgx_mapped_vfs; /* maximum CGX mapped VFs */ 547 u8 cgx_mapped_pfs; 548 u8 cgx_cnt_max; /* CGX port count max */ 549 u8 *pf2cgxlmac_map; /* pf to cgx_lmac map */ 550 u64 *cgxlmac2pf_map; /* bitmap of mapped pfs for 551 * every cgx lmac port 552 */ 553 unsigned long pf_notify_bmap; /* Flags for PF notification */ 554 void **cgx_idmap; /* cgx id to cgx data map table */ 555 struct work_struct cgx_evh_work; 556 struct workqueue_struct *cgx_evh_wq; 557 spinlock_t cgx_evq_lock; /* cgx event queue lock */ 558 struct list_head cgx_evq_head; /* cgx event queue head */ 559 struct mutex cgx_cfg_lock; /* serialize cgx configuration */ 560 561 char mkex_pfl_name[MKEX_NAME_LEN]; /* Configured MKEX profile name */ 562 char kpu_pfl_name[KPU_NAME_LEN]; /* Configured KPU profile name */ 563 564 /* Firmware data */ 565 struct rvu_fwdata *fwdata; 566 void *kpu_fwdata; 567 size_t kpu_fwdata_sz; 568 void __iomem *kpu_prfl_addr; 569 570 /* NPC KPU data */ 571 struct npc_kpu_profile_adapter kpu; 572 573 struct ptp *ptp; 574 575 int mcs_blk_cnt; 576 int cpt_pf_num; 577 578 #ifdef CONFIG_DEBUG_FS 579 struct rvu_debugfs rvu_dbg; 580 #endif 581 struct rvu_devlink *rvu_dl; 582 583 /* RVU switch implementation over NPC with DMAC rules */ 584 struct rvu_switch rswitch; 585 586 struct work_struct mcs_intr_work; 587 struct workqueue_struct *mcs_intr_wq; 588 struct list_head mcs_intrq_head; 589 /* mcs interrupt queue lock */ 590 spinlock_t mcs_intrq_lock; 591 /* CPT interrupt lock */ 592 spinlock_t cpt_intr_lock; 593 }; 594 595 static inline void rvu_write64(struct rvu *rvu, u64 block, u64 offset, u64 val) 596 { 597 writeq(val, rvu->afreg_base + ((block << 28) | offset)); 598 } 599 600 static inline u64 rvu_read64(struct rvu *rvu, u64 block, u64 offset) 601 { 602 return readq(rvu->afreg_base + ((block << 28) | offset)); 603 } 604 605 static inline void rvupf_write64(struct rvu *rvu, u64 offset, u64 val) 606 { 607 writeq(val, rvu->pfreg_base + offset); 608 } 609 610 static inline u64 rvupf_read64(struct rvu *rvu, u64 offset) 611 { 612 return readq(rvu->pfreg_base + offset); 613 } 614 615 static inline void rvu_bar2_sel_write64(struct rvu *rvu, u64 block, u64 offset, u64 val) 616 { 617 /* HW requires read back of RVU_AF_BAR2_SEL register to make sure completion of 618 * write operation. 619 */ 620 rvu_write64(rvu, block, offset, val); 621 rvu_read64(rvu, block, offset); 622 /* Barrier to ensure read completes before accessing LF registers */ 623 mb(); 624 } 625 626 /* Silicon revisions */ 627 static inline bool is_rvu_pre_96xx_C0(struct rvu *rvu) 628 { 629 struct pci_dev *pdev = rvu->pdev; 630 /* 96XX A0/B0, 95XX A0/A1/B0 chips */ 631 return ((pdev->revision == 0x00) || (pdev->revision == 0x01) || 632 (pdev->revision == 0x10) || (pdev->revision == 0x11) || 633 (pdev->revision == 0x14)); 634 } 635 636 static inline bool is_rvu_96xx_A0(struct rvu *rvu) 637 { 638 struct pci_dev *pdev = rvu->pdev; 639 640 return (pdev->revision == 0x00); 641 } 642 643 static inline bool is_rvu_96xx_B0(struct rvu *rvu) 644 { 645 struct pci_dev *pdev = rvu->pdev; 646 647 return (pdev->revision == 0x00) || (pdev->revision == 0x01); 648 } 649 650 static inline bool is_rvu_95xx_A0(struct rvu *rvu) 651 { 652 struct pci_dev *pdev = rvu->pdev; 653 654 return (pdev->revision == 0x10) || (pdev->revision == 0x11); 655 } 656 657 /* REVID for PCIe devices. 658 * Bits 0..1: minor pass, bit 3..2: major pass 659 * bits 7..4: midr id 660 */ 661 #define PCI_REVISION_ID_96XX 0x00 662 #define PCI_REVISION_ID_95XX 0x10 663 #define PCI_REVISION_ID_95XXN 0x20 664 #define PCI_REVISION_ID_98XX 0x30 665 #define PCI_REVISION_ID_95XXMM 0x40 666 #define PCI_REVISION_ID_95XXO 0xE0 667 668 static inline bool is_rvu_otx2(struct rvu *rvu) 669 { 670 struct pci_dev *pdev = rvu->pdev; 671 672 u8 midr = pdev->revision & 0xF0; 673 674 return (midr == PCI_REVISION_ID_96XX || midr == PCI_REVISION_ID_95XX || 675 midr == PCI_REVISION_ID_95XXN || midr == PCI_REVISION_ID_98XX || 676 midr == PCI_REVISION_ID_95XXMM || midr == PCI_REVISION_ID_95XXO); 677 } 678 679 static inline bool is_cnf10ka_a0(struct rvu *rvu) 680 { 681 struct pci_dev *pdev = rvu->pdev; 682 683 if (pdev->subsystem_device == PCI_SUBSYS_DEVID_CNF10K_A && 684 (pdev->revision & 0x0F) == 0x0) 685 return true; 686 return false; 687 } 688 689 static inline bool is_rvu_npc_hash_extract_en(struct rvu *rvu) 690 { 691 u64 npc_const3; 692 693 npc_const3 = rvu_read64(rvu, BLKADDR_NPC, NPC_AF_CONST3); 694 if (!(npc_const3 & BIT_ULL(62))) 695 return false; 696 697 return true; 698 } 699 700 static inline u16 rvu_nix_chan_cgx(struct rvu *rvu, u8 cgxid, 701 u8 lmacid, u8 chan) 702 { 703 u64 nix_const = rvu_read64(rvu, BLKADDR_NIX0, NIX_AF_CONST); 704 u16 cgx_chans = nix_const & 0xFFULL; 705 struct rvu_hwinfo *hw = rvu->hw; 706 707 if (!hw->cap.programmable_chans) 708 return NIX_CHAN_CGX_LMAC_CHX(cgxid, lmacid, chan); 709 710 return rvu->hw->cgx_chan_base + 711 (cgxid * hw->lmac_per_cgx + lmacid) * cgx_chans + chan; 712 } 713 714 static inline u16 rvu_nix_chan_lbk(struct rvu *rvu, u8 lbkid, 715 u8 chan) 716 { 717 u64 nix_const = rvu_read64(rvu, BLKADDR_NIX0, NIX_AF_CONST); 718 u16 lbk_chans = (nix_const >> 16) & 0xFFULL; 719 struct rvu_hwinfo *hw = rvu->hw; 720 721 if (!hw->cap.programmable_chans) 722 return NIX_CHAN_LBK_CHX(lbkid, chan); 723 724 return rvu->hw->lbk_chan_base + lbkid * lbk_chans + chan; 725 } 726 727 static inline u16 rvu_nix_chan_sdp(struct rvu *rvu, u8 chan) 728 { 729 struct rvu_hwinfo *hw = rvu->hw; 730 731 if (!hw->cap.programmable_chans) 732 return NIX_CHAN_SDP_CHX(chan); 733 734 return hw->sdp_chan_base + chan; 735 } 736 737 static inline u16 rvu_nix_chan_cpt(struct rvu *rvu, u8 chan) 738 { 739 return rvu->hw->cpt_chan_base + chan; 740 } 741 742 static inline bool is_rvu_supports_nix1(struct rvu *rvu) 743 { 744 struct pci_dev *pdev = rvu->pdev; 745 746 if (pdev->subsystem_device == PCI_SUBSYS_DEVID_98XX) 747 return true; 748 749 return false; 750 } 751 752 /* Function Prototypes 753 * RVU 754 */ 755 #define RVU_LBK_VF_DEVID 0xA0F8 756 static inline bool is_lbk_vf(struct rvu *rvu, u16 pcifunc) 757 { 758 return (!(pcifunc & ~RVU_PFVF_FUNC_MASK) && 759 (rvu->vf_devid == RVU_LBK_VF_DEVID)); 760 } 761 762 static inline bool is_vf(u16 pcifunc) 763 { 764 return !!(pcifunc & RVU_PFVF_FUNC_MASK); 765 } 766 767 /* check if PF_FUNC is AF */ 768 static inline bool is_pffunc_af(u16 pcifunc) 769 { 770 return !pcifunc; 771 } 772 773 static inline bool is_rvu_fwdata_valid(struct rvu *rvu) 774 { 775 return (rvu->fwdata->header_magic == RVU_FWDATA_HEADER_MAGIC) && 776 (rvu->fwdata->version == RVU_FWDATA_VERSION); 777 } 778 779 int rvu_alloc_bitmap(struct rsrc_bmap *rsrc); 780 void rvu_free_bitmap(struct rsrc_bmap *rsrc); 781 int rvu_alloc_rsrc(struct rsrc_bmap *rsrc); 782 void rvu_free_rsrc(struct rsrc_bmap *rsrc, int id); 783 bool is_rsrc_free(struct rsrc_bmap *rsrc, int id); 784 int rvu_rsrc_free_count(struct rsrc_bmap *rsrc); 785 int rvu_alloc_rsrc_contig(struct rsrc_bmap *rsrc, int nrsrc); 786 void rvu_free_rsrc_contig(struct rsrc_bmap *rsrc, int nrsrc, int start); 787 bool rvu_rsrc_check_contig(struct rsrc_bmap *rsrc, int nrsrc); 788 u16 rvu_get_rsrc_mapcount(struct rvu_pfvf *pfvf, int blkaddr); 789 int rvu_get_pf(u16 pcifunc); 790 struct rvu_pfvf *rvu_get_pfvf(struct rvu *rvu, int pcifunc); 791 void rvu_get_pf_numvfs(struct rvu *rvu, int pf, int *numvfs, int *hwvf); 792 bool is_block_implemented(struct rvu_hwinfo *hw, int blkaddr); 793 bool is_pffunc_map_valid(struct rvu *rvu, u16 pcifunc, int blktype); 794 int rvu_get_lf(struct rvu *rvu, struct rvu_block *block, u16 pcifunc, u16 slot); 795 int rvu_lf_reset(struct rvu *rvu, struct rvu_block *block, int lf); 796 int rvu_get_blkaddr(struct rvu *rvu, int blktype, u16 pcifunc); 797 int rvu_poll_reg(struct rvu *rvu, u64 block, u64 offset, u64 mask, bool zero); 798 int rvu_get_num_lbk_chans(void); 799 int rvu_get_blkaddr_from_slot(struct rvu *rvu, int blktype, u16 pcifunc, 800 u16 global_slot, u16 *slot_in_block); 801 802 /* RVU HW reg validation */ 803 enum regmap_block { 804 TXSCHQ_HWREGMAP = 0, 805 MAX_HWREGMAP, 806 }; 807 808 bool rvu_check_valid_reg(int regmap, int regblk, u64 reg); 809 810 /* NPA/NIX AQ APIs */ 811 int rvu_aq_alloc(struct rvu *rvu, struct admin_queue **ad_queue, 812 int qsize, int inst_size, int res_size); 813 void rvu_aq_free(struct rvu *rvu, struct admin_queue *aq); 814 815 /* SDP APIs */ 816 int rvu_sdp_init(struct rvu *rvu); 817 bool is_sdp_pfvf(u16 pcifunc); 818 bool is_sdp_pf(u16 pcifunc); 819 bool is_sdp_vf(struct rvu *rvu, u16 pcifunc); 820 821 /* CGX APIs */ 822 static inline bool is_pf_cgxmapped(struct rvu *rvu, u8 pf) 823 { 824 return (pf >= PF_CGXMAP_BASE && pf <= rvu->cgx_mapped_pfs) && 825 !is_sdp_pf(pf << RVU_PFVF_PF_SHIFT); 826 } 827 828 static inline void rvu_get_cgx_lmac_id(u8 map, u8 *cgx_id, u8 *lmac_id) 829 { 830 *cgx_id = (map >> 4) & 0xF; 831 *lmac_id = (map & 0xF); 832 } 833 834 static inline bool is_cgx_vf(struct rvu *rvu, u16 pcifunc) 835 { 836 return ((pcifunc & RVU_PFVF_FUNC_MASK) && 837 is_pf_cgxmapped(rvu, rvu_get_pf(pcifunc))); 838 } 839 840 #define M(_name, _id, fn_name, req, rsp) \ 841 int rvu_mbox_handler_ ## fn_name(struct rvu *, struct req *, struct rsp *); 842 MBOX_MESSAGES 843 #undef M 844 845 int rvu_cgx_init(struct rvu *rvu); 846 int rvu_cgx_exit(struct rvu *rvu); 847 void *rvu_cgx_pdata(u8 cgx_id, struct rvu *rvu); 848 int rvu_cgx_config_rxtx(struct rvu *rvu, u16 pcifunc, bool start); 849 void rvu_cgx_enadis_rx_bp(struct rvu *rvu, int pf, bool enable); 850 int rvu_cgx_start_stop_io(struct rvu *rvu, u16 pcifunc, bool start); 851 int rvu_cgx_nix_cuml_stats(struct rvu *rvu, void *cgxd, int lmac_id, int index, 852 int rxtxflag, u64 *stat); 853 void rvu_cgx_disable_dmac_entries(struct rvu *rvu, u16 pcifunc); 854 855 /* NPA APIs */ 856 int rvu_npa_init(struct rvu *rvu); 857 void rvu_npa_freemem(struct rvu *rvu); 858 void rvu_npa_lf_teardown(struct rvu *rvu, u16 pcifunc, int npalf); 859 int rvu_npa_aq_enq_inst(struct rvu *rvu, struct npa_aq_enq_req *req, 860 struct npa_aq_enq_rsp *rsp); 861 862 /* NIX APIs */ 863 bool is_nixlf_attached(struct rvu *rvu, u16 pcifunc); 864 int rvu_nix_init(struct rvu *rvu); 865 int rvu_nix_reserve_mark_format(struct rvu *rvu, struct nix_hw *nix_hw, 866 int blkaddr, u32 cfg); 867 void rvu_nix_freemem(struct rvu *rvu); 868 int rvu_get_nixlf_count(struct rvu *rvu); 869 void rvu_nix_lf_teardown(struct rvu *rvu, u16 pcifunc, int blkaddr, int npalf); 870 int nix_get_nixlf(struct rvu *rvu, u16 pcifunc, int *nixlf, int *nix_blkaddr); 871 int nix_update_mce_list(struct rvu *rvu, u16 pcifunc, 872 struct nix_mce_list *mce_list, 873 int mce_idx, int mcam_index, bool add); 874 void nix_get_mce_list(struct rvu *rvu, u16 pcifunc, int type, 875 struct nix_mce_list **mce_list, int *mce_idx); 876 struct nix_hw *get_nix_hw(struct rvu_hwinfo *hw, int blkaddr); 877 int rvu_get_next_nix_blkaddr(struct rvu *rvu, int blkaddr); 878 void rvu_nix_reset_mac(struct rvu_pfvf *pfvf, int pcifunc); 879 int nix_get_struct_ptrs(struct rvu *rvu, u16 pcifunc, 880 struct nix_hw **nix_hw, int *blkaddr); 881 int rvu_nix_setup_ratelimit_aggr(struct rvu *rvu, u16 pcifunc, 882 u16 rq_idx, u16 match_id); 883 int nix_aq_context_read(struct rvu *rvu, struct nix_hw *nix_hw, 884 struct nix_cn10k_aq_enq_req *aq_req, 885 struct nix_cn10k_aq_enq_rsp *aq_rsp, 886 u16 pcifunc, u8 ctype, u32 qidx); 887 int rvu_get_nix_blkaddr(struct rvu *rvu, u16 pcifunc); 888 int nix_get_dwrr_mtu_reg(struct rvu_hwinfo *hw, int smq_link_type); 889 u32 convert_dwrr_mtu_to_bytes(u8 dwrr_mtu); 890 u32 convert_bytes_to_dwrr_mtu(u32 bytes); 891 void rvu_nix_tx_tl2_cfg(struct rvu *rvu, int blkaddr, u16 pcifunc, 892 struct nix_txsch *txsch, bool enable); 893 void rvu_nix_mcast_flr_free_entries(struct rvu *rvu, u16 pcifunc); 894 int rvu_nix_mcast_get_mce_index(struct rvu *rvu, u16 pcifunc, 895 u32 mcast_grp_idx); 896 int rvu_nix_mcast_update_mcam_entry(struct rvu *rvu, u16 pcifunc, 897 u32 mcast_grp_idx, u16 mcam_index); 898 void rvu_nix_flr_free_bpids(struct rvu *rvu, u16 pcifunc); 899 900 /* NPC APIs */ 901 void rvu_npc_freemem(struct rvu *rvu); 902 int rvu_npc_get_pkind(struct rvu *rvu, u16 pf); 903 void rvu_npc_set_pkind(struct rvu *rvu, int pkind, struct rvu_pfvf *pfvf); 904 int npc_config_ts_kpuaction(struct rvu *rvu, int pf, u16 pcifunc, bool en); 905 void rvu_npc_install_ucast_entry(struct rvu *rvu, u16 pcifunc, 906 int nixlf, u64 chan, u8 *mac_addr); 907 void rvu_npc_install_promisc_entry(struct rvu *rvu, u16 pcifunc, 908 int nixlf, u64 chan, u8 chan_cnt); 909 void rvu_npc_enable_promisc_entry(struct rvu *rvu, u16 pcifunc, int nixlf, 910 bool enable); 911 void rvu_npc_install_bcast_match_entry(struct rvu *rvu, u16 pcifunc, 912 int nixlf, u64 chan); 913 void rvu_npc_enable_bcast_entry(struct rvu *rvu, u16 pcifunc, int nixlf, 914 bool enable); 915 void rvu_npc_install_allmulti_entry(struct rvu *rvu, u16 pcifunc, int nixlf, 916 u64 chan); 917 void rvu_npc_enable_allmulti_entry(struct rvu *rvu, u16 pcifunc, int nixlf, 918 bool enable); 919 920 void npc_enadis_default_mce_entry(struct rvu *rvu, u16 pcifunc, 921 int nixlf, int type, bool enable); 922 void rvu_npc_disable_mcam_entries(struct rvu *rvu, u16 pcifunc, int nixlf); 923 bool rvu_npc_enable_mcam_by_entry_index(struct rvu *rvu, int entry, int intf, bool enable); 924 void rvu_npc_free_mcam_entries(struct rvu *rvu, u16 pcifunc, int nixlf); 925 void rvu_npc_disable_default_entries(struct rvu *rvu, u16 pcifunc, int nixlf); 926 void rvu_npc_enable_default_entries(struct rvu *rvu, u16 pcifunc, int nixlf); 927 void rvu_npc_update_flowkey_alg_idx(struct rvu *rvu, u16 pcifunc, int nixlf, 928 int group, int alg_idx, int mcam_index); 929 930 void rvu_npc_get_mcam_entry_alloc_info(struct rvu *rvu, u16 pcifunc, 931 int blkaddr, int *alloc_cnt, 932 int *enable_cnt); 933 void rvu_npc_get_mcam_counter_alloc_info(struct rvu *rvu, u16 pcifunc, 934 int blkaddr, int *alloc_cnt, 935 int *enable_cnt); 936 bool is_npc_intf_tx(u8 intf); 937 bool is_npc_intf_rx(u8 intf); 938 bool is_npc_interface_valid(struct rvu *rvu, u8 intf); 939 int rvu_npc_get_tx_nibble_cfg(struct rvu *rvu, u64 nibble_ena); 940 int npc_flow_steering_init(struct rvu *rvu, int blkaddr); 941 const char *npc_get_field_name(u8 hdr); 942 int npc_get_bank(struct npc_mcam *mcam, int index); 943 void npc_mcam_enable_flows(struct rvu *rvu, u16 target); 944 void npc_mcam_disable_flows(struct rvu *rvu, u16 target); 945 void npc_enable_mcam_entry(struct rvu *rvu, struct npc_mcam *mcam, 946 int blkaddr, int index, bool enable); 947 u64 npc_get_mcam_action(struct rvu *rvu, struct npc_mcam *mcam, 948 int blkaddr, int index); 949 void npc_set_mcam_action(struct rvu *rvu, struct npc_mcam *mcam, 950 int blkaddr, int index, u64 cfg); 951 void npc_read_mcam_entry(struct rvu *rvu, struct npc_mcam *mcam, 952 int blkaddr, u16 src, struct mcam_entry *entry, 953 u8 *intf, u8 *ena); 954 bool is_cgx_config_permitted(struct rvu *rvu, u16 pcifunc); 955 bool is_mac_feature_supported(struct rvu *rvu, int pf, int feature); 956 u32 rvu_cgx_get_fifolen(struct rvu *rvu); 957 void *rvu_first_cgx_pdata(struct rvu *rvu); 958 int cgxlmac_to_pf(struct rvu *rvu, int cgx_id, int lmac_id); 959 int rvu_cgx_config_tx(void *cgxd, int lmac_id, bool enable); 960 int rvu_cgx_tx_enable(struct rvu *rvu, u16 pcifunc, bool enable); 961 int rvu_cgx_prio_flow_ctrl_cfg(struct rvu *rvu, u16 pcifunc, u8 tx_pause, u8 rx_pause, 962 u16 pfc_en); 963 int rvu_cgx_cfg_pause_frm(struct rvu *rvu, u16 pcifunc, u8 tx_pause, u8 rx_pause); 964 void rvu_mac_reset(struct rvu *rvu, u16 pcifunc); 965 u32 rvu_cgx_get_lmac_fifolen(struct rvu *rvu, int cgx, int lmac); 966 int npc_get_nixlf_mcam_index(struct npc_mcam *mcam, u16 pcifunc, int nixlf, 967 int type); 968 bool is_mcam_entry_enabled(struct rvu *rvu, struct npc_mcam *mcam, int blkaddr, 969 int index); 970 int rvu_npc_init(struct rvu *rvu); 971 int npc_install_mcam_drop_rule(struct rvu *rvu, int mcam_idx, u16 *counter_idx, 972 u64 chan_val, u64 chan_mask, u64 exact_val, u64 exact_mask, 973 u64 bcast_mcast_val, u64 bcast_mcast_mask); 974 void npc_mcam_rsrcs_reserve(struct rvu *rvu, int blkaddr, int entry_idx); 975 bool npc_is_feature_supported(struct rvu *rvu, u64 features, u8 intf); 976 int npc_mcam_rsrcs_init(struct rvu *rvu, int blkaddr); 977 void npc_mcam_rsrcs_deinit(struct rvu *rvu); 978 979 /* CPT APIs */ 980 int rvu_cpt_register_interrupts(struct rvu *rvu); 981 void rvu_cpt_unregister_interrupts(struct rvu *rvu); 982 int rvu_cpt_lf_teardown(struct rvu *rvu, u16 pcifunc, int blkaddr, int lf, 983 int slot); 984 int rvu_cpt_ctx_flush(struct rvu *rvu, u16 pcifunc); 985 int rvu_cpt_init(struct rvu *rvu); 986 987 #define NDC_AF_BANK_MASK GENMASK_ULL(7, 0) 988 #define NDC_AF_BANK_LINE_MASK GENMASK_ULL(31, 16) 989 990 /* CN10K RVU */ 991 int rvu_set_channels_base(struct rvu *rvu); 992 void rvu_program_channels(struct rvu *rvu); 993 994 /* CN10K NIX */ 995 void rvu_nix_block_cn10k_init(struct rvu *rvu, struct nix_hw *nix_hw); 996 997 /* CN10K RVU - LMT*/ 998 void rvu_reset_lmt_map_tbl(struct rvu *rvu, u16 pcifunc); 999 void rvu_apr_block_cn10k_init(struct rvu *rvu); 1000 1001 #ifdef CONFIG_DEBUG_FS 1002 void rvu_dbg_init(struct rvu *rvu); 1003 void rvu_dbg_exit(struct rvu *rvu); 1004 #else 1005 static inline void rvu_dbg_init(struct rvu *rvu) {} 1006 static inline void rvu_dbg_exit(struct rvu *rvu) {} 1007 #endif 1008 1009 int rvu_ndc_fix_locked_cacheline(struct rvu *rvu, int blkaddr); 1010 1011 /* RVU Switch */ 1012 void rvu_switch_enable(struct rvu *rvu); 1013 void rvu_switch_disable(struct rvu *rvu); 1014 void rvu_switch_update_rules(struct rvu *rvu, u16 pcifunc); 1015 1016 int rvu_npc_set_parse_mode(struct rvu *rvu, u16 pcifunc, u64 mode, u8 dir, 1017 u64 pkind, u8 var_len_off, u8 var_len_off_mask, 1018 u8 shift_dir); 1019 int rvu_get_hwvf(struct rvu *rvu, int pcifunc); 1020 1021 /* CN10K MCS */ 1022 int rvu_mcs_init(struct rvu *rvu); 1023 int rvu_mcs_flr_handler(struct rvu *rvu, u16 pcifunc); 1024 void rvu_mcs_ptp_cfg(struct rvu *rvu, u8 rpm_id, u8 lmac_id, bool ena); 1025 void rvu_mcs_exit(struct rvu *rvu); 1026 1027 #endif /* RVU_H */ 1028