xref: /linux/drivers/net/ethernet/intel/igc/igc.h (revision 26575105d6ed8e2a8e43bd008fc7d98b75b90d5c)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright (c)  2018 Intel Corporation */
3 
4 #ifndef _IGC_H_
5 #define _IGC_H_
6 
7 #include <linux/kobject.h>
8 #include <linux/pci.h>
9 #include <linux/netdevice.h>
10 #include <linux/vmalloc.h>
11 #include <linux/ethtool.h>
12 #include <linux/sctp.h>
13 #include <linux/ptp_clock_kernel.h>
14 #include <linux/timecounter.h>
15 #include <linux/net_tstamp.h>
16 
17 #include "igc_hw.h"
18 
19 void igc_ethtool_set_ops(struct net_device *);
20 
21 /* Transmit and receive queues */
22 #define IGC_MAX_RX_QUEUES		4
23 #define IGC_MAX_TX_QUEUES		4
24 
25 #define MAX_Q_VECTORS			8
26 #define MAX_STD_JUMBO_FRAME_SIZE	9216
27 
28 #define MAX_ETYPE_FILTER		8
29 #define IGC_RETA_SIZE			128
30 
31 enum igc_mac_filter_type {
32 	IGC_MAC_FILTER_TYPE_DST = 0,
33 	IGC_MAC_FILTER_TYPE_SRC
34 };
35 
36 struct igc_tx_queue_stats {
37 	u64 packets;
38 	u64 bytes;
39 	u64 restart_queue;
40 	u64 restart_queue2;
41 };
42 
43 struct igc_rx_queue_stats {
44 	u64 packets;
45 	u64 bytes;
46 	u64 drops;
47 	u64 csum_err;
48 	u64 alloc_failed;
49 };
50 
51 struct igc_rx_packet_stats {
52 	u64 ipv4_packets;      /* IPv4 headers processed */
53 	u64 ipv4e_packets;     /* IPv4E headers with extensions processed */
54 	u64 ipv6_packets;      /* IPv6 headers processed */
55 	u64 ipv6e_packets;     /* IPv6E headers with extensions processed */
56 	u64 tcp_packets;       /* TCP headers processed */
57 	u64 udp_packets;       /* UDP headers processed */
58 	u64 sctp_packets;      /* SCTP headers processed */
59 	u64 nfs_packets;       /* NFS headers processe */
60 	u64 other_packets;
61 };
62 
63 struct igc_ring_container {
64 	struct igc_ring *ring;          /* pointer to linked list of rings */
65 	unsigned int total_bytes;       /* total bytes processed this int */
66 	unsigned int total_packets;     /* total packets processed this int */
67 	u16 work_limit;                 /* total work allowed per interrupt */
68 	u8 count;                       /* total number of rings in vector */
69 	u8 itr;                         /* current ITR setting for ring */
70 };
71 
72 struct igc_ring {
73 	struct igc_q_vector *q_vector;  /* backlink to q_vector */
74 	struct net_device *netdev;      /* back pointer to net_device */
75 	struct device *dev;             /* device for dma mapping */
76 	union {                         /* array of buffer info structs */
77 		struct igc_tx_buffer *tx_buffer_info;
78 		struct igc_rx_buffer *rx_buffer_info;
79 	};
80 	void *desc;                     /* descriptor ring memory */
81 	unsigned long flags;            /* ring specific flags */
82 	void __iomem *tail;             /* pointer to ring tail register */
83 	dma_addr_t dma;                 /* phys address of the ring */
84 	unsigned int size;              /* length of desc. ring in bytes */
85 
86 	u16 count;                      /* number of desc. in the ring */
87 	u8 queue_index;                 /* logical index of the ring*/
88 	u8 reg_idx;                     /* physical index of the ring */
89 	bool launchtime_enable;         /* true if LaunchTime is enabled */
90 
91 	u32 start_time;
92 	u32 end_time;
93 
94 	/* everything past this point are written often */
95 	u16 next_to_clean;
96 	u16 next_to_use;
97 	u16 next_to_alloc;
98 
99 	union {
100 		/* TX */
101 		struct {
102 			struct igc_tx_queue_stats tx_stats;
103 			struct u64_stats_sync tx_syncp;
104 			struct u64_stats_sync tx_syncp2;
105 		};
106 		/* RX */
107 		struct {
108 			struct igc_rx_queue_stats rx_stats;
109 			struct igc_rx_packet_stats pkt_stats;
110 			struct u64_stats_sync rx_syncp;
111 			struct sk_buff *skb;
112 		};
113 	};
114 } ____cacheline_internodealigned_in_smp;
115 
116 /* Board specific private data structure */
117 struct igc_adapter {
118 	struct net_device *netdev;
119 
120 	struct ethtool_eee eee;
121 	u16 eee_advert;
122 
123 	unsigned long state;
124 	unsigned int flags;
125 	unsigned int num_q_vectors;
126 
127 	struct msix_entry *msix_entries;
128 
129 	/* TX */
130 	u16 tx_work_limit;
131 	u32 tx_timeout_count;
132 	int num_tx_queues;
133 	struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
134 
135 	/* RX */
136 	int num_rx_queues;
137 	struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
138 
139 	struct timer_list watchdog_timer;
140 	struct timer_list dma_err_timer;
141 	struct timer_list phy_info_timer;
142 
143 	u32 wol;
144 	u32 en_mng_pt;
145 	u16 link_speed;
146 	u16 link_duplex;
147 
148 	u8 port_num;
149 
150 	u8 __iomem *io_addr;
151 	/* Interrupt Throttle Rate */
152 	u32 rx_itr_setting;
153 	u32 tx_itr_setting;
154 
155 	struct work_struct reset_task;
156 	struct work_struct watchdog_task;
157 	struct work_struct dma_err_task;
158 	bool fc_autoneg;
159 
160 	u8 tx_timeout_factor;
161 
162 	int msg_enable;
163 	u32 max_frame_size;
164 	u32 min_frame_size;
165 
166 	ktime_t base_time;
167 	ktime_t cycle_time;
168 
169 	/* OS defined structs */
170 	struct pci_dev *pdev;
171 	/* lock for statistics */
172 	spinlock_t stats64_lock;
173 	struct rtnl_link_stats64 stats64;
174 
175 	/* structs defined in igc_hw.h */
176 	struct igc_hw hw;
177 	struct igc_hw_stats stats;
178 
179 	struct igc_q_vector *q_vector[MAX_Q_VECTORS];
180 	u32 eims_enable_mask;
181 	u32 eims_other;
182 
183 	u16 tx_ring_count;
184 	u16 rx_ring_count;
185 
186 	u32 tx_hwtstamp_timeouts;
187 	u32 tx_hwtstamp_skipped;
188 	u32 rx_hwtstamp_cleared;
189 
190 	u32 rss_queues;
191 	u32 rss_indir_tbl_init;
192 
193 	/* Any access to elements in nfc_rule_list is protected by the
194 	 * nfc_rule_lock.
195 	 */
196 	struct mutex nfc_rule_lock;
197 	struct list_head nfc_rule_list;
198 	unsigned int nfc_rule_count;
199 
200 	u8 rss_indir_tbl[IGC_RETA_SIZE];
201 
202 	unsigned long link_check_timeout;
203 	struct igc_info ei;
204 
205 	u32 test_icr;
206 
207 	struct ptp_clock *ptp_clock;
208 	struct ptp_clock_info ptp_caps;
209 	struct work_struct ptp_tx_work;
210 	struct sk_buff *ptp_tx_skb;
211 	struct hwtstamp_config tstamp_config;
212 	unsigned long ptp_tx_start;
213 	unsigned int ptp_flags;
214 	/* System time value lock */
215 	spinlock_t tmreg_lock;
216 	struct cyclecounter cc;
217 	struct timecounter tc;
218 	struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
219 	ktime_t ptp_reset_start; /* Reset time in clock mono */
220 
221 	char fw_version[32];
222 
223 	struct bpf_prog *xdp_prog;
224 };
225 
226 void igc_up(struct igc_adapter *adapter);
227 void igc_down(struct igc_adapter *adapter);
228 int igc_open(struct net_device *netdev);
229 int igc_close(struct net_device *netdev);
230 int igc_setup_tx_resources(struct igc_ring *ring);
231 int igc_setup_rx_resources(struct igc_ring *ring);
232 void igc_free_tx_resources(struct igc_ring *ring);
233 void igc_free_rx_resources(struct igc_ring *ring);
234 unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
235 void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
236 			      const u32 max_rss_queues);
237 int igc_reinit_queues(struct igc_adapter *adapter);
238 void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
239 bool igc_has_link(struct igc_adapter *adapter);
240 void igc_reset(struct igc_adapter *adapter);
241 int igc_set_spd_dplx(struct igc_adapter *adapter, u32 spd, u8 dplx);
242 void igc_update_stats(struct igc_adapter *adapter);
243 
244 /* igc_dump declarations */
245 void igc_rings_dump(struct igc_adapter *adapter);
246 void igc_regs_dump(struct igc_adapter *adapter);
247 
248 extern char igc_driver_name[];
249 
250 #define IGC_REGS_LEN			740
251 
252 /* flags controlling PTP/1588 function */
253 #define IGC_PTP_ENABLED		BIT(0)
254 
255 /* Flags definitions */
256 #define IGC_FLAG_HAS_MSI		BIT(0)
257 #define IGC_FLAG_QUEUE_PAIRS		BIT(3)
258 #define IGC_FLAG_DMAC			BIT(4)
259 #define IGC_FLAG_PTP			BIT(8)
260 #define IGC_FLAG_WOL_SUPPORTED		BIT(8)
261 #define IGC_FLAG_NEED_LINK_UPDATE	BIT(9)
262 #define IGC_FLAG_MEDIA_RESET		BIT(10)
263 #define IGC_FLAG_MAS_ENABLE		BIT(12)
264 #define IGC_FLAG_HAS_MSIX		BIT(13)
265 #define IGC_FLAG_EEE			BIT(14)
266 #define IGC_FLAG_VLAN_PROMISC		BIT(15)
267 #define IGC_FLAG_RX_LEGACY		BIT(16)
268 #define IGC_FLAG_TSN_QBV_ENABLED	BIT(17)
269 
270 #define IGC_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
271 #define IGC_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
272 
273 #define IGC_MRQC_ENABLE_RSS_MQ		0x00000002
274 #define IGC_MRQC_RSS_FIELD_IPV4_UDP	0x00400000
275 #define IGC_MRQC_RSS_FIELD_IPV6_UDP	0x00800000
276 
277 /* Interrupt defines */
278 #define IGC_START_ITR			648 /* ~6000 ints/sec */
279 #define IGC_4K_ITR			980
280 #define IGC_20K_ITR			196
281 #define IGC_70K_ITR			56
282 
283 #define IGC_DEFAULT_ITR		3 /* dynamic */
284 #define IGC_MAX_ITR_USECS	10000
285 #define IGC_MIN_ITR_USECS	10
286 #define NON_Q_VECTORS		1
287 #define MAX_MSIX_ENTRIES	10
288 
289 /* TX/RX descriptor defines */
290 #define IGC_DEFAULT_TXD		256
291 #define IGC_DEFAULT_TX_WORK	128
292 #define IGC_MIN_TXD		80
293 #define IGC_MAX_TXD		4096
294 
295 #define IGC_DEFAULT_RXD		256
296 #define IGC_MIN_RXD		80
297 #define IGC_MAX_RXD		4096
298 
299 /* Supported Rx Buffer Sizes */
300 #define IGC_RXBUFFER_256		256
301 #define IGC_RXBUFFER_2048		2048
302 #define IGC_RXBUFFER_3072		3072
303 
304 #define AUTO_ALL_MODES		0
305 #define IGC_RX_HDR_LEN			IGC_RXBUFFER_256
306 
307 /* Transmit and receive latency (for PTP timestamps) */
308 #define IGC_I225_TX_LATENCY_10		240
309 #define IGC_I225_TX_LATENCY_100		58
310 #define IGC_I225_TX_LATENCY_1000	80
311 #define IGC_I225_TX_LATENCY_2500	1325
312 #define IGC_I225_RX_LATENCY_10		6450
313 #define IGC_I225_RX_LATENCY_100		185
314 #define IGC_I225_RX_LATENCY_1000	300
315 #define IGC_I225_RX_LATENCY_2500	1485
316 
317 /* RX and TX descriptor control thresholds.
318  * PTHRESH - MAC will consider prefetch if it has fewer than this number of
319  *           descriptors available in its onboard memory.
320  *           Setting this to 0 disables RX descriptor prefetch.
321  * HTHRESH - MAC will only prefetch if there are at least this many descriptors
322  *           available in host memory.
323  *           If PTHRESH is 0, this should also be 0.
324  * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
325  *           descriptors until either it has this many to write back, or the
326  *           ITR timer expires.
327  */
328 #define IGC_RX_PTHRESH			8
329 #define IGC_RX_HTHRESH			8
330 #define IGC_TX_PTHRESH			8
331 #define IGC_TX_HTHRESH			1
332 #define IGC_RX_WTHRESH			4
333 #define IGC_TX_WTHRESH			16
334 
335 #define IGC_RX_DMA_ATTR \
336 	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
337 
338 #define IGC_TS_HDR_LEN			16
339 
340 #define IGC_SKB_PAD			(NET_SKB_PAD + NET_IP_ALIGN)
341 
342 #if (PAGE_SIZE < 8192)
343 #define IGC_MAX_FRAME_BUILD_SKB \
344 	(SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
345 #else
346 #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
347 #endif
348 
349 /* How many Rx Buffers do we bundle into one write to the hardware ? */
350 #define IGC_RX_BUFFER_WRITE	16 /* Must be power of 2 */
351 
352 /* VLAN info */
353 #define IGC_TX_FLAGS_VLAN_MASK	0xffff0000
354 
355 /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
356 static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
357 				      const u32 stat_err_bits)
358 {
359 	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
360 }
361 
362 enum igc_state_t {
363 	__IGC_TESTING,
364 	__IGC_RESETTING,
365 	__IGC_DOWN,
366 	__IGC_PTP_TX_IN_PROGRESS,
367 };
368 
369 enum igc_tx_flags {
370 	/* cmd_type flags */
371 	IGC_TX_FLAGS_VLAN	= 0x01,
372 	IGC_TX_FLAGS_TSO	= 0x02,
373 	IGC_TX_FLAGS_TSTAMP	= 0x04,
374 
375 	/* olinfo flags */
376 	IGC_TX_FLAGS_IPV4	= 0x10,
377 	IGC_TX_FLAGS_CSUM	= 0x20,
378 };
379 
380 enum igc_boards {
381 	board_base,
382 };
383 
384 /* The largest size we can write to the descriptor is 65535.  In order to
385  * maintain a power of two alignment we have to limit ourselves to 32K.
386  */
387 #define IGC_MAX_TXD_PWR		15
388 #define IGC_MAX_DATA_PER_TXD	BIT(IGC_MAX_TXD_PWR)
389 
390 /* Tx Descriptors needed, worst case */
391 #define TXD_USE_COUNT(S)	DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
392 #define DESC_NEEDED	(MAX_SKB_FRAGS + 4)
393 
394 /* wrapper around a pointer to a socket buffer,
395  * so a DMA handle can be stored along with the buffer
396  */
397 struct igc_tx_buffer {
398 	union igc_adv_tx_desc *next_to_watch;
399 	unsigned long time_stamp;
400 	struct sk_buff *skb;
401 	unsigned int bytecount;
402 	u16 gso_segs;
403 	__be16 protocol;
404 
405 	DEFINE_DMA_UNMAP_ADDR(dma);
406 	DEFINE_DMA_UNMAP_LEN(len);
407 	u32 tx_flags;
408 };
409 
410 struct igc_rx_buffer {
411 	dma_addr_t dma;
412 	struct page *page;
413 #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
414 	__u32 page_offset;
415 #else
416 	__u16 page_offset;
417 #endif
418 	__u16 pagecnt_bias;
419 };
420 
421 struct igc_q_vector {
422 	struct igc_adapter *adapter;    /* backlink */
423 	void __iomem *itr_register;
424 	u32 eims_value;                 /* EIMS mask value */
425 
426 	u16 itr_val;
427 	u8 set_itr;
428 
429 	struct igc_ring_container rx, tx;
430 
431 	struct napi_struct napi;
432 
433 	struct rcu_head rcu;    /* to avoid race with update stats on free */
434 	char name[IFNAMSIZ + 9];
435 	struct net_device poll_dev;
436 
437 	/* for dynamic allocation of rings associated with this q_vector */
438 	struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
439 };
440 
441 enum igc_filter_match_flags {
442 	IGC_FILTER_FLAG_ETHER_TYPE =	0x1,
443 	IGC_FILTER_FLAG_VLAN_TCI   =	0x2,
444 	IGC_FILTER_FLAG_SRC_MAC_ADDR =	0x4,
445 	IGC_FILTER_FLAG_DST_MAC_ADDR =	0x8,
446 };
447 
448 struct igc_nfc_filter {
449 	u8 match_flags;
450 	u16 etype;
451 	u16 vlan_tci;
452 	u8 src_addr[ETH_ALEN];
453 	u8 dst_addr[ETH_ALEN];
454 };
455 
456 struct igc_nfc_rule {
457 	struct list_head list;
458 	struct igc_nfc_filter filter;
459 	u32 location;
460 	u16 action;
461 };
462 
463 /* IGC supports a total of 32 NFC rules: 16 MAC address based,, 8 VLAN priority
464  * based, and 8 ethertype based.
465  */
466 #define IGC_MAX_RXNFC_RULES		32
467 
468 /* igc_desc_unused - calculate if we have unused descriptors */
469 static inline u16 igc_desc_unused(const struct igc_ring *ring)
470 {
471 	u16 ntc = ring->next_to_clean;
472 	u16 ntu = ring->next_to_use;
473 
474 	return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
475 }
476 
477 static inline s32 igc_get_phy_info(struct igc_hw *hw)
478 {
479 	if (hw->phy.ops.get_phy_info)
480 		return hw->phy.ops.get_phy_info(hw);
481 
482 	return 0;
483 }
484 
485 static inline s32 igc_reset_phy(struct igc_hw *hw)
486 {
487 	if (hw->phy.ops.reset)
488 		return hw->phy.ops.reset(hw);
489 
490 	return 0;
491 }
492 
493 static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
494 {
495 	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
496 }
497 
498 enum igc_ring_flags_t {
499 	IGC_RING_FLAG_RX_3K_BUFFER,
500 	IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
501 	IGC_RING_FLAG_RX_SCTP_CSUM,
502 	IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
503 	IGC_RING_FLAG_TX_CTX_IDX,
504 	IGC_RING_FLAG_TX_DETECT_HANG
505 };
506 
507 #define ring_uses_large_buffer(ring) \
508 	test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
509 #define set_ring_uses_large_buffer(ring) \
510 	set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
511 #define clear_ring_uses_large_buffer(ring) \
512 	clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
513 
514 #define ring_uses_build_skb(ring) \
515 	test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
516 
517 static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
518 {
519 #if (PAGE_SIZE < 8192)
520 	if (ring_uses_large_buffer(ring))
521 		return IGC_RXBUFFER_3072;
522 
523 	if (ring_uses_build_skb(ring))
524 		return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
525 #endif
526 	return IGC_RXBUFFER_2048;
527 }
528 
529 static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
530 {
531 #if (PAGE_SIZE < 8192)
532 	if (ring_uses_large_buffer(ring))
533 		return 1;
534 #endif
535 	return 0;
536 }
537 
538 static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
539 {
540 	if (hw->phy.ops.read_reg)
541 		return hw->phy.ops.read_reg(hw, offset, data);
542 
543 	return 0;
544 }
545 
546 void igc_reinit_locked(struct igc_adapter *);
547 struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
548 				      u32 location);
549 int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
550 void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
551 
552 void igc_ptp_init(struct igc_adapter *adapter);
553 void igc_ptp_reset(struct igc_adapter *adapter);
554 void igc_ptp_suspend(struct igc_adapter *adapter);
555 void igc_ptp_stop(struct igc_adapter *adapter);
556 ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
557 int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
558 int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
559 void igc_ptp_tx_hang(struct igc_adapter *adapter);
560 void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
561 
562 #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
563 
564 #define IGC_TXD_DCMD	(IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
565 
566 #define IGC_RX_DESC(R, i)       \
567 	(&(((union igc_adv_rx_desc *)((R)->desc))[i]))
568 #define IGC_TX_DESC(R, i)       \
569 	(&(((union igc_adv_tx_desc *)((R)->desc))[i]))
570 #define IGC_TX_CTXTDESC(R, i)   \
571 	(&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))
572 
573 #endif /* _IGC_H_ */
574