1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* Copyright (C) 2023 Intel Corporation */ 3 4 #ifndef _IDPF_TXRX_H_ 5 #define _IDPF_TXRX_H_ 6 7 #include <linux/dim.h> 8 9 #include <net/libeth/cache.h> 10 #include <net/tcp.h> 11 #include <net/netdev_queues.h> 12 13 #include "idpf_lan_txrx.h" 14 #include "virtchnl2_lan_desc.h" 15 16 #define IDPF_LARGE_MAX_Q 256 17 #define IDPF_MAX_Q 16 18 #define IDPF_MIN_Q 2 19 /* Mailbox Queue */ 20 #define IDPF_MAX_MBXQ 1 21 22 #define IDPF_MIN_TXQ_DESC 64 23 #define IDPF_MIN_RXQ_DESC 64 24 #define IDPF_MIN_TXQ_COMPLQ_DESC 256 25 #define IDPF_MAX_QIDS 256 26 27 /* Number of descriptors in a queue should be a multiple of 32. RX queue 28 * descriptors alone should be a multiple of IDPF_REQ_RXQ_DESC_MULTIPLE 29 * to achieve BufQ descriptors aligned to 32 30 */ 31 #define IDPF_REQ_DESC_MULTIPLE 32 32 #define IDPF_REQ_RXQ_DESC_MULTIPLE (IDPF_MAX_BUFQS_PER_RXQ_GRP * 32) 33 #define IDPF_MIN_TX_DESC_NEEDED (MAX_SKB_FRAGS + 6) 34 #define IDPF_TX_WAKE_THRESH ((u16)IDPF_MIN_TX_DESC_NEEDED * 2) 35 36 #define IDPF_MAX_DESCS 8160 37 #define IDPF_MAX_TXQ_DESC ALIGN_DOWN(IDPF_MAX_DESCS, IDPF_REQ_DESC_MULTIPLE) 38 #define IDPF_MAX_RXQ_DESC ALIGN_DOWN(IDPF_MAX_DESCS, IDPF_REQ_RXQ_DESC_MULTIPLE) 39 #define MIN_SUPPORT_TXDID (\ 40 VIRTCHNL2_TXDID_FLEX_FLOW_SCHED |\ 41 VIRTCHNL2_TXDID_FLEX_TSO_CTX) 42 43 #define IDPF_DFLT_SINGLEQ_TX_Q_GROUPS 1 44 #define IDPF_DFLT_SINGLEQ_RX_Q_GROUPS 1 45 #define IDPF_DFLT_SINGLEQ_TXQ_PER_GROUP 4 46 #define IDPF_DFLT_SINGLEQ_RXQ_PER_GROUP 4 47 48 #define IDPF_COMPLQ_PER_GROUP 1 49 #define IDPF_SINGLE_BUFQ_PER_RXQ_GRP 1 50 #define IDPF_MAX_BUFQS_PER_RXQ_GRP 2 51 #define IDPF_BUFQ2_ENA 1 52 #define IDPF_NUMQ_PER_CHUNK 1 53 54 #define IDPF_DFLT_SPLITQ_TXQ_PER_GROUP 1 55 #define IDPF_DFLT_SPLITQ_RXQ_PER_GROUP 1 56 57 /* Default vector sharing */ 58 #define IDPF_MBX_Q_VEC 1 59 #define IDPF_MIN_Q_VEC 1 60 61 #define IDPF_DFLT_TX_Q_DESC_COUNT 512 62 #define IDPF_DFLT_TX_COMPLQ_DESC_COUNT 512 63 #define IDPF_DFLT_RX_Q_DESC_COUNT 512 64 65 /* IMPORTANT: We absolutely _cannot_ have more buffers in the system than a 66 * given RX completion queue has descriptors. This includes _ALL_ buffer 67 * queues. E.g.: If you have two buffer queues of 512 descriptors and buffers, 68 * you have a total of 1024 buffers so your RX queue _must_ have at least that 69 * many descriptors. This macro divides a given number of RX descriptors by 70 * number of buffer queues to calculate how many descriptors each buffer queue 71 * can have without overrunning the RX queue. 72 * 73 * If you give hardware more buffers than completion descriptors what will 74 * happen is that if hardware gets a chance to post more than ring wrap of 75 * descriptors before SW gets an interrupt and overwrites SW head, the gen bit 76 * in the descriptor will be wrong. Any overwritten descriptors' buffers will 77 * be gone forever and SW has no reasonable way to tell that this has happened. 78 * From SW perspective, when we finally get an interrupt, it looks like we're 79 * still waiting for descriptor to be done, stalling forever. 80 */ 81 #define IDPF_RX_BUFQ_DESC_COUNT(RXD, NUM_BUFQ) ((RXD) / (NUM_BUFQ)) 82 83 #define IDPF_RX_BUFQ_WORKING_SET(rxq) ((rxq)->desc_count - 1) 84 85 #define IDPF_RX_BUMP_NTC(rxq, ntc) \ 86 do { \ 87 if (unlikely(++(ntc) == (rxq)->desc_count)) { \ 88 ntc = 0; \ 89 idpf_queue_change(GEN_CHK, rxq); \ 90 } \ 91 } while (0) 92 93 #define IDPF_SINGLEQ_BUMP_RING_IDX(q, idx) \ 94 do { \ 95 if (unlikely(++(idx) == (q)->desc_count)) \ 96 idx = 0; \ 97 } while (0) 98 99 #define IDPF_RX_BUF_STRIDE 32 100 #define IDPF_RX_BUF_POST_STRIDE 16 101 #define IDPF_LOW_WATERMARK 64 102 103 #define IDPF_TX_TSO_MIN_MSS 88 104 105 /* Minimum number of descriptors between 2 descriptors with the RE bit set; 106 * only relevant in flow scheduling mode 107 */ 108 #define IDPF_TX_SPLITQ_RE_MIN_GAP 64 109 110 #define IDPF_RX_BI_GEN_M BIT(16) 111 #define IDPF_RX_BI_BUFID_M GENMASK(15, 0) 112 113 #define IDPF_RXD_EOF_SPLITQ VIRTCHNL2_RX_FLEX_DESC_ADV_STATUS0_EOF_M 114 #define IDPF_RXD_EOF_SINGLEQ VIRTCHNL2_RX_BASE_DESC_STATUS_EOF_M 115 116 #define IDPF_DESC_UNUSED(txq) \ 117 ((((txq)->next_to_clean > (txq)->next_to_use) ? 0 : (txq)->desc_count) + \ 118 (txq)->next_to_clean - (txq)->next_to_use - 1) 119 120 #define IDPF_TX_BUF_RSV_UNUSED(txq) ((txq)->stash->buf_stack.top) 121 #define IDPF_TX_BUF_RSV_LOW(txq) (IDPF_TX_BUF_RSV_UNUSED(txq) < \ 122 (txq)->desc_count >> 2) 123 124 #define IDPF_TX_COMPLQ_OVERFLOW_THRESH(txcq) ((txcq)->desc_count >> 1) 125 /* Determine the absolute number of completions pending, i.e. the number of 126 * completions that are expected to arrive on the TX completion queue. 127 */ 128 #define IDPF_TX_COMPLQ_PENDING(txq) \ 129 (((txq)->num_completions_pending >= (txq)->complq->num_completions ? \ 130 0 : U32_MAX) + \ 131 (txq)->num_completions_pending - (txq)->complq->num_completions) 132 133 #define IDPF_TX_SPLITQ_COMPL_TAG_WIDTH 16 134 /* Adjust the generation for the completion tag and wrap if necessary */ 135 #define IDPF_TX_ADJ_COMPL_TAG_GEN(txq) \ 136 ((++(txq)->compl_tag_cur_gen) >= (txq)->compl_tag_gen_max ? \ 137 0 : (txq)->compl_tag_cur_gen) 138 139 #define IDPF_TXD_LAST_DESC_CMD (IDPF_TX_DESC_CMD_EOP | IDPF_TX_DESC_CMD_RS) 140 141 #define IDPF_TX_FLAGS_TSO BIT(0) 142 #define IDPF_TX_FLAGS_IPV4 BIT(1) 143 #define IDPF_TX_FLAGS_IPV6 BIT(2) 144 #define IDPF_TX_FLAGS_TUNNEL BIT(3) 145 146 union idpf_tx_flex_desc { 147 struct idpf_flex_tx_desc q; /* queue based scheduling */ 148 struct idpf_flex_tx_sched_desc flow; /* flow based scheduling */ 149 }; 150 151 #define idpf_tx_buf libeth_sqe 152 153 /** 154 * struct idpf_buf_lifo - LIFO for managing OOO completions 155 * @top: Used to know how many buffers are left 156 * @size: Total size of LIFO 157 * @bufs: Backing array 158 */ 159 struct idpf_buf_lifo { 160 u16 top; 161 u16 size; 162 struct idpf_tx_stash **bufs; 163 }; 164 165 /** 166 * struct idpf_tx_offload_params - Offload parameters for a given packet 167 * @tx_flags: Feature flags enabled for this packet 168 * @hdr_offsets: Offset parameter for single queue model 169 * @cd_tunneling: Type of tunneling enabled for single queue model 170 * @tso_len: Total length of payload to segment 171 * @mss: Segment size 172 * @tso_segs: Number of segments to be sent 173 * @tso_hdr_len: Length of headers to be duplicated 174 * @td_cmd: Command field to be inserted into descriptor 175 */ 176 struct idpf_tx_offload_params { 177 u32 tx_flags; 178 179 u32 hdr_offsets; 180 u32 cd_tunneling; 181 182 u32 tso_len; 183 u16 mss; 184 u16 tso_segs; 185 u16 tso_hdr_len; 186 187 u16 td_cmd; 188 }; 189 190 /** 191 * struct idpf_tx_splitq_params 192 * @dtype: General descriptor info 193 * @eop_cmd: Type of EOP 194 * @compl_tag: Associated tag for completion 195 * @td_tag: Descriptor tunneling tag 196 * @offload: Offload parameters 197 */ 198 struct idpf_tx_splitq_params { 199 enum idpf_tx_desc_dtype_value dtype; 200 u16 eop_cmd; 201 union { 202 u16 compl_tag; 203 u16 td_tag; 204 }; 205 206 struct idpf_tx_offload_params offload; 207 }; 208 209 enum idpf_tx_ctx_desc_eipt_offload { 210 IDPF_TX_CTX_EXT_IP_NONE = 0x0, 211 IDPF_TX_CTX_EXT_IP_IPV6 = 0x1, 212 IDPF_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2, 213 IDPF_TX_CTX_EXT_IP_IPV4 = 0x3 214 }; 215 216 /* Checksum offload bits decoded from the receive descriptor. */ 217 struct idpf_rx_csum_decoded { 218 u32 l3l4p : 1; 219 u32 ipe : 1; 220 u32 eipe : 1; 221 u32 eudpe : 1; 222 u32 ipv6exadd : 1; 223 u32 l4e : 1; 224 u32 pprs : 1; 225 u32 nat : 1; 226 u32 raw_csum_inv : 1; 227 u32 raw_csum : 16; 228 }; 229 230 struct idpf_rx_extracted { 231 unsigned int size; 232 u16 rx_ptype; 233 }; 234 235 #define IDPF_TX_COMPLQ_CLEAN_BUDGET 256 236 #define IDPF_TX_MIN_PKT_LEN 17 237 #define IDPF_TX_DESCS_FOR_SKB_DATA_PTR 1 238 #define IDPF_TX_DESCS_PER_CACHE_LINE (L1_CACHE_BYTES / \ 239 sizeof(struct idpf_flex_tx_desc)) 240 #define IDPF_TX_DESCS_FOR_CTX 1 241 /* TX descriptors needed, worst case */ 242 #define IDPF_TX_DESC_NEEDED (MAX_SKB_FRAGS + IDPF_TX_DESCS_FOR_CTX + \ 243 IDPF_TX_DESCS_PER_CACHE_LINE + \ 244 IDPF_TX_DESCS_FOR_SKB_DATA_PTR) 245 246 /* The size limit for a transmit buffer in a descriptor is (16K - 1). 247 * In order to align with the read requests we will align the value to 248 * the nearest 4K which represents our maximum read request size. 249 */ 250 #define IDPF_TX_MAX_READ_REQ_SIZE SZ_4K 251 #define IDPF_TX_MAX_DESC_DATA (SZ_16K - 1) 252 #define IDPF_TX_MAX_DESC_DATA_ALIGNED \ 253 ALIGN_DOWN(IDPF_TX_MAX_DESC_DATA, IDPF_TX_MAX_READ_REQ_SIZE) 254 255 #define idpf_rx_buf libeth_fqe 256 257 #define IDPF_RX_MAX_PTYPE_PROTO_IDS 32 258 #define IDPF_RX_MAX_PTYPE_SZ (sizeof(struct virtchnl2_ptype) + \ 259 (sizeof(u16) * IDPF_RX_MAX_PTYPE_PROTO_IDS)) 260 #define IDPF_RX_PTYPE_HDR_SZ sizeof(struct virtchnl2_get_ptype_info) 261 #define IDPF_RX_MAX_PTYPES_PER_BUF \ 262 DIV_ROUND_DOWN_ULL((IDPF_CTLQ_MAX_BUF_LEN - IDPF_RX_PTYPE_HDR_SZ), \ 263 IDPF_RX_MAX_PTYPE_SZ) 264 265 #define IDPF_GET_PTYPE_SIZE(p) struct_size((p), proto_id, (p)->proto_id_count) 266 267 #define IDPF_TUN_IP_GRE (\ 268 IDPF_PTYPE_TUNNEL_IP |\ 269 IDPF_PTYPE_TUNNEL_IP_GRENAT) 270 271 #define IDPF_TUN_IP_GRE_MAC (\ 272 IDPF_TUN_IP_GRE |\ 273 IDPF_PTYPE_TUNNEL_IP_GRENAT_MAC) 274 275 #define IDPF_RX_MAX_PTYPE 1024 276 #define IDPF_RX_MAX_BASE_PTYPE 256 277 #define IDPF_INVALID_PTYPE_ID 0xFFFF 278 279 enum idpf_tunnel_state { 280 IDPF_PTYPE_TUNNEL_IP = BIT(0), 281 IDPF_PTYPE_TUNNEL_IP_GRENAT = BIT(1), 282 IDPF_PTYPE_TUNNEL_IP_GRENAT_MAC = BIT(2), 283 }; 284 285 struct idpf_ptype_state { 286 bool outer_ip:1; 287 bool outer_frag:1; 288 u8 tunnel_state:6; 289 }; 290 291 /** 292 * enum idpf_queue_flags_t 293 * @__IDPF_Q_GEN_CHK: Queues operating in splitq mode use a generation bit to 294 * identify new descriptor writebacks on the ring. HW sets 295 * the gen bit to 1 on the first writeback of any given 296 * descriptor. After the ring wraps, HW sets the gen bit of 297 * those descriptors to 0, and continues flipping 298 * 0->1 or 1->0 on each ring wrap. SW maintains its own 299 * gen bit to know what value will indicate writebacks on 300 * the next pass around the ring. E.g. it is initialized 301 * to 1 and knows that reading a gen bit of 1 in any 302 * descriptor on the initial pass of the ring indicates a 303 * writeback. It also flips on every ring wrap. 304 * @__IDPF_Q_RFL_GEN_CHK: Refill queues are SW only, so Q_GEN acts as the HW 305 * bit and Q_RFL_GEN is the SW bit. 306 * @__IDPF_Q_FLOW_SCH_EN: Enable flow scheduling 307 * @__IDPF_Q_SW_MARKER: Used to indicate TX queue marker completions 308 * @__IDPF_Q_POLL_MODE: Enable poll mode 309 * @__IDPF_Q_CRC_EN: enable CRC offload in singleq mode 310 * @__IDPF_Q_HSPLIT_EN: enable header split on Rx (splitq) 311 * @__IDPF_Q_FLAGS_NBITS: Must be last 312 */ 313 enum idpf_queue_flags_t { 314 __IDPF_Q_GEN_CHK, 315 __IDPF_Q_RFL_GEN_CHK, 316 __IDPF_Q_FLOW_SCH_EN, 317 __IDPF_Q_SW_MARKER, 318 __IDPF_Q_POLL_MODE, 319 __IDPF_Q_CRC_EN, 320 __IDPF_Q_HSPLIT_EN, 321 322 __IDPF_Q_FLAGS_NBITS, 323 }; 324 325 #define idpf_queue_set(f, q) __set_bit(__IDPF_Q_##f, (q)->flags) 326 #define idpf_queue_clear(f, q) __clear_bit(__IDPF_Q_##f, (q)->flags) 327 #define idpf_queue_change(f, q) __change_bit(__IDPF_Q_##f, (q)->flags) 328 #define idpf_queue_has(f, q) test_bit(__IDPF_Q_##f, (q)->flags) 329 330 #define idpf_queue_has_clear(f, q) \ 331 __test_and_clear_bit(__IDPF_Q_##f, (q)->flags) 332 #define idpf_queue_assign(f, q, v) \ 333 __assign_bit(__IDPF_Q_##f, (q)->flags, v) 334 335 /** 336 * struct idpf_vec_regs 337 * @dyn_ctl_reg: Dynamic control interrupt register offset 338 * @itrn_reg: Interrupt Throttling Rate register offset 339 * @itrn_index_spacing: Register spacing between ITR registers of the same 340 * vector 341 */ 342 struct idpf_vec_regs { 343 u32 dyn_ctl_reg; 344 u32 itrn_reg; 345 u32 itrn_index_spacing; 346 }; 347 348 /** 349 * struct idpf_intr_reg 350 * @dyn_ctl: Dynamic control interrupt register 351 * @dyn_ctl_intena_m: Mask for dyn_ctl interrupt enable 352 * @dyn_ctl_intena_msk_m: Mask for dyn_ctl interrupt enable mask 353 * @dyn_ctl_itridx_s: Register bit offset for ITR index 354 * @dyn_ctl_itridx_m: Mask for ITR index 355 * @dyn_ctl_intrvl_s: Register bit offset for ITR interval 356 * @dyn_ctl_wb_on_itr_m: Mask for WB on ITR feature 357 * @rx_itr: RX ITR register 358 * @tx_itr: TX ITR register 359 * @icr_ena: Interrupt cause register offset 360 * @icr_ena_ctlq_m: Mask for ICR 361 */ 362 struct idpf_intr_reg { 363 void __iomem *dyn_ctl; 364 u32 dyn_ctl_intena_m; 365 u32 dyn_ctl_intena_msk_m; 366 u32 dyn_ctl_itridx_s; 367 u32 dyn_ctl_itridx_m; 368 u32 dyn_ctl_intrvl_s; 369 u32 dyn_ctl_wb_on_itr_m; 370 void __iomem *rx_itr; 371 void __iomem *tx_itr; 372 void __iomem *icr_ena; 373 u32 icr_ena_ctlq_m; 374 }; 375 376 /** 377 * struct idpf_q_vector 378 * @vport: Vport back pointer 379 * @num_rxq: Number of RX queues 380 * @num_txq: Number of TX queues 381 * @num_bufq: Number of buffer queues 382 * @num_complq: number of completion queues 383 * @rx: Array of RX queues to service 384 * @tx: Array of TX queues to service 385 * @bufq: Array of buffer queues to service 386 * @complq: array of completion queues 387 * @intr_reg: See struct idpf_intr_reg 388 * @napi: napi handler 389 * @total_events: Number of interrupts processed 390 * @wb_on_itr: whether WB on ITR is enabled 391 * @tx_dim: Data for TX net_dim algorithm 392 * @tx_itr_value: TX interrupt throttling rate 393 * @tx_intr_mode: Dynamic ITR or not 394 * @tx_itr_idx: TX ITR index 395 * @rx_dim: Data for RX net_dim algorithm 396 * @rx_itr_value: RX interrupt throttling rate 397 * @rx_intr_mode: Dynamic ITR or not 398 * @rx_itr_idx: RX ITR index 399 * @v_idx: Vector index 400 * @affinity_mask: CPU affinity mask 401 */ 402 struct idpf_q_vector { 403 __cacheline_group_begin_aligned(read_mostly); 404 struct idpf_vport *vport; 405 406 u16 num_rxq; 407 u16 num_txq; 408 u16 num_bufq; 409 u16 num_complq; 410 struct idpf_rx_queue **rx; 411 struct idpf_tx_queue **tx; 412 struct idpf_buf_queue **bufq; 413 struct idpf_compl_queue **complq; 414 415 struct idpf_intr_reg intr_reg; 416 __cacheline_group_end_aligned(read_mostly); 417 418 __cacheline_group_begin_aligned(read_write); 419 struct napi_struct napi; 420 u16 total_events; 421 bool wb_on_itr; 422 423 struct dim tx_dim; 424 u16 tx_itr_value; 425 bool tx_intr_mode; 426 u32 tx_itr_idx; 427 428 struct dim rx_dim; 429 u16 rx_itr_value; 430 bool rx_intr_mode; 431 u32 rx_itr_idx; 432 __cacheline_group_end_aligned(read_write); 433 434 __cacheline_group_begin_aligned(cold); 435 u16 v_idx; 436 437 cpumask_var_t affinity_mask; 438 __cacheline_group_end_aligned(cold); 439 }; 440 libeth_cacheline_set_assert(struct idpf_q_vector, 112, 441 24 + sizeof(struct napi_struct) + 442 2 * sizeof(struct dim), 443 8 + sizeof(cpumask_var_t)); 444 445 struct idpf_rx_queue_stats { 446 u64_stats_t packets; 447 u64_stats_t bytes; 448 u64_stats_t rsc_pkts; 449 u64_stats_t hw_csum_err; 450 u64_stats_t hsplit_pkts; 451 u64_stats_t hsplit_buf_ovf; 452 u64_stats_t bad_descs; 453 }; 454 455 struct idpf_tx_queue_stats { 456 u64_stats_t packets; 457 u64_stats_t bytes; 458 u64_stats_t lso_pkts; 459 u64_stats_t linearize; 460 u64_stats_t q_busy; 461 u64_stats_t skb_drops; 462 u64_stats_t dma_map_errs; 463 }; 464 465 #define IDPF_ITR_DYNAMIC 1 466 #define IDPF_ITR_MAX 0x1FE0 467 #define IDPF_ITR_20K 0x0032 468 #define IDPF_ITR_GRAN_S 1 /* Assume ITR granularity is 2us */ 469 #define IDPF_ITR_MASK 0x1FFE /* ITR register value alignment mask */ 470 #define ITR_REG_ALIGN(setting) ((setting) & IDPF_ITR_MASK) 471 #define IDPF_ITR_IS_DYNAMIC(itr_mode) (itr_mode) 472 #define IDPF_ITR_TX_DEF IDPF_ITR_20K 473 #define IDPF_ITR_RX_DEF IDPF_ITR_20K 474 /* Index used for 'No ITR' update in DYN_CTL register */ 475 #define IDPF_NO_ITR_UPDATE_IDX 3 476 #define IDPF_ITR_IDX_SPACING(spacing, dflt) (spacing ? spacing : dflt) 477 #define IDPF_DIM_DEFAULT_PROFILE_IX 1 478 479 /** 480 * struct idpf_txq_stash - Tx buffer stash for Flow-based scheduling mode 481 * @buf_stack: Stack of empty buffers to store buffer info for out of order 482 * buffer completions. See struct idpf_buf_lifo 483 * @sched_buf_hash: Hash table to store buffers 484 */ 485 struct idpf_txq_stash { 486 struct idpf_buf_lifo buf_stack; 487 DECLARE_HASHTABLE(sched_buf_hash, 12); 488 } ____cacheline_aligned; 489 490 /** 491 * struct idpf_rx_queue - software structure representing a receive queue 492 * @rx: universal receive descriptor array 493 * @single_buf: buffer descriptor array in singleq 494 * @desc_ring: virtual descriptor ring address 495 * @bufq_sets: Pointer to the array of buffer queues in splitq mode 496 * @napi: NAPI instance corresponding to this queue (splitq) 497 * @rx_buf: See struct &libeth_fqe 498 * @pp: Page pool pointer in singleq mode 499 * @netdev: &net_device corresponding to this queue 500 * @tail: Tail offset. Used for both queue models single and split. 501 * @flags: See enum idpf_queue_flags_t 502 * @idx: For RX queue, it is used to index to total RX queue across groups and 503 * used for skb reporting. 504 * @desc_count: Number of descriptors 505 * @rxdids: Supported RX descriptor ids 506 * @rx_ptype_lkup: LUT of Rx ptypes 507 * @next_to_use: Next descriptor to use 508 * @next_to_clean: Next descriptor to clean 509 * @next_to_alloc: RX buffer to allocate at 510 * @skb: Pointer to the skb 511 * @truesize: data buffer truesize in singleq 512 * @stats_sync: See struct u64_stats_sync 513 * @q_stats: See union idpf_rx_queue_stats 514 * @q_id: Queue id 515 * @size: Length of descriptor ring in bytes 516 * @dma: Physical address of ring 517 * @q_vector: Backreference to associated vector 518 * @rx_buffer_low_watermark: RX buffer low watermark 519 * @rx_hbuf_size: Header buffer size 520 * @rx_buf_size: Buffer size 521 * @rx_max_pkt_size: RX max packet size 522 */ 523 struct idpf_rx_queue { 524 __cacheline_group_begin_aligned(read_mostly); 525 union { 526 union virtchnl2_rx_desc *rx; 527 struct virtchnl2_singleq_rx_buf_desc *single_buf; 528 529 void *desc_ring; 530 }; 531 union { 532 struct { 533 struct idpf_bufq_set *bufq_sets; 534 struct napi_struct *napi; 535 }; 536 struct { 537 struct libeth_fqe *rx_buf; 538 struct page_pool *pp; 539 }; 540 }; 541 struct net_device *netdev; 542 void __iomem *tail; 543 544 DECLARE_BITMAP(flags, __IDPF_Q_FLAGS_NBITS); 545 u16 idx; 546 u16 desc_count; 547 548 u32 rxdids; 549 const struct libeth_rx_pt *rx_ptype_lkup; 550 __cacheline_group_end_aligned(read_mostly); 551 552 __cacheline_group_begin_aligned(read_write); 553 u16 next_to_use; 554 u16 next_to_clean; 555 u16 next_to_alloc; 556 557 struct sk_buff *skb; 558 u32 truesize; 559 560 struct u64_stats_sync stats_sync; 561 struct idpf_rx_queue_stats q_stats; 562 __cacheline_group_end_aligned(read_write); 563 564 __cacheline_group_begin_aligned(cold); 565 u32 q_id; 566 u32 size; 567 dma_addr_t dma; 568 569 struct idpf_q_vector *q_vector; 570 571 u16 rx_buffer_low_watermark; 572 u16 rx_hbuf_size; 573 u16 rx_buf_size; 574 u16 rx_max_pkt_size; 575 __cacheline_group_end_aligned(cold); 576 }; 577 libeth_cacheline_set_assert(struct idpf_rx_queue, 64, 578 80 + sizeof(struct u64_stats_sync), 579 32); 580 581 /** 582 * struct idpf_tx_queue - software structure representing a transmit queue 583 * @base_tx: base Tx descriptor array 584 * @base_ctx: base Tx context descriptor array 585 * @flex_tx: flex Tx descriptor array 586 * @flex_ctx: flex Tx context descriptor array 587 * @desc_ring: virtual descriptor ring address 588 * @tx_buf: See struct idpf_tx_buf 589 * @txq_grp: See struct idpf_txq_group 590 * @dev: Device back pointer for DMA mapping 591 * @tail: Tail offset. Used for both queue models single and split 592 * @flags: See enum idpf_queue_flags_t 593 * @idx: For TX queue, it is used as index to map between TX queue group and 594 * hot path TX pointers stored in vport. Used in both singleq/splitq. 595 * @desc_count: Number of descriptors 596 * @tx_min_pkt_len: Min supported packet length 597 * @compl_tag_gen_s: Completion tag generation bit 598 * The format of the completion tag will change based on the TXQ 599 * descriptor ring size so that we can maintain roughly the same level 600 * of "uniqueness" across all descriptor sizes. For example, if the 601 * TXQ descriptor ring size is 64 (the minimum size supported), the 602 * completion tag will be formatted as below: 603 * 15 6 5 0 604 * -------------------------------- 605 * | GEN=0-1023 |IDX = 0-63| 606 * -------------------------------- 607 * 608 * This gives us 64*1024 = 65536 possible unique values. Similarly, if 609 * the TXQ descriptor ring size is 8160 (the maximum size supported), 610 * the completion tag will be formatted as below: 611 * 15 13 12 0 612 * -------------------------------- 613 * |GEN | IDX = 0-8159 | 614 * -------------------------------- 615 * 616 * This gives us 8*8160 = 65280 possible unique values. 617 * @netdev: &net_device corresponding to this queue 618 * @next_to_use: Next descriptor to use 619 * @next_to_clean: Next descriptor to clean 620 * @cleaned_bytes: Splitq only, TXQ only: When a TX completion is received on 621 * the TX completion queue, it can be for any TXQ associated 622 * with that completion queue. This means we can clean up to 623 * N TXQs during a single call to clean the completion queue. 624 * cleaned_bytes|pkts tracks the clean stats per TXQ during 625 * that single call to clean the completion queue. By doing so, 626 * we can update BQL with aggregate cleaned stats for each TXQ 627 * only once at the end of the cleaning routine. 628 * @clean_budget: singleq only, queue cleaning budget 629 * @cleaned_pkts: Number of packets cleaned for the above said case 630 * @tx_max_bufs: Max buffers that can be transmitted with scatter-gather 631 * @stash: Tx buffer stash for Flow-based scheduling mode 632 * @compl_tag_bufid_m: Completion tag buffer id mask 633 * @compl_tag_cur_gen: Used to keep track of current completion tag generation 634 * @compl_tag_gen_max: To determine when compl_tag_cur_gen should be reset 635 * @stats_sync: See struct u64_stats_sync 636 * @q_stats: See union idpf_tx_queue_stats 637 * @q_id: Queue id 638 * @size: Length of descriptor ring in bytes 639 * @dma: Physical address of ring 640 * @q_vector: Backreference to associated vector 641 */ 642 struct idpf_tx_queue { 643 __cacheline_group_begin_aligned(read_mostly); 644 union { 645 struct idpf_base_tx_desc *base_tx; 646 struct idpf_base_tx_ctx_desc *base_ctx; 647 union idpf_tx_flex_desc *flex_tx; 648 struct idpf_flex_tx_ctx_desc *flex_ctx; 649 650 void *desc_ring; 651 }; 652 struct libeth_sqe *tx_buf; 653 struct idpf_txq_group *txq_grp; 654 struct device *dev; 655 void __iomem *tail; 656 657 DECLARE_BITMAP(flags, __IDPF_Q_FLAGS_NBITS); 658 u16 idx; 659 u16 desc_count; 660 661 u16 tx_min_pkt_len; 662 u16 compl_tag_gen_s; 663 664 struct net_device *netdev; 665 __cacheline_group_end_aligned(read_mostly); 666 667 __cacheline_group_begin_aligned(read_write); 668 u16 next_to_use; 669 u16 next_to_clean; 670 671 union { 672 u32 cleaned_bytes; 673 u32 clean_budget; 674 }; 675 u16 cleaned_pkts; 676 677 u16 tx_max_bufs; 678 struct idpf_txq_stash *stash; 679 680 u16 compl_tag_bufid_m; 681 u16 compl_tag_cur_gen; 682 u16 compl_tag_gen_max; 683 684 struct u64_stats_sync stats_sync; 685 struct idpf_tx_queue_stats q_stats; 686 __cacheline_group_end_aligned(read_write); 687 688 __cacheline_group_begin_aligned(cold); 689 u32 q_id; 690 u32 size; 691 dma_addr_t dma; 692 693 struct idpf_q_vector *q_vector; 694 __cacheline_group_end_aligned(cold); 695 }; 696 libeth_cacheline_set_assert(struct idpf_tx_queue, 64, 697 88 + sizeof(struct u64_stats_sync), 698 24); 699 700 /** 701 * struct idpf_buf_queue - software structure representing a buffer queue 702 * @split_buf: buffer descriptor array 703 * @hdr_buf: &libeth_fqe for header buffers 704 * @hdr_pp: &page_pool for header buffers 705 * @buf: &libeth_fqe for data buffers 706 * @pp: &page_pool for data buffers 707 * @tail: Tail offset 708 * @flags: See enum idpf_queue_flags_t 709 * @desc_count: Number of descriptors 710 * @next_to_use: Next descriptor to use 711 * @next_to_clean: Next descriptor to clean 712 * @next_to_alloc: RX buffer to allocate at 713 * @hdr_truesize: truesize for buffer headers 714 * @truesize: truesize for data buffers 715 * @q_id: Queue id 716 * @size: Length of descriptor ring in bytes 717 * @dma: Physical address of ring 718 * @q_vector: Backreference to associated vector 719 * @rx_buffer_low_watermark: RX buffer low watermark 720 * @rx_hbuf_size: Header buffer size 721 * @rx_buf_size: Buffer size 722 */ 723 struct idpf_buf_queue { 724 __cacheline_group_begin_aligned(read_mostly); 725 struct virtchnl2_splitq_rx_buf_desc *split_buf; 726 struct libeth_fqe *hdr_buf; 727 struct page_pool *hdr_pp; 728 struct libeth_fqe *buf; 729 struct page_pool *pp; 730 void __iomem *tail; 731 732 DECLARE_BITMAP(flags, __IDPF_Q_FLAGS_NBITS); 733 u32 desc_count; 734 __cacheline_group_end_aligned(read_mostly); 735 736 __cacheline_group_begin_aligned(read_write); 737 u32 next_to_use; 738 u32 next_to_clean; 739 u32 next_to_alloc; 740 741 u32 hdr_truesize; 742 u32 truesize; 743 __cacheline_group_end_aligned(read_write); 744 745 __cacheline_group_begin_aligned(cold); 746 u32 q_id; 747 u32 size; 748 dma_addr_t dma; 749 750 struct idpf_q_vector *q_vector; 751 752 u16 rx_buffer_low_watermark; 753 u16 rx_hbuf_size; 754 u16 rx_buf_size; 755 __cacheline_group_end_aligned(cold); 756 }; 757 libeth_cacheline_set_assert(struct idpf_buf_queue, 64, 24, 32); 758 759 /** 760 * struct idpf_compl_queue - software structure representing a completion queue 761 * @comp: completion descriptor array 762 * @txq_grp: See struct idpf_txq_group 763 * @flags: See enum idpf_queue_flags_t 764 * @desc_count: Number of descriptors 765 * @clean_budget: queue cleaning budget 766 * @netdev: &net_device corresponding to this queue 767 * @next_to_use: Next descriptor to use. Relevant in both split & single txq 768 * and bufq. 769 * @next_to_clean: Next descriptor to clean 770 * @num_completions: Only relevant for TX completion queue. It tracks the 771 * number of completions received to compare against the 772 * number of completions pending, as accumulated by the 773 * TX queues. 774 * @q_id: Queue id 775 * @size: Length of descriptor ring in bytes 776 * @dma: Physical address of ring 777 * @q_vector: Backreference to associated vector 778 */ 779 struct idpf_compl_queue { 780 __cacheline_group_begin_aligned(read_mostly); 781 struct idpf_splitq_tx_compl_desc *comp; 782 struct idpf_txq_group *txq_grp; 783 784 DECLARE_BITMAP(flags, __IDPF_Q_FLAGS_NBITS); 785 u32 desc_count; 786 787 u32 clean_budget; 788 struct net_device *netdev; 789 __cacheline_group_end_aligned(read_mostly); 790 791 __cacheline_group_begin_aligned(read_write); 792 u32 next_to_use; 793 u32 next_to_clean; 794 795 aligned_u64 num_completions; 796 __cacheline_group_end_aligned(read_write); 797 798 __cacheline_group_begin_aligned(cold); 799 u32 q_id; 800 u32 size; 801 dma_addr_t dma; 802 803 struct idpf_q_vector *q_vector; 804 __cacheline_group_end_aligned(cold); 805 }; 806 libeth_cacheline_set_assert(struct idpf_compl_queue, 40, 16, 24); 807 808 /** 809 * struct idpf_sw_queue 810 * @ring: Pointer to the ring 811 * @flags: See enum idpf_queue_flags_t 812 * @desc_count: Descriptor count 813 * @next_to_use: Buffer to allocate at 814 * @next_to_clean: Next descriptor to clean 815 * 816 * Software queues are used in splitq mode to manage buffers between rxq 817 * producer and the bufq consumer. These are required in order to maintain a 818 * lockless buffer management system and are strictly software only constructs. 819 */ 820 struct idpf_sw_queue { 821 __cacheline_group_begin_aligned(read_mostly); 822 u32 *ring; 823 824 DECLARE_BITMAP(flags, __IDPF_Q_FLAGS_NBITS); 825 u32 desc_count; 826 __cacheline_group_end_aligned(read_mostly); 827 828 __cacheline_group_begin_aligned(read_write); 829 u32 next_to_use; 830 u32 next_to_clean; 831 __cacheline_group_end_aligned(read_write); 832 }; 833 libeth_cacheline_group_assert(struct idpf_sw_queue, read_mostly, 24); 834 libeth_cacheline_group_assert(struct idpf_sw_queue, read_write, 8); 835 libeth_cacheline_struct_assert(struct idpf_sw_queue, 24, 8); 836 837 /** 838 * struct idpf_rxq_set 839 * @rxq: RX queue 840 * @refillq: pointers to refill queues 841 * 842 * Splitq only. idpf_rxq_set associates an rxq with at an array of refillqs. 843 * Each rxq needs a refillq to return used buffers back to the respective bufq. 844 * Bufqs then clean these refillqs for buffers to give to hardware. 845 */ 846 struct idpf_rxq_set { 847 struct idpf_rx_queue rxq; 848 struct idpf_sw_queue *refillq[IDPF_MAX_BUFQS_PER_RXQ_GRP]; 849 }; 850 851 /** 852 * struct idpf_bufq_set 853 * @bufq: Buffer queue 854 * @num_refillqs: Number of refill queues. This is always equal to num_rxq_sets 855 * in idpf_rxq_group. 856 * @refillqs: Pointer to refill queues array. 857 * 858 * Splitq only. idpf_bufq_set associates a bufq to an array of refillqs. 859 * In this bufq_set, there will be one refillq for each rxq in this rxq_group. 860 * Used buffers received by rxqs will be put on refillqs which bufqs will 861 * clean to return new buffers back to hardware. 862 * 863 * Buffers needed by some number of rxqs associated in this rxq_group are 864 * managed by at most two bufqs (depending on performance configuration). 865 */ 866 struct idpf_bufq_set { 867 struct idpf_buf_queue bufq; 868 int num_refillqs; 869 struct idpf_sw_queue *refillqs; 870 }; 871 872 /** 873 * struct idpf_rxq_group 874 * @vport: Vport back pointer 875 * @singleq: Struct with single queue related members 876 * @singleq.num_rxq: Number of RX queues associated 877 * @singleq.rxqs: Array of RX queue pointers 878 * @splitq: Struct with split queue related members 879 * @splitq.num_rxq_sets: Number of RX queue sets 880 * @splitq.rxq_sets: Array of RX queue sets 881 * @splitq.bufq_sets: Buffer queue set pointer 882 * 883 * In singleq mode, an rxq_group is simply an array of rxqs. In splitq, a 884 * rxq_group contains all the rxqs, bufqs and refillqs needed to 885 * manage buffers in splitq mode. 886 */ 887 struct idpf_rxq_group { 888 struct idpf_vport *vport; 889 890 union { 891 struct { 892 u16 num_rxq; 893 struct idpf_rx_queue *rxqs[IDPF_LARGE_MAX_Q]; 894 } singleq; 895 struct { 896 u16 num_rxq_sets; 897 struct idpf_rxq_set *rxq_sets[IDPF_LARGE_MAX_Q]; 898 struct idpf_bufq_set *bufq_sets; 899 } splitq; 900 }; 901 }; 902 903 /** 904 * struct idpf_txq_group 905 * @vport: Vport back pointer 906 * @num_txq: Number of TX queues associated 907 * @txqs: Array of TX queue pointers 908 * @stashes: array of OOO stashes for the queues 909 * @complq: Associated completion queue pointer, split queue only 910 * @num_completions_pending: Total number of completions pending for the 911 * completion queue, acculumated for all TX queues 912 * associated with that completion queue. 913 * 914 * Between singleq and splitq, a txq_group is largely the same except for the 915 * complq. In splitq a single complq is responsible for handling completions 916 * for some number of txqs associated in this txq_group. 917 */ 918 struct idpf_txq_group { 919 struct idpf_vport *vport; 920 921 u16 num_txq; 922 struct idpf_tx_queue *txqs[IDPF_LARGE_MAX_Q]; 923 struct idpf_txq_stash *stashes; 924 925 struct idpf_compl_queue *complq; 926 927 aligned_u64 num_completions_pending; 928 }; 929 930 static inline int idpf_q_vector_to_mem(const struct idpf_q_vector *q_vector) 931 { 932 u32 cpu; 933 934 if (!q_vector) 935 return NUMA_NO_NODE; 936 937 cpu = cpumask_first(q_vector->affinity_mask); 938 939 return cpu < nr_cpu_ids ? cpu_to_mem(cpu) : NUMA_NO_NODE; 940 } 941 942 /** 943 * idpf_size_to_txd_count - Get number of descriptors needed for large Tx frag 944 * @size: transmit request size in bytes 945 * 946 * In the case where a large frag (>= 16K) needs to be split across multiple 947 * descriptors, we need to assume that we can have no more than 12K of data 948 * per descriptor due to hardware alignment restrictions (4K alignment). 949 */ 950 static inline u32 idpf_size_to_txd_count(unsigned int size) 951 { 952 return DIV_ROUND_UP(size, IDPF_TX_MAX_DESC_DATA_ALIGNED); 953 } 954 955 /** 956 * idpf_tx_singleq_build_ctob - populate command tag offset and size 957 * @td_cmd: Command to be filled in desc 958 * @td_offset: Offset to be filled in desc 959 * @size: Size of the buffer 960 * @td_tag: td tag to be filled 961 * 962 * Returns the 64 bit value populated with the input parameters 963 */ 964 static inline __le64 idpf_tx_singleq_build_ctob(u64 td_cmd, u64 td_offset, 965 unsigned int size, u64 td_tag) 966 { 967 return cpu_to_le64(IDPF_TX_DESC_DTYPE_DATA | 968 (td_cmd << IDPF_TXD_QW1_CMD_S) | 969 (td_offset << IDPF_TXD_QW1_OFFSET_S) | 970 ((u64)size << IDPF_TXD_QW1_TX_BUF_SZ_S) | 971 (td_tag << IDPF_TXD_QW1_L2TAG1_S)); 972 } 973 974 void idpf_tx_splitq_build_ctb(union idpf_tx_flex_desc *desc, 975 struct idpf_tx_splitq_params *params, 976 u16 td_cmd, u16 size); 977 void idpf_tx_splitq_build_flow_desc(union idpf_tx_flex_desc *desc, 978 struct idpf_tx_splitq_params *params, 979 u16 td_cmd, u16 size); 980 /** 981 * idpf_tx_splitq_build_desc - determine which type of data descriptor to build 982 * @desc: descriptor to populate 983 * @params: pointer to tx params struct 984 * @td_cmd: command to be filled in desc 985 * @size: size of buffer 986 */ 987 static inline void idpf_tx_splitq_build_desc(union idpf_tx_flex_desc *desc, 988 struct idpf_tx_splitq_params *params, 989 u16 td_cmd, u16 size) 990 { 991 if (params->dtype == IDPF_TX_DESC_DTYPE_FLEX_L2TAG1_L2TAG2) 992 idpf_tx_splitq_build_ctb(desc, params, td_cmd, size); 993 else 994 idpf_tx_splitq_build_flow_desc(desc, params, td_cmd, size); 995 } 996 997 /** 998 * idpf_vport_intr_set_wb_on_itr - enable descriptor writeback on disabled interrupts 999 * @q_vector: pointer to queue vector struct 1000 */ 1001 static inline void idpf_vport_intr_set_wb_on_itr(struct idpf_q_vector *q_vector) 1002 { 1003 struct idpf_intr_reg *reg; 1004 1005 if (q_vector->wb_on_itr) 1006 return; 1007 1008 q_vector->wb_on_itr = true; 1009 reg = &q_vector->intr_reg; 1010 1011 writel(reg->dyn_ctl_wb_on_itr_m | reg->dyn_ctl_intena_msk_m | 1012 (IDPF_NO_ITR_UPDATE_IDX << reg->dyn_ctl_itridx_s), 1013 reg->dyn_ctl); 1014 } 1015 1016 int idpf_vport_singleq_napi_poll(struct napi_struct *napi, int budget); 1017 void idpf_vport_init_num_qs(struct idpf_vport *vport, 1018 struct virtchnl2_create_vport *vport_msg); 1019 void idpf_vport_calc_num_q_desc(struct idpf_vport *vport); 1020 int idpf_vport_calc_total_qs(struct idpf_adapter *adapter, u16 vport_index, 1021 struct virtchnl2_create_vport *vport_msg, 1022 struct idpf_vport_max_q *max_q); 1023 void idpf_vport_calc_num_q_groups(struct idpf_vport *vport); 1024 int idpf_vport_queues_alloc(struct idpf_vport *vport); 1025 void idpf_vport_queues_rel(struct idpf_vport *vport); 1026 void idpf_vport_intr_rel(struct idpf_vport *vport); 1027 int idpf_vport_intr_alloc(struct idpf_vport *vport); 1028 void idpf_vport_intr_update_itr_ena_irq(struct idpf_q_vector *q_vector); 1029 void idpf_vport_intr_deinit(struct idpf_vport *vport); 1030 int idpf_vport_intr_init(struct idpf_vport *vport); 1031 void idpf_vport_intr_ena(struct idpf_vport *vport); 1032 int idpf_config_rss(struct idpf_vport *vport); 1033 int idpf_init_rss(struct idpf_vport *vport); 1034 void idpf_deinit_rss(struct idpf_vport *vport); 1035 int idpf_rx_bufs_init_all(struct idpf_vport *vport); 1036 void idpf_rx_add_frag(struct idpf_rx_buf *rx_buf, struct sk_buff *skb, 1037 unsigned int size); 1038 struct sk_buff *idpf_rx_build_skb(const struct libeth_fqe *buf, u32 size); 1039 void idpf_tx_buf_hw_update(struct idpf_tx_queue *tx_q, u32 val, 1040 bool xmit_more); 1041 unsigned int idpf_size_to_txd_count(unsigned int size); 1042 netdev_tx_t idpf_tx_drop_skb(struct idpf_tx_queue *tx_q, struct sk_buff *skb); 1043 void idpf_tx_dma_map_error(struct idpf_tx_queue *txq, struct sk_buff *skb, 1044 struct idpf_tx_buf *first, u16 ring_idx); 1045 unsigned int idpf_tx_desc_count_required(struct idpf_tx_queue *txq, 1046 struct sk_buff *skb); 1047 void idpf_tx_timeout(struct net_device *netdev, unsigned int txqueue); 1048 netdev_tx_t idpf_tx_singleq_frame(struct sk_buff *skb, 1049 struct idpf_tx_queue *tx_q); 1050 netdev_tx_t idpf_tx_start(struct sk_buff *skb, struct net_device *netdev); 1051 bool idpf_rx_singleq_buf_hw_alloc_all(struct idpf_rx_queue *rxq, 1052 u16 cleaned_count); 1053 int idpf_tso(struct sk_buff *skb, struct idpf_tx_offload_params *off); 1054 1055 static inline bool idpf_tx_maybe_stop_common(struct idpf_tx_queue *tx_q, 1056 u32 needed) 1057 { 1058 return !netif_subqueue_maybe_stop(tx_q->netdev, tx_q->idx, 1059 IDPF_DESC_UNUSED(tx_q), 1060 needed, needed); 1061 } 1062 1063 #endif /* !_IDPF_TXRX_H_ */ 1064