xref: /linux/drivers/net/ethernet/huawei/hinic/hinic_hw_if.h (revision 7bb377107c72a40ab7505341f8626c8eb79a0cb7)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Huawei HiNIC PCI Express Linux driver
4  * Copyright(c) 2017 Huawei Technologies Co., Ltd
5  */
6 
7 #ifndef HINIC_HW_IF_H
8 #define HINIC_HW_IF_H
9 
10 #include <linux/pci.h>
11 #include <linux/io.h>
12 #include <linux/types.h>
13 #include <asm/byteorder.h>
14 
15 #define HINIC_DMA_ATTR_ST_SHIFT                                 0
16 #define HINIC_DMA_ATTR_AT_SHIFT                                 8
17 #define HINIC_DMA_ATTR_PH_SHIFT                                 10
18 #define HINIC_DMA_ATTR_NO_SNOOPING_SHIFT                        12
19 #define HINIC_DMA_ATTR_TPH_EN_SHIFT                             13
20 
21 #define HINIC_DMA_ATTR_ST_MASK                                  0xFF
22 #define HINIC_DMA_ATTR_AT_MASK                                  0x3
23 #define HINIC_DMA_ATTR_PH_MASK                                  0x3
24 #define HINIC_DMA_ATTR_NO_SNOOPING_MASK                         0x1
25 #define HINIC_DMA_ATTR_TPH_EN_MASK                              0x1
26 
27 #define HINIC_DMA_ATTR_SET(val, member)                         \
28 	(((u32)(val) & HINIC_DMA_ATTR_##member##_MASK) <<       \
29 	 HINIC_DMA_ATTR_##member##_SHIFT)
30 
31 #define HINIC_DMA_ATTR_CLEAR(val, member)                       \
32 	((val) & (~(HINIC_DMA_ATTR_##member##_MASK              \
33 	 << HINIC_DMA_ATTR_##member##_SHIFT)))
34 
35 #define HINIC_FA0_FUNC_IDX_SHIFT                                0
36 #define HINIC_FA0_PF_IDX_SHIFT                                  10
37 #define HINIC_FA0_PCI_INTF_IDX_SHIFT                            14
38 #define HINIC_FA0_VF_IN_PF_SHIFT				16
39 /* reserved members - off 16 */
40 #define HINIC_FA0_FUNC_TYPE_SHIFT                               24
41 
42 #define HINIC_FA0_FUNC_IDX_MASK                                 0x3FF
43 #define HINIC_FA0_PF_IDX_MASK                                   0xF
44 #define HINIC_FA0_PCI_INTF_IDX_MASK                             0x3
45 #define HINIC_FA0_FUNC_TYPE_MASK                                0x1
46 #define HINIC_FA0_VF_IN_PF_MASK					0xFF
47 
48 #define HINIC_FA0_GET(val, member)                              \
49 	(((val) >> HINIC_FA0_##member##_SHIFT) & HINIC_FA0_##member##_MASK)
50 
51 #define HINIC_FA1_AEQS_PER_FUNC_SHIFT                           8
52 /* reserved members - off 10 */
53 #define HINIC_FA1_CEQS_PER_FUNC_SHIFT                           12
54 /* reserved members - off 15 */
55 #define HINIC_FA1_IRQS_PER_FUNC_SHIFT                           20
56 #define HINIC_FA1_DMA_ATTR_PER_FUNC_SHIFT                       24
57 /* reserved members - off 27 */
58 #define HINIC_FA1_INIT_STATUS_SHIFT                             30
59 
60 #define HINIC_FA1_AEQS_PER_FUNC_MASK                            0x3
61 #define HINIC_FA1_CEQS_PER_FUNC_MASK                            0x7
62 #define HINIC_FA1_IRQS_PER_FUNC_MASK                            0xF
63 #define HINIC_FA1_DMA_ATTR_PER_FUNC_MASK                        0x7
64 #define HINIC_FA1_INIT_STATUS_MASK                              0x1
65 
66 #define HINIC_FA1_GET(val, member)                              \
67 	(((val) >> HINIC_FA1_##member##_SHIFT) & HINIC_FA1_##member##_MASK)
68 
69 #define HINIC_FA2_GLOBAL_VF_ID_OF_PF_SHIFT	16
70 #define HINIC_FA2_GLOBAL_VF_ID_OF_PF_MASK	0x3FF
71 
72 #define HINIC_FA2_GET(val, member)				\
73 	(((val) >> HINIC_FA2_##member##_SHIFT) & HINIC_FA2_##member##_MASK)
74 
75 #define HINIC_FA4_OUTBOUND_STATE_SHIFT                          0
76 #define HINIC_FA4_DB_STATE_SHIFT                                1
77 
78 #define HINIC_FA4_OUTBOUND_STATE_MASK                           0x1
79 #define HINIC_FA4_DB_STATE_MASK                                 0x1
80 
81 #define HINIC_FA4_GET(val, member)                              \
82 	(((val) >> HINIC_FA4_##member##_SHIFT) & HINIC_FA4_##member##_MASK)
83 
84 #define HINIC_FA4_SET(val, member)                              \
85 	((((u32)val) & HINIC_FA4_##member##_MASK) << HINIC_FA4_##member##_SHIFT)
86 
87 #define HINIC_FA4_CLEAR(val, member)                            \
88 	((val) & (~(HINIC_FA4_##member##_MASK << HINIC_FA4_##member##_SHIFT)))
89 
90 #define HINIC_FA5_PF_ACTION_SHIFT                               0
91 #define HINIC_FA5_PF_ACTION_MASK                                0xFFFF
92 
93 #define HINIC_FA5_SET(val, member)                              \
94 	(((u32)(val) & HINIC_FA5_##member##_MASK) << HINIC_FA5_##member##_SHIFT)
95 
96 #define HINIC_FA5_CLEAR(val, member)                            \
97 	((val) & (~(HINIC_FA5_##member##_MASK << HINIC_FA5_##member##_SHIFT)))
98 
99 #define HINIC_PPF_ELECTION_IDX_SHIFT                            0
100 #define HINIC_PPF_ELECTION_IDX_MASK                             0x1F
101 
102 #define HINIC_PPF_ELECTION_SET(val, member)                     \
103 	(((u32)(val) & HINIC_PPF_ELECTION_##member##_MASK) <<   \
104 	 HINIC_PPF_ELECTION_##member##_SHIFT)
105 
106 #define HINIC_PPF_ELECTION_GET(val, member)                     \
107 	(((val) >> HINIC_PPF_ELECTION_##member##_SHIFT) &       \
108 	 HINIC_PPF_ELECTION_##member##_MASK)
109 
110 #define HINIC_PPF_ELECTION_CLEAR(val, member)                   \
111 	((val) & (~(HINIC_PPF_ELECTION_##member##_MASK          \
112 	 << HINIC_PPF_ELECTION_##member##_SHIFT)))
113 
114 #define HINIC_MSIX_PENDING_LIMIT_SHIFT                          0
115 #define HINIC_MSIX_COALESC_TIMER_SHIFT                          8
116 #define HINIC_MSIX_LLI_TIMER_SHIFT                              16
117 #define HINIC_MSIX_LLI_CREDIT_SHIFT                             24
118 #define HINIC_MSIX_RESEND_TIMER_SHIFT                           29
119 
120 #define HINIC_MSIX_PENDING_LIMIT_MASK                           0xFF
121 #define HINIC_MSIX_COALESC_TIMER_MASK                           0xFF
122 #define HINIC_MSIX_LLI_TIMER_MASK                               0xFF
123 #define HINIC_MSIX_LLI_CREDIT_MASK                              0x1F
124 #define HINIC_MSIX_RESEND_TIMER_MASK                            0x7
125 
126 #define HINIC_MSIX_ATTR_SET(val, member)                        \
127 	(((u32)(val) & HINIC_MSIX_##member##_MASK) <<           \
128 	 HINIC_MSIX_##member##_SHIFT)
129 
130 #define HINIC_MSIX_ATTR_GET(val, member)                        \
131 	(((val) >> HINIC_MSIX_##member##_SHIFT) &               \
132 	 HINIC_MSIX_##member##_MASK)
133 
134 #define HINIC_MSIX_CNT_RESEND_TIMER_SHIFT                       29
135 
136 #define HINIC_MSIX_CNT_RESEND_TIMER_MASK                        0x1
137 
138 #define HINIC_MSIX_CNT_SET(val, member)                         \
139 	(((u32)(val) & HINIC_MSIX_CNT_##member##_MASK) <<       \
140 	 HINIC_MSIX_CNT_##member##_SHIFT)
141 
142 #define HINIC_HWIF_NUM_AEQS(hwif)       ((hwif)->attr.num_aeqs)
143 #define HINIC_HWIF_NUM_CEQS(hwif)       ((hwif)->attr.num_ceqs)
144 #define HINIC_HWIF_NUM_IRQS(hwif)       ((hwif)->attr.num_irqs)
145 #define HINIC_HWIF_FUNC_IDX(hwif)       ((hwif)->attr.func_idx)
146 #define HINIC_HWIF_PCI_INTF(hwif)       ((hwif)->attr.pci_intf_idx)
147 #define HINIC_HWIF_PF_IDX(hwif)         ((hwif)->attr.pf_idx)
148 #define HINIC_HWIF_PPF_IDX(hwif)        ((hwif)->attr.ppf_idx)
149 
150 #define HINIC_FUNC_TYPE(hwif)           ((hwif)->attr.func_type)
151 #define HINIC_IS_VF(hwif)               (HINIC_FUNC_TYPE(hwif) == HINIC_VF)
152 #define HINIC_IS_PF(hwif)               (HINIC_FUNC_TYPE(hwif) == HINIC_PF)
153 #define HINIC_IS_PPF(hwif)              (HINIC_FUNC_TYPE(hwif) == HINIC_PPF)
154 
155 #define HINIC_PCI_CFG_REGS_BAR          0
156 #define HINIC_PCI_INTR_REGS_BAR         2
157 #define HINIC_PCI_DB_BAR                4
158 
159 #define HINIC_PCIE_ST_DISABLE           0
160 #define HINIC_PCIE_AT_DISABLE           0
161 #define HINIC_PCIE_PH_DISABLE           0
162 
163 #define HINIC_EQ_MSIX_PENDING_LIMIT_DEFAULT     0       /* Disabled */
164 #define HINIC_EQ_MSIX_COALESC_TIMER_DEFAULT     0xFF    /* max */
165 #define HINIC_EQ_MSIX_LLI_TIMER_DEFAULT         0       /* Disabled */
166 #define HINIC_EQ_MSIX_LLI_CREDIT_LIMIT_DEFAULT  0       /* Disabled */
167 #define HINIC_EQ_MSIX_RESEND_TIMER_DEFAULT      7       /* max */
168 
169 #define HINIC_PCI_MSIX_ENTRY_SIZE               16
170 #define HINIC_PCI_MSIX_ENTRY_VECTOR_CTRL        12
171 #define HINIC_PCI_MSIX_ENTRY_CTRL_MASKBIT       1
172 
173 enum hinic_pcie_nosnoop {
174 	HINIC_PCIE_SNOOP        = 0,
175 	HINIC_PCIE_NO_SNOOP     = 1,
176 };
177 
178 enum hinic_pcie_tph {
179 	HINIC_PCIE_TPH_DISABLE  = 0,
180 	HINIC_PCIE_TPH_ENABLE   = 1,
181 };
182 
183 enum hinic_func_type {
184 	HINIC_PF        = 0,
185 	HINIC_VF	    = 1,
186 	HINIC_PPF       = 2,
187 };
188 
189 enum hinic_mod_type {
190 	HINIC_MOD_COMM  = 0,    /* HW communication module */
191 	HINIC_MOD_L2NIC = 1,    /* L2NIC module */
192 	HINIC_MOD_CFGM  = 7,    /* Configuration module */
193 
194 	HINIC_MOD_MAX   = 15
195 };
196 
197 enum hinic_node_id {
198 	HINIC_NODE_ID_MGMT = 21,
199 };
200 
201 enum hinic_pf_action {
202 	HINIC_PF_MGMT_INIT = 0x0,
203 
204 	HINIC_PF_MGMT_ACTIVE = 0x11,
205 };
206 
207 enum hinic_outbound_state {
208 	HINIC_OUTBOUND_ENABLE  = 0,
209 	HINIC_OUTBOUND_DISABLE = 1,
210 };
211 
212 enum hinic_db_state {
213 	HINIC_DB_ENABLE  = 0,
214 	HINIC_DB_DISABLE = 1,
215 };
216 
217 enum hinic_msix_state {
218 	HINIC_MSIX_ENABLE,
219 	HINIC_MSIX_DISABLE,
220 };
221 
222 struct hinic_func_attr {
223 	u16                     func_idx;
224 	u8                      pf_idx;
225 	u8                      pci_intf_idx;
226 
227 	enum hinic_func_type    func_type;
228 
229 	u8                      ppf_idx;
230 
231 	u16                     num_irqs;
232 	u8                      num_aeqs;
233 	u8                      num_ceqs;
234 
235 	u8                      num_dma_attr;
236 
237 	u16						global_vf_id_of_pf;
238 };
239 
240 struct hinic_hwif {
241 	struct pci_dev          *pdev;
242 	void __iomem            *cfg_regs_bar;
243 	void __iomem		*intr_regs_base;
244 
245 	struct hinic_func_attr  attr;
246 };
247 
248 static inline u32 hinic_hwif_read_reg(struct hinic_hwif *hwif, u32 reg)
249 {
250 	return be32_to_cpu(readl(hwif->cfg_regs_bar + reg));
251 }
252 
253 static inline void hinic_hwif_write_reg(struct hinic_hwif *hwif, u32 reg,
254 					u32 val)
255 {
256 	writel(cpu_to_be32(val), hwif->cfg_regs_bar + reg);
257 }
258 
259 int hinic_msix_attr_set(struct hinic_hwif *hwif, u16 msix_index,
260 			u8 pending_limit, u8 coalesc_timer,
261 			u8 lli_timer_cfg, u8 lli_credit_limit,
262 			u8 resend_timer);
263 
264 int hinic_msix_attr_get(struct hinic_hwif *hwif, u16 msix_index,
265 			u8 *pending_limit, u8 *coalesc_timer_cfg,
266 			u8 *lli_timer, u8 *lli_credit_limit,
267 			u8 *resend_timer);
268 
269 void hinic_set_msix_state(struct hinic_hwif *hwif, u16 msix_idx,
270 			  enum hinic_msix_state flag);
271 
272 int hinic_msix_attr_cnt_clear(struct hinic_hwif *hwif, u16 msix_index);
273 
274 void hinic_set_pf_action(struct hinic_hwif *hwif, enum hinic_pf_action action);
275 
276 enum hinic_outbound_state hinic_outbound_state_get(struct hinic_hwif *hwif);
277 
278 void hinic_outbound_state_set(struct hinic_hwif *hwif,
279 			      enum hinic_outbound_state outbound_state);
280 
281 enum hinic_db_state hinic_db_state_get(struct hinic_hwif *hwif);
282 
283 void hinic_db_state_set(struct hinic_hwif *hwif,
284 			enum hinic_db_state db_state);
285 
286 u16 hinic_glb_pf_vf_offset(struct hinic_hwif *hwif);
287 
288 u16 hinic_global_func_id_hw(struct hinic_hwif *hwif);
289 
290 u16 hinic_pf_id_of_vf_hw(struct hinic_hwif *hwif);
291 
292 int hinic_init_hwif(struct hinic_hwif *hwif, struct pci_dev *pdev);
293 
294 void hinic_free_hwif(struct hinic_hwif *hwif);
295 
296 #endif
297