xref: /linux/drivers/net/ethernet/chelsio/cxgb4/t4fw_api.h (revision 0408c58be5a475c99b271f08d85859f7b59ec767)
1 /*
2  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3  *
4  * Copyright (c) 2009-2016 Chelsio Communications, Inc. All rights reserved.
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenIB.org BSD license below:
11  *
12  *     Redistribution and use in source and binary forms, with or
13  *     without modification, are permitted provided that the following
14  *     conditions are met:
15  *
16  *      - Redistributions of source code must retain the above
17  *        copyright notice, this list of conditions and the following
18  *        disclaimer.
19  *
20  *      - Redistributions in binary form must reproduce the above
21  *        copyright notice, this list of conditions and the following
22  *        disclaimer in the documentation and/or other materials
23  *        provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 
35 #ifndef _T4FW_INTERFACE_H_
36 #define _T4FW_INTERFACE_H_
37 
38 enum fw_retval {
39 	FW_SUCCESS		= 0,	/* completed successfully */
40 	FW_EPERM		= 1,	/* operation not permitted */
41 	FW_ENOENT		= 2,	/* no such file or directory */
42 	FW_EIO			= 5,	/* input/output error; hw bad */
43 	FW_ENOEXEC		= 8,	/* exec format error; inv microcode */
44 	FW_EAGAIN		= 11,	/* try again */
45 	FW_ENOMEM		= 12,	/* out of memory */
46 	FW_EFAULT		= 14,	/* bad address; fw bad */
47 	FW_EBUSY		= 16,	/* resource busy */
48 	FW_EEXIST		= 17,	/* file exists */
49 	FW_ENODEV		= 19,	/* no such device */
50 	FW_EINVAL		= 22,	/* invalid argument */
51 	FW_ENOSPC		= 28,	/* no space left on device */
52 	FW_ENOSYS		= 38,	/* functionality not implemented */
53 	FW_ENODATA		= 61,	/* no data available */
54 	FW_EPROTO		= 71,	/* protocol error */
55 	FW_EADDRINUSE		= 98,	/* address already in use */
56 	FW_EADDRNOTAVAIL	= 99,	/* cannot assigned requested address */
57 	FW_ENETDOWN		= 100,	/* network is down */
58 	FW_ENETUNREACH		= 101,	/* network is unreachable */
59 	FW_ENOBUFS		= 105,	/* no buffer space available */
60 	FW_ETIMEDOUT		= 110,	/* timeout */
61 	FW_EINPROGRESS		= 115,	/* fw internal */
62 	FW_SCSI_ABORT_REQUESTED	= 128,	/* */
63 	FW_SCSI_ABORT_TIMEDOUT	= 129,	/* */
64 	FW_SCSI_ABORTED		= 130,	/* */
65 	FW_SCSI_CLOSE_REQUESTED	= 131,	/* */
66 	FW_ERR_LINK_DOWN	= 132,	/* */
67 	FW_RDEV_NOT_READY	= 133,	/* */
68 	FW_ERR_RDEV_LOST	= 134,	/* */
69 	FW_ERR_RDEV_LOGO	= 135,	/* */
70 	FW_FCOE_NO_XCHG		= 136,	/* */
71 	FW_SCSI_RSP_ERR		= 137,	/* */
72 	FW_ERR_RDEV_IMPL_LOGO	= 138,	/* */
73 	FW_SCSI_UNDER_FLOW_ERR  = 139,	/* */
74 	FW_SCSI_OVER_FLOW_ERR   = 140,	/* */
75 	FW_SCSI_DDP_ERR		= 141,	/* DDP error*/
76 	FW_SCSI_TASK_ERR	= 142,	/* No SCSI tasks available */
77 };
78 
79 #define FW_T4VF_SGE_BASE_ADDR      0x0000
80 #define FW_T4VF_MPS_BASE_ADDR      0x0100
81 #define FW_T4VF_PL_BASE_ADDR       0x0200
82 #define FW_T4VF_MBDATA_BASE_ADDR   0x0240
83 #define FW_T4VF_CIM_BASE_ADDR      0x0300
84 
85 enum fw_wr_opcodes {
86 	FW_FILTER_WR                   = 0x02,
87 	FW_ULPTX_WR                    = 0x04,
88 	FW_TP_WR                       = 0x05,
89 	FW_ETH_TX_PKT_WR               = 0x08,
90 	FW_OFLD_CONNECTION_WR          = 0x2f,
91 	FW_FLOWC_WR                    = 0x0a,
92 	FW_OFLD_TX_DATA_WR             = 0x0b,
93 	FW_CMD_WR                      = 0x10,
94 	FW_ETH_TX_PKT_VM_WR            = 0x11,
95 	FW_RI_RES_WR                   = 0x0c,
96 	FW_RI_INIT_WR                  = 0x0d,
97 	FW_RI_RDMA_WRITE_WR            = 0x14,
98 	FW_RI_SEND_WR                  = 0x15,
99 	FW_RI_RDMA_READ_WR             = 0x16,
100 	FW_RI_RECV_WR                  = 0x17,
101 	FW_RI_BIND_MW_WR               = 0x18,
102 	FW_RI_FR_NSMR_WR               = 0x19,
103 	FW_RI_FR_NSMR_TPTE_WR	       = 0x20,
104 	FW_RI_INV_LSTAG_WR             = 0x1a,
105 	FW_ISCSI_TX_DATA_WR	       = 0x45,
106 	FW_CRYPTO_LOOKASIDE_WR         = 0X6d,
107 	FW_LASTC2E_WR                  = 0x70
108 };
109 
110 struct fw_wr_hdr {
111 	__be32 hi;
112 	__be32 lo;
113 };
114 
115 /* work request opcode (hi) */
116 #define FW_WR_OP_S	24
117 #define FW_WR_OP_M      0xff
118 #define FW_WR_OP_V(x)   ((x) << FW_WR_OP_S)
119 #define FW_WR_OP_G(x)   (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
120 
121 /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
122 #define FW_WR_ATOMIC_S		23
123 #define FW_WR_ATOMIC_V(x)	((x) << FW_WR_ATOMIC_S)
124 
125 /* flush flag (hi) - firmware flushes flushable work request buffered
126  * in the flow context.
127  */
128 #define FW_WR_FLUSH_S     22
129 #define FW_WR_FLUSH_V(x)  ((x) << FW_WR_FLUSH_S)
130 
131 /* completion flag (hi) - firmware generates a cpl_fw6_ack */
132 #define FW_WR_COMPL_S     21
133 #define FW_WR_COMPL_V(x)  ((x) << FW_WR_COMPL_S)
134 #define FW_WR_COMPL_F     FW_WR_COMPL_V(1U)
135 
136 /* work request immediate data length (hi) */
137 #define FW_WR_IMMDLEN_S 0
138 #define FW_WR_IMMDLEN_M 0xff
139 #define FW_WR_IMMDLEN_V(x)      ((x) << FW_WR_IMMDLEN_S)
140 
141 /* egress queue status update to associated ingress queue entry (lo) */
142 #define FW_WR_EQUIQ_S           31
143 #define FW_WR_EQUIQ_V(x)        ((x) << FW_WR_EQUIQ_S)
144 #define FW_WR_EQUIQ_F           FW_WR_EQUIQ_V(1U)
145 
146 /* egress queue status update to egress queue status entry (lo) */
147 #define FW_WR_EQUEQ_S           30
148 #define FW_WR_EQUEQ_V(x)        ((x) << FW_WR_EQUEQ_S)
149 #define FW_WR_EQUEQ_F           FW_WR_EQUEQ_V(1U)
150 
151 /* flow context identifier (lo) */
152 #define FW_WR_FLOWID_S          8
153 #define FW_WR_FLOWID_V(x)       ((x) << FW_WR_FLOWID_S)
154 
155 /* length in units of 16-bytes (lo) */
156 #define FW_WR_LEN16_S           0
157 #define FW_WR_LEN16_V(x)        ((x) << FW_WR_LEN16_S)
158 
159 #define HW_TPL_FR_MT_PR_IV_P_FC         0X32B
160 #define HW_TPL_FR_MT_PR_OV_P_FC         0X327
161 
162 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
163 enum fw_filter_wr_cookie {
164 	FW_FILTER_WR_SUCCESS,
165 	FW_FILTER_WR_FLT_ADDED,
166 	FW_FILTER_WR_FLT_DELETED,
167 	FW_FILTER_WR_SMT_TBL_FULL,
168 	FW_FILTER_WR_EINVAL,
169 };
170 
171 struct fw_filter_wr {
172 	__be32 op_pkd;
173 	__be32 len16_pkd;
174 	__be64 r3;
175 	__be32 tid_to_iq;
176 	__be32 del_filter_to_l2tix;
177 	__be16 ethtype;
178 	__be16 ethtypem;
179 	__u8   frag_to_ovlan_vldm;
180 	__u8   smac_sel;
181 	__be16 rx_chan_rx_rpl_iq;
182 	__be32 maci_to_matchtypem;
183 	__u8   ptcl;
184 	__u8   ptclm;
185 	__u8   ttyp;
186 	__u8   ttypm;
187 	__be16 ivlan;
188 	__be16 ivlanm;
189 	__be16 ovlan;
190 	__be16 ovlanm;
191 	__u8   lip[16];
192 	__u8   lipm[16];
193 	__u8   fip[16];
194 	__u8   fipm[16];
195 	__be16 lp;
196 	__be16 lpm;
197 	__be16 fp;
198 	__be16 fpm;
199 	__be16 r7;
200 	__u8   sma[6];
201 };
202 
203 #define FW_FILTER_WR_TID_S      12
204 #define FW_FILTER_WR_TID_M      0xfffff
205 #define FW_FILTER_WR_TID_V(x)   ((x) << FW_FILTER_WR_TID_S)
206 #define FW_FILTER_WR_TID_G(x)   \
207 	(((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
208 
209 #define FW_FILTER_WR_RQTYPE_S           11
210 #define FW_FILTER_WR_RQTYPE_M           0x1
211 #define FW_FILTER_WR_RQTYPE_V(x)        ((x) << FW_FILTER_WR_RQTYPE_S)
212 #define FW_FILTER_WR_RQTYPE_G(x)        \
213 	(((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
214 #define FW_FILTER_WR_RQTYPE_F   FW_FILTER_WR_RQTYPE_V(1U)
215 
216 #define FW_FILTER_WR_NOREPLY_S          10
217 #define FW_FILTER_WR_NOREPLY_M          0x1
218 #define FW_FILTER_WR_NOREPLY_V(x)       ((x) << FW_FILTER_WR_NOREPLY_S)
219 #define FW_FILTER_WR_NOREPLY_G(x)       \
220 	(((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
221 #define FW_FILTER_WR_NOREPLY_F  FW_FILTER_WR_NOREPLY_V(1U)
222 
223 #define FW_FILTER_WR_IQ_S       0
224 #define FW_FILTER_WR_IQ_M       0x3ff
225 #define FW_FILTER_WR_IQ_V(x)    ((x) << FW_FILTER_WR_IQ_S)
226 #define FW_FILTER_WR_IQ_G(x)    \
227 	(((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
228 
229 #define FW_FILTER_WR_DEL_FILTER_S       31
230 #define FW_FILTER_WR_DEL_FILTER_M       0x1
231 #define FW_FILTER_WR_DEL_FILTER_V(x)    ((x) << FW_FILTER_WR_DEL_FILTER_S)
232 #define FW_FILTER_WR_DEL_FILTER_G(x)    \
233 	(((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
234 #define FW_FILTER_WR_DEL_FILTER_F       FW_FILTER_WR_DEL_FILTER_V(1U)
235 
236 #define FW_FILTER_WR_RPTTID_S           25
237 #define FW_FILTER_WR_RPTTID_M           0x1
238 #define FW_FILTER_WR_RPTTID_V(x)        ((x) << FW_FILTER_WR_RPTTID_S)
239 #define FW_FILTER_WR_RPTTID_G(x)        \
240 	(((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
241 #define FW_FILTER_WR_RPTTID_F   FW_FILTER_WR_RPTTID_V(1U)
242 
243 #define FW_FILTER_WR_DROP_S     24
244 #define FW_FILTER_WR_DROP_M     0x1
245 #define FW_FILTER_WR_DROP_V(x)  ((x) << FW_FILTER_WR_DROP_S)
246 #define FW_FILTER_WR_DROP_G(x)  \
247 	(((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
248 #define FW_FILTER_WR_DROP_F     FW_FILTER_WR_DROP_V(1U)
249 
250 #define FW_FILTER_WR_DIRSTEER_S         23
251 #define FW_FILTER_WR_DIRSTEER_M         0x1
252 #define FW_FILTER_WR_DIRSTEER_V(x)      ((x) << FW_FILTER_WR_DIRSTEER_S)
253 #define FW_FILTER_WR_DIRSTEER_G(x)      \
254 	(((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
255 #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
256 
257 #define FW_FILTER_WR_MASKHASH_S         22
258 #define FW_FILTER_WR_MASKHASH_M         0x1
259 #define FW_FILTER_WR_MASKHASH_V(x)      ((x) << FW_FILTER_WR_MASKHASH_S)
260 #define FW_FILTER_WR_MASKHASH_G(x)      \
261 	(((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
262 #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
263 
264 #define FW_FILTER_WR_DIRSTEERHASH_S     21
265 #define FW_FILTER_WR_DIRSTEERHASH_M     0x1
266 #define FW_FILTER_WR_DIRSTEERHASH_V(x)  ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
267 #define FW_FILTER_WR_DIRSTEERHASH_G(x)  \
268 	(((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
269 #define FW_FILTER_WR_DIRSTEERHASH_F     FW_FILTER_WR_DIRSTEERHASH_V(1U)
270 
271 #define FW_FILTER_WR_LPBK_S     20
272 #define FW_FILTER_WR_LPBK_M     0x1
273 #define FW_FILTER_WR_LPBK_V(x)  ((x) << FW_FILTER_WR_LPBK_S)
274 #define FW_FILTER_WR_LPBK_G(x)  \
275 	(((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
276 #define FW_FILTER_WR_LPBK_F     FW_FILTER_WR_LPBK_V(1U)
277 
278 #define FW_FILTER_WR_DMAC_S     19
279 #define FW_FILTER_WR_DMAC_M     0x1
280 #define FW_FILTER_WR_DMAC_V(x)  ((x) << FW_FILTER_WR_DMAC_S)
281 #define FW_FILTER_WR_DMAC_G(x)  \
282 	(((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
283 #define FW_FILTER_WR_DMAC_F     FW_FILTER_WR_DMAC_V(1U)
284 
285 #define FW_FILTER_WR_SMAC_S     18
286 #define FW_FILTER_WR_SMAC_M     0x1
287 #define FW_FILTER_WR_SMAC_V(x)  ((x) << FW_FILTER_WR_SMAC_S)
288 #define FW_FILTER_WR_SMAC_G(x)  \
289 	(((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
290 #define FW_FILTER_WR_SMAC_F     FW_FILTER_WR_SMAC_V(1U)
291 
292 #define FW_FILTER_WR_INSVLAN_S          17
293 #define FW_FILTER_WR_INSVLAN_M          0x1
294 #define FW_FILTER_WR_INSVLAN_V(x)       ((x) << FW_FILTER_WR_INSVLAN_S)
295 #define FW_FILTER_WR_INSVLAN_G(x)       \
296 	(((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
297 #define FW_FILTER_WR_INSVLAN_F  FW_FILTER_WR_INSVLAN_V(1U)
298 
299 #define FW_FILTER_WR_RMVLAN_S           16
300 #define FW_FILTER_WR_RMVLAN_M           0x1
301 #define FW_FILTER_WR_RMVLAN_V(x)        ((x) << FW_FILTER_WR_RMVLAN_S)
302 #define FW_FILTER_WR_RMVLAN_G(x)        \
303 	(((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
304 #define FW_FILTER_WR_RMVLAN_F   FW_FILTER_WR_RMVLAN_V(1U)
305 
306 #define FW_FILTER_WR_HITCNTS_S          15
307 #define FW_FILTER_WR_HITCNTS_M          0x1
308 #define FW_FILTER_WR_HITCNTS_V(x)       ((x) << FW_FILTER_WR_HITCNTS_S)
309 #define FW_FILTER_WR_HITCNTS_G(x)       \
310 	(((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
311 #define FW_FILTER_WR_HITCNTS_F  FW_FILTER_WR_HITCNTS_V(1U)
312 
313 #define FW_FILTER_WR_TXCHAN_S           13
314 #define FW_FILTER_WR_TXCHAN_M           0x3
315 #define FW_FILTER_WR_TXCHAN_V(x)        ((x) << FW_FILTER_WR_TXCHAN_S)
316 #define FW_FILTER_WR_TXCHAN_G(x)        \
317 	(((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
318 
319 #define FW_FILTER_WR_PRIO_S     12
320 #define FW_FILTER_WR_PRIO_M     0x1
321 #define FW_FILTER_WR_PRIO_V(x)  ((x) << FW_FILTER_WR_PRIO_S)
322 #define FW_FILTER_WR_PRIO_G(x)  \
323 	(((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
324 #define FW_FILTER_WR_PRIO_F     FW_FILTER_WR_PRIO_V(1U)
325 
326 #define FW_FILTER_WR_L2TIX_S    0
327 #define FW_FILTER_WR_L2TIX_M    0xfff
328 #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
329 #define FW_FILTER_WR_L2TIX_G(x) \
330 	(((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
331 
332 #define FW_FILTER_WR_FRAG_S     7
333 #define FW_FILTER_WR_FRAG_M     0x1
334 #define FW_FILTER_WR_FRAG_V(x)  ((x) << FW_FILTER_WR_FRAG_S)
335 #define FW_FILTER_WR_FRAG_G(x)  \
336 	(((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
337 #define FW_FILTER_WR_FRAG_F     FW_FILTER_WR_FRAG_V(1U)
338 
339 #define FW_FILTER_WR_FRAGM_S    6
340 #define FW_FILTER_WR_FRAGM_M    0x1
341 #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
342 #define FW_FILTER_WR_FRAGM_G(x) \
343 	(((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
344 #define FW_FILTER_WR_FRAGM_F    FW_FILTER_WR_FRAGM_V(1U)
345 
346 #define FW_FILTER_WR_IVLAN_VLD_S        5
347 #define FW_FILTER_WR_IVLAN_VLD_M        0x1
348 #define FW_FILTER_WR_IVLAN_VLD_V(x)     ((x) << FW_FILTER_WR_IVLAN_VLD_S)
349 #define FW_FILTER_WR_IVLAN_VLD_G(x)     \
350 	(((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
351 #define FW_FILTER_WR_IVLAN_VLD_F        FW_FILTER_WR_IVLAN_VLD_V(1U)
352 
353 #define FW_FILTER_WR_OVLAN_VLD_S        4
354 #define FW_FILTER_WR_OVLAN_VLD_M        0x1
355 #define FW_FILTER_WR_OVLAN_VLD_V(x)     ((x) << FW_FILTER_WR_OVLAN_VLD_S)
356 #define FW_FILTER_WR_OVLAN_VLD_G(x)     \
357 	(((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
358 #define FW_FILTER_WR_OVLAN_VLD_F        FW_FILTER_WR_OVLAN_VLD_V(1U)
359 
360 #define FW_FILTER_WR_IVLAN_VLDM_S       3
361 #define FW_FILTER_WR_IVLAN_VLDM_M       0x1
362 #define FW_FILTER_WR_IVLAN_VLDM_V(x)    ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
363 #define FW_FILTER_WR_IVLAN_VLDM_G(x)    \
364 	(((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
365 #define FW_FILTER_WR_IVLAN_VLDM_F       FW_FILTER_WR_IVLAN_VLDM_V(1U)
366 
367 #define FW_FILTER_WR_OVLAN_VLDM_S       2
368 #define FW_FILTER_WR_OVLAN_VLDM_M       0x1
369 #define FW_FILTER_WR_OVLAN_VLDM_V(x)    ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
370 #define FW_FILTER_WR_OVLAN_VLDM_G(x)    \
371 	(((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
372 #define FW_FILTER_WR_OVLAN_VLDM_F       FW_FILTER_WR_OVLAN_VLDM_V(1U)
373 
374 #define FW_FILTER_WR_RX_CHAN_S          15
375 #define FW_FILTER_WR_RX_CHAN_M          0x1
376 #define FW_FILTER_WR_RX_CHAN_V(x)       ((x) << FW_FILTER_WR_RX_CHAN_S)
377 #define FW_FILTER_WR_RX_CHAN_G(x)       \
378 	(((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
379 #define FW_FILTER_WR_RX_CHAN_F  FW_FILTER_WR_RX_CHAN_V(1U)
380 
381 #define FW_FILTER_WR_RX_RPL_IQ_S        0
382 #define FW_FILTER_WR_RX_RPL_IQ_M        0x3ff
383 #define FW_FILTER_WR_RX_RPL_IQ_V(x)     ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
384 #define FW_FILTER_WR_RX_RPL_IQ_G(x)     \
385 	(((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
386 
387 #define FW_FILTER_WR_MACI_S     23
388 #define FW_FILTER_WR_MACI_M     0x1ff
389 #define FW_FILTER_WR_MACI_V(x)  ((x) << FW_FILTER_WR_MACI_S)
390 #define FW_FILTER_WR_MACI_G(x)  \
391 	(((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
392 
393 #define FW_FILTER_WR_MACIM_S    14
394 #define FW_FILTER_WR_MACIM_M    0x1ff
395 #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
396 #define FW_FILTER_WR_MACIM_G(x) \
397 	(((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
398 
399 #define FW_FILTER_WR_FCOE_S     13
400 #define FW_FILTER_WR_FCOE_M     0x1
401 #define FW_FILTER_WR_FCOE_V(x)  ((x) << FW_FILTER_WR_FCOE_S)
402 #define FW_FILTER_WR_FCOE_G(x)  \
403 	(((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
404 #define FW_FILTER_WR_FCOE_F     FW_FILTER_WR_FCOE_V(1U)
405 
406 #define FW_FILTER_WR_FCOEM_S    12
407 #define FW_FILTER_WR_FCOEM_M    0x1
408 #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
409 #define FW_FILTER_WR_FCOEM_G(x) \
410 	(((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
411 #define FW_FILTER_WR_FCOEM_F    FW_FILTER_WR_FCOEM_V(1U)
412 
413 #define FW_FILTER_WR_PORT_S     9
414 #define FW_FILTER_WR_PORT_M     0x7
415 #define FW_FILTER_WR_PORT_V(x)  ((x) << FW_FILTER_WR_PORT_S)
416 #define FW_FILTER_WR_PORT_G(x)  \
417 	(((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
418 
419 #define FW_FILTER_WR_PORTM_S    6
420 #define FW_FILTER_WR_PORTM_M    0x7
421 #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
422 #define FW_FILTER_WR_PORTM_G(x) \
423 	(((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
424 
425 #define FW_FILTER_WR_MATCHTYPE_S        3
426 #define FW_FILTER_WR_MATCHTYPE_M        0x7
427 #define FW_FILTER_WR_MATCHTYPE_V(x)     ((x) << FW_FILTER_WR_MATCHTYPE_S)
428 #define FW_FILTER_WR_MATCHTYPE_G(x)     \
429 	(((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
430 
431 #define FW_FILTER_WR_MATCHTYPEM_S       0
432 #define FW_FILTER_WR_MATCHTYPEM_M       0x7
433 #define FW_FILTER_WR_MATCHTYPEM_V(x)    ((x) << FW_FILTER_WR_MATCHTYPEM_S)
434 #define FW_FILTER_WR_MATCHTYPEM_G(x)    \
435 	(((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
436 
437 struct fw_ulptx_wr {
438 	__be32 op_to_compl;
439 	__be32 flowid_len16;
440 	u64 cookie;
441 };
442 
443 struct fw_tp_wr {
444 	__be32 op_to_immdlen;
445 	__be32 flowid_len16;
446 	u64 cookie;
447 };
448 
449 struct fw_eth_tx_pkt_wr {
450 	__be32 op_immdlen;
451 	__be32 equiq_to_len16;
452 	__be64 r3;
453 };
454 
455 struct fw_ofld_connection_wr {
456 	__be32 op_compl;
457 	__be32 len16_pkd;
458 	__u64  cookie;
459 	__be64 r2;
460 	__be64 r3;
461 	struct fw_ofld_connection_le {
462 		__be32 version_cpl;
463 		__be32 filter;
464 		__be32 r1;
465 		__be16 lport;
466 		__be16 pport;
467 		union fw_ofld_connection_leip {
468 			struct fw_ofld_connection_le_ipv4 {
469 				__be32 pip;
470 				__be32 lip;
471 				__be64 r0;
472 				__be64 r1;
473 				__be64 r2;
474 			} ipv4;
475 			struct fw_ofld_connection_le_ipv6 {
476 				__be64 pip_hi;
477 				__be64 pip_lo;
478 				__be64 lip_hi;
479 				__be64 lip_lo;
480 			} ipv6;
481 		} u;
482 	} le;
483 	struct fw_ofld_connection_tcb {
484 		__be32 t_state_to_astid;
485 		__be16 cplrxdataack_cplpassacceptrpl;
486 		__be16 rcv_adv;
487 		__be32 rcv_nxt;
488 		__be32 tx_max;
489 		__be64 opt0;
490 		__be32 opt2;
491 		__be32 r1;
492 		__be64 r2;
493 		__be64 r3;
494 	} tcb;
495 };
496 
497 #define FW_OFLD_CONNECTION_WR_VERSION_S                31
498 #define FW_OFLD_CONNECTION_WR_VERSION_M                0x1
499 #define FW_OFLD_CONNECTION_WR_VERSION_V(x)     \
500 	((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
501 #define FW_OFLD_CONNECTION_WR_VERSION_G(x)     \
502 	(((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
503 	FW_OFLD_CONNECTION_WR_VERSION_M)
504 #define FW_OFLD_CONNECTION_WR_VERSION_F        \
505 	FW_OFLD_CONNECTION_WR_VERSION_V(1U)
506 
507 #define FW_OFLD_CONNECTION_WR_CPL_S    30
508 #define FW_OFLD_CONNECTION_WR_CPL_M    0x1
509 #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
510 #define FW_OFLD_CONNECTION_WR_CPL_G(x) \
511 	(((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
512 #define FW_OFLD_CONNECTION_WR_CPL_F    FW_OFLD_CONNECTION_WR_CPL_V(1U)
513 
514 #define FW_OFLD_CONNECTION_WR_T_STATE_S                28
515 #define FW_OFLD_CONNECTION_WR_T_STATE_M                0xf
516 #define FW_OFLD_CONNECTION_WR_T_STATE_V(x)     \
517 	((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
518 #define FW_OFLD_CONNECTION_WR_T_STATE_G(x)     \
519 	(((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
520 	FW_OFLD_CONNECTION_WR_T_STATE_M)
521 
522 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S      24
523 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M      0xf
524 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x)   \
525 	((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
526 #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x)   \
527 	(((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
528 	FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
529 
530 #define FW_OFLD_CONNECTION_WR_ASTID_S          0
531 #define FW_OFLD_CONNECTION_WR_ASTID_M          0xffffff
532 #define FW_OFLD_CONNECTION_WR_ASTID_V(x)       \
533 	((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
534 #define FW_OFLD_CONNECTION_WR_ASTID_G(x)       \
535 	(((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
536 
537 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S   15
538 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M   0x1
539 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x)        \
540 	((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
541 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x)        \
542 	(((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
543 	FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
544 #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F   \
545 	FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
546 
547 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S       14
548 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M       0x1
549 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x)    \
550 	((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
551 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x)    \
552 	(((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
553 	FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
554 #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F       \
555 	FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
556 
557 enum fw_flowc_mnem {
558 	FW_FLOWC_MNEM_PFNVFN,		/* PFN [15:8] VFN [7:0] */
559 	FW_FLOWC_MNEM_CH,
560 	FW_FLOWC_MNEM_PORT,
561 	FW_FLOWC_MNEM_IQID,
562 	FW_FLOWC_MNEM_SNDNXT,
563 	FW_FLOWC_MNEM_RCVNXT,
564 	FW_FLOWC_MNEM_SNDBUF,
565 	FW_FLOWC_MNEM_MSS,
566 	FW_FLOWC_MNEM_TXDATAPLEN_MAX,
567 	FW_FLOWC_MNEM_TCPSTATE,
568 	FW_FLOWC_MNEM_EOSTATE,
569 	FW_FLOWC_MNEM_SCHEDCLASS,
570 	FW_FLOWC_MNEM_DCBPRIO,
571 	FW_FLOWC_MNEM_SND_SCALE,
572 	FW_FLOWC_MNEM_RCV_SCALE,
573 };
574 
575 struct fw_flowc_mnemval {
576 	u8 mnemonic;
577 	u8 r4[3];
578 	__be32 val;
579 };
580 
581 struct fw_flowc_wr {
582 	__be32 op_to_nparams;
583 	__be32 flowid_len16;
584 	struct fw_flowc_mnemval mnemval[0];
585 };
586 
587 #define FW_FLOWC_WR_NPARAMS_S           0
588 #define FW_FLOWC_WR_NPARAMS_V(x)        ((x) << FW_FLOWC_WR_NPARAMS_S)
589 
590 struct fw_ofld_tx_data_wr {
591 	__be32 op_to_immdlen;
592 	__be32 flowid_len16;
593 	__be32 plen;
594 	__be32 tunnel_to_proxy;
595 };
596 
597 #define FW_OFLD_TX_DATA_WR_TUNNEL_S     19
598 #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x)  ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
599 
600 #define FW_OFLD_TX_DATA_WR_SAVE_S       18
601 #define FW_OFLD_TX_DATA_WR_SAVE_V(x)    ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
602 
603 #define FW_OFLD_TX_DATA_WR_FLUSH_S      17
604 #define FW_OFLD_TX_DATA_WR_FLUSH_V(x)   ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
605 #define FW_OFLD_TX_DATA_WR_FLUSH_F      FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
606 
607 #define FW_OFLD_TX_DATA_WR_URGENT_S     16
608 #define FW_OFLD_TX_DATA_WR_URGENT_V(x)  ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
609 
610 #define FW_OFLD_TX_DATA_WR_MORE_S       15
611 #define FW_OFLD_TX_DATA_WR_MORE_V(x)    ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
612 
613 #define FW_OFLD_TX_DATA_WR_SHOVE_S      14
614 #define FW_OFLD_TX_DATA_WR_SHOVE_V(x)   ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
615 #define FW_OFLD_TX_DATA_WR_SHOVE_F      FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
616 
617 #define FW_OFLD_TX_DATA_WR_ULPMODE_S    10
618 #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
619 
620 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S         6
621 #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x)      \
622 	((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
623 
624 struct fw_cmd_wr {
625 	__be32 op_dma;
626 	__be32 len16_pkd;
627 	__be64 cookie_daddr;
628 };
629 
630 #define FW_CMD_WR_DMA_S         17
631 #define FW_CMD_WR_DMA_V(x)      ((x) << FW_CMD_WR_DMA_S)
632 
633 struct fw_eth_tx_pkt_vm_wr {
634 	__be32 op_immdlen;
635 	__be32 equiq_to_len16;
636 	__be32 r3[2];
637 	u8 ethmacdst[6];
638 	u8 ethmacsrc[6];
639 	__be16 ethtype;
640 	__be16 vlantci;
641 };
642 
643 #define FW_CMD_MAX_TIMEOUT 10000
644 
645 /*
646  * If a host driver does a HELLO and discovers that there's already a MASTER
647  * selected, we may have to wait for that MASTER to finish issuing RESET,
648  * configuration and INITIALIZE commands.  Also, there's a possibility that
649  * our own HELLO may get lost if it happens right as the MASTER is issuign a
650  * RESET command, so we need to be willing to make a few retries of our HELLO.
651  */
652 #define FW_CMD_HELLO_TIMEOUT	(3 * FW_CMD_MAX_TIMEOUT)
653 #define FW_CMD_HELLO_RETRIES	3
654 
655 
656 enum fw_cmd_opcodes {
657 	FW_LDST_CMD                    = 0x01,
658 	FW_RESET_CMD                   = 0x03,
659 	FW_HELLO_CMD                   = 0x04,
660 	FW_BYE_CMD                     = 0x05,
661 	FW_INITIALIZE_CMD              = 0x06,
662 	FW_CAPS_CONFIG_CMD             = 0x07,
663 	FW_PARAMS_CMD                  = 0x08,
664 	FW_PFVF_CMD                    = 0x09,
665 	FW_IQ_CMD                      = 0x10,
666 	FW_EQ_MNGT_CMD                 = 0x11,
667 	FW_EQ_ETH_CMD                  = 0x12,
668 	FW_EQ_CTRL_CMD                 = 0x13,
669 	FW_EQ_OFLD_CMD                 = 0x21,
670 	FW_VI_CMD                      = 0x14,
671 	FW_VI_MAC_CMD                  = 0x15,
672 	FW_VI_RXMODE_CMD               = 0x16,
673 	FW_VI_ENABLE_CMD               = 0x17,
674 	FW_ACL_MAC_CMD                 = 0x18,
675 	FW_ACL_VLAN_CMD                = 0x19,
676 	FW_VI_STATS_CMD                = 0x1a,
677 	FW_PORT_CMD                    = 0x1b,
678 	FW_PORT_STATS_CMD              = 0x1c,
679 	FW_PORT_LB_STATS_CMD           = 0x1d,
680 	FW_PORT_TRACE_CMD              = 0x1e,
681 	FW_PORT_TRACE_MMAP_CMD         = 0x1f,
682 	FW_RSS_IND_TBL_CMD             = 0x20,
683 	FW_RSS_GLB_CONFIG_CMD          = 0x22,
684 	FW_RSS_VI_CONFIG_CMD           = 0x23,
685 	FW_SCHED_CMD                   = 0x24,
686 	FW_DEVLOG_CMD                  = 0x25,
687 	FW_CLIP_CMD                    = 0x28,
688 	FW_LASTC2E_CMD                 = 0x40,
689 	FW_ERROR_CMD                   = 0x80,
690 	FW_DEBUG_CMD                   = 0x81,
691 };
692 
693 enum fw_cmd_cap {
694 	FW_CMD_CAP_PF                  = 0x01,
695 	FW_CMD_CAP_DMAQ                = 0x02,
696 	FW_CMD_CAP_PORT                = 0x04,
697 	FW_CMD_CAP_PORTPROMISC         = 0x08,
698 	FW_CMD_CAP_PORTSTATS           = 0x10,
699 	FW_CMD_CAP_VF                  = 0x80,
700 };
701 
702 /*
703  * Generic command header flit0
704  */
705 struct fw_cmd_hdr {
706 	__be32 hi;
707 	__be32 lo;
708 };
709 
710 #define FW_CMD_OP_S             24
711 #define FW_CMD_OP_M             0xff
712 #define FW_CMD_OP_V(x)          ((x) << FW_CMD_OP_S)
713 #define FW_CMD_OP_G(x)          (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
714 
715 #define FW_CMD_REQUEST_S        23
716 #define FW_CMD_REQUEST_V(x)     ((x) << FW_CMD_REQUEST_S)
717 #define FW_CMD_REQUEST_F        FW_CMD_REQUEST_V(1U)
718 
719 #define FW_CMD_READ_S           22
720 #define FW_CMD_READ_V(x)        ((x) << FW_CMD_READ_S)
721 #define FW_CMD_READ_F           FW_CMD_READ_V(1U)
722 
723 #define FW_CMD_WRITE_S          21
724 #define FW_CMD_WRITE_V(x)       ((x) << FW_CMD_WRITE_S)
725 #define FW_CMD_WRITE_F          FW_CMD_WRITE_V(1U)
726 
727 #define FW_CMD_EXEC_S           20
728 #define FW_CMD_EXEC_V(x)        ((x) << FW_CMD_EXEC_S)
729 #define FW_CMD_EXEC_F           FW_CMD_EXEC_V(1U)
730 
731 #define FW_CMD_RAMASK_S         20
732 #define FW_CMD_RAMASK_V(x)      ((x) << FW_CMD_RAMASK_S)
733 
734 #define FW_CMD_RETVAL_S         8
735 #define FW_CMD_RETVAL_M         0xff
736 #define FW_CMD_RETVAL_V(x)      ((x) << FW_CMD_RETVAL_S)
737 #define FW_CMD_RETVAL_G(x)      (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
738 
739 #define FW_CMD_LEN16_S          0
740 #define FW_CMD_LEN16_V(x)       ((x) << FW_CMD_LEN16_S)
741 
742 #define FW_LEN16(fw_struct)	FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
743 
744 enum fw_ldst_addrspc {
745 	FW_LDST_ADDRSPC_FIRMWARE  = 0x0001,
746 	FW_LDST_ADDRSPC_SGE_EGRC  = 0x0008,
747 	FW_LDST_ADDRSPC_SGE_INGC  = 0x0009,
748 	FW_LDST_ADDRSPC_SGE_FLMC  = 0x000a,
749 	FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
750 	FW_LDST_ADDRSPC_TP_PIO    = 0x0010,
751 	FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
752 	FW_LDST_ADDRSPC_TP_MIB    = 0x0012,
753 	FW_LDST_ADDRSPC_MDIO      = 0x0018,
754 	FW_LDST_ADDRSPC_MPS       = 0x0020,
755 	FW_LDST_ADDRSPC_FUNC      = 0x0028,
756 	FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
757 };
758 
759 enum fw_ldst_mps_fid {
760 	FW_LDST_MPS_ATRB,
761 	FW_LDST_MPS_RPLC
762 };
763 
764 enum fw_ldst_func_access_ctl {
765 	FW_LDST_FUNC_ACC_CTL_VIID,
766 	FW_LDST_FUNC_ACC_CTL_FID
767 };
768 
769 enum fw_ldst_func_mod_index {
770 	FW_LDST_FUNC_MPS
771 };
772 
773 struct fw_ldst_cmd {
774 	__be32 op_to_addrspace;
775 	__be32 cycles_to_len16;
776 	union fw_ldst {
777 		struct fw_ldst_addrval {
778 			__be32 addr;
779 			__be32 val;
780 		} addrval;
781 		struct fw_ldst_idctxt {
782 			__be32 physid;
783 			__be32 msg_ctxtflush;
784 			__be32 ctxt_data7;
785 			__be32 ctxt_data6;
786 			__be32 ctxt_data5;
787 			__be32 ctxt_data4;
788 			__be32 ctxt_data3;
789 			__be32 ctxt_data2;
790 			__be32 ctxt_data1;
791 			__be32 ctxt_data0;
792 		} idctxt;
793 		struct fw_ldst_mdio {
794 			__be16 paddr_mmd;
795 			__be16 raddr;
796 			__be16 vctl;
797 			__be16 rval;
798 		} mdio;
799 		struct fw_ldst_cim_rq {
800 			u8 req_first64[8];
801 			u8 req_second64[8];
802 			u8 resp_first64[8];
803 			u8 resp_second64[8];
804 			__be32 r3[2];
805 		} cim_rq;
806 		union fw_ldst_mps {
807 			struct fw_ldst_mps_rplc {
808 				__be16 fid_idx;
809 				__be16 rplcpf_pkd;
810 				__be32 rplc255_224;
811 				__be32 rplc223_192;
812 				__be32 rplc191_160;
813 				__be32 rplc159_128;
814 				__be32 rplc127_96;
815 				__be32 rplc95_64;
816 				__be32 rplc63_32;
817 				__be32 rplc31_0;
818 			} rplc;
819 			struct fw_ldst_mps_atrb {
820 				__be16 fid_mpsid;
821 				__be16 r2[3];
822 				__be32 r3[2];
823 				__be32 r4;
824 				__be32 atrb;
825 				__be16 vlan[16];
826 			} atrb;
827 		} mps;
828 		struct fw_ldst_func {
829 			u8 access_ctl;
830 			u8 mod_index;
831 			__be16 ctl_id;
832 			__be32 offset;
833 			__be64 data0;
834 			__be64 data1;
835 		} func;
836 		struct fw_ldst_pcie {
837 			u8 ctrl_to_fn;
838 			u8 bnum;
839 			u8 r;
840 			u8 ext_r;
841 			u8 select_naccess;
842 			u8 pcie_fn;
843 			__be16 nset_pkd;
844 			__be32 data[12];
845 		} pcie;
846 		struct fw_ldst_i2c_deprecated {
847 			u8 pid_pkd;
848 			u8 base;
849 			u8 boffset;
850 			u8 data;
851 			__be32 r9;
852 		} i2c_deprecated;
853 		struct fw_ldst_i2c {
854 			u8 pid;
855 			u8 did;
856 			u8 boffset;
857 			u8 blen;
858 			__be32 r9;
859 			__u8   data[48];
860 		} i2c;
861 		struct fw_ldst_le {
862 			__be32 index;
863 			__be32 r9;
864 			u8 val[33];
865 			u8 r11[7];
866 		} le;
867 	} u;
868 };
869 
870 #define FW_LDST_CMD_ADDRSPACE_S		0
871 #define FW_LDST_CMD_ADDRSPACE_V(x)	((x) << FW_LDST_CMD_ADDRSPACE_S)
872 
873 #define FW_LDST_CMD_MSG_S       31
874 #define FW_LDST_CMD_MSG_V(x)	((x) << FW_LDST_CMD_MSG_S)
875 
876 #define FW_LDST_CMD_CTXTFLUSH_S		30
877 #define FW_LDST_CMD_CTXTFLUSH_V(x)	((x) << FW_LDST_CMD_CTXTFLUSH_S)
878 #define FW_LDST_CMD_CTXTFLUSH_F		FW_LDST_CMD_CTXTFLUSH_V(1U)
879 
880 #define FW_LDST_CMD_PADDR_S     8
881 #define FW_LDST_CMD_PADDR_V(x)	((x) << FW_LDST_CMD_PADDR_S)
882 
883 #define FW_LDST_CMD_MMD_S       0
884 #define FW_LDST_CMD_MMD_V(x)	((x) << FW_LDST_CMD_MMD_S)
885 
886 #define FW_LDST_CMD_FID_S       15
887 #define FW_LDST_CMD_FID_V(x)	((x) << FW_LDST_CMD_FID_S)
888 
889 #define FW_LDST_CMD_IDX_S	0
890 #define FW_LDST_CMD_IDX_V(x)	((x) << FW_LDST_CMD_IDX_S)
891 
892 #define FW_LDST_CMD_RPLCPF_S    0
893 #define FW_LDST_CMD_RPLCPF_V(x)	((x) << FW_LDST_CMD_RPLCPF_S)
894 
895 #define FW_LDST_CMD_LC_S        4
896 #define FW_LDST_CMD_LC_V(x)     ((x) << FW_LDST_CMD_LC_S)
897 #define FW_LDST_CMD_LC_F	FW_LDST_CMD_LC_V(1U)
898 
899 #define FW_LDST_CMD_FN_S        0
900 #define FW_LDST_CMD_FN_V(x)	((x) << FW_LDST_CMD_FN_S)
901 
902 #define FW_LDST_CMD_NACCESS_S           0
903 #define FW_LDST_CMD_NACCESS_V(x)	((x) << FW_LDST_CMD_NACCESS_S)
904 
905 struct fw_reset_cmd {
906 	__be32 op_to_write;
907 	__be32 retval_len16;
908 	__be32 val;
909 	__be32 halt_pkd;
910 };
911 
912 #define FW_RESET_CMD_HALT_S	31
913 #define FW_RESET_CMD_HALT_M     0x1
914 #define FW_RESET_CMD_HALT_V(x)	((x) << FW_RESET_CMD_HALT_S)
915 #define FW_RESET_CMD_HALT_G(x)  \
916 	(((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
917 #define FW_RESET_CMD_HALT_F	FW_RESET_CMD_HALT_V(1U)
918 
919 enum fw_hellow_cmd {
920 	fw_hello_cmd_stage_os		= 0x0
921 };
922 
923 struct fw_hello_cmd {
924 	__be32 op_to_write;
925 	__be32 retval_len16;
926 	__be32 err_to_clearinit;
927 	__be32 fwrev;
928 };
929 
930 #define FW_HELLO_CMD_ERR_S      31
931 #define FW_HELLO_CMD_ERR_V(x)   ((x) << FW_HELLO_CMD_ERR_S)
932 #define FW_HELLO_CMD_ERR_F	FW_HELLO_CMD_ERR_V(1U)
933 
934 #define FW_HELLO_CMD_INIT_S     30
935 #define FW_HELLO_CMD_INIT_V(x)  ((x) << FW_HELLO_CMD_INIT_S)
936 #define FW_HELLO_CMD_INIT_F	FW_HELLO_CMD_INIT_V(1U)
937 
938 #define FW_HELLO_CMD_MASTERDIS_S	29
939 #define FW_HELLO_CMD_MASTERDIS_V(x)	((x) << FW_HELLO_CMD_MASTERDIS_S)
940 
941 #define FW_HELLO_CMD_MASTERFORCE_S      28
942 #define FW_HELLO_CMD_MASTERFORCE_V(x)	((x) << FW_HELLO_CMD_MASTERFORCE_S)
943 
944 #define FW_HELLO_CMD_MBMASTER_S		24
945 #define FW_HELLO_CMD_MBMASTER_M		0xfU
946 #define FW_HELLO_CMD_MBMASTER_V(x)	((x) << FW_HELLO_CMD_MBMASTER_S)
947 #define FW_HELLO_CMD_MBMASTER_G(x)	\
948 	(((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
949 
950 #define FW_HELLO_CMD_MBASYNCNOTINT_S    23
951 #define FW_HELLO_CMD_MBASYNCNOTINT_V(x)	((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
952 
953 #define FW_HELLO_CMD_MBASYNCNOT_S       20
954 #define FW_HELLO_CMD_MBASYNCNOT_V(x)	((x) << FW_HELLO_CMD_MBASYNCNOT_S)
955 
956 #define FW_HELLO_CMD_STAGE_S		17
957 #define FW_HELLO_CMD_STAGE_V(x)		((x) << FW_HELLO_CMD_STAGE_S)
958 
959 #define FW_HELLO_CMD_CLEARINIT_S        16
960 #define FW_HELLO_CMD_CLEARINIT_V(x)     ((x) << FW_HELLO_CMD_CLEARINIT_S)
961 #define FW_HELLO_CMD_CLEARINIT_F	FW_HELLO_CMD_CLEARINIT_V(1U)
962 
963 struct fw_bye_cmd {
964 	__be32 op_to_write;
965 	__be32 retval_len16;
966 	__be64 r3;
967 };
968 
969 struct fw_initialize_cmd {
970 	__be32 op_to_write;
971 	__be32 retval_len16;
972 	__be64 r3;
973 };
974 
975 enum fw_caps_config_hm {
976 	FW_CAPS_CONFIG_HM_PCIE		= 0x00000001,
977 	FW_CAPS_CONFIG_HM_PL		= 0x00000002,
978 	FW_CAPS_CONFIG_HM_SGE		= 0x00000004,
979 	FW_CAPS_CONFIG_HM_CIM		= 0x00000008,
980 	FW_CAPS_CONFIG_HM_ULPTX		= 0x00000010,
981 	FW_CAPS_CONFIG_HM_TP		= 0x00000020,
982 	FW_CAPS_CONFIG_HM_ULPRX		= 0x00000040,
983 	FW_CAPS_CONFIG_HM_PMRX		= 0x00000080,
984 	FW_CAPS_CONFIG_HM_PMTX		= 0x00000100,
985 	FW_CAPS_CONFIG_HM_MC		= 0x00000200,
986 	FW_CAPS_CONFIG_HM_LE		= 0x00000400,
987 	FW_CAPS_CONFIG_HM_MPS		= 0x00000800,
988 	FW_CAPS_CONFIG_HM_XGMAC		= 0x00001000,
989 	FW_CAPS_CONFIG_HM_CPLSWITCH	= 0x00002000,
990 	FW_CAPS_CONFIG_HM_T4DBG		= 0x00004000,
991 	FW_CAPS_CONFIG_HM_MI		= 0x00008000,
992 	FW_CAPS_CONFIG_HM_I2CM		= 0x00010000,
993 	FW_CAPS_CONFIG_HM_NCSI		= 0x00020000,
994 	FW_CAPS_CONFIG_HM_SMB		= 0x00040000,
995 	FW_CAPS_CONFIG_HM_MA		= 0x00080000,
996 	FW_CAPS_CONFIG_HM_EDRAM		= 0x00100000,
997 	FW_CAPS_CONFIG_HM_PMU		= 0x00200000,
998 	FW_CAPS_CONFIG_HM_UART		= 0x00400000,
999 	FW_CAPS_CONFIG_HM_SF		= 0x00800000,
1000 };
1001 
1002 enum fw_caps_config_nbm {
1003 	FW_CAPS_CONFIG_NBM_IPMI		= 0x00000001,
1004 	FW_CAPS_CONFIG_NBM_NCSI		= 0x00000002,
1005 };
1006 
1007 enum fw_caps_config_link {
1008 	FW_CAPS_CONFIG_LINK_PPP		= 0x00000001,
1009 	FW_CAPS_CONFIG_LINK_QFC		= 0x00000002,
1010 	FW_CAPS_CONFIG_LINK_DCBX	= 0x00000004,
1011 };
1012 
1013 enum fw_caps_config_switch {
1014 	FW_CAPS_CONFIG_SWITCH_INGRESS	= 0x00000001,
1015 	FW_CAPS_CONFIG_SWITCH_EGRESS	= 0x00000002,
1016 };
1017 
1018 enum fw_caps_config_nic {
1019 	FW_CAPS_CONFIG_NIC		= 0x00000001,
1020 	FW_CAPS_CONFIG_NIC_VM		= 0x00000002,
1021 };
1022 
1023 enum fw_caps_config_ofld {
1024 	FW_CAPS_CONFIG_OFLD		= 0x00000001,
1025 };
1026 
1027 enum fw_caps_config_rdma {
1028 	FW_CAPS_CONFIG_RDMA_RDDP	= 0x00000001,
1029 	FW_CAPS_CONFIG_RDMA_RDMAC	= 0x00000002,
1030 };
1031 
1032 enum fw_caps_config_iscsi {
1033 	FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
1034 	FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
1035 	FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
1036 	FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
1037 };
1038 
1039 enum fw_caps_config_fcoe {
1040 	FW_CAPS_CONFIG_FCOE_INITIATOR	= 0x00000001,
1041 	FW_CAPS_CONFIG_FCOE_TARGET	= 0x00000002,
1042 	FW_CAPS_CONFIG_FCOE_CTRL_OFLD	= 0x00000004,
1043 };
1044 
1045 enum fw_memtype_cf {
1046 	FW_MEMTYPE_CF_EDC0		= 0x0,
1047 	FW_MEMTYPE_CF_EDC1		= 0x1,
1048 	FW_MEMTYPE_CF_EXTMEM		= 0x2,
1049 	FW_MEMTYPE_CF_FLASH		= 0x4,
1050 	FW_MEMTYPE_CF_INTERNAL		= 0x5,
1051 	FW_MEMTYPE_CF_EXTMEM1           = 0x6,
1052 };
1053 
1054 struct fw_caps_config_cmd {
1055 	__be32 op_to_write;
1056 	__be32 cfvalid_to_len16;
1057 	__be32 r2;
1058 	__be32 hwmbitmap;
1059 	__be16 nbmcaps;
1060 	__be16 linkcaps;
1061 	__be16 switchcaps;
1062 	__be16 r3;
1063 	__be16 niccaps;
1064 	__be16 ofldcaps;
1065 	__be16 rdmacaps;
1066 	__be16 cryptocaps;
1067 	__be16 iscsicaps;
1068 	__be16 fcoecaps;
1069 	__be32 cfcsum;
1070 	__be32 finiver;
1071 	__be32 finicsum;
1072 };
1073 
1074 #define FW_CAPS_CONFIG_CMD_CFVALID_S    27
1075 #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
1076 #define FW_CAPS_CONFIG_CMD_CFVALID_F    FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
1077 
1078 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S		24
1079 #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x)	\
1080 	((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
1081 
1082 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S      16
1083 #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x)	\
1084 	((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
1085 
1086 /*
1087  * params command mnemonics
1088  */
1089 enum fw_params_mnem {
1090 	FW_PARAMS_MNEM_DEV		= 1,	/* device params */
1091 	FW_PARAMS_MNEM_PFVF		= 2,	/* function params */
1092 	FW_PARAMS_MNEM_REG		= 3,	/* limited register access */
1093 	FW_PARAMS_MNEM_DMAQ		= 4,	/* dma queue params */
1094 	FW_PARAMS_MNEM_CHNET            = 5,    /* chnet params */
1095 	FW_PARAMS_MNEM_LAST
1096 };
1097 
1098 /*
1099  * device parameters
1100  */
1101 enum fw_params_param_dev {
1102 	FW_PARAMS_PARAM_DEV_CCLK	= 0x00, /* chip core clock in khz */
1103 	FW_PARAMS_PARAM_DEV_PORTVEC	= 0x01, /* the port vector */
1104 	FW_PARAMS_PARAM_DEV_NTID	= 0x02, /* reads the number of TIDs
1105 						 * allocated by the device's
1106 						 * Lookup Engine
1107 						 */
1108 	FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
1109 	FW_PARAMS_PARAM_DEV_INTVER_NIC	= 0x04,
1110 	FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
1111 	FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
1112 	FW_PARAMS_PARAM_DEV_INTVER_RI	= 0x07,
1113 	FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
1114 	FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
1115 	FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
1116 	FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
1117 	FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
1118 	FW_PARAMS_PARAM_DEV_CF = 0x0D,
1119 	FW_PARAMS_PARAM_DEV_PHYFW = 0x0F,
1120 	FW_PARAMS_PARAM_DEV_DIAG = 0x11,
1121 	FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
1122 	FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
1123 	FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
1124 	FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
1125 	FW_PARAMS_PARAM_DEV_RI_FR_NSMR_TPTE_WR	= 0x1C,
1126 	FW_PARAMS_PARAM_DEV_MPSBGMAP	= 0x1E,
1127 };
1128 
1129 /*
1130  * physical and virtual function parameters
1131  */
1132 enum fw_params_param_pfvf {
1133 	FW_PARAMS_PARAM_PFVF_RWXCAPS	= 0x00,
1134 	FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
1135 	FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
1136 	FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
1137 	FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
1138 	FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
1139 	FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
1140 	FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
1141 	FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
1142 	FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
1143 	FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
1144 	FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
1145 	FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
1146 	FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
1147 	FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
1148 	FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
1149 	FW_PARAMS_PARAM_PFVF_RQ_END	= 0x10,
1150 	FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
1151 	FW_PARAMS_PARAM_PFVF_PBL_END	= 0x12,
1152 	FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
1153 	FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
1154 	FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
1155 	FW_PARAMS_PARAM_PFVF_SQRQ_END	= 0x16,
1156 	FW_PARAMS_PARAM_PFVF_CQ_START	= 0x17,
1157 	FW_PARAMS_PARAM_PFVF_CQ_END	= 0x18,
1158 	FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
1159 	FW_PARAMS_PARAM_PFVF_VIID       = 0x24,
1160 	FW_PARAMS_PARAM_PFVF_CPMASK     = 0x25,
1161 	FW_PARAMS_PARAM_PFVF_OCQ_START  = 0x26,
1162 	FW_PARAMS_PARAM_PFVF_OCQ_END    = 0x27,
1163 	FW_PARAMS_PARAM_PFVF_CONM_MAP   = 0x28,
1164 	FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
1165 	FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
1166 	FW_PARAMS_PARAM_PFVF_EQ_START	= 0x2B,
1167 	FW_PARAMS_PARAM_PFVF_EQ_END	= 0x2C,
1168 	FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
1169 	FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
1170 	FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
1171 	FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
1172 	FW_PARAMS_PARAM_PFVF_NCRYPTO_LOOKASIDE = 0x32
1173 };
1174 
1175 /*
1176  * dma queue parameters
1177  */
1178 enum fw_params_param_dmaq {
1179 	FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
1180 	FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
1181 	FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
1182 	FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
1183 	FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
1184 	FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
1185 	FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
1186 };
1187 
1188 enum fw_params_param_dev_phyfw {
1189 	FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00,
1190 	FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01,
1191 };
1192 
1193 enum fw_params_param_dev_diag {
1194 	FW_PARAM_DEV_DIAG_TMP		= 0x00,
1195 	FW_PARAM_DEV_DIAG_VDD		= 0x01,
1196 };
1197 
1198 enum fw_params_param_dev_fwcache {
1199 	FW_PARAM_DEV_FWCACHE_FLUSH      = 0x00,
1200 	FW_PARAM_DEV_FWCACHE_FLUSHINV   = 0x01,
1201 };
1202 
1203 #define FW_PARAMS_MNEM_S	24
1204 #define FW_PARAMS_MNEM_V(x)	((x) << FW_PARAMS_MNEM_S)
1205 
1206 #define FW_PARAMS_PARAM_X_S     16
1207 #define FW_PARAMS_PARAM_X_V(x)	((x) << FW_PARAMS_PARAM_X_S)
1208 
1209 #define FW_PARAMS_PARAM_Y_S	8
1210 #define FW_PARAMS_PARAM_Y_M	0xffU
1211 #define FW_PARAMS_PARAM_Y_V(x)	((x) << FW_PARAMS_PARAM_Y_S)
1212 #define FW_PARAMS_PARAM_Y_G(x)	(((x) >> FW_PARAMS_PARAM_Y_S) &\
1213 		FW_PARAMS_PARAM_Y_M)
1214 
1215 #define FW_PARAMS_PARAM_Z_S	0
1216 #define FW_PARAMS_PARAM_Z_M	0xffu
1217 #define FW_PARAMS_PARAM_Z_V(x)	((x) << FW_PARAMS_PARAM_Z_S)
1218 #define FW_PARAMS_PARAM_Z_G(x)	(((x) >> FW_PARAMS_PARAM_Z_S) &\
1219 		FW_PARAMS_PARAM_Z_M)
1220 
1221 #define FW_PARAMS_PARAM_XYZ_S		0
1222 #define FW_PARAMS_PARAM_XYZ_V(x)	((x) << FW_PARAMS_PARAM_XYZ_S)
1223 
1224 #define FW_PARAMS_PARAM_YZ_S		0
1225 #define FW_PARAMS_PARAM_YZ_V(x)		((x) << FW_PARAMS_PARAM_YZ_S)
1226 
1227 struct fw_params_cmd {
1228 	__be32 op_to_vfn;
1229 	__be32 retval_len16;
1230 	struct fw_params_param {
1231 		__be32 mnem;
1232 		__be32 val;
1233 	} param[7];
1234 };
1235 
1236 #define FW_PARAMS_CMD_PFN_S     8
1237 #define FW_PARAMS_CMD_PFN_V(x)	((x) << FW_PARAMS_CMD_PFN_S)
1238 
1239 #define FW_PARAMS_CMD_VFN_S     0
1240 #define FW_PARAMS_CMD_VFN_V(x)	((x) << FW_PARAMS_CMD_VFN_S)
1241 
1242 struct fw_pfvf_cmd {
1243 	__be32 op_to_vfn;
1244 	__be32 retval_len16;
1245 	__be32 niqflint_niq;
1246 	__be32 type_to_neq;
1247 	__be32 tc_to_nexactf;
1248 	__be32 r_caps_to_nethctrl;
1249 	__be16 nricq;
1250 	__be16 nriqp;
1251 	__be32 r4;
1252 };
1253 
1254 #define FW_PFVF_CMD_PFN_S	8
1255 #define FW_PFVF_CMD_PFN_V(x)	((x) << FW_PFVF_CMD_PFN_S)
1256 
1257 #define FW_PFVF_CMD_VFN_S       0
1258 #define FW_PFVF_CMD_VFN_V(x)	((x) << FW_PFVF_CMD_VFN_S)
1259 
1260 #define FW_PFVF_CMD_NIQFLINT_S          20
1261 #define FW_PFVF_CMD_NIQFLINT_M          0xfff
1262 #define FW_PFVF_CMD_NIQFLINT_V(x)	((x) << FW_PFVF_CMD_NIQFLINT_S)
1263 #define FW_PFVF_CMD_NIQFLINT_G(x)	\
1264 	(((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
1265 
1266 #define FW_PFVF_CMD_NIQ_S       0
1267 #define FW_PFVF_CMD_NIQ_M       0xfffff
1268 #define FW_PFVF_CMD_NIQ_V(x)	((x) << FW_PFVF_CMD_NIQ_S)
1269 #define FW_PFVF_CMD_NIQ_G(x)	\
1270 	(((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
1271 
1272 #define FW_PFVF_CMD_TYPE_S      31
1273 #define FW_PFVF_CMD_TYPE_M      0x1
1274 #define FW_PFVF_CMD_TYPE_V(x)   ((x) << FW_PFVF_CMD_TYPE_S)
1275 #define FW_PFVF_CMD_TYPE_G(x)	\
1276 	(((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
1277 #define FW_PFVF_CMD_TYPE_F      FW_PFVF_CMD_TYPE_V(1U)
1278 
1279 #define FW_PFVF_CMD_CMASK_S     24
1280 #define FW_PFVF_CMD_CMASK_M	0xf
1281 #define FW_PFVF_CMD_CMASK_V(x)	((x) << FW_PFVF_CMD_CMASK_S)
1282 #define FW_PFVF_CMD_CMASK_G(x)	\
1283 	(((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
1284 
1285 #define FW_PFVF_CMD_PMASK_S     20
1286 #define FW_PFVF_CMD_PMASK_M	0xf
1287 #define FW_PFVF_CMD_PMASK_V(x)	((x) << FW_PFVF_CMD_PMASK_S)
1288 #define FW_PFVF_CMD_PMASK_G(x) \
1289 	(((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
1290 
1291 #define FW_PFVF_CMD_NEQ_S       0
1292 #define FW_PFVF_CMD_NEQ_M       0xfffff
1293 #define FW_PFVF_CMD_NEQ_V(x)	((x) << FW_PFVF_CMD_NEQ_S)
1294 #define FW_PFVF_CMD_NEQ_G(x)	\
1295 	(((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
1296 
1297 #define FW_PFVF_CMD_TC_S        24
1298 #define FW_PFVF_CMD_TC_M        0xff
1299 #define FW_PFVF_CMD_TC_V(x)	((x) << FW_PFVF_CMD_TC_S)
1300 #define FW_PFVF_CMD_TC_G(x)	(((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
1301 
1302 #define FW_PFVF_CMD_NVI_S       16
1303 #define FW_PFVF_CMD_NVI_M       0xff
1304 #define FW_PFVF_CMD_NVI_V(x)	((x) << FW_PFVF_CMD_NVI_S)
1305 #define FW_PFVF_CMD_NVI_G(x)	(((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
1306 
1307 #define FW_PFVF_CMD_NEXACTF_S           0
1308 #define FW_PFVF_CMD_NEXACTF_M           0xffff
1309 #define FW_PFVF_CMD_NEXACTF_V(x)	((x) << FW_PFVF_CMD_NEXACTF_S)
1310 #define FW_PFVF_CMD_NEXACTF_G(x)	\
1311 	(((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
1312 
1313 #define FW_PFVF_CMD_R_CAPS_S    24
1314 #define FW_PFVF_CMD_R_CAPS_M    0xff
1315 #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
1316 #define FW_PFVF_CMD_R_CAPS_G(x) \
1317 	(((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
1318 
1319 #define FW_PFVF_CMD_WX_CAPS_S           16
1320 #define FW_PFVF_CMD_WX_CAPS_M           0xff
1321 #define FW_PFVF_CMD_WX_CAPS_V(x)	((x) << FW_PFVF_CMD_WX_CAPS_S)
1322 #define FW_PFVF_CMD_WX_CAPS_G(x)	\
1323 	(((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
1324 
1325 #define FW_PFVF_CMD_NETHCTRL_S          0
1326 #define FW_PFVF_CMD_NETHCTRL_M          0xffff
1327 #define FW_PFVF_CMD_NETHCTRL_V(x)	((x) << FW_PFVF_CMD_NETHCTRL_S)
1328 #define FW_PFVF_CMD_NETHCTRL_G(x)	\
1329 	(((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
1330 
1331 enum fw_iq_type {
1332 	FW_IQ_TYPE_FL_INT_CAP,
1333 	FW_IQ_TYPE_NO_FL_INT_CAP
1334 };
1335 
1336 struct fw_iq_cmd {
1337 	__be32 op_to_vfn;
1338 	__be32 alloc_to_len16;
1339 	__be16 physiqid;
1340 	__be16 iqid;
1341 	__be16 fl0id;
1342 	__be16 fl1id;
1343 	__be32 type_to_iqandstindex;
1344 	__be16 iqdroprss_to_iqesize;
1345 	__be16 iqsize;
1346 	__be64 iqaddr;
1347 	__be32 iqns_to_fl0congen;
1348 	__be16 fl0dcaen_to_fl0cidxfthresh;
1349 	__be16 fl0size;
1350 	__be64 fl0addr;
1351 	__be32 fl1cngchmap_to_fl1congen;
1352 	__be16 fl1dcaen_to_fl1cidxfthresh;
1353 	__be16 fl1size;
1354 	__be64 fl1addr;
1355 };
1356 
1357 #define FW_IQ_CMD_PFN_S		8
1358 #define FW_IQ_CMD_PFN_V(x)	((x) << FW_IQ_CMD_PFN_S)
1359 
1360 #define FW_IQ_CMD_VFN_S		0
1361 #define FW_IQ_CMD_VFN_V(x)	((x) << FW_IQ_CMD_VFN_S)
1362 
1363 #define FW_IQ_CMD_ALLOC_S	31
1364 #define FW_IQ_CMD_ALLOC_V(x)	((x) << FW_IQ_CMD_ALLOC_S)
1365 #define FW_IQ_CMD_ALLOC_F	FW_IQ_CMD_ALLOC_V(1U)
1366 
1367 #define FW_IQ_CMD_FREE_S	30
1368 #define FW_IQ_CMD_FREE_V(x)	((x) << FW_IQ_CMD_FREE_S)
1369 #define FW_IQ_CMD_FREE_F	FW_IQ_CMD_FREE_V(1U)
1370 
1371 #define FW_IQ_CMD_MODIFY_S	29
1372 #define FW_IQ_CMD_MODIFY_V(x)	((x) << FW_IQ_CMD_MODIFY_S)
1373 #define FW_IQ_CMD_MODIFY_F	FW_IQ_CMD_MODIFY_V(1U)
1374 
1375 #define FW_IQ_CMD_IQSTART_S	28
1376 #define FW_IQ_CMD_IQSTART_V(x)	((x) << FW_IQ_CMD_IQSTART_S)
1377 #define FW_IQ_CMD_IQSTART_F	FW_IQ_CMD_IQSTART_V(1U)
1378 
1379 #define FW_IQ_CMD_IQSTOP_S	27
1380 #define FW_IQ_CMD_IQSTOP_V(x)	((x) << FW_IQ_CMD_IQSTOP_S)
1381 #define FW_IQ_CMD_IQSTOP_F	FW_IQ_CMD_IQSTOP_V(1U)
1382 
1383 #define FW_IQ_CMD_TYPE_S	29
1384 #define FW_IQ_CMD_TYPE_V(x)	((x) << FW_IQ_CMD_TYPE_S)
1385 
1386 #define FW_IQ_CMD_IQASYNCH_S	28
1387 #define FW_IQ_CMD_IQASYNCH_V(x)	((x) << FW_IQ_CMD_IQASYNCH_S)
1388 
1389 #define FW_IQ_CMD_VIID_S	16
1390 #define FW_IQ_CMD_VIID_V(x)	((x) << FW_IQ_CMD_VIID_S)
1391 
1392 #define FW_IQ_CMD_IQANDST_S	15
1393 #define FW_IQ_CMD_IQANDST_V(x)	((x) << FW_IQ_CMD_IQANDST_S)
1394 
1395 #define FW_IQ_CMD_IQANUS_S	14
1396 #define FW_IQ_CMD_IQANUS_V(x)	((x) << FW_IQ_CMD_IQANUS_S)
1397 
1398 #define FW_IQ_CMD_IQANUD_S	12
1399 #define FW_IQ_CMD_IQANUD_V(x)	((x) << FW_IQ_CMD_IQANUD_S)
1400 
1401 #define FW_IQ_CMD_IQANDSTINDEX_S	0
1402 #define FW_IQ_CMD_IQANDSTINDEX_V(x)	((x) << FW_IQ_CMD_IQANDSTINDEX_S)
1403 
1404 #define FW_IQ_CMD_IQDROPRSS_S		15
1405 #define FW_IQ_CMD_IQDROPRSS_V(x)	((x) << FW_IQ_CMD_IQDROPRSS_S)
1406 #define FW_IQ_CMD_IQDROPRSS_F	FW_IQ_CMD_IQDROPRSS_V(1U)
1407 
1408 #define FW_IQ_CMD_IQGTSMODE_S		14
1409 #define FW_IQ_CMD_IQGTSMODE_V(x)	((x) << FW_IQ_CMD_IQGTSMODE_S)
1410 #define FW_IQ_CMD_IQGTSMODE_F		FW_IQ_CMD_IQGTSMODE_V(1U)
1411 
1412 #define FW_IQ_CMD_IQPCIECH_S	12
1413 #define FW_IQ_CMD_IQPCIECH_V(x)	((x) << FW_IQ_CMD_IQPCIECH_S)
1414 
1415 #define FW_IQ_CMD_IQDCAEN_S	11
1416 #define FW_IQ_CMD_IQDCAEN_V(x)	((x) << FW_IQ_CMD_IQDCAEN_S)
1417 
1418 #define FW_IQ_CMD_IQDCACPU_S	6
1419 #define FW_IQ_CMD_IQDCACPU_V(x)	((x) << FW_IQ_CMD_IQDCACPU_S)
1420 
1421 #define FW_IQ_CMD_IQINTCNTTHRESH_S	4
1422 #define FW_IQ_CMD_IQINTCNTTHRESH_V(x)	((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
1423 
1424 #define FW_IQ_CMD_IQO_S		3
1425 #define FW_IQ_CMD_IQO_V(x)	((x) << FW_IQ_CMD_IQO_S)
1426 #define FW_IQ_CMD_IQO_F		FW_IQ_CMD_IQO_V(1U)
1427 
1428 #define FW_IQ_CMD_IQCPRIO_S	2
1429 #define FW_IQ_CMD_IQCPRIO_V(x)	((x) << FW_IQ_CMD_IQCPRIO_S)
1430 
1431 #define FW_IQ_CMD_IQESIZE_S	0
1432 #define FW_IQ_CMD_IQESIZE_V(x)	((x) << FW_IQ_CMD_IQESIZE_S)
1433 
1434 #define FW_IQ_CMD_IQNS_S	31
1435 #define FW_IQ_CMD_IQNS_V(x)	((x) << FW_IQ_CMD_IQNS_S)
1436 
1437 #define FW_IQ_CMD_IQRO_S	30
1438 #define FW_IQ_CMD_IQRO_V(x)	((x) << FW_IQ_CMD_IQRO_S)
1439 
1440 #define FW_IQ_CMD_IQFLINTIQHSEN_S	28
1441 #define FW_IQ_CMD_IQFLINTIQHSEN_V(x)	((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
1442 
1443 #define FW_IQ_CMD_IQFLINTCONGEN_S	27
1444 #define FW_IQ_CMD_IQFLINTCONGEN_V(x)	((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
1445 #define FW_IQ_CMD_IQFLINTCONGEN_F	FW_IQ_CMD_IQFLINTCONGEN_V(1U)
1446 
1447 #define FW_IQ_CMD_IQFLINTISCSIC_S	26
1448 #define FW_IQ_CMD_IQFLINTISCSIC_V(x)	((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
1449 
1450 #define FW_IQ_CMD_FL0CNGCHMAP_S		20
1451 #define FW_IQ_CMD_FL0CNGCHMAP_V(x)	((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
1452 
1453 #define FW_IQ_CMD_FL0CACHELOCK_S	15
1454 #define FW_IQ_CMD_FL0CACHELOCK_V(x)	((x) << FW_IQ_CMD_FL0CACHELOCK_S)
1455 
1456 #define FW_IQ_CMD_FL0DBP_S	14
1457 #define FW_IQ_CMD_FL0DBP_V(x)	((x) << FW_IQ_CMD_FL0DBP_S)
1458 
1459 #define FW_IQ_CMD_FL0DATANS_S		13
1460 #define FW_IQ_CMD_FL0DATANS_V(x)	((x) << FW_IQ_CMD_FL0DATANS_S)
1461 
1462 #define FW_IQ_CMD_FL0DATARO_S		12
1463 #define FW_IQ_CMD_FL0DATARO_V(x)	((x) << FW_IQ_CMD_FL0DATARO_S)
1464 #define FW_IQ_CMD_FL0DATARO_F		FW_IQ_CMD_FL0DATARO_V(1U)
1465 
1466 #define FW_IQ_CMD_FL0CONGCIF_S		11
1467 #define FW_IQ_CMD_FL0CONGCIF_V(x)	((x) << FW_IQ_CMD_FL0CONGCIF_S)
1468 #define FW_IQ_CMD_FL0CONGCIF_F		FW_IQ_CMD_FL0CONGCIF_V(1U)
1469 
1470 #define FW_IQ_CMD_FL0ONCHIP_S		10
1471 #define FW_IQ_CMD_FL0ONCHIP_V(x)	((x) << FW_IQ_CMD_FL0ONCHIP_S)
1472 
1473 #define FW_IQ_CMD_FL0STATUSPGNS_S	9
1474 #define FW_IQ_CMD_FL0STATUSPGNS_V(x)	((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
1475 
1476 #define FW_IQ_CMD_FL0STATUSPGRO_S	8
1477 #define FW_IQ_CMD_FL0STATUSPGRO_V(x)	((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
1478 
1479 #define FW_IQ_CMD_FL0FETCHNS_S		7
1480 #define FW_IQ_CMD_FL0FETCHNS_V(x)	((x) << FW_IQ_CMD_FL0FETCHNS_S)
1481 
1482 #define FW_IQ_CMD_FL0FETCHRO_S		6
1483 #define FW_IQ_CMD_FL0FETCHRO_V(x)	((x) << FW_IQ_CMD_FL0FETCHRO_S)
1484 #define FW_IQ_CMD_FL0FETCHRO_F		FW_IQ_CMD_FL0FETCHRO_V(1U)
1485 
1486 #define FW_IQ_CMD_FL0HOSTFCMODE_S	4
1487 #define FW_IQ_CMD_FL0HOSTFCMODE_V(x)	((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
1488 
1489 #define FW_IQ_CMD_FL0CPRIO_S	3
1490 #define FW_IQ_CMD_FL0CPRIO_V(x)	((x) << FW_IQ_CMD_FL0CPRIO_S)
1491 
1492 #define FW_IQ_CMD_FL0PADEN_S	2
1493 #define FW_IQ_CMD_FL0PADEN_V(x)	((x) << FW_IQ_CMD_FL0PADEN_S)
1494 #define FW_IQ_CMD_FL0PADEN_F	FW_IQ_CMD_FL0PADEN_V(1U)
1495 
1496 #define FW_IQ_CMD_FL0PACKEN_S		1
1497 #define FW_IQ_CMD_FL0PACKEN_V(x)	((x) << FW_IQ_CMD_FL0PACKEN_S)
1498 #define FW_IQ_CMD_FL0PACKEN_F		FW_IQ_CMD_FL0PACKEN_V(1U)
1499 
1500 #define FW_IQ_CMD_FL0CONGEN_S		0
1501 #define FW_IQ_CMD_FL0CONGEN_V(x)	((x) << FW_IQ_CMD_FL0CONGEN_S)
1502 #define FW_IQ_CMD_FL0CONGEN_F		FW_IQ_CMD_FL0CONGEN_V(1U)
1503 
1504 #define FW_IQ_CMD_FL0DCAEN_S	15
1505 #define FW_IQ_CMD_FL0DCAEN_V(x)	((x) << FW_IQ_CMD_FL0DCAEN_S)
1506 
1507 #define FW_IQ_CMD_FL0DCACPU_S		10
1508 #define FW_IQ_CMD_FL0DCACPU_V(x)	((x) << FW_IQ_CMD_FL0DCACPU_S)
1509 
1510 #define FW_IQ_CMD_FL0FBMIN_S	7
1511 #define FW_IQ_CMD_FL0FBMIN_V(x)	((x) << FW_IQ_CMD_FL0FBMIN_S)
1512 
1513 #define FW_IQ_CMD_FL0FBMAX_S	4
1514 #define FW_IQ_CMD_FL0FBMAX_V(x)	((x) << FW_IQ_CMD_FL0FBMAX_S)
1515 
1516 #define FW_IQ_CMD_FL0CIDXFTHRESHO_S	3
1517 #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x)	((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
1518 #define FW_IQ_CMD_FL0CIDXFTHRESHO_F	FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
1519 
1520 #define FW_IQ_CMD_FL0CIDXFTHRESH_S	0
1521 #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x)	((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
1522 
1523 #define FW_IQ_CMD_FL1CNGCHMAP_S		20
1524 #define FW_IQ_CMD_FL1CNGCHMAP_V(x)	((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
1525 
1526 #define FW_IQ_CMD_FL1CACHELOCK_S	15
1527 #define FW_IQ_CMD_FL1CACHELOCK_V(x)	((x) << FW_IQ_CMD_FL1CACHELOCK_S)
1528 
1529 #define FW_IQ_CMD_FL1DBP_S	14
1530 #define FW_IQ_CMD_FL1DBP_V(x)	((x) << FW_IQ_CMD_FL1DBP_S)
1531 
1532 #define FW_IQ_CMD_FL1DATANS_S		13
1533 #define FW_IQ_CMD_FL1DATANS_V(x)	((x) << FW_IQ_CMD_FL1DATANS_S)
1534 
1535 #define FW_IQ_CMD_FL1DATARO_S		12
1536 #define FW_IQ_CMD_FL1DATARO_V(x)	((x) << FW_IQ_CMD_FL1DATARO_S)
1537 
1538 #define FW_IQ_CMD_FL1CONGCIF_S		11
1539 #define FW_IQ_CMD_FL1CONGCIF_V(x)	((x) << FW_IQ_CMD_FL1CONGCIF_S)
1540 
1541 #define FW_IQ_CMD_FL1ONCHIP_S		10
1542 #define FW_IQ_CMD_FL1ONCHIP_V(x)	((x) << FW_IQ_CMD_FL1ONCHIP_S)
1543 
1544 #define FW_IQ_CMD_FL1STATUSPGNS_S	9
1545 #define FW_IQ_CMD_FL1STATUSPGNS_V(x)	((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
1546 
1547 #define FW_IQ_CMD_FL1STATUSPGRO_S	8
1548 #define FW_IQ_CMD_FL1STATUSPGRO_V(x)	((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
1549 
1550 #define FW_IQ_CMD_FL1FETCHNS_S		7
1551 #define FW_IQ_CMD_FL1FETCHNS_V(x)	((x) << FW_IQ_CMD_FL1FETCHNS_S)
1552 
1553 #define FW_IQ_CMD_FL1FETCHRO_S		6
1554 #define FW_IQ_CMD_FL1FETCHRO_V(x)	((x) << FW_IQ_CMD_FL1FETCHRO_S)
1555 
1556 #define FW_IQ_CMD_FL1HOSTFCMODE_S	4
1557 #define FW_IQ_CMD_FL1HOSTFCMODE_V(x)	((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
1558 
1559 #define FW_IQ_CMD_FL1CPRIO_S	3
1560 #define FW_IQ_CMD_FL1CPRIO_V(x)	((x) << FW_IQ_CMD_FL1CPRIO_S)
1561 
1562 #define FW_IQ_CMD_FL1PADEN_S	2
1563 #define FW_IQ_CMD_FL1PADEN_V(x)	((x) << FW_IQ_CMD_FL1PADEN_S)
1564 #define FW_IQ_CMD_FL1PADEN_F	FW_IQ_CMD_FL1PADEN_V(1U)
1565 
1566 #define FW_IQ_CMD_FL1PACKEN_S		1
1567 #define FW_IQ_CMD_FL1PACKEN_V(x)	((x) << FW_IQ_CMD_FL1PACKEN_S)
1568 #define FW_IQ_CMD_FL1PACKEN_F	FW_IQ_CMD_FL1PACKEN_V(1U)
1569 
1570 #define FW_IQ_CMD_FL1CONGEN_S		0
1571 #define FW_IQ_CMD_FL1CONGEN_V(x)	((x) << FW_IQ_CMD_FL1CONGEN_S)
1572 #define FW_IQ_CMD_FL1CONGEN_F	FW_IQ_CMD_FL1CONGEN_V(1U)
1573 
1574 #define FW_IQ_CMD_FL1DCAEN_S	15
1575 #define FW_IQ_CMD_FL1DCAEN_V(x)	((x) << FW_IQ_CMD_FL1DCAEN_S)
1576 
1577 #define FW_IQ_CMD_FL1DCACPU_S		10
1578 #define FW_IQ_CMD_FL1DCACPU_V(x)	((x) << FW_IQ_CMD_FL1DCACPU_S)
1579 
1580 #define FW_IQ_CMD_FL1FBMIN_S	7
1581 #define FW_IQ_CMD_FL1FBMIN_V(x)	((x) << FW_IQ_CMD_FL1FBMIN_S)
1582 
1583 #define FW_IQ_CMD_FL1FBMAX_S	4
1584 #define FW_IQ_CMD_FL1FBMAX_V(x)	((x) << FW_IQ_CMD_FL1FBMAX_S)
1585 
1586 #define FW_IQ_CMD_FL1CIDXFTHRESHO_S	3
1587 #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x)	((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
1588 #define FW_IQ_CMD_FL1CIDXFTHRESHO_F	FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
1589 
1590 #define FW_IQ_CMD_FL1CIDXFTHRESH_S	0
1591 #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x)	((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
1592 
1593 struct fw_eq_eth_cmd {
1594 	__be32 op_to_vfn;
1595 	__be32 alloc_to_len16;
1596 	__be32 eqid_pkd;
1597 	__be32 physeqid_pkd;
1598 	__be32 fetchszm_to_iqid;
1599 	__be32 dcaen_to_eqsize;
1600 	__be64 eqaddr;
1601 	__be32 viid_pkd;
1602 	__be32 r8_lo;
1603 	__be64 r9;
1604 };
1605 
1606 #define FW_EQ_ETH_CMD_PFN_S	8
1607 #define FW_EQ_ETH_CMD_PFN_V(x)	((x) << FW_EQ_ETH_CMD_PFN_S)
1608 
1609 #define FW_EQ_ETH_CMD_VFN_S	0
1610 #define FW_EQ_ETH_CMD_VFN_V(x)	((x) << FW_EQ_ETH_CMD_VFN_S)
1611 
1612 #define FW_EQ_ETH_CMD_ALLOC_S		31
1613 #define FW_EQ_ETH_CMD_ALLOC_V(x)	((x) << FW_EQ_ETH_CMD_ALLOC_S)
1614 #define FW_EQ_ETH_CMD_ALLOC_F	FW_EQ_ETH_CMD_ALLOC_V(1U)
1615 
1616 #define FW_EQ_ETH_CMD_FREE_S	30
1617 #define FW_EQ_ETH_CMD_FREE_V(x)	((x) << FW_EQ_ETH_CMD_FREE_S)
1618 #define FW_EQ_ETH_CMD_FREE_F	FW_EQ_ETH_CMD_FREE_V(1U)
1619 
1620 #define FW_EQ_ETH_CMD_MODIFY_S		29
1621 #define FW_EQ_ETH_CMD_MODIFY_V(x)	((x) << FW_EQ_ETH_CMD_MODIFY_S)
1622 #define FW_EQ_ETH_CMD_MODIFY_F	FW_EQ_ETH_CMD_MODIFY_V(1U)
1623 
1624 #define FW_EQ_ETH_CMD_EQSTART_S		28
1625 #define FW_EQ_ETH_CMD_EQSTART_V(x)	((x) << FW_EQ_ETH_CMD_EQSTART_S)
1626 #define FW_EQ_ETH_CMD_EQSTART_F	FW_EQ_ETH_CMD_EQSTART_V(1U)
1627 
1628 #define FW_EQ_ETH_CMD_EQSTOP_S		27
1629 #define FW_EQ_ETH_CMD_EQSTOP_V(x)	((x) << FW_EQ_ETH_CMD_EQSTOP_S)
1630 #define FW_EQ_ETH_CMD_EQSTOP_F	FW_EQ_ETH_CMD_EQSTOP_V(1U)
1631 
1632 #define FW_EQ_ETH_CMD_EQID_S	0
1633 #define FW_EQ_ETH_CMD_EQID_M	0xfffff
1634 #define FW_EQ_ETH_CMD_EQID_V(x)	((x) << FW_EQ_ETH_CMD_EQID_S)
1635 #define FW_EQ_ETH_CMD_EQID_G(x)	\
1636 	(((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
1637 
1638 #define FW_EQ_ETH_CMD_PHYSEQID_S	0
1639 #define FW_EQ_ETH_CMD_PHYSEQID_M	0xfffff
1640 #define FW_EQ_ETH_CMD_PHYSEQID_V(x)	((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
1641 #define FW_EQ_ETH_CMD_PHYSEQID_G(x)	\
1642 	(((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
1643 
1644 #define FW_EQ_ETH_CMD_FETCHSZM_S	26
1645 #define FW_EQ_ETH_CMD_FETCHSZM_V(x)	((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
1646 #define FW_EQ_ETH_CMD_FETCHSZM_F	FW_EQ_ETH_CMD_FETCHSZM_V(1U)
1647 
1648 #define FW_EQ_ETH_CMD_STATUSPGNS_S	25
1649 #define FW_EQ_ETH_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
1650 
1651 #define FW_EQ_ETH_CMD_STATUSPGRO_S	24
1652 #define FW_EQ_ETH_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
1653 
1654 #define FW_EQ_ETH_CMD_FETCHNS_S		23
1655 #define FW_EQ_ETH_CMD_FETCHNS_V(x)	((x) << FW_EQ_ETH_CMD_FETCHNS_S)
1656 
1657 #define FW_EQ_ETH_CMD_FETCHRO_S		22
1658 #define FW_EQ_ETH_CMD_FETCHRO_V(x)	((x) << FW_EQ_ETH_CMD_FETCHRO_S)
1659 #define FW_EQ_ETH_CMD_FETCHRO_F		FW_EQ_ETH_CMD_FETCHRO_V(1U)
1660 
1661 #define FW_EQ_ETH_CMD_HOSTFCMODE_S	20
1662 #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
1663 
1664 #define FW_EQ_ETH_CMD_CPRIO_S		19
1665 #define FW_EQ_ETH_CMD_CPRIO_V(x)	((x) << FW_EQ_ETH_CMD_CPRIO_S)
1666 
1667 #define FW_EQ_ETH_CMD_ONCHIP_S		18
1668 #define FW_EQ_ETH_CMD_ONCHIP_V(x)	((x) << FW_EQ_ETH_CMD_ONCHIP_S)
1669 
1670 #define FW_EQ_ETH_CMD_PCIECHN_S		16
1671 #define FW_EQ_ETH_CMD_PCIECHN_V(x)	((x) << FW_EQ_ETH_CMD_PCIECHN_S)
1672 
1673 #define FW_EQ_ETH_CMD_IQID_S	0
1674 #define FW_EQ_ETH_CMD_IQID_V(x)	((x) << FW_EQ_ETH_CMD_IQID_S)
1675 
1676 #define FW_EQ_ETH_CMD_DCAEN_S		31
1677 #define FW_EQ_ETH_CMD_DCAEN_V(x)	((x) << FW_EQ_ETH_CMD_DCAEN_S)
1678 
1679 #define FW_EQ_ETH_CMD_DCACPU_S		26
1680 #define FW_EQ_ETH_CMD_DCACPU_V(x)	((x) << FW_EQ_ETH_CMD_DCACPU_S)
1681 
1682 #define FW_EQ_ETH_CMD_FBMIN_S		23
1683 #define FW_EQ_ETH_CMD_FBMIN_V(x)	((x) << FW_EQ_ETH_CMD_FBMIN_S)
1684 
1685 #define FW_EQ_ETH_CMD_FBMAX_S		20
1686 #define FW_EQ_ETH_CMD_FBMAX_V(x)	((x) << FW_EQ_ETH_CMD_FBMAX_S)
1687 
1688 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S	19
1689 #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x)	((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
1690 
1691 #define FW_EQ_ETH_CMD_CIDXFTHRESH_S	16
1692 #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
1693 
1694 #define FW_EQ_ETH_CMD_EQSIZE_S		0
1695 #define FW_EQ_ETH_CMD_EQSIZE_V(x)	((x) << FW_EQ_ETH_CMD_EQSIZE_S)
1696 
1697 #define FW_EQ_ETH_CMD_AUTOEQUEQE_S	30
1698 #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x)	((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
1699 #define FW_EQ_ETH_CMD_AUTOEQUEQE_F	FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
1700 
1701 #define FW_EQ_ETH_CMD_VIID_S	16
1702 #define FW_EQ_ETH_CMD_VIID_V(x)	((x) << FW_EQ_ETH_CMD_VIID_S)
1703 
1704 struct fw_eq_ctrl_cmd {
1705 	__be32 op_to_vfn;
1706 	__be32 alloc_to_len16;
1707 	__be32 cmpliqid_eqid;
1708 	__be32 physeqid_pkd;
1709 	__be32 fetchszm_to_iqid;
1710 	__be32 dcaen_to_eqsize;
1711 	__be64 eqaddr;
1712 };
1713 
1714 #define FW_EQ_CTRL_CMD_PFN_S	8
1715 #define FW_EQ_CTRL_CMD_PFN_V(x)	((x) << FW_EQ_CTRL_CMD_PFN_S)
1716 
1717 #define FW_EQ_CTRL_CMD_VFN_S	0
1718 #define FW_EQ_CTRL_CMD_VFN_V(x)	((x) << FW_EQ_CTRL_CMD_VFN_S)
1719 
1720 #define FW_EQ_CTRL_CMD_ALLOC_S		31
1721 #define FW_EQ_CTRL_CMD_ALLOC_V(x)	((x) << FW_EQ_CTRL_CMD_ALLOC_S)
1722 #define FW_EQ_CTRL_CMD_ALLOC_F		FW_EQ_CTRL_CMD_ALLOC_V(1U)
1723 
1724 #define FW_EQ_CTRL_CMD_FREE_S		30
1725 #define FW_EQ_CTRL_CMD_FREE_V(x)	((x) << FW_EQ_CTRL_CMD_FREE_S)
1726 #define FW_EQ_CTRL_CMD_FREE_F		FW_EQ_CTRL_CMD_FREE_V(1U)
1727 
1728 #define FW_EQ_CTRL_CMD_MODIFY_S		29
1729 #define FW_EQ_CTRL_CMD_MODIFY_V(x)	((x) << FW_EQ_CTRL_CMD_MODIFY_S)
1730 #define FW_EQ_CTRL_CMD_MODIFY_F		FW_EQ_CTRL_CMD_MODIFY_V(1U)
1731 
1732 #define FW_EQ_CTRL_CMD_EQSTART_S	28
1733 #define FW_EQ_CTRL_CMD_EQSTART_V(x)	((x) << FW_EQ_CTRL_CMD_EQSTART_S)
1734 #define FW_EQ_CTRL_CMD_EQSTART_F	FW_EQ_CTRL_CMD_EQSTART_V(1U)
1735 
1736 #define FW_EQ_CTRL_CMD_EQSTOP_S		27
1737 #define FW_EQ_CTRL_CMD_EQSTOP_V(x)	((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
1738 #define FW_EQ_CTRL_CMD_EQSTOP_F		FW_EQ_CTRL_CMD_EQSTOP_V(1U)
1739 
1740 #define FW_EQ_CTRL_CMD_CMPLIQID_S	20
1741 #define FW_EQ_CTRL_CMD_CMPLIQID_V(x)	((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
1742 
1743 #define FW_EQ_CTRL_CMD_EQID_S		0
1744 #define FW_EQ_CTRL_CMD_EQID_M		0xfffff
1745 #define FW_EQ_CTRL_CMD_EQID_V(x)	((x) << FW_EQ_CTRL_CMD_EQID_S)
1746 #define FW_EQ_CTRL_CMD_EQID_G(x)	\
1747 	(((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
1748 
1749 #define FW_EQ_CTRL_CMD_PHYSEQID_S	0
1750 #define FW_EQ_CTRL_CMD_PHYSEQID_M	0xfffff
1751 #define FW_EQ_CTRL_CMD_PHYSEQID_G(x)	\
1752 	(((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
1753 
1754 #define FW_EQ_CTRL_CMD_FETCHSZM_S	26
1755 #define FW_EQ_CTRL_CMD_FETCHSZM_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
1756 #define FW_EQ_CTRL_CMD_FETCHSZM_F	FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
1757 
1758 #define FW_EQ_CTRL_CMD_STATUSPGNS_S	25
1759 #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
1760 #define FW_EQ_CTRL_CMD_STATUSPGNS_F	FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
1761 
1762 #define FW_EQ_CTRL_CMD_STATUSPGRO_S	24
1763 #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
1764 #define FW_EQ_CTRL_CMD_STATUSPGRO_F	FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
1765 
1766 #define FW_EQ_CTRL_CMD_FETCHNS_S	23
1767 #define FW_EQ_CTRL_CMD_FETCHNS_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
1768 #define FW_EQ_CTRL_CMD_FETCHNS_F	FW_EQ_CTRL_CMD_FETCHNS_V(1U)
1769 
1770 #define FW_EQ_CTRL_CMD_FETCHRO_S	22
1771 #define FW_EQ_CTRL_CMD_FETCHRO_V(x)	((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
1772 #define FW_EQ_CTRL_CMD_FETCHRO_F	FW_EQ_CTRL_CMD_FETCHRO_V(1U)
1773 
1774 #define FW_EQ_CTRL_CMD_HOSTFCMODE_S	20
1775 #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
1776 
1777 #define FW_EQ_CTRL_CMD_CPRIO_S		19
1778 #define FW_EQ_CTRL_CMD_CPRIO_V(x)	((x) << FW_EQ_CTRL_CMD_CPRIO_S)
1779 
1780 #define FW_EQ_CTRL_CMD_ONCHIP_S		18
1781 #define FW_EQ_CTRL_CMD_ONCHIP_V(x)	((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
1782 
1783 #define FW_EQ_CTRL_CMD_PCIECHN_S	16
1784 #define FW_EQ_CTRL_CMD_PCIECHN_V(x)	((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
1785 
1786 #define FW_EQ_CTRL_CMD_IQID_S		0
1787 #define FW_EQ_CTRL_CMD_IQID_V(x)	((x) << FW_EQ_CTRL_CMD_IQID_S)
1788 
1789 #define FW_EQ_CTRL_CMD_DCAEN_S		31
1790 #define FW_EQ_CTRL_CMD_DCAEN_V(x)	((x) << FW_EQ_CTRL_CMD_DCAEN_S)
1791 
1792 #define FW_EQ_CTRL_CMD_DCACPU_S		26
1793 #define FW_EQ_CTRL_CMD_DCACPU_V(x)	((x) << FW_EQ_CTRL_CMD_DCACPU_S)
1794 
1795 #define FW_EQ_CTRL_CMD_FBMIN_S		23
1796 #define FW_EQ_CTRL_CMD_FBMIN_V(x)	((x) << FW_EQ_CTRL_CMD_FBMIN_S)
1797 
1798 #define FW_EQ_CTRL_CMD_FBMAX_S		20
1799 #define FW_EQ_CTRL_CMD_FBMAX_V(x)	((x) << FW_EQ_CTRL_CMD_FBMAX_S)
1800 
1801 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S		19
1802 #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x)	\
1803 	((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
1804 
1805 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S	16
1806 #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
1807 
1808 #define FW_EQ_CTRL_CMD_EQSIZE_S		0
1809 #define FW_EQ_CTRL_CMD_EQSIZE_V(x)	((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
1810 
1811 struct fw_eq_ofld_cmd {
1812 	__be32 op_to_vfn;
1813 	__be32 alloc_to_len16;
1814 	__be32 eqid_pkd;
1815 	__be32 physeqid_pkd;
1816 	__be32 fetchszm_to_iqid;
1817 	__be32 dcaen_to_eqsize;
1818 	__be64 eqaddr;
1819 };
1820 
1821 #define FW_EQ_OFLD_CMD_PFN_S	8
1822 #define FW_EQ_OFLD_CMD_PFN_V(x)	((x) << FW_EQ_OFLD_CMD_PFN_S)
1823 
1824 #define FW_EQ_OFLD_CMD_VFN_S	0
1825 #define FW_EQ_OFLD_CMD_VFN_V(x)	((x) << FW_EQ_OFLD_CMD_VFN_S)
1826 
1827 #define FW_EQ_OFLD_CMD_ALLOC_S		31
1828 #define FW_EQ_OFLD_CMD_ALLOC_V(x)	((x) << FW_EQ_OFLD_CMD_ALLOC_S)
1829 #define FW_EQ_OFLD_CMD_ALLOC_F		FW_EQ_OFLD_CMD_ALLOC_V(1U)
1830 
1831 #define FW_EQ_OFLD_CMD_FREE_S		30
1832 #define FW_EQ_OFLD_CMD_FREE_V(x)	((x) << FW_EQ_OFLD_CMD_FREE_S)
1833 #define FW_EQ_OFLD_CMD_FREE_F		FW_EQ_OFLD_CMD_FREE_V(1U)
1834 
1835 #define FW_EQ_OFLD_CMD_MODIFY_S		29
1836 #define FW_EQ_OFLD_CMD_MODIFY_V(x)	((x) << FW_EQ_OFLD_CMD_MODIFY_S)
1837 #define FW_EQ_OFLD_CMD_MODIFY_F		FW_EQ_OFLD_CMD_MODIFY_V(1U)
1838 
1839 #define FW_EQ_OFLD_CMD_EQSTART_S	28
1840 #define FW_EQ_OFLD_CMD_EQSTART_V(x)	((x) << FW_EQ_OFLD_CMD_EQSTART_S)
1841 #define FW_EQ_OFLD_CMD_EQSTART_F	FW_EQ_OFLD_CMD_EQSTART_V(1U)
1842 
1843 #define FW_EQ_OFLD_CMD_EQSTOP_S		27
1844 #define FW_EQ_OFLD_CMD_EQSTOP_V(x)	((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
1845 #define FW_EQ_OFLD_CMD_EQSTOP_F		FW_EQ_OFLD_CMD_EQSTOP_V(1U)
1846 
1847 #define FW_EQ_OFLD_CMD_EQID_S		0
1848 #define FW_EQ_OFLD_CMD_EQID_M		0xfffff
1849 #define FW_EQ_OFLD_CMD_EQID_V(x)	((x) << FW_EQ_OFLD_CMD_EQID_S)
1850 #define FW_EQ_OFLD_CMD_EQID_G(x)	\
1851 	(((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
1852 
1853 #define FW_EQ_OFLD_CMD_PHYSEQID_S	0
1854 #define FW_EQ_OFLD_CMD_PHYSEQID_M	0xfffff
1855 #define FW_EQ_OFLD_CMD_PHYSEQID_G(x)	\
1856 	(((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
1857 
1858 #define FW_EQ_OFLD_CMD_FETCHSZM_S	26
1859 #define FW_EQ_OFLD_CMD_FETCHSZM_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
1860 
1861 #define FW_EQ_OFLD_CMD_STATUSPGNS_S	25
1862 #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x)	((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
1863 
1864 #define FW_EQ_OFLD_CMD_STATUSPGRO_S	24
1865 #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x)	((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
1866 
1867 #define FW_EQ_OFLD_CMD_FETCHNS_S	23
1868 #define FW_EQ_OFLD_CMD_FETCHNS_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
1869 
1870 #define FW_EQ_OFLD_CMD_FETCHRO_S	22
1871 #define FW_EQ_OFLD_CMD_FETCHRO_V(x)	((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
1872 #define FW_EQ_OFLD_CMD_FETCHRO_F	FW_EQ_OFLD_CMD_FETCHRO_V(1U)
1873 
1874 #define FW_EQ_OFLD_CMD_HOSTFCMODE_S	20
1875 #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x)	((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
1876 
1877 #define FW_EQ_OFLD_CMD_CPRIO_S		19
1878 #define FW_EQ_OFLD_CMD_CPRIO_V(x)	((x) << FW_EQ_OFLD_CMD_CPRIO_S)
1879 
1880 #define FW_EQ_OFLD_CMD_ONCHIP_S		18
1881 #define FW_EQ_OFLD_CMD_ONCHIP_V(x)	((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
1882 
1883 #define FW_EQ_OFLD_CMD_PCIECHN_S	16
1884 #define FW_EQ_OFLD_CMD_PCIECHN_V(x)	((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
1885 
1886 #define FW_EQ_OFLD_CMD_IQID_S		0
1887 #define FW_EQ_OFLD_CMD_IQID_V(x)	((x) << FW_EQ_OFLD_CMD_IQID_S)
1888 
1889 #define FW_EQ_OFLD_CMD_DCAEN_S		31
1890 #define FW_EQ_OFLD_CMD_DCAEN_V(x)	((x) << FW_EQ_OFLD_CMD_DCAEN_S)
1891 
1892 #define FW_EQ_OFLD_CMD_DCACPU_S		26
1893 #define FW_EQ_OFLD_CMD_DCACPU_V(x)	((x) << FW_EQ_OFLD_CMD_DCACPU_S)
1894 
1895 #define FW_EQ_OFLD_CMD_FBMIN_S		23
1896 #define FW_EQ_OFLD_CMD_FBMIN_V(x)	((x) << FW_EQ_OFLD_CMD_FBMIN_S)
1897 
1898 #define FW_EQ_OFLD_CMD_FBMAX_S		20
1899 #define FW_EQ_OFLD_CMD_FBMAX_V(x)	((x) << FW_EQ_OFLD_CMD_FBMAX_S)
1900 
1901 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S		19
1902 #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x)	\
1903 	((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
1904 
1905 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S	16
1906 #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x)	((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
1907 
1908 #define FW_EQ_OFLD_CMD_EQSIZE_S		0
1909 #define FW_EQ_OFLD_CMD_EQSIZE_V(x)	((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
1910 
1911 /*
1912  * Macros for VIID parsing:
1913  * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
1914  */
1915 
1916 #define FW_VIID_PFN_S           8
1917 #define FW_VIID_PFN_M           0x7
1918 #define FW_VIID_PFN_G(x)        (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
1919 
1920 #define FW_VIID_VIVLD_S		7
1921 #define FW_VIID_VIVLD_M		0x1
1922 #define FW_VIID_VIVLD_G(x)	(((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
1923 
1924 #define FW_VIID_VIN_S		0
1925 #define FW_VIID_VIN_M		0x7F
1926 #define FW_VIID_VIN_G(x)	(((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
1927 
1928 struct fw_vi_cmd {
1929 	__be32 op_to_vfn;
1930 	__be32 alloc_to_len16;
1931 	__be16 type_viid;
1932 	u8 mac[6];
1933 	u8 portid_pkd;
1934 	u8 nmac;
1935 	u8 nmac0[6];
1936 	__be16 rsssize_pkd;
1937 	u8 nmac1[6];
1938 	__be16 idsiiq_pkd;
1939 	u8 nmac2[6];
1940 	__be16 idseiq_pkd;
1941 	u8 nmac3[6];
1942 	__be64 r9;
1943 	__be64 r10;
1944 };
1945 
1946 #define FW_VI_CMD_PFN_S		8
1947 #define FW_VI_CMD_PFN_V(x)	((x) << FW_VI_CMD_PFN_S)
1948 
1949 #define FW_VI_CMD_VFN_S		0
1950 #define FW_VI_CMD_VFN_V(x)	((x) << FW_VI_CMD_VFN_S)
1951 
1952 #define FW_VI_CMD_ALLOC_S	31
1953 #define FW_VI_CMD_ALLOC_V(x)	((x) << FW_VI_CMD_ALLOC_S)
1954 #define FW_VI_CMD_ALLOC_F	FW_VI_CMD_ALLOC_V(1U)
1955 
1956 #define FW_VI_CMD_FREE_S	30
1957 #define FW_VI_CMD_FREE_V(x)	((x) << FW_VI_CMD_FREE_S)
1958 #define FW_VI_CMD_FREE_F	FW_VI_CMD_FREE_V(1U)
1959 
1960 #define FW_VI_CMD_VIID_S	0
1961 #define FW_VI_CMD_VIID_M	0xfff
1962 #define FW_VI_CMD_VIID_V(x)	((x) << FW_VI_CMD_VIID_S)
1963 #define FW_VI_CMD_VIID_G(x)	(((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
1964 
1965 #define FW_VI_CMD_PORTID_S	4
1966 #define FW_VI_CMD_PORTID_M	0xf
1967 #define FW_VI_CMD_PORTID_V(x)	((x) << FW_VI_CMD_PORTID_S)
1968 #define FW_VI_CMD_PORTID_G(x)	\
1969 	(((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
1970 
1971 #define FW_VI_CMD_RSSSIZE_S	0
1972 #define FW_VI_CMD_RSSSIZE_M	0x7ff
1973 #define FW_VI_CMD_RSSSIZE_G(x)	\
1974 	(((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
1975 
1976 /* Special VI_MAC command index ids */
1977 #define FW_VI_MAC_ADD_MAC		0x3FF
1978 #define FW_VI_MAC_ADD_PERSIST_MAC	0x3FE
1979 #define FW_VI_MAC_MAC_BASED_FREE	0x3FD
1980 #define FW_CLS_TCAM_NUM_ENTRIES		336
1981 
1982 enum fw_vi_mac_smac {
1983 	FW_VI_MAC_MPS_TCAM_ENTRY,
1984 	FW_VI_MAC_MPS_TCAM_ONLY,
1985 	FW_VI_MAC_SMT_ONLY,
1986 	FW_VI_MAC_SMT_AND_MPSTCAM
1987 };
1988 
1989 enum fw_vi_mac_result {
1990 	FW_VI_MAC_R_SUCCESS,
1991 	FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
1992 	FW_VI_MAC_R_SMAC_FAIL,
1993 	FW_VI_MAC_R_F_ACL_CHECK
1994 };
1995 
1996 struct fw_vi_mac_cmd {
1997 	__be32 op_to_viid;
1998 	__be32 freemacs_to_len16;
1999 	union fw_vi_mac {
2000 		struct fw_vi_mac_exact {
2001 			__be16 valid_to_idx;
2002 			u8 macaddr[6];
2003 		} exact[7];
2004 		struct fw_vi_mac_hash {
2005 			__be64 hashvec;
2006 		} hash;
2007 	} u;
2008 };
2009 
2010 #define FW_VI_MAC_CMD_VIID_S	0
2011 #define FW_VI_MAC_CMD_VIID_V(x)	((x) << FW_VI_MAC_CMD_VIID_S)
2012 
2013 #define FW_VI_MAC_CMD_FREEMACS_S	31
2014 #define FW_VI_MAC_CMD_FREEMACS_V(x)	((x) << FW_VI_MAC_CMD_FREEMACS_S)
2015 
2016 #define FW_VI_MAC_CMD_HASHVECEN_S	23
2017 #define FW_VI_MAC_CMD_HASHVECEN_V(x)	((x) << FW_VI_MAC_CMD_HASHVECEN_S)
2018 #define FW_VI_MAC_CMD_HASHVECEN_F	FW_VI_MAC_CMD_HASHVECEN_V(1U)
2019 
2020 #define FW_VI_MAC_CMD_HASHUNIEN_S	22
2021 #define FW_VI_MAC_CMD_HASHUNIEN_V(x)	((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
2022 
2023 #define FW_VI_MAC_CMD_VALID_S		15
2024 #define FW_VI_MAC_CMD_VALID_V(x)	((x) << FW_VI_MAC_CMD_VALID_S)
2025 #define FW_VI_MAC_CMD_VALID_F	FW_VI_MAC_CMD_VALID_V(1U)
2026 
2027 #define FW_VI_MAC_CMD_PRIO_S	12
2028 #define FW_VI_MAC_CMD_PRIO_V(x)	((x) << FW_VI_MAC_CMD_PRIO_S)
2029 
2030 #define FW_VI_MAC_CMD_SMAC_RESULT_S	10
2031 #define FW_VI_MAC_CMD_SMAC_RESULT_M	0x3
2032 #define FW_VI_MAC_CMD_SMAC_RESULT_V(x)	((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
2033 #define FW_VI_MAC_CMD_SMAC_RESULT_G(x)	\
2034 	(((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
2035 
2036 #define FW_VI_MAC_CMD_IDX_S	0
2037 #define FW_VI_MAC_CMD_IDX_M	0x3ff
2038 #define FW_VI_MAC_CMD_IDX_V(x)	((x) << FW_VI_MAC_CMD_IDX_S)
2039 #define FW_VI_MAC_CMD_IDX_G(x)	\
2040 	(((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
2041 
2042 #define FW_RXMODE_MTU_NO_CHG	65535
2043 
2044 struct fw_vi_rxmode_cmd {
2045 	__be32 op_to_viid;
2046 	__be32 retval_len16;
2047 	__be32 mtu_to_vlanexen;
2048 	__be32 r4_lo;
2049 };
2050 
2051 #define FW_VI_RXMODE_CMD_VIID_S		0
2052 #define FW_VI_RXMODE_CMD_VIID_V(x)	((x) << FW_VI_RXMODE_CMD_VIID_S)
2053 
2054 #define FW_VI_RXMODE_CMD_MTU_S		16
2055 #define FW_VI_RXMODE_CMD_MTU_M		0xffff
2056 #define FW_VI_RXMODE_CMD_MTU_V(x)	((x) << FW_VI_RXMODE_CMD_MTU_S)
2057 
2058 #define FW_VI_RXMODE_CMD_PROMISCEN_S	14
2059 #define FW_VI_RXMODE_CMD_PROMISCEN_M	0x3
2060 #define FW_VI_RXMODE_CMD_PROMISCEN_V(x)	((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
2061 
2062 #define FW_VI_RXMODE_CMD_ALLMULTIEN_S		12
2063 #define FW_VI_RXMODE_CMD_ALLMULTIEN_M		0x3
2064 #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x)	\
2065 	((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
2066 
2067 #define FW_VI_RXMODE_CMD_BROADCASTEN_S		10
2068 #define FW_VI_RXMODE_CMD_BROADCASTEN_M		0x3
2069 #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x)	\
2070 	((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
2071 
2072 #define FW_VI_RXMODE_CMD_VLANEXEN_S	8
2073 #define FW_VI_RXMODE_CMD_VLANEXEN_M	0x3
2074 #define FW_VI_RXMODE_CMD_VLANEXEN_V(x)	((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
2075 
2076 struct fw_vi_enable_cmd {
2077 	__be32 op_to_viid;
2078 	__be32 ien_to_len16;
2079 	__be16 blinkdur;
2080 	__be16 r3;
2081 	__be32 r4;
2082 };
2083 
2084 #define FW_VI_ENABLE_CMD_VIID_S         0
2085 #define FW_VI_ENABLE_CMD_VIID_V(x)      ((x) << FW_VI_ENABLE_CMD_VIID_S)
2086 
2087 #define FW_VI_ENABLE_CMD_IEN_S		31
2088 #define FW_VI_ENABLE_CMD_IEN_V(x)	((x) << FW_VI_ENABLE_CMD_IEN_S)
2089 
2090 #define FW_VI_ENABLE_CMD_EEN_S		30
2091 #define FW_VI_ENABLE_CMD_EEN_V(x)	((x) << FW_VI_ENABLE_CMD_EEN_S)
2092 
2093 #define FW_VI_ENABLE_CMD_LED_S		29
2094 #define FW_VI_ENABLE_CMD_LED_V(x)	((x) << FW_VI_ENABLE_CMD_LED_S)
2095 #define FW_VI_ENABLE_CMD_LED_F	FW_VI_ENABLE_CMD_LED_V(1U)
2096 
2097 #define FW_VI_ENABLE_CMD_DCB_INFO_S	28
2098 #define FW_VI_ENABLE_CMD_DCB_INFO_V(x)	((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
2099 
2100 /* VI VF stats offset definitions */
2101 #define VI_VF_NUM_STATS	16
2102 enum fw_vi_stats_vf_index {
2103 	FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
2104 	FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
2105 	FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
2106 	FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
2107 	FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
2108 	FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
2109 	FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
2110 	FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
2111 	FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
2112 	FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
2113 	FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
2114 	FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
2115 	FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
2116 	FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
2117 	FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
2118 	FW_VI_VF_STAT_RX_ERR_FRAMES_IX
2119 };
2120 
2121 /* VI PF stats offset definitions */
2122 #define VI_PF_NUM_STATS	17
2123 enum fw_vi_stats_pf_index {
2124 	FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
2125 	FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
2126 	FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
2127 	FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
2128 	FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
2129 	FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
2130 	FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
2131 	FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
2132 	FW_VI_PF_STAT_RX_BYTES_IX,
2133 	FW_VI_PF_STAT_RX_FRAMES_IX,
2134 	FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
2135 	FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
2136 	FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
2137 	FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
2138 	FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
2139 	FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
2140 	FW_VI_PF_STAT_RX_ERR_FRAMES_IX
2141 };
2142 
2143 struct fw_vi_stats_cmd {
2144 	__be32 op_to_viid;
2145 	__be32 retval_len16;
2146 	union fw_vi_stats {
2147 		struct fw_vi_stats_ctl {
2148 			__be16 nstats_ix;
2149 			__be16 r6;
2150 			__be32 r7;
2151 			__be64 stat0;
2152 			__be64 stat1;
2153 			__be64 stat2;
2154 			__be64 stat3;
2155 			__be64 stat4;
2156 			__be64 stat5;
2157 		} ctl;
2158 		struct fw_vi_stats_pf {
2159 			__be64 tx_bcast_bytes;
2160 			__be64 tx_bcast_frames;
2161 			__be64 tx_mcast_bytes;
2162 			__be64 tx_mcast_frames;
2163 			__be64 tx_ucast_bytes;
2164 			__be64 tx_ucast_frames;
2165 			__be64 tx_offload_bytes;
2166 			__be64 tx_offload_frames;
2167 			__be64 rx_pf_bytes;
2168 			__be64 rx_pf_frames;
2169 			__be64 rx_bcast_bytes;
2170 			__be64 rx_bcast_frames;
2171 			__be64 rx_mcast_bytes;
2172 			__be64 rx_mcast_frames;
2173 			__be64 rx_ucast_bytes;
2174 			__be64 rx_ucast_frames;
2175 			__be64 rx_err_frames;
2176 		} pf;
2177 		struct fw_vi_stats_vf {
2178 			__be64 tx_bcast_bytes;
2179 			__be64 tx_bcast_frames;
2180 			__be64 tx_mcast_bytes;
2181 			__be64 tx_mcast_frames;
2182 			__be64 tx_ucast_bytes;
2183 			__be64 tx_ucast_frames;
2184 			__be64 tx_drop_frames;
2185 			__be64 tx_offload_bytes;
2186 			__be64 tx_offload_frames;
2187 			__be64 rx_bcast_bytes;
2188 			__be64 rx_bcast_frames;
2189 			__be64 rx_mcast_bytes;
2190 			__be64 rx_mcast_frames;
2191 			__be64 rx_ucast_bytes;
2192 			__be64 rx_ucast_frames;
2193 			__be64 rx_err_frames;
2194 		} vf;
2195 	} u;
2196 };
2197 
2198 #define FW_VI_STATS_CMD_VIID_S		0
2199 #define FW_VI_STATS_CMD_VIID_V(x)	((x) << FW_VI_STATS_CMD_VIID_S)
2200 
2201 #define FW_VI_STATS_CMD_NSTATS_S	12
2202 #define FW_VI_STATS_CMD_NSTATS_V(x)	((x) << FW_VI_STATS_CMD_NSTATS_S)
2203 
2204 #define FW_VI_STATS_CMD_IX_S	0
2205 #define FW_VI_STATS_CMD_IX_V(x)	((x) << FW_VI_STATS_CMD_IX_S)
2206 
2207 struct fw_acl_mac_cmd {
2208 	__be32 op_to_vfn;
2209 	__be32 en_to_len16;
2210 	u8 nmac;
2211 	u8 r3[7];
2212 	__be16 r4;
2213 	u8 macaddr0[6];
2214 	__be16 r5;
2215 	u8 macaddr1[6];
2216 	__be16 r6;
2217 	u8 macaddr2[6];
2218 	__be16 r7;
2219 	u8 macaddr3[6];
2220 };
2221 
2222 #define FW_ACL_MAC_CMD_PFN_S	8
2223 #define FW_ACL_MAC_CMD_PFN_V(x)	((x) << FW_ACL_MAC_CMD_PFN_S)
2224 
2225 #define FW_ACL_MAC_CMD_VFN_S	0
2226 #define FW_ACL_MAC_CMD_VFN_V(x)	((x) << FW_ACL_MAC_CMD_VFN_S)
2227 
2228 #define FW_ACL_MAC_CMD_EN_S	31
2229 #define FW_ACL_MAC_CMD_EN_V(x)	((x) << FW_ACL_MAC_CMD_EN_S)
2230 
2231 struct fw_acl_vlan_cmd {
2232 	__be32 op_to_vfn;
2233 	__be32 en_to_len16;
2234 	u8 nvlan;
2235 	u8 dropnovlan_fm;
2236 	u8 r3_lo[6];
2237 	__be16 vlanid[16];
2238 };
2239 
2240 #define FW_ACL_VLAN_CMD_PFN_S		8
2241 #define FW_ACL_VLAN_CMD_PFN_V(x)	((x) << FW_ACL_VLAN_CMD_PFN_S)
2242 
2243 #define FW_ACL_VLAN_CMD_VFN_S		0
2244 #define FW_ACL_VLAN_CMD_VFN_V(x)	((x) << FW_ACL_VLAN_CMD_VFN_S)
2245 
2246 #define FW_ACL_VLAN_CMD_EN_S	31
2247 #define FW_ACL_VLAN_CMD_EN_V(x)	((x) << FW_ACL_VLAN_CMD_EN_S)
2248 
2249 #define FW_ACL_VLAN_CMD_DROPNOVLAN_S	7
2250 #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x)	((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
2251 
2252 #define FW_ACL_VLAN_CMD_FM_S	6
2253 #define FW_ACL_VLAN_CMD_FM_V(x)	((x) << FW_ACL_VLAN_CMD_FM_S)
2254 
2255 enum fw_port_cap {
2256 	FW_PORT_CAP_SPEED_100M		= 0x0001,
2257 	FW_PORT_CAP_SPEED_1G		= 0x0002,
2258 	FW_PORT_CAP_SPEED_25G		= 0x0004,
2259 	FW_PORT_CAP_SPEED_10G		= 0x0008,
2260 	FW_PORT_CAP_SPEED_40G		= 0x0010,
2261 	FW_PORT_CAP_SPEED_100G		= 0x0020,
2262 	FW_PORT_CAP_FC_RX		= 0x0040,
2263 	FW_PORT_CAP_FC_TX		= 0x0080,
2264 	FW_PORT_CAP_ANEG		= 0x0100,
2265 	FW_PORT_CAP_MDIX		= 0x0200,
2266 	FW_PORT_CAP_MDIAUTO		= 0x0400,
2267 	FW_PORT_CAP_FEC_RS		= 0x0800,
2268 	FW_PORT_CAP_FEC_BASER_RS	= 0x1000,
2269 	FW_PORT_CAP_FEC_RESERVED	= 0x2000,
2270 	FW_PORT_CAP_802_3_PAUSE		= 0x4000,
2271 	FW_PORT_CAP_802_3_ASM_DIR	= 0x8000,
2272 };
2273 
2274 #define FW_PORT_CAP_SPEED_S     0
2275 #define FW_PORT_CAP_SPEED_M     0x3f
2276 #define FW_PORT_CAP_SPEED_V(x)  ((x) << FW_PORT_CAP_SPEED_S)
2277 #define FW_PORT_CAP_SPEED_G(x) \
2278 	(((x) >> FW_PORT_CAP_SPEED_S) & FW_PORT_CAP_SPEED_M)
2279 
2280 enum fw_port_mdi {
2281 	FW_PORT_CAP_MDI_UNCHANGED,
2282 	FW_PORT_CAP_MDI_AUTO,
2283 	FW_PORT_CAP_MDI_F_STRAIGHT,
2284 	FW_PORT_CAP_MDI_F_CROSSOVER
2285 };
2286 
2287 #define FW_PORT_CAP_MDI_S 9
2288 #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
2289 
2290 enum fw_port_action {
2291 	FW_PORT_ACTION_L1_CFG		= 0x0001,
2292 	FW_PORT_ACTION_L2_CFG		= 0x0002,
2293 	FW_PORT_ACTION_GET_PORT_INFO	= 0x0003,
2294 	FW_PORT_ACTION_L2_PPP_CFG	= 0x0004,
2295 	FW_PORT_ACTION_L2_DCB_CFG	= 0x0005,
2296 	FW_PORT_ACTION_DCB_READ_TRANS	= 0x0006,
2297 	FW_PORT_ACTION_DCB_READ_RECV	= 0x0007,
2298 	FW_PORT_ACTION_DCB_READ_DET	= 0x0008,
2299 	FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
2300 	FW_PORT_ACTION_L1_LOW_PWR_EN	= 0x0011,
2301 	FW_PORT_ACTION_L2_WOL_MODE_EN	= 0x0012,
2302 	FW_PORT_ACTION_LPBK_TO_NORMAL	= 0x0020,
2303 	FW_PORT_ACTION_L1_LPBK		= 0x0021,
2304 	FW_PORT_ACTION_L1_PMA_LPBK	= 0x0022,
2305 	FW_PORT_ACTION_L1_PCS_LPBK	= 0x0023,
2306 	FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
2307 	FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
2308 	FW_PORT_ACTION_PHY_RESET	= 0x0040,
2309 	FW_PORT_ACTION_PMA_RESET	= 0x0041,
2310 	FW_PORT_ACTION_PCS_RESET	= 0x0042,
2311 	FW_PORT_ACTION_PHYXS_RESET	= 0x0043,
2312 	FW_PORT_ACTION_DTEXS_REEST	= 0x0044,
2313 	FW_PORT_ACTION_AN_RESET		= 0x0045
2314 };
2315 
2316 enum fw_port_l2cfg_ctlbf {
2317 	FW_PORT_L2_CTLBF_OVLAN0	= 0x01,
2318 	FW_PORT_L2_CTLBF_OVLAN1	= 0x02,
2319 	FW_PORT_L2_CTLBF_OVLAN2	= 0x04,
2320 	FW_PORT_L2_CTLBF_OVLAN3	= 0x08,
2321 	FW_PORT_L2_CTLBF_IVLAN	= 0x10,
2322 	FW_PORT_L2_CTLBF_TXIPG	= 0x20
2323 };
2324 
2325 enum fw_port_dcb_versions {
2326 	FW_PORT_DCB_VER_UNKNOWN,
2327 	FW_PORT_DCB_VER_CEE1D0,
2328 	FW_PORT_DCB_VER_CEE1D01,
2329 	FW_PORT_DCB_VER_IEEE,
2330 	FW_PORT_DCB_VER_AUTO = 7
2331 };
2332 
2333 enum fw_port_dcb_cfg {
2334 	FW_PORT_DCB_CFG_PG	= 0x01,
2335 	FW_PORT_DCB_CFG_PFC	= 0x02,
2336 	FW_PORT_DCB_CFG_APPL	= 0x04
2337 };
2338 
2339 enum fw_port_dcb_cfg_rc {
2340 	FW_PORT_DCB_CFG_SUCCESS	= 0x0,
2341 	FW_PORT_DCB_CFG_ERROR	= 0x1
2342 };
2343 
2344 enum fw_port_dcb_type {
2345 	FW_PORT_DCB_TYPE_PGID		= 0x00,
2346 	FW_PORT_DCB_TYPE_PGRATE		= 0x01,
2347 	FW_PORT_DCB_TYPE_PRIORATE	= 0x02,
2348 	FW_PORT_DCB_TYPE_PFC		= 0x03,
2349 	FW_PORT_DCB_TYPE_APP_ID		= 0x04,
2350 	FW_PORT_DCB_TYPE_CONTROL	= 0x05,
2351 };
2352 
2353 enum fw_port_dcb_feature_state {
2354 	FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
2355 	FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
2356 	FW_PORT_DCB_FEATURE_STATE_ERROR	= 0x2,
2357 	FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
2358 };
2359 
2360 struct fw_port_cmd {
2361 	__be32 op_to_portid;
2362 	__be32 action_to_len16;
2363 	union fw_port {
2364 		struct fw_port_l1cfg {
2365 			__be32 rcap;
2366 			__be32 r;
2367 		} l1cfg;
2368 		struct fw_port_l2cfg {
2369 			__u8   ctlbf;
2370 			__u8   ovlan3_to_ivlan0;
2371 			__be16 ivlantype;
2372 			__be16 txipg_force_pinfo;
2373 			__be16 mtu;
2374 			__be16 ovlan0mask;
2375 			__be16 ovlan0type;
2376 			__be16 ovlan1mask;
2377 			__be16 ovlan1type;
2378 			__be16 ovlan2mask;
2379 			__be16 ovlan2type;
2380 			__be16 ovlan3mask;
2381 			__be16 ovlan3type;
2382 		} l2cfg;
2383 		struct fw_port_info {
2384 			__be32 lstatus_to_modtype;
2385 			__be16 pcap;
2386 			__be16 acap;
2387 			__be16 mtu;
2388 			__u8   cbllen;
2389 			__u8   auxlinfo;
2390 			__u8   dcbxdis_pkd;
2391 			__u8   r8_lo;
2392 			__be16 lpacap;
2393 			__be64 r9;
2394 		} info;
2395 		struct fw_port_diags {
2396 			__u8   diagop;
2397 			__u8   r[3];
2398 			__be32 diagval;
2399 		} diags;
2400 		union fw_port_dcb {
2401 			struct fw_port_dcb_pgid {
2402 				__u8   type;
2403 				__u8   apply_pkd;
2404 				__u8   r10_lo[2];
2405 				__be32 pgid;
2406 				__be64 r11;
2407 			} pgid;
2408 			struct fw_port_dcb_pgrate {
2409 				__u8   type;
2410 				__u8   apply_pkd;
2411 				__u8   r10_lo[5];
2412 				__u8   num_tcs_supported;
2413 				__u8   pgrate[8];
2414 				__u8   tsa[8];
2415 			} pgrate;
2416 			struct fw_port_dcb_priorate {
2417 				__u8   type;
2418 				__u8   apply_pkd;
2419 				__u8   r10_lo[6];
2420 				__u8   strict_priorate[8];
2421 			} priorate;
2422 			struct fw_port_dcb_pfc {
2423 				__u8   type;
2424 				__u8   pfcen;
2425 				__u8   r10[5];
2426 				__u8   max_pfc_tcs;
2427 				__be64 r11;
2428 			} pfc;
2429 			struct fw_port_app_priority {
2430 				__u8   type;
2431 				__u8   r10[2];
2432 				__u8   idx;
2433 				__u8   user_prio_map;
2434 				__u8   sel_field;
2435 				__be16 protocolid;
2436 				__be64 r12;
2437 			} app_priority;
2438 			struct fw_port_dcb_control {
2439 				__u8   type;
2440 				__u8   all_syncd_pkd;
2441 				__be16 dcb_version_to_app_state;
2442 				__be32 r11;
2443 				__be64 r12;
2444 			} control;
2445 		} dcb;
2446 	} u;
2447 };
2448 
2449 #define FW_PORT_CMD_READ_S	22
2450 #define FW_PORT_CMD_READ_V(x)	((x) << FW_PORT_CMD_READ_S)
2451 #define FW_PORT_CMD_READ_F	FW_PORT_CMD_READ_V(1U)
2452 
2453 #define FW_PORT_CMD_PORTID_S	0
2454 #define FW_PORT_CMD_PORTID_M	0xf
2455 #define FW_PORT_CMD_PORTID_V(x)	((x) << FW_PORT_CMD_PORTID_S)
2456 #define FW_PORT_CMD_PORTID_G(x)	\
2457 	(((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
2458 
2459 #define FW_PORT_CMD_ACTION_S	16
2460 #define FW_PORT_CMD_ACTION_M	0xffff
2461 #define FW_PORT_CMD_ACTION_V(x)	((x) << FW_PORT_CMD_ACTION_S)
2462 #define FW_PORT_CMD_ACTION_G(x)	\
2463 	(((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
2464 
2465 #define FW_PORT_CMD_OVLAN3_S	7
2466 #define FW_PORT_CMD_OVLAN3_V(x)	((x) << FW_PORT_CMD_OVLAN3_S)
2467 
2468 #define FW_PORT_CMD_OVLAN2_S	6
2469 #define FW_PORT_CMD_OVLAN2_V(x)	((x) << FW_PORT_CMD_OVLAN2_S)
2470 
2471 #define FW_PORT_CMD_OVLAN1_S	5
2472 #define FW_PORT_CMD_OVLAN1_V(x)	((x) << FW_PORT_CMD_OVLAN1_S)
2473 
2474 #define FW_PORT_CMD_OVLAN0_S	4
2475 #define FW_PORT_CMD_OVLAN0_V(x)	((x) << FW_PORT_CMD_OVLAN0_S)
2476 
2477 #define FW_PORT_CMD_IVLAN0_S	3
2478 #define FW_PORT_CMD_IVLAN0_V(x)	((x) << FW_PORT_CMD_IVLAN0_S)
2479 
2480 #define FW_PORT_CMD_TXIPG_S	3
2481 #define FW_PORT_CMD_TXIPG_V(x)	((x) << FW_PORT_CMD_TXIPG_S)
2482 
2483 #define FW_PORT_CMD_LSTATUS_S           31
2484 #define FW_PORT_CMD_LSTATUS_M           0x1
2485 #define FW_PORT_CMD_LSTATUS_V(x)        ((x) << FW_PORT_CMD_LSTATUS_S)
2486 #define FW_PORT_CMD_LSTATUS_G(x)        \
2487 	(((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
2488 #define FW_PORT_CMD_LSTATUS_F   FW_PORT_CMD_LSTATUS_V(1U)
2489 
2490 #define FW_PORT_CMD_LSPEED_S	24
2491 #define FW_PORT_CMD_LSPEED_M	0x3f
2492 #define FW_PORT_CMD_LSPEED_V(x)	((x) << FW_PORT_CMD_LSPEED_S)
2493 #define FW_PORT_CMD_LSPEED_G(x)	\
2494 	(((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
2495 
2496 #define FW_PORT_CMD_TXPAUSE_S		23
2497 #define FW_PORT_CMD_TXPAUSE_V(x)	((x) << FW_PORT_CMD_TXPAUSE_S)
2498 #define FW_PORT_CMD_TXPAUSE_F	FW_PORT_CMD_TXPAUSE_V(1U)
2499 
2500 #define FW_PORT_CMD_RXPAUSE_S		22
2501 #define FW_PORT_CMD_RXPAUSE_V(x)	((x) << FW_PORT_CMD_RXPAUSE_S)
2502 #define FW_PORT_CMD_RXPAUSE_F	FW_PORT_CMD_RXPAUSE_V(1U)
2503 
2504 #define FW_PORT_CMD_MDIOCAP_S		21
2505 #define FW_PORT_CMD_MDIOCAP_V(x)	((x) << FW_PORT_CMD_MDIOCAP_S)
2506 #define FW_PORT_CMD_MDIOCAP_F	FW_PORT_CMD_MDIOCAP_V(1U)
2507 
2508 #define FW_PORT_CMD_MDIOADDR_S		16
2509 #define FW_PORT_CMD_MDIOADDR_M		0x1f
2510 #define FW_PORT_CMD_MDIOADDR_G(x)	\
2511 	(((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
2512 
2513 #define FW_PORT_CMD_LPTXPAUSE_S		15
2514 #define FW_PORT_CMD_LPTXPAUSE_V(x)	((x) << FW_PORT_CMD_LPTXPAUSE_S)
2515 #define FW_PORT_CMD_LPTXPAUSE_F	FW_PORT_CMD_LPTXPAUSE_V(1U)
2516 
2517 #define FW_PORT_CMD_LPRXPAUSE_S		14
2518 #define FW_PORT_CMD_LPRXPAUSE_V(x)	((x) << FW_PORT_CMD_LPRXPAUSE_S)
2519 #define FW_PORT_CMD_LPRXPAUSE_F	FW_PORT_CMD_LPRXPAUSE_V(1U)
2520 
2521 #define FW_PORT_CMD_PTYPE_S	8
2522 #define FW_PORT_CMD_PTYPE_M	0x1f
2523 #define FW_PORT_CMD_PTYPE_G(x)	\
2524 	(((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
2525 
2526 #define FW_PORT_CMD_LINKDNRC_S		5
2527 #define FW_PORT_CMD_LINKDNRC_M		0x7
2528 #define FW_PORT_CMD_LINKDNRC_G(x)	\
2529 	(((x) >> FW_PORT_CMD_LINKDNRC_S) & FW_PORT_CMD_LINKDNRC_M)
2530 
2531 #define FW_PORT_CMD_MODTYPE_S		0
2532 #define FW_PORT_CMD_MODTYPE_M		0x1f
2533 #define FW_PORT_CMD_MODTYPE_V(x)	((x) << FW_PORT_CMD_MODTYPE_S)
2534 #define FW_PORT_CMD_MODTYPE_G(x)	\
2535 	(((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
2536 
2537 #define FW_PORT_CMD_DCBXDIS_S		7
2538 #define FW_PORT_CMD_DCBXDIS_V(x)	((x) << FW_PORT_CMD_DCBXDIS_S)
2539 #define FW_PORT_CMD_DCBXDIS_F	FW_PORT_CMD_DCBXDIS_V(1U)
2540 
2541 #define FW_PORT_CMD_APPLY_S	7
2542 #define FW_PORT_CMD_APPLY_V(x)	((x) << FW_PORT_CMD_APPLY_S)
2543 #define FW_PORT_CMD_APPLY_F	FW_PORT_CMD_APPLY_V(1U)
2544 
2545 #define FW_PORT_CMD_ALL_SYNCD_S		7
2546 #define FW_PORT_CMD_ALL_SYNCD_V(x)	((x) << FW_PORT_CMD_ALL_SYNCD_S)
2547 #define FW_PORT_CMD_ALL_SYNCD_F	FW_PORT_CMD_ALL_SYNCD_V(1U)
2548 
2549 #define FW_PORT_CMD_DCB_VERSION_S	12
2550 #define FW_PORT_CMD_DCB_VERSION_M	0x7
2551 #define FW_PORT_CMD_DCB_VERSION_G(x)	\
2552 	(((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
2553 
2554 enum fw_port_type {
2555 	FW_PORT_TYPE_FIBER_XFI,
2556 	FW_PORT_TYPE_FIBER_XAUI,
2557 	FW_PORT_TYPE_BT_SGMII,
2558 	FW_PORT_TYPE_BT_XFI,
2559 	FW_PORT_TYPE_BT_XAUI,
2560 	FW_PORT_TYPE_KX4,
2561 	FW_PORT_TYPE_CX4,
2562 	FW_PORT_TYPE_KX,
2563 	FW_PORT_TYPE_KR,
2564 	FW_PORT_TYPE_SFP,
2565 	FW_PORT_TYPE_BP_AP,
2566 	FW_PORT_TYPE_BP4_AP,
2567 	FW_PORT_TYPE_QSFP_10G,
2568 	FW_PORT_TYPE_QSA,
2569 	FW_PORT_TYPE_QSFP,
2570 	FW_PORT_TYPE_BP40_BA,
2571 	FW_PORT_TYPE_KR4_100G,
2572 	FW_PORT_TYPE_CR4_QSFP,
2573 	FW_PORT_TYPE_CR_QSFP,
2574 	FW_PORT_TYPE_CR2_QSFP,
2575 	FW_PORT_TYPE_SFP28,
2576 	FW_PORT_TYPE_KR_SFP28,
2577 
2578 	FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
2579 };
2580 
2581 enum fw_port_module_type {
2582 	FW_PORT_MOD_TYPE_NA,
2583 	FW_PORT_MOD_TYPE_LR,
2584 	FW_PORT_MOD_TYPE_SR,
2585 	FW_PORT_MOD_TYPE_ER,
2586 	FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
2587 	FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
2588 	FW_PORT_MOD_TYPE_LRM,
2589 	FW_PORT_MOD_TYPE_ERROR		= FW_PORT_CMD_MODTYPE_M - 3,
2590 	FW_PORT_MOD_TYPE_UNKNOWN	= FW_PORT_CMD_MODTYPE_M - 2,
2591 	FW_PORT_MOD_TYPE_NOTSUPPORTED	= FW_PORT_CMD_MODTYPE_M - 1,
2592 
2593 	FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
2594 };
2595 
2596 enum fw_port_mod_sub_type {
2597 	FW_PORT_MOD_SUB_TYPE_NA,
2598 	FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
2599 	FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
2600 	FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
2601 	FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
2602 	FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
2603 	FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
2604 
2605 	/* The following will never been in the VPD.  They are TWINAX cable
2606 	 * lengths decoded from SFP+ module i2c PROMs.  These should
2607 	 * almost certainly go somewhere else ...
2608 	 */
2609 	FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
2610 	FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
2611 	FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
2612 	FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
2613 };
2614 
2615 enum fw_port_stats_tx_index {
2616 	FW_STAT_TX_PORT_BYTES_IX = 0,
2617 	FW_STAT_TX_PORT_FRAMES_IX,
2618 	FW_STAT_TX_PORT_BCAST_IX,
2619 	FW_STAT_TX_PORT_MCAST_IX,
2620 	FW_STAT_TX_PORT_UCAST_IX,
2621 	FW_STAT_TX_PORT_ERROR_IX,
2622 	FW_STAT_TX_PORT_64B_IX,
2623 	FW_STAT_TX_PORT_65B_127B_IX,
2624 	FW_STAT_TX_PORT_128B_255B_IX,
2625 	FW_STAT_TX_PORT_256B_511B_IX,
2626 	FW_STAT_TX_PORT_512B_1023B_IX,
2627 	FW_STAT_TX_PORT_1024B_1518B_IX,
2628 	FW_STAT_TX_PORT_1519B_MAX_IX,
2629 	FW_STAT_TX_PORT_DROP_IX,
2630 	FW_STAT_TX_PORT_PAUSE_IX,
2631 	FW_STAT_TX_PORT_PPP0_IX,
2632 	FW_STAT_TX_PORT_PPP1_IX,
2633 	FW_STAT_TX_PORT_PPP2_IX,
2634 	FW_STAT_TX_PORT_PPP3_IX,
2635 	FW_STAT_TX_PORT_PPP4_IX,
2636 	FW_STAT_TX_PORT_PPP5_IX,
2637 	FW_STAT_TX_PORT_PPP6_IX,
2638 	FW_STAT_TX_PORT_PPP7_IX,
2639 	FW_NUM_PORT_TX_STATS
2640 };
2641 
2642 enum fw_port_stat_rx_index {
2643 	FW_STAT_RX_PORT_BYTES_IX = 0,
2644 	FW_STAT_RX_PORT_FRAMES_IX,
2645 	FW_STAT_RX_PORT_BCAST_IX,
2646 	FW_STAT_RX_PORT_MCAST_IX,
2647 	FW_STAT_RX_PORT_UCAST_IX,
2648 	FW_STAT_RX_PORT_MTU_ERROR_IX,
2649 	FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
2650 	FW_STAT_RX_PORT_CRC_ERROR_IX,
2651 	FW_STAT_RX_PORT_LEN_ERROR_IX,
2652 	FW_STAT_RX_PORT_SYM_ERROR_IX,
2653 	FW_STAT_RX_PORT_64B_IX,
2654 	FW_STAT_RX_PORT_65B_127B_IX,
2655 	FW_STAT_RX_PORT_128B_255B_IX,
2656 	FW_STAT_RX_PORT_256B_511B_IX,
2657 	FW_STAT_RX_PORT_512B_1023B_IX,
2658 	FW_STAT_RX_PORT_1024B_1518B_IX,
2659 	FW_STAT_RX_PORT_1519B_MAX_IX,
2660 	FW_STAT_RX_PORT_PAUSE_IX,
2661 	FW_STAT_RX_PORT_PPP0_IX,
2662 	FW_STAT_RX_PORT_PPP1_IX,
2663 	FW_STAT_RX_PORT_PPP2_IX,
2664 	FW_STAT_RX_PORT_PPP3_IX,
2665 	FW_STAT_RX_PORT_PPP4_IX,
2666 	FW_STAT_RX_PORT_PPP5_IX,
2667 	FW_STAT_RX_PORT_PPP6_IX,
2668 	FW_STAT_RX_PORT_PPP7_IX,
2669 	FW_STAT_RX_PORT_LESS_64B_IX,
2670 	FW_STAT_RX_PORT_MAC_ERROR_IX,
2671 	FW_NUM_PORT_RX_STATS
2672 };
2673 
2674 /* port stats */
2675 #define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS)
2676 
2677 struct fw_port_stats_cmd {
2678 	__be32 op_to_portid;
2679 	__be32 retval_len16;
2680 	union fw_port_stats {
2681 		struct fw_port_stats_ctl {
2682 			u8 nstats_bg_bm;
2683 			u8 tx_ix;
2684 			__be16 r6;
2685 			__be32 r7;
2686 			__be64 stat0;
2687 			__be64 stat1;
2688 			__be64 stat2;
2689 			__be64 stat3;
2690 			__be64 stat4;
2691 			__be64 stat5;
2692 		} ctl;
2693 		struct fw_port_stats_all {
2694 			__be64 tx_bytes;
2695 			__be64 tx_frames;
2696 			__be64 tx_bcast;
2697 			__be64 tx_mcast;
2698 			__be64 tx_ucast;
2699 			__be64 tx_error;
2700 			__be64 tx_64b;
2701 			__be64 tx_65b_127b;
2702 			__be64 tx_128b_255b;
2703 			__be64 tx_256b_511b;
2704 			__be64 tx_512b_1023b;
2705 			__be64 tx_1024b_1518b;
2706 			__be64 tx_1519b_max;
2707 			__be64 tx_drop;
2708 			__be64 tx_pause;
2709 			__be64 tx_ppp0;
2710 			__be64 tx_ppp1;
2711 			__be64 tx_ppp2;
2712 			__be64 tx_ppp3;
2713 			__be64 tx_ppp4;
2714 			__be64 tx_ppp5;
2715 			__be64 tx_ppp6;
2716 			__be64 tx_ppp7;
2717 			__be64 rx_bytes;
2718 			__be64 rx_frames;
2719 			__be64 rx_bcast;
2720 			__be64 rx_mcast;
2721 			__be64 rx_ucast;
2722 			__be64 rx_mtu_error;
2723 			__be64 rx_mtu_crc_error;
2724 			__be64 rx_crc_error;
2725 			__be64 rx_len_error;
2726 			__be64 rx_sym_error;
2727 			__be64 rx_64b;
2728 			__be64 rx_65b_127b;
2729 			__be64 rx_128b_255b;
2730 			__be64 rx_256b_511b;
2731 			__be64 rx_512b_1023b;
2732 			__be64 rx_1024b_1518b;
2733 			__be64 rx_1519b_max;
2734 			__be64 rx_pause;
2735 			__be64 rx_ppp0;
2736 			__be64 rx_ppp1;
2737 			__be64 rx_ppp2;
2738 			__be64 rx_ppp3;
2739 			__be64 rx_ppp4;
2740 			__be64 rx_ppp5;
2741 			__be64 rx_ppp6;
2742 			__be64 rx_ppp7;
2743 			__be64 rx_less_64b;
2744 			__be64 rx_bg_drop;
2745 			__be64 rx_bg_trunc;
2746 		} all;
2747 	} u;
2748 };
2749 
2750 /* port loopback stats */
2751 #define FW_NUM_LB_STATS 16
2752 enum fw_port_lb_stats_index {
2753 	FW_STAT_LB_PORT_BYTES_IX,
2754 	FW_STAT_LB_PORT_FRAMES_IX,
2755 	FW_STAT_LB_PORT_BCAST_IX,
2756 	FW_STAT_LB_PORT_MCAST_IX,
2757 	FW_STAT_LB_PORT_UCAST_IX,
2758 	FW_STAT_LB_PORT_ERROR_IX,
2759 	FW_STAT_LB_PORT_64B_IX,
2760 	FW_STAT_LB_PORT_65B_127B_IX,
2761 	FW_STAT_LB_PORT_128B_255B_IX,
2762 	FW_STAT_LB_PORT_256B_511B_IX,
2763 	FW_STAT_LB_PORT_512B_1023B_IX,
2764 	FW_STAT_LB_PORT_1024B_1518B_IX,
2765 	FW_STAT_LB_PORT_1519B_MAX_IX,
2766 	FW_STAT_LB_PORT_DROP_FRAMES_IX
2767 };
2768 
2769 struct fw_port_lb_stats_cmd {
2770 	__be32 op_to_lbport;
2771 	__be32 retval_len16;
2772 	union fw_port_lb_stats {
2773 		struct fw_port_lb_stats_ctl {
2774 			u8 nstats_bg_bm;
2775 			u8 ix_pkd;
2776 			__be16 r6;
2777 			__be32 r7;
2778 			__be64 stat0;
2779 			__be64 stat1;
2780 			__be64 stat2;
2781 			__be64 stat3;
2782 			__be64 stat4;
2783 			__be64 stat5;
2784 		} ctl;
2785 		struct fw_port_lb_stats_all {
2786 			__be64 tx_bytes;
2787 			__be64 tx_frames;
2788 			__be64 tx_bcast;
2789 			__be64 tx_mcast;
2790 			__be64 tx_ucast;
2791 			__be64 tx_error;
2792 			__be64 tx_64b;
2793 			__be64 tx_65b_127b;
2794 			__be64 tx_128b_255b;
2795 			__be64 tx_256b_511b;
2796 			__be64 tx_512b_1023b;
2797 			__be64 tx_1024b_1518b;
2798 			__be64 tx_1519b_max;
2799 			__be64 rx_lb_drop;
2800 			__be64 rx_lb_trunc;
2801 		} all;
2802 	} u;
2803 };
2804 
2805 struct fw_rss_ind_tbl_cmd {
2806 	__be32 op_to_viid;
2807 	__be32 retval_len16;
2808 	__be16 niqid;
2809 	__be16 startidx;
2810 	__be32 r3;
2811 	__be32 iq0_to_iq2;
2812 	__be32 iq3_to_iq5;
2813 	__be32 iq6_to_iq8;
2814 	__be32 iq9_to_iq11;
2815 	__be32 iq12_to_iq14;
2816 	__be32 iq15_to_iq17;
2817 	__be32 iq18_to_iq20;
2818 	__be32 iq21_to_iq23;
2819 	__be32 iq24_to_iq26;
2820 	__be32 iq27_to_iq29;
2821 	__be32 iq30_iq31;
2822 	__be32 r15_lo;
2823 };
2824 
2825 #define FW_RSS_IND_TBL_CMD_VIID_S	0
2826 #define FW_RSS_IND_TBL_CMD_VIID_V(x)	((x) << FW_RSS_IND_TBL_CMD_VIID_S)
2827 
2828 #define FW_RSS_IND_TBL_CMD_IQ0_S	20
2829 #define FW_RSS_IND_TBL_CMD_IQ0_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
2830 
2831 #define FW_RSS_IND_TBL_CMD_IQ1_S	10
2832 #define FW_RSS_IND_TBL_CMD_IQ1_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
2833 
2834 #define FW_RSS_IND_TBL_CMD_IQ2_S	0
2835 #define FW_RSS_IND_TBL_CMD_IQ2_V(x)	((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
2836 
2837 struct fw_rss_glb_config_cmd {
2838 	__be32 op_to_write;
2839 	__be32 retval_len16;
2840 	union fw_rss_glb_config {
2841 		struct fw_rss_glb_config_manual {
2842 			__be32 mode_pkd;
2843 			__be32 r3;
2844 			__be64 r4;
2845 			__be64 r5;
2846 		} manual;
2847 		struct fw_rss_glb_config_basicvirtual {
2848 			__be32 mode_pkd;
2849 			__be32 synmapen_to_hashtoeplitz;
2850 			__be64 r8;
2851 			__be64 r9;
2852 		} basicvirtual;
2853 	} u;
2854 };
2855 
2856 #define FW_RSS_GLB_CONFIG_CMD_MODE_S	28
2857 #define FW_RSS_GLB_CONFIG_CMD_MODE_M	0xf
2858 #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x)	((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
2859 #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x)	\
2860 	(((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
2861 
2862 #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL	0
2863 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL	1
2864 
2865 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S	8
2866 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x)	\
2867 	((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
2868 #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F	\
2869 	FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
2870 
2871 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S		7
2872 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x)	\
2873 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
2874 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F	\
2875 	FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
2876 
2877 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S		6
2878 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x)	\
2879 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
2880 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F	\
2881 	FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
2882 
2883 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S		5
2884 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x)	\
2885 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
2886 #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F	\
2887 	FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
2888 
2889 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S		4
2890 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x)	\
2891 	((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
2892 #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F	\
2893 	FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
2894 
2895 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S	3
2896 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x)	\
2897 	((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
2898 #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F	\
2899 	FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
2900 
2901 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S	2
2902 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x)	\
2903 	((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
2904 #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F	\
2905 	FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
2906 
2907 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S	1
2908 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x)	\
2909 	((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
2910 #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F	\
2911 	FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
2912 
2913 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S	0
2914 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x)	\
2915 	((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
2916 #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F	\
2917 	FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
2918 
2919 struct fw_rss_vi_config_cmd {
2920 	__be32 op_to_viid;
2921 #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
2922 	__be32 retval_len16;
2923 	union fw_rss_vi_config {
2924 		struct fw_rss_vi_config_manual {
2925 			__be64 r3;
2926 			__be64 r4;
2927 			__be64 r5;
2928 		} manual;
2929 		struct fw_rss_vi_config_basicvirtual {
2930 			__be32 r6;
2931 			__be32 defaultq_to_udpen;
2932 			__be64 r9;
2933 			__be64 r10;
2934 		} basicvirtual;
2935 	} u;
2936 };
2937 
2938 #define FW_RSS_VI_CONFIG_CMD_VIID_S	0
2939 #define FW_RSS_VI_CONFIG_CMD_VIID_V(x)	((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
2940 
2941 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S		16
2942 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M		0x3ff
2943 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x)	\
2944 	((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
2945 #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x)	\
2946 	(((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
2947 	 FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
2948 
2949 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S	4
2950 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x)	\
2951 	((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
2952 #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F	\
2953 	FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
2954 
2955 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S	3
2956 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x)	\
2957 	((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
2958 #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F	\
2959 	FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
2960 
2961 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S	2
2962 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x)	\
2963 	((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
2964 #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F	\
2965 	FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
2966 
2967 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S	1
2968 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x)	\
2969 	((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
2970 #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F	\
2971 	FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
2972 
2973 #define FW_RSS_VI_CONFIG_CMD_UDPEN_S	0
2974 #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x)	((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
2975 #define FW_RSS_VI_CONFIG_CMD_UDPEN_F	FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
2976 
2977 enum fw_sched_sc {
2978 	FW_SCHED_SC_PARAMS		= 1,
2979 };
2980 
2981 struct fw_sched_cmd {
2982 	__be32 op_to_write;
2983 	__be32 retval_len16;
2984 	union fw_sched {
2985 		struct fw_sched_config {
2986 			__u8   sc;
2987 			__u8   type;
2988 			__u8   minmaxen;
2989 			__u8   r3[5];
2990 			__u8   nclasses[4];
2991 			__be32 r4;
2992 		} config;
2993 		struct fw_sched_params {
2994 			__u8   sc;
2995 			__u8   type;
2996 			__u8   level;
2997 			__u8   mode;
2998 			__u8   unit;
2999 			__u8   rate;
3000 			__u8   ch;
3001 			__u8   cl;
3002 			__be32 min;
3003 			__be32 max;
3004 			__be16 weight;
3005 			__be16 pktsize;
3006 			__be16 burstsize;
3007 			__be16 r4;
3008 		} params;
3009 	} u;
3010 };
3011 
3012 struct fw_clip_cmd {
3013 	__be32 op_to_write;
3014 	__be32 alloc_to_len16;
3015 	__be64 ip_hi;
3016 	__be64 ip_lo;
3017 	__be32 r4[2];
3018 };
3019 
3020 #define FW_CLIP_CMD_ALLOC_S     31
3021 #define FW_CLIP_CMD_ALLOC_V(x)  ((x) << FW_CLIP_CMD_ALLOC_S)
3022 #define FW_CLIP_CMD_ALLOC_F     FW_CLIP_CMD_ALLOC_V(1U)
3023 
3024 #define FW_CLIP_CMD_FREE_S      30
3025 #define FW_CLIP_CMD_FREE_V(x)   ((x) << FW_CLIP_CMD_FREE_S)
3026 #define FW_CLIP_CMD_FREE_F      FW_CLIP_CMD_FREE_V(1U)
3027 
3028 enum fw_error_type {
3029 	FW_ERROR_TYPE_EXCEPTION		= 0x0,
3030 	FW_ERROR_TYPE_HWMODULE		= 0x1,
3031 	FW_ERROR_TYPE_WR		= 0x2,
3032 	FW_ERROR_TYPE_ACL		= 0x3,
3033 };
3034 
3035 struct fw_error_cmd {
3036 	__be32 op_to_type;
3037 	__be32 len16_pkd;
3038 	union fw_error {
3039 		struct fw_error_exception {
3040 			__be32 info[6];
3041 		} exception;
3042 		struct fw_error_hwmodule {
3043 			__be32 regaddr;
3044 			__be32 regval;
3045 		} hwmodule;
3046 		struct fw_error_wr {
3047 			__be16 cidx;
3048 			__be16 pfn_vfn;
3049 			__be32 eqid;
3050 			u8 wrhdr[16];
3051 		} wr;
3052 		struct fw_error_acl {
3053 			__be16 cidx;
3054 			__be16 pfn_vfn;
3055 			__be32 eqid;
3056 			__be16 mv_pkd;
3057 			u8 val[6];
3058 			__be64 r4;
3059 		} acl;
3060 	} u;
3061 };
3062 
3063 struct fw_debug_cmd {
3064 	__be32 op_type;
3065 	__be32 len16_pkd;
3066 	union fw_debug {
3067 		struct fw_debug_assert {
3068 			__be32 fcid;
3069 			__be32 line;
3070 			__be32 x;
3071 			__be32 y;
3072 			u8 filename_0_7[8];
3073 			u8 filename_8_15[8];
3074 			__be64 r3;
3075 		} assert;
3076 		struct fw_debug_prt {
3077 			__be16 dprtstridx;
3078 			__be16 r3[3];
3079 			__be32 dprtstrparam0;
3080 			__be32 dprtstrparam1;
3081 			__be32 dprtstrparam2;
3082 			__be32 dprtstrparam3;
3083 		} prt;
3084 	} u;
3085 };
3086 
3087 #define FW_DEBUG_CMD_TYPE_S	0
3088 #define FW_DEBUG_CMD_TYPE_M	0xff
3089 #define FW_DEBUG_CMD_TYPE_G(x)	\
3090 	(((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
3091 
3092 enum pcie_fw_eval {
3093 	PCIE_FW_EVAL_CRASH = 0,
3094 };
3095 
3096 #define PCIE_FW_ERR_S		31
3097 #define PCIE_FW_ERR_V(x)	((x) << PCIE_FW_ERR_S)
3098 #define PCIE_FW_ERR_F		PCIE_FW_ERR_V(1U)
3099 
3100 #define PCIE_FW_INIT_S		30
3101 #define PCIE_FW_INIT_V(x)	((x) << PCIE_FW_INIT_S)
3102 #define PCIE_FW_INIT_F		PCIE_FW_INIT_V(1U)
3103 
3104 #define PCIE_FW_HALT_S          29
3105 #define PCIE_FW_HALT_V(x)       ((x) << PCIE_FW_HALT_S)
3106 #define PCIE_FW_HALT_F          PCIE_FW_HALT_V(1U)
3107 
3108 #define PCIE_FW_EVAL_S		24
3109 #define PCIE_FW_EVAL_M		0x7
3110 #define PCIE_FW_EVAL_G(x)	(((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
3111 
3112 #define PCIE_FW_MASTER_VLD_S	15
3113 #define PCIE_FW_MASTER_VLD_V(x)	((x) << PCIE_FW_MASTER_VLD_S)
3114 #define PCIE_FW_MASTER_VLD_F	PCIE_FW_MASTER_VLD_V(1U)
3115 
3116 #define PCIE_FW_MASTER_S	12
3117 #define PCIE_FW_MASTER_M	0x7
3118 #define PCIE_FW_MASTER_V(x)	((x) << PCIE_FW_MASTER_S)
3119 #define PCIE_FW_MASTER_G(x)	(((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
3120 
3121 struct fw_hdr {
3122 	u8 ver;
3123 	u8 chip;			/* terminator chip type */
3124 	__be16	len512;			/* bin length in units of 512-bytes */
3125 	__be32	fw_ver;			/* firmware version */
3126 	__be32	tp_microcode_ver;
3127 	u8 intfver_nic;
3128 	u8 intfver_vnic;
3129 	u8 intfver_ofld;
3130 	u8 intfver_ri;
3131 	u8 intfver_iscsipdu;
3132 	u8 intfver_iscsi;
3133 	u8 intfver_fcoepdu;
3134 	u8 intfver_fcoe;
3135 	__u32   reserved2;
3136 	__u32   reserved3;
3137 	__u32   reserved4;
3138 	__be32  flags;
3139 	__be32  reserved6[23];
3140 };
3141 
3142 enum fw_hdr_chip {
3143 	FW_HDR_CHIP_T4,
3144 	FW_HDR_CHIP_T5,
3145 	FW_HDR_CHIP_T6
3146 };
3147 
3148 #define FW_HDR_FW_VER_MAJOR_S	24
3149 #define FW_HDR_FW_VER_MAJOR_M	0xff
3150 #define FW_HDR_FW_VER_MAJOR_V(x) \
3151 	((x) << FW_HDR_FW_VER_MAJOR_S)
3152 #define FW_HDR_FW_VER_MAJOR_G(x) \
3153 	(((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
3154 
3155 #define FW_HDR_FW_VER_MINOR_S	16
3156 #define FW_HDR_FW_VER_MINOR_M	0xff
3157 #define FW_HDR_FW_VER_MINOR_V(x) \
3158 	((x) << FW_HDR_FW_VER_MINOR_S)
3159 #define FW_HDR_FW_VER_MINOR_G(x) \
3160 	(((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
3161 
3162 #define FW_HDR_FW_VER_MICRO_S	8
3163 #define FW_HDR_FW_VER_MICRO_M	0xff
3164 #define FW_HDR_FW_VER_MICRO_V(x) \
3165 	((x) << FW_HDR_FW_VER_MICRO_S)
3166 #define FW_HDR_FW_VER_MICRO_G(x) \
3167 	(((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
3168 
3169 #define FW_HDR_FW_VER_BUILD_S	0
3170 #define FW_HDR_FW_VER_BUILD_M	0xff
3171 #define FW_HDR_FW_VER_BUILD_V(x) \
3172 	((x) << FW_HDR_FW_VER_BUILD_S)
3173 #define FW_HDR_FW_VER_BUILD_G(x) \
3174 	(((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
3175 
3176 enum fw_hdr_intfver {
3177 	FW_HDR_INTFVER_NIC      = 0x00,
3178 	FW_HDR_INTFVER_VNIC     = 0x00,
3179 	FW_HDR_INTFVER_OFLD     = 0x00,
3180 	FW_HDR_INTFVER_RI       = 0x00,
3181 	FW_HDR_INTFVER_ISCSIPDU = 0x00,
3182 	FW_HDR_INTFVER_ISCSI    = 0x00,
3183 	FW_HDR_INTFVER_FCOEPDU  = 0x00,
3184 	FW_HDR_INTFVER_FCOE     = 0x00,
3185 };
3186 
3187 enum fw_hdr_flags {
3188 	FW_HDR_FLAGS_RESET_HALT = 0x00000001,
3189 };
3190 
3191 /* length of the formatting string  */
3192 #define FW_DEVLOG_FMT_LEN	192
3193 
3194 /* maximum number of the formatting string parameters */
3195 #define FW_DEVLOG_FMT_PARAMS_NUM 8
3196 
3197 /* priority levels */
3198 enum fw_devlog_level {
3199 	FW_DEVLOG_LEVEL_EMERG	= 0x0,
3200 	FW_DEVLOG_LEVEL_CRIT	= 0x1,
3201 	FW_DEVLOG_LEVEL_ERR	= 0x2,
3202 	FW_DEVLOG_LEVEL_NOTICE	= 0x3,
3203 	FW_DEVLOG_LEVEL_INFO	= 0x4,
3204 	FW_DEVLOG_LEVEL_DEBUG	= 0x5,
3205 	FW_DEVLOG_LEVEL_MAX	= 0x5,
3206 };
3207 
3208 /* facilities that may send a log message */
3209 enum fw_devlog_facility {
3210 	FW_DEVLOG_FACILITY_CORE		= 0x00,
3211 	FW_DEVLOG_FACILITY_CF		= 0x01,
3212 	FW_DEVLOG_FACILITY_SCHED	= 0x02,
3213 	FW_DEVLOG_FACILITY_TIMER	= 0x04,
3214 	FW_DEVLOG_FACILITY_RES		= 0x06,
3215 	FW_DEVLOG_FACILITY_HW		= 0x08,
3216 	FW_DEVLOG_FACILITY_FLR		= 0x10,
3217 	FW_DEVLOG_FACILITY_DMAQ		= 0x12,
3218 	FW_DEVLOG_FACILITY_PHY		= 0x14,
3219 	FW_DEVLOG_FACILITY_MAC		= 0x16,
3220 	FW_DEVLOG_FACILITY_PORT		= 0x18,
3221 	FW_DEVLOG_FACILITY_VI		= 0x1A,
3222 	FW_DEVLOG_FACILITY_FILTER	= 0x1C,
3223 	FW_DEVLOG_FACILITY_ACL		= 0x1E,
3224 	FW_DEVLOG_FACILITY_TM		= 0x20,
3225 	FW_DEVLOG_FACILITY_QFC		= 0x22,
3226 	FW_DEVLOG_FACILITY_DCB		= 0x24,
3227 	FW_DEVLOG_FACILITY_ETH		= 0x26,
3228 	FW_DEVLOG_FACILITY_OFLD		= 0x28,
3229 	FW_DEVLOG_FACILITY_RI		= 0x2A,
3230 	FW_DEVLOG_FACILITY_ISCSI	= 0x2C,
3231 	FW_DEVLOG_FACILITY_FCOE		= 0x2E,
3232 	FW_DEVLOG_FACILITY_FOISCSI	= 0x30,
3233 	FW_DEVLOG_FACILITY_FOFCOE	= 0x32,
3234 	FW_DEVLOG_FACILITY_CHNET        = 0x34,
3235 	FW_DEVLOG_FACILITY_MAX          = 0x34,
3236 };
3237 
3238 /* log message format */
3239 struct fw_devlog_e {
3240 	__be64	timestamp;
3241 	__be32	seqno;
3242 	__be16	reserved1;
3243 	__u8	level;
3244 	__u8	facility;
3245 	__u8	fmt[FW_DEVLOG_FMT_LEN];
3246 	__be32	params[FW_DEVLOG_FMT_PARAMS_NUM];
3247 	__be32	reserved3[4];
3248 };
3249 
3250 struct fw_devlog_cmd {
3251 	__be32 op_to_write;
3252 	__be32 retval_len16;
3253 	__u8   level;
3254 	__u8   r2[7];
3255 	__be32 memtype_devlog_memaddr16_devlog;
3256 	__be32 memsize_devlog;
3257 	__be32 r3[2];
3258 };
3259 
3260 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S		28
3261 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M		0xf
3262 #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x)	\
3263 	(((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
3264 	 FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
3265 
3266 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S	0
3267 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M	0xfffffff
3268 #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x)	\
3269 	(((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
3270 	 FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
3271 
3272 /* P C I E   F W   P F 7   R E G I S T E R */
3273 
3274 /* PF7 stores the Firmware Device Log parameters which allows Host Drivers to
3275  * access the "devlog" which needing to contact firmware.  The encoding is
3276  * mostly the same as that returned by the DEVLOG command except for the size
3277  * which is encoded as the number of entries in multiples-1 of 128 here rather
3278  * than the memory size as is done in the DEVLOG command.  Thus, 0 means 128
3279  * and 15 means 2048.  This of course in turn constrains the allowed values
3280  * for the devlog size ...
3281  */
3282 #define PCIE_FW_PF_DEVLOG		7
3283 
3284 #define PCIE_FW_PF_DEVLOG_NENTRIES128_S	28
3285 #define PCIE_FW_PF_DEVLOG_NENTRIES128_M	0xf
3286 #define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \
3287 	((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S)
3288 #define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \
3289 	(((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \
3290 	 PCIE_FW_PF_DEVLOG_NENTRIES128_M)
3291 
3292 #define PCIE_FW_PF_DEVLOG_ADDR16_S	4
3293 #define PCIE_FW_PF_DEVLOG_ADDR16_M	0xffffff
3294 #define PCIE_FW_PF_DEVLOG_ADDR16_V(x)	((x) << PCIE_FW_PF_DEVLOG_ADDR16_S)
3295 #define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \
3296 	(((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M)
3297 
3298 #define PCIE_FW_PF_DEVLOG_MEMTYPE_S	0
3299 #define PCIE_FW_PF_DEVLOG_MEMTYPE_M	0xf
3300 #define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x)	((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S)
3301 #define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \
3302 	(((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M)
3303 
3304 #define MAX_IMM_OFLD_TX_DATA_WR_LEN (0xff + sizeof(struct fw_ofld_tx_data_wr))
3305 
3306 struct fw_crypto_lookaside_wr {
3307 	__be32 op_to_cctx_size;
3308 	__be32 len16_pkd;
3309 	__be32 session_id;
3310 	__be32 rx_chid_to_rx_q_id;
3311 	__be32 key_addr;
3312 	__be32 pld_size_hash_size;
3313 	__be64 cookie;
3314 };
3315 
3316 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_S 24
3317 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_M 0xff
3318 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_V(x) \
3319 	((x) << FW_CRYPTO_LOOKASIDE_WR_OPCODE_S)
3320 #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_G(x) \
3321 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_OPCODE_S) & \
3322 	 FW_CRYPTO_LOOKASIDE_WR_OPCODE_M)
3323 
3324 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_S 23
3325 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_M 0x1
3326 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_V(x) \
3327 	((x) << FW_CRYPTO_LOOKASIDE_WR_COMPL_S)
3328 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_G(x) \
3329 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_COMPL_S) & \
3330 	 FW_CRYPTO_LOOKASIDE_WR_COMPL_M)
3331 #define FW_CRYPTO_LOOKASIDE_WR_COMPL_F FW_CRYPTO_LOOKASIDE_WR_COMPL_V(1U)
3332 
3333 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S 15
3334 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M 0xff
3335 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_V(x) \
3336 	((x) << FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S)
3337 #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_G(x) \
3338 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S) & \
3339 	 FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M)
3340 
3341 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S 5
3342 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M 0x3
3343 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_V(x) \
3344 	((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S)
3345 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_G(x) \
3346 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S) & \
3347 	 FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M)
3348 
3349 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S 0
3350 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M 0x1f
3351 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_V(x) \
3352 	((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S)
3353 #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_G(x) \
3354 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S) & \
3355 	 FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M)
3356 
3357 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_S 0
3358 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_M 0xff
3359 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_V(x) \
3360 	((x) << FW_CRYPTO_LOOKASIDE_WR_LEN16_S)
3361 #define FW_CRYPTO_LOOKASIDE_WR_LEN16_G(x) \
3362 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_LEN16_S) & \
3363 	 FW_CRYPTO_LOOKASIDE_WR_LEN16_M)
3364 
3365 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S 29
3366 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M 0x3
3367 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_V(x) \
3368 	((x) << FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S)
3369 #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_G(x) \
3370 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S) & \
3371 	 FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M)
3372 
3373 #define FW_CRYPTO_LOOKASIDE_WR_LCB_S  27
3374 #define FW_CRYPTO_LOOKASIDE_WR_LCB_M  0x3
3375 #define FW_CRYPTO_LOOKASIDE_WR_LCB_V(x) \
3376 	((x) << FW_CRYPTO_LOOKASIDE_WR_LCB_S)
3377 #define FW_CRYPTO_LOOKASIDE_WR_LCB_G(x) \
3378 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_LCB_S) & FW_CRYPTO_LOOKASIDE_WR_LCB_M)
3379 
3380 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_S 25
3381 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_M 0x3
3382 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_V(x) \
3383 	((x) << FW_CRYPTO_LOOKASIDE_WR_PHASH_S)
3384 #define FW_CRYPTO_LOOKASIDE_WR_PHASH_G(x) \
3385 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_PHASH_S) & \
3386 	 FW_CRYPTO_LOOKASIDE_WR_PHASH_M)
3387 
3388 #define FW_CRYPTO_LOOKASIDE_WR_IV_S   23
3389 #define FW_CRYPTO_LOOKASIDE_WR_IV_M   0x3
3390 #define FW_CRYPTO_LOOKASIDE_WR_IV_V(x) \
3391 	((x) << FW_CRYPTO_LOOKASIDE_WR_IV_S)
3392 #define FW_CRYPTO_LOOKASIDE_WR_IV_G(x) \
3393 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_IV_S) & FW_CRYPTO_LOOKASIDE_WR_IV_M)
3394 
3395 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_S   15
3396 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_M   0xff
3397 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_V(x) \
3398 	((x) << FW_CRYPTO_LOOKASIDE_WR_FQIDX_S)
3399 #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_G(x) \
3400 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_FQIDX_S) & \
3401 	 FW_CRYPTO_LOOKASIDE_WR_FQIDX_M)
3402 
3403 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_S 10
3404 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_M 0x3
3405 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_V(x) \
3406 	((x) << FW_CRYPTO_LOOKASIDE_WR_TX_CH_S)
3407 #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_G(x) \
3408 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_TX_CH_S) & \
3409 	 FW_CRYPTO_LOOKASIDE_WR_TX_CH_M)
3410 
3411 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S 0
3412 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M 0x3ff
3413 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_V(x) \
3414 	((x) << FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S)
3415 #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_G(x) \
3416 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S) & \
3417 	 FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M)
3418 
3419 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S 24
3420 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M 0xff
3421 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_V(x) \
3422 	((x) << FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S)
3423 #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_G(x) \
3424 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S) & \
3425 	 FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M)
3426 
3427 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S 17
3428 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M 0x7f
3429 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_V(x) \
3430 	((x) << FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S)
3431 #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_G(x) \
3432 	(((x) >> FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S) & \
3433 	 FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M)
3434 
3435 #endif /* _T4FW_INTERFACE_H_ */
3436