1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Atmel MACB Ethernet Controller driver 4 * 5 * Copyright (C) 2004-2006 Atmel Corporation 6 */ 7 #ifndef _MACB_H 8 #define _MACB_H 9 10 #include <linux/clk.h> 11 #include <linux/phylink.h> 12 #include <linux/ptp_clock_kernel.h> 13 #include <linux/net_tstamp.h> 14 #include <linux/interrupt.h> 15 #include <linux/phy/phy.h> 16 #include <linux/workqueue.h> 17 18 #if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP) 19 #define MACB_EXT_DESC 20 #endif 21 22 #define MACB_GREGS_NBR 16 23 #define MACB_GREGS_VERSION 2 24 #define MACB_MAX_QUEUES 8 25 26 /* MACB register offsets */ 27 #define MACB_NCR 0x0000 /* Network Control */ 28 #define MACB_NCFGR 0x0004 /* Network Config */ 29 #define MACB_NSR 0x0008 /* Network Status */ 30 #define MACB_TAR 0x000c /* AT91RM9200 only */ 31 #define MACB_TCR 0x0010 /* AT91RM9200 only */ 32 #define MACB_TSR 0x0014 /* Transmit Status */ 33 #define MACB_RBQP 0x0018 /* RX Q Base Address */ 34 #define MACB_TBQP 0x001c /* TX Q Base Address */ 35 #define MACB_RSR 0x0020 /* Receive Status */ 36 #define MACB_ISR 0x0024 /* Interrupt Status */ 37 #define MACB_IER 0x0028 /* Interrupt Enable */ 38 #define MACB_IDR 0x002c /* Interrupt Disable */ 39 #define MACB_IMR 0x0030 /* Interrupt Mask */ 40 #define MACB_MAN 0x0034 /* PHY Maintenance */ 41 #define MACB_PTR 0x0038 42 #define MACB_PFR 0x003c 43 #define MACB_FTO 0x0040 44 #define MACB_SCF 0x0044 45 #define MACB_MCF 0x0048 46 #define MACB_FRO 0x004c 47 #define MACB_FCSE 0x0050 48 #define MACB_ALE 0x0054 49 #define MACB_DTF 0x0058 50 #define MACB_LCOL 0x005c 51 #define MACB_EXCOL 0x0060 52 #define MACB_TUND 0x0064 53 #define MACB_CSE 0x0068 54 #define MACB_RRE 0x006c 55 #define MACB_ROVR 0x0070 56 #define MACB_RSE 0x0074 57 #define MACB_ELE 0x0078 58 #define MACB_RJA 0x007c 59 #define MACB_USF 0x0080 60 #define MACB_STE 0x0084 61 #define MACB_RLE 0x0088 62 #define MACB_TPF 0x008c 63 #define MACB_HRB 0x0090 64 #define MACB_HRT 0x0094 65 #define MACB_SA1B 0x0098 66 #define MACB_SA1T 0x009c 67 #define MACB_SA2B 0x00a0 68 #define MACB_SA2T 0x00a4 69 #define MACB_SA3B 0x00a8 70 #define MACB_SA3T 0x00ac 71 #define MACB_SA4B 0x00b0 72 #define MACB_SA4T 0x00b4 73 #define MACB_TID 0x00b8 74 #define MACB_TPQ 0x00bc 75 #define MACB_USRIO 0x00c0 76 #define MACB_WOL 0x00c4 77 #define MACB_MID 0x00fc 78 #define MACB_TBQPH 0x04C8 79 #define MACB_RBQPH 0x04D4 80 81 /* GEM register offsets. */ 82 #define GEM_NCR 0x0000 /* Network Control */ 83 #define GEM_NCFGR 0x0004 /* Network Config */ 84 #define GEM_USRIO 0x000c /* User IO */ 85 #define GEM_DMACFG 0x0010 /* DMA Configuration */ 86 #define GEM_PBUFRXCUT 0x0044 /* RX Partial Store and Forward */ 87 #define GEM_JML 0x0048 /* Jumbo Max Length */ 88 #define GEM_HS_MAC_CONFIG 0x0050 /* GEM high speed config */ 89 #define GEM_HRB 0x0080 /* Hash Bottom */ 90 #define GEM_HRT 0x0084 /* Hash Top */ 91 #define GEM_SA1B 0x0088 /* Specific1 Bottom */ 92 #define GEM_SA1T 0x008C /* Specific1 Top */ 93 #define GEM_SA2B 0x0090 /* Specific2 Bottom */ 94 #define GEM_SA2T 0x0094 /* Specific2 Top */ 95 #define GEM_SA3B 0x0098 /* Specific3 Bottom */ 96 #define GEM_SA3T 0x009C /* Specific3 Top */ 97 #define GEM_SA4B 0x00A0 /* Specific4 Bottom */ 98 #define GEM_SA4T 0x00A4 /* Specific4 Top */ 99 #define GEM_WOL 0x00b8 /* Wake on LAN */ 100 #define GEM_RXPTPUNI 0x00D4 /* PTP RX Unicast address */ 101 #define GEM_TXPTPUNI 0x00D8 /* PTP TX Unicast address */ 102 #define GEM_EFTSH 0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */ 103 #define GEM_EFRSH 0x00ec /* PTP Event Frame Received Seconds Register 47:32 */ 104 #define GEM_PEFTSH 0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */ 105 #define GEM_PEFRSH 0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */ 106 #define GEM_OTX 0x0100 /* Octets transmitted */ 107 #define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */ 108 #define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */ 109 #define GEM_TXCNT 0x0108 /* Frames Transmitted counter */ 110 #define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */ 111 #define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */ 112 #define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */ 113 #define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */ 114 #define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */ 115 #define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */ 116 #define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */ 117 #define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */ 118 #define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */ 119 #define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */ 120 #define GEM_TXURUNCNT 0x0134 /* TX under run error counter */ 121 #define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */ 122 #define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */ 123 #define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */ 124 #define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */ 125 #define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */ 126 #define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */ 127 #define GEM_ORX 0x0150 /* Octets received */ 128 #define GEM_OCTRXL 0x0150 /* Octets received [31:0] */ 129 #define GEM_OCTRXH 0x0154 /* Octets received [47:32] */ 130 #define GEM_RXCNT 0x0158 /* Frames Received Counter */ 131 #define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */ 132 #define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */ 133 #define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */ 134 #define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */ 135 #define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */ 136 #define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */ 137 #define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */ 138 #define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */ 139 #define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */ 140 #define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */ 141 #define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */ 142 #define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */ 143 #define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */ 144 #define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */ 145 #define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */ 146 #define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */ 147 #define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */ 148 #define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */ 149 #define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */ 150 #define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */ 151 #define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */ 152 #define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */ 153 #define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */ 154 #define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */ 155 #define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */ 156 #define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */ 157 #define GEM_TA 0x01d8 /* 1588 Timer Adjust */ 158 #define GEM_TI 0x01dc /* 1588 Timer Increment */ 159 #define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */ 160 #define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */ 161 #define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */ 162 #define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */ 163 #define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */ 164 #define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */ 165 #define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */ 166 #define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */ 167 #define GEM_PCSCNTRL 0x0200 /* PCS Control */ 168 #define GEM_PCSSTS 0x0204 /* PCS Status */ 169 #define GEM_PCSPHYTOPID 0x0208 /* PCS PHY Top ID */ 170 #define GEM_PCSPHYBOTID 0x020c /* PCS PHY Bottom ID */ 171 #define GEM_PCSANADV 0x0210 /* PCS AN Advertisement */ 172 #define GEM_PCSANLPBASE 0x0214 /* PCS AN Link Partner Base */ 173 #define GEM_PCSANEXP 0x0218 /* PCS AN Expansion */ 174 #define GEM_PCSANNPTX 0x021c /* PCS AN Next Page TX */ 175 #define GEM_PCSANNPLP 0x0220 /* PCS AN Next Page LP */ 176 #define GEM_PCSANEXTSTS 0x023c /* PCS AN Extended Status */ 177 #define GEM_DCFG1 0x0280 /* Design Config 1 */ 178 #define GEM_DCFG2 0x0284 /* Design Config 2 */ 179 #define GEM_DCFG3 0x0288 /* Design Config 3 */ 180 #define GEM_DCFG4 0x028c /* Design Config 4 */ 181 #define GEM_DCFG5 0x0290 /* Design Config 5 */ 182 #define GEM_DCFG6 0x0294 /* Design Config 6 */ 183 #define GEM_DCFG7 0x0298 /* Design Config 7 */ 184 #define GEM_DCFG8 0x029C /* Design Config 8 */ 185 #define GEM_DCFG10 0x02A4 /* Design Config 10 */ 186 #define GEM_DCFG12 0x02AC /* Design Config 12 */ 187 #define GEM_ENST_START_TIME_Q0 0x0800 /* ENST Q0 start time */ 188 #define GEM_ENST_START_TIME_Q1 0x0804 /* ENST Q1 start time */ 189 #define GEM_ENST_ON_TIME_Q0 0x0820 /* ENST Q0 on time */ 190 #define GEM_ENST_ON_TIME_Q1 0x0824 /* ENST Q1 on time */ 191 #define GEM_ENST_OFF_TIME_Q0 0x0840 /* ENST Q0 off time */ 192 #define GEM_ENST_OFF_TIME_Q1 0x0844 /* ENST Q1 off time */ 193 #define GEM_ENST_CONTROL 0x0880 /* ENST control register */ 194 #define GEM_USX_CONTROL 0x0A80 /* High speed PCS control register */ 195 #define GEM_USX_STATUS 0x0A88 /* High speed PCS status register */ 196 197 #define GEM_TXBDCTRL 0x04cc /* TX Buffer Descriptor control register */ 198 #define GEM_RXBDCTRL 0x04d0 /* RX Buffer Descriptor control register */ 199 200 /* Screener Type 2 match registers */ 201 #define GEM_SCRT2 0x540 202 203 /* EtherType registers */ 204 #define GEM_ETHT 0x06E0 205 206 /* Type 2 compare registers */ 207 #define GEM_T2CMPW0 0x0700 208 #define GEM_T2CMPW1 0x0704 209 #define T2CMP_OFST(t2idx) (t2idx * 2) 210 211 /* type 2 compare registers 212 * each location requires 3 compare regs 213 */ 214 #define GEM_IP4SRC_CMP(idx) (idx * 3) 215 #define GEM_IP4DST_CMP(idx) (idx * 3 + 1) 216 #define GEM_PORT_CMP(idx) (idx * 3 + 2) 217 218 /* Which screening type 2 EtherType register will be used (0 - 7) */ 219 #define SCRT2_ETHT 0 220 221 #define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2)) 222 #define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2)) 223 #define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2)) 224 #define GEM_RBQS(hw_q) (0x04A0 + ((hw_q) << 2)) 225 #define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2)) 226 #define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2)) 227 #define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2)) 228 229 #define GEM_ENST_START_TIME(hw_q) (0x0800 + ((hw_q) << 2)) 230 #define GEM_ENST_ON_TIME(hw_q) (0x0820 + ((hw_q) << 2)) 231 #define GEM_ENST_OFF_TIME(hw_q) (0x0840 + ((hw_q) << 2)) 232 233 /* Bitfields in ENST_CONTROL */ 234 #define GEM_ENST_DISABLE_QUEUE_OFFSET 16 235 236 /* Bitfields in NCR */ 237 #define MACB_LB_OFFSET 0 /* reserved */ 238 #define MACB_LB_SIZE 1 239 #define MACB_LLB_OFFSET 1 /* Loop back local */ 240 #define MACB_LLB_SIZE 1 241 #define MACB_RE_OFFSET 2 /* Receive enable */ 242 #define MACB_RE_SIZE 1 243 #define MACB_TE_OFFSET 3 /* Transmit enable */ 244 #define MACB_TE_SIZE 1 245 #define MACB_MPE_OFFSET 4 /* Management port enable */ 246 #define MACB_MPE_SIZE 1 247 #define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */ 248 #define MACB_CLRSTAT_SIZE 1 249 #define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */ 250 #define MACB_INCSTAT_SIZE 1 251 #define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */ 252 #define MACB_WESTAT_SIZE 1 253 #define MACB_BP_OFFSET 8 /* Back pressure */ 254 #define MACB_BP_SIZE 1 255 #define MACB_TSTART_OFFSET 9 /* Start transmission */ 256 #define MACB_TSTART_SIZE 1 257 #define MACB_THALT_OFFSET 10 /* Transmit halt */ 258 #define MACB_THALT_SIZE 1 259 #define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */ 260 #define MACB_NCR_TPF_SIZE 1 261 #define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */ 262 #define MACB_TZQ_SIZE 1 263 #define MACB_SRTSM_OFFSET 15 /* Store Receive Timestamp to Memory */ 264 #define MACB_PTPUNI_OFFSET 20 /* PTP Unicast packet enable */ 265 #define MACB_PTPUNI_SIZE 1 266 #define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */ 267 #define MACB_OSSMODE_SIZE 1 268 #define MACB_MIIONRGMII_OFFSET 28 /* MII Usage on RGMII Interface */ 269 #define MACB_MIIONRGMII_SIZE 1 270 271 /* Bitfields in NCFGR */ 272 #define MACB_SPD_OFFSET 0 /* Speed */ 273 #define MACB_SPD_SIZE 1 274 #define MACB_FD_OFFSET 1 /* Full duplex */ 275 #define MACB_FD_SIZE 1 276 #define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */ 277 #define MACB_BIT_RATE_SIZE 1 278 #define MACB_JFRAME_OFFSET 3 /* reserved */ 279 #define MACB_JFRAME_SIZE 1 280 #define MACB_CAF_OFFSET 4 /* Copy all frames */ 281 #define MACB_CAF_SIZE 1 282 #define MACB_NBC_OFFSET 5 /* No broadcast */ 283 #define MACB_NBC_SIZE 1 284 #define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */ 285 #define MACB_NCFGR_MTI_SIZE 1 286 #define MACB_UNI_OFFSET 7 /* Unicast hash enable */ 287 #define MACB_UNI_SIZE 1 288 #define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */ 289 #define MACB_BIG_SIZE 1 290 #define MACB_EAE_OFFSET 9 /* External address match enable */ 291 #define MACB_EAE_SIZE 1 292 #define MACB_CLK_OFFSET 10 293 #define MACB_CLK_SIZE 2 294 #define MACB_RTY_OFFSET 12 /* Retry test */ 295 #define MACB_RTY_SIZE 1 296 #define MACB_PAE_OFFSET 13 /* Pause enable */ 297 #define MACB_PAE_SIZE 1 298 #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */ 299 #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */ 300 #define MACB_RBOF_OFFSET 14 /* Receive buffer offset */ 301 #define MACB_RBOF_SIZE 2 302 #define MACB_RLCE_OFFSET 16 /* Length field error frame discard */ 303 #define MACB_RLCE_SIZE 1 304 #define MACB_DRFCS_OFFSET 17 /* FCS remove */ 305 #define MACB_DRFCS_SIZE 1 306 #define MACB_EFRHD_OFFSET 18 307 #define MACB_EFRHD_SIZE 1 308 #define MACB_IRXFCS_OFFSET 19 309 #define MACB_IRXFCS_SIZE 1 310 311 /* GEM specific NCR bitfields. */ 312 #define GEM_ENABLE_HS_MAC_OFFSET 31 313 #define GEM_ENABLE_HS_MAC_SIZE 1 314 315 /* GEM specific NCFGR bitfields. */ 316 #define GEM_FD_OFFSET 1 /* Full duplex */ 317 #define GEM_FD_SIZE 1 318 #define GEM_GBE_OFFSET 10 /* Gigabit mode enable */ 319 #define GEM_GBE_SIZE 1 320 #define GEM_PCSSEL_OFFSET 11 321 #define GEM_PCSSEL_SIZE 1 322 #define GEM_PAE_OFFSET 13 /* Pause enable */ 323 #define GEM_PAE_SIZE 1 324 #define GEM_CLK_OFFSET 18 /* MDC clock division */ 325 #define GEM_CLK_SIZE 3 326 #define GEM_DBW_OFFSET 21 /* Data bus width */ 327 #define GEM_DBW_SIZE 2 328 #define GEM_RXCOEN_OFFSET 24 329 #define GEM_RXCOEN_SIZE 1 330 #define GEM_SGMIIEN_OFFSET 27 331 #define GEM_SGMIIEN_SIZE 1 332 333 334 /* Constants for data bus width. */ 335 #define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */ 336 #define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */ 337 #define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */ 338 339 /* Bitfields in DMACFG. */ 340 #define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */ 341 #define GEM_FBLDO_SIZE 5 342 #define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */ 343 #define GEM_ENDIA_DESC_SIZE 1 344 #define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */ 345 #define GEM_ENDIA_PKT_SIZE 1 346 #define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */ 347 #define GEM_RXBMS_SIZE 2 348 #define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */ 349 #define GEM_TXPBMS_SIZE 1 350 #define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */ 351 #define GEM_TXCOEN_SIZE 1 352 #define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */ 353 #define GEM_RXBS_SIZE 8 354 #define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */ 355 #define GEM_DDRP_SIZE 1 356 #define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */ 357 #define GEM_RXEXT_SIZE 1 358 #define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */ 359 #define GEM_TXEXT_SIZE 1 360 #define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */ 361 #define GEM_ADDR64_SIZE 1 362 363 364 /* Bitfields in PBUFRXCUT */ 365 #define GEM_ENCUTTHRU_OFFSET 31 /* Enable RX partial store and forward */ 366 #define GEM_ENCUTTHRU_SIZE 1 367 368 /* Bitfields in NSR */ 369 #define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */ 370 #define MACB_NSR_LINK_SIZE 1 371 #define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */ 372 #define MACB_MDIO_SIZE 1 373 #define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */ 374 #define MACB_IDLE_SIZE 1 375 376 /* Bitfields in TSR */ 377 #define MACB_UBR_OFFSET 0 /* Used bit read */ 378 #define MACB_UBR_SIZE 1 379 #define MACB_COL_OFFSET 1 /* Collision occurred */ 380 #define MACB_COL_SIZE 1 381 #define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */ 382 #define MACB_TSR_RLE_SIZE 1 383 #define MACB_TGO_OFFSET 3 /* Transmit go */ 384 #define MACB_TGO_SIZE 1 385 #define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */ 386 #define MACB_BEX_SIZE 1 387 #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */ 388 #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */ 389 #define MACB_COMP_OFFSET 5 /* Trnasmit complete */ 390 #define MACB_COMP_SIZE 1 391 #define MACB_UND_OFFSET 6 /* Trnasmit under run */ 392 #define MACB_UND_SIZE 1 393 394 /* Bitfields in RSR */ 395 #define MACB_BNA_OFFSET 0 /* Buffer not available */ 396 #define MACB_BNA_SIZE 1 397 #define MACB_REC_OFFSET 1 /* Frame received */ 398 #define MACB_REC_SIZE 1 399 #define MACB_OVR_OFFSET 2 /* Receive overrun */ 400 #define MACB_OVR_SIZE 1 401 402 /* Bitfields in ISR/IER/IDR/IMR */ 403 #define MACB_MFD_OFFSET 0 /* Management frame sent */ 404 #define MACB_MFD_SIZE 1 405 #define MACB_RCOMP_OFFSET 1 /* Receive complete */ 406 #define MACB_RCOMP_SIZE 1 407 #define MACB_RXUBR_OFFSET 2 /* RX used bit read */ 408 #define MACB_RXUBR_SIZE 1 409 #define MACB_TXUBR_OFFSET 3 /* TX used bit read */ 410 #define MACB_TXUBR_SIZE 1 411 #define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */ 412 #define MACB_ISR_TUND_SIZE 1 413 #define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */ 414 #define MACB_ISR_RLE_SIZE 1 415 #define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */ 416 #define MACB_TXERR_SIZE 1 417 #define MACB_RM9200_TBRE_OFFSET 6 /* EN may send new frame interrupt (RM9200) */ 418 #define MACB_RM9200_TBRE_SIZE 1 419 #define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */ 420 #define MACB_TCOMP_SIZE 1 421 #define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */ 422 #define MACB_ISR_LINK_SIZE 1 423 #define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */ 424 #define MACB_ISR_ROVR_SIZE 1 425 #define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */ 426 #define MACB_HRESP_SIZE 1 427 #define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */ 428 #define MACB_PFR_SIZE 1 429 #define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */ 430 #define MACB_PTZ_SIZE 1 431 #define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */ 432 #define MACB_WOL_SIZE 1 433 #define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */ 434 #define MACB_DRQFR_SIZE 1 435 #define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */ 436 #define MACB_SFR_SIZE 1 437 #define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */ 438 #define MACB_DRQFT_SIZE 1 439 #define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */ 440 #define MACB_SFT_SIZE 1 441 #define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */ 442 #define MACB_PDRQFR_SIZE 1 443 #define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */ 444 #define MACB_PDRSFR_SIZE 1 445 #define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */ 446 #define MACB_PDRQFT_SIZE 1 447 #define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */ 448 #define MACB_PDRSFT_SIZE 1 449 #define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */ 450 #define MACB_SRI_SIZE 1 451 #define GEM_WOL_OFFSET 28 /* Enable wake-on-lan interrupt */ 452 #define GEM_WOL_SIZE 1 453 454 /* Timer increment fields */ 455 #define MACB_TI_CNS_OFFSET 0 456 #define MACB_TI_CNS_SIZE 8 457 #define MACB_TI_ACNS_OFFSET 8 458 #define MACB_TI_ACNS_SIZE 8 459 #define MACB_TI_NIT_OFFSET 16 460 #define MACB_TI_NIT_SIZE 8 461 462 /* Bitfields in MAN */ 463 #define MACB_DATA_OFFSET 0 /* data */ 464 #define MACB_DATA_SIZE 16 465 #define MACB_CODE_OFFSET 16 /* Must be written to 10 */ 466 #define MACB_CODE_SIZE 2 467 #define MACB_REGA_OFFSET 18 /* Register address */ 468 #define MACB_REGA_SIZE 5 469 #define MACB_PHYA_OFFSET 23 /* PHY address */ 470 #define MACB_PHYA_SIZE 5 471 #define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */ 472 #define MACB_RW_SIZE 2 473 #define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */ 474 #define MACB_SOF_SIZE 2 475 476 /* Bitfields in USRIO (AVR32) */ 477 #define MACB_MII_OFFSET 0 478 #define MACB_MII_SIZE 1 479 #define MACB_EAM_OFFSET 1 480 #define MACB_EAM_SIZE 1 481 #define MACB_TX_PAUSE_OFFSET 2 482 #define MACB_TX_PAUSE_SIZE 1 483 #define MACB_TX_PAUSE_ZERO_OFFSET 3 484 #define MACB_TX_PAUSE_ZERO_SIZE 1 485 486 /* Bitfields in USRIO (AT91) */ 487 #define MACB_RMII_OFFSET 0 488 #define MACB_RMII_SIZE 1 489 #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */ 490 #define GEM_RGMII_SIZE 1 491 #define MACB_CLKEN_OFFSET 1 492 #define MACB_CLKEN_SIZE 1 493 494 /* Bitfields in WOL */ 495 #define MACB_IP_OFFSET 0 496 #define MACB_IP_SIZE 16 497 #define MACB_MAG_OFFSET 16 498 #define MACB_MAG_SIZE 1 499 #define MACB_ARP_OFFSET 17 500 #define MACB_ARP_SIZE 1 501 #define MACB_SA1_OFFSET 18 502 #define MACB_SA1_SIZE 1 503 #define MACB_WOL_MTI_OFFSET 19 504 #define MACB_WOL_MTI_SIZE 1 505 506 /* Bitfields in MID */ 507 #define MACB_IDNUM_OFFSET 16 508 #define MACB_IDNUM_SIZE 12 509 #define MACB_REV_OFFSET 0 510 #define MACB_REV_SIZE 16 511 512 /* Bitfield in HS_MAC_CONFIG */ 513 #define GEM_HS_MAC_SPEED_OFFSET 0 514 #define GEM_HS_MAC_SPEED_SIZE 3 515 516 /* Bitfields in PCSCNTRL */ 517 #define GEM_PCSAUTONEG_OFFSET 12 518 #define GEM_PCSAUTONEG_SIZE 1 519 520 /* Bitfields in DCFG1. */ 521 #define GEM_IRQCOR_OFFSET 23 522 #define GEM_IRQCOR_SIZE 1 523 #define GEM_DBWDEF_OFFSET 25 524 #define GEM_DBWDEF_SIZE 3 525 #define GEM_NO_PCS_OFFSET 0 526 #define GEM_NO_PCS_SIZE 1 527 528 /* Bitfields in DCFG2. */ 529 #define GEM_RX_PKT_BUFF_OFFSET 20 530 #define GEM_RX_PKT_BUFF_SIZE 1 531 #define GEM_TX_PKT_BUFF_OFFSET 21 532 #define GEM_TX_PKT_BUFF_SIZE 1 533 534 #define GEM_RX_PBUF_ADDR_OFFSET 22 535 #define GEM_RX_PBUF_ADDR_SIZE 4 536 537 /* Bitfields in DCFG5. */ 538 #define GEM_TSU_OFFSET 8 539 #define GEM_TSU_SIZE 1 540 541 /* Bitfields in DCFG6. */ 542 #define GEM_PBUF_LSO_OFFSET 27 543 #define GEM_PBUF_LSO_SIZE 1 544 #define GEM_PBUF_CUTTHRU_OFFSET 25 545 #define GEM_PBUF_CUTTHRU_SIZE 1 546 #define GEM_DAW64_OFFSET 23 547 #define GEM_DAW64_SIZE 1 548 549 /* Bitfields in DCFG8. */ 550 #define GEM_T1SCR_OFFSET 24 551 #define GEM_T1SCR_SIZE 8 552 #define GEM_T2SCR_OFFSET 16 553 #define GEM_T2SCR_SIZE 8 554 #define GEM_SCR2ETH_OFFSET 8 555 #define GEM_SCR2ETH_SIZE 8 556 #define GEM_SCR2CMP_OFFSET 0 557 #define GEM_SCR2CMP_SIZE 8 558 559 /* Bitfields in DCFG10 */ 560 #define GEM_TXBD_RDBUFF_OFFSET 12 561 #define GEM_TXBD_RDBUFF_SIZE 4 562 #define GEM_RXBD_RDBUFF_OFFSET 8 563 #define GEM_RXBD_RDBUFF_SIZE 4 564 565 /* Bitfields in DCFG12. */ 566 #define GEM_HIGH_SPEED_OFFSET 26 567 #define GEM_HIGH_SPEED_SIZE 1 568 569 /* Bitfields in ENST_START_TIME_Qx. */ 570 #define GEM_START_TIME_SEC_OFFSET 30 571 #define GEM_START_TIME_SEC_SIZE 2 572 #define GEM_START_TIME_NSEC_OFFSET 0 573 #define GEM_START_TIME_NSEC_SIZE 30 574 575 /* Bitfields in ENST_ON_TIME_Qx. */ 576 #define GEM_ON_TIME_OFFSET 0 577 #define GEM_ON_TIME_SIZE 17 578 579 /* Bitfields in ENST_OFF_TIME_Qx. */ 580 #define GEM_OFF_TIME_OFFSET 0 581 #define GEM_OFF_TIME_SIZE 17 582 583 /* Hardware ENST timing registers granularity */ 584 #define ENST_TIME_GRANULARITY_NS 8 585 586 /* Bitfields in USX_CONTROL. */ 587 #define GEM_USX_CTRL_SPEED_OFFSET 14 588 #define GEM_USX_CTRL_SPEED_SIZE 3 589 #define GEM_SERDES_RATE_OFFSET 12 590 #define GEM_SERDES_RATE_SIZE 2 591 #define GEM_RX_SCR_BYPASS_OFFSET 9 592 #define GEM_RX_SCR_BYPASS_SIZE 1 593 #define GEM_TX_SCR_BYPASS_OFFSET 8 594 #define GEM_TX_SCR_BYPASS_SIZE 1 595 #define GEM_TX_EN_OFFSET 1 596 #define GEM_TX_EN_SIZE 1 597 #define GEM_SIGNAL_OK_OFFSET 0 598 #define GEM_SIGNAL_OK_SIZE 1 599 600 /* Bitfields in USX_STATUS. */ 601 #define GEM_USX_BLOCK_LOCK_OFFSET 0 602 #define GEM_USX_BLOCK_LOCK_SIZE 1 603 604 /* Bitfields in TISUBN */ 605 #define GEM_SUBNSINCR_OFFSET 0 606 #define GEM_SUBNSINCRL_OFFSET 24 607 #define GEM_SUBNSINCRL_SIZE 8 608 #define GEM_SUBNSINCRH_OFFSET 0 609 #define GEM_SUBNSINCRH_SIZE 16 610 #define GEM_SUBNSINCR_SIZE 24 611 612 /* Bitfields in TI */ 613 #define GEM_NSINCR_OFFSET 0 614 #define GEM_NSINCR_SIZE 8 615 616 /* Bitfields in TSH */ 617 #define GEM_TSH_OFFSET 0 /* TSU timer value (s). MSB [47:32] of seconds timer count */ 618 #define GEM_TSH_SIZE 16 619 620 /* Bitfields in TSL */ 621 #define GEM_TSL_OFFSET 0 /* TSU timer value (s). LSB [31:0] of seconds timer count */ 622 #define GEM_TSL_SIZE 32 623 624 /* Bitfields in TN */ 625 #define GEM_TN_OFFSET 0 /* TSU timer value (ns) */ 626 #define GEM_TN_SIZE 30 627 628 /* Bitfields in TXBDCTRL */ 629 #define GEM_TXTSMODE_OFFSET 4 /* TX Descriptor Timestamp Insertion mode */ 630 #define GEM_TXTSMODE_SIZE 2 631 632 /* Bitfields in RXBDCTRL */ 633 #define GEM_RXTSMODE_OFFSET 4 /* RX Descriptor Timestamp Insertion mode */ 634 #define GEM_RXTSMODE_SIZE 2 635 636 /* Bitfields in SCRT2 */ 637 #define GEM_QUEUE_OFFSET 0 /* Queue Number */ 638 #define GEM_QUEUE_SIZE 4 639 #define GEM_VLANPR_OFFSET 4 /* VLAN Priority */ 640 #define GEM_VLANPR_SIZE 3 641 #define GEM_VLANEN_OFFSET 8 /* VLAN Enable */ 642 #define GEM_VLANEN_SIZE 1 643 #define GEM_ETHT2IDX_OFFSET 9 /* Index to screener type 2 EtherType register */ 644 #define GEM_ETHT2IDX_SIZE 3 645 #define GEM_ETHTEN_OFFSET 12 /* EtherType Enable */ 646 #define GEM_ETHTEN_SIZE 1 647 #define GEM_CMPA_OFFSET 13 /* Compare A - Index to screener type 2 Compare register */ 648 #define GEM_CMPA_SIZE 5 649 #define GEM_CMPAEN_OFFSET 18 /* Compare A Enable */ 650 #define GEM_CMPAEN_SIZE 1 651 #define GEM_CMPB_OFFSET 19 /* Compare B - Index to screener type 2 Compare register */ 652 #define GEM_CMPB_SIZE 5 653 #define GEM_CMPBEN_OFFSET 24 /* Compare B Enable */ 654 #define GEM_CMPBEN_SIZE 1 655 #define GEM_CMPC_OFFSET 25 /* Compare C - Index to screener type 2 Compare register */ 656 #define GEM_CMPC_SIZE 5 657 #define GEM_CMPCEN_OFFSET 30 /* Compare C Enable */ 658 #define GEM_CMPCEN_SIZE 1 659 660 /* Bitfields in ETHT */ 661 #define GEM_ETHTCMP_OFFSET 0 /* EtherType compare value */ 662 #define GEM_ETHTCMP_SIZE 16 663 664 /* Bitfields in T2CMPW0 */ 665 #define GEM_T2CMP_OFFSET 16 /* 0xFFFF0000 compare value */ 666 #define GEM_T2CMP_SIZE 16 667 #define GEM_T2MASK_OFFSET 0 /* 0x0000FFFF compare value or mask */ 668 #define GEM_T2MASK_SIZE 16 669 670 /* Bitfields in T2CMPW1 */ 671 #define GEM_T2DISMSK_OFFSET 9 /* disable mask */ 672 #define GEM_T2DISMSK_SIZE 1 673 #define GEM_T2CMPOFST_OFFSET 7 /* compare offset */ 674 #define GEM_T2CMPOFST_SIZE 2 675 #define GEM_T2OFST_OFFSET 0 /* offset value */ 676 #define GEM_T2OFST_SIZE 7 677 678 /* Bitfields in queue pointer registers */ 679 #define MACB_QUEUE_DISABLE_OFFSET 0 /* disable queue */ 680 #define MACB_QUEUE_DISABLE_SIZE 1 681 682 /* Offset for screener type 2 compare values (T2CMPOFST). 683 * Note the offset is applied after the specified point, 684 * e.g. GEM_T2COMPOFST_ETYPE denotes the EtherType field, so an offset 685 * of 12 bytes from this would be the source IP address in an IP header 686 */ 687 #define GEM_T2COMPOFST_SOF 0 688 #define GEM_T2COMPOFST_ETYPE 1 689 #define GEM_T2COMPOFST_IPHDR 2 690 #define GEM_T2COMPOFST_TCPUDP 3 691 692 /* offset from EtherType to IP address */ 693 #define ETYPE_SRCIP_OFFSET 12 694 #define ETYPE_DSTIP_OFFSET 16 695 696 /* offset from IP header to port */ 697 #define IPHDR_SRCPORT_OFFSET 0 698 #define IPHDR_DSTPORT_OFFSET 2 699 700 /* Transmit DMA buffer descriptor Word 1 */ 701 #define GEM_DMA_TXVALID_OFFSET 23 /* timestamp has been captured in the Buffer Descriptor */ 702 #define GEM_DMA_TXVALID_SIZE 1 703 704 /* Receive DMA buffer descriptor Word 0 */ 705 #define GEM_DMA_RXVALID_OFFSET 2 /* indicates a valid timestamp in the Buffer Descriptor */ 706 #define GEM_DMA_RXVALID_SIZE 1 707 708 /* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */ 709 #define GEM_DMA_SECL_OFFSET 30 /* Timestamp seconds[1:0] */ 710 #define GEM_DMA_SECL_SIZE 2 711 #define GEM_DMA_NSEC_OFFSET 0 /* Timestamp nanosecs [29:0] */ 712 #define GEM_DMA_NSEC_SIZE 30 713 714 /* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */ 715 716 /* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor. 717 * Old hardware supports only 6 bit precision but it is enough for PTP. 718 * Less accuracy is used always instead of checking hardware version. 719 */ 720 #define GEM_DMA_SECH_OFFSET 0 /* Timestamp seconds[5:2] */ 721 #define GEM_DMA_SECH_SIZE 4 722 #define GEM_DMA_SEC_WIDTH (GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE) 723 #define GEM_DMA_SEC_TOP (1 << GEM_DMA_SEC_WIDTH) 724 #define GEM_DMA_SEC_MASK (GEM_DMA_SEC_TOP - 1) 725 726 /* Bitfields in ADJ */ 727 #define GEM_ADDSUB_OFFSET 31 728 #define GEM_ADDSUB_SIZE 1 729 /* Constants for CLK */ 730 #define MACB_CLK_DIV8 0 731 #define MACB_CLK_DIV16 1 732 #define MACB_CLK_DIV32 2 733 #define MACB_CLK_DIV64 3 734 735 /* GEM specific constants for CLK. */ 736 #define GEM_CLK_DIV8 0 737 #define GEM_CLK_DIV16 1 738 #define GEM_CLK_DIV32 2 739 #define GEM_CLK_DIV48 3 740 #define GEM_CLK_DIV64 4 741 #define GEM_CLK_DIV96 5 742 #define GEM_CLK_DIV128 6 743 #define GEM_CLK_DIV224 7 744 745 /* Constants for MAN register */ 746 #define MACB_MAN_C22_SOF 1 747 #define MACB_MAN_C22_WRITE 1 748 #define MACB_MAN_C22_READ 2 749 #define MACB_MAN_C22_CODE 2 750 751 #define MACB_MAN_C45_SOF 0 752 #define MACB_MAN_C45_ADDR 0 753 #define MACB_MAN_C45_WRITE 1 754 #define MACB_MAN_C45_POST_READ_INCR 2 755 #define MACB_MAN_C45_READ 3 756 #define MACB_MAN_C45_CODE 2 757 758 /* Capability mask bits */ 759 #define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001 760 #define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002 761 #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004 762 #define MACB_CAPS_NO_GIGABIT_HALF 0x00000008 763 #define MACB_CAPS_USRIO_DISABLED 0x00000010 764 #define MACB_CAPS_JUMBO 0x00000020 765 #define MACB_CAPS_GEM_HAS_PTP 0x00000040 766 #define MACB_CAPS_BD_RD_PREFETCH 0x00000080 767 #define MACB_CAPS_NEEDS_RSTONUBR 0x00000100 768 #define MACB_CAPS_MIIONRGMII 0x00000200 769 #define MACB_CAPS_NEED_TSUCLK 0x00000400 770 #define MACB_CAPS_QUEUE_DISABLE 0x00000800 771 #define MACB_CAPS_QBV 0x00001000 772 #define MACB_CAPS_PCS 0x01000000 773 #define MACB_CAPS_HIGH_SPEED 0x02000000 774 #define MACB_CAPS_CLK_HW_CHG 0x04000000 775 #define MACB_CAPS_MACB_IS_EMAC 0x08000000 776 #define MACB_CAPS_FIFO_MODE 0x10000000 777 #define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000 778 #define MACB_CAPS_SG_DISABLED 0x40000000 779 #define MACB_CAPS_MACB_IS_GEM 0x80000000 780 781 /* LSO settings */ 782 #define MACB_LSO_UFO_ENABLE 0x01 783 #define MACB_LSO_TSO_ENABLE 0x02 784 785 /* Bit manipulation macros */ 786 #define MACB_BIT(name) \ 787 (1 << MACB_##name##_OFFSET) 788 #define MACB_BF(name,value) \ 789 (((value) & ((1 << MACB_##name##_SIZE) - 1)) \ 790 << MACB_##name##_OFFSET) 791 #define MACB_BFEXT(name,value)\ 792 (((value) >> MACB_##name##_OFFSET) \ 793 & ((1 << MACB_##name##_SIZE) - 1)) 794 #define MACB_BFINS(name,value,old) \ 795 (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \ 796 << MACB_##name##_OFFSET)) \ 797 | MACB_BF(name,value)) 798 799 #define GEM_BIT(name) \ 800 (1 << GEM_##name##_OFFSET) 801 #define GEM_BF(name, value) \ 802 (((value) & ((1 << GEM_##name##_SIZE) - 1)) \ 803 << GEM_##name##_OFFSET) 804 #define GEM_BFEXT(name, value)\ 805 (((value) >> GEM_##name##_OFFSET) \ 806 & ((1 << GEM_##name##_SIZE) - 1)) 807 #define GEM_BFINS(name, value, old) \ 808 (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \ 809 << GEM_##name##_OFFSET)) \ 810 | GEM_BF(name, value)) 811 812 /* Register access macros */ 813 #define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg) 814 #define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value)) 815 #define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg) 816 #define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value)) 817 #define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg) 818 #define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value)) 819 #define gem_readl_n(port, reg, idx) (port)->macb_reg_readl((port), GEM_##reg + idx * 4) 820 #define gem_writel_n(port, reg, idx, value) (port)->macb_reg_writel((port), GEM_##reg + idx * 4, (value)) 821 822 /* Conditional GEM/MACB macros. These perform the operation to the correct 823 * register dependent on whether the device is a GEM or a MACB. For registers 824 * and bitfields that are common across both devices, use macb_{read,write}l 825 * to avoid the cost of the conditional. 826 */ 827 #define macb_or_gem_writel(__bp, __reg, __value) \ 828 ({ \ 829 if (macb_is_gem((__bp))) \ 830 gem_writel((__bp), __reg, __value); \ 831 else \ 832 macb_writel((__bp), __reg, __value); \ 833 }) 834 835 #define macb_or_gem_readl(__bp, __reg) \ 836 ({ \ 837 u32 __v; \ 838 if (macb_is_gem((__bp))) \ 839 __v = gem_readl((__bp), __reg); \ 840 else \ 841 __v = macb_readl((__bp), __reg); \ 842 __v; \ 843 }) 844 845 #define MACB_READ_NSR(bp) macb_readl(bp, NSR) 846 847 /* struct macb_dma_desc - Hardware DMA descriptor 848 * @addr: DMA address of data buffer 849 * @ctrl: Control and status bits 850 */ 851 struct macb_dma_desc { 852 u32 addr; 853 u32 ctrl; 854 }; 855 856 #ifdef MACB_EXT_DESC 857 #define HW_DMA_CAP_32B 0 858 #define HW_DMA_CAP_64B (1 << 0) 859 #define HW_DMA_CAP_PTP (1 << 1) 860 #define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP) 861 862 struct macb_dma_desc_64 { 863 u32 addrh; 864 u32 resvd; 865 }; 866 867 struct macb_dma_desc_ptp { 868 u32 ts_1; 869 u32 ts_2; 870 }; 871 #endif 872 873 /* DMA descriptor bitfields */ 874 #define MACB_RX_USED_OFFSET 0 875 #define MACB_RX_USED_SIZE 1 876 #define MACB_RX_WRAP_OFFSET 1 877 #define MACB_RX_WRAP_SIZE 1 878 #define MACB_RX_WADDR_OFFSET 2 879 #define MACB_RX_WADDR_SIZE 30 880 881 #define MACB_RX_FRMLEN_OFFSET 0 882 #define MACB_RX_FRMLEN_SIZE 12 883 #define MACB_RX_OFFSET_OFFSET 12 884 #define MACB_RX_OFFSET_SIZE 2 885 #define MACB_RX_SOF_OFFSET 14 886 #define MACB_RX_SOF_SIZE 1 887 #define MACB_RX_EOF_OFFSET 15 888 #define MACB_RX_EOF_SIZE 1 889 #define MACB_RX_CFI_OFFSET 16 890 #define MACB_RX_CFI_SIZE 1 891 #define MACB_RX_VLAN_PRI_OFFSET 17 892 #define MACB_RX_VLAN_PRI_SIZE 3 893 #define MACB_RX_PRI_TAG_OFFSET 20 894 #define MACB_RX_PRI_TAG_SIZE 1 895 #define MACB_RX_VLAN_TAG_OFFSET 21 896 #define MACB_RX_VLAN_TAG_SIZE 1 897 #define MACB_RX_TYPEID_MATCH_OFFSET 22 898 #define MACB_RX_TYPEID_MATCH_SIZE 1 899 #define MACB_RX_SA4_MATCH_OFFSET 23 900 #define MACB_RX_SA4_MATCH_SIZE 1 901 #define MACB_RX_SA3_MATCH_OFFSET 24 902 #define MACB_RX_SA3_MATCH_SIZE 1 903 #define MACB_RX_SA2_MATCH_OFFSET 25 904 #define MACB_RX_SA2_MATCH_SIZE 1 905 #define MACB_RX_SA1_MATCH_OFFSET 26 906 #define MACB_RX_SA1_MATCH_SIZE 1 907 #define MACB_RX_EXT_MATCH_OFFSET 28 908 #define MACB_RX_EXT_MATCH_SIZE 1 909 #define MACB_RX_UHASH_MATCH_OFFSET 29 910 #define MACB_RX_UHASH_MATCH_SIZE 1 911 #define MACB_RX_MHASH_MATCH_OFFSET 30 912 #define MACB_RX_MHASH_MATCH_SIZE 1 913 #define MACB_RX_BROADCAST_OFFSET 31 914 #define MACB_RX_BROADCAST_SIZE 1 915 916 #define MACB_RX_FRMLEN_MASK 0xFFF 917 #define MACB_RX_JFRMLEN_MASK 0x3FFF 918 919 /* RX checksum offload disabled: bit 24 clear in NCFGR */ 920 #define GEM_RX_TYPEID_MATCH_OFFSET 22 921 #define GEM_RX_TYPEID_MATCH_SIZE 2 922 923 /* RX checksum offload enabled: bit 24 set in NCFGR */ 924 #define GEM_RX_CSUM_OFFSET 22 925 #define GEM_RX_CSUM_SIZE 2 926 927 #define MACB_TX_FRMLEN_OFFSET 0 928 #define MACB_TX_FRMLEN_SIZE 11 929 #define MACB_TX_LAST_OFFSET 15 930 #define MACB_TX_LAST_SIZE 1 931 #define MACB_TX_NOCRC_OFFSET 16 932 #define MACB_TX_NOCRC_SIZE 1 933 #define MACB_MSS_MFS_OFFSET 16 934 #define MACB_MSS_MFS_SIZE 14 935 #define MACB_TX_LSO_OFFSET 17 936 #define MACB_TX_LSO_SIZE 2 937 #define MACB_TX_TCP_SEQ_SRC_OFFSET 19 938 #define MACB_TX_TCP_SEQ_SRC_SIZE 1 939 #define MACB_TX_BUF_EXHAUSTED_OFFSET 27 940 #define MACB_TX_BUF_EXHAUSTED_SIZE 1 941 #define MACB_TX_UNDERRUN_OFFSET 28 942 #define MACB_TX_UNDERRUN_SIZE 1 943 #define MACB_TX_ERROR_OFFSET 29 944 #define MACB_TX_ERROR_SIZE 1 945 #define MACB_TX_WRAP_OFFSET 30 946 #define MACB_TX_WRAP_SIZE 1 947 #define MACB_TX_USED_OFFSET 31 948 #define MACB_TX_USED_SIZE 1 949 950 #define GEM_TX_FRMLEN_OFFSET 0 951 #define GEM_TX_FRMLEN_SIZE 14 952 953 /* Buffer descriptor constants */ 954 #define GEM_RX_CSUM_NONE 0 955 #define GEM_RX_CSUM_IP_ONLY 1 956 #define GEM_RX_CSUM_IP_TCP 2 957 #define GEM_RX_CSUM_IP_UDP 3 958 959 /* limit RX checksum offload to TCP and UDP packets */ 960 #define GEM_RX_CSUM_CHECKED_MASK 2 961 962 /* Scaled PPM fraction */ 963 #define PPM_FRACTION 16 964 965 /* struct macb_tx_skb - data about an skb which is being transmitted 966 * @skb: skb currently being transmitted, only set for the last buffer 967 * of the frame 968 * @mapping: DMA address of the skb's fragment buffer 969 * @size: size of the DMA mapped buffer 970 * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(), 971 * false when buffer was mapped with dma_map_single() 972 */ 973 struct macb_tx_skb { 974 struct sk_buff *skb; 975 dma_addr_t mapping; 976 size_t size; 977 bool mapped_as_page; 978 }; 979 980 /* Hardware-collected statistics. Used when updating the network 981 * device stats by a periodic timer. 982 */ 983 struct macb_stats { 984 u64 rx_pause_frames; 985 u64 tx_ok; 986 u64 tx_single_cols; 987 u64 tx_multiple_cols; 988 u64 rx_ok; 989 u64 rx_fcs_errors; 990 u64 rx_align_errors; 991 u64 tx_deferred; 992 u64 tx_late_cols; 993 u64 tx_excessive_cols; 994 u64 tx_underruns; 995 u64 tx_carrier_errors; 996 u64 rx_resource_errors; 997 u64 rx_overruns; 998 u64 rx_symbol_errors; 999 u64 rx_oversize_pkts; 1000 u64 rx_jabbers; 1001 u64 rx_undersize_pkts; 1002 u64 sqe_test_errors; 1003 u64 rx_length_mismatch; 1004 u64 tx_pause_frames; 1005 }; 1006 1007 struct gem_stats { 1008 u64 tx_octets; 1009 u64 tx_frames; 1010 u64 tx_broadcast_frames; 1011 u64 tx_multicast_frames; 1012 u64 tx_pause_frames; 1013 u64 tx_64_byte_frames; 1014 u64 tx_65_127_byte_frames; 1015 u64 tx_128_255_byte_frames; 1016 u64 tx_256_511_byte_frames; 1017 u64 tx_512_1023_byte_frames; 1018 u64 tx_1024_1518_byte_frames; 1019 u64 tx_greater_than_1518_byte_frames; 1020 u64 tx_underrun; 1021 u64 tx_single_collision_frames; 1022 u64 tx_multiple_collision_frames; 1023 u64 tx_excessive_collisions; 1024 u64 tx_late_collisions; 1025 u64 tx_deferred_frames; 1026 u64 tx_carrier_sense_errors; 1027 u64 rx_octets; 1028 u64 rx_frames; 1029 u64 rx_broadcast_frames; 1030 u64 rx_multicast_frames; 1031 u64 rx_pause_frames; 1032 u64 rx_64_byte_frames; 1033 u64 rx_65_127_byte_frames; 1034 u64 rx_128_255_byte_frames; 1035 u64 rx_256_511_byte_frames; 1036 u64 rx_512_1023_byte_frames; 1037 u64 rx_1024_1518_byte_frames; 1038 u64 rx_greater_than_1518_byte_frames; 1039 u64 rx_undersized_frames; 1040 u64 rx_oversize_frames; 1041 u64 rx_jabbers; 1042 u64 rx_frame_check_sequence_errors; 1043 u64 rx_length_field_frame_errors; 1044 u64 rx_symbol_errors; 1045 u64 rx_alignment_errors; 1046 u64 rx_resource_errors; 1047 u64 rx_overruns; 1048 u64 rx_ip_header_checksum_errors; 1049 u64 rx_tcp_checksum_errors; 1050 u64 rx_udp_checksum_errors; 1051 }; 1052 1053 /* Describes the name and offset of an individual statistic register, as 1054 * returned by `ethtool -S`. Also describes which net_device_stats statistics 1055 * this register should contribute to. 1056 */ 1057 struct gem_statistic { 1058 char stat_string[ETH_GSTRING_LEN] __nonstring; 1059 int offset; 1060 u32 stat_bits; 1061 }; 1062 1063 /* Bitfield defs for net_device_stat statistics */ 1064 #define GEM_NDS_RXERR_OFFSET 0 1065 #define GEM_NDS_RXLENERR_OFFSET 1 1066 #define GEM_NDS_RXOVERERR_OFFSET 2 1067 #define GEM_NDS_RXCRCERR_OFFSET 3 1068 #define GEM_NDS_RXFRAMEERR_OFFSET 4 1069 #define GEM_NDS_RXFIFOERR_OFFSET 5 1070 #define GEM_NDS_TXERR_OFFSET 6 1071 #define GEM_NDS_TXABORTEDERR_OFFSET 7 1072 #define GEM_NDS_TXCARRIERERR_OFFSET 8 1073 #define GEM_NDS_TXFIFOERR_OFFSET 9 1074 #define GEM_NDS_COLLISIONS_OFFSET 10 1075 1076 #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0) 1077 #define GEM_STAT_TITLE_BITS(name, title, bits) { \ 1078 .stat_string = title, \ 1079 .offset = GEM_##name, \ 1080 .stat_bits = bits \ 1081 } 1082 1083 /* list of gem statistic registers. The names MUST match the 1084 * corresponding GEM_* definitions. 1085 */ 1086 static const struct gem_statistic gem_statistics[] = { 1087 GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */ 1088 GEM_STAT_TITLE(TXCNT, "tx_frames"), 1089 GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"), 1090 GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"), 1091 GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"), 1092 GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"), 1093 GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"), 1094 GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"), 1095 GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"), 1096 GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"), 1097 GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"), 1098 GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"), 1099 GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun", 1100 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)), 1101 GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames", 1102 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)), 1103 GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames", 1104 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)), 1105 GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions", 1106 GEM_BIT(NDS_TXERR)| 1107 GEM_BIT(NDS_TXABORTEDERR)| 1108 GEM_BIT(NDS_COLLISIONS)), 1109 GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions", 1110 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)), 1111 GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"), 1112 GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors", 1113 GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)), 1114 GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */ 1115 GEM_STAT_TITLE(RXCNT, "rx_frames"), 1116 GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"), 1117 GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"), 1118 GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"), 1119 GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"), 1120 GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"), 1121 GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"), 1122 GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"), 1123 GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"), 1124 GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"), 1125 GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"), 1126 GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames", 1127 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)), 1128 GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames", 1129 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)), 1130 GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers", 1131 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)), 1132 GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors", 1133 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)), 1134 GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors", 1135 GEM_BIT(NDS_RXERR)), 1136 GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors", 1137 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)), 1138 GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors", 1139 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)), 1140 GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors", 1141 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)), 1142 GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns", 1143 GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)), 1144 GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors", 1145 GEM_BIT(NDS_RXERR)), 1146 GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors", 1147 GEM_BIT(NDS_RXERR)), 1148 GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors", 1149 GEM_BIT(NDS_RXERR)), 1150 }; 1151 1152 #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics) 1153 1154 #define QUEUE_STAT_TITLE(title) { \ 1155 .stat_string = title, \ 1156 } 1157 1158 /* per queue statistics, each should be unsigned long type */ 1159 struct queue_stats { 1160 union { 1161 unsigned long first; 1162 unsigned long rx_packets; 1163 }; 1164 unsigned long rx_bytes; 1165 unsigned long rx_dropped; 1166 unsigned long tx_packets; 1167 unsigned long tx_bytes; 1168 unsigned long tx_dropped; 1169 }; 1170 1171 static const struct gem_statistic queue_statistics[] = { 1172 QUEUE_STAT_TITLE("rx_packets"), 1173 QUEUE_STAT_TITLE("rx_bytes"), 1174 QUEUE_STAT_TITLE("rx_dropped"), 1175 QUEUE_STAT_TITLE("tx_packets"), 1176 QUEUE_STAT_TITLE("tx_bytes"), 1177 QUEUE_STAT_TITLE("tx_dropped"), 1178 }; 1179 1180 #define QUEUE_STATS_LEN ARRAY_SIZE(queue_statistics) 1181 1182 struct macb; 1183 struct macb_queue; 1184 1185 struct macb_or_gem_ops { 1186 int (*mog_alloc_rx_buffers)(struct macb *bp); 1187 void (*mog_free_rx_buffers)(struct macb *bp); 1188 void (*mog_init_rings)(struct macb *bp); 1189 int (*mog_rx)(struct macb_queue *queue, struct napi_struct *napi, 1190 int budget); 1191 }; 1192 1193 /* MACB-PTP interface: adapt to platform needs. */ 1194 struct macb_ptp_info { 1195 void (*ptp_init)(struct net_device *ndev); 1196 void (*ptp_remove)(struct net_device *ndev); 1197 s32 (*get_ptp_max_adj)(void); 1198 unsigned int (*get_tsu_rate)(struct macb *bp); 1199 int (*get_ts_info)(struct net_device *dev, 1200 struct kernel_ethtool_ts_info *info); 1201 int (*get_hwtst)(struct net_device *netdev, 1202 struct kernel_hwtstamp_config *tstamp_config); 1203 int (*set_hwtst)(struct net_device *netdev, 1204 struct kernel_hwtstamp_config *tstamp_config, 1205 struct netlink_ext_ack *extack); 1206 }; 1207 1208 struct macb_pm_data { 1209 u32 scrt2; 1210 u32 usrio; 1211 }; 1212 1213 struct macb_usrio_config { 1214 u32 mii; 1215 u32 rmii; 1216 u32 rgmii; 1217 u32 refclk; 1218 u32 hdfctlen; 1219 }; 1220 1221 struct macb_config { 1222 u32 caps; 1223 unsigned int dma_burst_length; 1224 int (*clk_init)(struct platform_device *pdev, struct clk **pclk, 1225 struct clk **hclk, struct clk **tx_clk, 1226 struct clk **rx_clk, struct clk **tsu_clk); 1227 int (*init)(struct platform_device *pdev); 1228 unsigned int max_tx_length; 1229 int jumbo_max_len; 1230 const struct macb_usrio_config *usrio; 1231 }; 1232 1233 struct tsu_incr { 1234 u32 sub_ns; 1235 u32 ns; 1236 }; 1237 1238 struct macb_queue { 1239 struct macb *bp; 1240 int irq; 1241 1242 unsigned int ISR; 1243 unsigned int IER; 1244 unsigned int IDR; 1245 unsigned int IMR; 1246 unsigned int TBQP; 1247 unsigned int RBQS; 1248 unsigned int RBQP; 1249 1250 /* ENST register offsets for this queue */ 1251 unsigned int ENST_START_TIME; 1252 unsigned int ENST_ON_TIME; 1253 unsigned int ENST_OFF_TIME; 1254 1255 /* Lock to protect tx_head and tx_tail */ 1256 spinlock_t tx_ptr_lock; 1257 unsigned int tx_head, tx_tail; 1258 struct macb_dma_desc *tx_ring; 1259 struct macb_tx_skb *tx_skb; 1260 dma_addr_t tx_ring_dma; 1261 struct work_struct tx_error_task; 1262 bool txubr_pending; 1263 struct napi_struct napi_tx; 1264 1265 dma_addr_t rx_ring_dma; 1266 dma_addr_t rx_buffers_dma; 1267 unsigned int rx_tail; 1268 unsigned int rx_prepared_head; 1269 struct macb_dma_desc *rx_ring; 1270 struct sk_buff **rx_skbuff; 1271 void *rx_buffers; 1272 struct napi_struct napi_rx; 1273 struct queue_stats stats; 1274 }; 1275 1276 struct ethtool_rx_fs_item { 1277 struct ethtool_rx_flow_spec fs; 1278 struct list_head list; 1279 }; 1280 1281 struct ethtool_rx_fs_list { 1282 struct list_head list; 1283 unsigned int count; 1284 }; 1285 1286 struct macb { 1287 void __iomem *regs; 1288 bool native_io; 1289 1290 /* hardware IO accessors */ 1291 u32 (*macb_reg_readl)(struct macb *bp, int offset); 1292 void (*macb_reg_writel)(struct macb *bp, int offset, u32 value); 1293 1294 struct macb_dma_desc *rx_ring_tieoff; 1295 dma_addr_t rx_ring_tieoff_dma; 1296 size_t rx_buffer_size; 1297 1298 unsigned int rx_ring_size; 1299 unsigned int tx_ring_size; 1300 1301 unsigned int num_queues; 1302 unsigned int queue_mask; 1303 struct macb_queue queues[MACB_MAX_QUEUES]; 1304 1305 spinlock_t lock; 1306 struct platform_device *pdev; 1307 struct clk *pclk; 1308 struct clk *hclk; 1309 struct clk *tx_clk; 1310 struct clk *rx_clk; 1311 struct clk *tsu_clk; 1312 struct net_device *dev; 1313 /* Protects hw_stats and ethtool_stats */ 1314 spinlock_t stats_lock; 1315 union { 1316 struct macb_stats macb; 1317 struct gem_stats gem; 1318 } hw_stats; 1319 1320 struct macb_or_gem_ops macbgem_ops; 1321 1322 struct mii_bus *mii_bus; 1323 struct phylink *phylink; 1324 struct phylink_config phylink_config; 1325 struct phylink_pcs phylink_usx_pcs; 1326 struct phylink_pcs phylink_sgmii_pcs; 1327 1328 u32 caps; 1329 unsigned int dma_burst_length; 1330 1331 phy_interface_t phy_interface; 1332 1333 /* AT91RM9200 transmit queue (1 on wire + 1 queued) */ 1334 struct macb_tx_skb rm9200_txq[2]; 1335 unsigned int max_tx_length; 1336 1337 u64 ethtool_stats[GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES]; 1338 1339 unsigned int rx_frm_len_mask; 1340 unsigned int jumbo_max_len; 1341 1342 u32 wol; 1343 u32 wolopts; 1344 1345 /* holds value of rx watermark value for pbuf_rxcutthru register */ 1346 u32 rx_watermark; 1347 1348 struct macb_ptp_info *ptp_info; /* macb-ptp interface */ 1349 1350 struct phy *sgmii_phy; /* for ZynqMP SGMII mode */ 1351 1352 #ifdef MACB_EXT_DESC 1353 uint8_t hw_dma_cap; 1354 #endif 1355 spinlock_t tsu_clk_lock; /* gem tsu clock locking */ 1356 unsigned int tsu_rate; 1357 struct ptp_clock *ptp_clock; 1358 struct ptp_clock_info ptp_clock_info; 1359 struct tsu_incr tsu_incr; 1360 struct kernel_hwtstamp_config tstamp_config; 1361 1362 /* RX queue filer rule set*/ 1363 struct ethtool_rx_fs_list rx_fs_list; 1364 spinlock_t rx_fs_lock; 1365 unsigned int max_tuples; 1366 1367 struct work_struct hresp_err_bh_work; 1368 1369 int rx_bd_rd_prefetch; 1370 int tx_bd_rd_prefetch; 1371 1372 u32 rx_intr_mask; 1373 1374 struct macb_pm_data pm_data; 1375 const struct macb_usrio_config *usrio; 1376 }; 1377 1378 #ifdef CONFIG_MACB_USE_HWSTAMP 1379 #define GEM_TSEC_SIZE (GEM_TSH_SIZE + GEM_TSL_SIZE) 1380 #define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1) 1381 #define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1) 1382 1383 enum macb_bd_control { 1384 TSTAMP_DISABLED, 1385 TSTAMP_FRAME_PTP_EVENT_ONLY, 1386 TSTAMP_ALL_PTP_FRAMES, 1387 TSTAMP_ALL_FRAMES, 1388 }; 1389 1390 void gem_ptp_init(struct net_device *ndev); 1391 void gem_ptp_remove(struct net_device *ndev); 1392 void gem_ptp_txstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc); 1393 void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc); 1394 static inline void gem_ptp_do_txstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) 1395 { 1396 if (bp->tstamp_config.tx_type == TSTAMP_DISABLED) 1397 return; 1398 1399 gem_ptp_txstamp(bp, skb, desc); 1400 } 1401 1402 static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) 1403 { 1404 if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED) 1405 return; 1406 1407 gem_ptp_rxstamp(bp, skb, desc); 1408 } 1409 1410 int gem_get_hwtst(struct net_device *dev, 1411 struct kernel_hwtstamp_config *tstamp_config); 1412 int gem_set_hwtst(struct net_device *dev, 1413 struct kernel_hwtstamp_config *tstamp_config, 1414 struct netlink_ext_ack *extack); 1415 #else 1416 static inline void gem_ptp_init(struct net_device *ndev) { } 1417 static inline void gem_ptp_remove(struct net_device *ndev) { } 1418 1419 static inline void gem_ptp_do_txstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { } 1420 static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { } 1421 #endif 1422 1423 static inline bool macb_is_gem(struct macb *bp) 1424 { 1425 return !!(bp->caps & MACB_CAPS_MACB_IS_GEM); 1426 } 1427 1428 static inline bool gem_has_ptp(struct macb *bp) 1429 { 1430 return IS_ENABLED(CONFIG_MACB_USE_HWSTAMP) && (bp->caps & MACB_CAPS_GEM_HAS_PTP); 1431 } 1432 1433 /* ENST Helper functions */ 1434 static inline u64 enst_ns_to_hw_units(size_t ns, u32 speed_mbps) 1435 { 1436 return DIV_ROUND_UP((ns) * (speed_mbps), 1437 (ENST_TIME_GRANULARITY_NS * 1000)); 1438 } 1439 1440 static inline u64 enst_max_hw_interval(u32 speed_mbps) 1441 { 1442 return DIV_ROUND_UP(GENMASK(GEM_ON_TIME_SIZE - 1, 0) * 1443 ENST_TIME_GRANULARITY_NS * 1000, (speed_mbps)); 1444 } 1445 1446 /** 1447 * struct macb_platform_data - platform data for MACB Ethernet used for PCI registration 1448 * @pclk: platform clock 1449 * @hclk: AHB clock 1450 */ 1451 struct macb_platform_data { 1452 struct clk *pclk; 1453 struct clk *hclk; 1454 }; 1455 1456 /** 1457 * struct macb_queue_enst_config - Configuration for Enhanced Scheduled Traffic 1458 * @start_time_mask: Bitmask representing the start time for the queue 1459 * @on_time_bytes: "on" time nsec expressed in bytes 1460 * @off_time_bytes: "off" time nsec expressed in bytes 1461 * @queue_id: Identifier for the queue 1462 * 1463 * This structure holds the configuration parameters for an ENST queue, 1464 * used to control time-based transmission scheduling in the MACB driver. 1465 */ 1466 struct macb_queue_enst_config { 1467 u32 start_time_mask; 1468 u32 on_time_bytes; 1469 u32 off_time_bytes; 1470 u8 queue_id; 1471 }; 1472 1473 #endif /* _MACB_H */ 1474