xref: /linux/drivers/net/ethernet/broadcom/bnxt/bnxt.c (revision bf4afc53b77aeaa48b5409da5c8da6bb4eff7f43)
1 /* Broadcom NetXtreme-C/E network driver.
2  *
3  * Copyright (c) 2014-2016 Broadcom Corporation
4  * Copyright (c) 2016-2019 Broadcom Limited
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation.
9  */
10 
11 #include <linux/module.h>
12 
13 #include <linux/stringify.h>
14 #include <linux/kernel.h>
15 #include <linux/timer.h>
16 #include <linux/errno.h>
17 #include <linux/ioport.h>
18 #include <linux/slab.h>
19 #include <linux/vmalloc.h>
20 #include <linux/interrupt.h>
21 #include <linux/pci.h>
22 #include <linux/netdevice.h>
23 #include <linux/etherdevice.h>
24 #include <linux/skbuff.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/bitops.h>
27 #include <linux/io.h>
28 #include <linux/irq.h>
29 #include <linux/delay.h>
30 #include <asm/byteorder.h>
31 #include <asm/page.h>
32 #include <linux/time.h>
33 #include <linux/mii.h>
34 #include <linux/mdio.h>
35 #include <linux/if.h>
36 #include <linux/if_vlan.h>
37 #include <linux/if_bridge.h>
38 #include <linux/rtc.h>
39 #include <linux/bpf.h>
40 #include <net/gro.h>
41 #include <net/ip.h>
42 #include <net/tcp.h>
43 #include <net/udp.h>
44 #include <net/checksum.h>
45 #include <net/ip6_checksum.h>
46 #include <net/udp_tunnel.h>
47 #include <linux/workqueue.h>
48 #include <linux/prefetch.h>
49 #include <linux/cache.h>
50 #include <linux/log2.h>
51 #include <linux/bitmap.h>
52 #include <linux/cpu_rmap.h>
53 #include <linux/cpumask.h>
54 #include <net/pkt_cls.h>
55 #include <net/page_pool/helpers.h>
56 #include <linux/align.h>
57 #include <net/netdev_lock.h>
58 #include <net/netdev_queues.h>
59 #include <net/netdev_rx_queue.h>
60 #include <linux/pci-tph.h>
61 #include <linux/bnxt/hsi.h>
62 
63 #include "bnxt.h"
64 #include "bnxt_hwrm.h"
65 #include "bnxt_ulp.h"
66 #include "bnxt_sriov.h"
67 #include "bnxt_ethtool.h"
68 #include "bnxt_dcb.h"
69 #include "bnxt_xdp.h"
70 #include "bnxt_ptp.h"
71 #include "bnxt_vfr.h"
72 #include "bnxt_tc.h"
73 #include "bnxt_devlink.h"
74 #include "bnxt_debugfs.h"
75 #include "bnxt_coredump.h"
76 #include "bnxt_hwmon.h"
77 
78 #define BNXT_TX_TIMEOUT		(5 * HZ)
79 #define BNXT_DEF_MSG_ENABLE	(NETIF_MSG_DRV | NETIF_MSG_HW | \
80 				 NETIF_MSG_TX_ERR)
81 
82 MODULE_IMPORT_NS("NETDEV_INTERNAL");
83 MODULE_LICENSE("GPL");
84 MODULE_DESCRIPTION("Broadcom NetXtreme network driver");
85 
86 #define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
87 #define BNXT_RX_DMA_OFFSET NET_SKB_PAD
88 
89 #define BNXT_TX_PUSH_THRESH 164
90 
91 /* indexed by enum board_idx */
92 static const struct {
93 	char *name;
94 } board_info[] = {
95 	[BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
96 	[BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
97 	[BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
98 	[BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
99 	[BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
100 	[BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
101 	[BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
102 	[BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
103 	[BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
104 	[BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
105 	[BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
106 	[BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
107 	[BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
108 	[BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
109 	[BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
110 	[BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
111 	[BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
112 	[BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
113 	[BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
114 	[BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
115 	[BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
116 	[BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
117 	[BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
118 	[BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
119 	[BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
120 	[BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
121 	[BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
122 	[BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
123 	[BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
124 	[BCM57508] = { "Broadcom BCM57508 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
125 	[BCM57504] = { "Broadcom BCM57504 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
126 	[BCM57502] = { "Broadcom BCM57502 NetXtreme-E 10Gb/25Gb/50Gb Ethernet" },
127 	[BCM57608] = { "Broadcom BCM57608 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb/400Gb Ethernet" },
128 	[BCM57604] = { "Broadcom BCM57604 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb Ethernet" },
129 	[BCM57602] = { "Broadcom BCM57602 NetXtreme-E 10Gb/25Gb/50Gb/100Gb Ethernet" },
130 	[BCM57601] = { "Broadcom BCM57601 NetXtreme-E 10Gb/25Gb/50Gb/100Gb/200Gb/400Gb Ethernet" },
131 	[BCM57508_NPAR] = { "Broadcom BCM57508 NetXtreme-E Ethernet Partition" },
132 	[BCM57504_NPAR] = { "Broadcom BCM57504 NetXtreme-E Ethernet Partition" },
133 	[BCM57502_NPAR] = { "Broadcom BCM57502 NetXtreme-E Ethernet Partition" },
134 	[BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
135 	[BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
136 	[BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
137 	[NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
138 	[NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
139 	[NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
140 	[NETXTREME_C_VF_HV] = { "Broadcom NetXtreme-C Virtual Function for Hyper-V" },
141 	[NETXTREME_E_VF_HV] = { "Broadcom NetXtreme-E Virtual Function for Hyper-V" },
142 	[NETXTREME_E_P5_VF] = { "Broadcom BCM5750X NetXtreme-E Ethernet Virtual Function" },
143 	[NETXTREME_E_P5_VF_HV] = { "Broadcom BCM5750X NetXtreme-E Virtual Function for Hyper-V" },
144 	[NETXTREME_E_P7_VF] = { "Broadcom BCM5760X Virtual Function" },
145 	[NETXTREME_E_P7_VF_HV] = { "Broadcom BCM5760X Virtual Function for Hyper-V" },
146 };
147 
148 static const struct pci_device_id bnxt_pci_tbl[] = {
149 	{ PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
150 	{ PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
151 	{ PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
152 	{ PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
153 	{ PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
154 	{ PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
155 	{ PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
156 	{ PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
157 	{ PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
158 	{ PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
159 	{ PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
160 	{ PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
161 	{ PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
162 	{ PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
163 	{ PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
164 	{ PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
165 	{ PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
166 	{ PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
167 	{ PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
168 	{ PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
169 	{ PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
170 	{ PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
171 	{ PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
172 	{ PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
173 	{ PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
174 	{ PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
175 	{ PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
176 	{ PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
177 	{ PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
178 	{ PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
179 	{ PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
180 	{ PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
181 	{ PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
182 	{ PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
183 	{ PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
184 	{ PCI_VDEVICE(BROADCOM, 0x1750), .driver_data = BCM57508 },
185 	{ PCI_VDEVICE(BROADCOM, 0x1751), .driver_data = BCM57504 },
186 	{ PCI_VDEVICE(BROADCOM, 0x1752), .driver_data = BCM57502 },
187 	{ PCI_VDEVICE(BROADCOM, 0x1760), .driver_data = BCM57608 },
188 	{ PCI_VDEVICE(BROADCOM, 0x1761), .driver_data = BCM57604 },
189 	{ PCI_VDEVICE(BROADCOM, 0x1762), .driver_data = BCM57602 },
190 	{ PCI_VDEVICE(BROADCOM, 0x1763), .driver_data = BCM57601 },
191 	{ PCI_VDEVICE(BROADCOM, 0x1800), .driver_data = BCM57502_NPAR },
192 	{ PCI_VDEVICE(BROADCOM, 0x1801), .driver_data = BCM57504_NPAR },
193 	{ PCI_VDEVICE(BROADCOM, 0x1802), .driver_data = BCM57508_NPAR },
194 	{ PCI_VDEVICE(BROADCOM, 0x1803), .driver_data = BCM57502_NPAR },
195 	{ PCI_VDEVICE(BROADCOM, 0x1804), .driver_data = BCM57504_NPAR },
196 	{ PCI_VDEVICE(BROADCOM, 0x1805), .driver_data = BCM57508_NPAR },
197 	{ PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
198 	{ PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
199 #ifdef CONFIG_BNXT_SRIOV
200 	{ PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
201 	{ PCI_VDEVICE(BROADCOM, 0x1607), .driver_data = NETXTREME_E_VF_HV },
202 	{ PCI_VDEVICE(BROADCOM, 0x1608), .driver_data = NETXTREME_E_VF_HV },
203 	{ PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
204 	{ PCI_VDEVICE(BROADCOM, 0x16bd), .driver_data = NETXTREME_E_VF_HV },
205 	{ PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
206 	{ PCI_VDEVICE(BROADCOM, 0x16c2), .driver_data = NETXTREME_C_VF_HV },
207 	{ PCI_VDEVICE(BROADCOM, 0x16c3), .driver_data = NETXTREME_C_VF_HV },
208 	{ PCI_VDEVICE(BROADCOM, 0x16c4), .driver_data = NETXTREME_E_VF_HV },
209 	{ PCI_VDEVICE(BROADCOM, 0x16c5), .driver_data = NETXTREME_E_VF_HV },
210 	{ PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
211 	{ PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
212 	{ PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
213 	{ PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
214 	{ PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
215 	{ PCI_VDEVICE(BROADCOM, 0x16e6), .driver_data = NETXTREME_C_VF_HV },
216 	{ PCI_VDEVICE(BROADCOM, 0x1806), .driver_data = NETXTREME_E_P5_VF },
217 	{ PCI_VDEVICE(BROADCOM, 0x1807), .driver_data = NETXTREME_E_P5_VF },
218 	{ PCI_VDEVICE(BROADCOM, 0x1808), .driver_data = NETXTREME_E_P5_VF_HV },
219 	{ PCI_VDEVICE(BROADCOM, 0x1809), .driver_data = NETXTREME_E_P5_VF_HV },
220 	{ PCI_VDEVICE(BROADCOM, 0x1819), .driver_data = NETXTREME_E_P7_VF },
221 	{ PCI_VDEVICE(BROADCOM, 0x181b), .driver_data = NETXTREME_E_P7_VF_HV },
222 	{ PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
223 #endif
224 	{ 0 }
225 };
226 
227 MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
228 
229 static const u16 bnxt_vf_req_snif[] = {
230 	HWRM_FUNC_CFG,
231 	HWRM_FUNC_VF_CFG,
232 	HWRM_PORT_PHY_QCFG,
233 	HWRM_CFA_L2_FILTER_ALLOC,
234 };
235 
236 static const u16 bnxt_async_events_arr[] = {
237 	ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
238 	ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE,
239 	ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
240 	ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
241 	ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
242 	ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
243 	ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE,
244 	ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY,
245 	ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY,
246 	ASYNC_EVENT_CMPL_EVENT_ID_DEBUG_NOTIFICATION,
247 	ASYNC_EVENT_CMPL_EVENT_ID_DEFERRED_RESPONSE,
248 	ASYNC_EVENT_CMPL_EVENT_ID_RING_MONITOR_MSG,
249 	ASYNC_EVENT_CMPL_EVENT_ID_ECHO_REQUEST,
250 	ASYNC_EVENT_CMPL_EVENT_ID_PPS_TIMESTAMP,
251 	ASYNC_EVENT_CMPL_EVENT_ID_ERROR_REPORT,
252 	ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE,
253 	ASYNC_EVENT_CMPL_EVENT_ID_DBG_BUF_PRODUCER,
254 };
255 
256 const u16 bnxt_bstore_to_trace[] = {
257 	[BNXT_CTX_SRT]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_SRT_TRACE,
258 	[BNXT_CTX_SRT2]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_SRT2_TRACE,
259 	[BNXT_CTX_CRT]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_CRT_TRACE,
260 	[BNXT_CTX_CRT2]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_CRT2_TRACE,
261 	[BNXT_CTX_RIGP0]	= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_RIGP0_TRACE,
262 	[BNXT_CTX_L2HWRM]	= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_L2_HWRM_TRACE,
263 	[BNXT_CTX_REHWRM]	= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_ROCE_HWRM_TRACE,
264 	[BNXT_CTX_CA0]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_CA0_TRACE,
265 	[BNXT_CTX_CA1]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_CA1_TRACE,
266 	[BNXT_CTX_CA2]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_CA2_TRACE,
267 	[BNXT_CTX_RIGP1]	= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_RIGP1_TRACE,
268 	[BNXT_CTX_KONG]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_AFM_KONG_HWRM_TRACE,
269 	[BNXT_CTX_QPC]		= DBG_LOG_BUFFER_FLUSH_REQ_TYPE_ERR_QPC_TRACE,
270 };
271 
272 static struct workqueue_struct *bnxt_pf_wq;
273 
274 #define BNXT_IPV6_MASK_ALL {{{ 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, \
275 			       0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }}}
276 #define BNXT_IPV6_MASK_NONE {{{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }}}
277 
278 const struct bnxt_flow_masks BNXT_FLOW_MASK_NONE = {
279 	.ports = {
280 		.src = 0,
281 		.dst = 0,
282 	},
283 	.addrs = {
284 		.v6addrs = {
285 			.src = BNXT_IPV6_MASK_NONE,
286 			.dst = BNXT_IPV6_MASK_NONE,
287 		},
288 	},
289 };
290 
291 const struct bnxt_flow_masks BNXT_FLOW_IPV6_MASK_ALL = {
292 	.ports = {
293 		.src = cpu_to_be16(0xffff),
294 		.dst = cpu_to_be16(0xffff),
295 	},
296 	.addrs = {
297 		.v6addrs = {
298 			.src = BNXT_IPV6_MASK_ALL,
299 			.dst = BNXT_IPV6_MASK_ALL,
300 		},
301 	},
302 };
303 
304 const struct bnxt_flow_masks BNXT_FLOW_IPV4_MASK_ALL = {
305 	.ports = {
306 		.src = cpu_to_be16(0xffff),
307 		.dst = cpu_to_be16(0xffff),
308 	},
309 	.addrs = {
310 		.v4addrs = {
311 			.src = cpu_to_be32(0xffffffff),
312 			.dst = cpu_to_be32(0xffffffff),
313 		},
314 	},
315 };
316 
317 static bool bnxt_vf_pciid(enum board_idx idx)
318 {
319 	return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
320 		idx == NETXTREME_S_VF || idx == NETXTREME_C_VF_HV ||
321 		idx == NETXTREME_E_VF_HV || idx == NETXTREME_E_P5_VF ||
322 		idx == NETXTREME_E_P5_VF_HV || idx == NETXTREME_E_P7_VF ||
323 		idx == NETXTREME_E_P7_VF_HV);
324 }
325 
326 #define DB_CP_REARM_FLAGS	(DB_KEY_CP | DB_IDX_VALID)
327 #define DB_CP_FLAGS		(DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
328 
329 #define BNXT_DB_CQ(db, idx)						\
330 	writel(DB_CP_FLAGS | DB_RING_IDX(db, idx), (db)->doorbell)
331 
332 #define BNXT_DB_NQ_P5(db, idx)						\
333 	bnxt_writeq(bp, (db)->db_key64 | DBR_TYPE_NQ | DB_RING_IDX(db, idx),\
334 		    (db)->doorbell)
335 
336 #define BNXT_DB_NQ_P7(db, idx)						\
337 	bnxt_writeq(bp, (db)->db_key64 | DBR_TYPE_NQ_MASK |		\
338 		    DB_RING_IDX(db, idx), (db)->doorbell)
339 
340 #define BNXT_DB_CQ_ARM(db, idx)						\
341 	writel(DB_CP_REARM_FLAGS | DB_RING_IDX(db, idx), (db)->doorbell)
342 
343 #define BNXT_DB_NQ_ARM_P5(db, idx)					\
344 	bnxt_writeq(bp, (db)->db_key64 | DBR_TYPE_NQ_ARM |		\
345 		    DB_RING_IDX(db, idx), (db)->doorbell)
346 
347 static void bnxt_db_nq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
348 {
349 	if (bp->flags & BNXT_FLAG_CHIP_P7)
350 		BNXT_DB_NQ_P7(db, idx);
351 	else if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
352 		BNXT_DB_NQ_P5(db, idx);
353 	else
354 		BNXT_DB_CQ(db, idx);
355 }
356 
357 static void bnxt_db_nq_arm(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
358 {
359 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
360 		BNXT_DB_NQ_ARM_P5(db, idx);
361 	else
362 		BNXT_DB_CQ_ARM(db, idx);
363 }
364 
365 static void bnxt_db_cq(struct bnxt *bp, struct bnxt_db_info *db, u32 idx)
366 {
367 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
368 		bnxt_writeq(bp, db->db_key64 | DBR_TYPE_CQ_ARMALL |
369 			    DB_RING_IDX(db, idx), db->doorbell);
370 	else
371 		BNXT_DB_CQ(db, idx);
372 }
373 
374 static void bnxt_queue_fw_reset_work(struct bnxt *bp, unsigned long delay)
375 {
376 	if (!(test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)))
377 		return;
378 
379 	if (BNXT_PF(bp))
380 		queue_delayed_work(bnxt_pf_wq, &bp->fw_reset_task, delay);
381 	else
382 		schedule_delayed_work(&bp->fw_reset_task, delay);
383 }
384 
385 static void __bnxt_queue_sp_work(struct bnxt *bp)
386 {
387 	if (BNXT_PF(bp))
388 		queue_work(bnxt_pf_wq, &bp->sp_task);
389 	else
390 		schedule_work(&bp->sp_task);
391 }
392 
393 static void bnxt_queue_sp_work(struct bnxt *bp, unsigned int event)
394 {
395 	set_bit(event, &bp->sp_event);
396 	__bnxt_queue_sp_work(bp);
397 }
398 
399 static void bnxt_sched_reset_rxr(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
400 {
401 	if (!rxr->bnapi->in_reset) {
402 		rxr->bnapi->in_reset = true;
403 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
404 			set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
405 		else
406 			set_bit(BNXT_RST_RING_SP_EVENT, &bp->sp_event);
407 		__bnxt_queue_sp_work(bp);
408 	}
409 	rxr->rx_next_cons = 0xffff;
410 }
411 
412 void bnxt_sched_reset_txr(struct bnxt *bp, struct bnxt_tx_ring_info *txr,
413 			  u16 curr)
414 {
415 	struct bnxt_napi *bnapi = txr->bnapi;
416 
417 	if (bnapi->tx_fault)
418 		return;
419 
420 	netdev_err(bp->dev, "Invalid Tx completion (ring:%d tx_hw_cons:%u cons:%u prod:%u curr:%u)",
421 		   txr->txq_index, txr->tx_hw_cons,
422 		   txr->tx_cons, txr->tx_prod, curr);
423 	WARN_ON_ONCE(1);
424 	bnapi->tx_fault = 1;
425 	bnxt_queue_sp_work(bp, BNXT_RESET_TASK_SP_EVENT);
426 }
427 
428 const u16 bnxt_lhint_arr[] = {
429 	TX_BD_FLAGS_LHINT_512_AND_SMALLER,
430 	TX_BD_FLAGS_LHINT_512_TO_1023,
431 	TX_BD_FLAGS_LHINT_1024_TO_2047,
432 	TX_BD_FLAGS_LHINT_1024_TO_2047,
433 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
434 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
435 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
436 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
437 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
438 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
439 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
440 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
441 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
442 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
443 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
444 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
445 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
446 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
447 	TX_BD_FLAGS_LHINT_2048_AND_LARGER,
448 };
449 
450 static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
451 {
452 	struct metadata_dst *md_dst = skb_metadata_dst(skb);
453 
454 	if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
455 		return 0;
456 
457 	return md_dst->u.port_info.port_id;
458 }
459 
460 static void bnxt_txr_db_kick(struct bnxt *bp, struct bnxt_tx_ring_info *txr,
461 			     u16 prod)
462 {
463 	/* Sync BD data before updating doorbell */
464 	wmb();
465 	bnxt_db_write(bp, &txr->tx_db, prod);
466 	txr->kick_pending = 0;
467 }
468 
469 static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
470 {
471 	struct bnxt *bp = netdev_priv(dev);
472 	struct tx_bd *txbd, *txbd0;
473 	struct tx_bd_ext *txbd1;
474 	struct netdev_queue *txq;
475 	int i;
476 	dma_addr_t mapping;
477 	unsigned int length, pad = 0;
478 	u32 len, free_size, vlan_tag_flags, cfa_action, flags;
479 	struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
480 	struct pci_dev *pdev = bp->pdev;
481 	u16 prod, last_frag, txts_prod;
482 	struct bnxt_tx_ring_info *txr;
483 	struct bnxt_sw_tx_bd *tx_buf;
484 	__le32 lflags = 0;
485 	skb_frag_t *frag;
486 
487 	i = skb_get_queue_mapping(skb);
488 	if (unlikely(i >= bp->tx_nr_rings)) {
489 		dev_kfree_skb_any(skb);
490 		dev_core_stats_tx_dropped_inc(dev);
491 		return NETDEV_TX_OK;
492 	}
493 
494 	txq = netdev_get_tx_queue(dev, i);
495 	txr = &bp->tx_ring[bp->tx_ring_map[i]];
496 	prod = txr->tx_prod;
497 
498 #if (MAX_SKB_FRAGS > TX_MAX_FRAGS)
499 	if (skb_shinfo(skb)->nr_frags > TX_MAX_FRAGS) {
500 		netdev_warn_once(dev, "SKB has too many (%d) fragments, max supported is %d.  SKB will be linearized.\n",
501 				 skb_shinfo(skb)->nr_frags, TX_MAX_FRAGS);
502 		if (skb_linearize(skb)) {
503 			dev_kfree_skb_any(skb);
504 			dev_core_stats_tx_dropped_inc(dev);
505 			return NETDEV_TX_OK;
506 		}
507 	}
508 #endif
509 	free_size = bnxt_tx_avail(bp, txr);
510 	if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
511 		/* We must have raced with NAPI cleanup */
512 		if (net_ratelimit() && txr->kick_pending)
513 			netif_warn(bp, tx_err, dev,
514 				   "bnxt: ring busy w/ flush pending!\n");
515 		if (!netif_txq_try_stop(txq, bnxt_tx_avail(bp, txr),
516 					bp->tx_wake_thresh))
517 			return NETDEV_TX_BUSY;
518 	}
519 
520 	length = skb->len;
521 	len = skb_headlen(skb);
522 	last_frag = skb_shinfo(skb)->nr_frags;
523 
524 	txbd = &txr->tx_desc_ring[TX_RING(bp, prod)][TX_IDX(prod)];
525 
526 	tx_buf = &txr->tx_buf_ring[RING_TX(bp, prod)];
527 	tx_buf->skb = skb;
528 	tx_buf->nr_frags = last_frag;
529 
530 	vlan_tag_flags = 0;
531 	cfa_action = bnxt_xmit_get_cfa_action(skb);
532 	if (skb_vlan_tag_present(skb)) {
533 		vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
534 				 skb_vlan_tag_get(skb);
535 		/* Currently supports 8021Q, 8021AD vlan offloads
536 		 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
537 		 */
538 		if (skb->vlan_proto == htons(ETH_P_8021Q))
539 			vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
540 	}
541 
542 	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && ptp &&
543 	    ptp->tx_tstamp_en) {
544 		if (bp->fw_cap & BNXT_FW_CAP_TX_TS_CMP) {
545 			lflags |= cpu_to_le32(TX_BD_FLAGS_STAMP);
546 			tx_buf->is_ts_pkt = 1;
547 			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
548 		} else if (!skb_is_gso(skb)) {
549 			u16 seq_id, hdr_off;
550 
551 			if (!bnxt_ptp_parse(skb, &seq_id, &hdr_off) &&
552 			    !bnxt_ptp_get_txts_prod(ptp, &txts_prod)) {
553 				if (vlan_tag_flags)
554 					hdr_off += VLAN_HLEN;
555 				lflags |= cpu_to_le32(TX_BD_FLAGS_STAMP);
556 				tx_buf->is_ts_pkt = 1;
557 				skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
558 
559 				ptp->txts_req[txts_prod].tx_seqid = seq_id;
560 				ptp->txts_req[txts_prod].tx_hdr_off = hdr_off;
561 				tx_buf->txts_prod = txts_prod;
562 			}
563 		}
564 	}
565 	if (unlikely(skb->no_fcs))
566 		lflags |= cpu_to_le32(TX_BD_FLAGS_NO_CRC);
567 
568 	if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh &&
569 	    skb_frags_readable(skb) && !lflags) {
570 		struct tx_push_buffer *tx_push_buf = txr->tx_push;
571 		struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
572 		struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
573 		void __iomem *db = txr->tx_db.doorbell;
574 		void *pdata = tx_push_buf->data;
575 		u64 *end;
576 		int j, push_len;
577 
578 		/* Set COAL_NOW to be ready quickly for the next push */
579 		tx_push->tx_bd_len_flags_type =
580 			cpu_to_le32((length << TX_BD_LEN_SHIFT) |
581 					TX_BD_TYPE_LONG_TX_BD |
582 					TX_BD_FLAGS_LHINT_512_AND_SMALLER |
583 					TX_BD_FLAGS_COAL_NOW |
584 					TX_BD_FLAGS_PACKET_END |
585 					TX_BD_CNT(2));
586 
587 		if (skb->ip_summed == CHECKSUM_PARTIAL)
588 			tx_push1->tx_bd_hsize_lflags =
589 					cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
590 		else
591 			tx_push1->tx_bd_hsize_lflags = 0;
592 
593 		tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
594 		tx_push1->tx_bd_cfa_action =
595 			cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
596 
597 		end = pdata + length;
598 		end = PTR_ALIGN(end, 8) - 1;
599 		*end = 0;
600 
601 		skb_copy_from_linear_data(skb, pdata, len);
602 		pdata += len;
603 		for (j = 0; j < last_frag; j++) {
604 			void *fptr;
605 
606 			frag = &skb_shinfo(skb)->frags[j];
607 			fptr = skb_frag_address_safe(frag);
608 			if (!fptr)
609 				goto normal_tx;
610 
611 			memcpy(pdata, fptr, skb_frag_size(frag));
612 			pdata += skb_frag_size(frag);
613 		}
614 
615 		txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
616 		txbd->tx_bd_haddr = txr->data_mapping;
617 		txbd->tx_bd_opaque = SET_TX_OPAQUE(bp, txr, prod, 2);
618 		prod = NEXT_TX(prod);
619 		tx_push->tx_bd_opaque = txbd->tx_bd_opaque;
620 		txbd = &txr->tx_desc_ring[TX_RING(bp, prod)][TX_IDX(prod)];
621 		memcpy(txbd, tx_push1, sizeof(*txbd));
622 		prod = NEXT_TX(prod);
623 		tx_push->doorbell =
624 			cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH |
625 				    DB_RING_IDX(&txr->tx_db, prod));
626 		WRITE_ONCE(txr->tx_prod, prod);
627 
628 		tx_buf->is_push = 1;
629 		netdev_tx_sent_queue(txq, skb->len);
630 		wmb();	/* Sync is_push and byte queue before pushing data */
631 
632 		push_len = (length + sizeof(*tx_push) + 7) / 8;
633 		if (push_len > 16) {
634 			__iowrite64_copy(db, tx_push_buf, 16);
635 			__iowrite32_copy(db + 4, tx_push_buf + 1,
636 					 (push_len - 16) << 1);
637 		} else {
638 			__iowrite64_copy(db, tx_push_buf, push_len);
639 		}
640 
641 		goto tx_done;
642 	}
643 
644 normal_tx:
645 	if (length < BNXT_MIN_PKT_SIZE) {
646 		pad = BNXT_MIN_PKT_SIZE - length;
647 		if (skb_pad(skb, pad))
648 			/* SKB already freed. */
649 			goto tx_kick_pending;
650 		length = BNXT_MIN_PKT_SIZE;
651 	}
652 
653 	mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
654 
655 	if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
656 		goto tx_free;
657 
658 	dma_unmap_addr_set(tx_buf, mapping, mapping);
659 	flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
660 		TX_BD_CNT(last_frag + 2);
661 
662 	txbd->tx_bd_haddr = cpu_to_le64(mapping);
663 	txbd->tx_bd_opaque = SET_TX_OPAQUE(bp, txr, prod, 2 + last_frag);
664 
665 	prod = NEXT_TX(prod);
666 	txbd1 = (struct tx_bd_ext *)
667 		&txr->tx_desc_ring[TX_RING(bp, prod)][TX_IDX(prod)];
668 
669 	txbd1->tx_bd_hsize_lflags = lflags;
670 	if (skb_is_gso(skb)) {
671 		bool udp_gso = !!(skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4);
672 		u32 hdr_len;
673 
674 		if (skb->encapsulation) {
675 			if (udp_gso)
676 				hdr_len = skb_inner_transport_offset(skb) +
677 					  sizeof(struct udphdr);
678 			else
679 				hdr_len = skb_inner_tcp_all_headers(skb);
680 		} else if (udp_gso) {
681 			hdr_len = skb_transport_offset(skb) +
682 				  sizeof(struct udphdr);
683 		} else {
684 			hdr_len = skb_tcp_all_headers(skb);
685 		}
686 
687 		txbd1->tx_bd_hsize_lflags |= cpu_to_le32(TX_BD_FLAGS_LSO |
688 					TX_BD_FLAGS_T_IPID |
689 					(hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
690 		length = skb_shinfo(skb)->gso_size;
691 		txbd1->tx_bd_mss = cpu_to_le32(length);
692 		length += hdr_len;
693 	} else if (skb->ip_summed == CHECKSUM_PARTIAL) {
694 		txbd1->tx_bd_hsize_lflags |=
695 			cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
696 		txbd1->tx_bd_mss = 0;
697 	}
698 
699 	length >>= 9;
700 	if (unlikely(length >= ARRAY_SIZE(bnxt_lhint_arr))) {
701 		dev_warn_ratelimited(&pdev->dev, "Dropped oversize %d bytes TX packet.\n",
702 				     skb->len);
703 		i = 0;
704 		goto tx_dma_error;
705 	}
706 	flags |= bnxt_lhint_arr[length];
707 	txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
708 
709 	txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
710 	txbd1->tx_bd_cfa_action =
711 			cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
712 	txbd0 = txbd;
713 	for (i = 0; i < last_frag; i++) {
714 		frag = &skb_shinfo(skb)->frags[i];
715 		prod = NEXT_TX(prod);
716 		txbd = &txr->tx_desc_ring[TX_RING(bp, prod)][TX_IDX(prod)];
717 
718 		len = skb_frag_size(frag);
719 		mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
720 					   DMA_TO_DEVICE);
721 
722 		if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
723 			goto tx_dma_error;
724 
725 		tx_buf = &txr->tx_buf_ring[RING_TX(bp, prod)];
726 		netmem_dma_unmap_addr_set(skb_frag_netmem(frag), tx_buf,
727 					  mapping, mapping);
728 
729 		txbd->tx_bd_haddr = cpu_to_le64(mapping);
730 
731 		flags = len << TX_BD_LEN_SHIFT;
732 		txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
733 	}
734 
735 	flags &= ~TX_BD_LEN;
736 	txbd->tx_bd_len_flags_type =
737 		cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
738 			    TX_BD_FLAGS_PACKET_END);
739 
740 	netdev_tx_sent_queue(txq, skb->len);
741 
742 	skb_tx_timestamp(skb);
743 
744 	prod = NEXT_TX(prod);
745 	WRITE_ONCE(txr->tx_prod, prod);
746 
747 	if (!netdev_xmit_more() || netif_xmit_stopped(txq)) {
748 		bnxt_txr_db_kick(bp, txr, prod);
749 	} else {
750 		if (free_size >= bp->tx_wake_thresh)
751 			txbd0->tx_bd_len_flags_type |=
752 				cpu_to_le32(TX_BD_FLAGS_NO_CMPL);
753 		txr->kick_pending = 1;
754 	}
755 
756 tx_done:
757 
758 	if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
759 		if (netdev_xmit_more() && !tx_buf->is_push) {
760 			txbd0->tx_bd_len_flags_type &=
761 				cpu_to_le32(~TX_BD_FLAGS_NO_CMPL);
762 			bnxt_txr_db_kick(bp, txr, prod);
763 		}
764 
765 		netif_txq_try_stop(txq, bnxt_tx_avail(bp, txr),
766 				   bp->tx_wake_thresh);
767 	}
768 	return NETDEV_TX_OK;
769 
770 tx_dma_error:
771 	last_frag = i;
772 
773 	/* start back at beginning and unmap skb */
774 	prod = txr->tx_prod;
775 	tx_buf = &txr->tx_buf_ring[RING_TX(bp, prod)];
776 	dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
777 			 skb_headlen(skb), DMA_TO_DEVICE);
778 	prod = NEXT_TX(prod);
779 
780 	/* unmap remaining mapped pages */
781 	for (i = 0; i < last_frag; i++) {
782 		prod = NEXT_TX(prod);
783 		tx_buf = &txr->tx_buf_ring[RING_TX(bp, prod)];
784 		frag = &skb_shinfo(skb)->frags[i];
785 		netmem_dma_unmap_page_attrs(&pdev->dev,
786 					    dma_unmap_addr(tx_buf, mapping),
787 					    skb_frag_size(frag),
788 					    DMA_TO_DEVICE, 0);
789 	}
790 
791 tx_free:
792 	dev_kfree_skb_any(skb);
793 tx_kick_pending:
794 	if (BNXT_TX_PTP_IS_SET(lflags)) {
795 		txr->tx_buf_ring[RING_TX(bp, txr->tx_prod)].is_ts_pkt = 0;
796 		atomic64_inc(&bp->ptp_cfg->stats.ts_err);
797 		if (!(bp->fw_cap & BNXT_FW_CAP_TX_TS_CMP))
798 			/* set SKB to err so PTP worker will clean up */
799 			ptp->txts_req[txts_prod].tx_skb = ERR_PTR(-EIO);
800 	}
801 	if (txr->kick_pending)
802 		bnxt_txr_db_kick(bp, txr, txr->tx_prod);
803 	txr->tx_buf_ring[RING_TX(bp, txr->tx_prod)].skb = NULL;
804 	dev_core_stats_tx_dropped_inc(dev);
805 	return NETDEV_TX_OK;
806 }
807 
808 /* Returns true if some remaining TX packets not processed. */
809 static bool __bnxt_tx_int(struct bnxt *bp, struct bnxt_tx_ring_info *txr,
810 			  int budget)
811 {
812 	struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
813 	struct pci_dev *pdev = bp->pdev;
814 	u16 hw_cons = txr->tx_hw_cons;
815 	unsigned int tx_bytes = 0;
816 	u16 cons = txr->tx_cons;
817 	skb_frag_t *frag;
818 	int tx_pkts = 0;
819 	bool rc = false;
820 
821 	while (RING_TX(bp, cons) != hw_cons) {
822 		struct bnxt_sw_tx_bd *tx_buf;
823 		struct sk_buff *skb;
824 		bool is_ts_pkt;
825 		int j, last;
826 
827 		tx_buf = &txr->tx_buf_ring[RING_TX(bp, cons)];
828 		skb = tx_buf->skb;
829 
830 		if (unlikely(!skb)) {
831 			bnxt_sched_reset_txr(bp, txr, cons);
832 			return rc;
833 		}
834 
835 		is_ts_pkt = tx_buf->is_ts_pkt;
836 		if (is_ts_pkt && (bp->fw_cap & BNXT_FW_CAP_TX_TS_CMP)) {
837 			rc = true;
838 			break;
839 		}
840 
841 		cons = NEXT_TX(cons);
842 		tx_pkts++;
843 		tx_bytes += skb->len;
844 		tx_buf->skb = NULL;
845 		tx_buf->is_ts_pkt = 0;
846 
847 		if (tx_buf->is_push) {
848 			tx_buf->is_push = 0;
849 			goto next_tx_int;
850 		}
851 
852 		dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
853 				 skb_headlen(skb), DMA_TO_DEVICE);
854 		last = tx_buf->nr_frags;
855 
856 		for (j = 0; j < last; j++) {
857 			frag = &skb_shinfo(skb)->frags[j];
858 			cons = NEXT_TX(cons);
859 			tx_buf = &txr->tx_buf_ring[RING_TX(bp, cons)];
860 			netmem_dma_unmap_page_attrs(&pdev->dev,
861 						    dma_unmap_addr(tx_buf,
862 								   mapping),
863 						    skb_frag_size(frag),
864 						    DMA_TO_DEVICE, 0);
865 		}
866 		if (unlikely(is_ts_pkt)) {
867 			if (BNXT_CHIP_P5(bp)) {
868 				/* PTP worker takes ownership of the skb */
869 				bnxt_get_tx_ts_p5(bp, skb, tx_buf->txts_prod);
870 				skb = NULL;
871 			}
872 		}
873 
874 next_tx_int:
875 		cons = NEXT_TX(cons);
876 
877 		napi_consume_skb(skb, budget);
878 	}
879 
880 	WRITE_ONCE(txr->tx_cons, cons);
881 
882 	__netif_txq_completed_wake(txq, tx_pkts, tx_bytes,
883 				   bnxt_tx_avail(bp, txr), bp->tx_wake_thresh,
884 				   READ_ONCE(txr->dev_state) == BNXT_DEV_STATE_CLOSING);
885 
886 	return rc;
887 }
888 
889 static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
890 {
891 	struct bnxt_tx_ring_info *txr;
892 	bool more = false;
893 	int i;
894 
895 	bnxt_for_each_napi_tx(i, bnapi, txr) {
896 		if (txr->tx_hw_cons != RING_TX(bp, txr->tx_cons))
897 			more |= __bnxt_tx_int(bp, txr, budget);
898 	}
899 	if (!more)
900 		bnapi->events &= ~BNXT_TX_CMP_EVENT;
901 }
902 
903 static bool bnxt_separate_head_pool(struct bnxt_rx_ring_info *rxr)
904 {
905 	return rxr->need_head_pool || rxr->rx_page_size < PAGE_SIZE;
906 }
907 
908 static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
909 					 struct bnxt_rx_ring_info *rxr,
910 					 unsigned int *offset,
911 					 gfp_t gfp)
912 {
913 	struct page *page;
914 
915 	if (rxr->rx_page_size < PAGE_SIZE) {
916 		page = page_pool_dev_alloc_frag(rxr->page_pool, offset,
917 						rxr->rx_page_size);
918 	} else {
919 		page = page_pool_dev_alloc_pages(rxr->page_pool);
920 		*offset = 0;
921 	}
922 	if (!page)
923 		return NULL;
924 
925 	*mapping = page_pool_get_dma_addr(page) + *offset;
926 	return page;
927 }
928 
929 static netmem_ref __bnxt_alloc_rx_netmem(struct bnxt *bp, dma_addr_t *mapping,
930 					 struct bnxt_rx_ring_info *rxr,
931 					 unsigned int *offset,
932 					 gfp_t gfp)
933 {
934 	netmem_ref netmem;
935 
936 	if (rxr->rx_page_size < PAGE_SIZE) {
937 		netmem = page_pool_alloc_frag_netmem(rxr->page_pool, offset,
938 						     rxr->rx_page_size, gfp);
939 	} else {
940 		netmem = page_pool_alloc_netmems(rxr->page_pool, gfp);
941 		*offset = 0;
942 	}
943 	if (!netmem)
944 		return 0;
945 
946 	*mapping = page_pool_get_dma_addr_netmem(netmem) + *offset;
947 	return netmem;
948 }
949 
950 static inline u8 *__bnxt_alloc_rx_frag(struct bnxt *bp, dma_addr_t *mapping,
951 				       struct bnxt_rx_ring_info *rxr,
952 				       gfp_t gfp)
953 {
954 	unsigned int offset;
955 	struct page *page;
956 
957 	page = page_pool_alloc_frag(rxr->head_pool, &offset,
958 				    bp->rx_buf_size, gfp);
959 	if (!page)
960 		return NULL;
961 
962 	*mapping = page_pool_get_dma_addr(page) + bp->rx_dma_offset + offset;
963 	return page_address(page) + offset;
964 }
965 
966 int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
967 		       u16 prod, gfp_t gfp)
968 {
969 	struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(bp, prod)][RX_IDX(prod)];
970 	struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[RING_RX(bp, prod)];
971 	dma_addr_t mapping;
972 
973 	if (BNXT_RX_PAGE_MODE(bp)) {
974 		unsigned int offset;
975 		struct page *page =
976 			__bnxt_alloc_rx_page(bp, &mapping, rxr, &offset, gfp);
977 
978 		if (!page)
979 			return -ENOMEM;
980 
981 		mapping += bp->rx_dma_offset;
982 		rx_buf->data = page;
983 		rx_buf->data_ptr = page_address(page) + offset + bp->rx_offset;
984 	} else {
985 		u8 *data = __bnxt_alloc_rx_frag(bp, &mapping, rxr, gfp);
986 
987 		if (!data)
988 			return -ENOMEM;
989 
990 		rx_buf->data = data;
991 		rx_buf->data_ptr = data + bp->rx_offset;
992 	}
993 	rx_buf->mapping = mapping;
994 
995 	rxbd->rx_bd_haddr = cpu_to_le64(mapping);
996 	return 0;
997 }
998 
999 void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
1000 {
1001 	u16 prod = rxr->rx_prod;
1002 	struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1003 	struct bnxt *bp = rxr->bnapi->bp;
1004 	struct rx_bd *cons_bd, *prod_bd;
1005 
1006 	prod_rx_buf = &rxr->rx_buf_ring[RING_RX(bp, prod)];
1007 	cons_rx_buf = &rxr->rx_buf_ring[cons];
1008 
1009 	prod_rx_buf->data = data;
1010 	prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
1011 
1012 	prod_rx_buf->mapping = cons_rx_buf->mapping;
1013 
1014 	prod_bd = &rxr->rx_desc_ring[RX_RING(bp, prod)][RX_IDX(prod)];
1015 	cons_bd = &rxr->rx_desc_ring[RX_RING(bp, cons)][RX_IDX(cons)];
1016 
1017 	prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
1018 }
1019 
1020 static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
1021 {
1022 	u16 next, max = rxr->rx_agg_bmap_size;
1023 
1024 	next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
1025 	if (next >= max)
1026 		next = find_first_zero_bit(rxr->rx_agg_bmap, max);
1027 	return next;
1028 }
1029 
1030 static int bnxt_alloc_rx_netmem(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1031 				u16 prod, gfp_t gfp)
1032 {
1033 	struct rx_bd *rxbd =
1034 		&rxr->rx_agg_desc_ring[RX_AGG_RING(bp, prod)][RX_IDX(prod)];
1035 	struct bnxt_sw_rx_agg_bd *rx_agg_buf;
1036 	u16 sw_prod = rxr->rx_sw_agg_prod;
1037 	unsigned int offset = 0;
1038 	dma_addr_t mapping;
1039 	netmem_ref netmem;
1040 
1041 	netmem = __bnxt_alloc_rx_netmem(bp, &mapping, rxr, &offset, gfp);
1042 	if (!netmem)
1043 		return -ENOMEM;
1044 
1045 	if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
1046 		sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
1047 
1048 	__set_bit(sw_prod, rxr->rx_agg_bmap);
1049 	rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
1050 	rxr->rx_sw_agg_prod = RING_RX_AGG(bp, NEXT_RX_AGG(sw_prod));
1051 
1052 	rx_agg_buf->netmem = netmem;
1053 	rx_agg_buf->offset = offset;
1054 	rx_agg_buf->mapping = mapping;
1055 	rxbd->rx_bd_haddr = cpu_to_le64(mapping);
1056 	rxbd->rx_bd_opaque = sw_prod;
1057 	return 0;
1058 }
1059 
1060 static struct rx_agg_cmp *bnxt_get_agg(struct bnxt *bp,
1061 				       struct bnxt_cp_ring_info *cpr,
1062 				       u16 cp_cons, u16 curr)
1063 {
1064 	struct rx_agg_cmp *agg;
1065 
1066 	cp_cons = RING_CMP(ADV_RAW_CMP(cp_cons, curr));
1067 	agg = (struct rx_agg_cmp *)
1068 		&cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1069 	return agg;
1070 }
1071 
1072 static struct rx_agg_cmp *bnxt_get_tpa_agg_p5(struct bnxt *bp,
1073 					      struct bnxt_rx_ring_info *rxr,
1074 					      u16 agg_id, u16 curr)
1075 {
1076 	struct bnxt_tpa_info *tpa_info = &rxr->rx_tpa[agg_id];
1077 
1078 	return &tpa_info->agg_arr[curr];
1079 }
1080 
1081 static void bnxt_reuse_rx_agg_bufs(struct bnxt_cp_ring_info *cpr, u16 idx,
1082 				   u16 start, u32 agg_bufs, bool tpa)
1083 {
1084 	struct bnxt_napi *bnapi = cpr->bnapi;
1085 	struct bnxt *bp = bnapi->bp;
1086 	struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1087 	u16 prod = rxr->rx_agg_prod;
1088 	u16 sw_prod = rxr->rx_sw_agg_prod;
1089 	bool p5_tpa = false;
1090 	u32 i;
1091 
1092 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) && tpa)
1093 		p5_tpa = true;
1094 
1095 	for (i = 0; i < agg_bufs; i++) {
1096 		struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
1097 		struct rx_agg_cmp *agg;
1098 		struct rx_bd *prod_bd;
1099 		netmem_ref netmem;
1100 		u16 cons;
1101 
1102 		if (p5_tpa)
1103 			agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, start + i);
1104 		else
1105 			agg = bnxt_get_agg(bp, cpr, idx, start + i);
1106 		cons = agg->rx_agg_cmp_opaque;
1107 		__clear_bit(cons, rxr->rx_agg_bmap);
1108 
1109 		if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
1110 			sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
1111 
1112 		__set_bit(sw_prod, rxr->rx_agg_bmap);
1113 		prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
1114 		cons_rx_buf = &rxr->rx_agg_ring[cons];
1115 
1116 		/* It is possible for sw_prod to be equal to cons, so
1117 		 * set cons_rx_buf->netmem to 0 first.
1118 		 */
1119 		netmem = cons_rx_buf->netmem;
1120 		cons_rx_buf->netmem = 0;
1121 		prod_rx_buf->netmem = netmem;
1122 		prod_rx_buf->offset = cons_rx_buf->offset;
1123 
1124 		prod_rx_buf->mapping = cons_rx_buf->mapping;
1125 
1126 		prod_bd = &rxr->rx_agg_desc_ring[RX_AGG_RING(bp, prod)][RX_IDX(prod)];
1127 
1128 		prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
1129 		prod_bd->rx_bd_opaque = sw_prod;
1130 
1131 		prod = NEXT_RX_AGG(prod);
1132 		sw_prod = RING_RX_AGG(bp, NEXT_RX_AGG(sw_prod));
1133 	}
1134 	rxr->rx_agg_prod = prod;
1135 	rxr->rx_sw_agg_prod = sw_prod;
1136 }
1137 
1138 static struct sk_buff *bnxt_rx_multi_page_skb(struct bnxt *bp,
1139 					      struct bnxt_rx_ring_info *rxr,
1140 					      u16 cons, void *data, u8 *data_ptr,
1141 					      dma_addr_t dma_addr,
1142 					      unsigned int offset_and_len)
1143 {
1144 	unsigned int len = offset_and_len & 0xffff;
1145 	struct page *page = data;
1146 	u16 prod = rxr->rx_prod;
1147 	struct sk_buff *skb;
1148 	int err;
1149 
1150 	err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
1151 	if (unlikely(err)) {
1152 		bnxt_reuse_rx_data(rxr, cons, data);
1153 		return NULL;
1154 	}
1155 	dma_addr -= bp->rx_dma_offset;
1156 	dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr, rxr->rx_page_size,
1157 				bp->rx_dir);
1158 	skb = napi_build_skb(data_ptr - bp->rx_offset, rxr->rx_page_size);
1159 	if (!skb) {
1160 		page_pool_recycle_direct(rxr->page_pool, page);
1161 		return NULL;
1162 	}
1163 	skb_mark_for_recycle(skb);
1164 	skb_reserve(skb, bp->rx_offset);
1165 	__skb_put(skb, len);
1166 
1167 	return skb;
1168 }
1169 
1170 static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
1171 					struct bnxt_rx_ring_info *rxr,
1172 					u16 cons, void *data, u8 *data_ptr,
1173 					dma_addr_t dma_addr,
1174 					unsigned int offset_and_len)
1175 {
1176 	unsigned int payload = offset_and_len >> 16;
1177 	unsigned int len = offset_and_len & 0xffff;
1178 	skb_frag_t *frag;
1179 	struct page *page = data;
1180 	u16 prod = rxr->rx_prod;
1181 	struct sk_buff *skb;
1182 	int off, err;
1183 
1184 	err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
1185 	if (unlikely(err)) {
1186 		bnxt_reuse_rx_data(rxr, cons, data);
1187 		return NULL;
1188 	}
1189 	dma_addr -= bp->rx_dma_offset;
1190 	dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr, rxr->rx_page_size,
1191 				bp->rx_dir);
1192 
1193 	if (unlikely(!payload))
1194 		payload = eth_get_headlen(bp->dev, data_ptr, len);
1195 
1196 	skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
1197 	if (!skb) {
1198 		page_pool_recycle_direct(rxr->page_pool, page);
1199 		return NULL;
1200 	}
1201 
1202 	skb_mark_for_recycle(skb);
1203 	off = (void *)data_ptr - page_address(page);
1204 	skb_add_rx_frag(skb, 0, page, off, len, rxr->rx_page_size);
1205 	memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
1206 	       payload + NET_IP_ALIGN);
1207 
1208 	frag = &skb_shinfo(skb)->frags[0];
1209 	skb_frag_size_sub(frag, payload);
1210 	skb_frag_off_add(frag, payload);
1211 	skb->data_len -= payload;
1212 	skb->tail += payload;
1213 
1214 	return skb;
1215 }
1216 
1217 static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
1218 				   struct bnxt_rx_ring_info *rxr, u16 cons,
1219 				   void *data, u8 *data_ptr,
1220 				   dma_addr_t dma_addr,
1221 				   unsigned int offset_and_len)
1222 {
1223 	u16 prod = rxr->rx_prod;
1224 	struct sk_buff *skb;
1225 	int err;
1226 
1227 	err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
1228 	if (unlikely(err)) {
1229 		bnxt_reuse_rx_data(rxr, cons, data);
1230 		return NULL;
1231 	}
1232 
1233 	skb = napi_build_skb(data, bp->rx_buf_size);
1234 	dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
1235 				bp->rx_dir);
1236 	if (!skb) {
1237 		page_pool_free_va(rxr->head_pool, data, true);
1238 		return NULL;
1239 	}
1240 
1241 	skb_mark_for_recycle(skb);
1242 	skb_reserve(skb, bp->rx_offset);
1243 	skb_put(skb, offset_and_len & 0xffff);
1244 	return skb;
1245 }
1246 
1247 static u32 __bnxt_rx_agg_netmems(struct bnxt *bp,
1248 				 struct bnxt_cp_ring_info *cpr,
1249 				 u16 idx, u32 agg_bufs, bool tpa,
1250 				 struct sk_buff *skb,
1251 				 struct xdp_buff *xdp)
1252 {
1253 	struct bnxt_napi *bnapi = cpr->bnapi;
1254 	struct skb_shared_info *shinfo;
1255 	struct bnxt_rx_ring_info *rxr;
1256 	u32 i, total_frag_len = 0;
1257 	bool p5_tpa = false;
1258 	u16 prod;
1259 
1260 	rxr = bnapi->rx_ring;
1261 	prod = rxr->rx_agg_prod;
1262 
1263 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) && tpa)
1264 		p5_tpa = true;
1265 
1266 	if (skb)
1267 		shinfo = skb_shinfo(skb);
1268 	else
1269 		shinfo = xdp_get_shared_info_from_buff(xdp);
1270 
1271 	for (i = 0; i < agg_bufs; i++) {
1272 		struct bnxt_sw_rx_agg_bd *cons_rx_buf;
1273 		struct rx_agg_cmp *agg;
1274 		u16 cons, frag_len;
1275 		netmem_ref netmem;
1276 
1277 		if (p5_tpa)
1278 			agg = bnxt_get_tpa_agg_p5(bp, rxr, idx, i);
1279 		else
1280 			agg = bnxt_get_agg(bp, cpr, idx, i);
1281 		cons = agg->rx_agg_cmp_opaque;
1282 		frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
1283 			    RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
1284 
1285 		cons_rx_buf = &rxr->rx_agg_ring[cons];
1286 		if (skb) {
1287 			skb_add_rx_frag_netmem(skb, i, cons_rx_buf->netmem,
1288 					       cons_rx_buf->offset,
1289 					       frag_len, rxr->rx_page_size);
1290 		} else {
1291 			skb_frag_t *frag = &shinfo->frags[i];
1292 
1293 			skb_frag_fill_netmem_desc(frag, cons_rx_buf->netmem,
1294 						  cons_rx_buf->offset,
1295 						  frag_len);
1296 			shinfo->nr_frags = i + 1;
1297 		}
1298 		__clear_bit(cons, rxr->rx_agg_bmap);
1299 
1300 		/* It is possible for bnxt_alloc_rx_netmem() to allocate
1301 		 * a sw_prod index that equals the cons index, so we
1302 		 * need to clear the cons entry now.
1303 		 */
1304 		netmem = cons_rx_buf->netmem;
1305 		cons_rx_buf->netmem = 0;
1306 
1307 		if (xdp && netmem_is_pfmemalloc(netmem))
1308 			xdp_buff_set_frag_pfmemalloc(xdp);
1309 
1310 		if (bnxt_alloc_rx_netmem(bp, rxr, prod, GFP_ATOMIC) != 0) {
1311 			if (skb) {
1312 				skb->len -= frag_len;
1313 				skb->data_len -= frag_len;
1314 				skb->truesize -= rxr->rx_page_size;
1315 			}
1316 
1317 			--shinfo->nr_frags;
1318 			cons_rx_buf->netmem = netmem;
1319 
1320 			/* Update prod since possibly some netmems have been
1321 			 * allocated already.
1322 			 */
1323 			rxr->rx_agg_prod = prod;
1324 			bnxt_reuse_rx_agg_bufs(cpr, idx, i, agg_bufs - i, tpa);
1325 			return 0;
1326 		}
1327 
1328 		page_pool_dma_sync_netmem_for_cpu(rxr->page_pool, netmem, 0,
1329 						  rxr->rx_page_size);
1330 
1331 		total_frag_len += frag_len;
1332 		prod = NEXT_RX_AGG(prod);
1333 	}
1334 	rxr->rx_agg_prod = prod;
1335 	return total_frag_len;
1336 }
1337 
1338 static struct sk_buff *bnxt_rx_agg_netmems_skb(struct bnxt *bp,
1339 					       struct bnxt_cp_ring_info *cpr,
1340 					       struct sk_buff *skb, u16 idx,
1341 					       u32 agg_bufs, bool tpa)
1342 {
1343 	u32 total_frag_len = 0;
1344 
1345 	total_frag_len = __bnxt_rx_agg_netmems(bp, cpr, idx, agg_bufs, tpa,
1346 					       skb, NULL);
1347 	if (!total_frag_len) {
1348 		skb_mark_for_recycle(skb);
1349 		dev_kfree_skb(skb);
1350 		return NULL;
1351 	}
1352 
1353 	return skb;
1354 }
1355 
1356 static u32 bnxt_rx_agg_netmems_xdp(struct bnxt *bp,
1357 				   struct bnxt_cp_ring_info *cpr,
1358 				   struct xdp_buff *xdp, u16 idx,
1359 				   u32 agg_bufs, bool tpa)
1360 {
1361 	struct skb_shared_info *shinfo = xdp_get_shared_info_from_buff(xdp);
1362 	u32 total_frag_len = 0;
1363 
1364 	if (!xdp_buff_has_frags(xdp))
1365 		shinfo->nr_frags = 0;
1366 
1367 	total_frag_len = __bnxt_rx_agg_netmems(bp, cpr, idx, agg_bufs, tpa,
1368 					       NULL, xdp);
1369 	if (total_frag_len) {
1370 		xdp_buff_set_frags_flag(xdp);
1371 		shinfo->nr_frags = agg_bufs;
1372 		shinfo->xdp_frags_size = total_frag_len;
1373 	}
1374 	return total_frag_len;
1375 }
1376 
1377 static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1378 			       u8 agg_bufs, u32 *raw_cons)
1379 {
1380 	u16 last;
1381 	struct rx_agg_cmp *agg;
1382 
1383 	*raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
1384 	last = RING_CMP(*raw_cons);
1385 	agg = (struct rx_agg_cmp *)
1386 		&cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
1387 	return RX_AGG_CMP_VALID(agg, *raw_cons);
1388 }
1389 
1390 static struct sk_buff *bnxt_copy_data(struct bnxt_napi *bnapi, u8 *data,
1391 				      unsigned int len,
1392 				      dma_addr_t mapping)
1393 {
1394 	struct bnxt *bp = bnapi->bp;
1395 	struct pci_dev *pdev = bp->pdev;
1396 	struct sk_buff *skb;
1397 
1398 	skb = napi_alloc_skb(&bnapi->napi, len);
1399 	if (!skb)
1400 		return NULL;
1401 
1402 	dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copybreak,
1403 				bp->rx_dir);
1404 
1405 	memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1406 	       len + NET_IP_ALIGN);
1407 
1408 	dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copybreak,
1409 				   bp->rx_dir);
1410 
1411 	skb_put(skb, len);
1412 
1413 	return skb;
1414 }
1415 
1416 static struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
1417 				     unsigned int len,
1418 				     dma_addr_t mapping)
1419 {
1420 	return bnxt_copy_data(bnapi, data, len, mapping);
1421 }
1422 
1423 static struct sk_buff *bnxt_copy_xdp(struct bnxt_napi *bnapi,
1424 				     struct xdp_buff *xdp,
1425 				     unsigned int len,
1426 				     dma_addr_t mapping)
1427 {
1428 	unsigned int metasize = 0;
1429 	u8 *data = xdp->data;
1430 	struct sk_buff *skb;
1431 
1432 	len = xdp->data_end - xdp->data_meta;
1433 	metasize = xdp->data - xdp->data_meta;
1434 	data = xdp->data_meta;
1435 
1436 	skb = bnxt_copy_data(bnapi, data, len, mapping);
1437 	if (!skb)
1438 		return skb;
1439 
1440 	if (metasize) {
1441 		skb_metadata_set(skb, metasize);
1442 		__skb_pull(skb, metasize);
1443 	}
1444 
1445 	return skb;
1446 }
1447 
1448 static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
1449 			   u32 *raw_cons, void *cmp)
1450 {
1451 	struct rx_cmp *rxcmp = cmp;
1452 	u32 tmp_raw_cons = *raw_cons;
1453 	u8 cmp_type, agg_bufs = 0;
1454 
1455 	cmp_type = RX_CMP_TYPE(rxcmp);
1456 
1457 	if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1458 		agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1459 			    RX_CMP_AGG_BUFS) >>
1460 			   RX_CMP_AGG_BUFS_SHIFT;
1461 	} else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1462 		struct rx_tpa_end_cmp *tpa_end = cmp;
1463 
1464 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
1465 			return 0;
1466 
1467 		agg_bufs = TPA_END_AGG_BUFS(tpa_end);
1468 	}
1469 
1470 	if (agg_bufs) {
1471 		if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1472 			return -EBUSY;
1473 	}
1474 	*raw_cons = tmp_raw_cons;
1475 	return 0;
1476 }
1477 
1478 static u16 bnxt_alloc_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1479 {
1480 	struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1481 	u16 idx = agg_id & MAX_TPA_P5_MASK;
1482 
1483 	if (test_bit(idx, map->agg_idx_bmap)) {
1484 		idx = find_first_zero_bit(map->agg_idx_bmap, MAX_TPA_P5);
1485 		if (idx >= MAX_TPA_P5)
1486 			return INVALID_HW_RING_ID;
1487 	}
1488 	__set_bit(idx, map->agg_idx_bmap);
1489 	map->agg_id_tbl[agg_id] = idx;
1490 	return idx;
1491 }
1492 
1493 static void bnxt_free_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
1494 {
1495 	struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1496 
1497 	__clear_bit(idx, map->agg_idx_bmap);
1498 }
1499 
1500 static u16 bnxt_lookup_agg_idx(struct bnxt_rx_ring_info *rxr, u16 agg_id)
1501 {
1502 	struct bnxt_tpa_idx_map *map = rxr->rx_tpa_idx_map;
1503 
1504 	return map->agg_id_tbl[agg_id];
1505 }
1506 
1507 static void bnxt_tpa_metadata(struct bnxt_tpa_info *tpa_info,
1508 			      struct rx_tpa_start_cmp *tpa_start,
1509 			      struct rx_tpa_start_cmp_ext *tpa_start1)
1510 {
1511 	tpa_info->cfa_code_valid = 1;
1512 	tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
1513 	tpa_info->vlan_valid = 0;
1514 	if (tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) {
1515 		tpa_info->vlan_valid = 1;
1516 		tpa_info->metadata =
1517 			le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
1518 	}
1519 }
1520 
1521 static void bnxt_tpa_metadata_v2(struct bnxt_tpa_info *tpa_info,
1522 				 struct rx_tpa_start_cmp *tpa_start,
1523 				 struct rx_tpa_start_cmp_ext *tpa_start1)
1524 {
1525 	tpa_info->vlan_valid = 0;
1526 	if (TPA_START_VLAN_VALID(tpa_start)) {
1527 		u32 tpid_sel = TPA_START_VLAN_TPID_SEL(tpa_start);
1528 		u32 vlan_proto = ETH_P_8021Q;
1529 
1530 		tpa_info->vlan_valid = 1;
1531 		if (tpid_sel == RX_TPA_START_METADATA1_TPID_8021AD)
1532 			vlan_proto = ETH_P_8021AD;
1533 		tpa_info->metadata = vlan_proto << 16 |
1534 				     TPA_START_METADATA0_TCI(tpa_start1);
1535 	}
1536 }
1537 
1538 static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1539 			   u8 cmp_type, struct rx_tpa_start_cmp *tpa_start,
1540 			   struct rx_tpa_start_cmp_ext *tpa_start1)
1541 {
1542 	struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1543 	struct bnxt_tpa_info *tpa_info;
1544 	u16 cons, prod, agg_id;
1545 	struct rx_bd *prod_bd;
1546 	dma_addr_t mapping;
1547 
1548 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
1549 		agg_id = TPA_START_AGG_ID_P5(tpa_start);
1550 		agg_id = bnxt_alloc_agg_idx(rxr, agg_id);
1551 		if (unlikely(agg_id == INVALID_HW_RING_ID)) {
1552 			netdev_warn(bp->dev, "Unable to allocate agg ID for ring %d, agg 0x%x\n",
1553 				    rxr->bnapi->index,
1554 				    TPA_START_AGG_ID_P5(tpa_start));
1555 			bnxt_sched_reset_rxr(bp, rxr);
1556 			return;
1557 		}
1558 	} else {
1559 		agg_id = TPA_START_AGG_ID(tpa_start);
1560 	}
1561 	cons = tpa_start->rx_tpa_start_cmp_opaque;
1562 	prod = rxr->rx_prod;
1563 	cons_rx_buf = &rxr->rx_buf_ring[cons];
1564 	prod_rx_buf = &rxr->rx_buf_ring[RING_RX(bp, prod)];
1565 	tpa_info = &rxr->rx_tpa[agg_id];
1566 
1567 	if (unlikely(cons != rxr->rx_next_cons ||
1568 		     TPA_START_ERROR(tpa_start))) {
1569 		netdev_warn(bp->dev, "TPA cons %x, expected cons %x, error code %x\n",
1570 			    cons, rxr->rx_next_cons,
1571 			    TPA_START_ERROR_CODE(tpa_start1));
1572 		bnxt_sched_reset_rxr(bp, rxr);
1573 		return;
1574 	}
1575 	prod_rx_buf->data = tpa_info->data;
1576 	prod_rx_buf->data_ptr = tpa_info->data_ptr;
1577 
1578 	mapping = tpa_info->mapping;
1579 	prod_rx_buf->mapping = mapping;
1580 
1581 	prod_bd = &rxr->rx_desc_ring[RX_RING(bp, prod)][RX_IDX(prod)];
1582 
1583 	prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1584 
1585 	tpa_info->data = cons_rx_buf->data;
1586 	tpa_info->data_ptr = cons_rx_buf->data_ptr;
1587 	cons_rx_buf->data = NULL;
1588 	tpa_info->mapping = cons_rx_buf->mapping;
1589 
1590 	tpa_info->len =
1591 		le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1592 				RX_TPA_START_CMP_LEN_SHIFT;
1593 	if (likely(TPA_START_HASH_VALID(tpa_start))) {
1594 		tpa_info->hash_type = PKT_HASH_TYPE_L4;
1595 		tpa_info->gso_type = SKB_GSO_TCPV4;
1596 		if (TPA_START_IS_IPV6(tpa_start1))
1597 			tpa_info->gso_type = SKB_GSO_TCPV6;
1598 		/* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1599 		else if (!BNXT_CHIP_P4_PLUS(bp) &&
1600 			 TPA_START_HASH_TYPE(tpa_start) == 3)
1601 			tpa_info->gso_type = SKB_GSO_TCPV6;
1602 		tpa_info->rss_hash =
1603 			le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1604 	} else {
1605 		tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1606 		tpa_info->gso_type = 0;
1607 		netif_warn(bp, rx_err, bp->dev, "TPA packet without valid hash\n");
1608 	}
1609 	tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1610 	tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
1611 	if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP)
1612 		bnxt_tpa_metadata(tpa_info, tpa_start, tpa_start1);
1613 	else
1614 		bnxt_tpa_metadata_v2(tpa_info, tpa_start, tpa_start1);
1615 	tpa_info->agg_count = 0;
1616 
1617 	rxr->rx_prod = NEXT_RX(prod);
1618 	cons = RING_RX(bp, NEXT_RX(cons));
1619 	rxr->rx_next_cons = RING_RX(bp, NEXT_RX(cons));
1620 	cons_rx_buf = &rxr->rx_buf_ring[cons];
1621 
1622 	bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1623 	rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1624 	cons_rx_buf->data = NULL;
1625 }
1626 
1627 static void bnxt_abort_tpa(struct bnxt_cp_ring_info *cpr, u16 idx, u32 agg_bufs)
1628 {
1629 	if (agg_bufs)
1630 		bnxt_reuse_rx_agg_bufs(cpr, idx, 0, agg_bufs, true);
1631 }
1632 
1633 #ifdef CONFIG_INET
1634 static void bnxt_gro_tunnel(struct sk_buff *skb, __be16 ip_proto)
1635 {
1636 	struct udphdr *uh = NULL;
1637 
1638 	if (ip_proto == htons(ETH_P_IP)) {
1639 		struct iphdr *iph = (struct iphdr *)skb->data;
1640 
1641 		if (iph->protocol == IPPROTO_UDP)
1642 			uh = (struct udphdr *)(iph + 1);
1643 	} else {
1644 		struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1645 
1646 		if (iph->nexthdr == IPPROTO_UDP)
1647 			uh = (struct udphdr *)(iph + 1);
1648 	}
1649 	if (uh) {
1650 		if (uh->check)
1651 			skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL_CSUM;
1652 		else
1653 			skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1654 	}
1655 }
1656 #endif
1657 
1658 static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1659 					   int payload_off, int tcp_ts,
1660 					   struct sk_buff *skb)
1661 {
1662 #ifdef CONFIG_INET
1663 	struct tcphdr *th;
1664 	int len, nw_off;
1665 	u16 outer_ip_off, inner_ip_off, inner_mac_off;
1666 	u32 hdr_info = tpa_info->hdr_info;
1667 	bool loopback = false;
1668 
1669 	inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1670 	inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1671 	outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1672 
1673 	/* If the packet is an internal loopback packet, the offsets will
1674 	 * have an extra 4 bytes.
1675 	 */
1676 	if (inner_mac_off == 4) {
1677 		loopback = true;
1678 	} else if (inner_mac_off > 4) {
1679 		__be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1680 					    ETH_HLEN - 2));
1681 
1682 		/* We only support inner iPv4/ipv6.  If we don't see the
1683 		 * correct protocol ID, it must be a loopback packet where
1684 		 * the offsets are off by 4.
1685 		 */
1686 		if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
1687 			loopback = true;
1688 	}
1689 	if (loopback) {
1690 		/* internal loopback packet, subtract all offsets by 4 */
1691 		inner_ip_off -= 4;
1692 		inner_mac_off -= 4;
1693 		outer_ip_off -= 4;
1694 	}
1695 
1696 	nw_off = inner_ip_off - ETH_HLEN;
1697 	skb_set_network_header(skb, nw_off);
1698 	if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1699 		struct ipv6hdr *iph = ipv6_hdr(skb);
1700 
1701 		skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1702 		len = skb->len - skb_transport_offset(skb);
1703 		th = tcp_hdr(skb);
1704 		th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1705 	} else {
1706 		struct iphdr *iph = ip_hdr(skb);
1707 
1708 		skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1709 		len = skb->len - skb_transport_offset(skb);
1710 		th = tcp_hdr(skb);
1711 		th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1712 	}
1713 
1714 	if (inner_mac_off) { /* tunnel */
1715 		__be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1716 					    ETH_HLEN - 2));
1717 
1718 		bnxt_gro_tunnel(skb, proto);
1719 	}
1720 #endif
1721 	return skb;
1722 }
1723 
1724 static struct sk_buff *bnxt_gro_func_5750x(struct bnxt_tpa_info *tpa_info,
1725 					   int payload_off, int tcp_ts,
1726 					   struct sk_buff *skb)
1727 {
1728 #ifdef CONFIG_INET
1729 	u16 outer_ip_off, inner_ip_off, inner_mac_off;
1730 	u32 hdr_info = tpa_info->hdr_info;
1731 	int iphdr_len, nw_off;
1732 
1733 	inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1734 	inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1735 	outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1736 
1737 	nw_off = inner_ip_off - ETH_HLEN;
1738 	skb_set_network_header(skb, nw_off);
1739 	iphdr_len = (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) ?
1740 		     sizeof(struct ipv6hdr) : sizeof(struct iphdr);
1741 	skb_set_transport_header(skb, nw_off + iphdr_len);
1742 
1743 	if (inner_mac_off) { /* tunnel */
1744 		__be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1745 					    ETH_HLEN - 2));
1746 
1747 		bnxt_gro_tunnel(skb, proto);
1748 	}
1749 #endif
1750 	return skb;
1751 }
1752 
1753 #define BNXT_IPV4_HDR_SIZE	(sizeof(struct iphdr) + sizeof(struct tcphdr))
1754 #define BNXT_IPV6_HDR_SIZE	(sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1755 
1756 static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1757 					   int payload_off, int tcp_ts,
1758 					   struct sk_buff *skb)
1759 {
1760 #ifdef CONFIG_INET
1761 	struct tcphdr *th;
1762 	int len, nw_off, tcp_opt_len = 0;
1763 
1764 	if (tcp_ts)
1765 		tcp_opt_len = 12;
1766 
1767 	if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1768 		struct iphdr *iph;
1769 
1770 		nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1771 			 ETH_HLEN;
1772 		skb_set_network_header(skb, nw_off);
1773 		iph = ip_hdr(skb);
1774 		skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1775 		len = skb->len - skb_transport_offset(skb);
1776 		th = tcp_hdr(skb);
1777 		th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1778 	} else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1779 		struct ipv6hdr *iph;
1780 
1781 		nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1782 			 ETH_HLEN;
1783 		skb_set_network_header(skb, nw_off);
1784 		iph = ipv6_hdr(skb);
1785 		skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1786 		len = skb->len - skb_transport_offset(skb);
1787 		th = tcp_hdr(skb);
1788 		th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1789 	} else {
1790 		dev_kfree_skb_any(skb);
1791 		return NULL;
1792 	}
1793 
1794 	if (nw_off) /* tunnel */
1795 		bnxt_gro_tunnel(skb, skb->protocol);
1796 #endif
1797 	return skb;
1798 }
1799 
1800 static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1801 					   struct bnxt_tpa_info *tpa_info,
1802 					   struct rx_tpa_end_cmp *tpa_end,
1803 					   struct rx_tpa_end_cmp_ext *tpa_end1,
1804 					   struct sk_buff *skb,
1805 					   struct bnxt_rx_sw_stats *rx_stats)
1806 {
1807 #ifdef CONFIG_INET
1808 	int payload_off;
1809 	u16 segs;
1810 
1811 	segs = TPA_END_TPA_SEGS(tpa_end);
1812 	if (segs == 1)
1813 		return skb;
1814 
1815 	rx_stats->rx_hw_gro_packets++;
1816 	rx_stats->rx_hw_gro_wire_packets += segs;
1817 
1818 	NAPI_GRO_CB(skb)->count = segs;
1819 	skb_shinfo(skb)->gso_size =
1820 		le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1821 	skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1822 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
1823 		payload_off = TPA_END_PAYLOAD_OFF_P5(tpa_end1);
1824 	else
1825 		payload_off = TPA_END_PAYLOAD_OFF(tpa_end);
1826 	skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
1827 	if (likely(skb))
1828 		tcp_gro_complete(skb);
1829 #endif
1830 	return skb;
1831 }
1832 
1833 /* Given the cfa_code of a received packet determine which
1834  * netdev (vf-rep or PF) the packet is destined to.
1835  */
1836 static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1837 {
1838 	struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1839 
1840 	/* if vf-rep dev is NULL, it must belong to the PF */
1841 	return dev ? dev : bp->dev;
1842 }
1843 
1844 static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1845 					   struct bnxt_cp_ring_info *cpr,
1846 					   u32 *raw_cons,
1847 					   struct rx_tpa_end_cmp *tpa_end,
1848 					   struct rx_tpa_end_cmp_ext *tpa_end1,
1849 					   u8 *event)
1850 {
1851 	struct bnxt_napi *bnapi = cpr->bnapi;
1852 	struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1853 	struct net_device *dev = bp->dev;
1854 	u8 *data_ptr, agg_bufs;
1855 	unsigned int len;
1856 	struct bnxt_tpa_info *tpa_info;
1857 	dma_addr_t mapping;
1858 	struct sk_buff *skb;
1859 	u16 idx = 0, agg_id;
1860 	void *data;
1861 	bool gro;
1862 
1863 	if (unlikely(bnapi->in_reset)) {
1864 		int rc = bnxt_discard_rx(bp, cpr, raw_cons, tpa_end);
1865 
1866 		if (rc < 0)
1867 			return ERR_PTR(-EBUSY);
1868 		return NULL;
1869 	}
1870 
1871 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
1872 		agg_id = TPA_END_AGG_ID_P5(tpa_end);
1873 		agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
1874 		agg_bufs = TPA_END_AGG_BUFS_P5(tpa_end1);
1875 		tpa_info = &rxr->rx_tpa[agg_id];
1876 		if (unlikely(agg_bufs != tpa_info->agg_count)) {
1877 			netdev_warn(bp->dev, "TPA end agg_buf %d != expected agg_bufs %d\n",
1878 				    agg_bufs, tpa_info->agg_count);
1879 			agg_bufs = tpa_info->agg_count;
1880 		}
1881 		tpa_info->agg_count = 0;
1882 		*event |= BNXT_AGG_EVENT;
1883 		bnxt_free_agg_idx(rxr, agg_id);
1884 		idx = agg_id;
1885 		gro = !!(bp->flags & BNXT_FLAG_GRO);
1886 	} else {
1887 		agg_id = TPA_END_AGG_ID(tpa_end);
1888 		agg_bufs = TPA_END_AGG_BUFS(tpa_end);
1889 		tpa_info = &rxr->rx_tpa[agg_id];
1890 		idx = RING_CMP(*raw_cons);
1891 		if (agg_bufs) {
1892 			if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1893 				return ERR_PTR(-EBUSY);
1894 
1895 			*event |= BNXT_AGG_EVENT;
1896 			idx = NEXT_CMP(idx);
1897 		}
1898 		gro = !!TPA_END_GRO(tpa_end);
1899 	}
1900 	data = tpa_info->data;
1901 	data_ptr = tpa_info->data_ptr;
1902 	prefetch(data_ptr);
1903 	len = tpa_info->len;
1904 	mapping = tpa_info->mapping;
1905 
1906 	if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
1907 		bnxt_abort_tpa(cpr, idx, agg_bufs);
1908 		if (agg_bufs > MAX_SKB_FRAGS)
1909 			netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1910 				    agg_bufs, (int)MAX_SKB_FRAGS);
1911 		return NULL;
1912 	}
1913 
1914 	if (len <= bp->rx_copybreak) {
1915 		skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
1916 		if (!skb) {
1917 			bnxt_abort_tpa(cpr, idx, agg_bufs);
1918 			cpr->sw_stats->rx.rx_oom_discards += 1;
1919 			return NULL;
1920 		}
1921 	} else {
1922 		u8 *new_data;
1923 		dma_addr_t new_mapping;
1924 
1925 		new_data = __bnxt_alloc_rx_frag(bp, &new_mapping, rxr,
1926 						GFP_ATOMIC);
1927 		if (!new_data) {
1928 			bnxt_abort_tpa(cpr, idx, agg_bufs);
1929 			cpr->sw_stats->rx.rx_oom_discards += 1;
1930 			return NULL;
1931 		}
1932 
1933 		tpa_info->data = new_data;
1934 		tpa_info->data_ptr = new_data + bp->rx_offset;
1935 		tpa_info->mapping = new_mapping;
1936 
1937 		skb = napi_build_skb(data, bp->rx_buf_size);
1938 		dma_sync_single_for_cpu(&bp->pdev->dev, mapping,
1939 					bp->rx_buf_use_size, bp->rx_dir);
1940 
1941 		if (!skb) {
1942 			page_pool_free_va(rxr->head_pool, data, true);
1943 			bnxt_abort_tpa(cpr, idx, agg_bufs);
1944 			cpr->sw_stats->rx.rx_oom_discards += 1;
1945 			return NULL;
1946 		}
1947 		skb_mark_for_recycle(skb);
1948 		skb_reserve(skb, bp->rx_offset);
1949 		skb_put(skb, len);
1950 	}
1951 
1952 	if (agg_bufs) {
1953 		skb = bnxt_rx_agg_netmems_skb(bp, cpr, skb, idx, agg_bufs,
1954 					      true);
1955 		if (!skb) {
1956 			/* Page reuse already handled by bnxt_rx_pages(). */
1957 			cpr->sw_stats->rx.rx_oom_discards += 1;
1958 			return NULL;
1959 		}
1960 	}
1961 
1962 	if (tpa_info->cfa_code_valid)
1963 		dev = bnxt_get_pkt_dev(bp, tpa_info->cfa_code);
1964 	skb->protocol = eth_type_trans(skb, dev);
1965 
1966 	if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1967 		skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1968 
1969 	if (tpa_info->vlan_valid &&
1970 	    (dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX)) {
1971 		__be16 vlan_proto = htons(tpa_info->metadata >>
1972 					  RX_CMP_FLAGS2_METADATA_TPID_SFT);
1973 		u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
1974 
1975 		if (eth_type_vlan(vlan_proto)) {
1976 			__vlan_hwaccel_put_tag(skb, vlan_proto, vtag);
1977 		} else {
1978 			dev_kfree_skb(skb);
1979 			return NULL;
1980 		}
1981 	}
1982 
1983 	skb_checksum_none_assert(skb);
1984 	if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1985 		skb->ip_summed = CHECKSUM_UNNECESSARY;
1986 		skb->csum_level =
1987 			(tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1988 	}
1989 
1990 	if (gro)
1991 		skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb,
1992 				   &cpr->sw_stats->rx);
1993 
1994 	return skb;
1995 }
1996 
1997 static void bnxt_tpa_agg(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1998 			 struct rx_agg_cmp *rx_agg)
1999 {
2000 	u16 agg_id = TPA_AGG_AGG_ID(rx_agg);
2001 	struct bnxt_tpa_info *tpa_info;
2002 
2003 	agg_id = bnxt_lookup_agg_idx(rxr, agg_id);
2004 	tpa_info = &rxr->rx_tpa[agg_id];
2005 	BUG_ON(tpa_info->agg_count >= MAX_SKB_FRAGS);
2006 	tpa_info->agg_arr[tpa_info->agg_count++] = *rx_agg;
2007 }
2008 
2009 static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
2010 			     struct sk_buff *skb)
2011 {
2012 	skb_mark_for_recycle(skb);
2013 
2014 	if (skb->dev != bp->dev) {
2015 		/* this packet belongs to a vf-rep */
2016 		bnxt_vf_rep_rx(bp, skb);
2017 		return;
2018 	}
2019 	skb_record_rx_queue(skb, bnapi->index);
2020 	napi_gro_receive(&bnapi->napi, skb);
2021 }
2022 
2023 static bool bnxt_rx_ts_valid(struct bnxt *bp, u32 flags,
2024 			     struct rx_cmp_ext *rxcmp1, u32 *cmpl_ts)
2025 {
2026 	u32 ts = le32_to_cpu(rxcmp1->rx_cmp_timestamp);
2027 
2028 	if (BNXT_PTP_RX_TS_VALID(flags))
2029 		goto ts_valid;
2030 	if (!bp->ptp_all_rx_tstamp || !ts || !BNXT_ALL_RX_TS_VALID(flags))
2031 		return false;
2032 
2033 ts_valid:
2034 	*cmpl_ts = ts;
2035 	return true;
2036 }
2037 
2038 static struct sk_buff *bnxt_rx_vlan(struct sk_buff *skb, u8 cmp_type,
2039 				    struct rx_cmp *rxcmp,
2040 				    struct rx_cmp_ext *rxcmp1)
2041 {
2042 	__be16 vlan_proto;
2043 	u16 vtag;
2044 
2045 	if (cmp_type == CMP_TYPE_RX_L2_CMP) {
2046 		__le32 flags2 = rxcmp1->rx_cmp_flags2;
2047 		u32 meta_data;
2048 
2049 		if (!(flags2 & cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)))
2050 			return skb;
2051 
2052 		meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
2053 		vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
2054 		vlan_proto = htons(meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT);
2055 		if (eth_type_vlan(vlan_proto))
2056 			__vlan_hwaccel_put_tag(skb, vlan_proto, vtag);
2057 		else
2058 			goto vlan_err;
2059 	} else if (cmp_type == CMP_TYPE_RX_L2_V3_CMP) {
2060 		if (RX_CMP_VLAN_VALID(rxcmp)) {
2061 			u32 tpid_sel = RX_CMP_VLAN_TPID_SEL(rxcmp);
2062 
2063 			if (tpid_sel == RX_CMP_METADATA1_TPID_8021Q)
2064 				vlan_proto = htons(ETH_P_8021Q);
2065 			else if (tpid_sel == RX_CMP_METADATA1_TPID_8021AD)
2066 				vlan_proto = htons(ETH_P_8021AD);
2067 			else
2068 				goto vlan_err;
2069 			vtag = RX_CMP_METADATA0_TCI(rxcmp1);
2070 			__vlan_hwaccel_put_tag(skb, vlan_proto, vtag);
2071 		}
2072 	}
2073 	return skb;
2074 vlan_err:
2075 	skb_mark_for_recycle(skb);
2076 	dev_kfree_skb(skb);
2077 	return NULL;
2078 }
2079 
2080 static enum pkt_hash_types bnxt_rss_ext_op(struct bnxt *bp,
2081 					   struct rx_cmp *rxcmp)
2082 {
2083 	u8 ext_op;
2084 
2085 	ext_op = RX_CMP_V3_HASH_TYPE(bp, rxcmp);
2086 	switch (ext_op) {
2087 	case EXT_OP_INNER_4:
2088 	case EXT_OP_OUTER_4:
2089 	case EXT_OP_INNFL_3:
2090 	case EXT_OP_OUTFL_3:
2091 		return PKT_HASH_TYPE_L4;
2092 	default:
2093 		return PKT_HASH_TYPE_L3;
2094 	}
2095 }
2096 
2097 /* returns the following:
2098  * 1       - 1 packet successfully received
2099  * 0       - successful TPA_START, packet not completed yet
2100  * -EBUSY  - completion ring does not have all the agg buffers yet
2101  * -ENOMEM - packet aborted due to out of memory
2102  * -EIO    - packet aborted due to hw error indicated in BD
2103  */
2104 static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
2105 		       u32 *raw_cons, u8 *event)
2106 {
2107 	struct bnxt_napi *bnapi = cpr->bnapi;
2108 	struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
2109 	struct net_device *dev = bp->dev;
2110 	struct rx_cmp *rxcmp;
2111 	struct rx_cmp_ext *rxcmp1;
2112 	u32 tmp_raw_cons = *raw_cons;
2113 	u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
2114 	struct skb_shared_info *sinfo;
2115 	struct bnxt_sw_rx_bd *rx_buf;
2116 	unsigned int len;
2117 	u8 *data_ptr, agg_bufs, cmp_type;
2118 	bool xdp_active = false;
2119 	dma_addr_t dma_addr;
2120 	struct sk_buff *skb;
2121 	struct xdp_buff xdp;
2122 	u32 flags, misc;
2123 	u32 cmpl_ts;
2124 	void *data;
2125 	int rc = 0;
2126 
2127 	rxcmp = (struct rx_cmp *)
2128 			&cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2129 
2130 	cmp_type = RX_CMP_TYPE(rxcmp);
2131 
2132 	if (cmp_type == CMP_TYPE_RX_TPA_AGG_CMP) {
2133 		bnxt_tpa_agg(bp, rxr, (struct rx_agg_cmp *)rxcmp);
2134 		goto next_rx_no_prod_no_len;
2135 	}
2136 
2137 	tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
2138 	cp_cons = RING_CMP(tmp_raw_cons);
2139 	rxcmp1 = (struct rx_cmp_ext *)
2140 			&cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2141 
2142 	if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
2143 		return -EBUSY;
2144 
2145 	/* The valid test of the entry must be done first before
2146 	 * reading any further.
2147 	 */
2148 	dma_rmb();
2149 	prod = rxr->rx_prod;
2150 
2151 	if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP ||
2152 	    cmp_type == CMP_TYPE_RX_L2_TPA_START_V3_CMP) {
2153 		bnxt_tpa_start(bp, rxr, cmp_type,
2154 			       (struct rx_tpa_start_cmp *)rxcmp,
2155 			       (struct rx_tpa_start_cmp_ext *)rxcmp1);
2156 
2157 		*event |= BNXT_RX_EVENT;
2158 		goto next_rx_no_prod_no_len;
2159 
2160 	} else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
2161 		skb = bnxt_tpa_end(bp, cpr, &tmp_raw_cons,
2162 				   (struct rx_tpa_end_cmp *)rxcmp,
2163 				   (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
2164 
2165 		if (IS_ERR(skb))
2166 			return -EBUSY;
2167 
2168 		rc = -ENOMEM;
2169 		if (likely(skb)) {
2170 			bnxt_deliver_skb(bp, bnapi, skb);
2171 			rc = 1;
2172 		}
2173 		*event |= BNXT_RX_EVENT;
2174 		goto next_rx_no_prod_no_len;
2175 	}
2176 
2177 	cons = rxcmp->rx_cmp_opaque;
2178 	if (unlikely(cons != rxr->rx_next_cons)) {
2179 		int rc1 = bnxt_discard_rx(bp, cpr, &tmp_raw_cons, rxcmp);
2180 
2181 		/* 0xffff is forced error, don't print it */
2182 		if (rxr->rx_next_cons != 0xffff)
2183 			netdev_warn(bp->dev, "RX cons %x != expected cons %x\n",
2184 				    cons, rxr->rx_next_cons);
2185 		bnxt_sched_reset_rxr(bp, rxr);
2186 		if (rc1)
2187 			return rc1;
2188 		goto next_rx_no_prod_no_len;
2189 	}
2190 	rx_buf = &rxr->rx_buf_ring[cons];
2191 	data = rx_buf->data;
2192 	data_ptr = rx_buf->data_ptr;
2193 	prefetch(data_ptr);
2194 
2195 	misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
2196 	agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
2197 
2198 	if (agg_bufs) {
2199 		if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
2200 			return -EBUSY;
2201 
2202 		cp_cons = NEXT_CMP(cp_cons);
2203 		*event |= BNXT_AGG_EVENT;
2204 	}
2205 	*event |= BNXT_RX_EVENT;
2206 
2207 	rx_buf->data = NULL;
2208 	if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
2209 		u32 rx_err = le32_to_cpu(rxcmp1->rx_cmp_cfa_code_errors_v2);
2210 
2211 		bnxt_reuse_rx_data(rxr, cons, data);
2212 		if (agg_bufs)
2213 			bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0, agg_bufs,
2214 					       false);
2215 
2216 		rc = -EIO;
2217 		if (rx_err & RX_CMPL_ERRORS_BUFFER_ERROR_MASK) {
2218 			bnapi->cp_ring.sw_stats->rx.rx_buf_errors++;
2219 			if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
2220 			    !(bp->fw_cap & BNXT_FW_CAP_RING_MONITOR)) {
2221 				netdev_warn_once(bp->dev, "RX buffer error %x\n",
2222 						 rx_err);
2223 				bnxt_sched_reset_rxr(bp, rxr);
2224 			}
2225 		}
2226 		goto next_rx_no_len;
2227 	}
2228 
2229 	flags = le32_to_cpu(rxcmp->rx_cmp_len_flags_type);
2230 	len = flags >> RX_CMP_LEN_SHIFT;
2231 	dma_addr = rx_buf->mapping;
2232 
2233 	if (bnxt_xdp_attached(bp, rxr)) {
2234 		bnxt_xdp_buff_init(bp, rxr, cons, data_ptr, len, &xdp);
2235 		if (agg_bufs) {
2236 			u32 frag_len = bnxt_rx_agg_netmems_xdp(bp, cpr, &xdp,
2237 							       cp_cons,
2238 							       agg_bufs,
2239 							       false);
2240 			if (!frag_len)
2241 				goto oom_next_rx;
2242 
2243 		}
2244 		xdp_active = true;
2245 	}
2246 
2247 	if (xdp_active) {
2248 		if (bnxt_rx_xdp(bp, rxr, cons, &xdp, data, &data_ptr, &len, event)) {
2249 			rc = 1;
2250 			goto next_rx;
2251 		}
2252 		if (xdp_buff_has_frags(&xdp)) {
2253 			sinfo = xdp_get_shared_info_from_buff(&xdp);
2254 			agg_bufs = sinfo->nr_frags;
2255 		} else {
2256 			agg_bufs = 0;
2257 		}
2258 	}
2259 
2260 	if (len <= bp->rx_copybreak) {
2261 		if (!xdp_active)
2262 			skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
2263 		else
2264 			skb = bnxt_copy_xdp(bnapi, &xdp, len, dma_addr);
2265 		bnxt_reuse_rx_data(rxr, cons, data);
2266 		if (!skb) {
2267 			if (agg_bufs) {
2268 				if (!xdp_active)
2269 					bnxt_reuse_rx_agg_bufs(cpr, cp_cons, 0,
2270 							       agg_bufs, false);
2271 				else
2272 					bnxt_xdp_buff_frags_free(rxr, &xdp);
2273 			}
2274 			goto oom_next_rx;
2275 		}
2276 	} else {
2277 		u32 payload;
2278 
2279 		if (rx_buf->data_ptr == data_ptr)
2280 			payload = misc & RX_CMP_PAYLOAD_OFFSET;
2281 		else
2282 			payload = 0;
2283 		skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
2284 				      payload | len);
2285 		if (!skb)
2286 			goto oom_next_rx;
2287 	}
2288 
2289 	if (agg_bufs) {
2290 		if (!xdp_active) {
2291 			skb = bnxt_rx_agg_netmems_skb(bp, cpr, skb, cp_cons,
2292 						      agg_bufs, false);
2293 			if (!skb)
2294 				goto oom_next_rx;
2295 		} else {
2296 			skb = bnxt_xdp_build_skb(bp, skb, agg_bufs, rxr, &xdp);
2297 			if (!skb) {
2298 				/* we should be able to free the old skb here */
2299 				bnxt_xdp_buff_frags_free(rxr, &xdp);
2300 				goto oom_next_rx;
2301 			}
2302 		}
2303 	}
2304 
2305 	if (RX_CMP_HASH_VALID(rxcmp)) {
2306 		enum pkt_hash_types type;
2307 
2308 		if (cmp_type == CMP_TYPE_RX_L2_V3_CMP) {
2309 			type = bnxt_rss_ext_op(bp, rxcmp);
2310 		} else {
2311 			u32 itypes = RX_CMP_ITYPES(rxcmp);
2312 
2313 			if (itypes == RX_CMP_FLAGS_ITYPE_TCP ||
2314 			    itypes == RX_CMP_FLAGS_ITYPE_UDP)
2315 				type = PKT_HASH_TYPE_L4;
2316 			else
2317 				type = PKT_HASH_TYPE_L3;
2318 		}
2319 		skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
2320 	}
2321 
2322 	if (cmp_type == CMP_TYPE_RX_L2_CMP)
2323 		dev = bnxt_get_pkt_dev(bp, RX_CMP_CFA_CODE(rxcmp1));
2324 	skb->protocol = eth_type_trans(skb, dev);
2325 
2326 	if (skb->dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX) {
2327 		skb = bnxt_rx_vlan(skb, cmp_type, rxcmp, rxcmp1);
2328 		if (!skb)
2329 			goto next_rx;
2330 	}
2331 
2332 	skb_checksum_none_assert(skb);
2333 	if (RX_CMP_L4_CS_OK(rxcmp1)) {
2334 		if (dev->features & NETIF_F_RXCSUM) {
2335 			skb->ip_summed = CHECKSUM_UNNECESSARY;
2336 			skb->csum_level = RX_CMP_ENCAP(rxcmp1);
2337 		}
2338 	} else {
2339 		if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
2340 			if (dev->features & NETIF_F_RXCSUM)
2341 				bnapi->cp_ring.sw_stats->rx.rx_l4_csum_errors++;
2342 		}
2343 	}
2344 
2345 	if (bnxt_rx_ts_valid(bp, flags, rxcmp1, &cmpl_ts)) {
2346 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
2347 			u64 ns, ts;
2348 
2349 			if (!bnxt_get_rx_ts_p5(bp, &ts, cmpl_ts)) {
2350 				struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
2351 
2352 				ns = bnxt_timecounter_cyc2time(ptp, ts);
2353 				memset(skb_hwtstamps(skb), 0,
2354 				       sizeof(*skb_hwtstamps(skb)));
2355 				skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
2356 			}
2357 		}
2358 	}
2359 	bnxt_deliver_skb(bp, bnapi, skb);
2360 	rc = 1;
2361 
2362 next_rx:
2363 	cpr->rx_packets += 1;
2364 	cpr->rx_bytes += len;
2365 
2366 next_rx_no_len:
2367 	rxr->rx_prod = NEXT_RX(prod);
2368 	rxr->rx_next_cons = RING_RX(bp, NEXT_RX(cons));
2369 
2370 next_rx_no_prod_no_len:
2371 	*raw_cons = tmp_raw_cons;
2372 
2373 	return rc;
2374 
2375 oom_next_rx:
2376 	cpr->sw_stats->rx.rx_oom_discards += 1;
2377 	rc = -ENOMEM;
2378 	goto next_rx;
2379 }
2380 
2381 /* In netpoll mode, if we are using a combined completion ring, we need to
2382  * discard the rx packets and recycle the buffers.
2383  */
2384 static int bnxt_force_rx_discard(struct bnxt *bp,
2385 				 struct bnxt_cp_ring_info *cpr,
2386 				 u32 *raw_cons, u8 *event)
2387 {
2388 	u32 tmp_raw_cons = *raw_cons;
2389 	struct rx_cmp_ext *rxcmp1;
2390 	struct rx_cmp *rxcmp;
2391 	u16 cp_cons;
2392 	u8 cmp_type;
2393 	int rc;
2394 
2395 	cp_cons = RING_CMP(tmp_raw_cons);
2396 	rxcmp = (struct rx_cmp *)
2397 			&cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2398 
2399 	tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
2400 	cp_cons = RING_CMP(tmp_raw_cons);
2401 	rxcmp1 = (struct rx_cmp_ext *)
2402 			&cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
2403 
2404 	if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
2405 		return -EBUSY;
2406 
2407 	/* The valid test of the entry must be done first before
2408 	 * reading any further.
2409 	 */
2410 	dma_rmb();
2411 	cmp_type = RX_CMP_TYPE(rxcmp);
2412 	if (cmp_type == CMP_TYPE_RX_L2_CMP ||
2413 	    cmp_type == CMP_TYPE_RX_L2_V3_CMP) {
2414 		rxcmp1->rx_cmp_cfa_code_errors_v2 |=
2415 			cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
2416 	} else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
2417 		struct rx_tpa_end_cmp_ext *tpa_end1;
2418 
2419 		tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
2420 		tpa_end1->rx_tpa_end_cmp_errors_v2 |=
2421 			cpu_to_le32(RX_TPA_END_CMP_ERRORS);
2422 	}
2423 	rc = bnxt_rx_pkt(bp, cpr, raw_cons, event);
2424 	if (rc && rc != -EBUSY)
2425 		cpr->sw_stats->rx.rx_netpoll_discards += 1;
2426 	return rc;
2427 }
2428 
2429 u32 bnxt_fw_health_readl(struct bnxt *bp, int reg_idx)
2430 {
2431 	struct bnxt_fw_health *fw_health = bp->fw_health;
2432 	u32 reg = fw_health->regs[reg_idx];
2433 	u32 reg_type, reg_off, val = 0;
2434 
2435 	reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
2436 	reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
2437 	switch (reg_type) {
2438 	case BNXT_FW_HEALTH_REG_TYPE_CFG:
2439 		pci_read_config_dword(bp->pdev, reg_off, &val);
2440 		break;
2441 	case BNXT_FW_HEALTH_REG_TYPE_GRC:
2442 		reg_off = fw_health->mapped_regs[reg_idx];
2443 		fallthrough;
2444 	case BNXT_FW_HEALTH_REG_TYPE_BAR0:
2445 		val = readl(bp->bar0 + reg_off);
2446 		break;
2447 	case BNXT_FW_HEALTH_REG_TYPE_BAR1:
2448 		val = readl(bp->bar1 + reg_off);
2449 		break;
2450 	}
2451 	if (reg_idx == BNXT_FW_RESET_INPROG_REG)
2452 		val &= fw_health->fw_reset_inprog_reg_mask;
2453 	return val;
2454 }
2455 
2456 static u16 bnxt_agg_ring_id_to_grp_idx(struct bnxt *bp, u16 ring_id)
2457 {
2458 	int i;
2459 
2460 	for (i = 0; i < bp->rx_nr_rings; i++) {
2461 		u16 grp_idx = bp->rx_ring[i].bnapi->index;
2462 		struct bnxt_ring_grp_info *grp_info;
2463 
2464 		grp_info = &bp->grp_info[grp_idx];
2465 		if (grp_info->agg_fw_ring_id == ring_id)
2466 			return grp_idx;
2467 	}
2468 	return INVALID_HW_RING_ID;
2469 }
2470 
2471 static u16 bnxt_get_force_speed(struct bnxt_link_info *link_info)
2472 {
2473 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
2474 
2475 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2)
2476 		return link_info->force_link_speed2;
2477 	if (link_info->req_signal_mode == BNXT_SIG_MODE_PAM4)
2478 		return link_info->force_pam4_link_speed;
2479 	return link_info->force_link_speed;
2480 }
2481 
2482 static void bnxt_set_force_speed(struct bnxt_link_info *link_info)
2483 {
2484 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
2485 
2486 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
2487 		link_info->req_link_speed = link_info->force_link_speed2;
2488 		link_info->req_signal_mode = BNXT_SIG_MODE_NRZ;
2489 		switch (link_info->req_link_speed) {
2490 		case BNXT_LINK_SPEED_50GB_PAM4:
2491 		case BNXT_LINK_SPEED_100GB_PAM4:
2492 		case BNXT_LINK_SPEED_200GB_PAM4:
2493 		case BNXT_LINK_SPEED_400GB_PAM4:
2494 			link_info->req_signal_mode = BNXT_SIG_MODE_PAM4;
2495 			break;
2496 		case BNXT_LINK_SPEED_100GB_PAM4_112:
2497 		case BNXT_LINK_SPEED_200GB_PAM4_112:
2498 		case BNXT_LINK_SPEED_400GB_PAM4_112:
2499 			link_info->req_signal_mode = BNXT_SIG_MODE_PAM4_112;
2500 			break;
2501 		default:
2502 			link_info->req_signal_mode = BNXT_SIG_MODE_NRZ;
2503 		}
2504 		return;
2505 	}
2506 	link_info->req_link_speed = link_info->force_link_speed;
2507 	link_info->req_signal_mode = BNXT_SIG_MODE_NRZ;
2508 	if (link_info->force_pam4_link_speed) {
2509 		link_info->req_link_speed = link_info->force_pam4_link_speed;
2510 		link_info->req_signal_mode = BNXT_SIG_MODE_PAM4;
2511 	}
2512 }
2513 
2514 static void bnxt_set_auto_speed(struct bnxt_link_info *link_info)
2515 {
2516 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
2517 
2518 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
2519 		link_info->advertising = link_info->auto_link_speeds2;
2520 		return;
2521 	}
2522 	link_info->advertising = link_info->auto_link_speeds;
2523 	link_info->advertising_pam4 = link_info->auto_pam4_link_speeds;
2524 }
2525 
2526 static bool bnxt_force_speed_updated(struct bnxt_link_info *link_info)
2527 {
2528 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
2529 
2530 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
2531 		if (link_info->req_link_speed != link_info->force_link_speed2)
2532 			return true;
2533 		return false;
2534 	}
2535 	if (link_info->req_signal_mode == BNXT_SIG_MODE_NRZ &&
2536 	    link_info->req_link_speed != link_info->force_link_speed)
2537 		return true;
2538 	if (link_info->req_signal_mode == BNXT_SIG_MODE_PAM4 &&
2539 	    link_info->req_link_speed != link_info->force_pam4_link_speed)
2540 		return true;
2541 	return false;
2542 }
2543 
2544 static bool bnxt_auto_speed_updated(struct bnxt_link_info *link_info)
2545 {
2546 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
2547 
2548 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
2549 		if (link_info->advertising != link_info->auto_link_speeds2)
2550 			return true;
2551 		return false;
2552 	}
2553 	if (link_info->advertising != link_info->auto_link_speeds ||
2554 	    link_info->advertising_pam4 != link_info->auto_pam4_link_speeds)
2555 		return true;
2556 	return false;
2557 }
2558 
2559 bool bnxt_bs_trace_avail(struct bnxt *bp, u16 type)
2560 {
2561 	u32 flags = bp->ctx->ctx_arr[type].flags;
2562 
2563 	return (flags & BNXT_CTX_MEM_TYPE_VALID) &&
2564 		((flags & BNXT_CTX_MEM_FW_TRACE) ||
2565 		 (flags & BNXT_CTX_MEM_FW_BIN_TRACE));
2566 }
2567 
2568 static void bnxt_bs_trace_init(struct bnxt *bp, struct bnxt_ctx_mem_type *ctxm)
2569 {
2570 	u32 mem_size, pages, rem_bytes, magic_byte_offset;
2571 	u16 trace_type = bnxt_bstore_to_trace[ctxm->type];
2572 	struct bnxt_ctx_pg_info *ctx_pg = ctxm->pg_info;
2573 	struct bnxt_ring_mem_info *rmem, *rmem_pg_tbl;
2574 	struct bnxt_bs_trace_info *bs_trace;
2575 	int last_pg;
2576 
2577 	if (ctxm->instance_bmap && ctxm->instance_bmap > 1)
2578 		return;
2579 
2580 	mem_size = ctxm->max_entries * ctxm->entry_size;
2581 	rem_bytes = mem_size % BNXT_PAGE_SIZE;
2582 	pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
2583 
2584 	last_pg = (pages - 1) & (MAX_CTX_PAGES - 1);
2585 	magic_byte_offset = (rem_bytes ? rem_bytes : BNXT_PAGE_SIZE) - 1;
2586 
2587 	rmem = &ctx_pg[0].ring_mem;
2588 	bs_trace = &bp->bs_trace[trace_type];
2589 	bs_trace->ctx_type = ctxm->type;
2590 	bs_trace->trace_type = trace_type;
2591 	if (pages > MAX_CTX_PAGES) {
2592 		int last_pg_dir = rmem->nr_pages - 1;
2593 
2594 		rmem_pg_tbl = &ctx_pg[0].ctx_pg_tbl[last_pg_dir]->ring_mem;
2595 		bs_trace->magic_byte = rmem_pg_tbl->pg_arr[last_pg];
2596 	} else {
2597 		bs_trace->magic_byte = rmem->pg_arr[last_pg];
2598 	}
2599 	bs_trace->magic_byte += magic_byte_offset;
2600 	*bs_trace->magic_byte = BNXT_TRACE_BUF_MAGIC_BYTE;
2601 }
2602 
2603 #define BNXT_EVENT_BUF_PRODUCER_TYPE(data1)				\
2604 	(((data1) & ASYNC_EVENT_CMPL_DBG_BUF_PRODUCER_EVENT_DATA1_TYPE_MASK) >>\
2605 	 ASYNC_EVENT_CMPL_DBG_BUF_PRODUCER_EVENT_DATA1_TYPE_SFT)
2606 
2607 #define BNXT_EVENT_BUF_PRODUCER_OFFSET(data2)				\
2608 	(((data2) &							\
2609 	  ASYNC_EVENT_CMPL_DBG_BUF_PRODUCER_EVENT_DATA2_CURR_OFF_MASK) >>\
2610 	 ASYNC_EVENT_CMPL_DBG_BUF_PRODUCER_EVENT_DATA2_CURR_OFF_SFT)
2611 
2612 #define BNXT_EVENT_THERMAL_CURRENT_TEMP(data2)				\
2613 	((data2) &							\
2614 	  ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA2_CURRENT_TEMP_MASK)
2615 
2616 #define BNXT_EVENT_THERMAL_THRESHOLD_TEMP(data2)			\
2617 	(((data2) &							\
2618 	  ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA2_THRESHOLD_TEMP_MASK) >>\
2619 	 ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA2_THRESHOLD_TEMP_SFT)
2620 
2621 #define EVENT_DATA1_THERMAL_THRESHOLD_TYPE(data1)			\
2622 	((data1) &							\
2623 	 ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_THRESHOLD_TYPE_MASK)
2624 
2625 #define EVENT_DATA1_THERMAL_THRESHOLD_DIR_INCREASING(data1)		\
2626 	(((data1) &							\
2627 	  ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_TRANSITION_DIR) ==\
2628 	 ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_TRANSITION_DIR_INCREASING)
2629 
2630 /* Return true if the workqueue has to be scheduled */
2631 static bool bnxt_event_error_report(struct bnxt *bp, u32 data1, u32 data2)
2632 {
2633 	u32 err_type = BNXT_EVENT_ERROR_REPORT_TYPE(data1);
2634 
2635 	switch (err_type) {
2636 	case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_INVALID_SIGNAL:
2637 		netdev_err(bp->dev, "1PPS: Received invalid signal on pin%lu from the external source. Please fix the signal and reconfigure the pin\n",
2638 			   BNXT_EVENT_INVALID_SIGNAL_DATA(data2));
2639 		break;
2640 	case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_PAUSE_STORM:
2641 		netdev_warn(bp->dev, "Pause Storm detected!\n");
2642 		break;
2643 	case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_DOORBELL_DROP_THRESHOLD:
2644 		netdev_warn(bp->dev, "One or more MMIO doorbells dropped by the device!\n");
2645 		break;
2646 	case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_THERMAL_THRESHOLD: {
2647 		u32 type = EVENT_DATA1_THERMAL_THRESHOLD_TYPE(data1);
2648 		char *threshold_type;
2649 		bool notify = false;
2650 		char *dir_str;
2651 
2652 		switch (type) {
2653 		case ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_THRESHOLD_TYPE_WARN:
2654 			threshold_type = "warning";
2655 			break;
2656 		case ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_THRESHOLD_TYPE_CRITICAL:
2657 			threshold_type = "critical";
2658 			break;
2659 		case ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_THRESHOLD_TYPE_FATAL:
2660 			threshold_type = "fatal";
2661 			break;
2662 		case ASYNC_EVENT_CMPL_ERROR_REPORT_THERMAL_EVENT_DATA1_THRESHOLD_TYPE_SHUTDOWN:
2663 			threshold_type = "shutdown";
2664 			break;
2665 		default:
2666 			netdev_err(bp->dev, "Unknown Thermal threshold type event\n");
2667 			return false;
2668 		}
2669 		if (EVENT_DATA1_THERMAL_THRESHOLD_DIR_INCREASING(data1)) {
2670 			dir_str = "above";
2671 			notify = true;
2672 		} else {
2673 			dir_str = "below";
2674 		}
2675 		netdev_warn(bp->dev, "Chip temperature has gone %s the %s thermal threshold!\n",
2676 			    dir_str, threshold_type);
2677 		netdev_warn(bp->dev, "Temperature (In Celsius), Current: %lu, threshold: %lu\n",
2678 			    BNXT_EVENT_THERMAL_CURRENT_TEMP(data2),
2679 			    BNXT_EVENT_THERMAL_THRESHOLD_TEMP(data2));
2680 		if (notify) {
2681 			bp->thermal_threshold_type = type;
2682 			set_bit(BNXT_THERMAL_THRESHOLD_SP_EVENT, &bp->sp_event);
2683 			return true;
2684 		}
2685 		return false;
2686 	}
2687 	case ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_DUAL_DATA_RATE_NOT_SUPPORTED:
2688 		netdev_warn(bp->dev, "Speed change not supported with dual rate transceivers on this board\n");
2689 		break;
2690 	default:
2691 		netdev_err(bp->dev, "FW reported unknown error type %u\n",
2692 			   err_type);
2693 		break;
2694 	}
2695 	return false;
2696 }
2697 
2698 #define BNXT_GET_EVENT_PORT(data)	\
2699 	((data) &			\
2700 	 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
2701 
2702 #define BNXT_EVENT_RING_TYPE(data2)	\
2703 	((data2) &			\
2704 	 ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_MASK)
2705 
2706 #define BNXT_EVENT_RING_TYPE_RX(data2)	\
2707 	(BNXT_EVENT_RING_TYPE(data2) ==	\
2708 	 ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_RX)
2709 
2710 #define BNXT_EVENT_PHC_EVENT_TYPE(data1)	\
2711 	(((data1) & ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_MASK) >>\
2712 	 ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_SFT)
2713 
2714 #define BNXT_EVENT_PHC_RTC_UPDATE(data1)	\
2715 	(((data1) & ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_MASK) >>\
2716 	 ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_SFT)
2717 
2718 #define BNXT_PHC_BITS	48
2719 
2720 static int bnxt_async_event_process(struct bnxt *bp,
2721 				    struct hwrm_async_event_cmpl *cmpl)
2722 {
2723 	u16 event_id = le16_to_cpu(cmpl->event_id);
2724 	u32 data1 = le32_to_cpu(cmpl->event_data1);
2725 	u32 data2 = le32_to_cpu(cmpl->event_data2);
2726 
2727 	netdev_dbg(bp->dev, "hwrm event 0x%x {0x%x, 0x%x}\n",
2728 		   event_id, data1, data2);
2729 
2730 	/* TODO CHIMP_FW: Define event id's for link change, error etc */
2731 	switch (event_id) {
2732 	case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
2733 		struct bnxt_link_info *link_info = &bp->link_info;
2734 
2735 		if (BNXT_VF(bp))
2736 			goto async_event_process_exit;
2737 
2738 		/* print unsupported speed warning in forced speed mode only */
2739 		if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
2740 		    (data1 & 0x20000)) {
2741 			u16 fw_speed = bnxt_get_force_speed(link_info);
2742 			u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
2743 
2744 			if (speed != SPEED_UNKNOWN)
2745 				netdev_warn(bp->dev, "Link speed %d no longer supported\n",
2746 					    speed);
2747 		}
2748 		set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
2749 	}
2750 		fallthrough;
2751 	case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE:
2752 	case ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE:
2753 		set_bit(BNXT_LINK_CFG_CHANGE_SP_EVENT, &bp->sp_event);
2754 		fallthrough;
2755 	case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
2756 		set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
2757 		break;
2758 	case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
2759 		set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
2760 		break;
2761 	case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
2762 		u16 port_id = BNXT_GET_EVENT_PORT(data1);
2763 
2764 		if (BNXT_VF(bp))
2765 			break;
2766 
2767 		if (bp->pf.port_id != port_id)
2768 			break;
2769 
2770 		set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
2771 		break;
2772 	}
2773 	case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
2774 		if (BNXT_PF(bp))
2775 			goto async_event_process_exit;
2776 		set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
2777 		break;
2778 	case ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY: {
2779 		char *type_str = "Solicited";
2780 
2781 		if (!bp->fw_health)
2782 			goto async_event_process_exit;
2783 
2784 		bp->fw_reset_timestamp = jiffies;
2785 		bp->fw_reset_min_dsecs = cmpl->timestamp_lo;
2786 		if (!bp->fw_reset_min_dsecs)
2787 			bp->fw_reset_min_dsecs = BNXT_DFLT_FW_RST_MIN_DSECS;
2788 		bp->fw_reset_max_dsecs = le16_to_cpu(cmpl->timestamp_hi);
2789 		if (!bp->fw_reset_max_dsecs)
2790 			bp->fw_reset_max_dsecs = BNXT_DFLT_FW_RST_MAX_DSECS;
2791 		if (EVENT_DATA1_RESET_NOTIFY_FW_ACTIVATION(data1)) {
2792 			set_bit(BNXT_STATE_FW_ACTIVATE_RESET, &bp->state);
2793 		} else if (EVENT_DATA1_RESET_NOTIFY_FATAL(data1)) {
2794 			type_str = "Fatal";
2795 			bp->fw_health->fatalities++;
2796 			set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
2797 		} else if (data2 && BNXT_FW_STATUS_HEALTHY !=
2798 			   EVENT_DATA2_RESET_NOTIFY_FW_STATUS_CODE(data2)) {
2799 			type_str = "Non-fatal";
2800 			bp->fw_health->survivals++;
2801 			set_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state);
2802 		}
2803 		netif_warn(bp, hw, bp->dev,
2804 			   "%s firmware reset event, data1: 0x%x, data2: 0x%x, min wait %u ms, max wait %u ms\n",
2805 			   type_str, data1, data2,
2806 			   bp->fw_reset_min_dsecs * 100,
2807 			   bp->fw_reset_max_dsecs * 100);
2808 		set_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event);
2809 		break;
2810 	}
2811 	case ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY: {
2812 		struct bnxt_fw_health *fw_health = bp->fw_health;
2813 		char *status_desc = "healthy";
2814 		u32 status;
2815 
2816 		if (!fw_health)
2817 			goto async_event_process_exit;
2818 
2819 		if (!EVENT_DATA1_RECOVERY_ENABLED(data1)) {
2820 			fw_health->enabled = false;
2821 			netif_info(bp, drv, bp->dev, "Driver recovery watchdog is disabled\n");
2822 			break;
2823 		}
2824 		fw_health->primary = EVENT_DATA1_RECOVERY_MASTER_FUNC(data1);
2825 		fw_health->tmr_multiplier =
2826 			DIV_ROUND_UP(fw_health->polling_dsecs * HZ,
2827 				     bp->current_interval * 10);
2828 		fw_health->tmr_counter = fw_health->tmr_multiplier;
2829 		if (!fw_health->enabled)
2830 			fw_health->last_fw_heartbeat =
2831 				bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
2832 		fw_health->last_fw_reset_cnt =
2833 			bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
2834 		status = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
2835 		if (status != BNXT_FW_STATUS_HEALTHY)
2836 			status_desc = "unhealthy";
2837 		netif_info(bp, drv, bp->dev,
2838 			   "Driver recovery watchdog, role: %s, firmware status: 0x%x (%s), resets: %u\n",
2839 			   fw_health->primary ? "primary" : "backup", status,
2840 			   status_desc, fw_health->last_fw_reset_cnt);
2841 		if (!fw_health->enabled) {
2842 			/* Make sure tmr_counter is set and visible to
2843 			 * bnxt_health_check() before setting enabled to true.
2844 			 */
2845 			smp_wmb();
2846 			fw_health->enabled = true;
2847 		}
2848 		goto async_event_process_exit;
2849 	}
2850 	case ASYNC_EVENT_CMPL_EVENT_ID_DEBUG_NOTIFICATION:
2851 		netif_notice(bp, hw, bp->dev,
2852 			     "Received firmware debug notification, data1: 0x%x, data2: 0x%x\n",
2853 			     data1, data2);
2854 		goto async_event_process_exit;
2855 	case ASYNC_EVENT_CMPL_EVENT_ID_RING_MONITOR_MSG: {
2856 		struct bnxt_rx_ring_info *rxr;
2857 		u16 grp_idx;
2858 
2859 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
2860 			goto async_event_process_exit;
2861 
2862 		netdev_warn(bp->dev, "Ring monitor event, ring type %lu id 0x%x\n",
2863 			    BNXT_EVENT_RING_TYPE(data2), data1);
2864 		if (!BNXT_EVENT_RING_TYPE_RX(data2))
2865 			goto async_event_process_exit;
2866 
2867 		grp_idx = bnxt_agg_ring_id_to_grp_idx(bp, data1);
2868 		if (grp_idx == INVALID_HW_RING_ID) {
2869 			netdev_warn(bp->dev, "Unknown RX agg ring id 0x%x\n",
2870 				    data1);
2871 			goto async_event_process_exit;
2872 		}
2873 		rxr = bp->bnapi[grp_idx]->rx_ring;
2874 		bnxt_sched_reset_rxr(bp, rxr);
2875 		goto async_event_process_exit;
2876 	}
2877 	case ASYNC_EVENT_CMPL_EVENT_ID_ECHO_REQUEST: {
2878 		struct bnxt_fw_health *fw_health = bp->fw_health;
2879 
2880 		netif_notice(bp, hw, bp->dev,
2881 			     "Received firmware echo request, data1: 0x%x, data2: 0x%x\n",
2882 			     data1, data2);
2883 		if (fw_health) {
2884 			fw_health->echo_req_data1 = data1;
2885 			fw_health->echo_req_data2 = data2;
2886 			set_bit(BNXT_FW_ECHO_REQUEST_SP_EVENT, &bp->sp_event);
2887 			break;
2888 		}
2889 		goto async_event_process_exit;
2890 	}
2891 	case ASYNC_EVENT_CMPL_EVENT_ID_PPS_TIMESTAMP: {
2892 		bnxt_ptp_pps_event(bp, data1, data2);
2893 		goto async_event_process_exit;
2894 	}
2895 	case ASYNC_EVENT_CMPL_EVENT_ID_ERROR_REPORT: {
2896 		if (bnxt_event_error_report(bp, data1, data2))
2897 			break;
2898 		goto async_event_process_exit;
2899 	}
2900 	case ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE: {
2901 		switch (BNXT_EVENT_PHC_EVENT_TYPE(data1)) {
2902 		case ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_RTC_UPDATE:
2903 			if (BNXT_PTP_USE_RTC(bp)) {
2904 				struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
2905 				unsigned long flags;
2906 				u64 ns;
2907 
2908 				if (!ptp)
2909 					goto async_event_process_exit;
2910 
2911 				bnxt_ptp_update_current_time(bp);
2912 				ns = (((u64)BNXT_EVENT_PHC_RTC_UPDATE(data1) <<
2913 				       BNXT_PHC_BITS) | ptp->current_time);
2914 				write_seqlock_irqsave(&ptp->ptp_lock, flags);
2915 				bnxt_ptp_rtc_timecounter_init(ptp, ns);
2916 				write_sequnlock_irqrestore(&ptp->ptp_lock, flags);
2917 			}
2918 			break;
2919 		}
2920 		goto async_event_process_exit;
2921 	}
2922 	case ASYNC_EVENT_CMPL_EVENT_ID_DEFERRED_RESPONSE: {
2923 		u16 seq_id = le32_to_cpu(cmpl->event_data2) & 0xffff;
2924 
2925 		hwrm_update_token(bp, seq_id, BNXT_HWRM_DEFERRED);
2926 		goto async_event_process_exit;
2927 	}
2928 	case ASYNC_EVENT_CMPL_EVENT_ID_DBG_BUF_PRODUCER: {
2929 		u16 type = (u16)BNXT_EVENT_BUF_PRODUCER_TYPE(data1);
2930 		u32 offset =  BNXT_EVENT_BUF_PRODUCER_OFFSET(data2);
2931 
2932 		bnxt_bs_trace_check_wrap(&bp->bs_trace[type], offset);
2933 		goto async_event_process_exit;
2934 	}
2935 	default:
2936 		goto async_event_process_exit;
2937 	}
2938 	__bnxt_queue_sp_work(bp);
2939 async_event_process_exit:
2940 	bnxt_ulp_async_events(bp, cmpl);
2941 	return 0;
2942 }
2943 
2944 static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
2945 {
2946 	u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
2947 	struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
2948 	struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
2949 				(struct hwrm_fwd_req_cmpl *)txcmp;
2950 
2951 	switch (cmpl_type) {
2952 	case CMPL_BASE_TYPE_HWRM_DONE:
2953 		seq_id = le16_to_cpu(h_cmpl->sequence_id);
2954 		hwrm_update_token(bp, seq_id, BNXT_HWRM_COMPLETE);
2955 		break;
2956 
2957 	case CMPL_BASE_TYPE_HWRM_FWD_REQ:
2958 		vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
2959 
2960 		if ((vf_id < bp->pf.first_vf_id) ||
2961 		    (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
2962 			netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
2963 				   vf_id);
2964 			return -EINVAL;
2965 		}
2966 
2967 		set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
2968 		bnxt_queue_sp_work(bp, BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT);
2969 		break;
2970 
2971 	case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
2972 		bnxt_async_event_process(bp,
2973 					 (struct hwrm_async_event_cmpl *)txcmp);
2974 		break;
2975 
2976 	default:
2977 		break;
2978 	}
2979 
2980 	return 0;
2981 }
2982 
2983 static bool bnxt_vnic_is_active(struct bnxt *bp)
2984 {
2985 	struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
2986 
2987 	return vnic->fw_vnic_id != INVALID_HW_RING_ID && vnic->mru > 0;
2988 }
2989 
2990 static irqreturn_t bnxt_msix(int irq, void *dev_instance)
2991 {
2992 	struct bnxt_napi *bnapi = dev_instance;
2993 	struct bnxt *bp = bnapi->bp;
2994 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2995 	u32 cons = RING_CMP(cpr->cp_raw_cons);
2996 
2997 	cpr->event_ctr++;
2998 	prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
2999 	napi_schedule(&bnapi->napi);
3000 	return IRQ_HANDLED;
3001 }
3002 
3003 static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
3004 {
3005 	u32 raw_cons = cpr->cp_raw_cons;
3006 	u16 cons = RING_CMP(raw_cons);
3007 	struct tx_cmp *txcmp;
3008 
3009 	txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
3010 
3011 	return TX_CMP_VALID(txcmp, raw_cons);
3012 }
3013 
3014 static int __bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
3015 			    int budget)
3016 {
3017 	struct bnxt_napi *bnapi = cpr->bnapi;
3018 	u32 raw_cons = cpr->cp_raw_cons;
3019 	bool flush_xdp = false;
3020 	u32 cons;
3021 	int rx_pkts = 0;
3022 	u8 event = 0;
3023 	struct tx_cmp *txcmp;
3024 
3025 	cpr->has_more_work = 0;
3026 	cpr->had_work_done = 1;
3027 	while (1) {
3028 		u8 cmp_type;
3029 		int rc;
3030 
3031 		cons = RING_CMP(raw_cons);
3032 		txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
3033 
3034 		if (!TX_CMP_VALID(txcmp, raw_cons))
3035 			break;
3036 
3037 		/* The valid test of the entry must be done first before
3038 		 * reading any further.
3039 		 */
3040 		dma_rmb();
3041 		cmp_type = TX_CMP_TYPE(txcmp);
3042 		if (cmp_type == CMP_TYPE_TX_L2_CMP ||
3043 		    cmp_type == CMP_TYPE_TX_L2_COAL_CMP) {
3044 			u32 opaque = txcmp->tx_cmp_opaque;
3045 			struct bnxt_tx_ring_info *txr;
3046 			u16 tx_freed;
3047 
3048 			txr = bnapi->tx_ring[TX_OPAQUE_RING(opaque)];
3049 			event |= BNXT_TX_CMP_EVENT;
3050 			if (cmp_type == CMP_TYPE_TX_L2_COAL_CMP)
3051 				txr->tx_hw_cons = TX_CMP_SQ_CONS_IDX(txcmp);
3052 			else
3053 				txr->tx_hw_cons = TX_OPAQUE_PROD(bp, opaque);
3054 			tx_freed = (txr->tx_hw_cons - txr->tx_cons) &
3055 				   bp->tx_ring_mask;
3056 			/* return full budget so NAPI will complete. */
3057 			if (unlikely(tx_freed >= bp->tx_wake_thresh)) {
3058 				rx_pkts = budget;
3059 				raw_cons = NEXT_RAW_CMP(raw_cons);
3060 				if (budget)
3061 					cpr->has_more_work = 1;
3062 				break;
3063 			}
3064 		} else if (cmp_type == CMP_TYPE_TX_L2_PKT_TS_CMP) {
3065 			bnxt_tx_ts_cmp(bp, bnapi, (struct tx_ts_cmp *)txcmp);
3066 		} else if (cmp_type >= CMP_TYPE_RX_L2_CMP &&
3067 			   cmp_type <= CMP_TYPE_RX_L2_TPA_START_V3_CMP) {
3068 			if (likely(budget))
3069 				rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
3070 			else
3071 				rc = bnxt_force_rx_discard(bp, cpr, &raw_cons,
3072 							   &event);
3073 			if (event & BNXT_REDIRECT_EVENT)
3074 				flush_xdp = true;
3075 			if (likely(rc >= 0))
3076 				rx_pkts += rc;
3077 			/* Increment rx_pkts when rc is -ENOMEM to count towards
3078 			 * the NAPI budget.  Otherwise, we may potentially loop
3079 			 * here forever if we consistently cannot allocate
3080 			 * buffers.
3081 			 */
3082 			else if (rc == -ENOMEM && budget)
3083 				rx_pkts++;
3084 			else if (rc == -EBUSY)	/* partial completion */
3085 				break;
3086 		} else if (unlikely(cmp_type == CMPL_BASE_TYPE_HWRM_DONE ||
3087 				    cmp_type == CMPL_BASE_TYPE_HWRM_FWD_REQ ||
3088 				    cmp_type == CMPL_BASE_TYPE_HWRM_ASYNC_EVENT)) {
3089 			bnxt_hwrm_handler(bp, txcmp);
3090 		}
3091 		raw_cons = NEXT_RAW_CMP(raw_cons);
3092 
3093 		if (rx_pkts && rx_pkts == budget) {
3094 			cpr->has_more_work = 1;
3095 			break;
3096 		}
3097 	}
3098 
3099 	if (flush_xdp) {
3100 		xdp_do_flush();
3101 		event &= ~BNXT_REDIRECT_EVENT;
3102 	}
3103 
3104 	if (event & BNXT_TX_EVENT) {
3105 		struct bnxt_tx_ring_info *txr = bnapi->tx_ring[0];
3106 		u16 prod = txr->tx_prod;
3107 
3108 		/* Sync BD data before updating doorbell */
3109 		wmb();
3110 
3111 		bnxt_db_write_relaxed(bp, &txr->tx_db, prod);
3112 		event &= ~BNXT_TX_EVENT;
3113 	}
3114 
3115 	cpr->cp_raw_cons = raw_cons;
3116 	bnapi->events |= event;
3117 	return rx_pkts;
3118 }
3119 
3120 static void __bnxt_poll_work_done(struct bnxt *bp, struct bnxt_napi *bnapi,
3121 				  int budget)
3122 {
3123 	if ((bnapi->events & BNXT_TX_CMP_EVENT) && !bnapi->tx_fault)
3124 		bnapi->tx_int(bp, bnapi, budget);
3125 
3126 	if ((bnapi->events & BNXT_RX_EVENT) && !(bnapi->in_reset)) {
3127 		struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
3128 
3129 		bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
3130 		bnapi->events &= ~BNXT_RX_EVENT;
3131 	}
3132 	if (bnapi->events & BNXT_AGG_EVENT) {
3133 		struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
3134 
3135 		bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
3136 		bnapi->events &= ~BNXT_AGG_EVENT;
3137 	}
3138 }
3139 
3140 static int bnxt_poll_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
3141 			  int budget)
3142 {
3143 	struct bnxt_napi *bnapi = cpr->bnapi;
3144 	int rx_pkts;
3145 
3146 	rx_pkts = __bnxt_poll_work(bp, cpr, budget);
3147 
3148 	/* ACK completion ring before freeing tx ring and producing new
3149 	 * buffers in rx/agg rings to prevent overflowing the completion
3150 	 * ring.
3151 	 */
3152 	bnxt_db_cq(bp, &cpr->cp_db, cpr->cp_raw_cons);
3153 
3154 	__bnxt_poll_work_done(bp, bnapi, budget);
3155 	return rx_pkts;
3156 }
3157 
3158 static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
3159 {
3160 	struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
3161 	struct bnxt *bp = bnapi->bp;
3162 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3163 	struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
3164 	struct tx_cmp *txcmp;
3165 	struct rx_cmp_ext *rxcmp1;
3166 	u32 cp_cons, tmp_raw_cons;
3167 	u32 raw_cons = cpr->cp_raw_cons;
3168 	bool flush_xdp = false;
3169 	u32 rx_pkts = 0;
3170 	u8 event = 0;
3171 
3172 	while (1) {
3173 		int rc;
3174 
3175 		cp_cons = RING_CMP(raw_cons);
3176 		txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
3177 
3178 		if (!TX_CMP_VALID(txcmp, raw_cons))
3179 			break;
3180 
3181 		/* The valid test of the entry must be done first before
3182 		 * reading any further.
3183 		 */
3184 		dma_rmb();
3185 		if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
3186 			tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
3187 			cp_cons = RING_CMP(tmp_raw_cons);
3188 			rxcmp1 = (struct rx_cmp_ext *)
3189 			  &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
3190 
3191 			if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
3192 				break;
3193 
3194 			/* force an error to recycle the buffer */
3195 			rxcmp1->rx_cmp_cfa_code_errors_v2 |=
3196 				cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
3197 
3198 			rc = bnxt_rx_pkt(bp, cpr, &raw_cons, &event);
3199 			if (likely(rc == -EIO) && budget)
3200 				rx_pkts++;
3201 			else if (rc == -EBUSY)	/* partial completion */
3202 				break;
3203 			if (event & BNXT_REDIRECT_EVENT)
3204 				flush_xdp = true;
3205 		} else if (unlikely(TX_CMP_TYPE(txcmp) ==
3206 				    CMPL_BASE_TYPE_HWRM_DONE)) {
3207 			bnxt_hwrm_handler(bp, txcmp);
3208 		} else {
3209 			netdev_err(bp->dev,
3210 				   "Invalid completion received on special ring\n");
3211 		}
3212 		raw_cons = NEXT_RAW_CMP(raw_cons);
3213 
3214 		if (rx_pkts == budget)
3215 			break;
3216 	}
3217 
3218 	cpr->cp_raw_cons = raw_cons;
3219 	BNXT_DB_CQ(&cpr->cp_db, cpr->cp_raw_cons);
3220 	bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
3221 
3222 	if (event & BNXT_AGG_EVENT)
3223 		bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
3224 	if (flush_xdp)
3225 		xdp_do_flush();
3226 
3227 	if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
3228 		napi_complete_done(napi, rx_pkts);
3229 		BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
3230 	}
3231 	return rx_pkts;
3232 }
3233 
3234 static int bnxt_poll(struct napi_struct *napi, int budget)
3235 {
3236 	struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
3237 	struct bnxt *bp = bnapi->bp;
3238 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3239 	int work_done = 0;
3240 
3241 	if (unlikely(test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))) {
3242 		napi_complete(napi);
3243 		return 0;
3244 	}
3245 	while (1) {
3246 		work_done += bnxt_poll_work(bp, cpr, budget - work_done);
3247 
3248 		if (work_done >= budget) {
3249 			if (!budget)
3250 				BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
3251 			break;
3252 		}
3253 
3254 		if (!bnxt_has_work(bp, cpr)) {
3255 			if (napi_complete_done(napi, work_done))
3256 				BNXT_DB_CQ_ARM(&cpr->cp_db, cpr->cp_raw_cons);
3257 			break;
3258 		}
3259 	}
3260 	if ((bp->flags & BNXT_FLAG_DIM) && bnxt_vnic_is_active(bp)) {
3261 		struct dim_sample dim_sample = {};
3262 
3263 		dim_update_sample(cpr->event_ctr,
3264 				  cpr->rx_packets,
3265 				  cpr->rx_bytes,
3266 				  &dim_sample);
3267 		net_dim(&cpr->dim, &dim_sample);
3268 	}
3269 	return work_done;
3270 }
3271 
3272 static int __bnxt_poll_cqs(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
3273 {
3274 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3275 	int i, work_done = 0;
3276 
3277 	for (i = 0; i < cpr->cp_ring_count; i++) {
3278 		struct bnxt_cp_ring_info *cpr2 = &cpr->cp_ring_arr[i];
3279 
3280 		if (cpr2->had_nqe_notify) {
3281 			work_done += __bnxt_poll_work(bp, cpr2,
3282 						      budget - work_done);
3283 			cpr->has_more_work |= cpr2->has_more_work;
3284 		}
3285 	}
3286 	return work_done;
3287 }
3288 
3289 static void __bnxt_poll_cqs_done(struct bnxt *bp, struct bnxt_napi *bnapi,
3290 				 u64 dbr_type, int budget)
3291 {
3292 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3293 	int i;
3294 
3295 	for (i = 0; i < cpr->cp_ring_count; i++) {
3296 		struct bnxt_cp_ring_info *cpr2 = &cpr->cp_ring_arr[i];
3297 		struct bnxt_db_info *db;
3298 
3299 		if (cpr2->had_work_done) {
3300 			u32 tgl = 0;
3301 
3302 			if (dbr_type == DBR_TYPE_CQ_ARMALL) {
3303 				cpr2->had_nqe_notify = 0;
3304 				tgl = cpr2->toggle;
3305 			}
3306 			db = &cpr2->cp_db;
3307 			bnxt_writeq(bp,
3308 				    db->db_key64 | dbr_type | DB_TOGGLE(tgl) |
3309 				    DB_RING_IDX(db, cpr2->cp_raw_cons),
3310 				    db->doorbell);
3311 			cpr2->had_work_done = 0;
3312 		}
3313 	}
3314 	__bnxt_poll_work_done(bp, bnapi, budget);
3315 }
3316 
3317 static int bnxt_poll_p5(struct napi_struct *napi, int budget)
3318 {
3319 	struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
3320 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3321 	struct bnxt_cp_ring_info *cpr_rx;
3322 	u32 raw_cons = cpr->cp_raw_cons;
3323 	struct bnxt *bp = bnapi->bp;
3324 	struct nqe_cn *nqcmp;
3325 	int work_done = 0;
3326 	u32 cons;
3327 
3328 	if (unlikely(test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))) {
3329 		napi_complete(napi);
3330 		return 0;
3331 	}
3332 	if (cpr->has_more_work) {
3333 		cpr->has_more_work = 0;
3334 		work_done = __bnxt_poll_cqs(bp, bnapi, budget);
3335 	}
3336 	while (1) {
3337 		u16 type;
3338 
3339 		cons = RING_CMP(raw_cons);
3340 		nqcmp = &cpr->nq_desc_ring[CP_RING(cons)][CP_IDX(cons)];
3341 
3342 		if (!NQ_CMP_VALID(nqcmp, raw_cons)) {
3343 			if (cpr->has_more_work)
3344 				break;
3345 
3346 			__bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ_ARMALL,
3347 					     budget);
3348 			cpr->cp_raw_cons = raw_cons;
3349 			if (napi_complete_done(napi, work_done))
3350 				BNXT_DB_NQ_ARM_P5(&cpr->cp_db,
3351 						  cpr->cp_raw_cons);
3352 			goto poll_done;
3353 		}
3354 
3355 		/* The valid test of the entry must be done first before
3356 		 * reading any further.
3357 		 */
3358 		dma_rmb();
3359 
3360 		type = le16_to_cpu(nqcmp->type);
3361 		if (NQE_CN_TYPE(type) == NQ_CN_TYPE_CQ_NOTIFICATION) {
3362 			u32 idx = le32_to_cpu(nqcmp->cq_handle_low);
3363 			u32 cq_type = BNXT_NQ_HDL_TYPE(idx);
3364 			struct bnxt_cp_ring_info *cpr2;
3365 
3366 			/* No more budget for RX work */
3367 			if (budget && work_done >= budget &&
3368 			    cq_type == BNXT_NQ_HDL_TYPE_RX)
3369 				break;
3370 
3371 			idx = BNXT_NQ_HDL_IDX(idx);
3372 			cpr2 = &cpr->cp_ring_arr[idx];
3373 			cpr2->had_nqe_notify = 1;
3374 			cpr2->toggle = NQE_CN_TOGGLE(type);
3375 			work_done += __bnxt_poll_work(bp, cpr2,
3376 						      budget - work_done);
3377 			cpr->has_more_work |= cpr2->has_more_work;
3378 		} else {
3379 			bnxt_hwrm_handler(bp, (struct tx_cmp *)nqcmp);
3380 		}
3381 		raw_cons = NEXT_RAW_CMP(raw_cons);
3382 	}
3383 	__bnxt_poll_cqs_done(bp, bnapi, DBR_TYPE_CQ, budget);
3384 	if (raw_cons != cpr->cp_raw_cons) {
3385 		cpr->cp_raw_cons = raw_cons;
3386 		BNXT_DB_NQ_P5(&cpr->cp_db, raw_cons);
3387 	}
3388 poll_done:
3389 	cpr_rx = &cpr->cp_ring_arr[0];
3390 	if (cpr_rx->cp_ring_type == BNXT_NQ_HDL_TYPE_RX &&
3391 	    (bp->flags & BNXT_FLAG_DIM) && bnxt_vnic_is_active(bp)) {
3392 		struct dim_sample dim_sample = {};
3393 
3394 		dim_update_sample(cpr->event_ctr,
3395 				  cpr_rx->rx_packets,
3396 				  cpr_rx->rx_bytes,
3397 				  &dim_sample);
3398 		net_dim(&cpr->dim, &dim_sample);
3399 	}
3400 	return work_done;
3401 }
3402 
3403 static void bnxt_free_one_tx_ring_skbs(struct bnxt *bp,
3404 				       struct bnxt_tx_ring_info *txr, int idx)
3405 {
3406 	int i, max_idx;
3407 	struct pci_dev *pdev = bp->pdev;
3408 
3409 	max_idx = bp->tx_nr_pages * TX_DESC_CNT;
3410 
3411 	for (i = 0; i < max_idx;) {
3412 		struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[i];
3413 		struct sk_buff *skb;
3414 		int j, last;
3415 
3416 		if (idx  < bp->tx_nr_rings_xdp &&
3417 		    tx_buf->action == XDP_REDIRECT) {
3418 			dma_unmap_single(&pdev->dev,
3419 					 dma_unmap_addr(tx_buf, mapping),
3420 					 dma_unmap_len(tx_buf, len),
3421 					 DMA_TO_DEVICE);
3422 			xdp_return_frame(tx_buf->xdpf);
3423 			tx_buf->action = 0;
3424 			tx_buf->xdpf = NULL;
3425 			i++;
3426 			continue;
3427 		}
3428 
3429 		skb = tx_buf->skb;
3430 		if (!skb) {
3431 			i++;
3432 			continue;
3433 		}
3434 
3435 		tx_buf->skb = NULL;
3436 
3437 		if (tx_buf->is_push) {
3438 			dev_kfree_skb(skb);
3439 			i += 2;
3440 			continue;
3441 		}
3442 
3443 		dma_unmap_single(&pdev->dev,
3444 				 dma_unmap_addr(tx_buf, mapping),
3445 				 skb_headlen(skb),
3446 				 DMA_TO_DEVICE);
3447 
3448 		last = tx_buf->nr_frags;
3449 		i += 2;
3450 		for (j = 0; j < last; j++, i++) {
3451 			int ring_idx = i & bp->tx_ring_mask;
3452 			skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
3453 
3454 			tx_buf = &txr->tx_buf_ring[ring_idx];
3455 			netmem_dma_unmap_page_attrs(&pdev->dev,
3456 						    dma_unmap_addr(tx_buf,
3457 								   mapping),
3458 						    skb_frag_size(frag),
3459 						    DMA_TO_DEVICE, 0);
3460 		}
3461 		dev_kfree_skb(skb);
3462 	}
3463 	netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, idx));
3464 }
3465 
3466 static void bnxt_free_tx_skbs(struct bnxt *bp)
3467 {
3468 	int i;
3469 
3470 	if (!bp->tx_ring)
3471 		return;
3472 
3473 	for (i = 0; i < bp->tx_nr_rings; i++) {
3474 		struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3475 
3476 		if (!txr->tx_buf_ring)
3477 			continue;
3478 
3479 		bnxt_free_one_tx_ring_skbs(bp, txr, i);
3480 	}
3481 
3482 	if (bp->ptp_cfg && !(bp->fw_cap & BNXT_FW_CAP_TX_TS_CMP))
3483 		bnxt_ptp_free_txts_skbs(bp->ptp_cfg);
3484 }
3485 
3486 static void bnxt_free_one_rx_ring(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
3487 {
3488 	int i, max_idx;
3489 
3490 	max_idx = bp->rx_nr_pages * RX_DESC_CNT;
3491 
3492 	for (i = 0; i < max_idx; i++) {
3493 		struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[i];
3494 		void *data = rx_buf->data;
3495 
3496 		if (!data)
3497 			continue;
3498 
3499 		rx_buf->data = NULL;
3500 		if (BNXT_RX_PAGE_MODE(bp))
3501 			page_pool_recycle_direct(rxr->page_pool, data);
3502 		else
3503 			page_pool_free_va(rxr->head_pool, data, true);
3504 	}
3505 }
3506 
3507 static void bnxt_free_one_rx_agg_ring(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
3508 {
3509 	int i, max_idx;
3510 
3511 	max_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
3512 
3513 	for (i = 0; i < max_idx; i++) {
3514 		struct bnxt_sw_rx_agg_bd *rx_agg_buf = &rxr->rx_agg_ring[i];
3515 		netmem_ref netmem = rx_agg_buf->netmem;
3516 
3517 		if (!netmem)
3518 			continue;
3519 
3520 		rx_agg_buf->netmem = 0;
3521 		__clear_bit(i, rxr->rx_agg_bmap);
3522 
3523 		page_pool_recycle_direct_netmem(rxr->page_pool, netmem);
3524 	}
3525 }
3526 
3527 static void bnxt_free_one_tpa_info_data(struct bnxt *bp,
3528 					struct bnxt_rx_ring_info *rxr)
3529 {
3530 	int i;
3531 
3532 	for (i = 0; i < bp->max_tpa; i++) {
3533 		struct bnxt_tpa_info *tpa_info = &rxr->rx_tpa[i];
3534 		u8 *data = tpa_info->data;
3535 
3536 		if (!data)
3537 			continue;
3538 
3539 		tpa_info->data = NULL;
3540 		page_pool_free_va(rxr->head_pool, data, false);
3541 	}
3542 }
3543 
3544 static void bnxt_free_one_rx_ring_skbs(struct bnxt *bp,
3545 				       struct bnxt_rx_ring_info *rxr)
3546 {
3547 	struct bnxt_tpa_idx_map *map;
3548 
3549 	if (!rxr->rx_tpa)
3550 		goto skip_rx_tpa_free;
3551 
3552 	bnxt_free_one_tpa_info_data(bp, rxr);
3553 
3554 skip_rx_tpa_free:
3555 	if (!rxr->rx_buf_ring)
3556 		goto skip_rx_buf_free;
3557 
3558 	bnxt_free_one_rx_ring(bp, rxr);
3559 
3560 skip_rx_buf_free:
3561 	if (!rxr->rx_agg_ring)
3562 		goto skip_rx_agg_free;
3563 
3564 	bnxt_free_one_rx_agg_ring(bp, rxr);
3565 
3566 skip_rx_agg_free:
3567 	map = rxr->rx_tpa_idx_map;
3568 	if (map)
3569 		memset(map->agg_idx_bmap, 0, sizeof(map->agg_idx_bmap));
3570 }
3571 
3572 static void bnxt_free_rx_skbs(struct bnxt *bp)
3573 {
3574 	int i;
3575 
3576 	if (!bp->rx_ring)
3577 		return;
3578 
3579 	for (i = 0; i < bp->rx_nr_rings; i++)
3580 		bnxt_free_one_rx_ring_skbs(bp, &bp->rx_ring[i]);
3581 }
3582 
3583 static void bnxt_free_skbs(struct bnxt *bp)
3584 {
3585 	bnxt_free_tx_skbs(bp);
3586 	bnxt_free_rx_skbs(bp);
3587 }
3588 
3589 static void bnxt_init_ctx_mem(struct bnxt_ctx_mem_type *ctxm, void *p, int len)
3590 {
3591 	u8 init_val = ctxm->init_value;
3592 	u16 offset = ctxm->init_offset;
3593 	u8 *p2 = p;
3594 	int i;
3595 
3596 	if (!init_val)
3597 		return;
3598 	if (offset == BNXT_CTX_INIT_INVALID_OFFSET) {
3599 		memset(p, init_val, len);
3600 		return;
3601 	}
3602 	for (i = 0; i < len; i += ctxm->entry_size)
3603 		*(p2 + i + offset) = init_val;
3604 }
3605 
3606 static size_t __bnxt_copy_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem,
3607 			       void *buf, size_t offset, size_t head,
3608 			       size_t tail)
3609 {
3610 	int i, head_page, start_idx, source_offset;
3611 	size_t len, rem_len, total_len, max_bytes;
3612 
3613 	head_page = head / rmem->page_size;
3614 	source_offset = head % rmem->page_size;
3615 	total_len = (tail - head) & MAX_CTX_BYTES_MASK;
3616 	if (!total_len)
3617 		total_len = MAX_CTX_BYTES;
3618 	start_idx = head_page % MAX_CTX_PAGES;
3619 	max_bytes = (rmem->nr_pages - start_idx) * rmem->page_size -
3620 		    source_offset;
3621 	total_len = min(total_len, max_bytes);
3622 	rem_len = total_len;
3623 
3624 	for (i = start_idx; rem_len; i++, source_offset = 0) {
3625 		len = min((size_t)(rmem->page_size - source_offset), rem_len);
3626 		if (buf)
3627 			memcpy(buf + offset, rmem->pg_arr[i] + source_offset,
3628 			       len);
3629 		offset += len;
3630 		rem_len -= len;
3631 	}
3632 	return total_len;
3633 }
3634 
3635 static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
3636 {
3637 	struct pci_dev *pdev = bp->pdev;
3638 	int i;
3639 
3640 	if (!rmem->pg_arr)
3641 		goto skip_pages;
3642 
3643 	for (i = 0; i < rmem->nr_pages; i++) {
3644 		if (!rmem->pg_arr[i])
3645 			continue;
3646 
3647 		dma_free_coherent(&pdev->dev, rmem->page_size,
3648 				  rmem->pg_arr[i], rmem->dma_arr[i]);
3649 
3650 		rmem->pg_arr[i] = NULL;
3651 	}
3652 skip_pages:
3653 	if (rmem->pg_tbl) {
3654 		size_t pg_tbl_size = rmem->nr_pages * 8;
3655 
3656 		if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
3657 			pg_tbl_size = rmem->page_size;
3658 		dma_free_coherent(&pdev->dev, pg_tbl_size,
3659 				  rmem->pg_tbl, rmem->pg_tbl_map);
3660 		rmem->pg_tbl = NULL;
3661 	}
3662 	if (rmem->vmem_size && *rmem->vmem) {
3663 		vfree(*rmem->vmem);
3664 		*rmem->vmem = NULL;
3665 	}
3666 }
3667 
3668 static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_mem_info *rmem)
3669 {
3670 	struct pci_dev *pdev = bp->pdev;
3671 	u64 valid_bit = 0;
3672 	int i;
3673 
3674 	if (rmem->flags & (BNXT_RMEM_VALID_PTE_FLAG | BNXT_RMEM_RING_PTE_FLAG))
3675 		valid_bit = PTU_PTE_VALID;
3676 	if ((rmem->nr_pages > 1 || rmem->depth > 0) && !rmem->pg_tbl) {
3677 		size_t pg_tbl_size = rmem->nr_pages * 8;
3678 
3679 		if (rmem->flags & BNXT_RMEM_USE_FULL_PAGE_FLAG)
3680 			pg_tbl_size = rmem->page_size;
3681 		rmem->pg_tbl = dma_alloc_coherent(&pdev->dev, pg_tbl_size,
3682 						  &rmem->pg_tbl_map,
3683 						  GFP_KERNEL);
3684 		if (!rmem->pg_tbl)
3685 			return -ENOMEM;
3686 	}
3687 
3688 	for (i = 0; i < rmem->nr_pages; i++) {
3689 		u64 extra_bits = valid_bit;
3690 
3691 		rmem->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
3692 						     rmem->page_size,
3693 						     &rmem->dma_arr[i],
3694 						     GFP_KERNEL);
3695 		if (!rmem->pg_arr[i])
3696 			return -ENOMEM;
3697 
3698 		if (rmem->ctx_mem)
3699 			bnxt_init_ctx_mem(rmem->ctx_mem, rmem->pg_arr[i],
3700 					  rmem->page_size);
3701 		if (rmem->nr_pages > 1 || rmem->depth > 0) {
3702 			if (i == rmem->nr_pages - 2 &&
3703 			    (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
3704 				extra_bits |= PTU_PTE_NEXT_TO_LAST;
3705 			else if (i == rmem->nr_pages - 1 &&
3706 				 (rmem->flags & BNXT_RMEM_RING_PTE_FLAG))
3707 				extra_bits |= PTU_PTE_LAST;
3708 			rmem->pg_tbl[i] =
3709 				cpu_to_le64(rmem->dma_arr[i] | extra_bits);
3710 		}
3711 	}
3712 
3713 	if (rmem->vmem_size) {
3714 		*rmem->vmem = vzalloc(rmem->vmem_size);
3715 		if (!(*rmem->vmem))
3716 			return -ENOMEM;
3717 	}
3718 	return 0;
3719 }
3720 
3721 static void bnxt_free_one_tpa_info(struct bnxt *bp,
3722 				   struct bnxt_rx_ring_info *rxr)
3723 {
3724 	int i;
3725 
3726 	kfree(rxr->rx_tpa_idx_map);
3727 	rxr->rx_tpa_idx_map = NULL;
3728 	if (rxr->rx_tpa) {
3729 		for (i = 0; i < bp->max_tpa; i++) {
3730 			kfree(rxr->rx_tpa[i].agg_arr);
3731 			rxr->rx_tpa[i].agg_arr = NULL;
3732 		}
3733 	}
3734 	kfree(rxr->rx_tpa);
3735 	rxr->rx_tpa = NULL;
3736 }
3737 
3738 static void bnxt_free_tpa_info(struct bnxt *bp)
3739 {
3740 	int i;
3741 
3742 	for (i = 0; i < bp->rx_nr_rings; i++) {
3743 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3744 
3745 		bnxt_free_one_tpa_info(bp, rxr);
3746 	}
3747 }
3748 
3749 static int bnxt_alloc_one_tpa_info(struct bnxt *bp,
3750 				   struct bnxt_rx_ring_info *rxr)
3751 {
3752 	struct rx_agg_cmp *agg;
3753 	int i;
3754 
3755 	rxr->rx_tpa = kzalloc_objs(struct bnxt_tpa_info, bp->max_tpa,
3756 				   GFP_KERNEL);
3757 	if (!rxr->rx_tpa)
3758 		return -ENOMEM;
3759 
3760 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
3761 		return 0;
3762 	for (i = 0; i < bp->max_tpa; i++) {
3763 		agg = kzalloc_objs(*agg, MAX_SKB_FRAGS);
3764 		if (!agg)
3765 			return -ENOMEM;
3766 		rxr->rx_tpa[i].agg_arr = agg;
3767 	}
3768 	rxr->rx_tpa_idx_map = kzalloc_obj(*rxr->rx_tpa_idx_map);
3769 	if (!rxr->rx_tpa_idx_map)
3770 		return -ENOMEM;
3771 
3772 	return 0;
3773 }
3774 
3775 static int bnxt_alloc_tpa_info(struct bnxt *bp)
3776 {
3777 	int i, rc;
3778 
3779 	bp->max_tpa = MAX_TPA;
3780 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
3781 		if (!bp->max_tpa_v2)
3782 			return 0;
3783 		bp->max_tpa = max_t(u16, bp->max_tpa_v2, MAX_TPA_P5);
3784 	}
3785 
3786 	for (i = 0; i < bp->rx_nr_rings; i++) {
3787 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3788 
3789 		rc = bnxt_alloc_one_tpa_info(bp, rxr);
3790 		if (rc)
3791 			return rc;
3792 	}
3793 	return 0;
3794 }
3795 
3796 static void bnxt_free_rx_rings(struct bnxt *bp)
3797 {
3798 	int i;
3799 
3800 	if (!bp->rx_ring)
3801 		return;
3802 
3803 	bnxt_free_tpa_info(bp);
3804 	for (i = 0; i < bp->rx_nr_rings; i++) {
3805 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3806 		struct bnxt_ring_struct *ring;
3807 
3808 		if (rxr->xdp_prog)
3809 			bpf_prog_put(rxr->xdp_prog);
3810 
3811 		if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
3812 			xdp_rxq_info_unreg(&rxr->xdp_rxq);
3813 
3814 		page_pool_destroy(rxr->page_pool);
3815 		page_pool_destroy(rxr->head_pool);
3816 		rxr->page_pool = rxr->head_pool = NULL;
3817 
3818 		kfree(rxr->rx_agg_bmap);
3819 		rxr->rx_agg_bmap = NULL;
3820 
3821 		ring = &rxr->rx_ring_struct;
3822 		bnxt_free_ring(bp, &ring->ring_mem);
3823 
3824 		ring = &rxr->rx_agg_ring_struct;
3825 		bnxt_free_ring(bp, &ring->ring_mem);
3826 	}
3827 }
3828 
3829 static int bnxt_rx_agg_ring_fill_level(struct bnxt *bp,
3830 				       struct bnxt_rx_ring_info *rxr)
3831 {
3832 	/* User may have chosen larger than default rx_page_size,
3833 	 * we keep the ring sizes uniform and also want uniform amount
3834 	 * of bytes consumed per ring, so cap how much of the rings we fill.
3835 	 */
3836 	int fill_level = bp->rx_agg_ring_size;
3837 
3838 	if (rxr->rx_page_size > BNXT_RX_PAGE_SIZE)
3839 		fill_level /= rxr->rx_page_size / BNXT_RX_PAGE_SIZE;
3840 
3841 	return fill_level;
3842 }
3843 
3844 static int bnxt_alloc_rx_page_pool(struct bnxt *bp,
3845 				   struct bnxt_rx_ring_info *rxr,
3846 				   int numa_node)
3847 {
3848 	unsigned int agg_size_fac = rxr->rx_page_size / BNXT_RX_PAGE_SIZE;
3849 	const unsigned int rx_size_fac = PAGE_SIZE / SZ_4K;
3850 	struct page_pool_params pp = { 0 };
3851 	struct page_pool *pool;
3852 
3853 	pp.pool_size = bnxt_rx_agg_ring_fill_level(bp, rxr) / agg_size_fac;
3854 	if (BNXT_RX_PAGE_MODE(bp))
3855 		pp.pool_size += bp->rx_ring_size / rx_size_fac;
3856 
3857 	pp.order = get_order(rxr->rx_page_size);
3858 	pp.nid = numa_node;
3859 	pp.netdev = bp->dev;
3860 	pp.dev = &bp->pdev->dev;
3861 	pp.dma_dir = bp->rx_dir;
3862 	pp.max_len = PAGE_SIZE << pp.order;
3863 	pp.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV |
3864 		   PP_FLAG_ALLOW_UNREADABLE_NETMEM;
3865 	pp.queue_idx = rxr->bnapi->index;
3866 
3867 	pool = page_pool_create(&pp);
3868 	if (IS_ERR(pool))
3869 		return PTR_ERR(pool);
3870 	rxr->page_pool = pool;
3871 
3872 	rxr->need_head_pool = page_pool_is_unreadable(pool);
3873 	rxr->need_head_pool |= !!pp.order;
3874 	if (bnxt_separate_head_pool(rxr)) {
3875 		pp.order = 0;
3876 		pp.max_len = PAGE_SIZE;
3877 		pp.pool_size = min(bp->rx_ring_size / rx_size_fac, 1024);
3878 		pp.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV;
3879 		pool = page_pool_create(&pp);
3880 		if (IS_ERR(pool))
3881 			goto err_destroy_pp;
3882 	} else {
3883 		page_pool_get(pool);
3884 	}
3885 	rxr->head_pool = pool;
3886 
3887 	return 0;
3888 
3889 err_destroy_pp:
3890 	page_pool_destroy(rxr->page_pool);
3891 	rxr->page_pool = NULL;
3892 	return PTR_ERR(pool);
3893 }
3894 
3895 static void bnxt_enable_rx_page_pool(struct bnxt_rx_ring_info *rxr)
3896 {
3897 	page_pool_enable_direct_recycling(rxr->head_pool, &rxr->bnapi->napi);
3898 	page_pool_enable_direct_recycling(rxr->page_pool, &rxr->bnapi->napi);
3899 }
3900 
3901 static int bnxt_alloc_rx_agg_bmap(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
3902 {
3903 	u16 mem_size;
3904 
3905 	rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
3906 	mem_size = rxr->rx_agg_bmap_size / 8;
3907 	rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
3908 	if (!rxr->rx_agg_bmap)
3909 		return -ENOMEM;
3910 
3911 	return 0;
3912 }
3913 
3914 static int bnxt_alloc_rx_rings(struct bnxt *bp)
3915 {
3916 	int numa_node = dev_to_node(&bp->pdev->dev);
3917 	int i, rc = 0, agg_rings = 0, cpu;
3918 
3919 	if (!bp->rx_ring)
3920 		return -ENOMEM;
3921 
3922 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
3923 		agg_rings = 1;
3924 
3925 	for (i = 0; i < bp->rx_nr_rings; i++) {
3926 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
3927 		struct bnxt_ring_struct *ring;
3928 		int cpu_node;
3929 
3930 		ring = &rxr->rx_ring_struct;
3931 
3932 		cpu = cpumask_local_spread(i, numa_node);
3933 		cpu_node = cpu_to_node(cpu);
3934 		netdev_dbg(bp->dev, "Allocating page pool for rx_ring[%d] on numa_node: %d\n",
3935 			   i, cpu_node);
3936 		rc = bnxt_alloc_rx_page_pool(bp, rxr, cpu_node);
3937 		if (rc)
3938 			return rc;
3939 		bnxt_enable_rx_page_pool(rxr);
3940 
3941 		rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i, 0);
3942 		if (rc < 0)
3943 			return rc;
3944 
3945 		rc = xdp_rxq_info_reg_mem_model(&rxr->xdp_rxq,
3946 						MEM_TYPE_PAGE_POOL,
3947 						rxr->page_pool);
3948 		if (rc) {
3949 			xdp_rxq_info_unreg(&rxr->xdp_rxq);
3950 			return rc;
3951 		}
3952 
3953 		rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3954 		if (rc)
3955 			return rc;
3956 
3957 		ring->grp_idx = i;
3958 		if (agg_rings) {
3959 			ring = &rxr->rx_agg_ring_struct;
3960 			rc = bnxt_alloc_ring(bp, &ring->ring_mem);
3961 			if (rc)
3962 				return rc;
3963 
3964 			ring->grp_idx = i;
3965 			rc = bnxt_alloc_rx_agg_bmap(bp, rxr);
3966 			if (rc)
3967 				return rc;
3968 		}
3969 	}
3970 	if (bp->flags & BNXT_FLAG_TPA)
3971 		rc = bnxt_alloc_tpa_info(bp);
3972 	return rc;
3973 }
3974 
3975 static void bnxt_free_tx_rings(struct bnxt *bp)
3976 {
3977 	int i;
3978 	struct pci_dev *pdev = bp->pdev;
3979 
3980 	if (!bp->tx_ring)
3981 		return;
3982 
3983 	for (i = 0; i < bp->tx_nr_rings; i++) {
3984 		struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
3985 		struct bnxt_ring_struct *ring;
3986 
3987 		if (txr->tx_push) {
3988 			dma_free_coherent(&pdev->dev, bp->tx_push_size,
3989 					  txr->tx_push, txr->tx_push_mapping);
3990 			txr->tx_push = NULL;
3991 		}
3992 
3993 		ring = &txr->tx_ring_struct;
3994 
3995 		bnxt_free_ring(bp, &ring->ring_mem);
3996 	}
3997 }
3998 
3999 #define BNXT_TC_TO_RING_BASE(bp, tc)	\
4000 	((tc) * (bp)->tx_nr_rings_per_tc)
4001 
4002 #define BNXT_RING_TO_TC_OFF(bp, tx)	\
4003 	((tx) % (bp)->tx_nr_rings_per_tc)
4004 
4005 #define BNXT_RING_TO_TC(bp, tx)		\
4006 	((tx) / (bp)->tx_nr_rings_per_tc)
4007 
4008 static int bnxt_alloc_tx_rings(struct bnxt *bp)
4009 {
4010 	int i, j, rc;
4011 	struct pci_dev *pdev = bp->pdev;
4012 
4013 	bp->tx_push_size = 0;
4014 	if (bp->tx_push_thresh) {
4015 		int push_size;
4016 
4017 		push_size  = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
4018 					bp->tx_push_thresh);
4019 
4020 		if (push_size > 256) {
4021 			push_size = 0;
4022 			bp->tx_push_thresh = 0;
4023 		}
4024 
4025 		bp->tx_push_size = push_size;
4026 	}
4027 
4028 	for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
4029 		struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4030 		struct bnxt_ring_struct *ring;
4031 		u8 qidx;
4032 
4033 		ring = &txr->tx_ring_struct;
4034 
4035 		rc = bnxt_alloc_ring(bp, &ring->ring_mem);
4036 		if (rc)
4037 			return rc;
4038 
4039 		ring->grp_idx = txr->bnapi->index;
4040 		if (bp->tx_push_size) {
4041 			dma_addr_t mapping;
4042 
4043 			/* One pre-allocated DMA buffer to backup
4044 			 * TX push operation
4045 			 */
4046 			txr->tx_push = dma_alloc_coherent(&pdev->dev,
4047 						bp->tx_push_size,
4048 						&txr->tx_push_mapping,
4049 						GFP_KERNEL);
4050 
4051 			if (!txr->tx_push)
4052 				return -ENOMEM;
4053 
4054 			mapping = txr->tx_push_mapping +
4055 				sizeof(struct tx_push_bd);
4056 			txr->data_mapping = cpu_to_le64(mapping);
4057 		}
4058 		qidx = bp->tc_to_qidx[j];
4059 		ring->queue_id = bp->q_info[qidx].queue_id;
4060 		spin_lock_init(&txr->xdp_tx_lock);
4061 		if (i < bp->tx_nr_rings_xdp)
4062 			continue;
4063 		if (BNXT_RING_TO_TC_OFF(bp, i) == (bp->tx_nr_rings_per_tc - 1))
4064 			j++;
4065 	}
4066 	return 0;
4067 }
4068 
4069 static void bnxt_free_cp_arrays(struct bnxt_cp_ring_info *cpr)
4070 {
4071 	struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
4072 
4073 	kfree(cpr->cp_desc_ring);
4074 	cpr->cp_desc_ring = NULL;
4075 	ring->ring_mem.pg_arr = NULL;
4076 	kfree(cpr->cp_desc_mapping);
4077 	cpr->cp_desc_mapping = NULL;
4078 	ring->ring_mem.dma_arr = NULL;
4079 }
4080 
4081 static int bnxt_alloc_cp_arrays(struct bnxt_cp_ring_info *cpr, int n)
4082 {
4083 	cpr->cp_desc_ring = kzalloc_objs(*cpr->cp_desc_ring, n);
4084 	if (!cpr->cp_desc_ring)
4085 		return -ENOMEM;
4086 	cpr->cp_desc_mapping = kzalloc_objs(*cpr->cp_desc_mapping, n,
4087 					    GFP_KERNEL);
4088 	if (!cpr->cp_desc_mapping)
4089 		return -ENOMEM;
4090 	return 0;
4091 }
4092 
4093 static void bnxt_free_all_cp_arrays(struct bnxt *bp)
4094 {
4095 	int i;
4096 
4097 	if (!bp->bnapi)
4098 		return;
4099 	for (i = 0; i < bp->cp_nr_rings; i++) {
4100 		struct bnxt_napi *bnapi = bp->bnapi[i];
4101 
4102 		if (!bnapi)
4103 			continue;
4104 		bnxt_free_cp_arrays(&bnapi->cp_ring);
4105 	}
4106 }
4107 
4108 static int bnxt_alloc_all_cp_arrays(struct bnxt *bp)
4109 {
4110 	int i, n = bp->cp_nr_pages;
4111 
4112 	for (i = 0; i < bp->cp_nr_rings; i++) {
4113 		struct bnxt_napi *bnapi = bp->bnapi[i];
4114 		int rc;
4115 
4116 		if (!bnapi)
4117 			continue;
4118 		rc = bnxt_alloc_cp_arrays(&bnapi->cp_ring, n);
4119 		if (rc)
4120 			return rc;
4121 	}
4122 	return 0;
4123 }
4124 
4125 static void bnxt_free_cp_rings(struct bnxt *bp)
4126 {
4127 	int i;
4128 
4129 	if (!bp->bnapi)
4130 		return;
4131 
4132 	for (i = 0; i < bp->cp_nr_rings; i++) {
4133 		struct bnxt_napi *bnapi = bp->bnapi[i];
4134 		struct bnxt_cp_ring_info *cpr;
4135 		struct bnxt_ring_struct *ring;
4136 		int j;
4137 
4138 		if (!bnapi)
4139 			continue;
4140 
4141 		cpr = &bnapi->cp_ring;
4142 		ring = &cpr->cp_ring_struct;
4143 
4144 		bnxt_free_ring(bp, &ring->ring_mem);
4145 
4146 		if (!cpr->cp_ring_arr)
4147 			continue;
4148 
4149 		for (j = 0; j < cpr->cp_ring_count; j++) {
4150 			struct bnxt_cp_ring_info *cpr2 = &cpr->cp_ring_arr[j];
4151 
4152 			ring = &cpr2->cp_ring_struct;
4153 			bnxt_free_ring(bp, &ring->ring_mem);
4154 			bnxt_free_cp_arrays(cpr2);
4155 		}
4156 		kfree(cpr->cp_ring_arr);
4157 		cpr->cp_ring_arr = NULL;
4158 		cpr->cp_ring_count = 0;
4159 	}
4160 }
4161 
4162 static int bnxt_alloc_cp_sub_ring(struct bnxt *bp,
4163 				  struct bnxt_cp_ring_info *cpr)
4164 {
4165 	struct bnxt_ring_mem_info *rmem;
4166 	struct bnxt_ring_struct *ring;
4167 	int rc;
4168 
4169 	rc = bnxt_alloc_cp_arrays(cpr, bp->cp_nr_pages);
4170 	if (rc) {
4171 		bnxt_free_cp_arrays(cpr);
4172 		return -ENOMEM;
4173 	}
4174 	ring = &cpr->cp_ring_struct;
4175 	rmem = &ring->ring_mem;
4176 	rmem->nr_pages = bp->cp_nr_pages;
4177 	rmem->page_size = HW_CMPD_RING_SIZE;
4178 	rmem->pg_arr = (void **)cpr->cp_desc_ring;
4179 	rmem->dma_arr = cpr->cp_desc_mapping;
4180 	rmem->flags = BNXT_RMEM_RING_PTE_FLAG;
4181 	rc = bnxt_alloc_ring(bp, rmem);
4182 	if (rc) {
4183 		bnxt_free_ring(bp, rmem);
4184 		bnxt_free_cp_arrays(cpr);
4185 	}
4186 	return rc;
4187 }
4188 
4189 static int bnxt_alloc_cp_rings(struct bnxt *bp)
4190 {
4191 	bool sh = !!(bp->flags & BNXT_FLAG_SHARED_RINGS);
4192 	int i, j, rc, ulp_msix;
4193 	int tcs = bp->num_tc;
4194 
4195 	if (!tcs)
4196 		tcs = 1;
4197 	ulp_msix = bnxt_get_ulp_msix_num(bp);
4198 	for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
4199 		struct bnxt_napi *bnapi = bp->bnapi[i];
4200 		struct bnxt_cp_ring_info *cpr, *cpr2;
4201 		struct bnxt_ring_struct *ring;
4202 		int cp_count = 0, k;
4203 		int rx = 0, tx = 0;
4204 
4205 		if (!bnapi)
4206 			continue;
4207 
4208 		cpr = &bnapi->cp_ring;
4209 		cpr->bnapi = bnapi;
4210 		ring = &cpr->cp_ring_struct;
4211 
4212 		rc = bnxt_alloc_ring(bp, &ring->ring_mem);
4213 		if (rc)
4214 			return rc;
4215 
4216 		ring->map_idx = ulp_msix + i;
4217 
4218 		if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
4219 			continue;
4220 
4221 		if (i < bp->rx_nr_rings) {
4222 			cp_count++;
4223 			rx = 1;
4224 		}
4225 		if (i < bp->tx_nr_rings_xdp) {
4226 			cp_count++;
4227 			tx = 1;
4228 		} else if ((sh && i < bp->tx_nr_rings) ||
4229 			 (!sh && i >= bp->rx_nr_rings)) {
4230 			cp_count += tcs;
4231 			tx = 1;
4232 		}
4233 
4234 		cpr->cp_ring_arr = kzalloc_objs(*cpr, cp_count);
4235 		if (!cpr->cp_ring_arr)
4236 			return -ENOMEM;
4237 		cpr->cp_ring_count = cp_count;
4238 
4239 		for (k = 0; k < cp_count; k++) {
4240 			cpr2 = &cpr->cp_ring_arr[k];
4241 			rc = bnxt_alloc_cp_sub_ring(bp, cpr2);
4242 			if (rc)
4243 				return rc;
4244 			cpr2->bnapi = bnapi;
4245 			cpr2->sw_stats = cpr->sw_stats;
4246 			cpr2->cp_idx = k;
4247 			if (!k && rx) {
4248 				bp->rx_ring[i].rx_cpr = cpr2;
4249 				cpr2->cp_ring_type = BNXT_NQ_HDL_TYPE_RX;
4250 			} else {
4251 				int n, tc = k - rx;
4252 
4253 				n = BNXT_TC_TO_RING_BASE(bp, tc) + j;
4254 				bp->tx_ring[n].tx_cpr = cpr2;
4255 				cpr2->cp_ring_type = BNXT_NQ_HDL_TYPE_TX;
4256 			}
4257 		}
4258 		if (tx)
4259 			j++;
4260 	}
4261 	return 0;
4262 }
4263 
4264 static void bnxt_init_rx_ring_struct(struct bnxt *bp,
4265 				     struct bnxt_rx_ring_info *rxr)
4266 {
4267 	struct bnxt_ring_mem_info *rmem;
4268 	struct bnxt_ring_struct *ring;
4269 
4270 	ring = &rxr->rx_ring_struct;
4271 	rmem = &ring->ring_mem;
4272 	rmem->nr_pages = bp->rx_nr_pages;
4273 	rmem->page_size = HW_RXBD_RING_SIZE;
4274 	rmem->pg_arr = (void **)rxr->rx_desc_ring;
4275 	rmem->dma_arr = rxr->rx_desc_mapping;
4276 	rmem->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
4277 	rmem->vmem = (void **)&rxr->rx_buf_ring;
4278 
4279 	ring = &rxr->rx_agg_ring_struct;
4280 	rmem = &ring->ring_mem;
4281 	rmem->nr_pages = bp->rx_agg_nr_pages;
4282 	rmem->page_size = HW_RXBD_RING_SIZE;
4283 	rmem->pg_arr = (void **)rxr->rx_agg_desc_ring;
4284 	rmem->dma_arr = rxr->rx_agg_desc_mapping;
4285 	rmem->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
4286 	rmem->vmem = (void **)&rxr->rx_agg_ring;
4287 }
4288 
4289 static void bnxt_reset_rx_ring_struct(struct bnxt *bp,
4290 				      struct bnxt_rx_ring_info *rxr)
4291 {
4292 	struct bnxt_ring_mem_info *rmem;
4293 	struct bnxt_ring_struct *ring;
4294 	int i;
4295 
4296 	rxr->page_pool->p.napi = NULL;
4297 	rxr->page_pool = NULL;
4298 	rxr->head_pool->p.napi = NULL;
4299 	rxr->head_pool = NULL;
4300 	memset(&rxr->xdp_rxq, 0, sizeof(struct xdp_rxq_info));
4301 
4302 	ring = &rxr->rx_ring_struct;
4303 	rmem = &ring->ring_mem;
4304 	rmem->pg_tbl = NULL;
4305 	rmem->pg_tbl_map = 0;
4306 	for (i = 0; i < rmem->nr_pages; i++) {
4307 		rmem->pg_arr[i] = NULL;
4308 		rmem->dma_arr[i] = 0;
4309 	}
4310 	*rmem->vmem = NULL;
4311 
4312 	ring = &rxr->rx_agg_ring_struct;
4313 	rmem = &ring->ring_mem;
4314 	rmem->pg_tbl = NULL;
4315 	rmem->pg_tbl_map = 0;
4316 	for (i = 0; i < rmem->nr_pages; i++) {
4317 		rmem->pg_arr[i] = NULL;
4318 		rmem->dma_arr[i] = 0;
4319 	}
4320 	*rmem->vmem = NULL;
4321 }
4322 
4323 static void bnxt_init_ring_struct(struct bnxt *bp)
4324 {
4325 	int i, j;
4326 
4327 	for (i = 0; i < bp->cp_nr_rings; i++) {
4328 		struct bnxt_napi *bnapi = bp->bnapi[i];
4329 		struct netdev_queue_config qcfg;
4330 		struct bnxt_ring_mem_info *rmem;
4331 		struct bnxt_cp_ring_info *cpr;
4332 		struct bnxt_rx_ring_info *rxr;
4333 		struct bnxt_tx_ring_info *txr;
4334 		struct bnxt_ring_struct *ring;
4335 
4336 		if (!bnapi)
4337 			continue;
4338 
4339 		cpr = &bnapi->cp_ring;
4340 		ring = &cpr->cp_ring_struct;
4341 		rmem = &ring->ring_mem;
4342 		rmem->nr_pages = bp->cp_nr_pages;
4343 		rmem->page_size = HW_CMPD_RING_SIZE;
4344 		rmem->pg_arr = (void **)cpr->cp_desc_ring;
4345 		rmem->dma_arr = cpr->cp_desc_mapping;
4346 		rmem->vmem_size = 0;
4347 
4348 		rxr = bnapi->rx_ring;
4349 		if (!rxr)
4350 			goto skip_rx;
4351 
4352 		netdev_queue_config(bp->dev, i, &qcfg);
4353 		rxr->rx_page_size = qcfg.rx_page_size;
4354 
4355 		ring = &rxr->rx_ring_struct;
4356 		rmem = &ring->ring_mem;
4357 		rmem->nr_pages = bp->rx_nr_pages;
4358 		rmem->page_size = HW_RXBD_RING_SIZE;
4359 		rmem->pg_arr = (void **)rxr->rx_desc_ring;
4360 		rmem->dma_arr = rxr->rx_desc_mapping;
4361 		rmem->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
4362 		rmem->vmem = (void **)&rxr->rx_buf_ring;
4363 
4364 		ring = &rxr->rx_agg_ring_struct;
4365 		rmem = &ring->ring_mem;
4366 		rmem->nr_pages = bp->rx_agg_nr_pages;
4367 		rmem->page_size = HW_RXBD_RING_SIZE;
4368 		rmem->pg_arr = (void **)rxr->rx_agg_desc_ring;
4369 		rmem->dma_arr = rxr->rx_agg_desc_mapping;
4370 		rmem->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
4371 		rmem->vmem = (void **)&rxr->rx_agg_ring;
4372 
4373 skip_rx:
4374 		bnxt_for_each_napi_tx(j, bnapi, txr) {
4375 			ring = &txr->tx_ring_struct;
4376 			rmem = &ring->ring_mem;
4377 			rmem->nr_pages = bp->tx_nr_pages;
4378 			rmem->page_size = HW_TXBD_RING_SIZE;
4379 			rmem->pg_arr = (void **)txr->tx_desc_ring;
4380 			rmem->dma_arr = txr->tx_desc_mapping;
4381 			rmem->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
4382 			rmem->vmem = (void **)&txr->tx_buf_ring;
4383 		}
4384 	}
4385 }
4386 
4387 static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
4388 {
4389 	int i;
4390 	u32 prod;
4391 	struct rx_bd **rx_buf_ring;
4392 
4393 	rx_buf_ring = (struct rx_bd **)ring->ring_mem.pg_arr;
4394 	for (i = 0, prod = 0; i < ring->ring_mem.nr_pages; i++) {
4395 		int j;
4396 		struct rx_bd *rxbd;
4397 
4398 		rxbd = rx_buf_ring[i];
4399 		if (!rxbd)
4400 			continue;
4401 
4402 		for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
4403 			rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
4404 			rxbd->rx_bd_opaque = prod;
4405 		}
4406 	}
4407 }
4408 
4409 static void bnxt_alloc_one_rx_ring_skb(struct bnxt *bp,
4410 				       struct bnxt_rx_ring_info *rxr,
4411 				       int ring_nr)
4412 {
4413 	u32 prod;
4414 	int i;
4415 
4416 	prod = rxr->rx_prod;
4417 	for (i = 0; i < bp->rx_ring_size; i++) {
4418 		if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL)) {
4419 			netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
4420 				    ring_nr, i, bp->rx_ring_size);
4421 			break;
4422 		}
4423 		prod = NEXT_RX(prod);
4424 	}
4425 	rxr->rx_prod = prod;
4426 }
4427 
4428 static void bnxt_alloc_one_rx_ring_netmem(struct bnxt *bp,
4429 					  struct bnxt_rx_ring_info *rxr,
4430 					  int ring_nr)
4431 {
4432 	int fill_level, i;
4433 	u32 prod;
4434 
4435 	fill_level = bnxt_rx_agg_ring_fill_level(bp, rxr);
4436 
4437 	prod = rxr->rx_agg_prod;
4438 	for (i = 0; i < fill_level; i++) {
4439 		if (bnxt_alloc_rx_netmem(bp, rxr, prod, GFP_KERNEL)) {
4440 			netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d pages only\n",
4441 				    ring_nr, i, bp->rx_agg_ring_size);
4442 			break;
4443 		}
4444 		prod = NEXT_RX_AGG(prod);
4445 	}
4446 	rxr->rx_agg_prod = prod;
4447 }
4448 
4449 static int bnxt_alloc_one_tpa_info_data(struct bnxt *bp,
4450 					struct bnxt_rx_ring_info *rxr)
4451 {
4452 	dma_addr_t mapping;
4453 	u8 *data;
4454 	int i;
4455 
4456 	for (i = 0; i < bp->max_tpa; i++) {
4457 		data = __bnxt_alloc_rx_frag(bp, &mapping, rxr,
4458 					    GFP_KERNEL);
4459 		if (!data)
4460 			return -ENOMEM;
4461 
4462 		rxr->rx_tpa[i].data = data;
4463 		rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
4464 		rxr->rx_tpa[i].mapping = mapping;
4465 	}
4466 
4467 	return 0;
4468 }
4469 
4470 static int bnxt_alloc_one_rx_ring(struct bnxt *bp, int ring_nr)
4471 {
4472 	struct bnxt_rx_ring_info *rxr = &bp->rx_ring[ring_nr];
4473 	int rc;
4474 
4475 	bnxt_alloc_one_rx_ring_skb(bp, rxr, ring_nr);
4476 
4477 	if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
4478 		return 0;
4479 
4480 	bnxt_alloc_one_rx_ring_netmem(bp, rxr, ring_nr);
4481 
4482 	if (rxr->rx_tpa) {
4483 		rc = bnxt_alloc_one_tpa_info_data(bp, rxr);
4484 		if (rc)
4485 			return rc;
4486 	}
4487 	return 0;
4488 }
4489 
4490 static void bnxt_init_one_rx_ring_rxbd(struct bnxt *bp,
4491 				       struct bnxt_rx_ring_info *rxr)
4492 {
4493 	struct bnxt_ring_struct *ring;
4494 	u32 type;
4495 
4496 	type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
4497 		RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
4498 
4499 	if (NET_IP_ALIGN == 2)
4500 		type |= RX_BD_FLAGS_SOP;
4501 
4502 	ring = &rxr->rx_ring_struct;
4503 	bnxt_init_rxbd_pages(ring, type);
4504 	ring->fw_ring_id = INVALID_HW_RING_ID;
4505 }
4506 
4507 static void bnxt_init_one_rx_agg_ring_rxbd(struct bnxt *bp,
4508 					   struct bnxt_rx_ring_info *rxr)
4509 {
4510 	struct bnxt_ring_struct *ring;
4511 	u32 type;
4512 
4513 	ring = &rxr->rx_agg_ring_struct;
4514 	ring->fw_ring_id = INVALID_HW_RING_ID;
4515 	if ((bp->flags & BNXT_FLAG_AGG_RINGS)) {
4516 		type = ((u32)rxr->rx_page_size << RX_BD_LEN_SHIFT) |
4517 			RX_BD_TYPE_RX_AGG_BD;
4518 
4519 		/* On P7, setting EOP will cause the chip to disable
4520 		 * Relaxed Ordering (RO) for TPA data.  Disable EOP for
4521 		 * potentially higher performance with RO.
4522 		 */
4523 		if (BNXT_CHIP_P5_AND_MINUS(bp) || !(bp->flags & BNXT_FLAG_TPA))
4524 			type |= RX_BD_FLAGS_AGG_EOP;
4525 
4526 		bnxt_init_rxbd_pages(ring, type);
4527 	}
4528 }
4529 
4530 static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
4531 {
4532 	struct bnxt_rx_ring_info *rxr;
4533 
4534 	rxr = &bp->rx_ring[ring_nr];
4535 	bnxt_init_one_rx_ring_rxbd(bp, rxr);
4536 
4537 	netif_queue_set_napi(bp->dev, ring_nr, NETDEV_QUEUE_TYPE_RX,
4538 			     &rxr->bnapi->napi);
4539 
4540 	if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
4541 		bpf_prog_add(bp->xdp_prog, 1);
4542 		rxr->xdp_prog = bp->xdp_prog;
4543 	}
4544 
4545 	bnxt_init_one_rx_agg_ring_rxbd(bp, rxr);
4546 
4547 	return bnxt_alloc_one_rx_ring(bp, ring_nr);
4548 }
4549 
4550 static void bnxt_init_cp_rings(struct bnxt *bp)
4551 {
4552 	int i, j;
4553 
4554 	for (i = 0; i < bp->cp_nr_rings; i++) {
4555 		struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
4556 		struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
4557 
4558 		ring->fw_ring_id = INVALID_HW_RING_ID;
4559 		cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
4560 		cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
4561 		if (!cpr->cp_ring_arr)
4562 			continue;
4563 		for (j = 0; j < cpr->cp_ring_count; j++) {
4564 			struct bnxt_cp_ring_info *cpr2 = &cpr->cp_ring_arr[j];
4565 
4566 			ring = &cpr2->cp_ring_struct;
4567 			ring->fw_ring_id = INVALID_HW_RING_ID;
4568 			cpr2->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
4569 			cpr2->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
4570 		}
4571 	}
4572 }
4573 
4574 static int bnxt_init_rx_rings(struct bnxt *bp)
4575 {
4576 	int i, rc = 0;
4577 
4578 	if (BNXT_RX_PAGE_MODE(bp)) {
4579 		bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
4580 		bp->rx_dma_offset = XDP_PACKET_HEADROOM;
4581 	} else {
4582 		bp->rx_offset = BNXT_RX_OFFSET;
4583 		bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
4584 	}
4585 
4586 	for (i = 0; i < bp->rx_nr_rings; i++) {
4587 		rc = bnxt_init_one_rx_ring(bp, i);
4588 		if (rc)
4589 			break;
4590 	}
4591 
4592 	return rc;
4593 }
4594 
4595 static int bnxt_init_tx_rings(struct bnxt *bp)
4596 {
4597 	u16 i;
4598 
4599 	bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
4600 				   BNXT_MIN_TX_DESC_CNT);
4601 
4602 	for (i = 0; i < bp->tx_nr_rings; i++) {
4603 		struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4604 		struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
4605 
4606 		ring->fw_ring_id = INVALID_HW_RING_ID;
4607 
4608 		if (i >= bp->tx_nr_rings_xdp)
4609 			netif_queue_set_napi(bp->dev, i - bp->tx_nr_rings_xdp,
4610 					     NETDEV_QUEUE_TYPE_TX,
4611 					     &txr->bnapi->napi);
4612 	}
4613 
4614 	return 0;
4615 }
4616 
4617 static void bnxt_free_ring_grps(struct bnxt *bp)
4618 {
4619 	kfree(bp->grp_info);
4620 	bp->grp_info = NULL;
4621 }
4622 
4623 static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
4624 {
4625 	int i;
4626 
4627 	if (irq_re_init) {
4628 		bp->grp_info = kzalloc_objs(struct bnxt_ring_grp_info,
4629 					    bp->cp_nr_rings, GFP_KERNEL);
4630 		if (!bp->grp_info)
4631 			return -ENOMEM;
4632 	}
4633 	for (i = 0; i < bp->cp_nr_rings; i++) {
4634 		if (irq_re_init)
4635 			bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
4636 		bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
4637 		bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
4638 		bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
4639 		bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
4640 	}
4641 	return 0;
4642 }
4643 
4644 static void bnxt_free_vnics(struct bnxt *bp)
4645 {
4646 	kfree(bp->vnic_info);
4647 	bp->vnic_info = NULL;
4648 	bp->nr_vnics = 0;
4649 }
4650 
4651 static int bnxt_alloc_vnics(struct bnxt *bp)
4652 {
4653 	int num_vnics = 1;
4654 
4655 #ifdef CONFIG_RFS_ACCEL
4656 	if (bp->flags & BNXT_FLAG_RFS) {
4657 		if (BNXT_SUPPORTS_NTUPLE_VNIC(bp))
4658 			num_vnics++;
4659 		else if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
4660 			num_vnics += bp->rx_nr_rings;
4661 	}
4662 #endif
4663 
4664 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4665 		num_vnics++;
4666 
4667 	bp->vnic_info = kzalloc_objs(struct bnxt_vnic_info, num_vnics,
4668 				     GFP_KERNEL);
4669 	if (!bp->vnic_info)
4670 		return -ENOMEM;
4671 
4672 	bp->nr_vnics = num_vnics;
4673 	return 0;
4674 }
4675 
4676 static void bnxt_init_vnics(struct bnxt *bp)
4677 {
4678 	struct bnxt_vnic_info *vnic0 = &bp->vnic_info[BNXT_VNIC_DEFAULT];
4679 	int i;
4680 
4681 	for (i = 0; i < bp->nr_vnics; i++) {
4682 		struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4683 		int j;
4684 
4685 		vnic->fw_vnic_id = INVALID_HW_RING_ID;
4686 		vnic->vnic_id = i;
4687 		for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++)
4688 			vnic->fw_rss_cos_lb_ctx[j] = INVALID_HW_RING_ID;
4689 
4690 		vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
4691 
4692 		if (bp->vnic_info[i].rss_hash_key) {
4693 			if (i == BNXT_VNIC_DEFAULT) {
4694 				u8 *key = (void *)vnic->rss_hash_key;
4695 				int k;
4696 
4697 				if (!bp->rss_hash_key_valid &&
4698 				    !bp->rss_hash_key_updated) {
4699 					get_random_bytes(bp->rss_hash_key,
4700 							 HW_HASH_KEY_SIZE);
4701 					bp->rss_hash_key_updated = true;
4702 				}
4703 
4704 				memcpy(vnic->rss_hash_key, bp->rss_hash_key,
4705 				       HW_HASH_KEY_SIZE);
4706 
4707 				if (!bp->rss_hash_key_updated)
4708 					continue;
4709 
4710 				bp->rss_hash_key_updated = false;
4711 				bp->rss_hash_key_valid = true;
4712 
4713 				bp->toeplitz_prefix = 0;
4714 				for (k = 0; k < 8; k++) {
4715 					bp->toeplitz_prefix <<= 8;
4716 					bp->toeplitz_prefix |= key[k];
4717 				}
4718 			} else {
4719 				memcpy(vnic->rss_hash_key, vnic0->rss_hash_key,
4720 				       HW_HASH_KEY_SIZE);
4721 			}
4722 		}
4723 	}
4724 }
4725 
4726 static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
4727 {
4728 	int pages;
4729 
4730 	pages = ring_size / desc_per_pg;
4731 
4732 	if (!pages)
4733 		return 1;
4734 
4735 	pages++;
4736 
4737 	while (pages & (pages - 1))
4738 		pages++;
4739 
4740 	return pages;
4741 }
4742 
4743 void bnxt_set_tpa_flags(struct bnxt *bp)
4744 {
4745 	bp->flags &= ~BNXT_FLAG_TPA;
4746 	if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
4747 		return;
4748 	if (bp->dev->features & NETIF_F_LRO)
4749 		bp->flags |= BNXT_FLAG_LRO;
4750 	else if (bp->dev->features & NETIF_F_GRO_HW)
4751 		bp->flags |= BNXT_FLAG_GRO;
4752 }
4753 
4754 static void bnxt_init_ring_params(struct bnxt *bp)
4755 {
4756 	unsigned int rx_size;
4757 
4758 	bp->rx_copybreak = BNXT_DEFAULT_RX_COPYBREAK;
4759 	/* Try to fit 4 chunks into a 4k page */
4760 	rx_size = SZ_1K -
4761 		NET_SKB_PAD - SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
4762 	bp->dev->cfg->hds_thresh = max(BNXT_DEFAULT_RX_COPYBREAK, rx_size);
4763 }
4764 
4765 /* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
4766  * be set on entry.
4767  */
4768 void bnxt_set_ring_params(struct bnxt *bp)
4769 {
4770 	u32 ring_size, rx_size, rx_space, max_rx_cmpl;
4771 	u32 agg_factor = 0, agg_ring_size = 0;
4772 
4773 	/* 8 for CRC and VLAN */
4774 	rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
4775 
4776 	rx_space = rx_size + ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8) +
4777 		SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
4778 
4779 	ring_size = bp->rx_ring_size;
4780 	bp->rx_agg_ring_size = 0;
4781 	bp->rx_agg_nr_pages = 0;
4782 
4783 	if (bp->flags & BNXT_FLAG_TPA || bp->flags & BNXT_FLAG_HDS)
4784 		agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
4785 
4786 	bp->flags &= ~BNXT_FLAG_JUMBO;
4787 	if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
4788 		u32 jumbo_factor;
4789 
4790 		bp->flags |= BNXT_FLAG_JUMBO;
4791 		jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4792 		if (jumbo_factor > agg_factor)
4793 			agg_factor = jumbo_factor;
4794 	}
4795 	if (agg_factor) {
4796 		if (ring_size > BNXT_MAX_RX_DESC_CNT_JUM_ENA) {
4797 			ring_size = BNXT_MAX_RX_DESC_CNT_JUM_ENA;
4798 			netdev_warn(bp->dev, "RX ring size reduced from %d to %d because the jumbo ring is now enabled\n",
4799 				    bp->rx_ring_size, ring_size);
4800 			bp->rx_ring_size = ring_size;
4801 		}
4802 		agg_ring_size = ring_size * agg_factor;
4803 
4804 		bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
4805 							RX_DESC_CNT);
4806 		if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
4807 			u32 tmp = agg_ring_size;
4808 
4809 			bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
4810 			agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
4811 			netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
4812 				    tmp, agg_ring_size);
4813 		}
4814 		bp->rx_agg_ring_size = agg_ring_size;
4815 		bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
4816 
4817 		if (BNXT_RX_PAGE_MODE(bp)) {
4818 			rx_space = PAGE_SIZE;
4819 			rx_size = PAGE_SIZE -
4820 				  ALIGN(max(NET_SKB_PAD, XDP_PACKET_HEADROOM), 8) -
4821 				  SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
4822 		} else {
4823 			rx_size = max3(BNXT_DEFAULT_RX_COPYBREAK,
4824 				       bp->rx_copybreak,
4825 				       bp->dev->cfg_pending->hds_thresh);
4826 			rx_size = SKB_DATA_ALIGN(rx_size + NET_IP_ALIGN);
4827 			rx_space = rx_size + NET_SKB_PAD +
4828 				SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
4829 		}
4830 	}
4831 
4832 	bp->rx_buf_use_size = rx_size;
4833 	bp->rx_buf_size = rx_space;
4834 
4835 	bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
4836 	bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
4837 
4838 	ring_size = bp->tx_ring_size;
4839 	bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
4840 	bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
4841 
4842 	max_rx_cmpl = bp->rx_ring_size;
4843 	/* MAX TPA needs to be added because TPA_START completions are
4844 	 * immediately recycled, so the TPA completions are not bound by
4845 	 * the RX ring size.
4846 	 */
4847 	if (bp->flags & BNXT_FLAG_TPA)
4848 		max_rx_cmpl += bp->max_tpa;
4849 	/* RX and TPA completions are 32-byte, all others are 16-byte */
4850 	ring_size = max_rx_cmpl * 2 + agg_ring_size + bp->tx_ring_size;
4851 	bp->cp_ring_size = ring_size;
4852 
4853 	bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
4854 	if (bp->cp_nr_pages > MAX_CP_PAGES) {
4855 		bp->cp_nr_pages = MAX_CP_PAGES;
4856 		bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
4857 		netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
4858 			    ring_size, bp->cp_ring_size);
4859 	}
4860 	bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
4861 	bp->cp_ring_mask = bp->cp_bit - 1;
4862 }
4863 
4864 /* Changing allocation mode of RX rings.
4865  * TODO: Update when extending xdp_rxq_info to support allocation modes.
4866  */
4867 static void __bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
4868 {
4869 	struct net_device *dev = bp->dev;
4870 
4871 	if (page_mode) {
4872 		bp->flags &= ~(BNXT_FLAG_AGG_RINGS | BNXT_FLAG_NO_AGG_RINGS);
4873 		bp->flags |= BNXT_FLAG_RX_PAGE_MODE;
4874 
4875 		if (bp->xdp_prog->aux->xdp_has_frags)
4876 			dev->max_mtu = min_t(u16, bp->max_mtu, BNXT_MAX_MTU);
4877 		else
4878 			dev->max_mtu =
4879 				min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
4880 		if (dev->mtu > BNXT_MAX_PAGE_MODE_MTU) {
4881 			bp->flags |= BNXT_FLAG_JUMBO;
4882 			bp->rx_skb_func = bnxt_rx_multi_page_skb;
4883 		} else {
4884 			bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
4885 			bp->rx_skb_func = bnxt_rx_page_skb;
4886 		}
4887 		bp->rx_dir = DMA_BIDIRECTIONAL;
4888 	} else {
4889 		dev->max_mtu = bp->max_mtu;
4890 		bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
4891 		bp->rx_dir = DMA_FROM_DEVICE;
4892 		bp->rx_skb_func = bnxt_rx_skb;
4893 	}
4894 }
4895 
4896 void bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
4897 {
4898 	__bnxt_set_rx_skb_mode(bp, page_mode);
4899 
4900 	if (!page_mode) {
4901 		int rx, tx;
4902 
4903 		bnxt_get_max_rings(bp, &rx, &tx, true);
4904 		if (rx > 1) {
4905 			bp->flags &= ~BNXT_FLAG_NO_AGG_RINGS;
4906 			bp->dev->hw_features |= NETIF_F_LRO;
4907 		}
4908 	}
4909 
4910 	/* Update LRO and GRO_HW availability */
4911 	netdev_update_features(bp->dev);
4912 }
4913 
4914 static void bnxt_free_vnic_attributes(struct bnxt *bp)
4915 {
4916 	int i;
4917 	struct bnxt_vnic_info *vnic;
4918 	struct pci_dev *pdev = bp->pdev;
4919 
4920 	if (!bp->vnic_info)
4921 		return;
4922 
4923 	for (i = 0; i < bp->nr_vnics; i++) {
4924 		vnic = &bp->vnic_info[i];
4925 
4926 		kfree(vnic->fw_grp_ids);
4927 		vnic->fw_grp_ids = NULL;
4928 
4929 		kfree(vnic->uc_list);
4930 		vnic->uc_list = NULL;
4931 
4932 		if (vnic->mc_list) {
4933 			dma_free_coherent(&pdev->dev, vnic->mc_list_size,
4934 					  vnic->mc_list, vnic->mc_list_mapping);
4935 			vnic->mc_list = NULL;
4936 		}
4937 
4938 		if (vnic->rss_table) {
4939 			dma_free_coherent(&pdev->dev, vnic->rss_table_size,
4940 					  vnic->rss_table,
4941 					  vnic->rss_table_dma_addr);
4942 			vnic->rss_table = NULL;
4943 		}
4944 
4945 		vnic->rss_hash_key = NULL;
4946 		vnic->flags = 0;
4947 	}
4948 }
4949 
4950 static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
4951 {
4952 	int i, rc = 0, size;
4953 	struct bnxt_vnic_info *vnic;
4954 	struct pci_dev *pdev = bp->pdev;
4955 	int max_rings;
4956 
4957 	for (i = 0; i < bp->nr_vnics; i++) {
4958 		vnic = &bp->vnic_info[i];
4959 
4960 		if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
4961 			int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
4962 
4963 			if (mem_size > 0) {
4964 				vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
4965 				if (!vnic->uc_list) {
4966 					rc = -ENOMEM;
4967 					goto out;
4968 				}
4969 			}
4970 		}
4971 
4972 		if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
4973 			vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
4974 			vnic->mc_list =
4975 				dma_alloc_coherent(&pdev->dev,
4976 						   vnic->mc_list_size,
4977 						   &vnic->mc_list_mapping,
4978 						   GFP_KERNEL);
4979 			if (!vnic->mc_list) {
4980 				rc = -ENOMEM;
4981 				goto out;
4982 			}
4983 		}
4984 
4985 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
4986 			goto vnic_skip_grps;
4987 
4988 		if (vnic->flags & BNXT_VNIC_RSS_FLAG)
4989 			max_rings = bp->rx_nr_rings;
4990 		else
4991 			max_rings = 1;
4992 
4993 		vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
4994 		if (!vnic->fw_grp_ids) {
4995 			rc = -ENOMEM;
4996 			goto out;
4997 		}
4998 vnic_skip_grps:
4999 		if ((bp->rss_cap & BNXT_RSS_CAP_NEW_RSS_CAP) &&
5000 		    !(vnic->flags & BNXT_VNIC_RSS_FLAG))
5001 			continue;
5002 
5003 		/* Allocate rss table and hash key */
5004 		size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
5005 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
5006 			size = L1_CACHE_ALIGN(BNXT_MAX_RSS_TABLE_SIZE_P5);
5007 
5008 		vnic->rss_table_size = size + HW_HASH_KEY_SIZE;
5009 		vnic->rss_table = dma_alloc_coherent(&pdev->dev,
5010 						     vnic->rss_table_size,
5011 						     &vnic->rss_table_dma_addr,
5012 						     GFP_KERNEL);
5013 		if (!vnic->rss_table) {
5014 			rc = -ENOMEM;
5015 			goto out;
5016 		}
5017 
5018 		vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
5019 		vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
5020 	}
5021 	return 0;
5022 
5023 out:
5024 	return rc;
5025 }
5026 
5027 static void bnxt_free_hwrm_resources(struct bnxt *bp)
5028 {
5029 	struct bnxt_hwrm_wait_token *token;
5030 
5031 	dma_pool_destroy(bp->hwrm_dma_pool);
5032 	bp->hwrm_dma_pool = NULL;
5033 
5034 	rcu_read_lock();
5035 	hlist_for_each_entry_rcu(token, &bp->hwrm_pending_list, node)
5036 		WRITE_ONCE(token->state, BNXT_HWRM_CANCELLED);
5037 	rcu_read_unlock();
5038 }
5039 
5040 static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
5041 {
5042 	bp->hwrm_dma_pool = dma_pool_create("bnxt_hwrm", &bp->pdev->dev,
5043 					    BNXT_HWRM_DMA_SIZE,
5044 					    BNXT_HWRM_DMA_ALIGN, 0);
5045 	if (!bp->hwrm_dma_pool)
5046 		return -ENOMEM;
5047 
5048 	INIT_HLIST_HEAD(&bp->hwrm_pending_list);
5049 
5050 	return 0;
5051 }
5052 
5053 static void bnxt_free_stats_mem(struct bnxt *bp, struct bnxt_stats_mem *stats)
5054 {
5055 	kfree(stats->hw_masks);
5056 	stats->hw_masks = NULL;
5057 	kfree(stats->sw_stats);
5058 	stats->sw_stats = NULL;
5059 	if (stats->hw_stats) {
5060 		dma_free_coherent(&bp->pdev->dev, stats->len, stats->hw_stats,
5061 				  stats->hw_stats_map);
5062 		stats->hw_stats = NULL;
5063 	}
5064 }
5065 
5066 static int bnxt_alloc_stats_mem(struct bnxt *bp, struct bnxt_stats_mem *stats,
5067 				bool alloc_masks)
5068 {
5069 	stats->hw_stats = dma_alloc_coherent(&bp->pdev->dev, stats->len,
5070 					     &stats->hw_stats_map, GFP_KERNEL);
5071 	if (!stats->hw_stats)
5072 		return -ENOMEM;
5073 
5074 	stats->sw_stats = kzalloc(stats->len, GFP_KERNEL);
5075 	if (!stats->sw_stats)
5076 		goto stats_mem_err;
5077 
5078 	if (alloc_masks) {
5079 		stats->hw_masks = kzalloc(stats->len, GFP_KERNEL);
5080 		if (!stats->hw_masks)
5081 			goto stats_mem_err;
5082 	}
5083 	return 0;
5084 
5085 stats_mem_err:
5086 	bnxt_free_stats_mem(bp, stats);
5087 	return -ENOMEM;
5088 }
5089 
5090 static void bnxt_fill_masks(u64 *mask_arr, u64 mask, int count)
5091 {
5092 	int i;
5093 
5094 	for (i = 0; i < count; i++)
5095 		mask_arr[i] = mask;
5096 }
5097 
5098 static void bnxt_copy_hw_masks(u64 *mask_arr, __le64 *hw_mask_arr, int count)
5099 {
5100 	int i;
5101 
5102 	for (i = 0; i < count; i++)
5103 		mask_arr[i] = le64_to_cpu(hw_mask_arr[i]);
5104 }
5105 
5106 static int bnxt_hwrm_func_qstat_ext(struct bnxt *bp,
5107 				    struct bnxt_stats_mem *stats)
5108 {
5109 	struct hwrm_func_qstats_ext_output *resp;
5110 	struct hwrm_func_qstats_ext_input *req;
5111 	__le64 *hw_masks;
5112 	int rc;
5113 
5114 	if (!(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED) ||
5115 	    !(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
5116 		return -EOPNOTSUPP;
5117 
5118 	rc = hwrm_req_init(bp, req, HWRM_FUNC_QSTATS_EXT);
5119 	if (rc)
5120 		return rc;
5121 
5122 	req->fid = cpu_to_le16(0xffff);
5123 	req->flags = FUNC_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK;
5124 
5125 	resp = hwrm_req_hold(bp, req);
5126 	rc = hwrm_req_send(bp, req);
5127 	if (!rc) {
5128 		hw_masks = &resp->rx_ucast_pkts;
5129 		bnxt_copy_hw_masks(stats->hw_masks, hw_masks, stats->len / 8);
5130 	}
5131 	hwrm_req_drop(bp, req);
5132 	return rc;
5133 }
5134 
5135 static int bnxt_hwrm_port_qstats(struct bnxt *bp, u8 flags);
5136 static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp, u8 flags);
5137 
5138 static void bnxt_init_stats(struct bnxt *bp)
5139 {
5140 	struct bnxt_napi *bnapi = bp->bnapi[0];
5141 	struct bnxt_cp_ring_info *cpr;
5142 	struct bnxt_stats_mem *stats;
5143 	__le64 *rx_stats, *tx_stats;
5144 	int rc, rx_count, tx_count;
5145 	u64 *rx_masks, *tx_masks;
5146 	u64 mask;
5147 	u8 flags;
5148 
5149 	cpr = &bnapi->cp_ring;
5150 	stats = &cpr->stats;
5151 	rc = bnxt_hwrm_func_qstat_ext(bp, stats);
5152 	if (rc) {
5153 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
5154 			mask = (1ULL << 48) - 1;
5155 		else
5156 			mask = -1ULL;
5157 		bnxt_fill_masks(stats->hw_masks, mask, stats->len / 8);
5158 	}
5159 	if (bp->flags & BNXT_FLAG_PORT_STATS) {
5160 		stats = &bp->port_stats;
5161 		rx_stats = stats->hw_stats;
5162 		rx_masks = stats->hw_masks;
5163 		rx_count = sizeof(struct rx_port_stats) / 8;
5164 		tx_stats = rx_stats + BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
5165 		tx_masks = rx_masks + BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
5166 		tx_count = sizeof(struct tx_port_stats) / 8;
5167 
5168 		flags = PORT_QSTATS_REQ_FLAGS_COUNTER_MASK;
5169 		rc = bnxt_hwrm_port_qstats(bp, flags);
5170 		if (rc) {
5171 			mask = (1ULL << 40) - 1;
5172 
5173 			bnxt_fill_masks(rx_masks, mask, rx_count);
5174 			bnxt_fill_masks(tx_masks, mask, tx_count);
5175 		} else {
5176 			bnxt_copy_hw_masks(rx_masks, rx_stats, rx_count);
5177 			bnxt_copy_hw_masks(tx_masks, tx_stats, tx_count);
5178 			bnxt_hwrm_port_qstats(bp, 0);
5179 		}
5180 	}
5181 	if (bp->flags & BNXT_FLAG_PORT_STATS_EXT) {
5182 		stats = &bp->rx_port_stats_ext;
5183 		rx_stats = stats->hw_stats;
5184 		rx_masks = stats->hw_masks;
5185 		rx_count = sizeof(struct rx_port_stats_ext) / 8;
5186 		stats = &bp->tx_port_stats_ext;
5187 		tx_stats = stats->hw_stats;
5188 		tx_masks = stats->hw_masks;
5189 		tx_count = sizeof(struct tx_port_stats_ext) / 8;
5190 
5191 		flags = PORT_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK;
5192 		rc = bnxt_hwrm_port_qstats_ext(bp, flags);
5193 		if (rc) {
5194 			mask = (1ULL << 40) - 1;
5195 
5196 			bnxt_fill_masks(rx_masks, mask, rx_count);
5197 			if (tx_stats)
5198 				bnxt_fill_masks(tx_masks, mask, tx_count);
5199 		} else {
5200 			bnxt_copy_hw_masks(rx_masks, rx_stats, rx_count);
5201 			if (tx_stats)
5202 				bnxt_copy_hw_masks(tx_masks, tx_stats,
5203 						   tx_count);
5204 			bnxt_hwrm_port_qstats_ext(bp, 0);
5205 		}
5206 	}
5207 }
5208 
5209 static void bnxt_free_port_stats(struct bnxt *bp)
5210 {
5211 	bp->flags &= ~BNXT_FLAG_PORT_STATS;
5212 	bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
5213 
5214 	bnxt_free_stats_mem(bp, &bp->port_stats);
5215 	bnxt_free_stats_mem(bp, &bp->rx_port_stats_ext);
5216 	bnxt_free_stats_mem(bp, &bp->tx_port_stats_ext);
5217 }
5218 
5219 static void bnxt_free_ring_stats(struct bnxt *bp)
5220 {
5221 	int i;
5222 
5223 	if (!bp->bnapi)
5224 		return;
5225 
5226 	for (i = 0; i < bp->cp_nr_rings; i++) {
5227 		struct bnxt_napi *bnapi = bp->bnapi[i];
5228 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5229 
5230 		bnxt_free_stats_mem(bp, &cpr->stats);
5231 
5232 		kfree(cpr->sw_stats);
5233 		cpr->sw_stats = NULL;
5234 	}
5235 }
5236 
5237 static int bnxt_alloc_stats(struct bnxt *bp)
5238 {
5239 	u32 size, i;
5240 	int rc;
5241 
5242 	size = bp->hw_ring_stats_size;
5243 
5244 	for (i = 0; i < bp->cp_nr_rings; i++) {
5245 		struct bnxt_napi *bnapi = bp->bnapi[i];
5246 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5247 
5248 		cpr->sw_stats = kzalloc_obj(*cpr->sw_stats);
5249 		if (!cpr->sw_stats)
5250 			return -ENOMEM;
5251 
5252 		cpr->stats.len = size;
5253 		rc = bnxt_alloc_stats_mem(bp, &cpr->stats, !i);
5254 		if (rc)
5255 			return rc;
5256 
5257 		cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
5258 	}
5259 
5260 	if (BNXT_VF(bp) || bp->chip_num == CHIP_NUM_58700)
5261 		return 0;
5262 
5263 	if (bp->port_stats.hw_stats)
5264 		goto alloc_ext_stats;
5265 
5266 	bp->port_stats.len = BNXT_PORT_STATS_SIZE;
5267 	rc = bnxt_alloc_stats_mem(bp, &bp->port_stats, true);
5268 	if (rc)
5269 		return rc;
5270 
5271 	bp->flags |= BNXT_FLAG_PORT_STATS;
5272 
5273 alloc_ext_stats:
5274 	/* Display extended statistics only if FW supports it */
5275 	if (bp->hwrm_spec_code < 0x10804 || bp->hwrm_spec_code == 0x10900)
5276 		if (!(bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED))
5277 			return 0;
5278 
5279 	if (bp->rx_port_stats_ext.hw_stats)
5280 		goto alloc_tx_ext_stats;
5281 
5282 	bp->rx_port_stats_ext.len = sizeof(struct rx_port_stats_ext);
5283 	rc = bnxt_alloc_stats_mem(bp, &bp->rx_port_stats_ext, true);
5284 	/* Extended stats are optional */
5285 	if (rc)
5286 		return 0;
5287 
5288 alloc_tx_ext_stats:
5289 	if (bp->tx_port_stats_ext.hw_stats)
5290 		return 0;
5291 
5292 	if (bp->hwrm_spec_code >= 0x10902 ||
5293 	    (bp->fw_cap & BNXT_FW_CAP_EXT_STATS_SUPPORTED)) {
5294 		bp->tx_port_stats_ext.len = sizeof(struct tx_port_stats_ext);
5295 		rc = bnxt_alloc_stats_mem(bp, &bp->tx_port_stats_ext, true);
5296 		/* Extended stats are optional */
5297 		if (rc)
5298 			return 0;
5299 	}
5300 	bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
5301 	return 0;
5302 }
5303 
5304 static void bnxt_clear_ring_indices(struct bnxt *bp)
5305 {
5306 	int i, j;
5307 
5308 	if (!bp->bnapi)
5309 		return;
5310 
5311 	for (i = 0; i < bp->cp_nr_rings; i++) {
5312 		struct bnxt_napi *bnapi = bp->bnapi[i];
5313 		struct bnxt_cp_ring_info *cpr;
5314 		struct bnxt_rx_ring_info *rxr;
5315 		struct bnxt_tx_ring_info *txr;
5316 
5317 		if (!bnapi)
5318 			continue;
5319 
5320 		cpr = &bnapi->cp_ring;
5321 		cpr->cp_raw_cons = 0;
5322 
5323 		bnxt_for_each_napi_tx(j, bnapi, txr) {
5324 			txr->tx_prod = 0;
5325 			txr->tx_cons = 0;
5326 			txr->tx_hw_cons = 0;
5327 		}
5328 
5329 		rxr = bnapi->rx_ring;
5330 		if (rxr) {
5331 			rxr->rx_prod = 0;
5332 			rxr->rx_agg_prod = 0;
5333 			rxr->rx_sw_agg_prod = 0;
5334 			rxr->rx_next_cons = 0;
5335 		}
5336 		bnapi->events = 0;
5337 	}
5338 }
5339 
5340 void bnxt_insert_usr_fltr(struct bnxt *bp, struct bnxt_filter_base *fltr)
5341 {
5342 	u8 type = fltr->type, flags = fltr->flags;
5343 
5344 	INIT_LIST_HEAD(&fltr->list);
5345 	if ((type == BNXT_FLTR_TYPE_L2 && flags & BNXT_ACT_RING_DST) ||
5346 	    (type == BNXT_FLTR_TYPE_NTUPLE && flags & BNXT_ACT_NO_AGING))
5347 		list_add_tail(&fltr->list, &bp->usr_fltr_list);
5348 }
5349 
5350 void bnxt_del_one_usr_fltr(struct bnxt *bp, struct bnxt_filter_base *fltr)
5351 {
5352 	if (!list_empty(&fltr->list))
5353 		list_del_init(&fltr->list);
5354 }
5355 
5356 static void bnxt_clear_usr_fltrs(struct bnxt *bp, bool all)
5357 {
5358 	struct bnxt_filter_base *usr_fltr, *tmp;
5359 
5360 	list_for_each_entry_safe(usr_fltr, tmp, &bp->usr_fltr_list, list) {
5361 		if (!all && usr_fltr->type == BNXT_FLTR_TYPE_L2)
5362 			continue;
5363 		bnxt_del_one_usr_fltr(bp, usr_fltr);
5364 	}
5365 }
5366 
5367 static void bnxt_del_fltr(struct bnxt *bp, struct bnxt_filter_base *fltr)
5368 {
5369 	hlist_del(&fltr->hash);
5370 	bnxt_del_one_usr_fltr(bp, fltr);
5371 	if (fltr->flags) {
5372 		clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
5373 		bp->ntp_fltr_count--;
5374 	}
5375 	kfree(fltr);
5376 }
5377 
5378 static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool all)
5379 {
5380 	int i;
5381 
5382 	netdev_assert_locked_or_invisible(bp->dev);
5383 
5384 	/* Under netdev instance lock and all our NAPIs have been disabled.
5385 	 * It's safe to delete the hash table.
5386 	 */
5387 	for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
5388 		struct hlist_head *head;
5389 		struct hlist_node *tmp;
5390 		struct bnxt_ntuple_filter *fltr;
5391 
5392 		head = &bp->ntp_fltr_hash_tbl[i];
5393 		hlist_for_each_entry_safe(fltr, tmp, head, base.hash) {
5394 			bnxt_del_l2_filter(bp, fltr->l2_fltr);
5395 			if (!all && ((fltr->base.flags & BNXT_ACT_FUNC_DST) ||
5396 				     !list_empty(&fltr->base.list)))
5397 				continue;
5398 			bnxt_del_fltr(bp, &fltr->base);
5399 		}
5400 	}
5401 	if (!all)
5402 		return;
5403 
5404 	bitmap_free(bp->ntp_fltr_bmap);
5405 	bp->ntp_fltr_bmap = NULL;
5406 	bp->ntp_fltr_count = 0;
5407 }
5408 
5409 static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
5410 {
5411 	int i, rc = 0;
5412 
5413 	if (!(bp->flags & BNXT_FLAG_RFS) || bp->ntp_fltr_bmap)
5414 		return 0;
5415 
5416 	for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
5417 		INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
5418 
5419 	bp->ntp_fltr_count = 0;
5420 	bp->ntp_fltr_bmap = bitmap_zalloc(bp->max_fltr, GFP_KERNEL);
5421 
5422 	if (!bp->ntp_fltr_bmap)
5423 		rc = -ENOMEM;
5424 
5425 	return rc;
5426 }
5427 
5428 static void bnxt_free_l2_filters(struct bnxt *bp, bool all)
5429 {
5430 	int i;
5431 
5432 	for (i = 0; i < BNXT_L2_FLTR_HASH_SIZE; i++) {
5433 		struct hlist_head *head;
5434 		struct hlist_node *tmp;
5435 		struct bnxt_l2_filter *fltr;
5436 
5437 		head = &bp->l2_fltr_hash_tbl[i];
5438 		hlist_for_each_entry_safe(fltr, tmp, head, base.hash) {
5439 			if (!all && ((fltr->base.flags & BNXT_ACT_FUNC_DST) ||
5440 				     !list_empty(&fltr->base.list)))
5441 				continue;
5442 			bnxt_del_fltr(bp, &fltr->base);
5443 		}
5444 	}
5445 }
5446 
5447 static void bnxt_init_l2_fltr_tbl(struct bnxt *bp)
5448 {
5449 	int i;
5450 
5451 	for (i = 0; i < BNXT_L2_FLTR_HASH_SIZE; i++)
5452 		INIT_HLIST_HEAD(&bp->l2_fltr_hash_tbl[i]);
5453 	get_random_bytes(&bp->hash_seed, sizeof(bp->hash_seed));
5454 }
5455 
5456 static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
5457 {
5458 	bnxt_free_vnic_attributes(bp);
5459 	bnxt_free_tx_rings(bp);
5460 	bnxt_free_rx_rings(bp);
5461 	bnxt_free_cp_rings(bp);
5462 	bnxt_free_all_cp_arrays(bp);
5463 	bnxt_free_ntp_fltrs(bp, false);
5464 	bnxt_free_l2_filters(bp, false);
5465 	if (irq_re_init) {
5466 		bnxt_free_ring_stats(bp);
5467 		if (!(bp->phy_flags & BNXT_PHY_FL_PORT_STATS_NO_RESET) ||
5468 		    test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
5469 			bnxt_free_port_stats(bp);
5470 		bnxt_free_ring_grps(bp);
5471 		bnxt_free_vnics(bp);
5472 		kfree(bp->tx_ring_map);
5473 		bp->tx_ring_map = NULL;
5474 		kfree(bp->tx_ring);
5475 		bp->tx_ring = NULL;
5476 		kfree(bp->rx_ring);
5477 		bp->rx_ring = NULL;
5478 		kfree(bp->bnapi);
5479 		bp->bnapi = NULL;
5480 	} else {
5481 		bnxt_clear_ring_indices(bp);
5482 	}
5483 }
5484 
5485 static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
5486 {
5487 	int i, j, rc, size, arr_size;
5488 	void *bnapi;
5489 
5490 	if (irq_re_init) {
5491 		/* Allocate bnapi mem pointer array and mem block for
5492 		 * all queues
5493 		 */
5494 		arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
5495 				bp->cp_nr_rings);
5496 		size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
5497 		bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
5498 		if (!bnapi)
5499 			return -ENOMEM;
5500 
5501 		bp->bnapi = bnapi;
5502 		bnapi += arr_size;
5503 		for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
5504 			bp->bnapi[i] = bnapi;
5505 			bp->bnapi[i]->index = i;
5506 			bp->bnapi[i]->bp = bp;
5507 			if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
5508 				struct bnxt_cp_ring_info *cpr =
5509 					&bp->bnapi[i]->cp_ring;
5510 
5511 				cpr->cp_ring_struct.ring_mem.flags =
5512 					BNXT_RMEM_RING_PTE_FLAG;
5513 			}
5514 		}
5515 
5516 		bp->rx_ring = kzalloc_objs(struct bnxt_rx_ring_info,
5517 					   bp->rx_nr_rings, GFP_KERNEL);
5518 		if (!bp->rx_ring)
5519 			return -ENOMEM;
5520 
5521 		for (i = 0; i < bp->rx_nr_rings; i++) {
5522 			struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
5523 
5524 			if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
5525 				rxr->rx_ring_struct.ring_mem.flags =
5526 					BNXT_RMEM_RING_PTE_FLAG;
5527 				rxr->rx_agg_ring_struct.ring_mem.flags =
5528 					BNXT_RMEM_RING_PTE_FLAG;
5529 			} else {
5530 				rxr->rx_cpr =  &bp->bnapi[i]->cp_ring;
5531 			}
5532 			rxr->bnapi = bp->bnapi[i];
5533 			bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
5534 		}
5535 
5536 		bp->tx_ring = kzalloc_objs(struct bnxt_tx_ring_info,
5537 					   bp->tx_nr_rings, GFP_KERNEL);
5538 		if (!bp->tx_ring)
5539 			return -ENOMEM;
5540 
5541 		bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
5542 					  GFP_KERNEL);
5543 
5544 		if (!bp->tx_ring_map)
5545 			return -ENOMEM;
5546 
5547 		if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5548 			j = 0;
5549 		else
5550 			j = bp->rx_nr_rings;
5551 
5552 		for (i = 0; i < bp->tx_nr_rings; i++) {
5553 			struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
5554 			struct bnxt_napi *bnapi2;
5555 
5556 			if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
5557 				txr->tx_ring_struct.ring_mem.flags =
5558 					BNXT_RMEM_RING_PTE_FLAG;
5559 			bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
5560 			if (i >= bp->tx_nr_rings_xdp) {
5561 				int k = j + BNXT_RING_TO_TC_OFF(bp, i);
5562 
5563 				bnapi2 = bp->bnapi[k];
5564 				txr->txq_index = i - bp->tx_nr_rings_xdp;
5565 				txr->tx_napi_idx =
5566 					BNXT_RING_TO_TC(bp, txr->txq_index);
5567 				bnapi2->tx_ring[txr->tx_napi_idx] = txr;
5568 				bnapi2->tx_int = bnxt_tx_int;
5569 			} else {
5570 				bnapi2 = bp->bnapi[j];
5571 				bnapi2->flags |= BNXT_NAPI_FLAG_XDP;
5572 				bnapi2->tx_ring[0] = txr;
5573 				bnapi2->tx_int = bnxt_tx_int_xdp;
5574 				j++;
5575 			}
5576 			txr->bnapi = bnapi2;
5577 			if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
5578 				txr->tx_cpr = &bnapi2->cp_ring;
5579 		}
5580 
5581 		rc = bnxt_alloc_stats(bp);
5582 		if (rc)
5583 			goto alloc_mem_err;
5584 		bnxt_init_stats(bp);
5585 
5586 		rc = bnxt_alloc_ntp_fltrs(bp);
5587 		if (rc)
5588 			goto alloc_mem_err;
5589 
5590 		rc = bnxt_alloc_vnics(bp);
5591 		if (rc)
5592 			goto alloc_mem_err;
5593 	}
5594 
5595 	rc = bnxt_alloc_all_cp_arrays(bp);
5596 	if (rc)
5597 		goto alloc_mem_err;
5598 
5599 	bnxt_init_ring_struct(bp);
5600 
5601 	rc = bnxt_alloc_rx_rings(bp);
5602 	if (rc)
5603 		goto alloc_mem_err;
5604 
5605 	rc = bnxt_alloc_tx_rings(bp);
5606 	if (rc)
5607 		goto alloc_mem_err;
5608 
5609 	rc = bnxt_alloc_cp_rings(bp);
5610 	if (rc)
5611 		goto alloc_mem_err;
5612 
5613 	bp->vnic_info[BNXT_VNIC_DEFAULT].flags |= BNXT_VNIC_RSS_FLAG |
5614 						  BNXT_VNIC_MCAST_FLAG |
5615 						  BNXT_VNIC_UCAST_FLAG;
5616 	if (BNXT_SUPPORTS_NTUPLE_VNIC(bp) && (bp->flags & BNXT_FLAG_RFS))
5617 		bp->vnic_info[BNXT_VNIC_NTUPLE].flags |=
5618 			BNXT_VNIC_RSS_FLAG | BNXT_VNIC_NTUPLE_FLAG;
5619 
5620 	rc = bnxt_alloc_vnic_attributes(bp);
5621 	if (rc)
5622 		goto alloc_mem_err;
5623 	return 0;
5624 
5625 alloc_mem_err:
5626 	bnxt_free_mem(bp, true);
5627 	return rc;
5628 }
5629 
5630 static void bnxt_disable_int(struct bnxt *bp)
5631 {
5632 	int i;
5633 
5634 	if (!bp->bnapi)
5635 		return;
5636 
5637 	for (i = 0; i < bp->cp_nr_rings; i++) {
5638 		struct bnxt_napi *bnapi = bp->bnapi[i];
5639 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5640 		struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
5641 
5642 		if (ring->fw_ring_id != INVALID_HW_RING_ID)
5643 			bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
5644 	}
5645 }
5646 
5647 static int bnxt_cp_num_to_irq_num(struct bnxt *bp, int n)
5648 {
5649 	struct bnxt_napi *bnapi = bp->bnapi[n];
5650 	struct bnxt_cp_ring_info *cpr;
5651 
5652 	cpr = &bnapi->cp_ring;
5653 	return cpr->cp_ring_struct.map_idx;
5654 }
5655 
5656 static void bnxt_disable_int_sync(struct bnxt *bp)
5657 {
5658 	int i;
5659 
5660 	if (!bp->irq_tbl)
5661 		return;
5662 
5663 	atomic_inc(&bp->intr_sem);
5664 
5665 	bnxt_disable_int(bp);
5666 	for (i = 0; i < bp->cp_nr_rings; i++) {
5667 		int map_idx = bnxt_cp_num_to_irq_num(bp, i);
5668 
5669 		synchronize_irq(bp->irq_tbl[map_idx].vector);
5670 	}
5671 }
5672 
5673 static void bnxt_enable_int(struct bnxt *bp)
5674 {
5675 	int i;
5676 
5677 	atomic_set(&bp->intr_sem, 0);
5678 	for (i = 0; i < bp->cp_nr_rings; i++) {
5679 		struct bnxt_napi *bnapi = bp->bnapi[i];
5680 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5681 
5682 		bnxt_db_nq_arm(bp, &cpr->cp_db, cpr->cp_raw_cons);
5683 	}
5684 }
5685 
5686 int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp, unsigned long *bmap, int bmap_size,
5687 			    bool async_only)
5688 {
5689 	DECLARE_BITMAP(async_events_bmap, 256);
5690 	u32 *events = (u32 *)async_events_bmap;
5691 	struct hwrm_func_drv_rgtr_output *resp;
5692 	struct hwrm_func_drv_rgtr_input *req;
5693 	u32 flags;
5694 	int rc, i;
5695 
5696 	rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_RGTR);
5697 	if (rc)
5698 		return rc;
5699 
5700 	req->enables = cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
5701 				   FUNC_DRV_RGTR_REQ_ENABLES_VER |
5702 				   FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
5703 
5704 	req->os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
5705 	flags = FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE;
5706 	if (bp->fw_cap & BNXT_FW_CAP_HOT_RESET)
5707 		flags |= FUNC_DRV_RGTR_REQ_FLAGS_HOT_RESET_SUPPORT;
5708 	if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
5709 		flags |= FUNC_DRV_RGTR_REQ_FLAGS_ERROR_RECOVERY_SUPPORT |
5710 			 FUNC_DRV_RGTR_REQ_FLAGS_MASTER_SUPPORT;
5711 	if (bp->fw_cap & BNXT_FW_CAP_NPAR_1_2)
5712 		flags |= FUNC_DRV_RGTR_REQ_FLAGS_NPAR_1_2_SUPPORT;
5713 	req->flags = cpu_to_le32(flags);
5714 	req->ver_maj_8b = DRV_VER_MAJ;
5715 	req->ver_min_8b = DRV_VER_MIN;
5716 	req->ver_upd_8b = DRV_VER_UPD;
5717 	req->ver_maj = cpu_to_le16(DRV_VER_MAJ);
5718 	req->ver_min = cpu_to_le16(DRV_VER_MIN);
5719 	req->ver_upd = cpu_to_le16(DRV_VER_UPD);
5720 
5721 	if (BNXT_PF(bp)) {
5722 		u32 data[8];
5723 		int i;
5724 
5725 		memset(data, 0, sizeof(data));
5726 		for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
5727 			u16 cmd = bnxt_vf_req_snif[i];
5728 			unsigned int bit, idx;
5729 
5730 			if ((bp->fw_cap & BNXT_FW_CAP_LINK_ADMIN) &&
5731 			    cmd == HWRM_PORT_PHY_QCFG)
5732 				continue;
5733 
5734 			idx = cmd / 32;
5735 			bit = cmd % 32;
5736 			data[idx] |= 1 << bit;
5737 		}
5738 
5739 		for (i = 0; i < 8; i++)
5740 			req->vf_req_fwd[i] = cpu_to_le32(data[i]);
5741 
5742 		req->enables |=
5743 			cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
5744 	}
5745 
5746 	if (bp->fw_cap & BNXT_FW_CAP_OVS_64BIT_HANDLE)
5747 		req->flags |= cpu_to_le32(
5748 			FUNC_DRV_RGTR_REQ_FLAGS_FLOW_HANDLE_64BIT_MODE);
5749 
5750 	memset(async_events_bmap, 0, sizeof(async_events_bmap));
5751 	for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++) {
5752 		u16 event_id = bnxt_async_events_arr[i];
5753 
5754 		if (event_id == ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY &&
5755 		    !(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
5756 			continue;
5757 		if (event_id == ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE &&
5758 		    !bp->ptp_cfg)
5759 			continue;
5760 		__set_bit(bnxt_async_events_arr[i], async_events_bmap);
5761 	}
5762 	if (bmap && bmap_size) {
5763 		for (i = 0; i < bmap_size; i++) {
5764 			if (test_bit(i, bmap))
5765 				__set_bit(i, async_events_bmap);
5766 		}
5767 	}
5768 	for (i = 0; i < 8; i++)
5769 		req->async_event_fwd[i] |= cpu_to_le32(events[i]);
5770 
5771 	if (async_only)
5772 		req->enables =
5773 			cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
5774 
5775 	resp = hwrm_req_hold(bp, req);
5776 	rc = hwrm_req_send(bp, req);
5777 	if (!rc) {
5778 		set_bit(BNXT_STATE_DRV_REGISTERED, &bp->state);
5779 		if (resp->flags &
5780 		    cpu_to_le32(FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED))
5781 			bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
5782 	}
5783 	hwrm_req_drop(bp, req);
5784 	return rc;
5785 }
5786 
5787 int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
5788 {
5789 	struct hwrm_func_drv_unrgtr_input *req;
5790 	int rc;
5791 
5792 	if (!test_and_clear_bit(BNXT_STATE_DRV_REGISTERED, &bp->state))
5793 		return 0;
5794 
5795 	rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_UNRGTR);
5796 	if (rc)
5797 		return rc;
5798 	return hwrm_req_send(bp, req);
5799 }
5800 
5801 static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa);
5802 
5803 static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
5804 {
5805 	struct hwrm_tunnel_dst_port_free_input *req;
5806 	int rc;
5807 
5808 	if (tunnel_type == TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN &&
5809 	    bp->vxlan_fw_dst_port_id == INVALID_HW_RING_ID)
5810 		return 0;
5811 	if (tunnel_type == TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE &&
5812 	    bp->nge_fw_dst_port_id == INVALID_HW_RING_ID)
5813 		return 0;
5814 
5815 	rc = hwrm_req_init(bp, req, HWRM_TUNNEL_DST_PORT_FREE);
5816 	if (rc)
5817 		return rc;
5818 
5819 	req->tunnel_type = tunnel_type;
5820 
5821 	switch (tunnel_type) {
5822 	case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
5823 		req->tunnel_dst_port_id = cpu_to_le16(bp->vxlan_fw_dst_port_id);
5824 		bp->vxlan_port = 0;
5825 		bp->vxlan_fw_dst_port_id = INVALID_HW_RING_ID;
5826 		break;
5827 	case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
5828 		req->tunnel_dst_port_id = cpu_to_le16(bp->nge_fw_dst_port_id);
5829 		bp->nge_port = 0;
5830 		bp->nge_fw_dst_port_id = INVALID_HW_RING_ID;
5831 		break;
5832 	case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_GPE:
5833 		req->tunnel_dst_port_id = cpu_to_le16(bp->vxlan_gpe_fw_dst_port_id);
5834 		bp->vxlan_gpe_port = 0;
5835 		bp->vxlan_gpe_fw_dst_port_id = INVALID_HW_RING_ID;
5836 		break;
5837 	default:
5838 		break;
5839 	}
5840 
5841 	rc = hwrm_req_send(bp, req);
5842 	if (rc)
5843 		netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
5844 			   rc);
5845 	if (bp->flags & BNXT_FLAG_TPA)
5846 		bnxt_set_tpa(bp, true);
5847 	return rc;
5848 }
5849 
5850 static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
5851 					   u8 tunnel_type)
5852 {
5853 	struct hwrm_tunnel_dst_port_alloc_output *resp;
5854 	struct hwrm_tunnel_dst_port_alloc_input *req;
5855 	int rc;
5856 
5857 	rc = hwrm_req_init(bp, req, HWRM_TUNNEL_DST_PORT_ALLOC);
5858 	if (rc)
5859 		return rc;
5860 
5861 	req->tunnel_type = tunnel_type;
5862 	req->tunnel_dst_port_val = port;
5863 
5864 	resp = hwrm_req_hold(bp, req);
5865 	rc = hwrm_req_send(bp, req);
5866 	if (rc) {
5867 		netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
5868 			   rc);
5869 		goto err_out;
5870 	}
5871 
5872 	switch (tunnel_type) {
5873 	case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
5874 		bp->vxlan_port = port;
5875 		bp->vxlan_fw_dst_port_id =
5876 			le16_to_cpu(resp->tunnel_dst_port_id);
5877 		break;
5878 	case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
5879 		bp->nge_port = port;
5880 		bp->nge_fw_dst_port_id = le16_to_cpu(resp->tunnel_dst_port_id);
5881 		break;
5882 	case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE:
5883 		bp->vxlan_gpe_port = port;
5884 		bp->vxlan_gpe_fw_dst_port_id =
5885 			le16_to_cpu(resp->tunnel_dst_port_id);
5886 		break;
5887 	default:
5888 		break;
5889 	}
5890 	if (bp->flags & BNXT_FLAG_TPA)
5891 		bnxt_set_tpa(bp, true);
5892 
5893 err_out:
5894 	hwrm_req_drop(bp, req);
5895 	return rc;
5896 }
5897 
5898 static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
5899 {
5900 	struct hwrm_cfa_l2_set_rx_mask_input *req;
5901 	struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5902 	int rc;
5903 
5904 	rc = hwrm_req_init(bp, req, HWRM_CFA_L2_SET_RX_MASK);
5905 	if (rc)
5906 		return rc;
5907 
5908 	req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
5909 	if (vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_MCAST) {
5910 		req->num_mc_entries = cpu_to_le32(vnic->mc_list_count);
5911 		req->mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
5912 	}
5913 	req->mask = cpu_to_le32(vnic->rx_mask);
5914 	return hwrm_req_send_silent(bp, req);
5915 }
5916 
5917 void bnxt_del_l2_filter(struct bnxt *bp, struct bnxt_l2_filter *fltr)
5918 {
5919 	if (!atomic_dec_and_test(&fltr->refcnt))
5920 		return;
5921 	spin_lock_bh(&bp->ntp_fltr_lock);
5922 	if (!test_and_clear_bit(BNXT_FLTR_INSERTED, &fltr->base.state)) {
5923 		spin_unlock_bh(&bp->ntp_fltr_lock);
5924 		return;
5925 	}
5926 	hlist_del_rcu(&fltr->base.hash);
5927 	bnxt_del_one_usr_fltr(bp, &fltr->base);
5928 	if (fltr->base.flags) {
5929 		clear_bit(fltr->base.sw_id, bp->ntp_fltr_bmap);
5930 		bp->ntp_fltr_count--;
5931 	}
5932 	spin_unlock_bh(&bp->ntp_fltr_lock);
5933 	kfree_rcu(fltr, base.rcu);
5934 }
5935 
5936 static struct bnxt_l2_filter *__bnxt_lookup_l2_filter(struct bnxt *bp,
5937 						      struct bnxt_l2_key *key,
5938 						      u32 idx)
5939 {
5940 	struct hlist_head *head = &bp->l2_fltr_hash_tbl[idx];
5941 	struct bnxt_l2_filter *fltr;
5942 
5943 	hlist_for_each_entry_rcu(fltr, head, base.hash) {
5944 		struct bnxt_l2_key *l2_key = &fltr->l2_key;
5945 
5946 		if (ether_addr_equal(l2_key->dst_mac_addr, key->dst_mac_addr) &&
5947 		    l2_key->vlan == key->vlan)
5948 			return fltr;
5949 	}
5950 	return NULL;
5951 }
5952 
5953 static struct bnxt_l2_filter *bnxt_lookup_l2_filter(struct bnxt *bp,
5954 						    struct bnxt_l2_key *key,
5955 						    u32 idx)
5956 {
5957 	struct bnxt_l2_filter *fltr = NULL;
5958 
5959 	rcu_read_lock();
5960 	fltr = __bnxt_lookup_l2_filter(bp, key, idx);
5961 	if (fltr)
5962 		atomic_inc(&fltr->refcnt);
5963 	rcu_read_unlock();
5964 	return fltr;
5965 }
5966 
5967 #define BNXT_IPV4_4TUPLE(bp, fkeys)					\
5968 	(((fkeys)->basic.ip_proto == IPPROTO_TCP &&			\
5969 	  (bp)->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4) ||	\
5970 	 ((fkeys)->basic.ip_proto == IPPROTO_UDP &&			\
5971 	  (bp)->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4))
5972 
5973 #define BNXT_IPV6_4TUPLE(bp, fkeys)					\
5974 	(((fkeys)->basic.ip_proto == IPPROTO_TCP &&			\
5975 	  (bp)->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6) ||	\
5976 	 ((fkeys)->basic.ip_proto == IPPROTO_UDP &&			\
5977 	  (bp)->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6))
5978 
5979 static u32 bnxt_get_rss_flow_tuple_len(struct bnxt *bp, struct flow_keys *fkeys)
5980 {
5981 	if (fkeys->basic.n_proto == htons(ETH_P_IP)) {
5982 		if (BNXT_IPV4_4TUPLE(bp, fkeys))
5983 			return sizeof(fkeys->addrs.v4addrs) +
5984 			       sizeof(fkeys->ports);
5985 
5986 		if (bp->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4)
5987 			return sizeof(fkeys->addrs.v4addrs);
5988 	}
5989 
5990 	if (fkeys->basic.n_proto == htons(ETH_P_IPV6)) {
5991 		if (BNXT_IPV6_4TUPLE(bp, fkeys))
5992 			return sizeof(fkeys->addrs.v6addrs) +
5993 			       sizeof(fkeys->ports);
5994 
5995 		if (bp->rss_hash_cfg & VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6)
5996 			return sizeof(fkeys->addrs.v6addrs);
5997 	}
5998 
5999 	return 0;
6000 }
6001 
6002 static u32 bnxt_toeplitz(struct bnxt *bp, struct flow_keys *fkeys,
6003 			 const unsigned char *key)
6004 {
6005 	u64 prefix = bp->toeplitz_prefix, hash = 0;
6006 	struct bnxt_ipv4_tuple tuple4;
6007 	struct bnxt_ipv6_tuple tuple6;
6008 	int i, j, len = 0;
6009 	u8 *four_tuple;
6010 
6011 	len = bnxt_get_rss_flow_tuple_len(bp, fkeys);
6012 	if (!len)
6013 		return 0;
6014 
6015 	if (fkeys->basic.n_proto == htons(ETH_P_IP)) {
6016 		tuple4.v4addrs = fkeys->addrs.v4addrs;
6017 		tuple4.ports = fkeys->ports;
6018 		four_tuple = (unsigned char *)&tuple4;
6019 	} else {
6020 		tuple6.v6addrs = fkeys->addrs.v6addrs;
6021 		tuple6.ports = fkeys->ports;
6022 		four_tuple = (unsigned char *)&tuple6;
6023 	}
6024 
6025 	for (i = 0, j = 8; i < len; i++, j++) {
6026 		u8 byte = four_tuple[i];
6027 		int bit;
6028 
6029 		for (bit = 0; bit < 8; bit++, prefix <<= 1, byte <<= 1) {
6030 			if (byte & 0x80)
6031 				hash ^= prefix;
6032 		}
6033 		prefix |= (j < HW_HASH_KEY_SIZE) ? key[j] : 0;
6034 	}
6035 
6036 	/* The valid part of the hash is in the upper 32 bits. */
6037 	return (hash >> 32) & BNXT_NTP_FLTR_HASH_MASK;
6038 }
6039 
6040 #ifdef CONFIG_RFS_ACCEL
6041 static struct bnxt_l2_filter *
6042 bnxt_lookup_l2_filter_from_key(struct bnxt *bp, struct bnxt_l2_key *key)
6043 {
6044 	struct bnxt_l2_filter *fltr;
6045 	u32 idx;
6046 
6047 	idx = jhash2(&key->filter_key, BNXT_L2_KEY_SIZE, bp->hash_seed) &
6048 	      BNXT_L2_FLTR_HASH_MASK;
6049 	fltr = bnxt_lookup_l2_filter(bp, key, idx);
6050 	return fltr;
6051 }
6052 #endif
6053 
6054 static int bnxt_init_l2_filter(struct bnxt *bp, struct bnxt_l2_filter *fltr,
6055 			       struct bnxt_l2_key *key, u32 idx)
6056 {
6057 	struct hlist_head *head;
6058 
6059 	ether_addr_copy(fltr->l2_key.dst_mac_addr, key->dst_mac_addr);
6060 	fltr->l2_key.vlan = key->vlan;
6061 	fltr->base.type = BNXT_FLTR_TYPE_L2;
6062 	if (fltr->base.flags) {
6063 		int bit_id;
6064 
6065 		bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
6066 						 bp->max_fltr, 0);
6067 		if (bit_id < 0)
6068 			return -ENOMEM;
6069 		fltr->base.sw_id = (u16)bit_id;
6070 		bp->ntp_fltr_count++;
6071 	}
6072 	head = &bp->l2_fltr_hash_tbl[idx];
6073 	hlist_add_head_rcu(&fltr->base.hash, head);
6074 	bnxt_insert_usr_fltr(bp, &fltr->base);
6075 	set_bit(BNXT_FLTR_INSERTED, &fltr->base.state);
6076 	atomic_set(&fltr->refcnt, 1);
6077 	return 0;
6078 }
6079 
6080 static struct bnxt_l2_filter *bnxt_alloc_l2_filter(struct bnxt *bp,
6081 						   struct bnxt_l2_key *key,
6082 						   gfp_t gfp)
6083 {
6084 	struct bnxt_l2_filter *fltr;
6085 	u32 idx;
6086 	int rc;
6087 
6088 	idx = jhash2(&key->filter_key, BNXT_L2_KEY_SIZE, bp->hash_seed) &
6089 	      BNXT_L2_FLTR_HASH_MASK;
6090 	fltr = bnxt_lookup_l2_filter(bp, key, idx);
6091 	if (fltr)
6092 		return fltr;
6093 
6094 	fltr = kzalloc_obj(*fltr, gfp);
6095 	if (!fltr)
6096 		return ERR_PTR(-ENOMEM);
6097 	spin_lock_bh(&bp->ntp_fltr_lock);
6098 	rc = bnxt_init_l2_filter(bp, fltr, key, idx);
6099 	spin_unlock_bh(&bp->ntp_fltr_lock);
6100 	if (rc) {
6101 		bnxt_del_l2_filter(bp, fltr);
6102 		fltr = ERR_PTR(rc);
6103 	}
6104 	return fltr;
6105 }
6106 
6107 struct bnxt_l2_filter *bnxt_alloc_new_l2_filter(struct bnxt *bp,
6108 						struct bnxt_l2_key *key,
6109 						u16 flags)
6110 {
6111 	struct bnxt_l2_filter *fltr;
6112 	u32 idx;
6113 	int rc;
6114 
6115 	idx = jhash2(&key->filter_key, BNXT_L2_KEY_SIZE, bp->hash_seed) &
6116 	      BNXT_L2_FLTR_HASH_MASK;
6117 	spin_lock_bh(&bp->ntp_fltr_lock);
6118 	fltr = __bnxt_lookup_l2_filter(bp, key, idx);
6119 	if (fltr) {
6120 		fltr = ERR_PTR(-EEXIST);
6121 		goto l2_filter_exit;
6122 	}
6123 	fltr = kzalloc_obj(*fltr, GFP_ATOMIC);
6124 	if (!fltr) {
6125 		fltr = ERR_PTR(-ENOMEM);
6126 		goto l2_filter_exit;
6127 	}
6128 	fltr->base.flags = flags;
6129 	rc = bnxt_init_l2_filter(bp, fltr, key, idx);
6130 	if (rc) {
6131 		spin_unlock_bh(&bp->ntp_fltr_lock);
6132 		bnxt_del_l2_filter(bp, fltr);
6133 		return ERR_PTR(rc);
6134 	}
6135 
6136 l2_filter_exit:
6137 	spin_unlock_bh(&bp->ntp_fltr_lock);
6138 	return fltr;
6139 }
6140 
6141 static u16 bnxt_vf_target_id(struct bnxt_pf_info *pf, u16 vf_idx)
6142 {
6143 #ifdef CONFIG_BNXT_SRIOV
6144 	struct bnxt_vf_info *vf = &pf->vf[vf_idx];
6145 
6146 	return vf->fw_fid;
6147 #else
6148 	return INVALID_HW_RING_ID;
6149 #endif
6150 }
6151 
6152 int bnxt_hwrm_l2_filter_free(struct bnxt *bp, struct bnxt_l2_filter *fltr)
6153 {
6154 	struct hwrm_cfa_l2_filter_free_input *req;
6155 	u16 target_id = 0xffff;
6156 	int rc;
6157 
6158 	if (fltr->base.flags & BNXT_ACT_FUNC_DST) {
6159 		struct bnxt_pf_info *pf = &bp->pf;
6160 
6161 		if (fltr->base.vf_idx >= pf->active_vfs)
6162 			return -EINVAL;
6163 
6164 		target_id = bnxt_vf_target_id(pf, fltr->base.vf_idx);
6165 		if (target_id == INVALID_HW_RING_ID)
6166 			return -EINVAL;
6167 	}
6168 
6169 	rc = hwrm_req_init(bp, req, HWRM_CFA_L2_FILTER_FREE);
6170 	if (rc)
6171 		return rc;
6172 
6173 	req->target_id = cpu_to_le16(target_id);
6174 	req->l2_filter_id = fltr->base.filter_id;
6175 	return hwrm_req_send(bp, req);
6176 }
6177 
6178 int bnxt_hwrm_l2_filter_alloc(struct bnxt *bp, struct bnxt_l2_filter *fltr)
6179 {
6180 	struct hwrm_cfa_l2_filter_alloc_output *resp;
6181 	struct hwrm_cfa_l2_filter_alloc_input *req;
6182 	u16 target_id = 0xffff;
6183 	int rc;
6184 
6185 	if (fltr->base.flags & BNXT_ACT_FUNC_DST) {
6186 		struct bnxt_pf_info *pf = &bp->pf;
6187 
6188 		if (fltr->base.vf_idx >= pf->active_vfs)
6189 			return -EINVAL;
6190 
6191 		target_id = bnxt_vf_target_id(pf, fltr->base.vf_idx);
6192 	}
6193 	rc = hwrm_req_init(bp, req, HWRM_CFA_L2_FILTER_ALLOC);
6194 	if (rc)
6195 		return rc;
6196 
6197 	req->target_id = cpu_to_le16(target_id);
6198 	req->flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
6199 
6200 	if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
6201 		req->flags |=
6202 			cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
6203 	req->dst_id = cpu_to_le16(fltr->base.fw_vnic_id);
6204 	req->enables =
6205 		cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
6206 			    CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
6207 			    CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
6208 	ether_addr_copy(req->l2_addr, fltr->l2_key.dst_mac_addr);
6209 	eth_broadcast_addr(req->l2_addr_mask);
6210 
6211 	if (fltr->l2_key.vlan) {
6212 		req->enables |=
6213 			cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN |
6214 				CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK |
6215 				CFA_L2_FILTER_ALLOC_REQ_ENABLES_NUM_VLANS);
6216 		req->num_vlans = 1;
6217 		req->l2_ivlan = cpu_to_le16(fltr->l2_key.vlan);
6218 		req->l2_ivlan_mask = cpu_to_le16(0xfff);
6219 	}
6220 
6221 	resp = hwrm_req_hold(bp, req);
6222 	rc = hwrm_req_send(bp, req);
6223 	if (!rc) {
6224 		fltr->base.filter_id = resp->l2_filter_id;
6225 		set_bit(BNXT_FLTR_VALID, &fltr->base.state);
6226 	}
6227 	hwrm_req_drop(bp, req);
6228 	return rc;
6229 }
6230 
6231 int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
6232 				     struct bnxt_ntuple_filter *fltr)
6233 {
6234 	struct hwrm_cfa_ntuple_filter_free_input *req;
6235 	int rc;
6236 
6237 	set_bit(BNXT_FLTR_FW_DELETED, &fltr->base.state);
6238 	rc = hwrm_req_init(bp, req, HWRM_CFA_NTUPLE_FILTER_FREE);
6239 	if (rc)
6240 		return rc;
6241 
6242 	req->ntuple_filter_id = fltr->base.filter_id;
6243 	return hwrm_req_send(bp, req);
6244 }
6245 
6246 #define BNXT_NTP_FLTR_FLAGS					\
6247 	(CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID |	\
6248 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE |	\
6249 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE |	\
6250 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR |	\
6251 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK |	\
6252 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR |	\
6253 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK |	\
6254 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL |	\
6255 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT |		\
6256 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK |	\
6257 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT |		\
6258 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK |	\
6259 	 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
6260 
6261 #define BNXT_NTP_TUNNEL_FLTR_FLAG				\
6262 		CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
6263 
6264 void bnxt_fill_ipv6_mask(__be32 mask[4])
6265 {
6266 	int i;
6267 
6268 	for (i = 0; i < 4; i++)
6269 		mask[i] = cpu_to_be32(~0);
6270 }
6271 
6272 static void
6273 bnxt_cfg_rfs_ring_tbl_idx(struct bnxt *bp,
6274 			  struct hwrm_cfa_ntuple_filter_alloc_input *req,
6275 			  struct bnxt_ntuple_filter *fltr)
6276 {
6277 	u16 rxq = fltr->base.rxq;
6278 
6279 	if (fltr->base.flags & BNXT_ACT_RSS_CTX) {
6280 		struct ethtool_rxfh_context *ctx;
6281 		struct bnxt_rss_ctx *rss_ctx;
6282 		struct bnxt_vnic_info *vnic;
6283 
6284 		ctx = xa_load(&bp->dev->ethtool->rss_ctx,
6285 			      fltr->base.fw_vnic_id);
6286 		if (ctx) {
6287 			rss_ctx = ethtool_rxfh_context_priv(ctx);
6288 			vnic = &rss_ctx->vnic;
6289 
6290 			req->dst_id = cpu_to_le16(vnic->fw_vnic_id);
6291 		}
6292 		return;
6293 	}
6294 	if (BNXT_SUPPORTS_NTUPLE_VNIC(bp)) {
6295 		struct bnxt_vnic_info *vnic;
6296 		u32 enables;
6297 
6298 		vnic = &bp->vnic_info[BNXT_VNIC_NTUPLE];
6299 		req->dst_id = cpu_to_le16(vnic->fw_vnic_id);
6300 		enables = CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_RFS_RING_TBL_IDX;
6301 		req->enables |= cpu_to_le32(enables);
6302 		req->rfs_ring_tbl_idx = cpu_to_le16(rxq);
6303 	} else {
6304 		u32 flags;
6305 
6306 		flags = CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DEST_RFS_RING_IDX;
6307 		req->flags |= cpu_to_le32(flags);
6308 		req->dst_id = cpu_to_le16(rxq);
6309 	}
6310 }
6311 
6312 int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
6313 				      struct bnxt_ntuple_filter *fltr)
6314 {
6315 	struct hwrm_cfa_ntuple_filter_alloc_output *resp;
6316 	struct hwrm_cfa_ntuple_filter_alloc_input *req;
6317 	struct bnxt_flow_masks *masks = &fltr->fmasks;
6318 	struct flow_keys *keys = &fltr->fkeys;
6319 	struct bnxt_l2_filter *l2_fltr;
6320 	struct bnxt_vnic_info *vnic;
6321 	int rc;
6322 
6323 	rc = hwrm_req_init(bp, req, HWRM_CFA_NTUPLE_FILTER_ALLOC);
6324 	if (rc)
6325 		return rc;
6326 
6327 	l2_fltr = fltr->l2_fltr;
6328 	req->l2_filter_id = l2_fltr->base.filter_id;
6329 
6330 	if (fltr->base.flags & BNXT_ACT_DROP) {
6331 		req->flags =
6332 			cpu_to_le32(CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP);
6333 	} else if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2) {
6334 		bnxt_cfg_rfs_ring_tbl_idx(bp, req, fltr);
6335 	} else {
6336 		vnic = &bp->vnic_info[fltr->base.rxq + 1];
6337 		req->dst_id = cpu_to_le16(vnic->fw_vnic_id);
6338 	}
6339 	req->enables |= cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
6340 
6341 	req->ethertype = htons(ETH_P_IP);
6342 	req->ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
6343 	req->ip_protocol = keys->basic.ip_proto;
6344 
6345 	if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
6346 		req->ethertype = htons(ETH_P_IPV6);
6347 		req->ip_addr_type =
6348 			CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
6349 		*(struct in6_addr *)&req->src_ipaddr[0] = keys->addrs.v6addrs.src;
6350 		*(struct in6_addr *)&req->src_ipaddr_mask[0] = masks->addrs.v6addrs.src;
6351 		*(struct in6_addr *)&req->dst_ipaddr[0] = keys->addrs.v6addrs.dst;
6352 		*(struct in6_addr *)&req->dst_ipaddr_mask[0] = masks->addrs.v6addrs.dst;
6353 	} else {
6354 		req->src_ipaddr[0] = keys->addrs.v4addrs.src;
6355 		req->src_ipaddr_mask[0] = masks->addrs.v4addrs.src;
6356 		req->dst_ipaddr[0] = keys->addrs.v4addrs.dst;
6357 		req->dst_ipaddr_mask[0] = masks->addrs.v4addrs.dst;
6358 	}
6359 	if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
6360 		req->enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
6361 		req->tunnel_type =
6362 			CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
6363 	}
6364 
6365 	req->src_port = keys->ports.src;
6366 	req->src_port_mask = masks->ports.src;
6367 	req->dst_port = keys->ports.dst;
6368 	req->dst_port_mask = masks->ports.dst;
6369 
6370 	resp = hwrm_req_hold(bp, req);
6371 	rc = hwrm_req_send(bp, req);
6372 	if (!rc)
6373 		fltr->base.filter_id = resp->ntuple_filter_id;
6374 	hwrm_req_drop(bp, req);
6375 	return rc;
6376 }
6377 
6378 static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
6379 				     const u8 *mac_addr)
6380 {
6381 	struct bnxt_l2_filter *fltr;
6382 	struct bnxt_l2_key key;
6383 	int rc;
6384 
6385 	ether_addr_copy(key.dst_mac_addr, mac_addr);
6386 	key.vlan = 0;
6387 	fltr = bnxt_alloc_l2_filter(bp, &key, GFP_KERNEL);
6388 	if (IS_ERR(fltr))
6389 		return PTR_ERR(fltr);
6390 
6391 	fltr->base.fw_vnic_id = bp->vnic_info[vnic_id].fw_vnic_id;
6392 	rc = bnxt_hwrm_l2_filter_alloc(bp, fltr);
6393 	if (rc)
6394 		bnxt_del_l2_filter(bp, fltr);
6395 	else
6396 		bp->vnic_info[vnic_id].l2_filters[idx] = fltr;
6397 	return rc;
6398 }
6399 
6400 static void bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
6401 {
6402 	u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
6403 
6404 	/* Any associated ntuple filters will also be cleared by firmware. */
6405 	for (i = 0; i < num_of_vnics; i++) {
6406 		struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
6407 
6408 		for (j = 0; j < vnic->uc_filter_count; j++) {
6409 			struct bnxt_l2_filter *fltr = vnic->l2_filters[j];
6410 
6411 			bnxt_hwrm_l2_filter_free(bp, fltr);
6412 			bnxt_del_l2_filter(bp, fltr);
6413 		}
6414 		vnic->uc_filter_count = 0;
6415 	}
6416 }
6417 
6418 #define BNXT_DFLT_TUNL_TPA_BMAP				\
6419 	(VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_GRE |	\
6420 	 VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_IPV4 |	\
6421 	 VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_IPV6)
6422 
6423 static void bnxt_hwrm_vnic_update_tunl_tpa(struct bnxt *bp,
6424 					   struct hwrm_vnic_tpa_cfg_input *req)
6425 {
6426 	u32 tunl_tpa_bmap = BNXT_DFLT_TUNL_TPA_BMAP;
6427 
6428 	if (!(bp->fw_cap & BNXT_FW_CAP_VNIC_TUNNEL_TPA))
6429 		return;
6430 
6431 	if (bp->vxlan_port)
6432 		tunl_tpa_bmap |= VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_VXLAN;
6433 	if (bp->vxlan_gpe_port)
6434 		tunl_tpa_bmap |= VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_VXLAN_GPE;
6435 	if (bp->nge_port)
6436 		tunl_tpa_bmap |= VNIC_TPA_CFG_REQ_TNL_TPA_EN_BITMAP_GENEVE;
6437 
6438 	req->enables |= cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_TNL_TPA_EN);
6439 	req->tnl_tpa_en_bitmap = cpu_to_le32(tunl_tpa_bmap);
6440 }
6441 
6442 int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, struct bnxt_vnic_info *vnic,
6443 			   u32 tpa_flags)
6444 {
6445 	u16 max_aggs = VNIC_TPA_CFG_REQ_MAX_AGGS_MAX;
6446 	struct hwrm_vnic_tpa_cfg_input *req;
6447 	int rc;
6448 
6449 	if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
6450 		return 0;
6451 
6452 	rc = hwrm_req_init(bp, req, HWRM_VNIC_TPA_CFG);
6453 	if (rc)
6454 		return rc;
6455 
6456 	if (tpa_flags) {
6457 		u16 mss = bp->dev->mtu - 40;
6458 		u32 nsegs, n, segs = 0, flags;
6459 
6460 		flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
6461 			VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
6462 			VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
6463 			VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
6464 			VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
6465 		if (tpa_flags & BNXT_FLAG_GRO)
6466 			flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
6467 
6468 		req->flags = cpu_to_le32(flags);
6469 
6470 		req->enables =
6471 			cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
6472 				    VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
6473 				    VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
6474 
6475 		/* Number of segs are log2 units, and first packet is not
6476 		 * included as part of this units.
6477 		 */
6478 		if (mss <= BNXT_RX_PAGE_SIZE) {
6479 			n = BNXT_RX_PAGE_SIZE / mss;
6480 			nsegs = (MAX_SKB_FRAGS - 1) * n;
6481 		} else {
6482 			n = mss / BNXT_RX_PAGE_SIZE;
6483 			if (mss & (BNXT_RX_PAGE_SIZE - 1))
6484 				n++;
6485 			nsegs = (MAX_SKB_FRAGS - n) / n;
6486 		}
6487 
6488 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
6489 			segs = MAX_TPA_SEGS_P5;
6490 			max_aggs = bp->max_tpa;
6491 		} else {
6492 			segs = ilog2(nsegs);
6493 		}
6494 		req->max_agg_segs = cpu_to_le16(segs);
6495 		req->max_aggs = cpu_to_le16(max_aggs);
6496 
6497 		req->min_agg_len = cpu_to_le32(512);
6498 		bnxt_hwrm_vnic_update_tunl_tpa(bp, req);
6499 	}
6500 	req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
6501 
6502 	return hwrm_req_send(bp, req);
6503 }
6504 
6505 static u16 bnxt_cp_ring_from_grp(struct bnxt *bp, struct bnxt_ring_struct *ring)
6506 {
6507 	struct bnxt_ring_grp_info *grp_info;
6508 
6509 	grp_info = &bp->grp_info[ring->grp_idx];
6510 	return grp_info->cp_fw_ring_id;
6511 }
6512 
6513 static u16 bnxt_cp_ring_for_rx(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
6514 {
6515 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
6516 		return rxr->rx_cpr->cp_ring_struct.fw_ring_id;
6517 	else
6518 		return bnxt_cp_ring_from_grp(bp, &rxr->rx_ring_struct);
6519 }
6520 
6521 static u16 bnxt_cp_ring_for_tx(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
6522 {
6523 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
6524 		return txr->tx_cpr->cp_ring_struct.fw_ring_id;
6525 	else
6526 		return bnxt_cp_ring_from_grp(bp, &txr->tx_ring_struct);
6527 }
6528 
6529 static int bnxt_alloc_rss_indir_tbl(struct bnxt *bp)
6530 {
6531 	int entries;
6532 
6533 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
6534 		entries = BNXT_MAX_RSS_TABLE_ENTRIES_P5;
6535 	else
6536 		entries = HW_HASH_INDEX_SIZE;
6537 
6538 	bp->rss_indir_tbl_entries = entries;
6539 	bp->rss_indir_tbl =
6540 		kmalloc_array(entries, sizeof(*bp->rss_indir_tbl), GFP_KERNEL);
6541 	if (!bp->rss_indir_tbl)
6542 		return -ENOMEM;
6543 
6544 	return 0;
6545 }
6546 
6547 void bnxt_set_dflt_rss_indir_tbl(struct bnxt *bp,
6548 				 struct ethtool_rxfh_context *rss_ctx)
6549 {
6550 	u16 max_rings, max_entries, pad, i;
6551 	u32 *rss_indir_tbl;
6552 
6553 	if (!bp->rx_nr_rings)
6554 		return;
6555 
6556 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6557 		max_rings = bp->rx_nr_rings - 1;
6558 	else
6559 		max_rings = bp->rx_nr_rings;
6560 
6561 	max_entries = bnxt_get_rxfh_indir_size(bp->dev);
6562 	if (rss_ctx)
6563 		rss_indir_tbl = ethtool_rxfh_context_indir(rss_ctx);
6564 	else
6565 		rss_indir_tbl = &bp->rss_indir_tbl[0];
6566 
6567 	for (i = 0; i < max_entries; i++)
6568 		rss_indir_tbl[i] = ethtool_rxfh_indir_default(i, max_rings);
6569 
6570 	pad = bp->rss_indir_tbl_entries - max_entries;
6571 	if (pad)
6572 		memset(&rss_indir_tbl[i], 0, pad * sizeof(*rss_indir_tbl));
6573 }
6574 
6575 static u16 bnxt_get_max_rss_ring(struct bnxt *bp)
6576 {
6577 	u32 i, tbl_size, max_ring = 0;
6578 
6579 	if (!bp->rss_indir_tbl)
6580 		return 0;
6581 
6582 	tbl_size = bnxt_get_rxfh_indir_size(bp->dev);
6583 	for (i = 0; i < tbl_size; i++)
6584 		max_ring = max(max_ring, bp->rss_indir_tbl[i]);
6585 	return max_ring;
6586 }
6587 
6588 int bnxt_get_nr_rss_ctxs(struct bnxt *bp, int rx_rings)
6589 {
6590 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
6591 		if (!rx_rings)
6592 			return 0;
6593 		if (bp->rss_cap & BNXT_RSS_CAP_LARGE_RSS_CTX)
6594 			return BNXT_RSS_TABLE_MAX_TBL_P5;
6595 
6596 		return bnxt_calc_nr_ring_pages(rx_rings - 1,
6597 					       BNXT_RSS_TABLE_ENTRIES_P5);
6598 	}
6599 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6600 		return 2;
6601 	return 1;
6602 }
6603 
6604 static void bnxt_fill_hw_rss_tbl(struct bnxt *bp, struct bnxt_vnic_info *vnic)
6605 {
6606 	bool no_rss = !(vnic->flags & BNXT_VNIC_RSS_FLAG);
6607 	u16 i, j;
6608 
6609 	/* Fill the RSS indirection table with ring group ids */
6610 	for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++) {
6611 		if (!no_rss)
6612 			j = bp->rss_indir_tbl[i];
6613 		vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
6614 	}
6615 }
6616 
6617 static void bnxt_fill_hw_rss_tbl_p5(struct bnxt *bp,
6618 				    struct bnxt_vnic_info *vnic)
6619 {
6620 	__le16 *ring_tbl = vnic->rss_table;
6621 	struct bnxt_rx_ring_info *rxr;
6622 	u16 tbl_size, i;
6623 
6624 	tbl_size = bnxt_get_rxfh_indir_size(bp->dev);
6625 
6626 	for (i = 0; i < tbl_size; i++) {
6627 		u16 ring_id, j;
6628 
6629 		if (vnic->flags & BNXT_VNIC_NTUPLE_FLAG)
6630 			j = ethtool_rxfh_indir_default(i, bp->rx_nr_rings);
6631 		else if (vnic->flags & BNXT_VNIC_RSSCTX_FLAG)
6632 			j = ethtool_rxfh_context_indir(vnic->rss_ctx)[i];
6633 		else
6634 			j = bp->rss_indir_tbl[i];
6635 		rxr = &bp->rx_ring[j];
6636 
6637 		ring_id = rxr->rx_ring_struct.fw_ring_id;
6638 		*ring_tbl++ = cpu_to_le16(ring_id);
6639 		ring_id = bnxt_cp_ring_for_rx(bp, rxr);
6640 		*ring_tbl++ = cpu_to_le16(ring_id);
6641 	}
6642 }
6643 
6644 static void
6645 __bnxt_hwrm_vnic_set_rss(struct bnxt *bp, struct hwrm_vnic_rss_cfg_input *req,
6646 			 struct bnxt_vnic_info *vnic)
6647 {
6648 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
6649 		bnxt_fill_hw_rss_tbl_p5(bp, vnic);
6650 		if (bp->flags & BNXT_FLAG_CHIP_P7)
6651 			req->flags |= VNIC_RSS_CFG_REQ_FLAGS_IPSEC_HASH_TYPE_CFG_SUPPORT;
6652 	} else {
6653 		bnxt_fill_hw_rss_tbl(bp, vnic);
6654 	}
6655 
6656 	if (bp->rss_hash_delta) {
6657 		req->hash_type = cpu_to_le32(bp->rss_hash_delta);
6658 		if (bp->rss_hash_cfg & bp->rss_hash_delta)
6659 			req->flags |= VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_INCLUDE;
6660 		else
6661 			req->flags |= VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_EXCLUDE;
6662 	} else {
6663 		req->hash_type = cpu_to_le32(bp->rss_hash_cfg);
6664 	}
6665 	req->hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
6666 	req->ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
6667 	req->hash_key_tbl_addr = cpu_to_le64(vnic->rss_hash_key_dma_addr);
6668 }
6669 
6670 static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, struct bnxt_vnic_info *vnic,
6671 				  bool set_rss)
6672 {
6673 	struct hwrm_vnic_rss_cfg_input *req;
6674 	int rc;
6675 
6676 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) ||
6677 	    vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
6678 		return 0;
6679 
6680 	rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_CFG);
6681 	if (rc)
6682 		return rc;
6683 
6684 	if (set_rss)
6685 		__bnxt_hwrm_vnic_set_rss(bp, req, vnic);
6686 	req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
6687 	return hwrm_req_send(bp, req);
6688 }
6689 
6690 static int bnxt_hwrm_vnic_set_rss_p5(struct bnxt *bp,
6691 				     struct bnxt_vnic_info *vnic, bool set_rss)
6692 {
6693 	struct hwrm_vnic_rss_cfg_input *req;
6694 	dma_addr_t ring_tbl_map;
6695 	u32 i, nr_ctxs;
6696 	int rc;
6697 
6698 	rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_CFG);
6699 	if (rc)
6700 		return rc;
6701 
6702 	req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
6703 	if (!set_rss)
6704 		return hwrm_req_send(bp, req);
6705 
6706 	__bnxt_hwrm_vnic_set_rss(bp, req, vnic);
6707 	ring_tbl_map = vnic->rss_table_dma_addr;
6708 	nr_ctxs = bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings);
6709 
6710 	hwrm_req_hold(bp, req);
6711 	for (i = 0; i < nr_ctxs; ring_tbl_map += BNXT_RSS_TABLE_SIZE_P5, i++) {
6712 		req->ring_grp_tbl_addr = cpu_to_le64(ring_tbl_map);
6713 		req->ring_table_pair_index = i;
6714 		req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[i]);
6715 		rc = hwrm_req_send(bp, req);
6716 		if (rc)
6717 			goto exit;
6718 	}
6719 
6720 exit:
6721 	hwrm_req_drop(bp, req);
6722 	return rc;
6723 }
6724 
6725 static void bnxt_hwrm_update_rss_hash_cfg(struct bnxt *bp)
6726 {
6727 	struct bnxt_vnic_info *vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
6728 	struct hwrm_vnic_rss_qcfg_output *resp;
6729 	struct hwrm_vnic_rss_qcfg_input *req;
6730 
6731 	if (hwrm_req_init(bp, req, HWRM_VNIC_RSS_QCFG))
6732 		return;
6733 
6734 	req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
6735 	/* all contexts configured to same hash_type, zero always exists */
6736 	req->rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
6737 	resp = hwrm_req_hold(bp, req);
6738 	if (!hwrm_req_send(bp, req)) {
6739 		bp->rss_hash_cfg = le32_to_cpu(resp->hash_type) ?: bp->rss_hash_cfg;
6740 		bp->rss_hash_delta = 0;
6741 	}
6742 	hwrm_req_drop(bp, req);
6743 }
6744 
6745 static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, struct bnxt_vnic_info *vnic)
6746 {
6747 	u16 hds_thresh = (u16)bp->dev->cfg_pending->hds_thresh;
6748 	struct hwrm_vnic_plcmodes_cfg_input *req;
6749 	int rc;
6750 
6751 	rc = hwrm_req_init(bp, req, HWRM_VNIC_PLCMODES_CFG);
6752 	if (rc)
6753 		return rc;
6754 
6755 	req->flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT);
6756 	req->enables = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID);
6757 	req->jumbo_thresh = cpu_to_le16(bp->rx_buf_use_size);
6758 
6759 	if (!BNXT_RX_PAGE_MODE(bp) && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
6760 		req->flags |= cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
6761 					  VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
6762 		req->enables |=
6763 			cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
6764 		req->hds_threshold = cpu_to_le16(hds_thresh);
6765 	}
6766 	req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
6767 	return hwrm_req_send(bp, req);
6768 }
6769 
6770 static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp,
6771 					struct bnxt_vnic_info *vnic,
6772 					u16 ctx_idx)
6773 {
6774 	struct hwrm_vnic_rss_cos_lb_ctx_free_input *req;
6775 
6776 	if (hwrm_req_init(bp, req, HWRM_VNIC_RSS_COS_LB_CTX_FREE))
6777 		return;
6778 
6779 	req->rss_cos_lb_ctx_id =
6780 		cpu_to_le16(vnic->fw_rss_cos_lb_ctx[ctx_idx]);
6781 
6782 	hwrm_req_send(bp, req);
6783 	vnic->fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
6784 }
6785 
6786 static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
6787 {
6788 	int i, j;
6789 
6790 	for (i = 0; i < bp->nr_vnics; i++) {
6791 		struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
6792 
6793 		for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
6794 			if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
6795 				bnxt_hwrm_vnic_ctx_free_one(bp, vnic, j);
6796 		}
6797 	}
6798 	bp->rsscos_nr_ctxs = 0;
6799 }
6800 
6801 static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp,
6802 				    struct bnxt_vnic_info *vnic, u16 ctx_idx)
6803 {
6804 	struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp;
6805 	struct hwrm_vnic_rss_cos_lb_ctx_alloc_input *req;
6806 	int rc;
6807 
6808 	rc = hwrm_req_init(bp, req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC);
6809 	if (rc)
6810 		return rc;
6811 
6812 	resp = hwrm_req_hold(bp, req);
6813 	rc = hwrm_req_send(bp, req);
6814 	if (!rc)
6815 		vnic->fw_rss_cos_lb_ctx[ctx_idx] =
6816 			le16_to_cpu(resp->rss_cos_lb_ctx_id);
6817 	hwrm_req_drop(bp, req);
6818 
6819 	return rc;
6820 }
6821 
6822 static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
6823 {
6824 	if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
6825 		return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
6826 	return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
6827 }
6828 
6829 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, struct bnxt_vnic_info *vnic)
6830 {
6831 	struct bnxt_vnic_info *vnic0 = &bp->vnic_info[BNXT_VNIC_DEFAULT];
6832 	struct hwrm_vnic_cfg_input *req;
6833 	unsigned int ring = 0, grp_idx;
6834 	u16 def_vlan = 0;
6835 	int rc;
6836 
6837 	rc = hwrm_req_init(bp, req, HWRM_VNIC_CFG);
6838 	if (rc)
6839 		return rc;
6840 
6841 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
6842 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[0];
6843 
6844 		req->default_rx_ring_id =
6845 			cpu_to_le16(rxr->rx_ring_struct.fw_ring_id);
6846 		req->default_cmpl_ring_id =
6847 			cpu_to_le16(bnxt_cp_ring_for_rx(bp, rxr));
6848 		req->enables =
6849 			cpu_to_le32(VNIC_CFG_REQ_ENABLES_DEFAULT_RX_RING_ID |
6850 				    VNIC_CFG_REQ_ENABLES_DEFAULT_CMPL_RING_ID);
6851 		goto vnic_mru;
6852 	}
6853 	req->enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
6854 	/* Only RSS support for now TBD: COS & LB */
6855 	if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
6856 		req->rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
6857 		req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
6858 					   VNIC_CFG_REQ_ENABLES_MRU);
6859 	} else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
6860 		req->rss_rule = cpu_to_le16(vnic0->fw_rss_cos_lb_ctx[0]);
6861 		req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
6862 					   VNIC_CFG_REQ_ENABLES_MRU);
6863 		req->flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
6864 	} else {
6865 		req->rss_rule = cpu_to_le16(0xffff);
6866 	}
6867 
6868 	if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
6869 	    (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
6870 		req->cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
6871 		req->enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
6872 	} else {
6873 		req->cos_rule = cpu_to_le16(0xffff);
6874 	}
6875 
6876 	if (vnic->flags & BNXT_VNIC_RSS_FLAG)
6877 		ring = 0;
6878 	else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
6879 		ring = vnic->vnic_id - 1;
6880 	else if ((vnic->vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
6881 		ring = bp->rx_nr_rings - 1;
6882 
6883 	grp_idx = bp->rx_ring[ring].bnapi->index;
6884 	req->dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
6885 	req->lb_rule = cpu_to_le16(0xffff);
6886 vnic_mru:
6887 	vnic->mru = bp->dev->mtu + VLAN_ETH_HLEN;
6888 	req->mru = cpu_to_le16(vnic->mru);
6889 
6890 	req->vnic_id = cpu_to_le16(vnic->fw_vnic_id);
6891 #ifdef CONFIG_BNXT_SRIOV
6892 	if (BNXT_VF(bp))
6893 		def_vlan = bp->vf.vlan;
6894 #endif
6895 	if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
6896 		req->flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
6897 	if (vnic->vnic_id == BNXT_VNIC_DEFAULT && bnxt_ulp_registered(bp->edev))
6898 		req->flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
6899 
6900 	return hwrm_req_send(bp, req);
6901 }
6902 
6903 static void bnxt_hwrm_vnic_free_one(struct bnxt *bp,
6904 				    struct bnxt_vnic_info *vnic)
6905 {
6906 	if (vnic->fw_vnic_id != INVALID_HW_RING_ID) {
6907 		struct hwrm_vnic_free_input *req;
6908 
6909 		if (hwrm_req_init(bp, req, HWRM_VNIC_FREE))
6910 			return;
6911 
6912 		req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
6913 
6914 		hwrm_req_send(bp, req);
6915 		vnic->fw_vnic_id = INVALID_HW_RING_ID;
6916 	}
6917 }
6918 
6919 static void bnxt_hwrm_vnic_free(struct bnxt *bp)
6920 {
6921 	u16 i;
6922 
6923 	for (i = 0; i < bp->nr_vnics; i++)
6924 		bnxt_hwrm_vnic_free_one(bp, &bp->vnic_info[i]);
6925 }
6926 
6927 int bnxt_hwrm_vnic_alloc(struct bnxt *bp, struct bnxt_vnic_info *vnic,
6928 			 unsigned int start_rx_ring_idx,
6929 			 unsigned int nr_rings)
6930 {
6931 	unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
6932 	struct hwrm_vnic_alloc_output *resp;
6933 	struct hwrm_vnic_alloc_input *req;
6934 	int rc;
6935 
6936 	rc = hwrm_req_init(bp, req, HWRM_VNIC_ALLOC);
6937 	if (rc)
6938 		return rc;
6939 
6940 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
6941 		goto vnic_no_ring_grps;
6942 
6943 	/* map ring groups to this vnic */
6944 	for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
6945 		grp_idx = bp->rx_ring[i].bnapi->index;
6946 		if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
6947 			netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
6948 				   j, nr_rings);
6949 			break;
6950 		}
6951 		vnic->fw_grp_ids[j] = bp->grp_info[grp_idx].fw_grp_id;
6952 	}
6953 
6954 vnic_no_ring_grps:
6955 	for (i = 0; i < BNXT_MAX_CTX_PER_VNIC; i++)
6956 		vnic->fw_rss_cos_lb_ctx[i] = INVALID_HW_RING_ID;
6957 	if (vnic->vnic_id == BNXT_VNIC_DEFAULT)
6958 		req->flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
6959 
6960 	resp = hwrm_req_hold(bp, req);
6961 	rc = hwrm_req_send(bp, req);
6962 	if (!rc)
6963 		vnic->fw_vnic_id = le32_to_cpu(resp->vnic_id);
6964 	hwrm_req_drop(bp, req);
6965 	return rc;
6966 }
6967 
6968 static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
6969 {
6970 	struct hwrm_vnic_qcaps_output *resp;
6971 	struct hwrm_vnic_qcaps_input *req;
6972 	int rc;
6973 
6974 	bp->hw_ring_stats_size = sizeof(struct ctx_hw_stats);
6975 	bp->flags &= ~BNXT_FLAG_ROCE_MIRROR_CAP;
6976 	bp->rss_cap &= ~BNXT_RSS_CAP_NEW_RSS_CAP;
6977 	if (bp->hwrm_spec_code < 0x10600)
6978 		return 0;
6979 
6980 	rc = hwrm_req_init(bp, req, HWRM_VNIC_QCAPS);
6981 	if (rc)
6982 		return rc;
6983 
6984 	resp = hwrm_req_hold(bp, req);
6985 	rc = hwrm_req_send(bp, req);
6986 	if (!rc) {
6987 		u32 flags = le32_to_cpu(resp->flags);
6988 
6989 		if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
6990 		    (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
6991 			bp->rss_cap |= BNXT_RSS_CAP_NEW_RSS_CAP;
6992 		if (flags &
6993 		    VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
6994 			bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
6995 
6996 		/* Older P5 fw before EXT_HW_STATS support did not set
6997 		 * VLAN_STRIP_CAP properly.
6998 		 */
6999 		if ((flags & VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP) ||
7000 		    (BNXT_CHIP_P5(bp) &&
7001 		     !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED)))
7002 			bp->fw_cap |= BNXT_FW_CAP_VLAN_RX_STRIP;
7003 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_HASH_TYPE_DELTA_CAP)
7004 			bp->rss_cap |= BNXT_RSS_CAP_RSS_HASH_TYPE_DELTA;
7005 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_PROF_TCAM_MODE_ENABLED)
7006 			bp->rss_cap |= BNXT_RSS_CAP_RSS_TCAM;
7007 		bp->max_tpa_v2 = le16_to_cpu(resp->max_aggs_supported);
7008 		if (bp->max_tpa_v2) {
7009 			if (BNXT_CHIP_P5(bp))
7010 				bp->hw_ring_stats_size = BNXT_RING_STATS_SIZE_P5;
7011 			else
7012 				bp->hw_ring_stats_size = BNXT_RING_STATS_SIZE_P7;
7013 		}
7014 		if (flags & VNIC_QCAPS_RESP_FLAGS_HW_TUNNEL_TPA_CAP)
7015 			bp->fw_cap |= BNXT_FW_CAP_VNIC_TUNNEL_TPA;
7016 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_AH_SPI_IPV4_CAP)
7017 			bp->rss_cap |= BNXT_RSS_CAP_AH_V4_RSS_CAP;
7018 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_AH_SPI_IPV6_CAP)
7019 			bp->rss_cap |= BNXT_RSS_CAP_AH_V6_RSS_CAP;
7020 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_ESP_SPI_IPV4_CAP)
7021 			bp->rss_cap |= BNXT_RSS_CAP_ESP_V4_RSS_CAP;
7022 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_ESP_SPI_IPV6_CAP)
7023 			bp->rss_cap |= BNXT_RSS_CAP_ESP_V6_RSS_CAP;
7024 		if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_IPV6_FLOW_LABEL_CAP)
7025 			bp->rss_cap |= BNXT_RSS_CAP_IPV6_FLOW_LABEL_RSS_CAP;
7026 		if (flags & VNIC_QCAPS_RESP_FLAGS_RE_FLUSH_CAP)
7027 			bp->fw_cap |= BNXT_FW_CAP_VNIC_RE_FLUSH;
7028 	}
7029 	hwrm_req_drop(bp, req);
7030 	return rc;
7031 }
7032 
7033 static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
7034 {
7035 	struct hwrm_ring_grp_alloc_output *resp;
7036 	struct hwrm_ring_grp_alloc_input *req;
7037 	int rc;
7038 	u16 i;
7039 
7040 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7041 		return 0;
7042 
7043 	rc = hwrm_req_init(bp, req, HWRM_RING_GRP_ALLOC);
7044 	if (rc)
7045 		return rc;
7046 
7047 	resp = hwrm_req_hold(bp, req);
7048 	for (i = 0; i < bp->rx_nr_rings; i++) {
7049 		unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
7050 
7051 		req->cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
7052 		req->rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
7053 		req->ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
7054 		req->sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
7055 
7056 		rc = hwrm_req_send(bp, req);
7057 
7058 		if (rc)
7059 			break;
7060 
7061 		bp->grp_info[grp_idx].fw_grp_id =
7062 			le32_to_cpu(resp->ring_group_id);
7063 	}
7064 	hwrm_req_drop(bp, req);
7065 	return rc;
7066 }
7067 
7068 static void bnxt_hwrm_ring_grp_free(struct bnxt *bp)
7069 {
7070 	struct hwrm_ring_grp_free_input *req;
7071 	u16 i;
7072 
7073 	if (!bp->grp_info || (bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
7074 		return;
7075 
7076 	if (hwrm_req_init(bp, req, HWRM_RING_GRP_FREE))
7077 		return;
7078 
7079 	hwrm_req_hold(bp, req);
7080 	for (i = 0; i < bp->cp_nr_rings; i++) {
7081 		if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
7082 			continue;
7083 		req->ring_group_id =
7084 			cpu_to_le32(bp->grp_info[i].fw_grp_id);
7085 
7086 		hwrm_req_send(bp, req);
7087 		bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
7088 	}
7089 	hwrm_req_drop(bp, req);
7090 }
7091 
7092 static void bnxt_set_rx_ring_params_p5(struct bnxt *bp, u32 ring_type,
7093 				       struct hwrm_ring_alloc_input *req,
7094 				       struct bnxt_rx_ring_info *rxr,
7095 				       struct bnxt_ring_struct *ring)
7096 {
7097 	struct bnxt_ring_grp_info *grp_info = &bp->grp_info[ring->grp_idx];
7098 	u32 enables = RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID |
7099 		      RING_ALLOC_REQ_ENABLES_NQ_RING_ID_VALID;
7100 
7101 	if (ring_type == HWRM_RING_ALLOC_AGG) {
7102 		req->ring_type = RING_ALLOC_REQ_RING_TYPE_RX_AGG;
7103 		req->rx_ring_id = cpu_to_le16(grp_info->rx_fw_ring_id);
7104 		req->rx_buf_size = cpu_to_le16(rxr->rx_page_size);
7105 		enables |= RING_ALLOC_REQ_ENABLES_RX_RING_ID_VALID;
7106 	} else {
7107 		req->rx_buf_size = cpu_to_le16(bp->rx_buf_use_size);
7108 		if (NET_IP_ALIGN == 2)
7109 			req->flags =
7110 				cpu_to_le16(RING_ALLOC_REQ_FLAGS_RX_SOP_PAD);
7111 	}
7112 	req->stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
7113 	req->nq_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
7114 	req->enables |= cpu_to_le32(enables);
7115 }
7116 
7117 static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
7118 				    struct bnxt_rx_ring_info *rxr,
7119 				    struct bnxt_ring_struct *ring,
7120 				    u32 ring_type, u32 map_index)
7121 {
7122 	struct hwrm_ring_alloc_output *resp;
7123 	struct hwrm_ring_alloc_input *req;
7124 	struct bnxt_ring_mem_info *rmem = &ring->ring_mem;
7125 	struct bnxt_ring_grp_info *grp_info;
7126 	int rc, err = 0;
7127 	u16 ring_id;
7128 
7129 	rc = hwrm_req_init(bp, req, HWRM_RING_ALLOC);
7130 	if (rc)
7131 		goto exit;
7132 
7133 	req->enables = 0;
7134 	if (rmem->nr_pages > 1) {
7135 		req->page_tbl_addr = cpu_to_le64(rmem->pg_tbl_map);
7136 		/* Page size is in log2 units */
7137 		req->page_size = BNXT_PAGE_SHIFT;
7138 		req->page_tbl_depth = 1;
7139 	} else {
7140 		req->page_tbl_addr =  cpu_to_le64(rmem->dma_arr[0]);
7141 	}
7142 	req->fbo = 0;
7143 	/* Association of ring index with doorbell index and MSIX number */
7144 	req->logical_id = cpu_to_le16(map_index);
7145 
7146 	switch (ring_type) {
7147 	case HWRM_RING_ALLOC_TX: {
7148 		struct bnxt_tx_ring_info *txr;
7149 		u16 flags = 0;
7150 
7151 		txr = container_of(ring, struct bnxt_tx_ring_info,
7152 				   tx_ring_struct);
7153 		req->ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
7154 		/* Association of transmit ring with completion ring */
7155 		grp_info = &bp->grp_info[ring->grp_idx];
7156 		req->cmpl_ring_id = cpu_to_le16(bnxt_cp_ring_for_tx(bp, txr));
7157 		req->length = cpu_to_le32(bp->tx_ring_mask + 1);
7158 		req->stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
7159 		req->queue_id = cpu_to_le16(ring->queue_id);
7160 		if (bp->flags & BNXT_FLAG_TX_COAL_CMPL)
7161 			req->cmpl_coal_cnt =
7162 				RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_64;
7163 		if ((bp->fw_cap & BNXT_FW_CAP_TX_TS_CMP) && bp->ptp_cfg)
7164 			flags |= RING_ALLOC_REQ_FLAGS_TX_PKT_TS_CMPL_ENABLE;
7165 		req->flags = cpu_to_le16(flags);
7166 		break;
7167 	}
7168 	case HWRM_RING_ALLOC_RX:
7169 	case HWRM_RING_ALLOC_AGG:
7170 		req->ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
7171 		req->length = (ring_type == HWRM_RING_ALLOC_RX) ?
7172 			      cpu_to_le32(bp->rx_ring_mask + 1) :
7173 			      cpu_to_le32(bp->rx_agg_ring_mask + 1);
7174 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7175 			bnxt_set_rx_ring_params_p5(bp, ring_type, req,
7176 						   rxr, ring);
7177 		break;
7178 	case HWRM_RING_ALLOC_CMPL:
7179 		req->ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
7180 		req->length = cpu_to_le32(bp->cp_ring_mask + 1);
7181 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7182 			/* Association of cp ring with nq */
7183 			grp_info = &bp->grp_info[map_index];
7184 			req->nq_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
7185 			req->cq_handle = cpu_to_le64(ring->handle);
7186 			req->enables |= cpu_to_le32(
7187 				RING_ALLOC_REQ_ENABLES_NQ_RING_ID_VALID);
7188 		} else {
7189 			req->int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
7190 		}
7191 		break;
7192 	case HWRM_RING_ALLOC_NQ:
7193 		req->ring_type = RING_ALLOC_REQ_RING_TYPE_NQ;
7194 		req->length = cpu_to_le32(bp->cp_ring_mask + 1);
7195 		req->int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
7196 		break;
7197 	default:
7198 		netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
7199 			   ring_type);
7200 		return -EINVAL;
7201 	}
7202 
7203 	resp = hwrm_req_hold(bp, req);
7204 	rc = hwrm_req_send(bp, req);
7205 	err = le16_to_cpu(resp->error_code);
7206 	ring_id = le16_to_cpu(resp->ring_id);
7207 	hwrm_req_drop(bp, req);
7208 
7209 exit:
7210 	if (rc || err) {
7211 		netdev_err(bp->dev, "hwrm_ring_alloc type %d failed. rc:%x err:%x\n",
7212 			   ring_type, rc, err);
7213 		return -EIO;
7214 	}
7215 	ring->fw_ring_id = ring_id;
7216 	return rc;
7217 }
7218 
7219 static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
7220 {
7221 	int rc;
7222 
7223 	if (BNXT_PF(bp)) {
7224 		struct hwrm_func_cfg_input *req;
7225 
7226 		rc = bnxt_hwrm_func_cfg_short_req_init(bp, &req);
7227 		if (rc)
7228 			return rc;
7229 
7230 		req->fid = cpu_to_le16(0xffff);
7231 		req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
7232 		req->async_event_cr = cpu_to_le16(idx);
7233 		return hwrm_req_send(bp, req);
7234 	} else {
7235 		struct hwrm_func_vf_cfg_input *req;
7236 
7237 		rc = hwrm_req_init(bp, req, HWRM_FUNC_VF_CFG);
7238 		if (rc)
7239 			return rc;
7240 
7241 		req->enables =
7242 			cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
7243 		req->async_event_cr = cpu_to_le16(idx);
7244 		return hwrm_req_send(bp, req);
7245 	}
7246 }
7247 
7248 static void bnxt_set_db_mask(struct bnxt *bp, struct bnxt_db_info *db,
7249 			     u32 ring_type)
7250 {
7251 	switch (ring_type) {
7252 	case HWRM_RING_ALLOC_TX:
7253 		db->db_ring_mask = bp->tx_ring_mask;
7254 		break;
7255 	case HWRM_RING_ALLOC_RX:
7256 		db->db_ring_mask = bp->rx_ring_mask;
7257 		break;
7258 	case HWRM_RING_ALLOC_AGG:
7259 		db->db_ring_mask = bp->rx_agg_ring_mask;
7260 		break;
7261 	case HWRM_RING_ALLOC_CMPL:
7262 	case HWRM_RING_ALLOC_NQ:
7263 		db->db_ring_mask = bp->cp_ring_mask;
7264 		break;
7265 	}
7266 	if (bp->flags & BNXT_FLAG_CHIP_P7) {
7267 		db->db_epoch_mask = db->db_ring_mask + 1;
7268 		db->db_epoch_shift = DBR_EPOCH_SFT - ilog2(db->db_epoch_mask);
7269 	}
7270 }
7271 
7272 static void bnxt_set_db(struct bnxt *bp, struct bnxt_db_info *db, u32 ring_type,
7273 			u32 map_idx, u32 xid)
7274 {
7275 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7276 		switch (ring_type) {
7277 		case HWRM_RING_ALLOC_TX:
7278 			db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SQ;
7279 			break;
7280 		case HWRM_RING_ALLOC_RX:
7281 		case HWRM_RING_ALLOC_AGG:
7282 			db->db_key64 = DBR_PATH_L2 | DBR_TYPE_SRQ;
7283 			break;
7284 		case HWRM_RING_ALLOC_CMPL:
7285 			db->db_key64 = DBR_PATH_L2;
7286 			break;
7287 		case HWRM_RING_ALLOC_NQ:
7288 			db->db_key64 = DBR_PATH_L2;
7289 			break;
7290 		}
7291 		db->db_key64 |= (u64)xid << DBR_XID_SFT;
7292 
7293 		if (bp->flags & BNXT_FLAG_CHIP_P7)
7294 			db->db_key64 |= DBR_VALID;
7295 
7296 		db->doorbell = bp->bar1 + bp->db_offset;
7297 	} else {
7298 		db->doorbell = bp->bar1 + map_idx * 0x80;
7299 		switch (ring_type) {
7300 		case HWRM_RING_ALLOC_TX:
7301 			db->db_key32 = DB_KEY_TX;
7302 			break;
7303 		case HWRM_RING_ALLOC_RX:
7304 		case HWRM_RING_ALLOC_AGG:
7305 			db->db_key32 = DB_KEY_RX;
7306 			break;
7307 		case HWRM_RING_ALLOC_CMPL:
7308 			db->db_key32 = DB_KEY_CP;
7309 			break;
7310 		}
7311 	}
7312 	bnxt_set_db_mask(bp, db, ring_type);
7313 }
7314 
7315 static int bnxt_hwrm_rx_ring_alloc(struct bnxt *bp,
7316 				   struct bnxt_rx_ring_info *rxr)
7317 {
7318 	struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
7319 	struct bnxt_napi *bnapi = rxr->bnapi;
7320 	u32 type = HWRM_RING_ALLOC_RX;
7321 	u32 map_idx = bnapi->index;
7322 	int rc;
7323 
7324 	rc = hwrm_ring_alloc_send_msg(bp, rxr, ring, type, map_idx);
7325 	if (rc)
7326 		return rc;
7327 
7328 	bnxt_set_db(bp, &rxr->rx_db, type, map_idx, ring->fw_ring_id);
7329 	bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
7330 
7331 	return 0;
7332 }
7333 
7334 static int bnxt_hwrm_rx_agg_ring_alloc(struct bnxt *bp,
7335 				       struct bnxt_rx_ring_info *rxr)
7336 {
7337 	struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
7338 	u32 type = HWRM_RING_ALLOC_AGG;
7339 	u32 grp_idx = ring->grp_idx;
7340 	u32 map_idx;
7341 	int rc;
7342 
7343 	map_idx = grp_idx + bp->rx_nr_rings;
7344 	rc = hwrm_ring_alloc_send_msg(bp, rxr, ring, type, map_idx);
7345 	if (rc)
7346 		return rc;
7347 
7348 	bnxt_set_db(bp, &rxr->rx_agg_db, type, map_idx,
7349 		    ring->fw_ring_id);
7350 	bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
7351 	bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
7352 	bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
7353 
7354 	return 0;
7355 }
7356 
7357 static int bnxt_hwrm_cp_ring_alloc_p5(struct bnxt *bp,
7358 				      struct bnxt_cp_ring_info *cpr)
7359 {
7360 	const u32 type = HWRM_RING_ALLOC_CMPL;
7361 	struct bnxt_napi *bnapi = cpr->bnapi;
7362 	struct bnxt_ring_struct *ring;
7363 	u32 map_idx = bnapi->index;
7364 	int rc;
7365 
7366 	ring = &cpr->cp_ring_struct;
7367 	ring->handle = BNXT_SET_NQ_HDL(cpr);
7368 	rc = hwrm_ring_alloc_send_msg(bp, NULL, ring, type, map_idx);
7369 	if (rc)
7370 		return rc;
7371 	bnxt_set_db(bp, &cpr->cp_db, type, map_idx, ring->fw_ring_id);
7372 	bnxt_db_cq(bp, &cpr->cp_db, cpr->cp_raw_cons);
7373 	return 0;
7374 }
7375 
7376 static int bnxt_hwrm_tx_ring_alloc(struct bnxt *bp,
7377 				   struct bnxt_tx_ring_info *txr, u32 tx_idx)
7378 {
7379 	struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
7380 	const u32 type = HWRM_RING_ALLOC_TX;
7381 	int rc;
7382 
7383 	rc = hwrm_ring_alloc_send_msg(bp, NULL, ring, type, tx_idx);
7384 	if (rc)
7385 		return rc;
7386 	bnxt_set_db(bp, &txr->tx_db, type, tx_idx, ring->fw_ring_id);
7387 	return 0;
7388 }
7389 
7390 static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
7391 {
7392 	bool agg_rings = !!(bp->flags & BNXT_FLAG_AGG_RINGS);
7393 	int i, rc = 0;
7394 	u32 type;
7395 
7396 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7397 		type = HWRM_RING_ALLOC_NQ;
7398 	else
7399 		type = HWRM_RING_ALLOC_CMPL;
7400 	for (i = 0; i < bp->cp_nr_rings; i++) {
7401 		struct bnxt_napi *bnapi = bp->bnapi[i];
7402 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7403 		struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
7404 		u32 map_idx = ring->map_idx;
7405 		unsigned int vector;
7406 
7407 		vector = bp->irq_tbl[map_idx].vector;
7408 		disable_irq_nosync(vector);
7409 		rc = hwrm_ring_alloc_send_msg(bp, NULL, ring, type, map_idx);
7410 		if (rc) {
7411 			enable_irq(vector);
7412 			goto err_out;
7413 		}
7414 		bnxt_set_db(bp, &cpr->cp_db, type, map_idx, ring->fw_ring_id);
7415 		bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
7416 		enable_irq(vector);
7417 		bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
7418 
7419 		if (!i) {
7420 			rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
7421 			if (rc)
7422 				netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
7423 		}
7424 	}
7425 
7426 	for (i = 0; i < bp->tx_nr_rings; i++) {
7427 		struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
7428 
7429 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7430 			rc = bnxt_hwrm_cp_ring_alloc_p5(bp, txr->tx_cpr);
7431 			if (rc)
7432 				goto err_out;
7433 		}
7434 		rc = bnxt_hwrm_tx_ring_alloc(bp, txr, i);
7435 		if (rc)
7436 			goto err_out;
7437 	}
7438 
7439 	for (i = 0; i < bp->rx_nr_rings; i++) {
7440 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
7441 
7442 		rc = bnxt_hwrm_rx_ring_alloc(bp, rxr);
7443 		if (rc)
7444 			goto err_out;
7445 		/* If we have agg rings, post agg buffers first. */
7446 		if (!agg_rings)
7447 			bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
7448 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7449 			rc = bnxt_hwrm_cp_ring_alloc_p5(bp, rxr->rx_cpr);
7450 			if (rc)
7451 				goto err_out;
7452 		}
7453 	}
7454 
7455 	if (agg_rings) {
7456 		for (i = 0; i < bp->rx_nr_rings; i++) {
7457 			rc = bnxt_hwrm_rx_agg_ring_alloc(bp, &bp->rx_ring[i]);
7458 			if (rc)
7459 				goto err_out;
7460 		}
7461 	}
7462 err_out:
7463 	return rc;
7464 }
7465 
7466 static void bnxt_cancel_dim(struct bnxt *bp)
7467 {
7468 	int i;
7469 
7470 	/* DIM work is initialized in bnxt_enable_napi().  Proceed only
7471 	 * if NAPI is enabled.
7472 	 */
7473 	if (!bp->bnapi || test_bit(BNXT_STATE_NAPI_DISABLED, &bp->state))
7474 		return;
7475 
7476 	/* Make sure NAPI sees that the VNIC is disabled */
7477 	synchronize_net();
7478 	for (i = 0; i < bp->rx_nr_rings; i++) {
7479 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
7480 		struct bnxt_napi *bnapi = rxr->bnapi;
7481 
7482 		cancel_work_sync(&bnapi->cp_ring.dim.work);
7483 	}
7484 }
7485 
7486 static int hwrm_ring_free_send_msg(struct bnxt *bp,
7487 				   struct bnxt_ring_struct *ring,
7488 				   u32 ring_type, int cmpl_ring_id)
7489 {
7490 	struct hwrm_ring_free_output *resp;
7491 	struct hwrm_ring_free_input *req;
7492 	u16 error_code = 0;
7493 	int rc;
7494 
7495 	if (BNXT_NO_FW_ACCESS(bp))
7496 		return 0;
7497 
7498 	rc = hwrm_req_init(bp, req, HWRM_RING_FREE);
7499 	if (rc)
7500 		goto exit;
7501 
7502 	req->cmpl_ring = cpu_to_le16(cmpl_ring_id);
7503 	req->ring_type = ring_type;
7504 	req->ring_id = cpu_to_le16(ring->fw_ring_id);
7505 
7506 	resp = hwrm_req_hold(bp, req);
7507 	rc = hwrm_req_send(bp, req);
7508 	error_code = le16_to_cpu(resp->error_code);
7509 	hwrm_req_drop(bp, req);
7510 exit:
7511 	if (rc || error_code) {
7512 		netdev_err(bp->dev, "hwrm_ring_free type %d failed. rc:%x err:%x\n",
7513 			   ring_type, rc, error_code);
7514 		return -EIO;
7515 	}
7516 	return 0;
7517 }
7518 
7519 static void bnxt_hwrm_tx_ring_free(struct bnxt *bp,
7520 				   struct bnxt_tx_ring_info *txr,
7521 				   bool close_path)
7522 {
7523 	struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
7524 	u32 cmpl_ring_id;
7525 
7526 	if (ring->fw_ring_id == INVALID_HW_RING_ID)
7527 		return;
7528 
7529 	cmpl_ring_id = close_path ? bnxt_cp_ring_for_tx(bp, txr) :
7530 		       INVALID_HW_RING_ID;
7531 	hwrm_ring_free_send_msg(bp, ring, RING_FREE_REQ_RING_TYPE_TX,
7532 				cmpl_ring_id);
7533 	ring->fw_ring_id = INVALID_HW_RING_ID;
7534 }
7535 
7536 static void bnxt_hwrm_rx_ring_free(struct bnxt *bp,
7537 				   struct bnxt_rx_ring_info *rxr,
7538 				   bool close_path)
7539 {
7540 	struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
7541 	u32 grp_idx = rxr->bnapi->index;
7542 	u32 cmpl_ring_id;
7543 
7544 	if (ring->fw_ring_id == INVALID_HW_RING_ID)
7545 		return;
7546 
7547 	cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
7548 	hwrm_ring_free_send_msg(bp, ring,
7549 				RING_FREE_REQ_RING_TYPE_RX,
7550 				close_path ? cmpl_ring_id :
7551 				INVALID_HW_RING_ID);
7552 	ring->fw_ring_id = INVALID_HW_RING_ID;
7553 	bp->grp_info[grp_idx].rx_fw_ring_id = INVALID_HW_RING_ID;
7554 }
7555 
7556 static void bnxt_hwrm_rx_agg_ring_free(struct bnxt *bp,
7557 				       struct bnxt_rx_ring_info *rxr,
7558 				       bool close_path)
7559 {
7560 	struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
7561 	u32 grp_idx = rxr->bnapi->index;
7562 	u32 type, cmpl_ring_id;
7563 
7564 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7565 		type = RING_FREE_REQ_RING_TYPE_RX_AGG;
7566 	else
7567 		type = RING_FREE_REQ_RING_TYPE_RX;
7568 
7569 	if (ring->fw_ring_id == INVALID_HW_RING_ID)
7570 		return;
7571 
7572 	cmpl_ring_id = bnxt_cp_ring_for_rx(bp, rxr);
7573 	hwrm_ring_free_send_msg(bp, ring, type,
7574 				close_path ? cmpl_ring_id :
7575 				INVALID_HW_RING_ID);
7576 	ring->fw_ring_id = INVALID_HW_RING_ID;
7577 	bp->grp_info[grp_idx].agg_fw_ring_id = INVALID_HW_RING_ID;
7578 }
7579 
7580 static void bnxt_hwrm_cp_ring_free(struct bnxt *bp,
7581 				   struct bnxt_cp_ring_info *cpr)
7582 {
7583 	struct bnxt_ring_struct *ring;
7584 
7585 	ring = &cpr->cp_ring_struct;
7586 	if (ring->fw_ring_id == INVALID_HW_RING_ID)
7587 		return;
7588 
7589 	hwrm_ring_free_send_msg(bp, ring, RING_FREE_REQ_RING_TYPE_L2_CMPL,
7590 				INVALID_HW_RING_ID);
7591 	ring->fw_ring_id = INVALID_HW_RING_ID;
7592 }
7593 
7594 static void bnxt_clear_one_cp_ring(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
7595 {
7596 	struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
7597 	int i, size = ring->ring_mem.page_size;
7598 
7599 	cpr->cp_raw_cons = 0;
7600 	cpr->toggle = 0;
7601 
7602 	for (i = 0; i < bp->cp_nr_pages; i++)
7603 		if (cpr->cp_desc_ring[i])
7604 			memset(cpr->cp_desc_ring[i], 0, size);
7605 }
7606 
7607 static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
7608 {
7609 	u32 type;
7610 	int i;
7611 
7612 	if (!bp->bnapi)
7613 		return;
7614 
7615 	for (i = 0; i < bp->tx_nr_rings; i++)
7616 		bnxt_hwrm_tx_ring_free(bp, &bp->tx_ring[i], close_path);
7617 
7618 	bnxt_cancel_dim(bp);
7619 	for (i = 0; i < bp->rx_nr_rings; i++) {
7620 		bnxt_hwrm_rx_ring_free(bp, &bp->rx_ring[i], close_path);
7621 		bnxt_hwrm_rx_agg_ring_free(bp, &bp->rx_ring[i], close_path);
7622 	}
7623 
7624 	/* The completion rings are about to be freed.  After that the
7625 	 * IRQ doorbell will not work anymore.  So we need to disable
7626 	 * IRQ here.
7627 	 */
7628 	bnxt_disable_int_sync(bp);
7629 
7630 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7631 		type = RING_FREE_REQ_RING_TYPE_NQ;
7632 	else
7633 		type = RING_FREE_REQ_RING_TYPE_L2_CMPL;
7634 	for (i = 0; i < bp->cp_nr_rings; i++) {
7635 		struct bnxt_napi *bnapi = bp->bnapi[i];
7636 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7637 		struct bnxt_ring_struct *ring;
7638 		int j;
7639 
7640 		for (j = 0; j < cpr->cp_ring_count && cpr->cp_ring_arr; j++)
7641 			bnxt_hwrm_cp_ring_free(bp, &cpr->cp_ring_arr[j]);
7642 
7643 		ring = &cpr->cp_ring_struct;
7644 		if (ring->fw_ring_id != INVALID_HW_RING_ID) {
7645 			hwrm_ring_free_send_msg(bp, ring, type,
7646 						INVALID_HW_RING_ID);
7647 			ring->fw_ring_id = INVALID_HW_RING_ID;
7648 			bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
7649 		}
7650 	}
7651 }
7652 
7653 static int __bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
7654 			     bool shared);
7655 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
7656 			   bool shared);
7657 
7658 static int bnxt_hwrm_get_rings(struct bnxt *bp)
7659 {
7660 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7661 	struct hwrm_func_qcfg_output *resp;
7662 	struct hwrm_func_qcfg_input *req;
7663 	int rc;
7664 
7665 	if (bp->hwrm_spec_code < 0x10601)
7666 		return 0;
7667 
7668 	rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
7669 	if (rc)
7670 		return rc;
7671 
7672 	req->fid = cpu_to_le16(0xffff);
7673 	resp = hwrm_req_hold(bp, req);
7674 	rc = hwrm_req_send(bp, req);
7675 	if (rc) {
7676 		hwrm_req_drop(bp, req);
7677 		return rc;
7678 	}
7679 
7680 	hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
7681 	if (BNXT_NEW_RM(bp)) {
7682 		u16 cp, stats;
7683 
7684 		hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
7685 		hw_resc->resv_hw_ring_grps =
7686 			le32_to_cpu(resp->alloc_hw_ring_grps);
7687 		hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
7688 		hw_resc->resv_rsscos_ctxs = le16_to_cpu(resp->alloc_rsscos_ctx);
7689 		cp = le16_to_cpu(resp->alloc_cmpl_rings);
7690 		stats = le16_to_cpu(resp->alloc_stat_ctx);
7691 		hw_resc->resv_irqs = cp;
7692 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7693 			int rx = hw_resc->resv_rx_rings;
7694 			int tx = hw_resc->resv_tx_rings;
7695 
7696 			if (bp->flags & BNXT_FLAG_AGG_RINGS)
7697 				rx >>= 1;
7698 			if (cp < (rx + tx)) {
7699 				rc = __bnxt_trim_rings(bp, &rx, &tx, cp, false);
7700 				if (rc)
7701 					goto get_rings_exit;
7702 				if (bp->flags & BNXT_FLAG_AGG_RINGS)
7703 					rx <<= 1;
7704 				hw_resc->resv_rx_rings = rx;
7705 				hw_resc->resv_tx_rings = tx;
7706 			}
7707 			hw_resc->resv_irqs = le16_to_cpu(resp->alloc_msix);
7708 			hw_resc->resv_hw_ring_grps = rx;
7709 		}
7710 		hw_resc->resv_cp_rings = cp;
7711 		hw_resc->resv_stat_ctxs = stats;
7712 	}
7713 get_rings_exit:
7714 	hwrm_req_drop(bp, req);
7715 	return rc;
7716 }
7717 
7718 int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
7719 {
7720 	struct hwrm_func_qcfg_output *resp;
7721 	struct hwrm_func_qcfg_input *req;
7722 	int rc;
7723 
7724 	if (bp->hwrm_spec_code < 0x10601)
7725 		return 0;
7726 
7727 	rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
7728 	if (rc)
7729 		return rc;
7730 
7731 	req->fid = cpu_to_le16(fid);
7732 	resp = hwrm_req_hold(bp, req);
7733 	rc = hwrm_req_send(bp, req);
7734 	if (!rc)
7735 		*tx_rings = le16_to_cpu(resp->alloc_tx_rings);
7736 
7737 	hwrm_req_drop(bp, req);
7738 	return rc;
7739 }
7740 
7741 static bool bnxt_rfs_supported(struct bnxt *bp);
7742 
7743 static struct hwrm_func_cfg_input *
7744 __bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7745 {
7746 	struct hwrm_func_cfg_input *req;
7747 	u32 enables = 0;
7748 
7749 	if (bnxt_hwrm_func_cfg_short_req_init(bp, &req))
7750 		return NULL;
7751 
7752 	req->fid = cpu_to_le16(0xffff);
7753 	enables |= hwr->tx ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
7754 	req->num_tx_rings = cpu_to_le16(hwr->tx);
7755 	if (BNXT_NEW_RM(bp)) {
7756 		enables |= hwr->rx ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
7757 		enables |= hwr->stat ? FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
7758 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7759 			enables |= hwr->cp ? FUNC_CFG_REQ_ENABLES_NUM_MSIX : 0;
7760 			enables |= hwr->cp_p5 ?
7761 				   FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
7762 		} else {
7763 			enables |= hwr->cp ?
7764 				   FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
7765 			enables |= hwr->grp ?
7766 				   FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
7767 		}
7768 		enables |= hwr->vnic ? FUNC_CFG_REQ_ENABLES_NUM_VNICS : 0;
7769 		enables |= hwr->rss_ctx ? FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS :
7770 					  0;
7771 		req->num_rx_rings = cpu_to_le16(hwr->rx);
7772 		req->num_rsscos_ctxs = cpu_to_le16(hwr->rss_ctx);
7773 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7774 			req->num_cmpl_rings = cpu_to_le16(hwr->cp_p5);
7775 			req->num_msix = cpu_to_le16(hwr->cp);
7776 		} else {
7777 			req->num_cmpl_rings = cpu_to_le16(hwr->cp);
7778 			req->num_hw_ring_grps = cpu_to_le16(hwr->grp);
7779 		}
7780 		req->num_stat_ctxs = cpu_to_le16(hwr->stat);
7781 		req->num_vnics = cpu_to_le16(hwr->vnic);
7782 	}
7783 	req->enables = cpu_to_le32(enables);
7784 	return req;
7785 }
7786 
7787 static struct hwrm_func_vf_cfg_input *
7788 __bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7789 {
7790 	struct hwrm_func_vf_cfg_input *req;
7791 	u32 enables = 0;
7792 
7793 	if (hwrm_req_init(bp, req, HWRM_FUNC_VF_CFG))
7794 		return NULL;
7795 
7796 	enables |= hwr->tx ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
7797 	enables |= hwr->rx ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS |
7798 			     FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
7799 	enables |= hwr->stat ? FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
7800 	enables |= hwr->rss_ctx ? FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS : 0;
7801 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7802 		enables |= hwr->cp_p5 ?
7803 			   FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
7804 	} else {
7805 		enables |= hwr->cp ? FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS : 0;
7806 		enables |= hwr->grp ?
7807 			   FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
7808 	}
7809 	enables |= hwr->vnic ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
7810 	enables |= FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS;
7811 
7812 	req->num_l2_ctxs = cpu_to_le16(BNXT_VF_MAX_L2_CTX);
7813 	req->num_tx_rings = cpu_to_le16(hwr->tx);
7814 	req->num_rx_rings = cpu_to_le16(hwr->rx);
7815 	req->num_rsscos_ctxs = cpu_to_le16(hwr->rss_ctx);
7816 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7817 		req->num_cmpl_rings = cpu_to_le16(hwr->cp_p5);
7818 	} else {
7819 		req->num_cmpl_rings = cpu_to_le16(hwr->cp);
7820 		req->num_hw_ring_grps = cpu_to_le16(hwr->grp);
7821 	}
7822 	req->num_stat_ctxs = cpu_to_le16(hwr->stat);
7823 	req->num_vnics = cpu_to_le16(hwr->vnic);
7824 
7825 	req->enables = cpu_to_le32(enables);
7826 	return req;
7827 }
7828 
7829 static int
7830 bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7831 {
7832 	struct hwrm_func_cfg_input *req;
7833 	int rc;
7834 
7835 	req = __bnxt_hwrm_reserve_pf_rings(bp, hwr);
7836 	if (!req)
7837 		return -ENOMEM;
7838 
7839 	if (!req->enables) {
7840 		hwrm_req_drop(bp, req);
7841 		return 0;
7842 	}
7843 
7844 	rc = hwrm_req_send(bp, req);
7845 	if (rc)
7846 		return rc;
7847 
7848 	if (bp->hwrm_spec_code < 0x10601)
7849 		bp->hw_resc.resv_tx_rings = hwr->tx;
7850 
7851 	return bnxt_hwrm_get_rings(bp);
7852 }
7853 
7854 static int
7855 bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7856 {
7857 	struct hwrm_func_vf_cfg_input *req;
7858 	int rc;
7859 
7860 	if (!BNXT_NEW_RM(bp)) {
7861 		bp->hw_resc.resv_tx_rings = hwr->tx;
7862 		return 0;
7863 	}
7864 
7865 	req = __bnxt_hwrm_reserve_vf_rings(bp, hwr);
7866 	if (!req)
7867 		return -ENOMEM;
7868 
7869 	rc = hwrm_req_send(bp, req);
7870 	if (rc)
7871 		return rc;
7872 
7873 	return bnxt_hwrm_get_rings(bp);
7874 }
7875 
7876 static int bnxt_hwrm_reserve_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7877 {
7878 	if (BNXT_PF(bp))
7879 		return bnxt_hwrm_reserve_pf_rings(bp, hwr);
7880 	else
7881 		return bnxt_hwrm_reserve_vf_rings(bp, hwr);
7882 }
7883 
7884 int bnxt_nq_rings_in_use(struct bnxt *bp)
7885 {
7886 	return bp->cp_nr_rings + bnxt_get_ulp_msix_num(bp);
7887 }
7888 
7889 static int bnxt_cp_rings_in_use(struct bnxt *bp)
7890 {
7891 	int cp;
7892 
7893 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
7894 		return bnxt_nq_rings_in_use(bp);
7895 
7896 	cp = bp->tx_nr_rings + bp->rx_nr_rings;
7897 	return cp;
7898 }
7899 
7900 static int bnxt_get_func_stat_ctxs(struct bnxt *bp)
7901 {
7902 	return bp->cp_nr_rings + bnxt_get_ulp_stat_ctxs(bp);
7903 }
7904 
7905 static int bnxt_get_total_rss_ctxs(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7906 {
7907 	if (!hwr->grp)
7908 		return 0;
7909 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7910 		int rss_ctx = bnxt_get_nr_rss_ctxs(bp, hwr->grp);
7911 
7912 		if (BNXT_SUPPORTS_NTUPLE_VNIC(bp))
7913 			rss_ctx *= hwr->vnic;
7914 		return rss_ctx;
7915 	}
7916 	if (BNXT_VF(bp))
7917 		return BNXT_VF_MAX_RSS_CTX;
7918 	if (!(bp->rss_cap & BNXT_RSS_CAP_NEW_RSS_CAP) && bnxt_rfs_supported(bp))
7919 		return hwr->grp + 1;
7920 	return 1;
7921 }
7922 
7923 /* Check if a default RSS map needs to be setup.  This function is only
7924  * used on older firmware that does not require reserving RX rings.
7925  */
7926 static void bnxt_check_rss_tbl_no_rmgr(struct bnxt *bp)
7927 {
7928 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7929 
7930 	/* The RSS map is valid for RX rings set to resv_rx_rings */
7931 	if (hw_resc->resv_rx_rings != bp->rx_nr_rings) {
7932 		hw_resc->resv_rx_rings = bp->rx_nr_rings;
7933 		if (!netif_is_rxfh_configured(bp->dev))
7934 			bnxt_set_dflt_rss_indir_tbl(bp, NULL);
7935 	}
7936 }
7937 
7938 static int bnxt_get_total_vnics(struct bnxt *bp, int rx_rings)
7939 {
7940 	if (bp->flags & BNXT_FLAG_RFS) {
7941 		if (BNXT_SUPPORTS_NTUPLE_VNIC(bp))
7942 			return 2 + bp->num_rss_ctx;
7943 		if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
7944 			return rx_rings + 1;
7945 	}
7946 	return 1;
7947 }
7948 
7949 static void bnxt_get_total_resources(struct bnxt *bp, struct bnxt_hw_rings *hwr)
7950 {
7951 	hwr->cp = bnxt_nq_rings_in_use(bp);
7952 	hwr->cp_p5 = 0;
7953 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
7954 		hwr->cp_p5 = bnxt_cp_rings_in_use(bp);
7955 	hwr->tx = bp->tx_nr_rings;
7956 	hwr->rx = bp->rx_nr_rings;
7957 	hwr->grp = hwr->rx;
7958 	hwr->vnic = bnxt_get_total_vnics(bp, hwr->rx);
7959 	hwr->rss_ctx = bnxt_get_total_rss_ctxs(bp, hwr);
7960 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
7961 		hwr->rx <<= 1;
7962 	hwr->stat = bnxt_get_func_stat_ctxs(bp);
7963 }
7964 
7965 static bool bnxt_need_reserve_rings(struct bnxt *bp)
7966 {
7967 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7968 	struct bnxt_hw_rings hwr;
7969 
7970 	bnxt_get_total_resources(bp, &hwr);
7971 
7972 	/* Old firmware does not need RX ring reservations but we still
7973 	 * need to setup a default RSS map when needed.  With new firmware
7974 	 * we go through RX ring reservations first and then set up the
7975 	 * RSS map for the successfully reserved RX rings when needed.
7976 	 */
7977 	if (!BNXT_NEW_RM(bp))
7978 		bnxt_check_rss_tbl_no_rmgr(bp);
7979 
7980 	if (hw_resc->resv_tx_rings != hwr.tx && bp->hwrm_spec_code >= 0x10601)
7981 		return true;
7982 
7983 	if (!BNXT_NEW_RM(bp))
7984 		return false;
7985 
7986 	if (hw_resc->resv_rx_rings != hwr.rx ||
7987 	    hw_resc->resv_vnics != hwr.vnic ||
7988 	    hw_resc->resv_stat_ctxs != hwr.stat ||
7989 	    hw_resc->resv_rsscos_ctxs != hwr.rss_ctx ||
7990 	    (hw_resc->resv_hw_ring_grps != hwr.grp &&
7991 	     !(bp->flags & BNXT_FLAG_CHIP_P5_PLUS)))
7992 		return true;
7993 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
7994 		if (hw_resc->resv_cp_rings != hwr.cp_p5)
7995 			return true;
7996 	} else if (hw_resc->resv_cp_rings != hwr.cp) {
7997 		return true;
7998 	}
7999 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) && BNXT_PF(bp) &&
8000 	    hw_resc->resv_irqs != hwr.cp)
8001 		return true;
8002 	return false;
8003 }
8004 
8005 static void bnxt_copy_reserved_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
8006 {
8007 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
8008 
8009 	hwr->tx = hw_resc->resv_tx_rings;
8010 	if (BNXT_NEW_RM(bp)) {
8011 		hwr->rx = hw_resc->resv_rx_rings;
8012 		hwr->cp = hw_resc->resv_irqs;
8013 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
8014 			hwr->cp_p5 = hw_resc->resv_cp_rings;
8015 		hwr->grp = hw_resc->resv_hw_ring_grps;
8016 		hwr->vnic = hw_resc->resv_vnics;
8017 		hwr->stat = hw_resc->resv_stat_ctxs;
8018 		hwr->rss_ctx = hw_resc->resv_rsscos_ctxs;
8019 	}
8020 }
8021 
8022 static bool bnxt_rings_ok(struct bnxt *bp, struct bnxt_hw_rings *hwr)
8023 {
8024 	return hwr->tx && hwr->rx && hwr->cp && hwr->grp && hwr->vnic &&
8025 	       hwr->stat && (hwr->cp_p5 || !(bp->flags & BNXT_FLAG_CHIP_P5_PLUS));
8026 }
8027 
8028 static int bnxt_get_avail_msix(struct bnxt *bp, int num);
8029 
8030 static int __bnxt_reserve_rings(struct bnxt *bp)
8031 {
8032 	struct bnxt_hw_rings hwr = {0};
8033 	int rx_rings, old_rx_rings, rc;
8034 	int cp = bp->cp_nr_rings;
8035 	int ulp_msix = 0;
8036 	bool sh = false;
8037 	int tx_cp;
8038 
8039 	if (!bnxt_need_reserve_rings(bp))
8040 		return 0;
8041 
8042 	if (BNXT_NEW_RM(bp) && !bnxt_ulp_registered(bp->edev)) {
8043 		ulp_msix = bnxt_get_avail_msix(bp, bp->ulp_num_msix_want);
8044 		if (!ulp_msix)
8045 			bnxt_set_ulp_stat_ctxs(bp, 0);
8046 
8047 		if (ulp_msix > bp->ulp_num_msix_want)
8048 			ulp_msix = bp->ulp_num_msix_want;
8049 		hwr.cp = cp + ulp_msix;
8050 	} else {
8051 		hwr.cp = bnxt_nq_rings_in_use(bp);
8052 	}
8053 
8054 	hwr.tx = bp->tx_nr_rings;
8055 	hwr.rx = bp->rx_nr_rings;
8056 	if (bp->flags & BNXT_FLAG_SHARED_RINGS)
8057 		sh = true;
8058 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
8059 		hwr.cp_p5 = hwr.rx + hwr.tx;
8060 
8061 	hwr.vnic = bnxt_get_total_vnics(bp, hwr.rx);
8062 
8063 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
8064 		hwr.rx <<= 1;
8065 	hwr.grp = bp->rx_nr_rings;
8066 	hwr.rss_ctx = bnxt_get_total_rss_ctxs(bp, &hwr);
8067 	hwr.stat = bnxt_get_func_stat_ctxs(bp);
8068 	old_rx_rings = bp->hw_resc.resv_rx_rings;
8069 
8070 	rc = bnxt_hwrm_reserve_rings(bp, &hwr);
8071 	if (rc)
8072 		return rc;
8073 
8074 	bnxt_copy_reserved_rings(bp, &hwr);
8075 
8076 	rx_rings = hwr.rx;
8077 	if (bp->flags & BNXT_FLAG_AGG_RINGS) {
8078 		if (hwr.rx >= 2) {
8079 			rx_rings = hwr.rx >> 1;
8080 		} else {
8081 			if (netif_running(bp->dev))
8082 				return -ENOMEM;
8083 
8084 			bp->flags &= ~BNXT_FLAG_AGG_RINGS;
8085 			bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
8086 			bp->dev->hw_features &= ~NETIF_F_LRO;
8087 			bp->dev->features &= ~NETIF_F_LRO;
8088 			bnxt_set_ring_params(bp);
8089 		}
8090 	}
8091 	rx_rings = min_t(int, rx_rings, hwr.grp);
8092 	hwr.cp = min_t(int, hwr.cp, bp->cp_nr_rings);
8093 	if (bnxt_ulp_registered(bp->edev) &&
8094 	    hwr.stat > bnxt_get_ulp_stat_ctxs(bp))
8095 		hwr.stat -= bnxt_get_ulp_stat_ctxs(bp);
8096 	hwr.cp = min_t(int, hwr.cp, hwr.stat);
8097 	rc = bnxt_trim_rings(bp, &rx_rings, &hwr.tx, hwr.cp, sh);
8098 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
8099 		hwr.rx = rx_rings << 1;
8100 	tx_cp = bnxt_num_tx_to_cp(bp, hwr.tx);
8101 	hwr.cp = sh ? max_t(int, tx_cp, rx_rings) : tx_cp + rx_rings;
8102 	if (hwr.tx != bp->tx_nr_rings) {
8103 		netdev_warn(bp->dev,
8104 			    "Able to reserve only %d out of %d requested TX rings\n",
8105 			    hwr.tx, bp->tx_nr_rings);
8106 	}
8107 	bp->tx_nr_rings = hwr.tx;
8108 
8109 	/* If we cannot reserve all the RX rings, reset the RSS map only
8110 	 * if absolutely necessary
8111 	 */
8112 	if (rx_rings != bp->rx_nr_rings) {
8113 		netdev_warn(bp->dev, "Able to reserve only %d out of %d requested RX rings\n",
8114 			    rx_rings, bp->rx_nr_rings);
8115 		if (netif_is_rxfh_configured(bp->dev) &&
8116 		    (bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings) !=
8117 		     bnxt_get_nr_rss_ctxs(bp, rx_rings) ||
8118 		     bnxt_get_max_rss_ring(bp) >= rx_rings)) {
8119 			netdev_warn(bp->dev, "RSS table entries reverting to default\n");
8120 			bp->dev->priv_flags &= ~IFF_RXFH_CONFIGURED;
8121 		}
8122 	}
8123 	bp->rx_nr_rings = rx_rings;
8124 	bp->cp_nr_rings = hwr.cp;
8125 
8126 	/* Fall back if we cannot reserve enough HW RSS contexts */
8127 	if ((bp->rss_cap & BNXT_RSS_CAP_LARGE_RSS_CTX) &&
8128 	    hwr.rss_ctx < bnxt_get_total_rss_ctxs(bp, &hwr))
8129 		bp->rss_cap &= ~BNXT_RSS_CAP_LARGE_RSS_CTX;
8130 
8131 	if (!bnxt_rings_ok(bp, &hwr))
8132 		return -ENOMEM;
8133 
8134 	if (old_rx_rings != bp->hw_resc.resv_rx_rings &&
8135 	    !netif_is_rxfh_configured(bp->dev))
8136 		bnxt_set_dflt_rss_indir_tbl(bp, NULL);
8137 
8138 	if (!bnxt_ulp_registered(bp->edev) && BNXT_NEW_RM(bp)) {
8139 		int resv_msix, resv_ctx, ulp_ctxs;
8140 		struct bnxt_hw_resc *hw_resc;
8141 
8142 		hw_resc = &bp->hw_resc;
8143 		resv_msix = hw_resc->resv_irqs - bp->cp_nr_rings;
8144 		ulp_msix = min_t(int, resv_msix, ulp_msix);
8145 		bnxt_set_ulp_msix_num(bp, ulp_msix);
8146 		resv_ctx = hw_resc->resv_stat_ctxs  - bp->cp_nr_rings;
8147 		ulp_ctxs = min(resv_ctx, bnxt_get_ulp_stat_ctxs(bp));
8148 		bnxt_set_ulp_stat_ctxs(bp, ulp_ctxs);
8149 	}
8150 
8151 	return rc;
8152 }
8153 
8154 static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
8155 {
8156 	struct hwrm_func_vf_cfg_input *req;
8157 	u32 flags;
8158 
8159 	if (!BNXT_NEW_RM(bp))
8160 		return 0;
8161 
8162 	req = __bnxt_hwrm_reserve_vf_rings(bp, hwr);
8163 	flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
8164 		FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
8165 		FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
8166 		FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
8167 		FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST |
8168 		FUNC_VF_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST;
8169 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
8170 		flags |= FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
8171 
8172 	req->flags = cpu_to_le32(flags);
8173 	return hwrm_req_send_silent(bp, req);
8174 }
8175 
8176 static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
8177 {
8178 	struct hwrm_func_cfg_input *req;
8179 	u32 flags;
8180 
8181 	req = __bnxt_hwrm_reserve_pf_rings(bp, hwr);
8182 	flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
8183 	if (BNXT_NEW_RM(bp)) {
8184 		flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
8185 			 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
8186 			 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
8187 			 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
8188 		if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
8189 			flags |= FUNC_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST |
8190 				 FUNC_CFG_REQ_FLAGS_NQ_ASSETS_TEST;
8191 		else
8192 			flags |= FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST;
8193 	}
8194 
8195 	req->flags = cpu_to_le32(flags);
8196 	return hwrm_req_send_silent(bp, req);
8197 }
8198 
8199 static int bnxt_hwrm_check_rings(struct bnxt *bp, struct bnxt_hw_rings *hwr)
8200 {
8201 	if (bp->hwrm_spec_code < 0x10801)
8202 		return 0;
8203 
8204 	if (BNXT_PF(bp))
8205 		return bnxt_hwrm_check_pf_rings(bp, hwr);
8206 
8207 	return bnxt_hwrm_check_vf_rings(bp, hwr);
8208 }
8209 
8210 static void bnxt_hwrm_coal_params_qcaps(struct bnxt *bp)
8211 {
8212 	struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
8213 	struct hwrm_ring_aggint_qcaps_output *resp;
8214 	struct hwrm_ring_aggint_qcaps_input *req;
8215 	int rc;
8216 
8217 	coal_cap->cmpl_params = BNXT_LEGACY_COAL_CMPL_PARAMS;
8218 	coal_cap->num_cmpl_dma_aggr_max = 63;
8219 	coal_cap->num_cmpl_dma_aggr_during_int_max = 63;
8220 	coal_cap->cmpl_aggr_dma_tmr_max = 65535;
8221 	coal_cap->cmpl_aggr_dma_tmr_during_int_max = 65535;
8222 	coal_cap->int_lat_tmr_min_max = 65535;
8223 	coal_cap->int_lat_tmr_max_max = 65535;
8224 	coal_cap->num_cmpl_aggr_int_max = 65535;
8225 	coal_cap->timer_units = 80;
8226 
8227 	if (bp->hwrm_spec_code < 0x10902)
8228 		return;
8229 
8230 	if (hwrm_req_init(bp, req, HWRM_RING_AGGINT_QCAPS))
8231 		return;
8232 
8233 	resp = hwrm_req_hold(bp, req);
8234 	rc = hwrm_req_send_silent(bp, req);
8235 	if (!rc) {
8236 		coal_cap->cmpl_params = le32_to_cpu(resp->cmpl_params);
8237 		coal_cap->nq_params = le32_to_cpu(resp->nq_params);
8238 		coal_cap->num_cmpl_dma_aggr_max =
8239 			le16_to_cpu(resp->num_cmpl_dma_aggr_max);
8240 		coal_cap->num_cmpl_dma_aggr_during_int_max =
8241 			le16_to_cpu(resp->num_cmpl_dma_aggr_during_int_max);
8242 		coal_cap->cmpl_aggr_dma_tmr_max =
8243 			le16_to_cpu(resp->cmpl_aggr_dma_tmr_max);
8244 		coal_cap->cmpl_aggr_dma_tmr_during_int_max =
8245 			le16_to_cpu(resp->cmpl_aggr_dma_tmr_during_int_max);
8246 		coal_cap->int_lat_tmr_min_max =
8247 			le16_to_cpu(resp->int_lat_tmr_min_max);
8248 		coal_cap->int_lat_tmr_max_max =
8249 			le16_to_cpu(resp->int_lat_tmr_max_max);
8250 		coal_cap->num_cmpl_aggr_int_max =
8251 			le16_to_cpu(resp->num_cmpl_aggr_int_max);
8252 		coal_cap->timer_units = le16_to_cpu(resp->timer_units);
8253 	}
8254 	hwrm_req_drop(bp, req);
8255 }
8256 
8257 static u16 bnxt_usec_to_coal_tmr(struct bnxt *bp, u16 usec)
8258 {
8259 	struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
8260 
8261 	return usec * 1000 / coal_cap->timer_units;
8262 }
8263 
8264 static void bnxt_hwrm_set_coal_params(struct bnxt *bp,
8265 	struct bnxt_coal *hw_coal,
8266 	struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
8267 {
8268 	struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
8269 	u16 val, tmr, max, flags = hw_coal->flags;
8270 	u32 cmpl_params = coal_cap->cmpl_params;
8271 
8272 	max = hw_coal->bufs_per_record * 128;
8273 	if (hw_coal->budget)
8274 		max = hw_coal->bufs_per_record * hw_coal->budget;
8275 	max = min_t(u16, max, coal_cap->num_cmpl_aggr_int_max);
8276 
8277 	val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
8278 	req->num_cmpl_aggr_int = cpu_to_le16(val);
8279 
8280 	val = min_t(u16, val, coal_cap->num_cmpl_dma_aggr_max);
8281 	req->num_cmpl_dma_aggr = cpu_to_le16(val);
8282 
8283 	val = clamp_t(u16, hw_coal->coal_bufs_irq, 1,
8284 		      coal_cap->num_cmpl_dma_aggr_during_int_max);
8285 	req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
8286 
8287 	tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks);
8288 	tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_max_max);
8289 	req->int_lat_tmr_max = cpu_to_le16(tmr);
8290 
8291 	/* min timer set to 1/2 of interrupt timer */
8292 	if (cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN) {
8293 		val = tmr / 2;
8294 		val = clamp_t(u16, val, 1, coal_cap->int_lat_tmr_min_max);
8295 		req->int_lat_tmr_min = cpu_to_le16(val);
8296 		req->enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
8297 	}
8298 
8299 	/* buf timer set to 1/4 of interrupt timer */
8300 	val = clamp_t(u16, tmr / 4, 1, coal_cap->cmpl_aggr_dma_tmr_max);
8301 	req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
8302 
8303 	if (cmpl_params &
8304 	    RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT) {
8305 		tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks_irq);
8306 		val = clamp_t(u16, tmr, 1,
8307 			      coal_cap->cmpl_aggr_dma_tmr_during_int_max);
8308 		req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(val);
8309 		req->enables |=
8310 			cpu_to_le16(BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE);
8311 	}
8312 
8313 	if ((cmpl_params & RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE) &&
8314 	    hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
8315 		flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
8316 	req->flags = cpu_to_le16(flags);
8317 	req->enables |= cpu_to_le16(BNXT_COAL_CMPL_ENABLES);
8318 }
8319 
8320 static int __bnxt_hwrm_set_coal_nq(struct bnxt *bp, struct bnxt_napi *bnapi,
8321 				   struct bnxt_coal *hw_coal)
8322 {
8323 	struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req;
8324 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
8325 	struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
8326 	u32 nq_params = coal_cap->nq_params;
8327 	u16 tmr;
8328 	int rc;
8329 
8330 	if (!(nq_params & RING_AGGINT_QCAPS_RESP_NQ_PARAMS_INT_LAT_TMR_MIN))
8331 		return 0;
8332 
8333 	rc = hwrm_req_init(bp, req, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
8334 	if (rc)
8335 		return rc;
8336 
8337 	req->ring_id = cpu_to_le16(cpr->cp_ring_struct.fw_ring_id);
8338 	req->flags =
8339 		cpu_to_le16(RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_IS_NQ);
8340 
8341 	tmr = bnxt_usec_to_coal_tmr(bp, hw_coal->coal_ticks) / 2;
8342 	tmr = clamp_t(u16, tmr, 1, coal_cap->int_lat_tmr_min_max);
8343 	req->int_lat_tmr_min = cpu_to_le16(tmr);
8344 	req->enables |= cpu_to_le16(BNXT_COAL_CMPL_MIN_TMR_ENABLE);
8345 	return hwrm_req_send(bp, req);
8346 }
8347 
8348 int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
8349 {
8350 	struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req_rx;
8351 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
8352 	struct bnxt_coal coal;
8353 	int rc;
8354 
8355 	/* Tick values in micro seconds.
8356 	 * 1 coal_buf x bufs_per_record = 1 completion record.
8357 	 */
8358 	memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
8359 
8360 	coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
8361 	coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
8362 
8363 	if (!bnapi->rx_ring)
8364 		return -ENODEV;
8365 
8366 	rc = hwrm_req_init(bp, req_rx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
8367 	if (rc)
8368 		return rc;
8369 
8370 	bnxt_hwrm_set_coal_params(bp, &coal, req_rx);
8371 
8372 	req_rx->ring_id = cpu_to_le16(bnxt_cp_ring_for_rx(bp, bnapi->rx_ring));
8373 
8374 	return hwrm_req_send(bp, req_rx);
8375 }
8376 
8377 static int
8378 bnxt_hwrm_set_rx_coal(struct bnxt *bp, struct bnxt_napi *bnapi,
8379 		      struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
8380 {
8381 	u16 ring_id = bnxt_cp_ring_for_rx(bp, bnapi->rx_ring);
8382 
8383 	req->ring_id = cpu_to_le16(ring_id);
8384 	return hwrm_req_send(bp, req);
8385 }
8386 
8387 static int
8388 bnxt_hwrm_set_tx_coal(struct bnxt *bp, struct bnxt_napi *bnapi,
8389 		      struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
8390 {
8391 	struct bnxt_tx_ring_info *txr;
8392 	int i, rc;
8393 
8394 	bnxt_for_each_napi_tx(i, bnapi, txr) {
8395 		u16 ring_id;
8396 
8397 		ring_id = bnxt_cp_ring_for_tx(bp, txr);
8398 		req->ring_id = cpu_to_le16(ring_id);
8399 		rc = hwrm_req_send(bp, req);
8400 		if (rc)
8401 			return rc;
8402 		if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
8403 			return 0;
8404 	}
8405 	return 0;
8406 }
8407 
8408 int bnxt_hwrm_set_coal(struct bnxt *bp)
8409 {
8410 	struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req_rx, *req_tx;
8411 	int i, rc;
8412 
8413 	rc = hwrm_req_init(bp, req_rx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
8414 	if (rc)
8415 		return rc;
8416 
8417 	rc = hwrm_req_init(bp, req_tx, HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS);
8418 	if (rc) {
8419 		hwrm_req_drop(bp, req_rx);
8420 		return rc;
8421 	}
8422 
8423 	bnxt_hwrm_set_coal_params(bp, &bp->rx_coal, req_rx);
8424 	bnxt_hwrm_set_coal_params(bp, &bp->tx_coal, req_tx);
8425 
8426 	hwrm_req_hold(bp, req_rx);
8427 	hwrm_req_hold(bp, req_tx);
8428 	for (i = 0; i < bp->cp_nr_rings; i++) {
8429 		struct bnxt_napi *bnapi = bp->bnapi[i];
8430 		struct bnxt_coal *hw_coal;
8431 
8432 		if (!bnapi->rx_ring)
8433 			rc = bnxt_hwrm_set_tx_coal(bp, bnapi, req_tx);
8434 		else
8435 			rc = bnxt_hwrm_set_rx_coal(bp, bnapi, req_rx);
8436 		if (rc)
8437 			break;
8438 
8439 		if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
8440 			continue;
8441 
8442 		if (bnapi->rx_ring && bnapi->tx_ring[0]) {
8443 			rc = bnxt_hwrm_set_tx_coal(bp, bnapi, req_tx);
8444 			if (rc)
8445 				break;
8446 		}
8447 		if (bnapi->rx_ring)
8448 			hw_coal = &bp->rx_coal;
8449 		else
8450 			hw_coal = &bp->tx_coal;
8451 		__bnxt_hwrm_set_coal_nq(bp, bnapi, hw_coal);
8452 	}
8453 	hwrm_req_drop(bp, req_rx);
8454 	hwrm_req_drop(bp, req_tx);
8455 	return rc;
8456 }
8457 
8458 static void bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
8459 {
8460 	struct hwrm_stat_ctx_clr_stats_input *req0 = NULL;
8461 	struct hwrm_stat_ctx_free_input *req;
8462 	int i;
8463 
8464 	if (!bp->bnapi)
8465 		return;
8466 
8467 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
8468 		return;
8469 
8470 	if (hwrm_req_init(bp, req, HWRM_STAT_CTX_FREE))
8471 		return;
8472 	if (BNXT_FW_MAJ(bp) <= 20) {
8473 		if (hwrm_req_init(bp, req0, HWRM_STAT_CTX_CLR_STATS)) {
8474 			hwrm_req_drop(bp, req);
8475 			return;
8476 		}
8477 		hwrm_req_hold(bp, req0);
8478 	}
8479 	hwrm_req_hold(bp, req);
8480 	for (i = 0; i < bp->cp_nr_rings; i++) {
8481 		struct bnxt_napi *bnapi = bp->bnapi[i];
8482 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
8483 
8484 		if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
8485 			req->stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
8486 			if (req0) {
8487 				req0->stat_ctx_id = req->stat_ctx_id;
8488 				hwrm_req_send(bp, req0);
8489 			}
8490 			hwrm_req_send(bp, req);
8491 
8492 			cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
8493 		}
8494 	}
8495 	hwrm_req_drop(bp, req);
8496 	if (req0)
8497 		hwrm_req_drop(bp, req0);
8498 }
8499 
8500 static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
8501 {
8502 	struct hwrm_stat_ctx_alloc_output *resp;
8503 	struct hwrm_stat_ctx_alloc_input *req;
8504 	int rc, i;
8505 
8506 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
8507 		return 0;
8508 
8509 	rc = hwrm_req_init(bp, req, HWRM_STAT_CTX_ALLOC);
8510 	if (rc)
8511 		return rc;
8512 
8513 	req->stats_dma_length = cpu_to_le16(bp->hw_ring_stats_size);
8514 	req->update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
8515 
8516 	resp = hwrm_req_hold(bp, req);
8517 	for (i = 0; i < bp->cp_nr_rings; i++) {
8518 		struct bnxt_napi *bnapi = bp->bnapi[i];
8519 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
8520 
8521 		req->stats_dma_addr = cpu_to_le64(cpr->stats.hw_stats_map);
8522 
8523 		rc = hwrm_req_send(bp, req);
8524 		if (rc)
8525 			break;
8526 
8527 		cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
8528 
8529 		bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
8530 	}
8531 	hwrm_req_drop(bp, req);
8532 	return rc;
8533 }
8534 
8535 static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
8536 {
8537 	struct hwrm_func_qcfg_output *resp;
8538 	struct hwrm_func_qcfg_input *req;
8539 	u16 flags;
8540 	int rc;
8541 
8542 	rc = hwrm_req_init(bp, req, HWRM_FUNC_QCFG);
8543 	if (rc)
8544 		return rc;
8545 
8546 	req->fid = cpu_to_le16(0xffff);
8547 	resp = hwrm_req_hold(bp, req);
8548 	rc = hwrm_req_send(bp, req);
8549 	if (rc)
8550 		goto func_qcfg_exit;
8551 
8552 	flags = le16_to_cpu(resp->flags);
8553 #ifdef CONFIG_BNXT_SRIOV
8554 	if (BNXT_VF(bp)) {
8555 		struct bnxt_vf_info *vf = &bp->vf;
8556 
8557 		vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
8558 		if (flags & FUNC_QCFG_RESP_FLAGS_TRUSTED_VF)
8559 			vf->flags |= BNXT_VF_TRUST;
8560 		else
8561 			vf->flags &= ~BNXT_VF_TRUST;
8562 	} else {
8563 		bp->pf.registered_vfs = le16_to_cpu(resp->registered_vfs);
8564 	}
8565 #endif
8566 	if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
8567 		     FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
8568 		bp->fw_cap |= BNXT_FW_CAP_LLDP_AGENT;
8569 		if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
8570 			bp->fw_cap |= BNXT_FW_CAP_DCBX_AGENT;
8571 	}
8572 	if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
8573 		bp->flags |= BNXT_FLAG_MULTI_HOST;
8574 
8575 	if (flags & FUNC_QCFG_RESP_FLAGS_RING_MONITOR_ENABLED)
8576 		bp->fw_cap |= BNXT_FW_CAP_RING_MONITOR;
8577 
8578 	if (flags & FUNC_QCFG_RESP_FLAGS_ENABLE_RDMA_SRIOV)
8579 		bp->fw_cap |= BNXT_FW_CAP_ENABLE_RDMA_SRIOV;
8580 	if (resp->roce_bidi_opt_mode &
8581 	    FUNC_QCFG_RESP_ROCE_BIDI_OPT_MODE_DEDICATED)
8582 		bp->cos0_cos1_shared = 1;
8583 	else
8584 		bp->cos0_cos1_shared = 0;
8585 
8586 	switch (resp->port_partition_type) {
8587 	case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
8588 	case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_2:
8589 	case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
8590 	case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
8591 		bp->port_partition_type = resp->port_partition_type;
8592 		break;
8593 	}
8594 	if (bp->hwrm_spec_code < 0x10707 ||
8595 	    resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
8596 		bp->br_mode = BRIDGE_MODE_VEB;
8597 	else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
8598 		bp->br_mode = BRIDGE_MODE_VEPA;
8599 	else
8600 		bp->br_mode = BRIDGE_MODE_UNDEF;
8601 
8602 	bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
8603 	if (!bp->max_mtu)
8604 		bp->max_mtu = BNXT_MAX_MTU;
8605 
8606 	if (bp->db_size)
8607 		goto func_qcfg_exit;
8608 
8609 	bp->db_offset = le16_to_cpu(resp->legacy_l2_db_size_kb) * 1024;
8610 	if (BNXT_CHIP_P5(bp)) {
8611 		if (BNXT_PF(bp))
8612 			bp->db_offset = DB_PF_OFFSET_P5;
8613 		else
8614 			bp->db_offset = DB_VF_OFFSET_P5;
8615 	}
8616 	bp->db_size = PAGE_ALIGN(le16_to_cpu(resp->l2_doorbell_bar_size_kb) *
8617 				 1024);
8618 	if (!bp->db_size || bp->db_size > pci_resource_len(bp->pdev, 2) ||
8619 	    bp->db_size <= bp->db_offset)
8620 		bp->db_size = pci_resource_len(bp->pdev, 2);
8621 
8622 func_qcfg_exit:
8623 	hwrm_req_drop(bp, req);
8624 	return rc;
8625 }
8626 
8627 static void bnxt_init_ctx_initializer(struct bnxt_ctx_mem_type *ctxm,
8628 				      u8 init_val, u8 init_offset,
8629 				      bool init_mask_set)
8630 {
8631 	ctxm->init_value = init_val;
8632 	ctxm->init_offset = BNXT_CTX_INIT_INVALID_OFFSET;
8633 	if (init_mask_set)
8634 		ctxm->init_offset = init_offset * 4;
8635 	else
8636 		ctxm->init_value = 0;
8637 }
8638 
8639 static int bnxt_alloc_all_ctx_pg_info(struct bnxt *bp, int ctx_max)
8640 {
8641 	struct bnxt_ctx_mem_info *ctx = bp->ctx;
8642 	u16 type;
8643 
8644 	for (type = 0; type < ctx_max; type++) {
8645 		struct bnxt_ctx_mem_type *ctxm = &ctx->ctx_arr[type];
8646 		int n = 1;
8647 
8648 		if (!ctxm->max_entries || ctxm->pg_info)
8649 			continue;
8650 
8651 		if (ctxm->instance_bmap)
8652 			n = hweight32(ctxm->instance_bmap);
8653 		ctxm->pg_info = kzalloc_objs(*ctxm->pg_info, n);
8654 		if (!ctxm->pg_info)
8655 			return -ENOMEM;
8656 	}
8657 	return 0;
8658 }
8659 
8660 static void bnxt_free_one_ctx_mem(struct bnxt *bp,
8661 				  struct bnxt_ctx_mem_type *ctxm, bool force);
8662 
8663 #define BNXT_CTX_INIT_VALID(flags)	\
8664 	(!!((flags) &			\
8665 	    FUNC_BACKING_STORE_QCAPS_V2_RESP_FLAGS_ENABLE_CTX_KIND_INIT))
8666 
8667 static int bnxt_hwrm_func_backing_store_qcaps_v2(struct bnxt *bp)
8668 {
8669 	struct hwrm_func_backing_store_qcaps_v2_output *resp;
8670 	struct hwrm_func_backing_store_qcaps_v2_input *req;
8671 	struct bnxt_ctx_mem_info *ctx = bp->ctx;
8672 	u16 type;
8673 	int rc;
8674 
8675 	rc = hwrm_req_init(bp, req, HWRM_FUNC_BACKING_STORE_QCAPS_V2);
8676 	if (rc)
8677 		return rc;
8678 
8679 	if (!ctx) {
8680 		ctx = kzalloc_obj(*ctx);
8681 		if (!ctx)
8682 			return -ENOMEM;
8683 		bp->ctx = ctx;
8684 	}
8685 
8686 	resp = hwrm_req_hold(bp, req);
8687 
8688 	for (type = 0; type < BNXT_CTX_V2_MAX; ) {
8689 		struct bnxt_ctx_mem_type *ctxm = &ctx->ctx_arr[type];
8690 		u8 init_val, init_off, i;
8691 		u32 max_entries;
8692 		u16 entry_size;
8693 		__le32 *p;
8694 		u32 flags;
8695 
8696 		req->type = cpu_to_le16(type);
8697 		rc = hwrm_req_send(bp, req);
8698 		if (rc)
8699 			goto ctx_done;
8700 		flags = le32_to_cpu(resp->flags);
8701 		type = le16_to_cpu(resp->next_valid_type);
8702 		if (!(flags & BNXT_CTX_MEM_TYPE_VALID)) {
8703 			bnxt_free_one_ctx_mem(bp, ctxm, true);
8704 			continue;
8705 		}
8706 		entry_size = le16_to_cpu(resp->entry_size);
8707 		max_entries = le32_to_cpu(resp->max_num_entries);
8708 		if (ctxm->mem_valid) {
8709 			if (!(flags & BNXT_CTX_MEM_PERSIST) ||
8710 			    ctxm->entry_size != entry_size ||
8711 			    ctxm->max_entries != max_entries)
8712 				bnxt_free_one_ctx_mem(bp, ctxm, true);
8713 			else
8714 				continue;
8715 		}
8716 		ctxm->type = le16_to_cpu(resp->type);
8717 		ctxm->entry_size = entry_size;
8718 		ctxm->flags = flags;
8719 		ctxm->instance_bmap = le32_to_cpu(resp->instance_bit_map);
8720 		ctxm->entry_multiple = resp->entry_multiple;
8721 		ctxm->max_entries = max_entries;
8722 		ctxm->min_entries = le32_to_cpu(resp->min_num_entries);
8723 		init_val = resp->ctx_init_value;
8724 		init_off = resp->ctx_init_offset;
8725 		bnxt_init_ctx_initializer(ctxm, init_val, init_off,
8726 					  BNXT_CTX_INIT_VALID(flags));
8727 		ctxm->split_entry_cnt = min_t(u8, resp->subtype_valid_cnt,
8728 					      BNXT_MAX_SPLIT_ENTRY);
8729 		for (i = 0, p = &resp->split_entry_0; i < ctxm->split_entry_cnt;
8730 		     i++, p++)
8731 			ctxm->split[i] = le32_to_cpu(*p);
8732 	}
8733 	rc = bnxt_alloc_all_ctx_pg_info(bp, BNXT_CTX_V2_MAX);
8734 
8735 ctx_done:
8736 	hwrm_req_drop(bp, req);
8737 	return rc;
8738 }
8739 
8740 static int bnxt_hwrm_func_backing_store_qcaps(struct bnxt *bp)
8741 {
8742 	struct hwrm_func_backing_store_qcaps_output *resp;
8743 	struct hwrm_func_backing_store_qcaps_input *req;
8744 	int rc;
8745 
8746 	if (bp->hwrm_spec_code < 0x10902 || BNXT_VF(bp) ||
8747 	    (bp->ctx && bp->ctx->flags & BNXT_CTX_FLAG_INITED))
8748 		return 0;
8749 
8750 	if (bp->fw_cap & BNXT_FW_CAP_BACKING_STORE_V2)
8751 		return bnxt_hwrm_func_backing_store_qcaps_v2(bp);
8752 
8753 	rc = hwrm_req_init(bp, req, HWRM_FUNC_BACKING_STORE_QCAPS);
8754 	if (rc)
8755 		return rc;
8756 
8757 	resp = hwrm_req_hold(bp, req);
8758 	rc = hwrm_req_send_silent(bp, req);
8759 	if (!rc) {
8760 		struct bnxt_ctx_mem_type *ctxm;
8761 		struct bnxt_ctx_mem_info *ctx;
8762 		u8 init_val, init_idx = 0;
8763 		u16 init_mask;
8764 
8765 		ctx = bp->ctx;
8766 		if (!ctx) {
8767 			ctx = kzalloc_obj(*ctx);
8768 			if (!ctx) {
8769 				rc = -ENOMEM;
8770 				goto ctx_err;
8771 			}
8772 			bp->ctx = ctx;
8773 		}
8774 		init_val = resp->ctx_kind_initializer;
8775 		init_mask = le16_to_cpu(resp->ctx_init_mask);
8776 
8777 		ctxm = &ctx->ctx_arr[BNXT_CTX_QP];
8778 		ctxm->max_entries = le32_to_cpu(resp->qp_max_entries);
8779 		ctxm->qp_qp1_entries = le16_to_cpu(resp->qp_min_qp1_entries);
8780 		ctxm->qp_l2_entries = le16_to_cpu(resp->qp_max_l2_entries);
8781 		ctxm->qp_fast_qpmd_entries = le16_to_cpu(resp->fast_qpmd_qp_num_entries);
8782 		ctxm->entry_size = le16_to_cpu(resp->qp_entry_size);
8783 		bnxt_init_ctx_initializer(ctxm, init_val, resp->qp_init_offset,
8784 					  (init_mask & (1 << init_idx++)) != 0);
8785 
8786 		ctxm = &ctx->ctx_arr[BNXT_CTX_SRQ];
8787 		ctxm->srq_l2_entries = le16_to_cpu(resp->srq_max_l2_entries);
8788 		ctxm->max_entries = le32_to_cpu(resp->srq_max_entries);
8789 		ctxm->entry_size = le16_to_cpu(resp->srq_entry_size);
8790 		bnxt_init_ctx_initializer(ctxm, init_val, resp->srq_init_offset,
8791 					  (init_mask & (1 << init_idx++)) != 0);
8792 
8793 		ctxm = &ctx->ctx_arr[BNXT_CTX_CQ];
8794 		ctxm->cq_l2_entries = le16_to_cpu(resp->cq_max_l2_entries);
8795 		ctxm->max_entries = le32_to_cpu(resp->cq_max_entries);
8796 		ctxm->entry_size = le16_to_cpu(resp->cq_entry_size);
8797 		bnxt_init_ctx_initializer(ctxm, init_val, resp->cq_init_offset,
8798 					  (init_mask & (1 << init_idx++)) != 0);
8799 
8800 		ctxm = &ctx->ctx_arr[BNXT_CTX_VNIC];
8801 		ctxm->vnic_entries = le16_to_cpu(resp->vnic_max_vnic_entries);
8802 		ctxm->max_entries = ctxm->vnic_entries +
8803 			le16_to_cpu(resp->vnic_max_ring_table_entries);
8804 		ctxm->entry_size = le16_to_cpu(resp->vnic_entry_size);
8805 		bnxt_init_ctx_initializer(ctxm, init_val,
8806 					  resp->vnic_init_offset,
8807 					  (init_mask & (1 << init_idx++)) != 0);
8808 
8809 		ctxm = &ctx->ctx_arr[BNXT_CTX_STAT];
8810 		ctxm->max_entries = le32_to_cpu(resp->stat_max_entries);
8811 		ctxm->entry_size = le16_to_cpu(resp->stat_entry_size);
8812 		bnxt_init_ctx_initializer(ctxm, init_val,
8813 					  resp->stat_init_offset,
8814 					  (init_mask & (1 << init_idx++)) != 0);
8815 
8816 		ctxm = &ctx->ctx_arr[BNXT_CTX_STQM];
8817 		ctxm->entry_size = le16_to_cpu(resp->tqm_entry_size);
8818 		ctxm->min_entries = le32_to_cpu(resp->tqm_min_entries_per_ring);
8819 		ctxm->max_entries = le32_to_cpu(resp->tqm_max_entries_per_ring);
8820 		ctxm->entry_multiple = resp->tqm_entries_multiple;
8821 		if (!ctxm->entry_multiple)
8822 			ctxm->entry_multiple = 1;
8823 
8824 		memcpy(&ctx->ctx_arr[BNXT_CTX_FTQM], ctxm, sizeof(*ctxm));
8825 
8826 		ctxm = &ctx->ctx_arr[BNXT_CTX_MRAV];
8827 		ctxm->max_entries = le32_to_cpu(resp->mrav_max_entries);
8828 		ctxm->entry_size = le16_to_cpu(resp->mrav_entry_size);
8829 		ctxm->mrav_num_entries_units =
8830 			le16_to_cpu(resp->mrav_num_entries_units);
8831 		bnxt_init_ctx_initializer(ctxm, init_val,
8832 					  resp->mrav_init_offset,
8833 					  (init_mask & (1 << init_idx++)) != 0);
8834 
8835 		ctxm = &ctx->ctx_arr[BNXT_CTX_TIM];
8836 		ctxm->entry_size = le16_to_cpu(resp->tim_entry_size);
8837 		ctxm->max_entries = le32_to_cpu(resp->tim_max_entries);
8838 
8839 		ctx->tqm_fp_rings_count = resp->tqm_fp_rings_count;
8840 		if (!ctx->tqm_fp_rings_count)
8841 			ctx->tqm_fp_rings_count = bp->max_q;
8842 		else if (ctx->tqm_fp_rings_count > BNXT_MAX_TQM_FP_RINGS)
8843 			ctx->tqm_fp_rings_count = BNXT_MAX_TQM_FP_RINGS;
8844 
8845 		ctxm = &ctx->ctx_arr[BNXT_CTX_FTQM];
8846 		memcpy(ctxm, &ctx->ctx_arr[BNXT_CTX_STQM], sizeof(*ctxm));
8847 		ctxm->instance_bmap = (1 << ctx->tqm_fp_rings_count) - 1;
8848 
8849 		rc = bnxt_alloc_all_ctx_pg_info(bp, BNXT_CTX_MAX);
8850 	} else {
8851 		rc = 0;
8852 	}
8853 ctx_err:
8854 	hwrm_req_drop(bp, req);
8855 	return rc;
8856 }
8857 
8858 static void bnxt_hwrm_set_pg_attr(struct bnxt_ring_mem_info *rmem, u8 *pg_attr,
8859 				  __le64 *pg_dir)
8860 {
8861 	if (!rmem->nr_pages)
8862 		return;
8863 
8864 	BNXT_SET_CTX_PAGE_ATTR(*pg_attr);
8865 	if (rmem->depth >= 1) {
8866 		if (rmem->depth == 2)
8867 			*pg_attr |= 2;
8868 		else
8869 			*pg_attr |= 1;
8870 		*pg_dir = cpu_to_le64(rmem->pg_tbl_map);
8871 	} else {
8872 		*pg_dir = cpu_to_le64(rmem->dma_arr[0]);
8873 	}
8874 }
8875 
8876 #define FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES			\
8877 	(FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP |		\
8878 	 FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ |		\
8879 	 FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ |		\
8880 	 FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC |		\
8881 	 FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT)
8882 
8883 static int bnxt_hwrm_func_backing_store_cfg(struct bnxt *bp, u32 enables)
8884 {
8885 	struct hwrm_func_backing_store_cfg_input *req;
8886 	struct bnxt_ctx_mem_info *ctx = bp->ctx;
8887 	struct bnxt_ctx_pg_info *ctx_pg;
8888 	struct bnxt_ctx_mem_type *ctxm;
8889 	void **__req = (void **)&req;
8890 	u32 req_len = sizeof(*req);
8891 	__le32 *num_entries;
8892 	__le64 *pg_dir;
8893 	u32 flags = 0;
8894 	u8 *pg_attr;
8895 	u32 ena;
8896 	int rc;
8897 	int i;
8898 
8899 	if (!ctx)
8900 		return 0;
8901 
8902 	if (req_len > bp->hwrm_max_ext_req_len)
8903 		req_len = BNXT_BACKING_STORE_CFG_LEGACY_LEN;
8904 	rc = __hwrm_req_init(bp, __req, HWRM_FUNC_BACKING_STORE_CFG, req_len);
8905 	if (rc)
8906 		return rc;
8907 
8908 	req->enables = cpu_to_le32(enables);
8909 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP) {
8910 		ctxm = &ctx->ctx_arr[BNXT_CTX_QP];
8911 		ctx_pg = ctxm->pg_info;
8912 		req->qp_num_entries = cpu_to_le32(ctx_pg->entries);
8913 		req->qp_num_qp1_entries = cpu_to_le16(ctxm->qp_qp1_entries);
8914 		req->qp_num_l2_entries = cpu_to_le16(ctxm->qp_l2_entries);
8915 		req->qp_entry_size = cpu_to_le16(ctxm->entry_size);
8916 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8917 				      &req->qpc_pg_size_qpc_lvl,
8918 				      &req->qpc_page_dir);
8919 
8920 		if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP_FAST_QPMD)
8921 			req->qp_num_fast_qpmd_entries = cpu_to_le16(ctxm->qp_fast_qpmd_entries);
8922 	}
8923 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ) {
8924 		ctxm = &ctx->ctx_arr[BNXT_CTX_SRQ];
8925 		ctx_pg = ctxm->pg_info;
8926 		req->srq_num_entries = cpu_to_le32(ctx_pg->entries);
8927 		req->srq_num_l2_entries = cpu_to_le16(ctxm->srq_l2_entries);
8928 		req->srq_entry_size = cpu_to_le16(ctxm->entry_size);
8929 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8930 				      &req->srq_pg_size_srq_lvl,
8931 				      &req->srq_page_dir);
8932 	}
8933 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ) {
8934 		ctxm = &ctx->ctx_arr[BNXT_CTX_CQ];
8935 		ctx_pg = ctxm->pg_info;
8936 		req->cq_num_entries = cpu_to_le32(ctx_pg->entries);
8937 		req->cq_num_l2_entries = cpu_to_le16(ctxm->cq_l2_entries);
8938 		req->cq_entry_size = cpu_to_le16(ctxm->entry_size);
8939 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8940 				      &req->cq_pg_size_cq_lvl,
8941 				      &req->cq_page_dir);
8942 	}
8943 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC) {
8944 		ctxm = &ctx->ctx_arr[BNXT_CTX_VNIC];
8945 		ctx_pg = ctxm->pg_info;
8946 		req->vnic_num_vnic_entries = cpu_to_le16(ctxm->vnic_entries);
8947 		req->vnic_num_ring_table_entries =
8948 			cpu_to_le16(ctxm->max_entries - ctxm->vnic_entries);
8949 		req->vnic_entry_size = cpu_to_le16(ctxm->entry_size);
8950 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8951 				      &req->vnic_pg_size_vnic_lvl,
8952 				      &req->vnic_page_dir);
8953 	}
8954 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT) {
8955 		ctxm = &ctx->ctx_arr[BNXT_CTX_STAT];
8956 		ctx_pg = ctxm->pg_info;
8957 		req->stat_num_entries = cpu_to_le32(ctxm->max_entries);
8958 		req->stat_entry_size = cpu_to_le16(ctxm->entry_size);
8959 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8960 				      &req->stat_pg_size_stat_lvl,
8961 				      &req->stat_page_dir);
8962 	}
8963 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV) {
8964 		u32 units;
8965 
8966 		ctxm = &ctx->ctx_arr[BNXT_CTX_MRAV];
8967 		ctx_pg = ctxm->pg_info;
8968 		req->mrav_num_entries = cpu_to_le32(ctx_pg->entries);
8969 		units = ctxm->mrav_num_entries_units;
8970 		if (units) {
8971 			u32 num_mr, num_ah = ctxm->mrav_av_entries;
8972 			u32 entries;
8973 
8974 			num_mr = ctx_pg->entries - num_ah;
8975 			entries = ((num_mr / units) << 16) | (num_ah / units);
8976 			req->mrav_num_entries = cpu_to_le32(entries);
8977 			flags |= FUNC_BACKING_STORE_CFG_REQ_FLAGS_MRAV_RESERVATION_SPLIT;
8978 		}
8979 		req->mrav_entry_size = cpu_to_le16(ctxm->entry_size);
8980 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8981 				      &req->mrav_pg_size_mrav_lvl,
8982 				      &req->mrav_page_dir);
8983 	}
8984 	if (enables & FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM) {
8985 		ctxm = &ctx->ctx_arr[BNXT_CTX_TIM];
8986 		ctx_pg = ctxm->pg_info;
8987 		req->tim_num_entries = cpu_to_le32(ctx_pg->entries);
8988 		req->tim_entry_size = cpu_to_le16(ctxm->entry_size);
8989 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
8990 				      &req->tim_pg_size_tim_lvl,
8991 				      &req->tim_page_dir);
8992 	}
8993 	ctxm = &ctx->ctx_arr[BNXT_CTX_STQM];
8994 	for (i = 0, num_entries = &req->tqm_sp_num_entries,
8995 	     pg_attr = &req->tqm_sp_pg_size_tqm_sp_lvl,
8996 	     pg_dir = &req->tqm_sp_page_dir,
8997 	     ena = FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP,
8998 	     ctx_pg = ctxm->pg_info;
8999 	     i < BNXT_MAX_TQM_RINGS;
9000 	     ctx_pg = &ctx->ctx_arr[BNXT_CTX_FTQM].pg_info[i],
9001 	     i++, num_entries++, pg_attr++, pg_dir++, ena <<= 1) {
9002 		if (!(enables & ena))
9003 			continue;
9004 
9005 		req->tqm_entry_size = cpu_to_le16(ctxm->entry_size);
9006 		*num_entries = cpu_to_le32(ctx_pg->entries);
9007 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem, pg_attr, pg_dir);
9008 	}
9009 	req->flags = cpu_to_le32(flags);
9010 	return hwrm_req_send(bp, req);
9011 }
9012 
9013 static int bnxt_alloc_ctx_mem_blk(struct bnxt *bp,
9014 				  struct bnxt_ctx_pg_info *ctx_pg)
9015 {
9016 	struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
9017 
9018 	rmem->page_size = BNXT_PAGE_SIZE;
9019 	rmem->pg_arr = ctx_pg->ctx_pg_arr;
9020 	rmem->dma_arr = ctx_pg->ctx_dma_arr;
9021 	rmem->flags = BNXT_RMEM_VALID_PTE_FLAG;
9022 	if (rmem->depth >= 1)
9023 		rmem->flags |= BNXT_RMEM_USE_FULL_PAGE_FLAG;
9024 	return bnxt_alloc_ring(bp, rmem);
9025 }
9026 
9027 static int bnxt_alloc_ctx_pg_tbls(struct bnxt *bp,
9028 				  struct bnxt_ctx_pg_info *ctx_pg, u32 mem_size,
9029 				  u8 depth, struct bnxt_ctx_mem_type *ctxm)
9030 {
9031 	struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
9032 	int rc;
9033 
9034 	if (!mem_size)
9035 		return -EINVAL;
9036 
9037 	ctx_pg->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
9038 	if (ctx_pg->nr_pages > MAX_CTX_TOTAL_PAGES) {
9039 		ctx_pg->nr_pages = 0;
9040 		return -EINVAL;
9041 	}
9042 	if (ctx_pg->nr_pages > MAX_CTX_PAGES || depth > 1) {
9043 		int nr_tbls, i;
9044 
9045 		rmem->depth = 2;
9046 		ctx_pg->ctx_pg_tbl = kzalloc_objs(ctx_pg, MAX_CTX_PAGES,
9047 						  GFP_KERNEL);
9048 		if (!ctx_pg->ctx_pg_tbl)
9049 			return -ENOMEM;
9050 		nr_tbls = DIV_ROUND_UP(ctx_pg->nr_pages, MAX_CTX_PAGES);
9051 		rmem->nr_pages = nr_tbls;
9052 		rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
9053 		if (rc)
9054 			return rc;
9055 		for (i = 0; i < nr_tbls; i++) {
9056 			struct bnxt_ctx_pg_info *pg_tbl;
9057 
9058 			pg_tbl = kzalloc_obj(*pg_tbl);
9059 			if (!pg_tbl)
9060 				return -ENOMEM;
9061 			ctx_pg->ctx_pg_tbl[i] = pg_tbl;
9062 			rmem = &pg_tbl->ring_mem;
9063 			rmem->pg_tbl = ctx_pg->ctx_pg_arr[i];
9064 			rmem->pg_tbl_map = ctx_pg->ctx_dma_arr[i];
9065 			rmem->depth = 1;
9066 			rmem->nr_pages = MAX_CTX_PAGES;
9067 			rmem->ctx_mem = ctxm;
9068 			if (i == (nr_tbls - 1)) {
9069 				int rem = ctx_pg->nr_pages % MAX_CTX_PAGES;
9070 
9071 				if (rem)
9072 					rmem->nr_pages = rem;
9073 			}
9074 			rc = bnxt_alloc_ctx_mem_blk(bp, pg_tbl);
9075 			if (rc)
9076 				break;
9077 		}
9078 	} else {
9079 		rmem->nr_pages = DIV_ROUND_UP(mem_size, BNXT_PAGE_SIZE);
9080 		if (rmem->nr_pages > 1 || depth)
9081 			rmem->depth = 1;
9082 		rmem->ctx_mem = ctxm;
9083 		rc = bnxt_alloc_ctx_mem_blk(bp, ctx_pg);
9084 	}
9085 	return rc;
9086 }
9087 
9088 static size_t bnxt_copy_ctx_pg_tbls(struct bnxt *bp,
9089 				    struct bnxt_ctx_pg_info *ctx_pg,
9090 				    void *buf, size_t offset, size_t head,
9091 				    size_t tail)
9092 {
9093 	struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
9094 	size_t nr_pages = ctx_pg->nr_pages;
9095 	int page_size = rmem->page_size;
9096 	size_t len = 0, total_len = 0;
9097 	u16 depth = rmem->depth;
9098 
9099 	tail %= nr_pages * page_size;
9100 	do {
9101 		if (depth > 1) {
9102 			int i = head / (page_size * MAX_CTX_PAGES);
9103 			struct bnxt_ctx_pg_info *pg_tbl;
9104 
9105 			pg_tbl = ctx_pg->ctx_pg_tbl[i];
9106 			rmem = &pg_tbl->ring_mem;
9107 		}
9108 		len = __bnxt_copy_ring(bp, rmem, buf, offset, head, tail);
9109 		head += len;
9110 		offset += len;
9111 		total_len += len;
9112 		if (head >= nr_pages * page_size)
9113 			head = 0;
9114 	} while (head != tail);
9115 	return total_len;
9116 }
9117 
9118 static void bnxt_free_ctx_pg_tbls(struct bnxt *bp,
9119 				  struct bnxt_ctx_pg_info *ctx_pg)
9120 {
9121 	struct bnxt_ring_mem_info *rmem = &ctx_pg->ring_mem;
9122 
9123 	if (rmem->depth > 1 || ctx_pg->nr_pages > MAX_CTX_PAGES ||
9124 	    ctx_pg->ctx_pg_tbl) {
9125 		int i, nr_tbls = rmem->nr_pages;
9126 
9127 		for (i = 0; i < nr_tbls; i++) {
9128 			struct bnxt_ctx_pg_info *pg_tbl;
9129 			struct bnxt_ring_mem_info *rmem2;
9130 
9131 			pg_tbl = ctx_pg->ctx_pg_tbl[i];
9132 			if (!pg_tbl)
9133 				continue;
9134 			rmem2 = &pg_tbl->ring_mem;
9135 			bnxt_free_ring(bp, rmem2);
9136 			ctx_pg->ctx_pg_arr[i] = NULL;
9137 			kfree(pg_tbl);
9138 			ctx_pg->ctx_pg_tbl[i] = NULL;
9139 		}
9140 		kfree(ctx_pg->ctx_pg_tbl);
9141 		ctx_pg->ctx_pg_tbl = NULL;
9142 	}
9143 	bnxt_free_ring(bp, rmem);
9144 	ctx_pg->nr_pages = 0;
9145 }
9146 
9147 static int bnxt_setup_ctxm_pg_tbls(struct bnxt *bp,
9148 				   struct bnxt_ctx_mem_type *ctxm, u32 entries,
9149 				   u8 pg_lvl)
9150 {
9151 	struct bnxt_ctx_pg_info *ctx_pg = ctxm->pg_info;
9152 	int i, rc = 0, n = 1;
9153 	u32 mem_size;
9154 
9155 	if (!ctxm->entry_size || !ctx_pg)
9156 		return -EINVAL;
9157 	if (ctxm->instance_bmap)
9158 		n = hweight32(ctxm->instance_bmap);
9159 	if (ctxm->entry_multiple)
9160 		entries = roundup(entries, ctxm->entry_multiple);
9161 	entries = clamp_t(u32, entries, ctxm->min_entries, ctxm->max_entries);
9162 	mem_size = entries * ctxm->entry_size;
9163 	for (i = 0; i < n && !rc; i++) {
9164 		ctx_pg[i].entries = entries;
9165 		rc = bnxt_alloc_ctx_pg_tbls(bp, &ctx_pg[i], mem_size, pg_lvl,
9166 					    ctxm->init_value ? ctxm : NULL);
9167 	}
9168 	if (!rc)
9169 		ctxm->mem_valid = 1;
9170 	return rc;
9171 }
9172 
9173 static int bnxt_hwrm_func_backing_store_cfg_v2(struct bnxt *bp,
9174 					       struct bnxt_ctx_mem_type *ctxm,
9175 					       bool last)
9176 {
9177 	struct hwrm_func_backing_store_cfg_v2_input *req;
9178 	u32 instance_bmap = ctxm->instance_bmap;
9179 	int i, j, rc = 0, n = 1;
9180 	__le32 *p;
9181 
9182 	if (!(ctxm->flags & BNXT_CTX_MEM_TYPE_VALID) || !ctxm->pg_info)
9183 		return 0;
9184 
9185 	if (instance_bmap)
9186 		n = hweight32(ctxm->instance_bmap);
9187 	else
9188 		instance_bmap = 1;
9189 
9190 	rc = hwrm_req_init(bp, req, HWRM_FUNC_BACKING_STORE_CFG_V2);
9191 	if (rc)
9192 		return rc;
9193 	hwrm_req_hold(bp, req);
9194 	req->type = cpu_to_le16(ctxm->type);
9195 	req->entry_size = cpu_to_le16(ctxm->entry_size);
9196 	if ((ctxm->flags & BNXT_CTX_MEM_PERSIST) &&
9197 	    bnxt_bs_trace_avail(bp, ctxm->type)) {
9198 		struct bnxt_bs_trace_info *bs_trace;
9199 		u32 enables;
9200 
9201 		enables = FUNC_BACKING_STORE_CFG_V2_REQ_ENABLES_NEXT_BS_OFFSET;
9202 		req->enables = cpu_to_le32(enables);
9203 		bs_trace = &bp->bs_trace[bnxt_bstore_to_trace[ctxm->type]];
9204 		req->next_bs_offset = cpu_to_le32(bs_trace->last_offset);
9205 	}
9206 	req->subtype_valid_cnt = ctxm->split_entry_cnt;
9207 	for (i = 0, p = &req->split_entry_0; i < ctxm->split_entry_cnt; i++)
9208 		p[i] = cpu_to_le32(ctxm->split[i]);
9209 	for (i = 0, j = 0; j < n && !rc; i++) {
9210 		struct bnxt_ctx_pg_info *ctx_pg;
9211 
9212 		if (!(instance_bmap & (1 << i)))
9213 			continue;
9214 		req->instance = cpu_to_le16(i);
9215 		ctx_pg = &ctxm->pg_info[j++];
9216 		if (!ctx_pg->entries)
9217 			continue;
9218 		req->num_entries = cpu_to_le32(ctx_pg->entries);
9219 		bnxt_hwrm_set_pg_attr(&ctx_pg->ring_mem,
9220 				      &req->page_size_pbl_level,
9221 				      &req->page_dir);
9222 		if (last && j == n)
9223 			req->flags =
9224 				cpu_to_le32(FUNC_BACKING_STORE_CFG_V2_REQ_FLAGS_BS_CFG_ALL_DONE);
9225 		rc = hwrm_req_send(bp, req);
9226 	}
9227 	hwrm_req_drop(bp, req);
9228 	return rc;
9229 }
9230 
9231 static int bnxt_backing_store_cfg_v2(struct bnxt *bp)
9232 {
9233 	struct bnxt_ctx_mem_info *ctx = bp->ctx;
9234 	struct bnxt_ctx_mem_type *ctxm;
9235 	u16 last_type = BNXT_CTX_INV;
9236 	int rc = 0;
9237 	u16 type;
9238 
9239 	for (type = BNXT_CTX_SRT; type <= BNXT_CTX_QPC; type++) {
9240 		ctxm = &ctx->ctx_arr[type];
9241 		if (!bnxt_bs_trace_avail(bp, type))
9242 			continue;
9243 		if (!ctxm->mem_valid) {
9244 			rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm,
9245 						     ctxm->max_entries, 1);
9246 			if (rc) {
9247 				netdev_warn(bp->dev, "Unable to setup ctx page for type:0x%x.\n",
9248 					    type);
9249 				continue;
9250 			}
9251 			bnxt_bs_trace_init(bp, ctxm);
9252 		}
9253 		last_type = type;
9254 	}
9255 
9256 	if (last_type == BNXT_CTX_INV) {
9257 		for (type = 0; type < BNXT_CTX_MAX; type++) {
9258 			ctxm = &ctx->ctx_arr[type];
9259 			if (ctxm->mem_valid)
9260 				last_type = type;
9261 		}
9262 		if (last_type == BNXT_CTX_INV)
9263 			return 0;
9264 	}
9265 	ctx->ctx_arr[last_type].last = 1;
9266 
9267 	for (type = 0 ; type < BNXT_CTX_V2_MAX; type++) {
9268 		ctxm = &ctx->ctx_arr[type];
9269 
9270 		if (!ctxm->mem_valid)
9271 			continue;
9272 		rc = bnxt_hwrm_func_backing_store_cfg_v2(bp, ctxm, ctxm->last);
9273 		if (rc)
9274 			return rc;
9275 	}
9276 	return 0;
9277 }
9278 
9279 /**
9280  * __bnxt_copy_ctx_mem - copy host context memory
9281  * @bp: The driver context
9282  * @ctxm: The pointer to the context memory type
9283  * @buf: The destination buffer or NULL to just obtain the length
9284  * @offset: The buffer offset to copy the data to
9285  * @head: The head offset of context memory to copy from
9286  * @tail: The tail offset (last byte + 1) of context memory to end the copy
9287  *
9288  * This function is called for debugging purposes to dump the host context
9289  * used by the chip.
9290  *
9291  * Return: Length of memory copied
9292  */
9293 static size_t __bnxt_copy_ctx_mem(struct bnxt *bp,
9294 				  struct bnxt_ctx_mem_type *ctxm, void *buf,
9295 				  size_t offset, size_t head, size_t tail)
9296 {
9297 	struct bnxt_ctx_pg_info *ctx_pg = ctxm->pg_info;
9298 	size_t len = 0, total_len = 0;
9299 	int i, n = 1;
9300 
9301 	if (!ctx_pg)
9302 		return 0;
9303 
9304 	if (ctxm->instance_bmap)
9305 		n = hweight32(ctxm->instance_bmap);
9306 	for (i = 0; i < n; i++) {
9307 		len = bnxt_copy_ctx_pg_tbls(bp, &ctx_pg[i], buf, offset, head,
9308 					    tail);
9309 		offset += len;
9310 		total_len += len;
9311 	}
9312 	return total_len;
9313 }
9314 
9315 size_t bnxt_copy_ctx_mem(struct bnxt *bp, struct bnxt_ctx_mem_type *ctxm,
9316 			 void *buf, size_t offset)
9317 {
9318 	size_t tail = ctxm->max_entries * ctxm->entry_size;
9319 
9320 	return __bnxt_copy_ctx_mem(bp, ctxm, buf, offset, 0, tail);
9321 }
9322 
9323 static void bnxt_free_one_ctx_mem(struct bnxt *bp,
9324 				  struct bnxt_ctx_mem_type *ctxm, bool force)
9325 {
9326 	struct bnxt_ctx_pg_info *ctx_pg;
9327 	int i, n = 1;
9328 
9329 	ctxm->last = 0;
9330 
9331 	if (ctxm->mem_valid && !force && (ctxm->flags & BNXT_CTX_MEM_PERSIST))
9332 		return;
9333 
9334 	ctx_pg = ctxm->pg_info;
9335 	if (ctx_pg) {
9336 		if (ctxm->instance_bmap)
9337 			n = hweight32(ctxm->instance_bmap);
9338 		for (i = 0; i < n; i++)
9339 			bnxt_free_ctx_pg_tbls(bp, &ctx_pg[i]);
9340 
9341 		kfree(ctx_pg);
9342 		ctxm->pg_info = NULL;
9343 		ctxm->mem_valid = 0;
9344 	}
9345 	memset(ctxm, 0, sizeof(*ctxm));
9346 }
9347 
9348 void bnxt_free_ctx_mem(struct bnxt *bp, bool force)
9349 {
9350 	struct bnxt_ctx_mem_info *ctx = bp->ctx;
9351 	u16 type;
9352 
9353 	if (!ctx)
9354 		return;
9355 
9356 	for (type = 0; type < BNXT_CTX_V2_MAX; type++)
9357 		bnxt_free_one_ctx_mem(bp, &ctx->ctx_arr[type], force);
9358 
9359 	ctx->flags &= ~BNXT_CTX_FLAG_INITED;
9360 	if (force) {
9361 		kfree(ctx);
9362 		bp->ctx = NULL;
9363 	}
9364 }
9365 
9366 static int bnxt_alloc_ctx_mem(struct bnxt *bp)
9367 {
9368 	struct bnxt_ctx_mem_type *ctxm;
9369 	struct bnxt_ctx_mem_info *ctx;
9370 	u32 l2_qps, qp1_qps, max_qps;
9371 	u32 ena, entries_sp, entries;
9372 	u32 srqs, max_srqs, min;
9373 	u32 num_mr, num_ah;
9374 	u32 extra_srqs = 0;
9375 	u32 extra_qps = 0;
9376 	u32 fast_qpmd_qps;
9377 	u8 pg_lvl = 1;
9378 	int i, rc;
9379 
9380 	rc = bnxt_hwrm_func_backing_store_qcaps(bp);
9381 	if (rc) {
9382 		netdev_err(bp->dev, "Failed querying context mem capability, rc = %d.\n",
9383 			   rc);
9384 		return rc;
9385 	}
9386 	ctx = bp->ctx;
9387 	if (!ctx || (ctx->flags & BNXT_CTX_FLAG_INITED))
9388 		return 0;
9389 
9390 	ena = 0;
9391 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
9392 		goto skip_legacy;
9393 
9394 	ctxm = &ctx->ctx_arr[BNXT_CTX_QP];
9395 	l2_qps = ctxm->qp_l2_entries;
9396 	qp1_qps = ctxm->qp_qp1_entries;
9397 	fast_qpmd_qps = ctxm->qp_fast_qpmd_entries;
9398 	max_qps = ctxm->max_entries;
9399 	ctxm = &ctx->ctx_arr[BNXT_CTX_SRQ];
9400 	srqs = ctxm->srq_l2_entries;
9401 	max_srqs = ctxm->max_entries;
9402 	if ((bp->flags & BNXT_FLAG_ROCE_CAP) && !is_kdump_kernel()) {
9403 		pg_lvl = 2;
9404 		if (BNXT_SW_RES_LMT(bp)) {
9405 			extra_qps = max_qps - l2_qps - qp1_qps;
9406 			extra_srqs = max_srqs - srqs;
9407 		} else {
9408 			extra_qps = min_t(u32, 65536,
9409 					  max_qps - l2_qps - qp1_qps);
9410 			/* allocate extra qps if fw supports RoCE fast qp
9411 			 * destroy feature
9412 			 */
9413 			extra_qps += fast_qpmd_qps;
9414 			extra_srqs = min_t(u32, 8192, max_srqs - srqs);
9415 		}
9416 		if (fast_qpmd_qps)
9417 			ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP_FAST_QPMD;
9418 	}
9419 
9420 	ctxm = &ctx->ctx_arr[BNXT_CTX_QP];
9421 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, l2_qps + qp1_qps + extra_qps,
9422 				     pg_lvl);
9423 	if (rc)
9424 		return rc;
9425 
9426 	ctxm = &ctx->ctx_arr[BNXT_CTX_SRQ];
9427 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, srqs + extra_srqs, pg_lvl);
9428 	if (rc)
9429 		return rc;
9430 
9431 	ctxm = &ctx->ctx_arr[BNXT_CTX_CQ];
9432 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, ctxm->cq_l2_entries +
9433 				     extra_qps * 2, pg_lvl);
9434 	if (rc)
9435 		return rc;
9436 
9437 	ctxm = &ctx->ctx_arr[BNXT_CTX_VNIC];
9438 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, ctxm->max_entries, 1);
9439 	if (rc)
9440 		return rc;
9441 
9442 	ctxm = &ctx->ctx_arr[BNXT_CTX_STAT];
9443 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, ctxm->max_entries, 1);
9444 	if (rc)
9445 		return rc;
9446 
9447 	if (!(bp->flags & BNXT_FLAG_ROCE_CAP))
9448 		goto skip_rdma;
9449 
9450 	ctxm = &ctx->ctx_arr[BNXT_CTX_MRAV];
9451 	if (BNXT_SW_RES_LMT(bp) &&
9452 	    ctxm->split_entry_cnt == BNXT_CTX_MRAV_AV_SPLIT_ENTRY + 1) {
9453 		num_ah = ctxm->mrav_av_entries;
9454 		num_mr = ctxm->max_entries - num_ah;
9455 	} else {
9456 		/* 128K extra is needed to accommodate static AH context
9457 		 * allocation by f/w.
9458 		 */
9459 		num_mr = min_t(u32, ctxm->max_entries / 2, 1024 * 256);
9460 		num_ah = min_t(u32, num_mr, 1024 * 128);
9461 		ctxm->split_entry_cnt = BNXT_CTX_MRAV_AV_SPLIT_ENTRY + 1;
9462 		if (!ctxm->mrav_av_entries || ctxm->mrav_av_entries > num_ah)
9463 			ctxm->mrav_av_entries = num_ah;
9464 	}
9465 
9466 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, num_mr + num_ah, 2);
9467 	if (rc)
9468 		return rc;
9469 	ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV;
9470 
9471 	ctxm = &ctx->ctx_arr[BNXT_CTX_TIM];
9472 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, l2_qps + qp1_qps + extra_qps, 1);
9473 	if (rc)
9474 		return rc;
9475 	ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM;
9476 
9477 skip_rdma:
9478 	ctxm = &ctx->ctx_arr[BNXT_CTX_STQM];
9479 	min = ctxm->min_entries;
9480 	entries_sp = ctx->ctx_arr[BNXT_CTX_VNIC].vnic_entries + l2_qps +
9481 		     2 * (extra_qps + qp1_qps) + min;
9482 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, entries_sp, 2);
9483 	if (rc)
9484 		return rc;
9485 
9486 	ctxm = &ctx->ctx_arr[BNXT_CTX_FTQM];
9487 	entries = l2_qps + 2 * (extra_qps + qp1_qps);
9488 	rc = bnxt_setup_ctxm_pg_tbls(bp, ctxm, entries, 2);
9489 	if (rc)
9490 		return rc;
9491 	for (i = 0; i < ctx->tqm_fp_rings_count + 1; i++)
9492 		ena |= FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP << i;
9493 	ena |= FUNC_BACKING_STORE_CFG_REQ_DFLT_ENABLES;
9494 
9495 skip_legacy:
9496 	if (bp->fw_cap & BNXT_FW_CAP_BACKING_STORE_V2)
9497 		rc = bnxt_backing_store_cfg_v2(bp);
9498 	else
9499 		rc = bnxt_hwrm_func_backing_store_cfg(bp, ena);
9500 	if (rc) {
9501 		netdev_err(bp->dev, "Failed configuring context mem, rc = %d.\n",
9502 			   rc);
9503 		return rc;
9504 	}
9505 	ctx->flags |= BNXT_CTX_FLAG_INITED;
9506 	return 0;
9507 }
9508 
9509 static int bnxt_hwrm_crash_dump_mem_cfg(struct bnxt *bp)
9510 {
9511 	struct hwrm_dbg_crashdump_medium_cfg_input *req;
9512 	u16 page_attr;
9513 	int rc;
9514 
9515 	if (!(bp->fw_dbg_cap & DBG_QCAPS_RESP_FLAGS_CRASHDUMP_HOST_DDR))
9516 		return 0;
9517 
9518 	rc = hwrm_req_init(bp, req, HWRM_DBG_CRASHDUMP_MEDIUM_CFG);
9519 	if (rc)
9520 		return rc;
9521 
9522 	if (BNXT_PAGE_SIZE == 0x2000)
9523 		page_attr = DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_8K;
9524 	else if (BNXT_PAGE_SIZE == 0x10000)
9525 		page_attr = DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_64K;
9526 	else
9527 		page_attr = DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_4K;
9528 	req->pg_size_lvl = cpu_to_le16(page_attr |
9529 				       bp->fw_crash_mem->ring_mem.depth);
9530 	req->pbl = cpu_to_le64(bp->fw_crash_mem->ring_mem.pg_tbl_map);
9531 	req->size = cpu_to_le32(bp->fw_crash_len);
9532 	req->output_dest_flags = cpu_to_le16(BNXT_DBG_CR_DUMP_MDM_CFG_DDR);
9533 	return hwrm_req_send(bp, req);
9534 }
9535 
9536 static void bnxt_free_crash_dump_mem(struct bnxt *bp)
9537 {
9538 	if (bp->fw_crash_mem) {
9539 		bnxt_free_ctx_pg_tbls(bp, bp->fw_crash_mem);
9540 		kfree(bp->fw_crash_mem);
9541 		bp->fw_crash_mem = NULL;
9542 	}
9543 }
9544 
9545 static int bnxt_alloc_crash_dump_mem(struct bnxt *bp)
9546 {
9547 	u32 mem_size = 0;
9548 	int rc;
9549 
9550 	if (!(bp->fw_dbg_cap & DBG_QCAPS_RESP_FLAGS_CRASHDUMP_HOST_DDR))
9551 		return 0;
9552 
9553 	rc = bnxt_hwrm_get_dump_len(bp, BNXT_DUMP_CRASH, &mem_size);
9554 	if (rc)
9555 		return rc;
9556 
9557 	mem_size = round_up(mem_size, 4);
9558 
9559 	/* keep and use the existing pages */
9560 	if (bp->fw_crash_mem &&
9561 	    mem_size <= bp->fw_crash_mem->nr_pages * BNXT_PAGE_SIZE)
9562 		goto alloc_done;
9563 
9564 	if (bp->fw_crash_mem)
9565 		bnxt_free_ctx_pg_tbls(bp, bp->fw_crash_mem);
9566 	else
9567 		bp->fw_crash_mem = kzalloc_obj(*bp->fw_crash_mem);
9568 	if (!bp->fw_crash_mem)
9569 		return -ENOMEM;
9570 
9571 	rc = bnxt_alloc_ctx_pg_tbls(bp, bp->fw_crash_mem, mem_size, 1, NULL);
9572 	if (rc) {
9573 		bnxt_free_crash_dump_mem(bp);
9574 		return rc;
9575 	}
9576 
9577 alloc_done:
9578 	bp->fw_crash_len = mem_size;
9579 	return 0;
9580 }
9581 
9582 int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
9583 {
9584 	struct hwrm_func_resource_qcaps_output *resp;
9585 	struct hwrm_func_resource_qcaps_input *req;
9586 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
9587 	int rc;
9588 
9589 	rc = hwrm_req_init(bp, req, HWRM_FUNC_RESOURCE_QCAPS);
9590 	if (rc)
9591 		return rc;
9592 
9593 	req->fid = cpu_to_le16(0xffff);
9594 	resp = hwrm_req_hold(bp, req);
9595 	rc = hwrm_req_send_silent(bp, req);
9596 	if (rc)
9597 		goto hwrm_func_resc_qcaps_exit;
9598 
9599 	hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
9600 	if (!all)
9601 		goto hwrm_func_resc_qcaps_exit;
9602 
9603 	hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
9604 	hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
9605 	hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
9606 	hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
9607 	hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
9608 	hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
9609 	hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
9610 	hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
9611 	hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
9612 	hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
9613 	hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
9614 	hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
9615 	hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
9616 	hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
9617 	hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
9618 	hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
9619 
9620 	if (hw_resc->max_rsscos_ctxs >=
9621 	    hw_resc->max_vnics * BNXT_LARGE_RSS_TO_VNIC_RATIO)
9622 		bp->rss_cap |= BNXT_RSS_CAP_LARGE_RSS_CTX;
9623 
9624 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
9625 		u16 max_msix = le16_to_cpu(resp->max_msix);
9626 
9627 		hw_resc->max_nqs = max_msix;
9628 		hw_resc->max_hw_ring_grps = hw_resc->max_rx_rings;
9629 	}
9630 
9631 	if (BNXT_PF(bp)) {
9632 		struct bnxt_pf_info *pf = &bp->pf;
9633 
9634 		pf->vf_resv_strategy =
9635 			le16_to_cpu(resp->vf_reservation_strategy);
9636 		if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC)
9637 			pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
9638 	}
9639 hwrm_func_resc_qcaps_exit:
9640 	hwrm_req_drop(bp, req);
9641 	return rc;
9642 }
9643 
9644 static int __bnxt_hwrm_ptp_qcfg(struct bnxt *bp)
9645 {
9646 	struct hwrm_port_mac_ptp_qcfg_output *resp;
9647 	struct hwrm_port_mac_ptp_qcfg_input *req;
9648 	struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
9649 	u8 flags;
9650 	int rc;
9651 
9652 	if (bp->hwrm_spec_code < 0x10801 || !BNXT_CHIP_P5_PLUS(bp)) {
9653 		rc = -ENODEV;
9654 		goto no_ptp;
9655 	}
9656 
9657 	rc = hwrm_req_init(bp, req, HWRM_PORT_MAC_PTP_QCFG);
9658 	if (rc)
9659 		goto no_ptp;
9660 
9661 	req->port_id = cpu_to_le16(bp->pf.port_id);
9662 	resp = hwrm_req_hold(bp, req);
9663 	rc = hwrm_req_send(bp, req);
9664 	if (rc)
9665 		goto exit;
9666 
9667 	flags = resp->flags;
9668 	if (BNXT_CHIP_P5_AND_MINUS(bp) &&
9669 	    !(flags & PORT_MAC_PTP_QCFG_RESP_FLAGS_HWRM_ACCESS)) {
9670 		rc = -ENODEV;
9671 		goto exit;
9672 	}
9673 	if (!ptp) {
9674 		ptp = kzalloc_obj(*ptp);
9675 		if (!ptp) {
9676 			rc = -ENOMEM;
9677 			goto exit;
9678 		}
9679 		ptp->bp = bp;
9680 		bp->ptp_cfg = ptp;
9681 	}
9682 
9683 	if (flags &
9684 	    (PORT_MAC_PTP_QCFG_RESP_FLAGS_PARTIAL_DIRECT_ACCESS_REF_CLOCK |
9685 	     PORT_MAC_PTP_QCFG_RESP_FLAGS_64B_PHC_TIME)) {
9686 		ptp->refclk_regs[0] = le32_to_cpu(resp->ts_ref_clock_reg_lower);
9687 		ptp->refclk_regs[1] = le32_to_cpu(resp->ts_ref_clock_reg_upper);
9688 	} else if (BNXT_CHIP_P5(bp)) {
9689 		ptp->refclk_regs[0] = BNXT_TS_REG_TIMESYNC_TS0_LOWER;
9690 		ptp->refclk_regs[1] = BNXT_TS_REG_TIMESYNC_TS0_UPPER;
9691 	} else {
9692 		rc = -ENODEV;
9693 		goto exit;
9694 	}
9695 	ptp->rtc_configured =
9696 		(flags & PORT_MAC_PTP_QCFG_RESP_FLAGS_RTC_CONFIGURED) != 0;
9697 	rc = bnxt_ptp_init(bp);
9698 	if (rc)
9699 		netdev_warn(bp->dev, "PTP initialization failed.\n");
9700 exit:
9701 	hwrm_req_drop(bp, req);
9702 	if (!rc)
9703 		return 0;
9704 
9705 no_ptp:
9706 	bnxt_ptp_clear(bp);
9707 	kfree(ptp);
9708 	bp->ptp_cfg = NULL;
9709 	return rc;
9710 }
9711 
9712 static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
9713 {
9714 	u32 flags, flags_ext, flags_ext2, flags_ext3;
9715 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
9716 	struct hwrm_func_qcaps_output *resp;
9717 	struct hwrm_func_qcaps_input *req;
9718 	int rc;
9719 
9720 	rc = hwrm_req_init(bp, req, HWRM_FUNC_QCAPS);
9721 	if (rc)
9722 		return rc;
9723 
9724 	req->fid = cpu_to_le16(0xffff);
9725 	resp = hwrm_req_hold(bp, req);
9726 	rc = hwrm_req_send(bp, req);
9727 	if (rc)
9728 		goto hwrm_func_qcaps_exit;
9729 
9730 	flags = le32_to_cpu(resp->flags);
9731 	if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
9732 		bp->flags |= BNXT_FLAG_ROCEV1_CAP;
9733 	if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
9734 		bp->flags |= BNXT_FLAG_ROCEV2_CAP;
9735 	if (flags & FUNC_QCAPS_RESP_FLAGS_LINK_ADMIN_STATUS_SUPPORTED)
9736 		bp->fw_cap |= BNXT_FW_CAP_LINK_ADMIN;
9737 	if (flags & FUNC_QCAPS_RESP_FLAGS_PCIE_STATS_SUPPORTED)
9738 		bp->fw_cap |= BNXT_FW_CAP_PCIE_STATS_SUPPORTED;
9739 	if (flags & FUNC_QCAPS_RESP_FLAGS_HOT_RESET_CAPABLE)
9740 		bp->fw_cap |= BNXT_FW_CAP_HOT_RESET;
9741 	if (flags & FUNC_QCAPS_RESP_FLAGS_EXT_STATS_SUPPORTED)
9742 		bp->fw_cap |= BNXT_FW_CAP_EXT_STATS_SUPPORTED;
9743 	if (flags &  FUNC_QCAPS_RESP_FLAGS_ERROR_RECOVERY_CAPABLE)
9744 		bp->fw_cap |= BNXT_FW_CAP_ERROR_RECOVERY;
9745 	if (flags & FUNC_QCAPS_RESP_FLAGS_ERR_RECOVER_RELOAD)
9746 		bp->fw_cap |= BNXT_FW_CAP_ERR_RECOVER_RELOAD;
9747 	if (!(flags & FUNC_QCAPS_RESP_FLAGS_VLAN_ACCELERATION_TX_DISABLED))
9748 		bp->fw_cap |= BNXT_FW_CAP_VLAN_TX_INSERT;
9749 	if (flags & FUNC_QCAPS_RESP_FLAGS_DBG_QCAPS_CMD_SUPPORTED)
9750 		bp->fw_cap |= BNXT_FW_CAP_DBG_QCAPS;
9751 
9752 	flags_ext = le32_to_cpu(resp->flags_ext);
9753 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_EXT_HW_STATS_SUPPORTED)
9754 		bp->fw_cap |= BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED;
9755 	if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_PTP_PPS_SUPPORTED))
9756 		bp->fw_cap |= BNXT_FW_CAP_PTP_PPS;
9757 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_PTP_PTM_SUPPORTED)
9758 		bp->fw_cap |= BNXT_FW_CAP_PTP_PTM;
9759 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_PTP_64BIT_RTC_SUPPORTED)
9760 		bp->fw_cap |= BNXT_FW_CAP_PTP_RTC;
9761 	if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_HOT_RESET_IF_SUPPORT))
9762 		bp->fw_cap |= BNXT_FW_CAP_HOT_RESET_IF;
9763 	if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_FW_LIVEPATCH_SUPPORTED))
9764 		bp->fw_cap |= BNXT_FW_CAP_LIVEPATCH;
9765 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_NPAR_1_2_SUPPORTED)
9766 		bp->fw_cap |= BNXT_FW_CAP_NPAR_1_2;
9767 	if (BNXT_PF(bp) && (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_DFLT_VLAN_TPID_PCP_SUPPORTED))
9768 		bp->fw_cap |= BNXT_FW_CAP_DFLT_VLAN_TPID_PCP;
9769 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_BS_V2_SUPPORTED)
9770 		bp->fw_cap |= BNXT_FW_CAP_BACKING_STORE_V2;
9771 	if (flags_ext & FUNC_QCAPS_RESP_FLAGS_EXT_TX_COAL_CMPL_CAP)
9772 		bp->flags |= BNXT_FLAG_TX_COAL_CMPL;
9773 
9774 	flags_ext2 = le32_to_cpu(resp->flags_ext2);
9775 	if (flags_ext2 & FUNC_QCAPS_RESP_FLAGS_EXT2_RX_ALL_PKTS_TIMESTAMPS_SUPPORTED)
9776 		bp->fw_cap |= BNXT_FW_CAP_RX_ALL_PKT_TS;
9777 	if (flags_ext2 & FUNC_QCAPS_RESP_FLAGS_EXT2_UDP_GSO_SUPPORTED)
9778 		bp->flags |= BNXT_FLAG_UDP_GSO_CAP;
9779 	if (flags_ext2 & FUNC_QCAPS_RESP_FLAGS_EXT2_TX_PKT_TS_CMPL_SUPPORTED)
9780 		bp->fw_cap |= BNXT_FW_CAP_TX_TS_CMP;
9781 	if (flags_ext2 &
9782 	    FUNC_QCAPS_RESP_FLAGS_EXT2_SW_MAX_RESOURCE_LIMITS_SUPPORTED)
9783 		bp->fw_cap |= BNXT_FW_CAP_SW_MAX_RESOURCE_LIMITS;
9784 	if (BNXT_PF(bp) &&
9785 	    (flags_ext2 & FUNC_QCAPS_RESP_FLAGS_EXT2_ROCE_VF_RESOURCE_MGMT_SUPPORTED))
9786 		bp->fw_cap |= BNXT_FW_CAP_ROCE_VF_RESC_MGMT_SUPPORTED;
9787 
9788 	flags_ext3 = le32_to_cpu(resp->flags_ext3);
9789 	if (flags_ext3 & FUNC_QCAPS_RESP_FLAGS_EXT3_ROCE_VF_DYN_ALLOC_SUPPORT)
9790 		bp->fw_cap |= BNXT_FW_CAP_ROCE_VF_DYN_ALLOC_SUPPORT;
9791 	if (flags_ext3 & FUNC_QCAPS_RESP_FLAGS_EXT3_MIRROR_ON_ROCE_SUPPORTED)
9792 		bp->fw_cap |= BNXT_FW_CAP_MIRROR_ON_ROCE;
9793 
9794 	bp->tx_push_thresh = 0;
9795 	if ((flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED) &&
9796 	    BNXT_FW_MAJ(bp) > 217)
9797 		bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
9798 
9799 	hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
9800 	hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
9801 	hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
9802 	hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
9803 	hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
9804 	if (!hw_resc->max_hw_ring_grps)
9805 		hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
9806 	hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
9807 	hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
9808 	hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
9809 
9810 	hw_resc->max_encap_records = le32_to_cpu(resp->max_encap_records);
9811 	hw_resc->max_decap_records = le32_to_cpu(resp->max_decap_records);
9812 	hw_resc->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
9813 	hw_resc->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
9814 	hw_resc->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
9815 	hw_resc->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
9816 
9817 	if (BNXT_PF(bp)) {
9818 		struct bnxt_pf_info *pf = &bp->pf;
9819 
9820 		pf->fw_fid = le16_to_cpu(resp->fid);
9821 		pf->port_id = le16_to_cpu(resp->port_id);
9822 		memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
9823 		pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
9824 		pf->max_vfs = le16_to_cpu(resp->max_vfs);
9825 		bp->flags &= ~BNXT_FLAG_WOL_CAP;
9826 		if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
9827 			bp->flags |= BNXT_FLAG_WOL_CAP;
9828 		if (flags & FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED) {
9829 			bp->fw_cap |= BNXT_FW_CAP_PTP;
9830 		} else {
9831 			bnxt_ptp_clear(bp);
9832 			kfree(bp->ptp_cfg);
9833 			bp->ptp_cfg = NULL;
9834 		}
9835 	} else {
9836 #ifdef CONFIG_BNXT_SRIOV
9837 		struct bnxt_vf_info *vf = &bp->vf;
9838 
9839 		vf->fw_fid = le16_to_cpu(resp->fid);
9840 		memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
9841 #endif
9842 	}
9843 	bp->tso_max_segs = le16_to_cpu(resp->max_tso_segs);
9844 
9845 hwrm_func_qcaps_exit:
9846 	hwrm_req_drop(bp, req);
9847 	return rc;
9848 }
9849 
9850 static void bnxt_hwrm_dbg_qcaps(struct bnxt *bp)
9851 {
9852 	struct hwrm_dbg_qcaps_output *resp;
9853 	struct hwrm_dbg_qcaps_input *req;
9854 	int rc;
9855 
9856 	bp->fw_dbg_cap = 0;
9857 	if (!(bp->fw_cap & BNXT_FW_CAP_DBG_QCAPS))
9858 		return;
9859 
9860 	rc = hwrm_req_init(bp, req, HWRM_DBG_QCAPS);
9861 	if (rc)
9862 		return;
9863 
9864 	req->fid = cpu_to_le16(0xffff);
9865 	resp = hwrm_req_hold(bp, req);
9866 	rc = hwrm_req_send(bp, req);
9867 	if (rc)
9868 		goto hwrm_dbg_qcaps_exit;
9869 
9870 	bp->fw_dbg_cap = le32_to_cpu(resp->flags);
9871 
9872 hwrm_dbg_qcaps_exit:
9873 	hwrm_req_drop(bp, req);
9874 }
9875 
9876 static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp);
9877 
9878 int bnxt_hwrm_func_qcaps(struct bnxt *bp)
9879 {
9880 	int rc;
9881 
9882 	rc = __bnxt_hwrm_func_qcaps(bp);
9883 	if (rc)
9884 		return rc;
9885 
9886 	bnxt_hwrm_dbg_qcaps(bp);
9887 
9888 	rc = bnxt_hwrm_queue_qportcfg(bp);
9889 	if (rc) {
9890 		netdev_err(bp->dev, "hwrm query qportcfg failure rc: %d\n", rc);
9891 		return rc;
9892 	}
9893 	if (bp->hwrm_spec_code >= 0x10803) {
9894 		rc = bnxt_alloc_ctx_mem(bp);
9895 		if (rc)
9896 			return rc;
9897 		rc = bnxt_hwrm_func_resc_qcaps(bp, true);
9898 		if (!rc)
9899 			bp->fw_cap |= BNXT_FW_CAP_NEW_RM;
9900 	}
9901 	return 0;
9902 }
9903 
9904 static int bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(struct bnxt *bp)
9905 {
9906 	struct hwrm_cfa_adv_flow_mgnt_qcaps_output *resp;
9907 	struct hwrm_cfa_adv_flow_mgnt_qcaps_input *req;
9908 	u32 flags;
9909 	int rc;
9910 
9911 	if (!(bp->fw_cap & BNXT_FW_CAP_CFA_ADV_FLOW))
9912 		return 0;
9913 
9914 	rc = hwrm_req_init(bp, req, HWRM_CFA_ADV_FLOW_MGNT_QCAPS);
9915 	if (rc)
9916 		return rc;
9917 
9918 	resp = hwrm_req_hold(bp, req);
9919 	rc = hwrm_req_send(bp, req);
9920 	if (rc)
9921 		goto hwrm_cfa_adv_qcaps_exit;
9922 
9923 	flags = le32_to_cpu(resp->flags);
9924 	if (flags &
9925 	    CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_V2_SUPPORTED)
9926 		bp->fw_cap |= BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2;
9927 
9928 	if (flags &
9929 	    CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_V3_SUPPORTED)
9930 		bp->fw_cap |= BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V3;
9931 
9932 	if (flags &
9933 	    CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_RX_EXT_IP_PROTO_SUPPORTED)
9934 		bp->fw_cap |= BNXT_FW_CAP_CFA_NTUPLE_RX_EXT_IP_PROTO;
9935 
9936 hwrm_cfa_adv_qcaps_exit:
9937 	hwrm_req_drop(bp, req);
9938 	return rc;
9939 }
9940 
9941 static int __bnxt_alloc_fw_health(struct bnxt *bp)
9942 {
9943 	if (bp->fw_health)
9944 		return 0;
9945 
9946 	bp->fw_health = kzalloc_obj(*bp->fw_health);
9947 	if (!bp->fw_health)
9948 		return -ENOMEM;
9949 
9950 	mutex_init(&bp->fw_health->lock);
9951 	return 0;
9952 }
9953 
9954 static int bnxt_alloc_fw_health(struct bnxt *bp)
9955 {
9956 	int rc;
9957 
9958 	if (!(bp->fw_cap & BNXT_FW_CAP_HOT_RESET) &&
9959 	    !(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
9960 		return 0;
9961 
9962 	rc = __bnxt_alloc_fw_health(bp);
9963 	if (rc) {
9964 		bp->fw_cap &= ~BNXT_FW_CAP_HOT_RESET;
9965 		bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
9966 		return rc;
9967 	}
9968 
9969 	return 0;
9970 }
9971 
9972 static void __bnxt_map_fw_health_reg(struct bnxt *bp, u32 reg)
9973 {
9974 	writel(reg & BNXT_GRC_BASE_MASK, bp->bar0 +
9975 					 BNXT_GRCPF_REG_WINDOW_BASE_OUT +
9976 					 BNXT_FW_HEALTH_WIN_MAP_OFF);
9977 }
9978 
9979 static void bnxt_inv_fw_health_reg(struct bnxt *bp)
9980 {
9981 	struct bnxt_fw_health *fw_health = bp->fw_health;
9982 	u32 reg_type;
9983 
9984 	if (!fw_health)
9985 		return;
9986 
9987 	reg_type = BNXT_FW_HEALTH_REG_TYPE(fw_health->regs[BNXT_FW_HEALTH_REG]);
9988 	if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC)
9989 		fw_health->status_reliable = false;
9990 
9991 	reg_type = BNXT_FW_HEALTH_REG_TYPE(fw_health->regs[BNXT_FW_RESET_CNT_REG]);
9992 	if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC)
9993 		fw_health->resets_reliable = false;
9994 }
9995 
9996 static void bnxt_try_map_fw_health_reg(struct bnxt *bp)
9997 {
9998 	void __iomem *hs;
9999 	u32 status_loc;
10000 	u32 reg_type;
10001 	u32 sig;
10002 
10003 	if (bp->fw_health)
10004 		bp->fw_health->status_reliable = false;
10005 
10006 	__bnxt_map_fw_health_reg(bp, HCOMM_STATUS_STRUCT_LOC);
10007 	hs = bp->bar0 + BNXT_FW_HEALTH_WIN_OFF(HCOMM_STATUS_STRUCT_LOC);
10008 
10009 	sig = readl(hs + offsetof(struct hcomm_status, sig_ver));
10010 	if ((sig & HCOMM_STATUS_SIGNATURE_MASK) != HCOMM_STATUS_SIGNATURE_VAL) {
10011 		if (!bp->chip_num) {
10012 			__bnxt_map_fw_health_reg(bp, BNXT_GRC_REG_BASE);
10013 			bp->chip_num = readl(bp->bar0 +
10014 					     BNXT_FW_HEALTH_WIN_BASE +
10015 					     BNXT_GRC_REG_CHIP_NUM);
10016 		}
10017 		if (!BNXT_CHIP_P5_PLUS(bp))
10018 			return;
10019 
10020 		status_loc = BNXT_GRC_REG_STATUS_P5 |
10021 			     BNXT_FW_HEALTH_REG_TYPE_BAR0;
10022 	} else {
10023 		status_loc = readl(hs + offsetof(struct hcomm_status,
10024 						 fw_status_loc));
10025 	}
10026 
10027 	if (__bnxt_alloc_fw_health(bp)) {
10028 		netdev_warn(bp->dev, "no memory for firmware status checks\n");
10029 		return;
10030 	}
10031 
10032 	bp->fw_health->regs[BNXT_FW_HEALTH_REG] = status_loc;
10033 	reg_type = BNXT_FW_HEALTH_REG_TYPE(status_loc);
10034 	if (reg_type == BNXT_FW_HEALTH_REG_TYPE_GRC) {
10035 		__bnxt_map_fw_health_reg(bp, status_loc);
10036 		bp->fw_health->mapped_regs[BNXT_FW_HEALTH_REG] =
10037 			BNXT_FW_HEALTH_WIN_OFF(status_loc);
10038 	}
10039 
10040 	bp->fw_health->status_reliable = true;
10041 }
10042 
10043 static int bnxt_map_fw_health_regs(struct bnxt *bp)
10044 {
10045 	struct bnxt_fw_health *fw_health = bp->fw_health;
10046 	u32 reg_base = 0xffffffff;
10047 	int i;
10048 
10049 	bp->fw_health->status_reliable = false;
10050 	bp->fw_health->resets_reliable = false;
10051 	/* Only pre-map the monitoring GRC registers using window 3 */
10052 	for (i = 0; i < 4; i++) {
10053 		u32 reg = fw_health->regs[i];
10054 
10055 		if (BNXT_FW_HEALTH_REG_TYPE(reg) != BNXT_FW_HEALTH_REG_TYPE_GRC)
10056 			continue;
10057 		if (reg_base == 0xffffffff)
10058 			reg_base = reg & BNXT_GRC_BASE_MASK;
10059 		if ((reg & BNXT_GRC_BASE_MASK) != reg_base)
10060 			return -ERANGE;
10061 		fw_health->mapped_regs[i] = BNXT_FW_HEALTH_WIN_OFF(reg);
10062 	}
10063 	bp->fw_health->status_reliable = true;
10064 	bp->fw_health->resets_reliable = true;
10065 	if (reg_base == 0xffffffff)
10066 		return 0;
10067 
10068 	__bnxt_map_fw_health_reg(bp, reg_base);
10069 	return 0;
10070 }
10071 
10072 static void bnxt_remap_fw_health_regs(struct bnxt *bp)
10073 {
10074 	if (!bp->fw_health)
10075 		return;
10076 
10077 	if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY) {
10078 		bp->fw_health->status_reliable = true;
10079 		bp->fw_health->resets_reliable = true;
10080 	} else {
10081 		bnxt_try_map_fw_health_reg(bp);
10082 	}
10083 }
10084 
10085 static int bnxt_hwrm_error_recovery_qcfg(struct bnxt *bp)
10086 {
10087 	struct bnxt_fw_health *fw_health = bp->fw_health;
10088 	struct hwrm_error_recovery_qcfg_output *resp;
10089 	struct hwrm_error_recovery_qcfg_input *req;
10090 	int rc, i;
10091 
10092 	if (!(bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY))
10093 		return 0;
10094 
10095 	rc = hwrm_req_init(bp, req, HWRM_ERROR_RECOVERY_QCFG);
10096 	if (rc)
10097 		return rc;
10098 
10099 	resp = hwrm_req_hold(bp, req);
10100 	rc = hwrm_req_send(bp, req);
10101 	if (rc)
10102 		goto err_recovery_out;
10103 	fw_health->flags = le32_to_cpu(resp->flags);
10104 	if ((fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) &&
10105 	    !(bp->fw_cap & BNXT_FW_CAP_KONG_MB_CHNL)) {
10106 		rc = -EINVAL;
10107 		goto err_recovery_out;
10108 	}
10109 	fw_health->polling_dsecs = le32_to_cpu(resp->driver_polling_freq);
10110 	fw_health->master_func_wait_dsecs =
10111 		le32_to_cpu(resp->master_func_wait_period);
10112 	fw_health->normal_func_wait_dsecs =
10113 		le32_to_cpu(resp->normal_func_wait_period);
10114 	fw_health->post_reset_wait_dsecs =
10115 		le32_to_cpu(resp->master_func_wait_period_after_reset);
10116 	fw_health->post_reset_max_wait_dsecs =
10117 		le32_to_cpu(resp->max_bailout_time_after_reset);
10118 	fw_health->regs[BNXT_FW_HEALTH_REG] =
10119 		le32_to_cpu(resp->fw_health_status_reg);
10120 	fw_health->regs[BNXT_FW_HEARTBEAT_REG] =
10121 		le32_to_cpu(resp->fw_heartbeat_reg);
10122 	fw_health->regs[BNXT_FW_RESET_CNT_REG] =
10123 		le32_to_cpu(resp->fw_reset_cnt_reg);
10124 	fw_health->regs[BNXT_FW_RESET_INPROG_REG] =
10125 		le32_to_cpu(resp->reset_inprogress_reg);
10126 	fw_health->fw_reset_inprog_reg_mask =
10127 		le32_to_cpu(resp->reset_inprogress_reg_mask);
10128 	fw_health->fw_reset_seq_cnt = resp->reg_array_cnt;
10129 	if (fw_health->fw_reset_seq_cnt >= 16) {
10130 		rc = -EINVAL;
10131 		goto err_recovery_out;
10132 	}
10133 	for (i = 0; i < fw_health->fw_reset_seq_cnt; i++) {
10134 		fw_health->fw_reset_seq_regs[i] =
10135 			le32_to_cpu(resp->reset_reg[i]);
10136 		fw_health->fw_reset_seq_vals[i] =
10137 			le32_to_cpu(resp->reset_reg_val[i]);
10138 		fw_health->fw_reset_seq_delay_msec[i] =
10139 			resp->delay_after_reset[i];
10140 	}
10141 err_recovery_out:
10142 	hwrm_req_drop(bp, req);
10143 	if (!rc)
10144 		rc = bnxt_map_fw_health_regs(bp);
10145 	if (rc)
10146 		bp->fw_cap &= ~BNXT_FW_CAP_ERROR_RECOVERY;
10147 	return rc;
10148 }
10149 
10150 static int bnxt_hwrm_func_reset(struct bnxt *bp)
10151 {
10152 	struct hwrm_func_reset_input *req;
10153 	int rc;
10154 
10155 	rc = hwrm_req_init(bp, req, HWRM_FUNC_RESET);
10156 	if (rc)
10157 		return rc;
10158 
10159 	req->enables = 0;
10160 	hwrm_req_timeout(bp, req, HWRM_RESET_TIMEOUT);
10161 	return hwrm_req_send(bp, req);
10162 }
10163 
10164 static void bnxt_nvm_cfg_ver_get(struct bnxt *bp)
10165 {
10166 	struct hwrm_nvm_get_dev_info_output nvm_info;
10167 
10168 	if (!bnxt_hwrm_nvm_get_dev_info(bp, &nvm_info))
10169 		snprintf(bp->nvm_cfg_ver, FW_VER_STR_LEN, "%d.%d.%d",
10170 			 nvm_info.nvm_cfg_ver_maj, nvm_info.nvm_cfg_ver_min,
10171 			 nvm_info.nvm_cfg_ver_upd);
10172 }
10173 
10174 static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
10175 {
10176 	struct hwrm_queue_qportcfg_output *resp;
10177 	struct hwrm_queue_qportcfg_input *req;
10178 	u8 i, j, *qptr;
10179 	bool no_rdma;
10180 	int rc = 0;
10181 
10182 	rc = hwrm_req_init(bp, req, HWRM_QUEUE_QPORTCFG);
10183 	if (rc)
10184 		return rc;
10185 
10186 	resp = hwrm_req_hold(bp, req);
10187 	rc = hwrm_req_send(bp, req);
10188 	if (rc)
10189 		goto qportcfg_exit;
10190 
10191 	if (!resp->max_configurable_queues) {
10192 		rc = -EINVAL;
10193 		goto qportcfg_exit;
10194 	}
10195 	bp->max_tc = resp->max_configurable_queues;
10196 	bp->max_lltc = resp->max_configurable_lossless_queues;
10197 	if (bp->max_tc > BNXT_MAX_QUEUE)
10198 		bp->max_tc = BNXT_MAX_QUEUE;
10199 
10200 	no_rdma = !(bp->flags & BNXT_FLAG_ROCE_CAP);
10201 	qptr = &resp->queue_id0;
10202 	for (i = 0, j = 0; i < bp->max_tc; i++) {
10203 		bp->q_info[j].queue_id = *qptr;
10204 		bp->q_ids[i] = *qptr++;
10205 		bp->q_info[j].queue_profile = *qptr++;
10206 		bp->tc_to_qidx[j] = j;
10207 		if (!BNXT_CNPQ(bp->q_info[j].queue_profile) ||
10208 		    (no_rdma && BNXT_PF(bp)))
10209 			j++;
10210 	}
10211 	bp->max_q = bp->max_tc;
10212 	bp->max_tc = max_t(u8, j, 1);
10213 
10214 	if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
10215 		bp->max_tc = 1;
10216 
10217 	if (bp->max_lltc > bp->max_tc)
10218 		bp->max_lltc = bp->max_tc;
10219 
10220 qportcfg_exit:
10221 	hwrm_req_drop(bp, req);
10222 	return rc;
10223 }
10224 
10225 static int bnxt_hwrm_poll(struct bnxt *bp)
10226 {
10227 	struct hwrm_ver_get_input *req;
10228 	int rc;
10229 
10230 	rc = hwrm_req_init(bp, req, HWRM_VER_GET);
10231 	if (rc)
10232 		return rc;
10233 
10234 	req->hwrm_intf_maj = HWRM_VERSION_MAJOR;
10235 	req->hwrm_intf_min = HWRM_VERSION_MINOR;
10236 	req->hwrm_intf_upd = HWRM_VERSION_UPDATE;
10237 
10238 	hwrm_req_flags(bp, req, BNXT_HWRM_CTX_SILENT | BNXT_HWRM_FULL_WAIT);
10239 	rc = hwrm_req_send(bp, req);
10240 	return rc;
10241 }
10242 
10243 static int bnxt_hwrm_ver_get(struct bnxt *bp)
10244 {
10245 	struct hwrm_ver_get_output *resp;
10246 	struct hwrm_ver_get_input *req;
10247 	u16 fw_maj, fw_min, fw_bld, fw_rsv;
10248 	u32 dev_caps_cfg, hwrm_ver;
10249 	int rc, len, max_tmo_secs;
10250 
10251 	rc = hwrm_req_init(bp, req, HWRM_VER_GET);
10252 	if (rc)
10253 		return rc;
10254 
10255 	hwrm_req_flags(bp, req, BNXT_HWRM_FULL_WAIT);
10256 	bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
10257 	req->hwrm_intf_maj = HWRM_VERSION_MAJOR;
10258 	req->hwrm_intf_min = HWRM_VERSION_MINOR;
10259 	req->hwrm_intf_upd = HWRM_VERSION_UPDATE;
10260 
10261 	resp = hwrm_req_hold(bp, req);
10262 	rc = hwrm_req_send(bp, req);
10263 	if (rc)
10264 		goto hwrm_ver_get_exit;
10265 
10266 	memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
10267 
10268 	bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
10269 			     resp->hwrm_intf_min_8b << 8 |
10270 			     resp->hwrm_intf_upd_8b;
10271 	if (resp->hwrm_intf_maj_8b < 1) {
10272 		netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
10273 			    resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
10274 			    resp->hwrm_intf_upd_8b);
10275 		netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
10276 	}
10277 
10278 	hwrm_ver = HWRM_VERSION_MAJOR << 16 | HWRM_VERSION_MINOR << 8 |
10279 			HWRM_VERSION_UPDATE;
10280 
10281 	if (bp->hwrm_spec_code > hwrm_ver)
10282 		snprintf(bp->hwrm_ver_supp, FW_VER_STR_LEN, "%d.%d.%d",
10283 			 HWRM_VERSION_MAJOR, HWRM_VERSION_MINOR,
10284 			 HWRM_VERSION_UPDATE);
10285 	else
10286 		snprintf(bp->hwrm_ver_supp, FW_VER_STR_LEN, "%d.%d.%d",
10287 			 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
10288 			 resp->hwrm_intf_upd_8b);
10289 
10290 	fw_maj = le16_to_cpu(resp->hwrm_fw_major);
10291 	if (bp->hwrm_spec_code > 0x10803 && fw_maj) {
10292 		fw_min = le16_to_cpu(resp->hwrm_fw_minor);
10293 		fw_bld = le16_to_cpu(resp->hwrm_fw_build);
10294 		fw_rsv = le16_to_cpu(resp->hwrm_fw_patch);
10295 		len = FW_VER_STR_LEN;
10296 	} else {
10297 		fw_maj = resp->hwrm_fw_maj_8b;
10298 		fw_min = resp->hwrm_fw_min_8b;
10299 		fw_bld = resp->hwrm_fw_bld_8b;
10300 		fw_rsv = resp->hwrm_fw_rsvd_8b;
10301 		len = BC_HWRM_STR_LEN;
10302 	}
10303 	bp->fw_ver_code = BNXT_FW_VER_CODE(fw_maj, fw_min, fw_bld, fw_rsv);
10304 	snprintf(bp->fw_ver_str, len, "%d.%d.%d.%d", fw_maj, fw_min, fw_bld,
10305 		 fw_rsv);
10306 
10307 	if (strlen(resp->active_pkg_name)) {
10308 		int fw_ver_len = strlen(bp->fw_ver_str);
10309 
10310 		snprintf(bp->fw_ver_str + fw_ver_len,
10311 			 FW_VER_STR_LEN - fw_ver_len - 1, "/pkg %s",
10312 			 resp->active_pkg_name);
10313 		bp->fw_cap |= BNXT_FW_CAP_PKG_VER;
10314 	}
10315 
10316 	bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
10317 	if (!bp->hwrm_cmd_timeout)
10318 		bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
10319 	bp->hwrm_cmd_max_timeout = le16_to_cpu(resp->max_req_timeout) * 1000;
10320 	if (!bp->hwrm_cmd_max_timeout)
10321 		bp->hwrm_cmd_max_timeout = HWRM_CMD_MAX_TIMEOUT;
10322 	max_tmo_secs = bp->hwrm_cmd_max_timeout / 1000;
10323 #ifdef CONFIG_DETECT_HUNG_TASK
10324 	if (bp->hwrm_cmd_max_timeout > HWRM_CMD_MAX_TIMEOUT ||
10325 	    max_tmo_secs > CONFIG_DEFAULT_HUNG_TASK_TIMEOUT) {
10326 		netdev_warn(bp->dev, "Device requests max timeout of %d seconds, may trigger hung task watchdog (kernel default %ds)\n",
10327 			    max_tmo_secs, CONFIG_DEFAULT_HUNG_TASK_TIMEOUT);
10328 	}
10329 #endif
10330 
10331 	if (resp->hwrm_intf_maj_8b >= 1) {
10332 		bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
10333 		bp->hwrm_max_ext_req_len = le16_to_cpu(resp->max_ext_req_len);
10334 	}
10335 	if (bp->hwrm_max_ext_req_len < HWRM_MAX_REQ_LEN)
10336 		bp->hwrm_max_ext_req_len = HWRM_MAX_REQ_LEN;
10337 
10338 	bp->chip_num = le16_to_cpu(resp->chip_num);
10339 	bp->chip_rev = resp->chip_rev;
10340 	if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
10341 	    !resp->chip_metal)
10342 		bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
10343 
10344 	dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
10345 	if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
10346 	    (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
10347 		bp->fw_cap |= BNXT_FW_CAP_SHORT_CMD;
10348 
10349 	if (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_KONG_MB_CHNL_SUPPORTED)
10350 		bp->fw_cap |= BNXT_FW_CAP_KONG_MB_CHNL;
10351 
10352 	if (dev_caps_cfg &
10353 	    VER_GET_RESP_DEV_CAPS_CFG_FLOW_HANDLE_64BIT_SUPPORTED)
10354 		bp->fw_cap |= BNXT_FW_CAP_OVS_64BIT_HANDLE;
10355 
10356 	if (dev_caps_cfg &
10357 	    VER_GET_RESP_DEV_CAPS_CFG_TRUSTED_VF_SUPPORTED)
10358 		bp->fw_cap |= BNXT_FW_CAP_TRUSTED_VF;
10359 
10360 	if (dev_caps_cfg &
10361 	    VER_GET_RESP_DEV_CAPS_CFG_CFA_ADV_FLOW_MGNT_SUPPORTED)
10362 		bp->fw_cap |= BNXT_FW_CAP_CFA_ADV_FLOW;
10363 
10364 hwrm_ver_get_exit:
10365 	hwrm_req_drop(bp, req);
10366 	return rc;
10367 }
10368 
10369 int bnxt_hwrm_fw_set_time(struct bnxt *bp)
10370 {
10371 	struct hwrm_fw_set_time_input *req;
10372 	struct tm tm;
10373 	time64_t now = ktime_get_real_seconds();
10374 	int rc;
10375 
10376 	if ((BNXT_VF(bp) && bp->hwrm_spec_code < 0x10901) ||
10377 	    bp->hwrm_spec_code < 0x10400)
10378 		return -EOPNOTSUPP;
10379 
10380 	time64_to_tm(now, 0, &tm);
10381 	rc = hwrm_req_init(bp, req, HWRM_FW_SET_TIME);
10382 	if (rc)
10383 		return rc;
10384 
10385 	req->year = cpu_to_le16(1900 + tm.tm_year);
10386 	req->month = 1 + tm.tm_mon;
10387 	req->day = tm.tm_mday;
10388 	req->hour = tm.tm_hour;
10389 	req->minute = tm.tm_min;
10390 	req->second = tm.tm_sec;
10391 	return hwrm_req_send(bp, req);
10392 }
10393 
10394 static void bnxt_add_one_ctr(u64 hw, u64 *sw, u64 mask)
10395 {
10396 	u64 sw_tmp;
10397 
10398 	hw &= mask;
10399 	sw_tmp = (*sw & ~mask) | hw;
10400 	if (hw < (*sw & mask))
10401 		sw_tmp += mask + 1;
10402 	WRITE_ONCE(*sw, sw_tmp);
10403 }
10404 
10405 static void __bnxt_accumulate_stats(__le64 *hw_stats, u64 *sw_stats, u64 *masks,
10406 				    int count, bool ignore_zero)
10407 {
10408 	int i;
10409 
10410 	for (i = 0; i < count; i++) {
10411 		u64 hw = le64_to_cpu(READ_ONCE(hw_stats[i]));
10412 
10413 		if (ignore_zero && !hw)
10414 			continue;
10415 
10416 		if (masks[i] == -1ULL)
10417 			sw_stats[i] = hw;
10418 		else
10419 			bnxt_add_one_ctr(hw, &sw_stats[i], masks[i]);
10420 	}
10421 }
10422 
10423 static void bnxt_accumulate_stats(struct bnxt_stats_mem *stats)
10424 {
10425 	if (!stats->hw_stats)
10426 		return;
10427 
10428 	__bnxt_accumulate_stats(stats->hw_stats, stats->sw_stats,
10429 				stats->hw_masks, stats->len / 8, false);
10430 }
10431 
10432 static void bnxt_accumulate_all_stats(struct bnxt *bp)
10433 {
10434 	struct bnxt_stats_mem *ring0_stats;
10435 	bool ignore_zero = false;
10436 	int i;
10437 
10438 	/* Chip bug.  Counter intermittently becomes 0. */
10439 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
10440 		ignore_zero = true;
10441 
10442 	for (i = 0; i < bp->cp_nr_rings; i++) {
10443 		struct bnxt_napi *bnapi = bp->bnapi[i];
10444 		struct bnxt_cp_ring_info *cpr;
10445 		struct bnxt_stats_mem *stats;
10446 
10447 		cpr = &bnapi->cp_ring;
10448 		stats = &cpr->stats;
10449 		if (!i)
10450 			ring0_stats = stats;
10451 		__bnxt_accumulate_stats(stats->hw_stats, stats->sw_stats,
10452 					ring0_stats->hw_masks,
10453 					ring0_stats->len / 8, ignore_zero);
10454 	}
10455 	if (bp->flags & BNXT_FLAG_PORT_STATS) {
10456 		struct bnxt_stats_mem *stats = &bp->port_stats;
10457 		__le64 *hw_stats = stats->hw_stats;
10458 		u64 *sw_stats = stats->sw_stats;
10459 		u64 *masks = stats->hw_masks;
10460 		int cnt;
10461 
10462 		cnt = sizeof(struct rx_port_stats) / 8;
10463 		__bnxt_accumulate_stats(hw_stats, sw_stats, masks, cnt, false);
10464 
10465 		hw_stats += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
10466 		sw_stats += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
10467 		masks += BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
10468 		cnt = sizeof(struct tx_port_stats) / 8;
10469 		__bnxt_accumulate_stats(hw_stats, sw_stats, masks, cnt, false);
10470 	}
10471 	if (bp->flags & BNXT_FLAG_PORT_STATS_EXT) {
10472 		bnxt_accumulate_stats(&bp->rx_port_stats_ext);
10473 		bnxt_accumulate_stats(&bp->tx_port_stats_ext);
10474 	}
10475 }
10476 
10477 static int bnxt_hwrm_port_qstats(struct bnxt *bp, u8 flags)
10478 {
10479 	struct hwrm_port_qstats_input *req;
10480 	struct bnxt_pf_info *pf = &bp->pf;
10481 	int rc;
10482 
10483 	if (!(bp->flags & BNXT_FLAG_PORT_STATS))
10484 		return 0;
10485 
10486 	if (flags && !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED))
10487 		return -EOPNOTSUPP;
10488 
10489 	rc = hwrm_req_init(bp, req, HWRM_PORT_QSTATS);
10490 	if (rc)
10491 		return rc;
10492 
10493 	req->flags = flags;
10494 	req->port_id = cpu_to_le16(pf->port_id);
10495 	req->tx_stat_host_addr = cpu_to_le64(bp->port_stats.hw_stats_map +
10496 					    BNXT_TX_PORT_STATS_BYTE_OFFSET);
10497 	req->rx_stat_host_addr = cpu_to_le64(bp->port_stats.hw_stats_map);
10498 	return hwrm_req_send(bp, req);
10499 }
10500 
10501 static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp, u8 flags)
10502 {
10503 	struct hwrm_queue_pri2cos_qcfg_output *resp_qc;
10504 	struct hwrm_queue_pri2cos_qcfg_input *req_qc;
10505 	struct hwrm_port_qstats_ext_output *resp_qs;
10506 	struct hwrm_port_qstats_ext_input *req_qs;
10507 	struct bnxt_pf_info *pf = &bp->pf;
10508 	u32 tx_stat_size;
10509 	int rc;
10510 
10511 	if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
10512 		return 0;
10513 
10514 	if (flags && !(bp->fw_cap & BNXT_FW_CAP_EXT_HW_STATS_SUPPORTED))
10515 		return -EOPNOTSUPP;
10516 
10517 	rc = hwrm_req_init(bp, req_qs, HWRM_PORT_QSTATS_EXT);
10518 	if (rc)
10519 		return rc;
10520 
10521 	req_qs->flags = flags;
10522 	req_qs->port_id = cpu_to_le16(pf->port_id);
10523 	req_qs->rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
10524 	req_qs->rx_stat_host_addr = cpu_to_le64(bp->rx_port_stats_ext.hw_stats_map);
10525 	tx_stat_size = bp->tx_port_stats_ext.hw_stats ?
10526 		       sizeof(struct tx_port_stats_ext) : 0;
10527 	req_qs->tx_stat_size = cpu_to_le16(tx_stat_size);
10528 	req_qs->tx_stat_host_addr = cpu_to_le64(bp->tx_port_stats_ext.hw_stats_map);
10529 	resp_qs = hwrm_req_hold(bp, req_qs);
10530 	rc = hwrm_req_send(bp, req_qs);
10531 	if (!rc) {
10532 		bp->fw_rx_stats_ext_size =
10533 			le16_to_cpu(resp_qs->rx_stat_size) / 8;
10534 		if (BNXT_FW_MAJ(bp) < 220 &&
10535 		    bp->fw_rx_stats_ext_size > BNXT_RX_STATS_EXT_NUM_LEGACY)
10536 			bp->fw_rx_stats_ext_size = BNXT_RX_STATS_EXT_NUM_LEGACY;
10537 
10538 		bp->fw_tx_stats_ext_size = tx_stat_size ?
10539 			le16_to_cpu(resp_qs->tx_stat_size) / 8 : 0;
10540 	} else {
10541 		bp->fw_rx_stats_ext_size = 0;
10542 		bp->fw_tx_stats_ext_size = 0;
10543 	}
10544 	hwrm_req_drop(bp, req_qs);
10545 
10546 	if (flags)
10547 		return rc;
10548 
10549 	if (bp->fw_tx_stats_ext_size <=
10550 	    offsetof(struct tx_port_stats_ext, pfc_pri0_tx_duration_us) / 8) {
10551 		bp->pri2cos_valid = 0;
10552 		return rc;
10553 	}
10554 
10555 	rc = hwrm_req_init(bp, req_qc, HWRM_QUEUE_PRI2COS_QCFG);
10556 	if (rc)
10557 		return rc;
10558 
10559 	req_qc->flags = cpu_to_le32(QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN);
10560 
10561 	resp_qc = hwrm_req_hold(bp, req_qc);
10562 	rc = hwrm_req_send(bp, req_qc);
10563 	if (!rc) {
10564 		u8 *pri2cos;
10565 		int i, j;
10566 
10567 		pri2cos = &resp_qc->pri0_cos_queue_id;
10568 		for (i = 0; i < 8; i++) {
10569 			u8 queue_id = pri2cos[i];
10570 			u8 queue_idx;
10571 
10572 			/* Per port queue IDs start from 0, 10, 20, etc */
10573 			queue_idx = queue_id % 10;
10574 			if (queue_idx > BNXT_MAX_QUEUE) {
10575 				bp->pri2cos_valid = false;
10576 				hwrm_req_drop(bp, req_qc);
10577 				return rc;
10578 			}
10579 			for (j = 0; j < bp->max_q; j++) {
10580 				if (bp->q_ids[j] == queue_id)
10581 					bp->pri2cos_idx[i] = queue_idx;
10582 			}
10583 		}
10584 		bp->pri2cos_valid = true;
10585 	}
10586 	hwrm_req_drop(bp, req_qc);
10587 
10588 	return rc;
10589 }
10590 
10591 static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
10592 {
10593 	bnxt_hwrm_tunnel_dst_port_free(bp,
10594 		TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
10595 	bnxt_hwrm_tunnel_dst_port_free(bp,
10596 		TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
10597 }
10598 
10599 static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
10600 {
10601 	int rc, i;
10602 	u32 tpa_flags = 0;
10603 
10604 	if (set_tpa)
10605 		tpa_flags = bp->flags & BNXT_FLAG_TPA;
10606 	else if (BNXT_NO_FW_ACCESS(bp))
10607 		return 0;
10608 	for (i = 0; i < bp->nr_vnics; i++) {
10609 		rc = bnxt_hwrm_vnic_set_tpa(bp, &bp->vnic_info[i], tpa_flags);
10610 		if (rc) {
10611 			netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
10612 				   i, rc);
10613 			return rc;
10614 		}
10615 	}
10616 	return 0;
10617 }
10618 
10619 static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
10620 {
10621 	int i;
10622 
10623 	for (i = 0; i < bp->nr_vnics; i++)
10624 		bnxt_hwrm_vnic_set_rss(bp, &bp->vnic_info[i], false);
10625 }
10626 
10627 static void bnxt_clear_vnic(struct bnxt *bp)
10628 {
10629 	if (!bp->vnic_info)
10630 		return;
10631 
10632 	bnxt_hwrm_clear_vnic_filter(bp);
10633 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS)) {
10634 		/* clear all RSS setting before free vnic ctx */
10635 		bnxt_hwrm_clear_vnic_rss(bp);
10636 		bnxt_hwrm_vnic_ctx_free(bp);
10637 	}
10638 	/* before free the vnic, undo the vnic tpa settings */
10639 	if (bp->flags & BNXT_FLAG_TPA)
10640 		bnxt_set_tpa(bp, false);
10641 	bnxt_hwrm_vnic_free(bp);
10642 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
10643 		bnxt_hwrm_vnic_ctx_free(bp);
10644 }
10645 
10646 static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
10647 				    bool irq_re_init)
10648 {
10649 	bnxt_clear_vnic(bp);
10650 	bnxt_hwrm_ring_free(bp, close_path);
10651 	bnxt_hwrm_ring_grp_free(bp);
10652 	if (irq_re_init) {
10653 		bnxt_hwrm_stat_ctx_free(bp);
10654 		bnxt_hwrm_free_tunnel_ports(bp);
10655 	}
10656 }
10657 
10658 static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
10659 {
10660 	struct hwrm_func_cfg_input *req;
10661 	u8 evb_mode;
10662 	int rc;
10663 
10664 	if (br_mode == BRIDGE_MODE_VEB)
10665 		evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
10666 	else if (br_mode == BRIDGE_MODE_VEPA)
10667 		evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
10668 	else
10669 		return -EINVAL;
10670 
10671 	rc = bnxt_hwrm_func_cfg_short_req_init(bp, &req);
10672 	if (rc)
10673 		return rc;
10674 
10675 	req->fid = cpu_to_le16(0xffff);
10676 	req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
10677 	req->evb_mode = evb_mode;
10678 	return hwrm_req_send(bp, req);
10679 }
10680 
10681 static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
10682 {
10683 	struct hwrm_func_cfg_input *req;
10684 	int rc;
10685 
10686 	if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
10687 		return 0;
10688 
10689 	rc = bnxt_hwrm_func_cfg_short_req_init(bp, &req);
10690 	if (rc)
10691 		return rc;
10692 
10693 	req->fid = cpu_to_le16(0xffff);
10694 	req->enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
10695 	req->options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
10696 	if (size == 128)
10697 		req->options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
10698 
10699 	return hwrm_req_send(bp, req);
10700 }
10701 
10702 static int __bnxt_setup_vnic(struct bnxt *bp, struct bnxt_vnic_info *vnic)
10703 {
10704 	int rc;
10705 
10706 	if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
10707 		goto skip_rss_ctx;
10708 
10709 	/* allocate context for vnic */
10710 	rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic, 0);
10711 	if (rc) {
10712 		netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
10713 			   vnic->vnic_id, rc);
10714 		goto vnic_setup_err;
10715 	}
10716 	bp->rsscos_nr_ctxs++;
10717 
10718 	if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
10719 		rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic, 1);
10720 		if (rc) {
10721 			netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
10722 				   vnic->vnic_id, rc);
10723 			goto vnic_setup_err;
10724 		}
10725 		bp->rsscos_nr_ctxs++;
10726 	}
10727 
10728 skip_rss_ctx:
10729 	/* configure default vnic, ring grp */
10730 	rc = bnxt_hwrm_vnic_cfg(bp, vnic);
10731 	if (rc) {
10732 		netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
10733 			   vnic->vnic_id, rc);
10734 		goto vnic_setup_err;
10735 	}
10736 
10737 	/* Enable RSS hashing on vnic */
10738 	rc = bnxt_hwrm_vnic_set_rss(bp, vnic, true);
10739 	if (rc) {
10740 		netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
10741 			   vnic->vnic_id, rc);
10742 		goto vnic_setup_err;
10743 	}
10744 
10745 	if (bp->flags & BNXT_FLAG_AGG_RINGS) {
10746 		rc = bnxt_hwrm_vnic_set_hds(bp, vnic);
10747 		if (rc) {
10748 			netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
10749 				   vnic->vnic_id, rc);
10750 		}
10751 	}
10752 
10753 vnic_setup_err:
10754 	return rc;
10755 }
10756 
10757 int bnxt_hwrm_vnic_update(struct bnxt *bp, struct bnxt_vnic_info *vnic,
10758 			  u8 valid)
10759 {
10760 	struct hwrm_vnic_update_input *req;
10761 	int rc;
10762 
10763 	rc = hwrm_req_init(bp, req, HWRM_VNIC_UPDATE);
10764 	if (rc)
10765 		return rc;
10766 
10767 	req->vnic_id = cpu_to_le32(vnic->fw_vnic_id);
10768 
10769 	if (valid & VNIC_UPDATE_REQ_ENABLES_MRU_VALID)
10770 		req->mru = cpu_to_le16(vnic->mru);
10771 
10772 	req->enables = cpu_to_le32(valid);
10773 
10774 	return hwrm_req_send(bp, req);
10775 }
10776 
10777 int bnxt_hwrm_vnic_rss_cfg_p5(struct bnxt *bp, struct bnxt_vnic_info *vnic)
10778 {
10779 	int rc;
10780 
10781 	rc = bnxt_hwrm_vnic_set_rss_p5(bp, vnic, true);
10782 	if (rc) {
10783 		netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %d\n",
10784 			   vnic->vnic_id, rc);
10785 		return rc;
10786 	}
10787 	rc = bnxt_hwrm_vnic_cfg(bp, vnic);
10788 	if (rc)
10789 		netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
10790 			   vnic->vnic_id, rc);
10791 	return rc;
10792 }
10793 
10794 int __bnxt_setup_vnic_p5(struct bnxt *bp, struct bnxt_vnic_info *vnic)
10795 {
10796 	int rc, i, nr_ctxs;
10797 
10798 	nr_ctxs = bnxt_get_nr_rss_ctxs(bp, bp->rx_nr_rings);
10799 	for (i = 0; i < nr_ctxs; i++) {
10800 		rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic, i);
10801 		if (rc) {
10802 			netdev_err(bp->dev, "hwrm vnic %d ctx %d alloc failure rc: %x\n",
10803 				   vnic->vnic_id, i, rc);
10804 			break;
10805 		}
10806 		bp->rsscos_nr_ctxs++;
10807 	}
10808 	if (i < nr_ctxs)
10809 		return -ENOMEM;
10810 
10811 	rc = bnxt_hwrm_vnic_rss_cfg_p5(bp, vnic);
10812 	if (rc)
10813 		return rc;
10814 
10815 	if (bp->flags & BNXT_FLAG_AGG_RINGS) {
10816 		rc = bnxt_hwrm_vnic_set_hds(bp, vnic);
10817 		if (rc) {
10818 			netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
10819 				   vnic->vnic_id, rc);
10820 		}
10821 	}
10822 	return rc;
10823 }
10824 
10825 static int bnxt_setup_vnic(struct bnxt *bp, struct bnxt_vnic_info *vnic)
10826 {
10827 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
10828 		return __bnxt_setup_vnic_p5(bp, vnic);
10829 	else
10830 		return __bnxt_setup_vnic(bp, vnic);
10831 }
10832 
10833 static int bnxt_alloc_and_setup_vnic(struct bnxt *bp,
10834 				     struct bnxt_vnic_info *vnic,
10835 				     u16 start_rx_ring_idx, int rx_rings)
10836 {
10837 	int rc;
10838 
10839 	rc = bnxt_hwrm_vnic_alloc(bp, vnic, start_rx_ring_idx, rx_rings);
10840 	if (rc) {
10841 		netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
10842 			   vnic->vnic_id, rc);
10843 		return rc;
10844 	}
10845 	return bnxt_setup_vnic(bp, vnic);
10846 }
10847 
10848 static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
10849 {
10850 	struct bnxt_vnic_info *vnic;
10851 	int i, rc = 0;
10852 
10853 	if (BNXT_SUPPORTS_NTUPLE_VNIC(bp)) {
10854 		vnic = &bp->vnic_info[BNXT_VNIC_NTUPLE];
10855 		return bnxt_alloc_and_setup_vnic(bp, vnic, 0, bp->rx_nr_rings);
10856 	}
10857 
10858 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
10859 		return 0;
10860 
10861 	for (i = 0; i < bp->rx_nr_rings; i++) {
10862 		u16 vnic_id = i + 1;
10863 		u16 ring_id = i;
10864 
10865 		if (vnic_id >= bp->nr_vnics)
10866 			break;
10867 
10868 		vnic = &bp->vnic_info[vnic_id];
10869 		vnic->flags |= BNXT_VNIC_RFS_FLAG;
10870 		if (bp->rss_cap & BNXT_RSS_CAP_NEW_RSS_CAP)
10871 			vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
10872 		if (bnxt_alloc_and_setup_vnic(bp, &bp->vnic_info[vnic_id], ring_id, 1))
10873 			break;
10874 	}
10875 	return rc;
10876 }
10877 
10878 void bnxt_del_one_rss_ctx(struct bnxt *bp, struct bnxt_rss_ctx *rss_ctx,
10879 			  bool all)
10880 {
10881 	struct bnxt_vnic_info *vnic = &rss_ctx->vnic;
10882 	struct bnxt_filter_base *usr_fltr, *tmp;
10883 	struct bnxt_ntuple_filter *ntp_fltr;
10884 	int i;
10885 
10886 	if (netif_running(bp->dev)) {
10887 		bnxt_hwrm_vnic_free_one(bp, &rss_ctx->vnic);
10888 		for (i = 0; i < BNXT_MAX_CTX_PER_VNIC; i++) {
10889 			if (vnic->fw_rss_cos_lb_ctx[i] != INVALID_HW_RING_ID)
10890 				bnxt_hwrm_vnic_ctx_free_one(bp, vnic, i);
10891 		}
10892 	}
10893 	if (!all)
10894 		return;
10895 
10896 	list_for_each_entry_safe(usr_fltr, tmp, &bp->usr_fltr_list, list) {
10897 		if ((usr_fltr->flags & BNXT_ACT_RSS_CTX) &&
10898 		    usr_fltr->fw_vnic_id == rss_ctx->index) {
10899 			ntp_fltr = container_of(usr_fltr,
10900 						struct bnxt_ntuple_filter,
10901 						base);
10902 			bnxt_hwrm_cfa_ntuple_filter_free(bp, ntp_fltr);
10903 			bnxt_del_ntp_filter(bp, ntp_fltr);
10904 			bnxt_del_one_usr_fltr(bp, usr_fltr);
10905 		}
10906 	}
10907 
10908 	if (vnic->rss_table)
10909 		dma_free_coherent(&bp->pdev->dev, vnic->rss_table_size,
10910 				  vnic->rss_table,
10911 				  vnic->rss_table_dma_addr);
10912 	bp->num_rss_ctx--;
10913 }
10914 
10915 static bool bnxt_vnic_has_rx_ring(struct bnxt *bp, struct bnxt_vnic_info *vnic,
10916 				  int rxr_id)
10917 {
10918 	u16 tbl_size = bnxt_get_rxfh_indir_size(bp->dev);
10919 	int i, vnic_rx;
10920 
10921 	/* Ntuple VNIC always has all the rx rings. Any change of ring id
10922 	 * must be updated because a future filter may use it.
10923 	 */
10924 	if (vnic->flags & BNXT_VNIC_NTUPLE_FLAG)
10925 		return true;
10926 
10927 	for (i = 0; i < tbl_size; i++) {
10928 		if (vnic->flags & BNXT_VNIC_RSSCTX_FLAG)
10929 			vnic_rx = ethtool_rxfh_context_indir(vnic->rss_ctx)[i];
10930 		else
10931 			vnic_rx = bp->rss_indir_tbl[i];
10932 
10933 		if (rxr_id == vnic_rx)
10934 			return true;
10935 	}
10936 
10937 	return false;
10938 }
10939 
10940 static int bnxt_set_vnic_mru_p5(struct bnxt *bp, struct bnxt_vnic_info *vnic,
10941 				u16 mru, int rxr_id)
10942 {
10943 	int rc;
10944 
10945 	if (!bnxt_vnic_has_rx_ring(bp, vnic, rxr_id))
10946 		return 0;
10947 
10948 	if (mru) {
10949 		rc = bnxt_hwrm_vnic_set_rss_p5(bp, vnic, true);
10950 		if (rc) {
10951 			netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %d\n",
10952 				   vnic->vnic_id, rc);
10953 			return rc;
10954 		}
10955 	}
10956 	vnic->mru = mru;
10957 	bnxt_hwrm_vnic_update(bp, vnic,
10958 			      VNIC_UPDATE_REQ_ENABLES_MRU_VALID);
10959 
10960 	return 0;
10961 }
10962 
10963 static int bnxt_set_rss_ctx_vnic_mru(struct bnxt *bp, u16 mru, int rxr_id)
10964 {
10965 	struct ethtool_rxfh_context *ctx;
10966 	unsigned long context;
10967 	int rc;
10968 
10969 	xa_for_each(&bp->dev->ethtool->rss_ctx, context, ctx) {
10970 		struct bnxt_rss_ctx *rss_ctx = ethtool_rxfh_context_priv(ctx);
10971 		struct bnxt_vnic_info *vnic = &rss_ctx->vnic;
10972 
10973 		rc = bnxt_set_vnic_mru_p5(bp, vnic, mru, rxr_id);
10974 		if (rc)
10975 			return rc;
10976 	}
10977 
10978 	return 0;
10979 }
10980 
10981 static void bnxt_hwrm_realloc_rss_ctx_vnic(struct bnxt *bp)
10982 {
10983 	bool set_tpa = !!(bp->flags & BNXT_FLAG_TPA);
10984 	struct ethtool_rxfh_context *ctx;
10985 	unsigned long context;
10986 
10987 	xa_for_each(&bp->dev->ethtool->rss_ctx, context, ctx) {
10988 		struct bnxt_rss_ctx *rss_ctx = ethtool_rxfh_context_priv(ctx);
10989 		struct bnxt_vnic_info *vnic = &rss_ctx->vnic;
10990 
10991 		if (bnxt_hwrm_vnic_alloc(bp, vnic, 0, bp->rx_nr_rings) ||
10992 		    bnxt_hwrm_vnic_set_tpa(bp, vnic, set_tpa) ||
10993 		    __bnxt_setup_vnic_p5(bp, vnic)) {
10994 			netdev_err(bp->dev, "Failed to restore RSS ctx %d\n",
10995 				   rss_ctx->index);
10996 			bnxt_del_one_rss_ctx(bp, rss_ctx, true);
10997 			ethtool_rxfh_context_lost(bp->dev, rss_ctx->index);
10998 		}
10999 	}
11000 }
11001 
11002 static void bnxt_clear_rss_ctxs(struct bnxt *bp)
11003 {
11004 	struct ethtool_rxfh_context *ctx;
11005 	unsigned long context;
11006 
11007 	xa_for_each(&bp->dev->ethtool->rss_ctx, context, ctx) {
11008 		struct bnxt_rss_ctx *rss_ctx = ethtool_rxfh_context_priv(ctx);
11009 
11010 		bnxt_del_one_rss_ctx(bp, rss_ctx, false);
11011 	}
11012 }
11013 
11014 /* Allow PF, trusted VFs and VFs with default VLAN to be in promiscuous mode */
11015 static bool bnxt_promisc_ok(struct bnxt *bp)
11016 {
11017 #ifdef CONFIG_BNXT_SRIOV
11018 	if (BNXT_VF(bp) && !bp->vf.vlan && !bnxt_is_trusted_vf(bp, &bp->vf))
11019 		return false;
11020 #endif
11021 	return true;
11022 }
11023 
11024 static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
11025 {
11026 	struct bnxt_vnic_info *vnic = &bp->vnic_info[1];
11027 	unsigned int rc = 0;
11028 
11029 	rc = bnxt_hwrm_vnic_alloc(bp, vnic, bp->rx_nr_rings - 1, 1);
11030 	if (rc) {
11031 		netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
11032 			   rc);
11033 		return rc;
11034 	}
11035 
11036 	rc = bnxt_hwrm_vnic_cfg(bp, vnic);
11037 	if (rc) {
11038 		netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
11039 			   rc);
11040 		return rc;
11041 	}
11042 	return rc;
11043 }
11044 
11045 static int bnxt_cfg_rx_mode(struct bnxt *);
11046 static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
11047 
11048 static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
11049 {
11050 	struct bnxt_vnic_info *vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
11051 	int rc = 0;
11052 	unsigned int rx_nr_rings = bp->rx_nr_rings;
11053 
11054 	if (irq_re_init) {
11055 		rc = bnxt_hwrm_stat_ctx_alloc(bp);
11056 		if (rc) {
11057 			netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
11058 				   rc);
11059 			goto err_out;
11060 		}
11061 	}
11062 
11063 	rc = bnxt_hwrm_ring_alloc(bp);
11064 	if (rc) {
11065 		netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
11066 		goto err_out;
11067 	}
11068 
11069 	rc = bnxt_hwrm_ring_grp_alloc(bp);
11070 	if (rc) {
11071 		netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
11072 		goto err_out;
11073 	}
11074 
11075 	if (BNXT_CHIP_TYPE_NITRO_A0(bp))
11076 		rx_nr_rings--;
11077 
11078 	/* default vnic 0 */
11079 	rc = bnxt_hwrm_vnic_alloc(bp, vnic, 0, rx_nr_rings);
11080 	if (rc) {
11081 		netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
11082 		goto err_out;
11083 	}
11084 
11085 	if (BNXT_VF(bp))
11086 		bnxt_hwrm_func_qcfg(bp);
11087 
11088 	rc = bnxt_setup_vnic(bp, vnic);
11089 	if (rc)
11090 		goto err_out;
11091 	if (bp->rss_cap & BNXT_RSS_CAP_RSS_HASH_TYPE_DELTA)
11092 		bnxt_hwrm_update_rss_hash_cfg(bp);
11093 
11094 	if (bp->flags & BNXT_FLAG_RFS) {
11095 		rc = bnxt_alloc_rfs_vnics(bp);
11096 		if (rc)
11097 			goto err_out;
11098 	}
11099 
11100 	if (bp->flags & BNXT_FLAG_TPA) {
11101 		rc = bnxt_set_tpa(bp, true);
11102 		if (rc)
11103 			goto err_out;
11104 	}
11105 
11106 	if (BNXT_VF(bp))
11107 		bnxt_update_vf_mac(bp);
11108 
11109 	/* Filter for default vnic 0 */
11110 	rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
11111 	if (rc) {
11112 		if (BNXT_VF(bp) && rc == -ENODEV)
11113 			netdev_err(bp->dev, "Cannot configure L2 filter while PF is unavailable\n");
11114 		else
11115 			netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
11116 		goto err_out;
11117 	}
11118 	vnic->uc_filter_count = 1;
11119 
11120 	vnic->rx_mask = 0;
11121 	if (test_bit(BNXT_STATE_HALF_OPEN, &bp->state))
11122 		goto skip_rx_mask;
11123 
11124 	if (bp->dev->flags & IFF_BROADCAST)
11125 		vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
11126 
11127 	if (bp->dev->flags & IFF_PROMISC)
11128 		vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
11129 
11130 	if (bp->dev->flags & IFF_ALLMULTI) {
11131 		vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
11132 		vnic->mc_list_count = 0;
11133 	} else if (bp->dev->flags & IFF_MULTICAST) {
11134 		u32 mask = 0;
11135 
11136 		bnxt_mc_list_updated(bp, &mask);
11137 		vnic->rx_mask |= mask;
11138 	}
11139 
11140 	rc = bnxt_cfg_rx_mode(bp);
11141 	if (rc)
11142 		goto err_out;
11143 
11144 skip_rx_mask:
11145 	rc = bnxt_hwrm_set_coal(bp);
11146 	if (rc)
11147 		netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
11148 				rc);
11149 
11150 	if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
11151 		rc = bnxt_setup_nitroa0_vnic(bp);
11152 		if (rc)
11153 			netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
11154 				   rc);
11155 	}
11156 
11157 	if (BNXT_VF(bp)) {
11158 		bnxt_hwrm_func_qcfg(bp);
11159 		netdev_update_features(bp->dev);
11160 	}
11161 
11162 	return 0;
11163 
11164 err_out:
11165 	bnxt_hwrm_resource_free(bp, 0, true);
11166 
11167 	return rc;
11168 }
11169 
11170 static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
11171 {
11172 	bnxt_hwrm_resource_free(bp, 1, irq_re_init);
11173 	return 0;
11174 }
11175 
11176 static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
11177 {
11178 	bnxt_init_cp_rings(bp);
11179 	bnxt_init_rx_rings(bp);
11180 	bnxt_init_tx_rings(bp);
11181 	bnxt_init_ring_grps(bp, irq_re_init);
11182 	bnxt_init_vnics(bp);
11183 
11184 	return bnxt_init_chip(bp, irq_re_init);
11185 }
11186 
11187 static int bnxt_set_real_num_queues(struct bnxt *bp)
11188 {
11189 	int rc;
11190 	struct net_device *dev = bp->dev;
11191 
11192 	rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
11193 					  bp->tx_nr_rings_xdp);
11194 	if (rc)
11195 		return rc;
11196 
11197 	rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
11198 	if (rc)
11199 		return rc;
11200 
11201 #ifdef CONFIG_RFS_ACCEL
11202 	if (bp->flags & BNXT_FLAG_RFS)
11203 		dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
11204 #endif
11205 
11206 	return rc;
11207 }
11208 
11209 static int __bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
11210 			     bool shared)
11211 {
11212 	int _rx = *rx, _tx = *tx;
11213 
11214 	if (shared) {
11215 		*rx = min_t(int, _rx, max);
11216 		*tx = min_t(int, _tx, max);
11217 	} else {
11218 		if (max < 2)
11219 			return -ENOMEM;
11220 
11221 		while (_rx + _tx > max) {
11222 			if (_rx > _tx && _rx > 1)
11223 				_rx--;
11224 			else if (_tx > 1)
11225 				_tx--;
11226 		}
11227 		*rx = _rx;
11228 		*tx = _tx;
11229 	}
11230 	return 0;
11231 }
11232 
11233 static int __bnxt_num_tx_to_cp(struct bnxt *bp, int tx, int tx_sets, int tx_xdp)
11234 {
11235 	return (tx - tx_xdp) / tx_sets + tx_xdp;
11236 }
11237 
11238 int bnxt_num_tx_to_cp(struct bnxt *bp, int tx)
11239 {
11240 	int tcs = bp->num_tc;
11241 
11242 	if (!tcs)
11243 		tcs = 1;
11244 	return __bnxt_num_tx_to_cp(bp, tx, tcs, bp->tx_nr_rings_xdp);
11245 }
11246 
11247 static int bnxt_num_cp_to_tx(struct bnxt *bp, int tx_cp)
11248 {
11249 	int tcs = bp->num_tc;
11250 
11251 	return (tx_cp - bp->tx_nr_rings_xdp) * tcs +
11252 	       bp->tx_nr_rings_xdp;
11253 }
11254 
11255 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
11256 			   bool sh)
11257 {
11258 	int tx_cp = bnxt_num_tx_to_cp(bp, *tx);
11259 
11260 	if (tx_cp != *tx) {
11261 		int tx_saved = tx_cp, rc;
11262 
11263 		rc = __bnxt_trim_rings(bp, rx, &tx_cp, max, sh);
11264 		if (rc)
11265 			return rc;
11266 		if (tx_cp != tx_saved)
11267 			*tx = bnxt_num_cp_to_tx(bp, tx_cp);
11268 		return 0;
11269 	}
11270 	return __bnxt_trim_rings(bp, rx, tx, max, sh);
11271 }
11272 
11273 static void bnxt_setup_msix(struct bnxt *bp)
11274 {
11275 	const int len = sizeof(bp->irq_tbl[0].name);
11276 	struct net_device *dev = bp->dev;
11277 	int tcs, i;
11278 
11279 	tcs = bp->num_tc;
11280 	if (tcs) {
11281 		int i, off, count;
11282 
11283 		for (i = 0; i < tcs; i++) {
11284 			count = bp->tx_nr_rings_per_tc;
11285 			off = BNXT_TC_TO_RING_BASE(bp, i);
11286 			netdev_set_tc_queue(dev, i, count, off);
11287 		}
11288 	}
11289 
11290 	for (i = 0; i < bp->cp_nr_rings; i++) {
11291 		int map_idx = bnxt_cp_num_to_irq_num(bp, i);
11292 		char *attr;
11293 
11294 		if (bp->flags & BNXT_FLAG_SHARED_RINGS)
11295 			attr = "TxRx";
11296 		else if (i < bp->rx_nr_rings)
11297 			attr = "rx";
11298 		else
11299 			attr = "tx";
11300 
11301 		snprintf(bp->irq_tbl[map_idx].name, len, "%s-%s-%d", dev->name,
11302 			 attr, i);
11303 		bp->irq_tbl[map_idx].handler = bnxt_msix;
11304 	}
11305 }
11306 
11307 static int bnxt_init_int_mode(struct bnxt *bp);
11308 
11309 static int bnxt_change_msix(struct bnxt *bp, int total)
11310 {
11311 	struct msi_map map;
11312 	int i;
11313 
11314 	/* add MSIX to the end if needed */
11315 	for (i = bp->total_irqs; i < total; i++) {
11316 		map = pci_msix_alloc_irq_at(bp->pdev, i, NULL);
11317 		if (map.index < 0)
11318 			return bp->total_irqs;
11319 		bp->irq_tbl[i].vector = map.virq;
11320 		bp->total_irqs++;
11321 	}
11322 
11323 	/* trim MSIX from the end if needed */
11324 	for (i = bp->total_irqs; i > total; i--) {
11325 		map.index = i - 1;
11326 		map.virq = bp->irq_tbl[i - 1].vector;
11327 		pci_msix_free_irq(bp->pdev, map);
11328 		bp->total_irqs--;
11329 	}
11330 	return bp->total_irqs;
11331 }
11332 
11333 static int bnxt_setup_int_mode(struct bnxt *bp)
11334 {
11335 	int rc;
11336 
11337 	if (!bp->irq_tbl) {
11338 		rc = bnxt_init_int_mode(bp);
11339 		if (rc || !bp->irq_tbl)
11340 			return rc ?: -ENODEV;
11341 	}
11342 
11343 	bnxt_setup_msix(bp);
11344 
11345 	rc = bnxt_set_real_num_queues(bp);
11346 	return rc;
11347 }
11348 
11349 static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
11350 {
11351 	return bp->hw_resc.max_rsscos_ctxs;
11352 }
11353 
11354 static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
11355 {
11356 	return bp->hw_resc.max_vnics;
11357 }
11358 
11359 unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
11360 {
11361 	return bp->hw_resc.max_stat_ctxs;
11362 }
11363 
11364 unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
11365 {
11366 	return bp->hw_resc.max_cp_rings;
11367 }
11368 
11369 static unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp)
11370 {
11371 	unsigned int cp = bp->hw_resc.max_cp_rings;
11372 
11373 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
11374 		cp -= bnxt_get_ulp_msix_num(bp);
11375 
11376 	return cp;
11377 }
11378 
11379 static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
11380 {
11381 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
11382 
11383 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
11384 		return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_nqs);
11385 
11386 	return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
11387 }
11388 
11389 static void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
11390 {
11391 	bp->hw_resc.max_irqs = max_irqs;
11392 }
11393 
11394 unsigned int bnxt_get_avail_cp_rings_for_en(struct bnxt *bp)
11395 {
11396 	unsigned int cp;
11397 
11398 	cp = bnxt_get_max_func_cp_rings_for_en(bp);
11399 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
11400 		return cp - bp->rx_nr_rings - bp->tx_nr_rings;
11401 	else
11402 		return cp - bp->cp_nr_rings;
11403 }
11404 
11405 unsigned int bnxt_get_avail_stat_ctxs_for_en(struct bnxt *bp)
11406 {
11407 	return bnxt_get_max_func_stat_ctxs(bp) - bnxt_get_func_stat_ctxs(bp);
11408 }
11409 
11410 static int bnxt_get_avail_msix(struct bnxt *bp, int num)
11411 {
11412 	int max_irq = bnxt_get_max_func_irqs(bp);
11413 	int total_req = bp->cp_nr_rings + num;
11414 
11415 	if (max_irq < total_req) {
11416 		num = max_irq - bp->cp_nr_rings;
11417 		if (num <= 0)
11418 			return 0;
11419 	}
11420 	return num;
11421 }
11422 
11423 static int bnxt_get_num_msix(struct bnxt *bp)
11424 {
11425 	if (!BNXT_NEW_RM(bp))
11426 		return bnxt_get_max_func_irqs(bp);
11427 
11428 	return bnxt_nq_rings_in_use(bp);
11429 }
11430 
11431 static int bnxt_init_int_mode(struct bnxt *bp)
11432 {
11433 	int i, total_vecs, max, rc = 0, min = 1, ulp_msix, tx_cp, tbl_size;
11434 
11435 	total_vecs = bnxt_get_num_msix(bp);
11436 	max = bnxt_get_max_func_irqs(bp);
11437 	if (total_vecs > max)
11438 		total_vecs = max;
11439 
11440 	if (!total_vecs)
11441 		return 0;
11442 
11443 	if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
11444 		min = 2;
11445 
11446 	total_vecs = pci_alloc_irq_vectors(bp->pdev, min, total_vecs,
11447 					   PCI_IRQ_MSIX);
11448 	ulp_msix = bnxt_get_ulp_msix_num(bp);
11449 	if (total_vecs < 0 || total_vecs < ulp_msix) {
11450 		rc = -ENODEV;
11451 		goto msix_setup_exit;
11452 	}
11453 
11454 	tbl_size = total_vecs;
11455 	if (pci_msix_can_alloc_dyn(bp->pdev))
11456 		tbl_size = max;
11457 	bp->irq_tbl = kzalloc_objs(*bp->irq_tbl, tbl_size);
11458 	if (bp->irq_tbl) {
11459 		for (i = 0; i < total_vecs; i++)
11460 			bp->irq_tbl[i].vector = pci_irq_vector(bp->pdev, i);
11461 
11462 		bp->total_irqs = total_vecs;
11463 		/* Trim rings based upon num of vectors allocated */
11464 		rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
11465 				     total_vecs - ulp_msix, min == 1);
11466 		if (rc)
11467 			goto msix_setup_exit;
11468 
11469 		tx_cp = bnxt_num_tx_to_cp(bp, bp->tx_nr_rings);
11470 		bp->cp_nr_rings = (min == 1) ?
11471 				  max_t(int, tx_cp, bp->rx_nr_rings) :
11472 				  tx_cp + bp->rx_nr_rings;
11473 
11474 	} else {
11475 		rc = -ENOMEM;
11476 		goto msix_setup_exit;
11477 	}
11478 	return 0;
11479 
11480 msix_setup_exit:
11481 	netdev_err(bp->dev, "bnxt_init_int_mode err: %x\n", rc);
11482 	kfree(bp->irq_tbl);
11483 	bp->irq_tbl = NULL;
11484 	pci_free_irq_vectors(bp->pdev);
11485 	return rc;
11486 }
11487 
11488 static void bnxt_clear_int_mode(struct bnxt *bp)
11489 {
11490 	pci_free_irq_vectors(bp->pdev);
11491 
11492 	kfree(bp->irq_tbl);
11493 	bp->irq_tbl = NULL;
11494 }
11495 
11496 int bnxt_reserve_rings(struct bnxt *bp, bool irq_re_init)
11497 {
11498 	bool irq_cleared = false;
11499 	bool irq_change = false;
11500 	int tcs = bp->num_tc;
11501 	int irqs_required;
11502 	int rc;
11503 
11504 	if (!bnxt_need_reserve_rings(bp))
11505 		return 0;
11506 
11507 	if (BNXT_NEW_RM(bp) && !bnxt_ulp_registered(bp->edev)) {
11508 		int ulp_msix = bnxt_get_avail_msix(bp, bp->ulp_num_msix_want);
11509 
11510 		if (ulp_msix > bp->ulp_num_msix_want)
11511 			ulp_msix = bp->ulp_num_msix_want;
11512 		irqs_required = ulp_msix + bp->cp_nr_rings;
11513 	} else {
11514 		irqs_required = bnxt_get_num_msix(bp);
11515 	}
11516 
11517 	if (irq_re_init && BNXT_NEW_RM(bp) && irqs_required != bp->total_irqs) {
11518 		irq_change = true;
11519 		if (!pci_msix_can_alloc_dyn(bp->pdev)) {
11520 			bnxt_ulp_irq_stop(bp);
11521 			bnxt_clear_int_mode(bp);
11522 			irq_cleared = true;
11523 		}
11524 	}
11525 	rc = __bnxt_reserve_rings(bp);
11526 	if (irq_cleared) {
11527 		if (!rc)
11528 			rc = bnxt_init_int_mode(bp);
11529 		bnxt_ulp_irq_restart(bp, rc);
11530 	} else if (irq_change && !rc) {
11531 		if (bnxt_change_msix(bp, irqs_required) != irqs_required)
11532 			rc = -ENOSPC;
11533 	}
11534 	if (rc) {
11535 		netdev_err(bp->dev, "ring reservation/IRQ init failure rc: %d\n", rc);
11536 		return rc;
11537 	}
11538 	if (tcs && (bp->tx_nr_rings_per_tc * tcs !=
11539 		    bp->tx_nr_rings - bp->tx_nr_rings_xdp)) {
11540 		netdev_err(bp->dev, "tx ring reservation failure\n");
11541 		netdev_reset_tc(bp->dev);
11542 		bp->num_tc = 0;
11543 		if (bp->tx_nr_rings_xdp)
11544 			bp->tx_nr_rings_per_tc = bp->tx_nr_rings_xdp;
11545 		else
11546 			bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
11547 		return -ENOMEM;
11548 	}
11549 	return 0;
11550 }
11551 
11552 static void bnxt_tx_queue_stop(struct bnxt *bp, int idx)
11553 {
11554 	struct bnxt_tx_ring_info *txr;
11555 	struct netdev_queue *txq;
11556 	struct bnxt_napi *bnapi;
11557 	int i;
11558 
11559 	bnapi = bp->bnapi[idx];
11560 	bnxt_for_each_napi_tx(i, bnapi, txr) {
11561 		WRITE_ONCE(txr->dev_state, BNXT_DEV_STATE_CLOSING);
11562 		synchronize_net();
11563 
11564 		if (!(bnapi->flags & BNXT_NAPI_FLAG_XDP)) {
11565 			txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
11566 			if (txq) {
11567 				__netif_tx_lock_bh(txq);
11568 				netif_tx_stop_queue(txq);
11569 				__netif_tx_unlock_bh(txq);
11570 			}
11571 		}
11572 
11573 		if (!bp->tph_mode)
11574 			continue;
11575 
11576 		bnxt_hwrm_tx_ring_free(bp, txr, true);
11577 		bnxt_hwrm_cp_ring_free(bp, txr->tx_cpr);
11578 		bnxt_free_one_tx_ring_skbs(bp, txr, txr->txq_index);
11579 		bnxt_clear_one_cp_ring(bp, txr->tx_cpr);
11580 	}
11581 }
11582 
11583 static int bnxt_tx_queue_start(struct bnxt *bp, int idx)
11584 {
11585 	struct bnxt_tx_ring_info *txr;
11586 	struct netdev_queue *txq;
11587 	struct bnxt_napi *bnapi;
11588 	int rc, i;
11589 
11590 	bnapi = bp->bnapi[idx];
11591 	/* All rings have been reserved and previously allocated.
11592 	 * Reallocating with the same parameters should never fail.
11593 	 */
11594 	bnxt_for_each_napi_tx(i, bnapi, txr) {
11595 		if (!bp->tph_mode)
11596 			goto start_tx;
11597 
11598 		rc = bnxt_hwrm_cp_ring_alloc_p5(bp, txr->tx_cpr);
11599 		if (rc)
11600 			return rc;
11601 
11602 		rc = bnxt_hwrm_tx_ring_alloc(bp, txr, false);
11603 		if (rc)
11604 			return rc;
11605 
11606 		txr->tx_prod = 0;
11607 		txr->tx_cons = 0;
11608 		txr->tx_hw_cons = 0;
11609 start_tx:
11610 		WRITE_ONCE(txr->dev_state, 0);
11611 		synchronize_net();
11612 
11613 		if (bnapi->flags & BNXT_NAPI_FLAG_XDP)
11614 			continue;
11615 
11616 		txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
11617 		if (txq)
11618 			netif_tx_start_queue(txq);
11619 	}
11620 
11621 	return 0;
11622 }
11623 
11624 static void bnxt_irq_affinity_notify(struct irq_affinity_notify *notify,
11625 				     const cpumask_t *mask)
11626 {
11627 	struct bnxt_irq *irq;
11628 	u16 tag;
11629 	int err;
11630 
11631 	irq = container_of(notify, struct bnxt_irq, affinity_notify);
11632 
11633 	if (!irq->bp->tph_mode)
11634 		return;
11635 
11636 	cpumask_copy(irq->cpu_mask, mask);
11637 
11638 	if (irq->ring_nr >= irq->bp->rx_nr_rings)
11639 		return;
11640 
11641 	if (pcie_tph_get_cpu_st(irq->bp->pdev, TPH_MEM_TYPE_VM,
11642 				cpumask_first(irq->cpu_mask), &tag))
11643 		return;
11644 
11645 	if (pcie_tph_set_st_entry(irq->bp->pdev, irq->msix_nr, tag))
11646 		return;
11647 
11648 	netdev_lock(irq->bp->dev);
11649 	if (netif_running(irq->bp->dev)) {
11650 		err = netdev_rx_queue_restart(irq->bp->dev, irq->ring_nr);
11651 		if (err)
11652 			netdev_err(irq->bp->dev,
11653 				   "RX queue restart failed: err=%d\n", err);
11654 	}
11655 	netdev_unlock(irq->bp->dev);
11656 }
11657 
11658 static void bnxt_irq_affinity_release(struct kref *ref)
11659 {
11660 	struct irq_affinity_notify *notify =
11661 		container_of(ref, struct irq_affinity_notify, kref);
11662 	struct bnxt_irq *irq;
11663 
11664 	irq = container_of(notify, struct bnxt_irq, affinity_notify);
11665 
11666 	if (!irq->bp->tph_mode)
11667 		return;
11668 
11669 	if (pcie_tph_set_st_entry(irq->bp->pdev, irq->msix_nr, 0)) {
11670 		netdev_err(irq->bp->dev,
11671 			   "Setting ST=0 for MSIX entry %d failed\n",
11672 			   irq->msix_nr);
11673 		return;
11674 	}
11675 }
11676 
11677 static void bnxt_release_irq_notifier(struct bnxt_irq *irq)
11678 {
11679 	irq_set_affinity_notifier(irq->vector, NULL);
11680 }
11681 
11682 static void bnxt_register_irq_notifier(struct bnxt *bp, struct bnxt_irq *irq)
11683 {
11684 	struct irq_affinity_notify *notify;
11685 
11686 	irq->bp = bp;
11687 
11688 	/* Nothing to do if TPH is not enabled */
11689 	if (!bp->tph_mode)
11690 		return;
11691 
11692 	/* Register IRQ affinity notifier */
11693 	notify = &irq->affinity_notify;
11694 	notify->irq = irq->vector;
11695 	notify->notify = bnxt_irq_affinity_notify;
11696 	notify->release = bnxt_irq_affinity_release;
11697 
11698 	irq_set_affinity_notifier(irq->vector, notify);
11699 }
11700 
11701 static void bnxt_free_irq(struct bnxt *bp)
11702 {
11703 	struct bnxt_irq *irq;
11704 	int i;
11705 
11706 #ifdef CONFIG_RFS_ACCEL
11707 	free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
11708 	bp->dev->rx_cpu_rmap = NULL;
11709 #endif
11710 	if (!bp->irq_tbl || !bp->bnapi)
11711 		return;
11712 
11713 	for (i = 0; i < bp->cp_nr_rings; i++) {
11714 		int map_idx = bnxt_cp_num_to_irq_num(bp, i);
11715 
11716 		irq = &bp->irq_tbl[map_idx];
11717 		if (irq->requested) {
11718 			if (irq->have_cpumask) {
11719 				irq_update_affinity_hint(irq->vector, NULL);
11720 				free_cpumask_var(irq->cpu_mask);
11721 				irq->have_cpumask = 0;
11722 			}
11723 
11724 			bnxt_release_irq_notifier(irq);
11725 
11726 			free_irq(irq->vector, bp->bnapi[i]);
11727 		}
11728 
11729 		irq->requested = 0;
11730 	}
11731 
11732 	/* Disable TPH support */
11733 	pcie_disable_tph(bp->pdev);
11734 	bp->tph_mode = 0;
11735 }
11736 
11737 static int bnxt_request_irq(struct bnxt *bp)
11738 {
11739 	struct cpu_rmap *rmap = NULL;
11740 	int i, j, rc = 0;
11741 	unsigned long flags = 0;
11742 
11743 	rc = bnxt_setup_int_mode(bp);
11744 	if (rc) {
11745 		netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
11746 			   rc);
11747 		return rc;
11748 	}
11749 #ifdef CONFIG_RFS_ACCEL
11750 	rmap = bp->dev->rx_cpu_rmap;
11751 #endif
11752 
11753 	/* Enable TPH support as part of IRQ request */
11754 	rc = pcie_enable_tph(bp->pdev, PCI_TPH_ST_IV_MODE);
11755 	if (!rc)
11756 		bp->tph_mode = PCI_TPH_ST_IV_MODE;
11757 
11758 	for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
11759 		int map_idx = bnxt_cp_num_to_irq_num(bp, i);
11760 		struct bnxt_irq *irq = &bp->irq_tbl[map_idx];
11761 
11762 		if (IS_ENABLED(CONFIG_RFS_ACCEL) &&
11763 		    rmap && bp->bnapi[i]->rx_ring) {
11764 			rc = irq_cpu_rmap_add(rmap, irq->vector);
11765 			if (rc)
11766 				netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
11767 					    j);
11768 			j++;
11769 		}
11770 
11771 		rc = request_irq(irq->vector, irq->handler, flags, irq->name,
11772 				 bp->bnapi[i]);
11773 		if (rc)
11774 			break;
11775 
11776 		netif_napi_set_irq_locked(&bp->bnapi[i]->napi, irq->vector);
11777 		irq->requested = 1;
11778 
11779 		if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
11780 			int numa_node = dev_to_node(&bp->pdev->dev);
11781 			u16 tag;
11782 
11783 			irq->have_cpumask = 1;
11784 			irq->msix_nr = map_idx;
11785 			irq->ring_nr = i;
11786 			cpumask_set_cpu(cpumask_local_spread(i, numa_node),
11787 					irq->cpu_mask);
11788 			rc = irq_update_affinity_hint(irq->vector, irq->cpu_mask);
11789 			if (rc) {
11790 				netdev_warn(bp->dev,
11791 					    "Update affinity hint failed, IRQ = %d\n",
11792 					    irq->vector);
11793 				break;
11794 			}
11795 
11796 			bnxt_register_irq_notifier(bp, irq);
11797 
11798 			/* Init ST table entry */
11799 			if (pcie_tph_get_cpu_st(irq->bp->pdev, TPH_MEM_TYPE_VM,
11800 						cpumask_first(irq->cpu_mask),
11801 						&tag))
11802 				continue;
11803 
11804 			pcie_tph_set_st_entry(irq->bp->pdev, irq->msix_nr, tag);
11805 		}
11806 	}
11807 	return rc;
11808 }
11809 
11810 static void bnxt_del_napi(struct bnxt *bp)
11811 {
11812 	int i;
11813 
11814 	if (!bp->bnapi)
11815 		return;
11816 
11817 	for (i = 0; i < bp->rx_nr_rings; i++)
11818 		netif_queue_set_napi(bp->dev, i, NETDEV_QUEUE_TYPE_RX, NULL);
11819 	for (i = 0; i < bp->tx_nr_rings - bp->tx_nr_rings_xdp; i++)
11820 		netif_queue_set_napi(bp->dev, i, NETDEV_QUEUE_TYPE_TX, NULL);
11821 
11822 	for (i = 0; i < bp->cp_nr_rings; i++) {
11823 		struct bnxt_napi *bnapi = bp->bnapi[i];
11824 
11825 		__netif_napi_del_locked(&bnapi->napi);
11826 	}
11827 	/* We called __netif_napi_del_locked(), we need
11828 	 * to respect an RCU grace period before freeing napi structures.
11829 	 */
11830 	synchronize_net();
11831 }
11832 
11833 static void bnxt_init_napi(struct bnxt *bp)
11834 {
11835 	int (*poll_fn)(struct napi_struct *, int) = bnxt_poll;
11836 	unsigned int cp_nr_rings = bp->cp_nr_rings;
11837 	struct bnxt_napi *bnapi;
11838 	int i;
11839 
11840 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
11841 		poll_fn = bnxt_poll_p5;
11842 	else if (BNXT_CHIP_TYPE_NITRO_A0(bp))
11843 		cp_nr_rings--;
11844 
11845 	set_bit(BNXT_STATE_NAPI_DISABLED, &bp->state);
11846 
11847 	for (i = 0; i < cp_nr_rings; i++) {
11848 		bnapi = bp->bnapi[i];
11849 		netif_napi_add_config_locked(bp->dev, &bnapi->napi, poll_fn,
11850 					     bnapi->index);
11851 	}
11852 	if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
11853 		bnapi = bp->bnapi[cp_nr_rings];
11854 		netif_napi_add_locked(bp->dev, &bnapi->napi, bnxt_poll_nitroa0);
11855 	}
11856 }
11857 
11858 static void bnxt_disable_napi(struct bnxt *bp)
11859 {
11860 	int i;
11861 
11862 	if (!bp->bnapi ||
11863 	    test_and_set_bit(BNXT_STATE_NAPI_DISABLED, &bp->state))
11864 		return;
11865 
11866 	for (i = 0; i < bp->cp_nr_rings; i++) {
11867 		struct bnxt_napi *bnapi = bp->bnapi[i];
11868 		struct bnxt_cp_ring_info *cpr;
11869 
11870 		cpr = &bnapi->cp_ring;
11871 		if (bnapi->tx_fault)
11872 			cpr->sw_stats->tx.tx_resets++;
11873 		if (bnapi->in_reset)
11874 			cpr->sw_stats->rx.rx_resets++;
11875 		napi_disable_locked(&bnapi->napi);
11876 	}
11877 }
11878 
11879 static void bnxt_enable_napi(struct bnxt *bp)
11880 {
11881 	int i;
11882 
11883 	clear_bit(BNXT_STATE_NAPI_DISABLED, &bp->state);
11884 	for (i = 0; i < bp->cp_nr_rings; i++) {
11885 		struct bnxt_napi *bnapi = bp->bnapi[i];
11886 		struct bnxt_cp_ring_info *cpr;
11887 
11888 		bnapi->tx_fault = 0;
11889 
11890 		cpr = &bnapi->cp_ring;
11891 		bnapi->in_reset = false;
11892 
11893 		if (bnapi->rx_ring) {
11894 			INIT_WORK(&cpr->dim.work, bnxt_dim_work);
11895 			cpr->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
11896 		}
11897 		napi_enable_locked(&bnapi->napi);
11898 	}
11899 }
11900 
11901 void bnxt_tx_disable(struct bnxt *bp)
11902 {
11903 	int i;
11904 	struct bnxt_tx_ring_info *txr;
11905 
11906 	if (bp->tx_ring) {
11907 		for (i = 0; i < bp->tx_nr_rings; i++) {
11908 			txr = &bp->tx_ring[i];
11909 			WRITE_ONCE(txr->dev_state, BNXT_DEV_STATE_CLOSING);
11910 		}
11911 	}
11912 	/* Make sure napi polls see @dev_state change */
11913 	synchronize_net();
11914 	/* Drop carrier first to prevent TX timeout */
11915 	netif_carrier_off(bp->dev);
11916 	/* Stop all TX queues */
11917 	netif_tx_disable(bp->dev);
11918 }
11919 
11920 void bnxt_tx_enable(struct bnxt *bp)
11921 {
11922 	int i;
11923 	struct bnxt_tx_ring_info *txr;
11924 
11925 	for (i = 0; i < bp->tx_nr_rings; i++) {
11926 		txr = &bp->tx_ring[i];
11927 		WRITE_ONCE(txr->dev_state, 0);
11928 	}
11929 	/* Make sure napi polls see @dev_state change */
11930 	synchronize_net();
11931 	netif_tx_wake_all_queues(bp->dev);
11932 	if (BNXT_LINK_IS_UP(bp))
11933 		netif_carrier_on(bp->dev);
11934 }
11935 
11936 static char *bnxt_report_fec(struct bnxt_link_info *link_info)
11937 {
11938 	u8 active_fec = link_info->active_fec_sig_mode &
11939 			PORT_PHY_QCFG_RESP_ACTIVE_FEC_MASK;
11940 
11941 	switch (active_fec) {
11942 	default:
11943 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_NONE_ACTIVE:
11944 		return "None";
11945 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE74_ACTIVE:
11946 		return "Clause 74 BaseR";
11947 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE91_ACTIVE:
11948 		return "Clause 91 RS(528,514)";
11949 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_1XN_ACTIVE:
11950 		return "Clause 91 RS544_1XN";
11951 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_IEEE_ACTIVE:
11952 		return "Clause 91 RS(544,514)";
11953 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_1XN_ACTIVE:
11954 		return "Clause 91 RS272_1XN";
11955 	case PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_IEEE_ACTIVE:
11956 		return "Clause 91 RS(272,257)";
11957 	}
11958 }
11959 
11960 static char *bnxt_link_down_reason(struct bnxt_link_info *link_info)
11961 {
11962 	u8 reason = link_info->link_down_reason;
11963 
11964 	/* Multiple bits can be set, we report 1 bit only in order of
11965 	 * priority.
11966 	 */
11967 	if (reason & PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_RF)
11968 		return "(Remote fault)";
11969 	if (reason & PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_OTP_SPEED_VIOLATION)
11970 		return "(OTP Speed limit violation)";
11971 	if (reason & PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_CABLE_REMOVED)
11972 		return "(Cable removed)";
11973 	if (reason & PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_MODULE_FAULT)
11974 		return "(Module fault)";
11975 	if (reason & PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_BMC_REQUEST)
11976 		return "(BMC request down)";
11977 	return "";
11978 }
11979 
11980 void bnxt_report_link(struct bnxt *bp)
11981 {
11982 	if (BNXT_LINK_IS_UP(bp)) {
11983 		const char *signal = "";
11984 		const char *flow_ctrl;
11985 		const char *duplex;
11986 		u32 speed;
11987 		u16 fec;
11988 
11989 		netif_carrier_on(bp->dev);
11990 		speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
11991 		if (speed == SPEED_UNKNOWN) {
11992 			netdev_info(bp->dev, "NIC Link is Up, speed unknown\n");
11993 			return;
11994 		}
11995 		if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
11996 			duplex = "full";
11997 		else
11998 			duplex = "half";
11999 		if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
12000 			flow_ctrl = "ON - receive & transmit";
12001 		else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
12002 			flow_ctrl = "ON - transmit";
12003 		else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
12004 			flow_ctrl = "ON - receive";
12005 		else
12006 			flow_ctrl = "none";
12007 		if (bp->link_info.phy_qcfg_resp.option_flags &
12008 		    PORT_PHY_QCFG_RESP_OPTION_FLAGS_SIGNAL_MODE_KNOWN) {
12009 			u8 sig_mode = bp->link_info.active_fec_sig_mode &
12010 				      PORT_PHY_QCFG_RESP_SIGNAL_MODE_MASK;
12011 			switch (sig_mode) {
12012 			case PORT_PHY_QCFG_RESP_SIGNAL_MODE_NRZ:
12013 				signal = "(NRZ) ";
12014 				break;
12015 			case PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4:
12016 				signal = "(PAM4 56Gbps) ";
12017 				break;
12018 			case PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4_112:
12019 				signal = "(PAM4 112Gbps) ";
12020 				break;
12021 			default:
12022 				break;
12023 			}
12024 		}
12025 		netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s%s duplex, Flow control: %s\n",
12026 			    speed, signal, duplex, flow_ctrl);
12027 		if (bp->phy_flags & BNXT_PHY_FL_EEE_CAP)
12028 			netdev_info(bp->dev, "EEE is %s\n",
12029 				    bp->eee.eee_active ? "active" :
12030 							 "not active");
12031 		fec = bp->link_info.fec_cfg;
12032 		if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
12033 			netdev_info(bp->dev, "FEC autoneg %s encoding: %s\n",
12034 				    (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
12035 				    bnxt_report_fec(&bp->link_info));
12036 	} else {
12037 		char *str = bnxt_link_down_reason(&bp->link_info);
12038 
12039 		netif_carrier_off(bp->dev);
12040 		netdev_err(bp->dev, "NIC Link is Down %s\n", str);
12041 	}
12042 }
12043 
12044 static bool bnxt_phy_qcaps_no_speed(struct hwrm_port_phy_qcaps_output *resp)
12045 {
12046 	if (!resp->supported_speeds_auto_mode &&
12047 	    !resp->supported_speeds_force_mode &&
12048 	    !resp->supported_pam4_speeds_auto_mode &&
12049 	    !resp->supported_pam4_speeds_force_mode &&
12050 	    !resp->supported_speeds2_auto_mode &&
12051 	    !resp->supported_speeds2_force_mode)
12052 		return true;
12053 	return false;
12054 }
12055 
12056 static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
12057 {
12058 	struct bnxt_link_info *link_info = &bp->link_info;
12059 	struct hwrm_port_phy_qcaps_output *resp;
12060 	struct hwrm_port_phy_qcaps_input *req;
12061 	int rc = 0;
12062 
12063 	if (bp->hwrm_spec_code < 0x10201)
12064 		return 0;
12065 
12066 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_QCAPS);
12067 	if (rc)
12068 		return rc;
12069 
12070 	resp = hwrm_req_hold(bp, req);
12071 	rc = hwrm_req_send(bp, req);
12072 	if (rc)
12073 		goto hwrm_phy_qcaps_exit;
12074 
12075 	bp->phy_flags = resp->flags | (le16_to_cpu(resp->flags2) << 8);
12076 	if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
12077 		struct ethtool_keee *eee = &bp->eee;
12078 		u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
12079 
12080 		_bnxt_fw_to_linkmode(eee->supported, fw_speeds);
12081 		bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
12082 				 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
12083 		bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
12084 				 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
12085 	}
12086 
12087 	if (bp->hwrm_spec_code >= 0x10a01) {
12088 		if (bnxt_phy_qcaps_no_speed(resp)) {
12089 			link_info->phy_state = BNXT_PHY_STATE_DISABLED;
12090 			netdev_warn(bp->dev, "Ethernet link disabled\n");
12091 		} else if (link_info->phy_state == BNXT_PHY_STATE_DISABLED) {
12092 			link_info->phy_state = BNXT_PHY_STATE_ENABLED;
12093 			netdev_info(bp->dev, "Ethernet link enabled\n");
12094 			/* Phy re-enabled, reprobe the speeds */
12095 			link_info->support_auto_speeds = 0;
12096 			link_info->support_pam4_auto_speeds = 0;
12097 			link_info->support_auto_speeds2 = 0;
12098 		}
12099 	}
12100 	if (resp->supported_speeds_auto_mode)
12101 		link_info->support_auto_speeds =
12102 			le16_to_cpu(resp->supported_speeds_auto_mode);
12103 	if (resp->supported_pam4_speeds_auto_mode)
12104 		link_info->support_pam4_auto_speeds =
12105 			le16_to_cpu(resp->supported_pam4_speeds_auto_mode);
12106 	if (resp->supported_speeds2_auto_mode)
12107 		link_info->support_auto_speeds2 =
12108 			le16_to_cpu(resp->supported_speeds2_auto_mode);
12109 
12110 	bp->port_count = resp->port_cnt;
12111 
12112 hwrm_phy_qcaps_exit:
12113 	hwrm_req_drop(bp, req);
12114 	return rc;
12115 }
12116 
12117 static void bnxt_hwrm_mac_qcaps(struct bnxt *bp)
12118 {
12119 	struct hwrm_port_mac_qcaps_output *resp;
12120 	struct hwrm_port_mac_qcaps_input *req;
12121 	int rc;
12122 
12123 	if (bp->hwrm_spec_code < 0x10a03)
12124 		return;
12125 
12126 	rc = hwrm_req_init(bp, req, HWRM_PORT_MAC_QCAPS);
12127 	if (rc)
12128 		return;
12129 
12130 	resp = hwrm_req_hold(bp, req);
12131 	rc = hwrm_req_send_silent(bp, req);
12132 	if (!rc)
12133 		bp->mac_flags = resp->flags;
12134 	hwrm_req_drop(bp, req);
12135 }
12136 
12137 static bool bnxt_support_dropped(u16 advertising, u16 supported)
12138 {
12139 	u16 diff = advertising ^ supported;
12140 
12141 	return ((supported | diff) != supported);
12142 }
12143 
12144 static bool bnxt_support_speed_dropped(struct bnxt_link_info *link_info)
12145 {
12146 	struct bnxt *bp = container_of(link_info, struct bnxt, link_info);
12147 
12148 	/* Check if any advertised speeds are no longer supported. The caller
12149 	 * holds the link_lock mutex, so we can modify link_info settings.
12150 	 */
12151 	if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
12152 		if (bnxt_support_dropped(link_info->advertising,
12153 					 link_info->support_auto_speeds2)) {
12154 			link_info->advertising = link_info->support_auto_speeds2;
12155 			return true;
12156 		}
12157 		return false;
12158 	}
12159 	if (bnxt_support_dropped(link_info->advertising,
12160 				 link_info->support_auto_speeds)) {
12161 		link_info->advertising = link_info->support_auto_speeds;
12162 		return true;
12163 	}
12164 	if (bnxt_support_dropped(link_info->advertising_pam4,
12165 				 link_info->support_pam4_auto_speeds)) {
12166 		link_info->advertising_pam4 = link_info->support_pam4_auto_speeds;
12167 		return true;
12168 	}
12169 	return false;
12170 }
12171 
12172 int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
12173 {
12174 	struct bnxt_link_info *link_info = &bp->link_info;
12175 	struct hwrm_port_phy_qcfg_output *resp;
12176 	struct hwrm_port_phy_qcfg_input *req;
12177 	u8 link_state = link_info->link_state;
12178 	bool support_changed;
12179 	int rc;
12180 
12181 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_QCFG);
12182 	if (rc)
12183 		return rc;
12184 
12185 	resp = hwrm_req_hold(bp, req);
12186 	rc = hwrm_req_send(bp, req);
12187 	if (rc) {
12188 		hwrm_req_drop(bp, req);
12189 		if (BNXT_VF(bp) && rc == -ENODEV) {
12190 			netdev_warn(bp->dev, "Cannot obtain link state while PF unavailable.\n");
12191 			rc = 0;
12192 		}
12193 		return rc;
12194 	}
12195 
12196 	memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
12197 	link_info->phy_link_status = resp->link;
12198 	link_info->duplex = resp->duplex_cfg;
12199 	if (bp->hwrm_spec_code >= 0x10800)
12200 		link_info->duplex = resp->duplex_state;
12201 	link_info->pause = resp->pause;
12202 	link_info->auto_mode = resp->auto_mode;
12203 	link_info->auto_pause_setting = resp->auto_pause;
12204 	link_info->lp_pause = resp->link_partner_adv_pause;
12205 	link_info->force_pause_setting = resp->force_pause;
12206 	link_info->duplex_setting = resp->duplex_cfg;
12207 	if (link_info->phy_link_status == BNXT_LINK_LINK) {
12208 		link_info->link_speed = le16_to_cpu(resp->link_speed);
12209 		if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2)
12210 			link_info->active_lanes = resp->active_lanes;
12211 	} else {
12212 		link_info->link_speed = 0;
12213 		link_info->active_lanes = 0;
12214 	}
12215 	link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
12216 	link_info->force_pam4_link_speed =
12217 		le16_to_cpu(resp->force_pam4_link_speed);
12218 	link_info->force_link_speed2 = le16_to_cpu(resp->force_link_speeds2);
12219 	link_info->support_speeds = le16_to_cpu(resp->support_speeds);
12220 	link_info->support_pam4_speeds = le16_to_cpu(resp->support_pam4_speeds);
12221 	link_info->support_speeds2 = le16_to_cpu(resp->support_speeds2);
12222 	link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
12223 	link_info->auto_pam4_link_speeds =
12224 		le16_to_cpu(resp->auto_pam4_link_speed_mask);
12225 	link_info->auto_link_speeds2 = le16_to_cpu(resp->auto_link_speeds2);
12226 	link_info->lp_auto_link_speeds =
12227 		le16_to_cpu(resp->link_partner_adv_speeds);
12228 	link_info->lp_auto_pam4_link_speeds =
12229 		resp->link_partner_pam4_adv_speeds;
12230 	link_info->preemphasis = le32_to_cpu(resp->preemphasis);
12231 	link_info->phy_ver[0] = resp->phy_maj;
12232 	link_info->phy_ver[1] = resp->phy_min;
12233 	link_info->phy_ver[2] = resp->phy_bld;
12234 	link_info->media_type = resp->media_type;
12235 	link_info->phy_type = resp->phy_type;
12236 	link_info->transceiver = resp->xcvr_pkg_type;
12237 	link_info->phy_addr = resp->eee_config_phy_addr &
12238 			      PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
12239 	link_info->module_status = resp->module_status;
12240 	link_info->link_down_reason = resp->link_down_reason;
12241 
12242 	if (bp->phy_flags & BNXT_PHY_FL_EEE_CAP) {
12243 		struct ethtool_keee *eee = &bp->eee;
12244 		u16 fw_speeds;
12245 
12246 		eee->eee_active = 0;
12247 		if (resp->eee_config_phy_addr &
12248 		    PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
12249 			eee->eee_active = 1;
12250 			fw_speeds = le16_to_cpu(
12251 				resp->link_partner_adv_eee_link_speed_mask);
12252 			_bnxt_fw_to_linkmode(eee->lp_advertised, fw_speeds);
12253 		}
12254 
12255 		/* Pull initial EEE config */
12256 		if (!chng_link_state) {
12257 			if (resp->eee_config_phy_addr &
12258 			    PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
12259 				eee->eee_enabled = 1;
12260 
12261 			fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
12262 			_bnxt_fw_to_linkmode(eee->advertised, fw_speeds);
12263 
12264 			if (resp->eee_config_phy_addr &
12265 			    PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
12266 				__le32 tmr;
12267 
12268 				eee->tx_lpi_enabled = 1;
12269 				tmr = resp->xcvr_identifier_type_tx_lpi_timer;
12270 				eee->tx_lpi_timer = le32_to_cpu(tmr) &
12271 					PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
12272 			}
12273 		}
12274 	}
12275 
12276 	link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
12277 	if (bp->hwrm_spec_code >= 0x10504) {
12278 		link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
12279 		link_info->active_fec_sig_mode = resp->active_fec_signal_mode;
12280 	}
12281 	/* TODO: need to add more logic to report VF link */
12282 	if (chng_link_state) {
12283 		if (link_info->phy_link_status == BNXT_LINK_LINK)
12284 			link_info->link_state = BNXT_LINK_STATE_UP;
12285 		else
12286 			link_info->link_state = BNXT_LINK_STATE_DOWN;
12287 		if (link_state != link_info->link_state)
12288 			bnxt_report_link(bp);
12289 	} else {
12290 		/* always link down if not require to update link state */
12291 		link_info->link_state = BNXT_LINK_STATE_DOWN;
12292 	}
12293 	hwrm_req_drop(bp, req);
12294 
12295 	if (!BNXT_PHY_CFG_ABLE(bp))
12296 		return 0;
12297 
12298 	support_changed = bnxt_support_speed_dropped(link_info);
12299 	if (support_changed && (link_info->autoneg & BNXT_AUTONEG_SPEED))
12300 		bnxt_hwrm_set_link_setting(bp, true, false);
12301 	return 0;
12302 }
12303 
12304 static void bnxt_get_port_module_status(struct bnxt *bp)
12305 {
12306 	struct bnxt_link_info *link_info = &bp->link_info;
12307 	struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
12308 	u8 module_status;
12309 
12310 	if (bnxt_update_link(bp, true))
12311 		return;
12312 
12313 	module_status = link_info->module_status;
12314 	switch (module_status) {
12315 	case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
12316 	case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
12317 	case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
12318 		netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
12319 			    bp->pf.port_id);
12320 		if (bp->hwrm_spec_code >= 0x10201) {
12321 			netdev_warn(bp->dev, "Module part number %s\n",
12322 				    resp->phy_vendor_partnumber);
12323 		}
12324 		if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
12325 			netdev_warn(bp->dev, "TX is disabled\n");
12326 		if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
12327 			netdev_warn(bp->dev, "SFP+ module is shutdown\n");
12328 	}
12329 }
12330 
12331 static void
12332 bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
12333 {
12334 	if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
12335 		if (bp->hwrm_spec_code >= 0x10201)
12336 			req->auto_pause =
12337 				PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
12338 		if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
12339 			req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
12340 		if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
12341 			req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
12342 		req->enables |=
12343 			cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
12344 	} else {
12345 		if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
12346 			req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
12347 		if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
12348 			req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
12349 		req->enables |=
12350 			cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
12351 		if (bp->hwrm_spec_code >= 0x10201) {
12352 			req->auto_pause = req->force_pause;
12353 			req->enables |= cpu_to_le32(
12354 				PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
12355 		}
12356 	}
12357 }
12358 
12359 static void bnxt_hwrm_set_link_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
12360 {
12361 	if (bp->link_info.autoneg & BNXT_AUTONEG_SPEED) {
12362 		req->auto_mode |= PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
12363 		if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
12364 			req->enables |=
12365 				cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEEDS2_MASK);
12366 			req->auto_link_speeds2_mask = cpu_to_le16(bp->link_info.advertising);
12367 		} else if (bp->link_info.advertising) {
12368 			req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
12369 			req->auto_link_speed_mask = cpu_to_le16(bp->link_info.advertising);
12370 		}
12371 		if (bp->link_info.advertising_pam4) {
12372 			req->enables |=
12373 				cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAM4_LINK_SPEED_MASK);
12374 			req->auto_link_pam4_speed_mask =
12375 				cpu_to_le16(bp->link_info.advertising_pam4);
12376 		}
12377 		req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
12378 		req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
12379 	} else {
12380 		req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
12381 		if (bp->phy_flags & BNXT_PHY_FL_SPEEDS2) {
12382 			req->force_link_speeds2 = cpu_to_le16(bp->link_info.req_link_speed);
12383 			req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_LINK_SPEEDS2);
12384 			netif_info(bp, link, bp->dev, "Forcing FW speed2: %d\n",
12385 				   (u32)bp->link_info.req_link_speed);
12386 		} else if (bp->link_info.req_signal_mode == BNXT_SIG_MODE_PAM4) {
12387 			req->force_pam4_link_speed = cpu_to_le16(bp->link_info.req_link_speed);
12388 			req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAM4_LINK_SPEED);
12389 		} else {
12390 			req->force_link_speed = cpu_to_le16(bp->link_info.req_link_speed);
12391 		}
12392 	}
12393 
12394 	/* tell chimp that the setting takes effect immediately */
12395 	req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
12396 }
12397 
12398 int bnxt_hwrm_set_pause(struct bnxt *bp)
12399 {
12400 	struct hwrm_port_phy_cfg_input *req;
12401 	int rc;
12402 
12403 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
12404 	if (rc)
12405 		return rc;
12406 
12407 	bnxt_hwrm_set_pause_common(bp, req);
12408 
12409 	if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
12410 	    bp->link_info.force_link_chng)
12411 		bnxt_hwrm_set_link_common(bp, req);
12412 
12413 	rc = hwrm_req_send(bp, req);
12414 	if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
12415 		/* since changing of pause setting doesn't trigger any link
12416 		 * change event, the driver needs to update the current pause
12417 		 * result upon successfully return of the phy_cfg command
12418 		 */
12419 		bp->link_info.pause =
12420 		bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
12421 		bp->link_info.auto_pause_setting = 0;
12422 		if (!bp->link_info.force_link_chng)
12423 			bnxt_report_link(bp);
12424 	}
12425 	bp->link_info.force_link_chng = false;
12426 	return rc;
12427 }
12428 
12429 static void bnxt_hwrm_set_eee(struct bnxt *bp,
12430 			      struct hwrm_port_phy_cfg_input *req)
12431 {
12432 	struct ethtool_keee *eee = &bp->eee;
12433 
12434 	if (eee->eee_enabled) {
12435 		u16 eee_speeds;
12436 		u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
12437 
12438 		if (eee->tx_lpi_enabled)
12439 			flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
12440 		else
12441 			flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
12442 
12443 		req->flags |= cpu_to_le32(flags);
12444 		eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
12445 		req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
12446 		req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
12447 	} else {
12448 		req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
12449 	}
12450 }
12451 
12452 int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
12453 {
12454 	struct hwrm_port_phy_cfg_input *req;
12455 	int rc;
12456 
12457 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
12458 	if (rc)
12459 		return rc;
12460 
12461 	if (set_pause)
12462 		bnxt_hwrm_set_pause_common(bp, req);
12463 
12464 	bnxt_hwrm_set_link_common(bp, req);
12465 
12466 	if (set_eee)
12467 		bnxt_hwrm_set_eee(bp, req);
12468 	return hwrm_req_send(bp, req);
12469 }
12470 
12471 static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
12472 {
12473 	struct hwrm_port_phy_cfg_input *req;
12474 	int rc;
12475 
12476 	if (!BNXT_SINGLE_PF(bp))
12477 		return 0;
12478 
12479 	if (pci_num_vf(bp->pdev) &&
12480 	    !(bp->phy_flags & BNXT_PHY_FL_FW_MANAGED_LKDN))
12481 		return 0;
12482 
12483 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_CFG);
12484 	if (rc)
12485 		return rc;
12486 
12487 	req->flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
12488 	rc = hwrm_req_send(bp, req);
12489 	if (!rc) {
12490 		mutex_lock(&bp->link_lock);
12491 		/* Device is not obliged link down in certain scenarios, even
12492 		 * when forced. Setting the state unknown is consistent with
12493 		 * driver startup and will force link state to be reported
12494 		 * during subsequent open based on PORT_PHY_QCFG.
12495 		 */
12496 		bp->link_info.link_state = BNXT_LINK_STATE_UNKNOWN;
12497 		mutex_unlock(&bp->link_lock);
12498 	}
12499 	return rc;
12500 }
12501 
12502 static int bnxt_fw_reset_via_optee(struct bnxt *bp)
12503 {
12504 #ifdef CONFIG_TEE_BNXT_FW
12505 	int rc = tee_bnxt_fw_load();
12506 
12507 	if (rc)
12508 		netdev_err(bp->dev, "Failed FW reset via OP-TEE, rc=%d\n", rc);
12509 
12510 	return rc;
12511 #else
12512 	netdev_err(bp->dev, "OP-TEE not supported\n");
12513 	return -ENODEV;
12514 #endif
12515 }
12516 
12517 static int bnxt_try_recover_fw(struct bnxt *bp)
12518 {
12519 	if (bp->fw_health && bp->fw_health->status_reliable) {
12520 		int retry = 0, rc;
12521 		u32 sts;
12522 
12523 		do {
12524 			sts = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
12525 			rc = bnxt_hwrm_poll(bp);
12526 			if (!BNXT_FW_IS_BOOTING(sts) &&
12527 			    !BNXT_FW_IS_RECOVERING(sts))
12528 				break;
12529 			retry++;
12530 		} while (rc == -EBUSY && retry < BNXT_FW_RETRY);
12531 
12532 		if (!BNXT_FW_IS_HEALTHY(sts)) {
12533 			netdev_err(bp->dev,
12534 				   "Firmware not responding, status: 0x%x\n",
12535 				   sts);
12536 			rc = -ENODEV;
12537 		}
12538 		if (sts & FW_STATUS_REG_CRASHED_NO_MASTER) {
12539 			netdev_warn(bp->dev, "Firmware recover via OP-TEE requested\n");
12540 			return bnxt_fw_reset_via_optee(bp);
12541 		}
12542 		return rc;
12543 	}
12544 
12545 	return -ENODEV;
12546 }
12547 
12548 void bnxt_clear_reservations(struct bnxt *bp, bool fw_reset)
12549 {
12550 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
12551 
12552 	if (!BNXT_NEW_RM(bp))
12553 		return; /* no resource reservations required */
12554 
12555 	hw_resc->resv_cp_rings = 0;
12556 	hw_resc->resv_stat_ctxs = 0;
12557 	hw_resc->resv_irqs = 0;
12558 	hw_resc->resv_tx_rings = 0;
12559 	hw_resc->resv_rx_rings = 0;
12560 	hw_resc->resv_hw_ring_grps = 0;
12561 	hw_resc->resv_vnics = 0;
12562 	hw_resc->resv_rsscos_ctxs = 0;
12563 	if (!fw_reset) {
12564 		bp->tx_nr_rings = 0;
12565 		bp->rx_nr_rings = 0;
12566 	}
12567 }
12568 
12569 int bnxt_cancel_reservations(struct bnxt *bp, bool fw_reset)
12570 {
12571 	int rc;
12572 
12573 	if (!BNXT_NEW_RM(bp))
12574 		return 0; /* no resource reservations required */
12575 
12576 	rc = bnxt_hwrm_func_resc_qcaps(bp, true);
12577 	if (rc)
12578 		netdev_err(bp->dev, "resc_qcaps failed\n");
12579 
12580 	bnxt_clear_reservations(bp, fw_reset);
12581 
12582 	return rc;
12583 }
12584 
12585 static int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
12586 {
12587 	struct hwrm_func_drv_if_change_output *resp;
12588 	struct hwrm_func_drv_if_change_input *req;
12589 	bool resc_reinit = false;
12590 	bool caps_change = false;
12591 	int rc, retry = 0;
12592 	bool fw_reset;
12593 	u32 flags = 0;
12594 
12595 	fw_reset = (bp->fw_reset_state == BNXT_FW_RESET_STATE_ABORT);
12596 	bp->fw_reset_state = 0;
12597 
12598 	if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
12599 		return 0;
12600 
12601 	rc = hwrm_req_init(bp, req, HWRM_FUNC_DRV_IF_CHANGE);
12602 	if (rc)
12603 		return rc;
12604 
12605 	if (up)
12606 		req->flags = cpu_to_le32(FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP);
12607 	resp = hwrm_req_hold(bp, req);
12608 
12609 	hwrm_req_flags(bp, req, BNXT_HWRM_FULL_WAIT);
12610 	while (retry < BNXT_FW_IF_RETRY) {
12611 		rc = hwrm_req_send(bp, req);
12612 		if (rc != -EAGAIN)
12613 			break;
12614 
12615 		msleep(50);
12616 		retry++;
12617 	}
12618 
12619 	if (rc == -EAGAIN) {
12620 		hwrm_req_drop(bp, req);
12621 		return rc;
12622 	} else if (!rc) {
12623 		flags = le32_to_cpu(resp->flags);
12624 	} else if (up) {
12625 		rc = bnxt_try_recover_fw(bp);
12626 		fw_reset = true;
12627 	}
12628 	hwrm_req_drop(bp, req);
12629 	if (rc)
12630 		return rc;
12631 
12632 	if (!up) {
12633 		bnxt_inv_fw_health_reg(bp);
12634 		return 0;
12635 	}
12636 
12637 	if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE)
12638 		resc_reinit = true;
12639 	if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_HOT_FW_RESET_DONE ||
12640 	    test_bit(BNXT_STATE_FW_RESET_DET, &bp->state))
12641 		fw_reset = true;
12642 	else
12643 		bnxt_remap_fw_health_regs(bp);
12644 
12645 	if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state) && !fw_reset) {
12646 		netdev_err(bp->dev, "RESET_DONE not set during FW reset.\n");
12647 		set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
12648 		return -ENODEV;
12649 	}
12650 	if (flags & FUNC_DRV_IF_CHANGE_RESP_FLAGS_CAPS_CHANGE)
12651 		caps_change = true;
12652 
12653 	if (resc_reinit || fw_reset || caps_change) {
12654 		if (fw_reset || caps_change) {
12655 			set_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
12656 			if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
12657 				bnxt_ulp_irq_stop(bp);
12658 			bnxt_free_ctx_mem(bp, false);
12659 			bnxt_dcb_free(bp);
12660 			rc = bnxt_fw_init_one(bp);
12661 			if (rc) {
12662 				clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
12663 				set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
12664 				return rc;
12665 			}
12666 			/* IRQ will be initialized later in bnxt_request_irq()*/
12667 			bnxt_clear_int_mode(bp);
12668 		}
12669 		rc = bnxt_cancel_reservations(bp, fw_reset);
12670 	}
12671 	return rc;
12672 }
12673 
12674 static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
12675 {
12676 	struct hwrm_port_led_qcaps_output *resp;
12677 	struct hwrm_port_led_qcaps_input *req;
12678 	struct bnxt_pf_info *pf = &bp->pf;
12679 	int rc;
12680 
12681 	bp->num_leds = 0;
12682 	if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
12683 		return 0;
12684 
12685 	rc = hwrm_req_init(bp, req, HWRM_PORT_LED_QCAPS);
12686 	if (rc)
12687 		return rc;
12688 
12689 	req->port_id = cpu_to_le16(pf->port_id);
12690 	resp = hwrm_req_hold(bp, req);
12691 	rc = hwrm_req_send(bp, req);
12692 	if (rc) {
12693 		hwrm_req_drop(bp, req);
12694 		return rc;
12695 	}
12696 	if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
12697 		int i;
12698 
12699 		bp->num_leds = resp->num_leds;
12700 		memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
12701 						 bp->num_leds);
12702 		for (i = 0; i < bp->num_leds; i++) {
12703 			struct bnxt_led_info *led = &bp->leds[i];
12704 			__le16 caps = led->led_state_caps;
12705 
12706 			if (!led->led_group_id ||
12707 			    !BNXT_LED_ALT_BLINK_CAP(caps)) {
12708 				bp->num_leds = 0;
12709 				break;
12710 			}
12711 		}
12712 	}
12713 	hwrm_req_drop(bp, req);
12714 	return 0;
12715 }
12716 
12717 int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
12718 {
12719 	struct hwrm_wol_filter_alloc_output *resp;
12720 	struct hwrm_wol_filter_alloc_input *req;
12721 	int rc;
12722 
12723 	rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_ALLOC);
12724 	if (rc)
12725 		return rc;
12726 
12727 	req->port_id = cpu_to_le16(bp->pf.port_id);
12728 	req->wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
12729 	req->enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
12730 	memcpy(req->mac_address, bp->dev->dev_addr, ETH_ALEN);
12731 
12732 	resp = hwrm_req_hold(bp, req);
12733 	rc = hwrm_req_send(bp, req);
12734 	if (!rc)
12735 		bp->wol_filter_id = resp->wol_filter_id;
12736 	hwrm_req_drop(bp, req);
12737 	return rc;
12738 }
12739 
12740 int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
12741 {
12742 	struct hwrm_wol_filter_free_input *req;
12743 	int rc;
12744 
12745 	rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_FREE);
12746 	if (rc)
12747 		return rc;
12748 
12749 	req->port_id = cpu_to_le16(bp->pf.port_id);
12750 	req->enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
12751 	req->wol_filter_id = bp->wol_filter_id;
12752 
12753 	return hwrm_req_send(bp, req);
12754 }
12755 
12756 static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
12757 {
12758 	struct hwrm_wol_filter_qcfg_output *resp;
12759 	struct hwrm_wol_filter_qcfg_input *req;
12760 	u16 next_handle = 0;
12761 	int rc;
12762 
12763 	rc = hwrm_req_init(bp, req, HWRM_WOL_FILTER_QCFG);
12764 	if (rc)
12765 		return rc;
12766 
12767 	req->port_id = cpu_to_le16(bp->pf.port_id);
12768 	req->handle = cpu_to_le16(handle);
12769 	resp = hwrm_req_hold(bp, req);
12770 	rc = hwrm_req_send(bp, req);
12771 	if (!rc) {
12772 		next_handle = le16_to_cpu(resp->next_handle);
12773 		if (next_handle != 0) {
12774 			if (resp->wol_type ==
12775 			    WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
12776 				bp->wol = 1;
12777 				bp->wol_filter_id = resp->wol_filter_id;
12778 			}
12779 		}
12780 	}
12781 	hwrm_req_drop(bp, req);
12782 	return next_handle;
12783 }
12784 
12785 static void bnxt_get_wol_settings(struct bnxt *bp)
12786 {
12787 	u16 handle = 0;
12788 
12789 	bp->wol = 0;
12790 	if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
12791 		return;
12792 
12793 	do {
12794 		handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
12795 	} while (handle && handle != 0xffff);
12796 }
12797 
12798 static bool bnxt_eee_config_ok(struct bnxt *bp)
12799 {
12800 	struct ethtool_keee *eee = &bp->eee;
12801 	struct bnxt_link_info *link_info = &bp->link_info;
12802 
12803 	if (!(bp->phy_flags & BNXT_PHY_FL_EEE_CAP))
12804 		return true;
12805 
12806 	if (eee->eee_enabled) {
12807 		__ETHTOOL_DECLARE_LINK_MODE_MASK(advertising);
12808 		__ETHTOOL_DECLARE_LINK_MODE_MASK(tmp);
12809 
12810 		_bnxt_fw_to_linkmode(advertising, link_info->advertising);
12811 
12812 		if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
12813 			eee->eee_enabled = 0;
12814 			return false;
12815 		}
12816 		if (linkmode_andnot(tmp, eee->advertised, advertising)) {
12817 			linkmode_and(eee->advertised, advertising,
12818 				     eee->supported);
12819 			return false;
12820 		}
12821 	}
12822 	return true;
12823 }
12824 
12825 static int bnxt_update_phy_setting(struct bnxt *bp)
12826 {
12827 	int rc;
12828 	bool update_link = false;
12829 	bool update_pause = false;
12830 	bool update_eee = false;
12831 	struct bnxt_link_info *link_info = &bp->link_info;
12832 
12833 	rc = bnxt_update_link(bp, true);
12834 	if (rc) {
12835 		netdev_err(bp->dev, "failed to update link (rc: %x)\n",
12836 			   rc);
12837 		return rc;
12838 	}
12839 	if (!BNXT_SINGLE_PF(bp))
12840 		return 0;
12841 
12842 	if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
12843 	    (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
12844 	    link_info->req_flow_ctrl)
12845 		update_pause = true;
12846 	if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
12847 	    link_info->force_pause_setting != link_info->req_flow_ctrl)
12848 		update_pause = true;
12849 	if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
12850 		if (BNXT_AUTO_MODE(link_info->auto_mode))
12851 			update_link = true;
12852 		if (bnxt_force_speed_updated(link_info))
12853 			update_link = true;
12854 		if (link_info->req_duplex != link_info->duplex_setting)
12855 			update_link = true;
12856 	} else {
12857 		if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
12858 			update_link = true;
12859 		if (bnxt_auto_speed_updated(link_info))
12860 			update_link = true;
12861 	}
12862 
12863 	/* The last close may have shutdown the link, so need to call
12864 	 * PHY_CFG to bring it back up.
12865 	 */
12866 	if (!BNXT_LINK_IS_UP(bp))
12867 		update_link = true;
12868 
12869 	if (!bnxt_eee_config_ok(bp))
12870 		update_eee = true;
12871 
12872 	if (update_link)
12873 		rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
12874 	else if (update_pause)
12875 		rc = bnxt_hwrm_set_pause(bp);
12876 	if (rc) {
12877 		netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
12878 			   rc);
12879 		return rc;
12880 	}
12881 
12882 	return rc;
12883 }
12884 
12885 static int bnxt_init_dflt_ring_mode(struct bnxt *bp);
12886 
12887 static int bnxt_reinit_after_abort(struct bnxt *bp)
12888 {
12889 	int rc;
12890 
12891 	if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
12892 		return -EBUSY;
12893 
12894 	if (bp->dev->reg_state == NETREG_UNREGISTERED)
12895 		return -ENODEV;
12896 
12897 	rc = bnxt_fw_init_one(bp);
12898 	if (!rc) {
12899 		bnxt_clear_int_mode(bp);
12900 		rc = bnxt_init_int_mode(bp);
12901 		if (!rc) {
12902 			clear_bit(BNXT_STATE_ABORT_ERR, &bp->state);
12903 			set_bit(BNXT_STATE_FW_RESET_DET, &bp->state);
12904 		}
12905 	}
12906 	return rc;
12907 }
12908 
12909 static void bnxt_cfg_one_usr_fltr(struct bnxt *bp, struct bnxt_filter_base *fltr)
12910 {
12911 	struct bnxt_ntuple_filter *ntp_fltr;
12912 	struct bnxt_l2_filter *l2_fltr;
12913 
12914 	if (list_empty(&fltr->list))
12915 		return;
12916 
12917 	if (fltr->type == BNXT_FLTR_TYPE_NTUPLE) {
12918 		ntp_fltr = container_of(fltr, struct bnxt_ntuple_filter, base);
12919 		l2_fltr = bp->vnic_info[BNXT_VNIC_DEFAULT].l2_filters[0];
12920 		atomic_inc(&l2_fltr->refcnt);
12921 		ntp_fltr->l2_fltr = l2_fltr;
12922 		if (bnxt_hwrm_cfa_ntuple_filter_alloc(bp, ntp_fltr)) {
12923 			bnxt_del_ntp_filter(bp, ntp_fltr);
12924 			netdev_err(bp->dev, "restoring previously configured ntuple filter id %d failed\n",
12925 				   fltr->sw_id);
12926 		}
12927 	} else if (fltr->type == BNXT_FLTR_TYPE_L2) {
12928 		l2_fltr = container_of(fltr, struct bnxt_l2_filter, base);
12929 		if (bnxt_hwrm_l2_filter_alloc(bp, l2_fltr)) {
12930 			bnxt_del_l2_filter(bp, l2_fltr);
12931 			netdev_err(bp->dev, "restoring previously configured l2 filter id %d failed\n",
12932 				   fltr->sw_id);
12933 		}
12934 	}
12935 }
12936 
12937 static void bnxt_cfg_usr_fltrs(struct bnxt *bp)
12938 {
12939 	struct bnxt_filter_base *usr_fltr, *tmp;
12940 
12941 	list_for_each_entry_safe(usr_fltr, tmp, &bp->usr_fltr_list, list)
12942 		bnxt_cfg_one_usr_fltr(bp, usr_fltr);
12943 }
12944 
12945 static int bnxt_set_xps_mapping(struct bnxt *bp)
12946 {
12947 	int numa_node = dev_to_node(&bp->pdev->dev);
12948 	unsigned int q_idx, map_idx, cpu, i;
12949 	const struct cpumask *cpu_mask_ptr;
12950 	int nr_cpus = num_online_cpus();
12951 	cpumask_t *q_map;
12952 	int rc = 0;
12953 
12954 	q_map = kzalloc_objs(*q_map, bp->tx_nr_rings_per_tc);
12955 	if (!q_map)
12956 		return -ENOMEM;
12957 
12958 	/* Create CPU mask for all TX queues across MQPRIO traffic classes.
12959 	 * Each TC has the same number of TX queues. The nth TX queue for each
12960 	 * TC will have the same CPU mask.
12961 	 */
12962 	for (i = 0; i < nr_cpus; i++) {
12963 		map_idx = i % bp->tx_nr_rings_per_tc;
12964 		cpu = cpumask_local_spread(i, numa_node);
12965 		cpu_mask_ptr = get_cpu_mask(cpu);
12966 		cpumask_or(&q_map[map_idx], &q_map[map_idx], cpu_mask_ptr);
12967 	}
12968 
12969 	/* Register CPU mask for each TX queue except the ones marked for XDP */
12970 	for (q_idx = 0; q_idx < bp->dev->real_num_tx_queues; q_idx++) {
12971 		map_idx = q_idx % bp->tx_nr_rings_per_tc;
12972 		rc = netif_set_xps_queue(bp->dev, &q_map[map_idx], q_idx);
12973 		if (rc) {
12974 			netdev_warn(bp->dev, "Error setting XPS for q:%d\n",
12975 				    q_idx);
12976 			break;
12977 		}
12978 	}
12979 
12980 	kfree(q_map);
12981 
12982 	return rc;
12983 }
12984 
12985 static int bnxt_tx_nr_rings(struct bnxt *bp)
12986 {
12987 	return bp->num_tc ? bp->tx_nr_rings_per_tc * bp->num_tc :
12988 			    bp->tx_nr_rings_per_tc;
12989 }
12990 
12991 static int bnxt_tx_nr_rings_per_tc(struct bnxt *bp)
12992 {
12993 	return bp->num_tc ? bp->tx_nr_rings / bp->num_tc : bp->tx_nr_rings;
12994 }
12995 
12996 static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
12997 {
12998 	int rc = 0;
12999 
13000 	netif_carrier_off(bp->dev);
13001 	if (irq_re_init) {
13002 		/* Reserve rings now if none were reserved at driver probe. */
13003 		rc = bnxt_init_dflt_ring_mode(bp);
13004 		if (rc) {
13005 			netdev_err(bp->dev, "Failed to reserve default rings at open\n");
13006 			return rc;
13007 		}
13008 	}
13009 	rc = bnxt_reserve_rings(bp, irq_re_init);
13010 	if (rc)
13011 		return rc;
13012 
13013 	/* Make adjustments if reserved TX rings are less than requested */
13014 	bp->tx_nr_rings -= bp->tx_nr_rings_xdp;
13015 	bp->tx_nr_rings_per_tc = bnxt_tx_nr_rings_per_tc(bp);
13016 	if (bp->tx_nr_rings_xdp) {
13017 		bp->tx_nr_rings_xdp = bp->tx_nr_rings_per_tc;
13018 		bp->tx_nr_rings += bp->tx_nr_rings_xdp;
13019 	}
13020 	rc = bnxt_alloc_mem(bp, irq_re_init);
13021 	if (rc) {
13022 		netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
13023 		goto open_err_free_mem;
13024 	}
13025 
13026 	if (irq_re_init) {
13027 		bnxt_init_napi(bp);
13028 		rc = bnxt_request_irq(bp);
13029 		if (rc) {
13030 			netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
13031 			goto open_err_irq;
13032 		}
13033 	}
13034 
13035 	rc = bnxt_init_nic(bp, irq_re_init);
13036 	if (rc) {
13037 		netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
13038 		goto open_err_irq;
13039 	}
13040 
13041 	bnxt_enable_napi(bp);
13042 	bnxt_debug_dev_init(bp);
13043 
13044 	if (link_re_init) {
13045 		mutex_lock(&bp->link_lock);
13046 		rc = bnxt_update_phy_setting(bp);
13047 		mutex_unlock(&bp->link_lock);
13048 		if (rc) {
13049 			netdev_warn(bp->dev, "failed to update phy settings\n");
13050 			if (BNXT_SINGLE_PF(bp)) {
13051 				bp->link_info.phy_retry = true;
13052 				bp->link_info.phy_retry_expires =
13053 					jiffies + 5 * HZ;
13054 			}
13055 		}
13056 	}
13057 
13058 	if (irq_re_init) {
13059 		udp_tunnel_nic_reset_ntf(bp->dev);
13060 		rc = bnxt_set_xps_mapping(bp);
13061 		if (rc)
13062 			netdev_warn(bp->dev, "failed to set xps mapping\n");
13063 	}
13064 
13065 	if (bp->tx_nr_rings_xdp < num_possible_cpus()) {
13066 		if (!static_key_enabled(&bnxt_xdp_locking_key))
13067 			static_branch_enable(&bnxt_xdp_locking_key);
13068 	} else if (static_key_enabled(&bnxt_xdp_locking_key)) {
13069 		static_branch_disable(&bnxt_xdp_locking_key);
13070 	}
13071 	set_bit(BNXT_STATE_OPEN, &bp->state);
13072 	bnxt_enable_int(bp);
13073 	/* Enable TX queues */
13074 	bnxt_tx_enable(bp);
13075 	mod_timer(&bp->timer, jiffies + bp->current_interval);
13076 	/* Poll link status and check for SFP+ module status */
13077 	mutex_lock(&bp->link_lock);
13078 	bnxt_get_port_module_status(bp);
13079 	mutex_unlock(&bp->link_lock);
13080 
13081 	/* VF-reps may need to be re-opened after the PF is re-opened */
13082 	if (BNXT_PF(bp))
13083 		bnxt_vf_reps_open(bp);
13084 	bnxt_ptp_init_rtc(bp, true);
13085 	bnxt_ptp_cfg_tstamp_filters(bp);
13086 	if (BNXT_SUPPORTS_MULTI_RSS_CTX(bp))
13087 		bnxt_hwrm_realloc_rss_ctx_vnic(bp);
13088 	bnxt_cfg_usr_fltrs(bp);
13089 	return 0;
13090 
13091 open_err_irq:
13092 	bnxt_del_napi(bp);
13093 
13094 open_err_free_mem:
13095 	bnxt_free_skbs(bp);
13096 	bnxt_free_irq(bp);
13097 	bnxt_free_mem(bp, true);
13098 	return rc;
13099 }
13100 
13101 int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
13102 {
13103 	int rc = 0;
13104 
13105 	if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state))
13106 		rc = -EIO;
13107 	if (!rc)
13108 		rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
13109 	if (rc) {
13110 		netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
13111 		netif_close(bp->dev);
13112 	}
13113 	return rc;
13114 }
13115 
13116 /* netdev instance lock held, open the NIC half way by allocating all
13117  * resources, but NAPI, IRQ, and TX are not enabled.  This is mainly used
13118  * for offline self tests.
13119  */
13120 int bnxt_half_open_nic(struct bnxt *bp)
13121 {
13122 	int rc = 0;
13123 
13124 	if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
13125 		netdev_err(bp->dev, "A previous firmware reset has not completed, aborting half open\n");
13126 		rc = -ENODEV;
13127 		goto half_open_err;
13128 	}
13129 
13130 	rc = bnxt_alloc_mem(bp, true);
13131 	if (rc) {
13132 		netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
13133 		goto half_open_err;
13134 	}
13135 	bnxt_init_napi(bp);
13136 	set_bit(BNXT_STATE_HALF_OPEN, &bp->state);
13137 	rc = bnxt_init_nic(bp, true);
13138 	if (rc) {
13139 		clear_bit(BNXT_STATE_HALF_OPEN, &bp->state);
13140 		bnxt_del_napi(bp);
13141 		netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
13142 		goto half_open_err;
13143 	}
13144 	return 0;
13145 
13146 half_open_err:
13147 	bnxt_free_skbs(bp);
13148 	bnxt_free_mem(bp, true);
13149 	netif_close(bp->dev);
13150 	return rc;
13151 }
13152 
13153 /* netdev instance lock held, this call can only be made after a previous
13154  * successful call to bnxt_half_open_nic().
13155  */
13156 void bnxt_half_close_nic(struct bnxt *bp)
13157 {
13158 	bnxt_hwrm_resource_free(bp, false, true);
13159 	bnxt_del_napi(bp);
13160 	bnxt_free_skbs(bp);
13161 	bnxt_free_mem(bp, true);
13162 	clear_bit(BNXT_STATE_HALF_OPEN, &bp->state);
13163 }
13164 
13165 void bnxt_reenable_sriov(struct bnxt *bp)
13166 {
13167 	if (BNXT_PF(bp)) {
13168 		struct bnxt_pf_info *pf = &bp->pf;
13169 		int n = pf->active_vfs;
13170 
13171 		if (n)
13172 			bnxt_cfg_hw_sriov(bp, &n, true);
13173 	}
13174 }
13175 
13176 static int bnxt_open(struct net_device *dev)
13177 {
13178 	struct bnxt *bp = netdev_priv(dev);
13179 	int rc;
13180 
13181 	if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
13182 		rc = bnxt_reinit_after_abort(bp);
13183 		if (rc) {
13184 			if (rc == -EBUSY)
13185 				netdev_err(bp->dev, "A previous firmware reset has not completed, aborting\n");
13186 			else
13187 				netdev_err(bp->dev, "Failed to reinitialize after aborted firmware reset\n");
13188 			return -ENODEV;
13189 		}
13190 	}
13191 
13192 	rc = bnxt_hwrm_if_change(bp, true);
13193 	if (rc)
13194 		return rc;
13195 
13196 	rc = __bnxt_open_nic(bp, true, true);
13197 	if (rc) {
13198 		bnxt_hwrm_if_change(bp, false);
13199 	} else {
13200 		if (test_and_clear_bit(BNXT_STATE_FW_RESET_DET, &bp->state)) {
13201 			if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
13202 				bnxt_queue_sp_work(bp,
13203 						   BNXT_RESTART_ULP_SP_EVENT);
13204 		}
13205 	}
13206 
13207 	return rc;
13208 }
13209 
13210 static bool bnxt_drv_busy(struct bnxt *bp)
13211 {
13212 	return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
13213 		test_bit(BNXT_STATE_READ_STATS, &bp->state));
13214 }
13215 
13216 static void bnxt_get_ring_stats(struct bnxt *bp,
13217 				struct rtnl_link_stats64 *stats);
13218 
13219 static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
13220 			     bool link_re_init)
13221 {
13222 	/* Close the VF-reps before closing PF */
13223 	if (BNXT_PF(bp))
13224 		bnxt_vf_reps_close(bp);
13225 
13226 	/* Change device state to avoid TX queue wake up's */
13227 	bnxt_tx_disable(bp);
13228 
13229 	clear_bit(BNXT_STATE_OPEN, &bp->state);
13230 	smp_mb__after_atomic();
13231 	while (bnxt_drv_busy(bp))
13232 		msleep(20);
13233 
13234 	if (BNXT_SUPPORTS_MULTI_RSS_CTX(bp))
13235 		bnxt_clear_rss_ctxs(bp);
13236 	/* Flush rings and disable interrupts */
13237 	bnxt_shutdown_nic(bp, irq_re_init);
13238 
13239 	/* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
13240 
13241 	bnxt_debug_dev_exit(bp);
13242 	bnxt_disable_napi(bp);
13243 	timer_delete_sync(&bp->timer);
13244 	bnxt_free_skbs(bp);
13245 
13246 	/* Save ring stats before shutdown */
13247 	if (bp->bnapi && irq_re_init) {
13248 		bnxt_get_ring_stats(bp, &bp->net_stats_prev);
13249 		bnxt_get_ring_err_stats(bp, &bp->ring_err_stats_prev);
13250 	}
13251 	if (irq_re_init) {
13252 		bnxt_free_irq(bp);
13253 		bnxt_del_napi(bp);
13254 	}
13255 	bnxt_free_mem(bp, irq_re_init);
13256 }
13257 
13258 void bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
13259 {
13260 	if (test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
13261 		/* If we get here, it means firmware reset is in progress
13262 		 * while we are trying to close.  We can safely proceed with
13263 		 * the close because we are holding netdev instance lock.
13264 		 * Some firmware messages may fail as we proceed to close.
13265 		 * We set the ABORT_ERR flag here so that the FW reset thread
13266 		 * will later abort when it gets the netdev instance lock
13267 		 * and sees the flag.
13268 		 */
13269 		netdev_warn(bp->dev, "FW reset in progress during close, FW reset will be aborted\n");
13270 		set_bit(BNXT_STATE_ABORT_ERR, &bp->state);
13271 	}
13272 
13273 #ifdef CONFIG_BNXT_SRIOV
13274 	if (bp->sriov_cfg) {
13275 		int rc;
13276 
13277 		rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
13278 						      !bp->sriov_cfg,
13279 						      BNXT_SRIOV_CFG_WAIT_TMO);
13280 		if (!rc)
13281 			netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete, proceeding to close!\n");
13282 		else if (rc < 0)
13283 			netdev_warn(bp->dev, "SRIOV config operation interrupted, proceeding to close!\n");
13284 	}
13285 #endif
13286 	__bnxt_close_nic(bp, irq_re_init, link_re_init);
13287 }
13288 
13289 static int bnxt_close(struct net_device *dev)
13290 {
13291 	struct bnxt *bp = netdev_priv(dev);
13292 
13293 	bnxt_close_nic(bp, true, true);
13294 	bnxt_hwrm_shutdown_link(bp);
13295 	bnxt_hwrm_if_change(bp, false);
13296 	return 0;
13297 }
13298 
13299 static int bnxt_hwrm_port_phy_read(struct bnxt *bp, u16 phy_addr, u16 reg,
13300 				   u16 *val)
13301 {
13302 	struct hwrm_port_phy_mdio_read_output *resp;
13303 	struct hwrm_port_phy_mdio_read_input *req;
13304 	int rc;
13305 
13306 	if (bp->hwrm_spec_code < 0x10a00)
13307 		return -EOPNOTSUPP;
13308 
13309 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_MDIO_READ);
13310 	if (rc)
13311 		return rc;
13312 
13313 	req->port_id = cpu_to_le16(bp->pf.port_id);
13314 	req->phy_addr = phy_addr;
13315 	req->reg_addr = cpu_to_le16(reg & 0x1f);
13316 	if (mdio_phy_id_is_c45(phy_addr)) {
13317 		req->cl45_mdio = 1;
13318 		req->phy_addr = mdio_phy_id_prtad(phy_addr);
13319 		req->dev_addr = mdio_phy_id_devad(phy_addr);
13320 		req->reg_addr = cpu_to_le16(reg);
13321 	}
13322 
13323 	resp = hwrm_req_hold(bp, req);
13324 	rc = hwrm_req_send(bp, req);
13325 	if (!rc)
13326 		*val = le16_to_cpu(resp->reg_data);
13327 	hwrm_req_drop(bp, req);
13328 	return rc;
13329 }
13330 
13331 static int bnxt_hwrm_port_phy_write(struct bnxt *bp, u16 phy_addr, u16 reg,
13332 				    u16 val)
13333 {
13334 	struct hwrm_port_phy_mdio_write_input *req;
13335 	int rc;
13336 
13337 	if (bp->hwrm_spec_code < 0x10a00)
13338 		return -EOPNOTSUPP;
13339 
13340 	rc = hwrm_req_init(bp, req, HWRM_PORT_PHY_MDIO_WRITE);
13341 	if (rc)
13342 		return rc;
13343 
13344 	req->port_id = cpu_to_le16(bp->pf.port_id);
13345 	req->phy_addr = phy_addr;
13346 	req->reg_addr = cpu_to_le16(reg & 0x1f);
13347 	if (mdio_phy_id_is_c45(phy_addr)) {
13348 		req->cl45_mdio = 1;
13349 		req->phy_addr = mdio_phy_id_prtad(phy_addr);
13350 		req->dev_addr = mdio_phy_id_devad(phy_addr);
13351 		req->reg_addr = cpu_to_le16(reg);
13352 	}
13353 	req->reg_data = cpu_to_le16(val);
13354 
13355 	return hwrm_req_send(bp, req);
13356 }
13357 
13358 /* netdev instance lock held */
13359 static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
13360 {
13361 	struct mii_ioctl_data *mdio = if_mii(ifr);
13362 	struct bnxt *bp = netdev_priv(dev);
13363 	int rc;
13364 
13365 	switch (cmd) {
13366 	case SIOCGMIIPHY:
13367 		mdio->phy_id = bp->link_info.phy_addr;
13368 
13369 		fallthrough;
13370 	case SIOCGMIIREG: {
13371 		u16 mii_regval = 0;
13372 
13373 		if (!netif_running(dev))
13374 			return -EAGAIN;
13375 
13376 		rc = bnxt_hwrm_port_phy_read(bp, mdio->phy_id, mdio->reg_num,
13377 					     &mii_regval);
13378 		mdio->val_out = mii_regval;
13379 		return rc;
13380 	}
13381 
13382 	case SIOCSMIIREG:
13383 		if (!netif_running(dev))
13384 			return -EAGAIN;
13385 
13386 		return bnxt_hwrm_port_phy_write(bp, mdio->phy_id, mdio->reg_num,
13387 						mdio->val_in);
13388 
13389 	default:
13390 		/* do nothing */
13391 		break;
13392 	}
13393 	return -EOPNOTSUPP;
13394 }
13395 
13396 static void bnxt_get_ring_stats(struct bnxt *bp,
13397 				struct rtnl_link_stats64 *stats)
13398 {
13399 	int i;
13400 
13401 	for (i = 0; i < bp->cp_nr_rings; i++) {
13402 		struct bnxt_napi *bnapi = bp->bnapi[i];
13403 		struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
13404 		u64 *sw = cpr->stats.sw_stats;
13405 
13406 		stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_ucast_pkts);
13407 		stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_mcast_pkts);
13408 		stats->rx_packets += BNXT_GET_RING_STATS64(sw, rx_bcast_pkts);
13409 
13410 		stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_ucast_pkts);
13411 		stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_mcast_pkts);
13412 		stats->tx_packets += BNXT_GET_RING_STATS64(sw, tx_bcast_pkts);
13413 
13414 		stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_ucast_bytes);
13415 		stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_mcast_bytes);
13416 		stats->rx_bytes += BNXT_GET_RING_STATS64(sw, rx_bcast_bytes);
13417 
13418 		stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_ucast_bytes);
13419 		stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_mcast_bytes);
13420 		stats->tx_bytes += BNXT_GET_RING_STATS64(sw, tx_bcast_bytes);
13421 
13422 		stats->rx_missed_errors +=
13423 			BNXT_GET_RING_STATS64(sw, rx_discard_pkts);
13424 
13425 		stats->multicast += BNXT_GET_RING_STATS64(sw, rx_mcast_pkts);
13426 
13427 		stats->tx_dropped += BNXT_GET_RING_STATS64(sw, tx_error_pkts);
13428 
13429 		stats->rx_dropped +=
13430 			cpr->sw_stats->rx.rx_netpoll_discards +
13431 			cpr->sw_stats->rx.rx_oom_discards;
13432 	}
13433 }
13434 
13435 static void bnxt_add_prev_stats(struct bnxt *bp,
13436 				struct rtnl_link_stats64 *stats)
13437 {
13438 	struct rtnl_link_stats64 *prev_stats = &bp->net_stats_prev;
13439 
13440 	stats->rx_packets += prev_stats->rx_packets;
13441 	stats->tx_packets += prev_stats->tx_packets;
13442 	stats->rx_bytes += prev_stats->rx_bytes;
13443 	stats->tx_bytes += prev_stats->tx_bytes;
13444 	stats->rx_missed_errors += prev_stats->rx_missed_errors;
13445 	stats->multicast += prev_stats->multicast;
13446 	stats->rx_dropped += prev_stats->rx_dropped;
13447 	stats->tx_dropped += prev_stats->tx_dropped;
13448 }
13449 
13450 static void
13451 bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
13452 {
13453 	struct bnxt *bp = netdev_priv(dev);
13454 
13455 	set_bit(BNXT_STATE_READ_STATS, &bp->state);
13456 	/* Make sure bnxt_close_nic() sees that we are reading stats before
13457 	 * we check the BNXT_STATE_OPEN flag.
13458 	 */
13459 	smp_mb__after_atomic();
13460 	if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
13461 		clear_bit(BNXT_STATE_READ_STATS, &bp->state);
13462 		*stats = bp->net_stats_prev;
13463 		return;
13464 	}
13465 
13466 	bnxt_get_ring_stats(bp, stats);
13467 	bnxt_add_prev_stats(bp, stats);
13468 
13469 	if (bp->flags & BNXT_FLAG_PORT_STATS) {
13470 		u64 *rx = bp->port_stats.sw_stats;
13471 		u64 *tx = bp->port_stats.sw_stats +
13472 			  BNXT_TX_PORT_STATS_BYTE_OFFSET / 8;
13473 
13474 		stats->rx_crc_errors =
13475 			BNXT_GET_RX_PORT_STATS64(rx, rx_fcs_err_frames);
13476 		stats->rx_frame_errors =
13477 			BNXT_GET_RX_PORT_STATS64(rx, rx_align_err_frames);
13478 		stats->rx_length_errors =
13479 			BNXT_GET_RX_PORT_STATS64(rx, rx_undrsz_frames) +
13480 			BNXT_GET_RX_PORT_STATS64(rx, rx_ovrsz_frames) +
13481 			BNXT_GET_RX_PORT_STATS64(rx, rx_runt_frames);
13482 		stats->rx_errors =
13483 			BNXT_GET_RX_PORT_STATS64(rx, rx_false_carrier_frames) +
13484 			BNXT_GET_RX_PORT_STATS64(rx, rx_jbr_frames);
13485 		stats->collisions =
13486 			BNXT_GET_TX_PORT_STATS64(tx, tx_total_collisions);
13487 		stats->tx_fifo_errors =
13488 			BNXT_GET_TX_PORT_STATS64(tx, tx_fifo_underruns);
13489 		stats->tx_errors = BNXT_GET_TX_PORT_STATS64(tx, tx_err);
13490 	}
13491 	clear_bit(BNXT_STATE_READ_STATS, &bp->state);
13492 }
13493 
13494 static void bnxt_get_one_ring_err_stats(struct bnxt *bp,
13495 					struct bnxt_total_ring_err_stats *stats,
13496 					struct bnxt_cp_ring_info *cpr)
13497 {
13498 	struct bnxt_sw_stats *sw_stats = cpr->sw_stats;
13499 	u64 *hw_stats = cpr->stats.sw_stats;
13500 
13501 	stats->rx_total_l4_csum_errors += sw_stats->rx.rx_l4_csum_errors;
13502 	stats->rx_total_resets += sw_stats->rx.rx_resets;
13503 	stats->rx_total_buf_errors += sw_stats->rx.rx_buf_errors;
13504 	stats->rx_total_oom_discards += sw_stats->rx.rx_oom_discards;
13505 	stats->rx_total_netpoll_discards += sw_stats->rx.rx_netpoll_discards;
13506 	stats->rx_total_ring_discards +=
13507 		BNXT_GET_RING_STATS64(hw_stats, rx_discard_pkts);
13508 	stats->rx_total_hw_gro_packets += sw_stats->rx.rx_hw_gro_packets;
13509 	stats->rx_total_hw_gro_wire_packets += sw_stats->rx.rx_hw_gro_wire_packets;
13510 	stats->tx_total_resets += sw_stats->tx.tx_resets;
13511 	stats->tx_total_ring_discards +=
13512 		BNXT_GET_RING_STATS64(hw_stats, tx_discard_pkts);
13513 	stats->total_missed_irqs += sw_stats->cmn.missed_irqs;
13514 }
13515 
13516 void bnxt_get_ring_err_stats(struct bnxt *bp,
13517 			     struct bnxt_total_ring_err_stats *stats)
13518 {
13519 	int i;
13520 
13521 	for (i = 0; i < bp->cp_nr_rings; i++)
13522 		bnxt_get_one_ring_err_stats(bp, stats, &bp->bnapi[i]->cp_ring);
13523 }
13524 
13525 static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
13526 {
13527 	struct bnxt_vnic_info *vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
13528 	struct net_device *dev = bp->dev;
13529 	struct netdev_hw_addr *ha;
13530 	u8 *haddr;
13531 	int mc_count = 0;
13532 	bool update = false;
13533 	int off = 0;
13534 
13535 	netdev_for_each_mc_addr(ha, dev) {
13536 		if (mc_count >= BNXT_MAX_MC_ADDRS) {
13537 			*rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
13538 			vnic->mc_list_count = 0;
13539 			return false;
13540 		}
13541 		haddr = ha->addr;
13542 		if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
13543 			memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
13544 			update = true;
13545 		}
13546 		off += ETH_ALEN;
13547 		mc_count++;
13548 	}
13549 	if (mc_count)
13550 		*rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
13551 
13552 	if (mc_count != vnic->mc_list_count) {
13553 		vnic->mc_list_count = mc_count;
13554 		update = true;
13555 	}
13556 	return update;
13557 }
13558 
13559 static bool bnxt_uc_list_updated(struct bnxt *bp)
13560 {
13561 	struct net_device *dev = bp->dev;
13562 	struct bnxt_vnic_info *vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
13563 	struct netdev_hw_addr *ha;
13564 	int off = 0;
13565 
13566 	if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
13567 		return true;
13568 
13569 	netdev_for_each_uc_addr(ha, dev) {
13570 		if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
13571 			return true;
13572 
13573 		off += ETH_ALEN;
13574 	}
13575 	return false;
13576 }
13577 
13578 static void bnxt_set_rx_mode(struct net_device *dev)
13579 {
13580 	struct bnxt *bp = netdev_priv(dev);
13581 	struct bnxt_vnic_info *vnic;
13582 	bool mc_update = false;
13583 	bool uc_update;
13584 	u32 mask;
13585 
13586 	if (!test_bit(BNXT_STATE_OPEN, &bp->state))
13587 		return;
13588 
13589 	vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
13590 	mask = vnic->rx_mask;
13591 	mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
13592 		  CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
13593 		  CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST |
13594 		  CFA_L2_SET_RX_MASK_REQ_MASK_BCAST);
13595 
13596 	if (dev->flags & IFF_PROMISC)
13597 		mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
13598 
13599 	uc_update = bnxt_uc_list_updated(bp);
13600 
13601 	if (dev->flags & IFF_BROADCAST)
13602 		mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
13603 	if (dev->flags & IFF_ALLMULTI) {
13604 		mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
13605 		vnic->mc_list_count = 0;
13606 	} else if (dev->flags & IFF_MULTICAST) {
13607 		mc_update = bnxt_mc_list_updated(bp, &mask);
13608 	}
13609 
13610 	if (mask != vnic->rx_mask || uc_update || mc_update) {
13611 		vnic->rx_mask = mask;
13612 
13613 		bnxt_queue_sp_work(bp, BNXT_RX_MASK_SP_EVENT);
13614 	}
13615 }
13616 
13617 static int bnxt_cfg_rx_mode(struct bnxt *bp)
13618 {
13619 	struct net_device *dev = bp->dev;
13620 	struct bnxt_vnic_info *vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
13621 	struct netdev_hw_addr *ha;
13622 	int i, off = 0, rc;
13623 	bool uc_update;
13624 
13625 	netif_addr_lock_bh(dev);
13626 	uc_update = bnxt_uc_list_updated(bp);
13627 	netif_addr_unlock_bh(dev);
13628 
13629 	if (!uc_update)
13630 		goto skip_uc;
13631 
13632 	for (i = 1; i < vnic->uc_filter_count; i++) {
13633 		struct bnxt_l2_filter *fltr = vnic->l2_filters[i];
13634 
13635 		bnxt_hwrm_l2_filter_free(bp, fltr);
13636 		bnxt_del_l2_filter(bp, fltr);
13637 	}
13638 
13639 	vnic->uc_filter_count = 1;
13640 
13641 	netif_addr_lock_bh(dev);
13642 	if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
13643 		vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
13644 	} else {
13645 		netdev_for_each_uc_addr(ha, dev) {
13646 			memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
13647 			off += ETH_ALEN;
13648 			vnic->uc_filter_count++;
13649 		}
13650 	}
13651 	netif_addr_unlock_bh(dev);
13652 
13653 	for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
13654 		rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
13655 		if (rc) {
13656 			if (BNXT_VF(bp) && rc == -ENODEV) {
13657 				if (!test_and_set_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
13658 					netdev_warn(bp->dev, "Cannot configure L2 filters while PF is unavailable, will retry\n");
13659 				else
13660 					netdev_dbg(bp->dev, "PF still unavailable while configuring L2 filters.\n");
13661 				rc = 0;
13662 			} else {
13663 				netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
13664 			}
13665 			vnic->uc_filter_count = i;
13666 			return rc;
13667 		}
13668 	}
13669 	if (test_and_clear_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
13670 		netdev_notice(bp->dev, "Retry of L2 filter configuration successful.\n");
13671 
13672 skip_uc:
13673 	if ((vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS) &&
13674 	    !bnxt_promisc_ok(bp))
13675 		vnic->rx_mask &= ~CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
13676 	rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
13677 	if (rc && (vnic->rx_mask & CFA_L2_SET_RX_MASK_REQ_MASK_MCAST)) {
13678 		netdev_info(bp->dev, "Failed setting MC filters rc: %d, turning on ALL_MCAST mode\n",
13679 			    rc);
13680 		vnic->rx_mask &= ~CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
13681 		vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
13682 		vnic->mc_list_count = 0;
13683 		rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
13684 	}
13685 	if (rc)
13686 		netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %d\n",
13687 			   rc);
13688 
13689 	return rc;
13690 }
13691 
13692 static bool bnxt_can_reserve_rings(struct bnxt *bp)
13693 {
13694 #ifdef CONFIG_BNXT_SRIOV
13695 	if (BNXT_NEW_RM(bp) && BNXT_VF(bp)) {
13696 		struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
13697 
13698 		/* No minimum rings were provisioned by the PF.  Don't
13699 		 * reserve rings by default when device is down.
13700 		 */
13701 		if (hw_resc->min_tx_rings || hw_resc->resv_tx_rings)
13702 			return true;
13703 
13704 		if (!netif_running(bp->dev))
13705 			return false;
13706 	}
13707 #endif
13708 	return true;
13709 }
13710 
13711 /* If the chip and firmware supports RFS */
13712 static bool bnxt_rfs_supported(struct bnxt *bp)
13713 {
13714 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
13715 		if (bp->fw_cap & BNXT_FW_CAP_CFA_RFS_RING_TBL_IDX_V2)
13716 			return true;
13717 		return false;
13718 	}
13719 	/* 212 firmware is broken for aRFS */
13720 	if (BNXT_FW_MAJ(bp) == 212)
13721 		return false;
13722 	if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
13723 		return true;
13724 	if (bp->rss_cap & BNXT_RSS_CAP_NEW_RSS_CAP)
13725 		return true;
13726 	return false;
13727 }
13728 
13729 /* If runtime conditions support RFS */
13730 bool bnxt_rfs_capable(struct bnxt *bp, bool new_rss_ctx)
13731 {
13732 	struct bnxt_hw_rings hwr = {0};
13733 	int max_vnics, max_rss_ctxs;
13734 
13735 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
13736 	    !BNXT_SUPPORTS_NTUPLE_VNIC(bp))
13737 		return bnxt_rfs_supported(bp);
13738 
13739 	if (!bnxt_can_reserve_rings(bp) || !bp->rx_nr_rings)
13740 		return false;
13741 
13742 	hwr.grp = bp->rx_nr_rings;
13743 	hwr.vnic = bnxt_get_total_vnics(bp, bp->rx_nr_rings);
13744 	if (new_rss_ctx)
13745 		hwr.vnic++;
13746 	hwr.rss_ctx = bnxt_get_total_rss_ctxs(bp, &hwr);
13747 	max_vnics = bnxt_get_max_func_vnics(bp);
13748 	max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
13749 
13750 	if (hwr.vnic > max_vnics || hwr.rss_ctx > max_rss_ctxs) {
13751 		if (bp->rx_nr_rings > 1)
13752 			netdev_warn(bp->dev,
13753 				    "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
13754 				    min(max_rss_ctxs - 1, max_vnics - 1));
13755 		return false;
13756 	}
13757 
13758 	if (!BNXT_NEW_RM(bp))
13759 		return true;
13760 
13761 	/* Do not reduce VNIC and RSS ctx reservations.  There is a FW
13762 	 * issue that will mess up the default VNIC if we reduce the
13763 	 * reservations.
13764 	 */
13765 	if (hwr.vnic <= bp->hw_resc.resv_vnics &&
13766 	    hwr.rss_ctx <= bp->hw_resc.resv_rsscos_ctxs)
13767 		return true;
13768 
13769 	bnxt_hwrm_reserve_rings(bp, &hwr);
13770 	if (hwr.vnic <= bp->hw_resc.resv_vnics &&
13771 	    hwr.rss_ctx <= bp->hw_resc.resv_rsscos_ctxs)
13772 		return true;
13773 
13774 	netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
13775 	hwr.vnic = 1;
13776 	hwr.rss_ctx = 0;
13777 	bnxt_hwrm_reserve_rings(bp, &hwr);
13778 	return false;
13779 }
13780 
13781 static netdev_features_t bnxt_fix_features(struct net_device *dev,
13782 					   netdev_features_t features)
13783 {
13784 	struct bnxt *bp = netdev_priv(dev);
13785 	netdev_features_t vlan_features;
13786 
13787 	if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp, false))
13788 		features &= ~NETIF_F_NTUPLE;
13789 
13790 	if ((bp->flags & BNXT_FLAG_NO_AGG_RINGS) || bp->xdp_prog)
13791 		features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
13792 
13793 	if (!(features & NETIF_F_GRO))
13794 		features &= ~NETIF_F_GRO_HW;
13795 
13796 	if (features & NETIF_F_GRO_HW)
13797 		features &= ~NETIF_F_LRO;
13798 
13799 	/* Both CTAG and STAG VLAN acceleration on the RX side have to be
13800 	 * turned on or off together.
13801 	 */
13802 	vlan_features = features & BNXT_HW_FEATURE_VLAN_ALL_RX;
13803 	if (vlan_features != BNXT_HW_FEATURE_VLAN_ALL_RX) {
13804 		if (dev->features & BNXT_HW_FEATURE_VLAN_ALL_RX)
13805 			features &= ~BNXT_HW_FEATURE_VLAN_ALL_RX;
13806 		else if (vlan_features)
13807 			features |= BNXT_HW_FEATURE_VLAN_ALL_RX;
13808 	}
13809 #ifdef CONFIG_BNXT_SRIOV
13810 	if (BNXT_VF(bp) && bp->vf.vlan)
13811 		features &= ~BNXT_HW_FEATURE_VLAN_ALL_RX;
13812 #endif
13813 	return features;
13814 }
13815 
13816 static int bnxt_reinit_features(struct bnxt *bp, bool irq_re_init,
13817 				bool link_re_init, u32 flags, bool update_tpa)
13818 {
13819 	bnxt_close_nic(bp, irq_re_init, link_re_init);
13820 	bp->flags = flags;
13821 	if (update_tpa)
13822 		bnxt_set_ring_params(bp);
13823 	return bnxt_open_nic(bp, irq_re_init, link_re_init);
13824 }
13825 
13826 static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
13827 {
13828 	bool update_tpa = false, update_ntuple = false;
13829 	struct bnxt *bp = netdev_priv(dev);
13830 	u32 flags = bp->flags;
13831 	u32 changes;
13832 	int rc = 0;
13833 	bool re_init = false;
13834 
13835 	flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
13836 	if (features & NETIF_F_GRO_HW)
13837 		flags |= BNXT_FLAG_GRO;
13838 	else if (features & NETIF_F_LRO)
13839 		flags |= BNXT_FLAG_LRO;
13840 
13841 	if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
13842 		flags &= ~BNXT_FLAG_TPA;
13843 
13844 	if (features & BNXT_HW_FEATURE_VLAN_ALL_RX)
13845 		flags |= BNXT_FLAG_STRIP_VLAN;
13846 
13847 	if (features & NETIF_F_NTUPLE)
13848 		flags |= BNXT_FLAG_RFS;
13849 	else
13850 		bnxt_clear_usr_fltrs(bp, true);
13851 
13852 	changes = flags ^ bp->flags;
13853 	if (changes & BNXT_FLAG_TPA) {
13854 		update_tpa = true;
13855 		if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
13856 		    (flags & BNXT_FLAG_TPA) == 0 ||
13857 		    (bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
13858 			re_init = true;
13859 	}
13860 
13861 	if (changes & ~BNXT_FLAG_TPA)
13862 		re_init = true;
13863 
13864 	if (changes & BNXT_FLAG_RFS)
13865 		update_ntuple = true;
13866 
13867 	if (flags != bp->flags) {
13868 		u32 old_flags = bp->flags;
13869 
13870 		if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
13871 			bp->flags = flags;
13872 			if (update_tpa)
13873 				bnxt_set_ring_params(bp);
13874 			return rc;
13875 		}
13876 
13877 		if (update_ntuple)
13878 			return bnxt_reinit_features(bp, true, false, flags, update_tpa);
13879 
13880 		if (re_init)
13881 			return bnxt_reinit_features(bp, false, false, flags, update_tpa);
13882 
13883 		if (update_tpa) {
13884 			bp->flags = flags;
13885 			rc = bnxt_set_tpa(bp,
13886 					  (flags & BNXT_FLAG_TPA) ?
13887 					  true : false);
13888 			if (rc)
13889 				bp->flags = old_flags;
13890 		}
13891 	}
13892 	return rc;
13893 }
13894 
13895 static bool bnxt_exthdr_check(struct bnxt *bp, struct sk_buff *skb, int nw_off,
13896 			      u8 **nextp)
13897 {
13898 	struct ipv6hdr *ip6h = (struct ipv6hdr *)(skb->data + nw_off);
13899 	int hdr_count = 0;
13900 	u8 *nexthdr;
13901 	int start;
13902 
13903 	/* Check that there are at most 2 IPv6 extension headers, no
13904 	 * fragment header, and each is <= 64 bytes.
13905 	 */
13906 	start = nw_off + sizeof(*ip6h);
13907 	nexthdr = &ip6h->nexthdr;
13908 	while (ipv6_ext_hdr(*nexthdr)) {
13909 		struct ipv6_opt_hdr *hp;
13910 		int hdrlen;
13911 
13912 		if (hdr_count >= 3 || *nexthdr == NEXTHDR_NONE ||
13913 		    *nexthdr == NEXTHDR_FRAGMENT)
13914 			return false;
13915 		hp = __skb_header_pointer(NULL, start, sizeof(*hp), skb->data,
13916 					  skb_headlen(skb), NULL);
13917 		if (!hp)
13918 			return false;
13919 		if (*nexthdr == NEXTHDR_AUTH)
13920 			hdrlen = ipv6_authlen(hp);
13921 		else
13922 			hdrlen = ipv6_optlen(hp);
13923 
13924 		if (hdrlen > 64)
13925 			return false;
13926 
13927 		hdr_count++;
13928 		nexthdr = &hp->nexthdr;
13929 		start += hdrlen;
13930 	}
13931 	if (nextp) {
13932 		/* Caller will check inner protocol */
13933 		if (skb->encapsulation) {
13934 			*nextp = nexthdr;
13935 			return true;
13936 		}
13937 		*nextp = NULL;
13938 	}
13939 	/* Only support TCP/UDP for non-tunneled ipv6 and inner ipv6 */
13940 	return *nexthdr == IPPROTO_TCP || *nexthdr == IPPROTO_UDP;
13941 }
13942 
13943 /* For UDP, we can only handle 1 Vxlan port and 1 Geneve port. */
13944 static bool bnxt_udp_tunl_check(struct bnxt *bp, struct sk_buff *skb)
13945 {
13946 	struct udphdr *uh = udp_hdr(skb);
13947 	__be16 udp_port = uh->dest;
13948 
13949 	if (udp_port != bp->vxlan_port && udp_port != bp->nge_port &&
13950 	    udp_port != bp->vxlan_gpe_port)
13951 		return false;
13952 	if (skb->inner_protocol == htons(ETH_P_TEB)) {
13953 		struct ethhdr *eh = inner_eth_hdr(skb);
13954 
13955 		switch (eh->h_proto) {
13956 		case htons(ETH_P_IP):
13957 			return true;
13958 		case htons(ETH_P_IPV6):
13959 			return bnxt_exthdr_check(bp, skb,
13960 						 skb_inner_network_offset(skb),
13961 						 NULL);
13962 		}
13963 	} else if (skb->inner_protocol == htons(ETH_P_IP)) {
13964 		return true;
13965 	} else if (skb->inner_protocol == htons(ETH_P_IPV6)) {
13966 		return bnxt_exthdr_check(bp, skb, skb_inner_network_offset(skb),
13967 					 NULL);
13968 	}
13969 	return false;
13970 }
13971 
13972 static bool bnxt_tunl_check(struct bnxt *bp, struct sk_buff *skb, u8 l4_proto)
13973 {
13974 	switch (l4_proto) {
13975 	case IPPROTO_UDP:
13976 		return bnxt_udp_tunl_check(bp, skb);
13977 	case IPPROTO_IPIP:
13978 		return true;
13979 	case IPPROTO_GRE: {
13980 		switch (skb->inner_protocol) {
13981 		default:
13982 			return false;
13983 		case htons(ETH_P_IP):
13984 			return true;
13985 		case htons(ETH_P_IPV6):
13986 			fallthrough;
13987 		}
13988 	}
13989 	case IPPROTO_IPV6:
13990 		/* Check ext headers of inner ipv6 */
13991 		return bnxt_exthdr_check(bp, skb, skb_inner_network_offset(skb),
13992 					 NULL);
13993 	}
13994 	return false;
13995 }
13996 
13997 static netdev_features_t bnxt_features_check(struct sk_buff *skb,
13998 					     struct net_device *dev,
13999 					     netdev_features_t features)
14000 {
14001 	struct bnxt *bp = netdev_priv(dev);
14002 	u8 *l4_proto;
14003 
14004 	features = vlan_features_check(skb, features);
14005 	switch (vlan_get_protocol(skb)) {
14006 	case htons(ETH_P_IP):
14007 		if (!skb->encapsulation)
14008 			return features;
14009 		l4_proto = &ip_hdr(skb)->protocol;
14010 		if (bnxt_tunl_check(bp, skb, *l4_proto))
14011 			return features;
14012 		break;
14013 	case htons(ETH_P_IPV6):
14014 		if (!bnxt_exthdr_check(bp, skb, skb_network_offset(skb),
14015 				       &l4_proto))
14016 			break;
14017 		if (!l4_proto || bnxt_tunl_check(bp, skb, *l4_proto))
14018 			return features;
14019 		break;
14020 	}
14021 	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
14022 }
14023 
14024 int bnxt_dbg_hwrm_rd_reg(struct bnxt *bp, u32 reg_off, u16 num_words,
14025 			 u32 *reg_buf)
14026 {
14027 	struct hwrm_dbg_read_direct_output *resp;
14028 	struct hwrm_dbg_read_direct_input *req;
14029 	__le32 *dbg_reg_buf;
14030 	dma_addr_t mapping;
14031 	int rc, i;
14032 
14033 	rc = hwrm_req_init(bp, req, HWRM_DBG_READ_DIRECT);
14034 	if (rc)
14035 		return rc;
14036 
14037 	dbg_reg_buf = hwrm_req_dma_slice(bp, req, num_words * 4,
14038 					 &mapping);
14039 	if (!dbg_reg_buf) {
14040 		rc = -ENOMEM;
14041 		goto dbg_rd_reg_exit;
14042 	}
14043 
14044 	req->host_dest_addr = cpu_to_le64(mapping);
14045 
14046 	resp = hwrm_req_hold(bp, req);
14047 	req->read_addr = cpu_to_le32(reg_off + CHIMP_REG_VIEW_ADDR);
14048 	req->read_len32 = cpu_to_le32(num_words);
14049 
14050 	rc = hwrm_req_send(bp, req);
14051 	if (rc || resp->error_code) {
14052 		rc = -EIO;
14053 		goto dbg_rd_reg_exit;
14054 	}
14055 	for (i = 0; i < num_words; i++)
14056 		reg_buf[i] = le32_to_cpu(dbg_reg_buf[i]);
14057 
14058 dbg_rd_reg_exit:
14059 	hwrm_req_drop(bp, req);
14060 	return rc;
14061 }
14062 
14063 static int bnxt_dbg_hwrm_ring_info_get(struct bnxt *bp, u8 ring_type,
14064 				       u32 ring_id, u32 *prod, u32 *cons)
14065 {
14066 	struct hwrm_dbg_ring_info_get_output *resp;
14067 	struct hwrm_dbg_ring_info_get_input *req;
14068 	int rc;
14069 
14070 	rc = hwrm_req_init(bp, req, HWRM_DBG_RING_INFO_GET);
14071 	if (rc)
14072 		return rc;
14073 
14074 	req->ring_type = ring_type;
14075 	req->fw_ring_id = cpu_to_le32(ring_id);
14076 	resp = hwrm_req_hold(bp, req);
14077 	rc = hwrm_req_send(bp, req);
14078 	if (!rc) {
14079 		*prod = le32_to_cpu(resp->producer_index);
14080 		*cons = le32_to_cpu(resp->consumer_index);
14081 	}
14082 	hwrm_req_drop(bp, req);
14083 	return rc;
14084 }
14085 
14086 static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
14087 {
14088 	struct bnxt_tx_ring_info *txr;
14089 	int i = bnapi->index, j;
14090 
14091 	bnxt_for_each_napi_tx(j, bnapi, txr)
14092 		netdev_info(bnapi->bp->dev, "[%d.%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
14093 			    i, j, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
14094 			    txr->tx_cons);
14095 }
14096 
14097 static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
14098 {
14099 	struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
14100 	int i = bnapi->index;
14101 
14102 	if (!rxr)
14103 		return;
14104 
14105 	netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
14106 		    i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
14107 		    rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
14108 		    rxr->rx_sw_agg_prod);
14109 }
14110 
14111 static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
14112 {
14113 	struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring, *cpr2;
14114 	int i = bnapi->index, j;
14115 
14116 	netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
14117 		    i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
14118 	for (j = 0; j < cpr->cp_ring_count; j++) {
14119 		cpr2 = &cpr->cp_ring_arr[j];
14120 		if (!cpr2->bnapi)
14121 			continue;
14122 		netdev_info(bnapi->bp->dev, "[%d.%d]: cp{fw_ring: %d raw_cons: %x}\n",
14123 			    i, j, cpr2->cp_ring_struct.fw_ring_id,
14124 			    cpr2->cp_raw_cons);
14125 	}
14126 }
14127 
14128 static void bnxt_dbg_dump_states(struct bnxt *bp)
14129 {
14130 	int i;
14131 	struct bnxt_napi *bnapi;
14132 
14133 	for (i = 0; i < bp->cp_nr_rings; i++) {
14134 		bnapi = bp->bnapi[i];
14135 		if (netif_msg_drv(bp)) {
14136 			bnxt_dump_tx_sw_state(bnapi);
14137 			bnxt_dump_rx_sw_state(bnapi);
14138 			bnxt_dump_cp_sw_state(bnapi);
14139 		}
14140 	}
14141 }
14142 
14143 static int bnxt_hwrm_rx_ring_reset(struct bnxt *bp, int ring_nr)
14144 {
14145 	struct bnxt_rx_ring_info *rxr = &bp->rx_ring[ring_nr];
14146 	struct hwrm_ring_reset_input *req;
14147 	struct bnxt_napi *bnapi = rxr->bnapi;
14148 	struct bnxt_cp_ring_info *cpr;
14149 	u16 cp_ring_id;
14150 	int rc;
14151 
14152 	rc = hwrm_req_init(bp, req, HWRM_RING_RESET);
14153 	if (rc)
14154 		return rc;
14155 
14156 	cpr = &bnapi->cp_ring;
14157 	cp_ring_id = cpr->cp_ring_struct.fw_ring_id;
14158 	req->cmpl_ring = cpu_to_le16(cp_ring_id);
14159 	req->ring_type = RING_RESET_REQ_RING_TYPE_RX_RING_GRP;
14160 	req->ring_id = cpu_to_le16(bp->grp_info[bnapi->index].fw_grp_id);
14161 	return hwrm_req_send_silent(bp, req);
14162 }
14163 
14164 static void bnxt_reset_task(struct bnxt *bp, bool silent)
14165 {
14166 	if (!silent)
14167 		bnxt_dbg_dump_states(bp);
14168 	if (netif_running(bp->dev)) {
14169 		bnxt_close_nic(bp, !silent, false);
14170 		bnxt_open_nic(bp, !silent, false);
14171 	}
14172 }
14173 
14174 static void bnxt_tx_timeout(struct net_device *dev, unsigned int txqueue)
14175 {
14176 	struct bnxt *bp = netdev_priv(dev);
14177 
14178 	netdev_err(bp->dev,  "TX timeout detected, starting reset task!\n");
14179 	bnxt_queue_sp_work(bp, BNXT_RESET_TASK_SP_EVENT);
14180 }
14181 
14182 static void bnxt_fw_health_check(struct bnxt *bp)
14183 {
14184 	struct bnxt_fw_health *fw_health = bp->fw_health;
14185 	struct pci_dev *pdev = bp->pdev;
14186 	u32 val;
14187 
14188 	if (!fw_health->enabled || test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
14189 		return;
14190 
14191 	/* Make sure it is enabled before checking the tmr_counter. */
14192 	smp_rmb();
14193 	if (fw_health->tmr_counter) {
14194 		fw_health->tmr_counter--;
14195 		return;
14196 	}
14197 
14198 	val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
14199 	if (val == fw_health->last_fw_heartbeat && pci_device_is_present(pdev)) {
14200 		fw_health->arrests++;
14201 		goto fw_reset;
14202 	}
14203 
14204 	fw_health->last_fw_heartbeat = val;
14205 
14206 	val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
14207 	if (val != fw_health->last_fw_reset_cnt && pci_device_is_present(pdev)) {
14208 		fw_health->discoveries++;
14209 		goto fw_reset;
14210 	}
14211 
14212 	fw_health->tmr_counter = fw_health->tmr_multiplier;
14213 	return;
14214 
14215 fw_reset:
14216 	bnxt_queue_sp_work(bp, BNXT_FW_EXCEPTION_SP_EVENT);
14217 }
14218 
14219 static void bnxt_timer(struct timer_list *t)
14220 {
14221 	struct bnxt *bp = timer_container_of(bp, t, timer);
14222 	struct net_device *dev = bp->dev;
14223 
14224 	if (!netif_running(dev) || !test_bit(BNXT_STATE_OPEN, &bp->state))
14225 		return;
14226 
14227 	if (atomic_read(&bp->intr_sem) != 0)
14228 		goto bnxt_restart_timer;
14229 
14230 	if (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)
14231 		bnxt_fw_health_check(bp);
14232 
14233 	if (BNXT_LINK_IS_UP(bp) && bp->stats_coal_ticks)
14234 		bnxt_queue_sp_work(bp, BNXT_PERIODIC_STATS_SP_EVENT);
14235 
14236 	if (bnxt_tc_flower_enabled(bp))
14237 		bnxt_queue_sp_work(bp, BNXT_FLOW_STATS_SP_EVENT);
14238 
14239 #ifdef CONFIG_RFS_ACCEL
14240 	if ((bp->flags & BNXT_FLAG_RFS) && bp->ntp_fltr_count)
14241 		bnxt_queue_sp_work(bp, BNXT_RX_NTP_FLTR_SP_EVENT);
14242 #endif /*CONFIG_RFS_ACCEL*/
14243 
14244 	if (bp->link_info.phy_retry) {
14245 		if (time_after(jiffies, bp->link_info.phy_retry_expires)) {
14246 			bp->link_info.phy_retry = false;
14247 			netdev_warn(bp->dev, "failed to update phy settings after maximum retries.\n");
14248 		} else {
14249 			bnxt_queue_sp_work(bp, BNXT_UPDATE_PHY_SP_EVENT);
14250 		}
14251 	}
14252 
14253 	if (test_bit(BNXT_STATE_L2_FILTER_RETRY, &bp->state))
14254 		bnxt_queue_sp_work(bp, BNXT_RX_MASK_SP_EVENT);
14255 
14256 	if ((BNXT_CHIP_P5(bp)) && !bp->chip_rev && netif_carrier_ok(dev))
14257 		bnxt_queue_sp_work(bp, BNXT_RING_COAL_NOW_SP_EVENT);
14258 
14259 bnxt_restart_timer:
14260 	mod_timer(&bp->timer, jiffies + bp->current_interval);
14261 }
14262 
14263 static void bnxt_lock_sp(struct bnxt *bp)
14264 {
14265 	/* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
14266 	 * set.  If the device is being closed, bnxt_close() may be holding
14267 	 * netdev instance lock and waiting for BNXT_STATE_IN_SP_TASK to clear.
14268 	 * So we must clear BNXT_STATE_IN_SP_TASK before holding netdev
14269 	 * instance lock.
14270 	 */
14271 	clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
14272 	netdev_lock(bp->dev);
14273 }
14274 
14275 static void bnxt_unlock_sp(struct bnxt *bp)
14276 {
14277 	set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
14278 	netdev_unlock(bp->dev);
14279 }
14280 
14281 /* Only called from bnxt_sp_task() */
14282 static void bnxt_reset(struct bnxt *bp, bool silent)
14283 {
14284 	bnxt_lock_sp(bp);
14285 	if (test_bit(BNXT_STATE_OPEN, &bp->state))
14286 		bnxt_reset_task(bp, silent);
14287 	bnxt_unlock_sp(bp);
14288 }
14289 
14290 /* Only called from bnxt_sp_task() */
14291 static void bnxt_rx_ring_reset(struct bnxt *bp)
14292 {
14293 	int i;
14294 
14295 	bnxt_lock_sp(bp);
14296 	if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
14297 		bnxt_unlock_sp(bp);
14298 		return;
14299 	}
14300 	/* Disable and flush TPA before resetting the RX ring */
14301 	if (bp->flags & BNXT_FLAG_TPA)
14302 		bnxt_set_tpa(bp, false);
14303 	for (i = 0; i < bp->rx_nr_rings; i++) {
14304 		struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
14305 		struct bnxt_cp_ring_info *cpr;
14306 		int rc;
14307 
14308 		if (!rxr->bnapi->in_reset)
14309 			continue;
14310 
14311 		rc = bnxt_hwrm_rx_ring_reset(bp, i);
14312 		if (rc) {
14313 			if (rc == -EINVAL || rc == -EOPNOTSUPP)
14314 				netdev_info_once(bp->dev, "RX ring reset not supported by firmware, falling back to global reset\n");
14315 			else
14316 				netdev_warn(bp->dev, "RX ring reset failed, rc = %d, falling back to global reset\n",
14317 					    rc);
14318 			bnxt_reset_task(bp, true);
14319 			break;
14320 		}
14321 		bnxt_free_one_rx_ring_skbs(bp, rxr);
14322 		rxr->rx_prod = 0;
14323 		rxr->rx_agg_prod = 0;
14324 		rxr->rx_sw_agg_prod = 0;
14325 		rxr->rx_next_cons = 0;
14326 		rxr->bnapi->in_reset = false;
14327 		bnxt_alloc_one_rx_ring(bp, i);
14328 		cpr = &rxr->bnapi->cp_ring;
14329 		cpr->sw_stats->rx.rx_resets++;
14330 		if (bp->flags & BNXT_FLAG_AGG_RINGS)
14331 			bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
14332 		bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
14333 	}
14334 	if (bp->flags & BNXT_FLAG_TPA)
14335 		bnxt_set_tpa(bp, true);
14336 	bnxt_unlock_sp(bp);
14337 }
14338 
14339 static void bnxt_fw_fatal_close(struct bnxt *bp)
14340 {
14341 	bnxt_tx_disable(bp);
14342 	bnxt_disable_napi(bp);
14343 	bnxt_disable_int_sync(bp);
14344 	bnxt_free_irq(bp);
14345 	bnxt_clear_int_mode(bp);
14346 	pci_disable_device(bp->pdev);
14347 }
14348 
14349 static void bnxt_fw_reset_close(struct bnxt *bp)
14350 {
14351 	/* When firmware is in fatal state, quiesce device and disable
14352 	 * bus master to prevent any potential bad DMAs before freeing
14353 	 * kernel memory.
14354 	 */
14355 	if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state)) {
14356 		u16 val = 0;
14357 
14358 		pci_read_config_word(bp->pdev, PCI_SUBSYSTEM_ID, &val);
14359 		if (val == 0xffff)
14360 			bp->fw_reset_min_dsecs = 0;
14361 		bnxt_fw_fatal_close(bp);
14362 	}
14363 	__bnxt_close_nic(bp, true, false);
14364 	bnxt_vf_reps_free(bp);
14365 	bnxt_clear_int_mode(bp);
14366 	bnxt_hwrm_func_drv_unrgtr(bp);
14367 	if (pci_is_enabled(bp->pdev))
14368 		pci_disable_device(bp->pdev);
14369 	bnxt_free_ctx_mem(bp, false);
14370 }
14371 
14372 static bool is_bnxt_fw_ok(struct bnxt *bp)
14373 {
14374 	struct bnxt_fw_health *fw_health = bp->fw_health;
14375 	bool no_heartbeat = false, has_reset = false;
14376 	u32 val;
14377 
14378 	val = bnxt_fw_health_readl(bp, BNXT_FW_HEARTBEAT_REG);
14379 	if (val == fw_health->last_fw_heartbeat)
14380 		no_heartbeat = true;
14381 
14382 	val = bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
14383 	if (val != fw_health->last_fw_reset_cnt)
14384 		has_reset = true;
14385 
14386 	if (!no_heartbeat && has_reset)
14387 		return true;
14388 
14389 	return false;
14390 }
14391 
14392 /* netdev instance lock is acquired before calling this function */
14393 static void bnxt_force_fw_reset(struct bnxt *bp)
14394 {
14395 	struct bnxt_fw_health *fw_health = bp->fw_health;
14396 	struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
14397 	u32 wait_dsecs;
14398 
14399 	if (!test_bit(BNXT_STATE_OPEN, &bp->state) ||
14400 	    test_bit(BNXT_STATE_IN_FW_RESET, &bp->state))
14401 		return;
14402 
14403 	/* we have to serialize with bnxt_refclk_read()*/
14404 	if (ptp) {
14405 		unsigned long flags;
14406 
14407 		write_seqlock_irqsave(&ptp->ptp_lock, flags);
14408 		set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14409 		write_sequnlock_irqrestore(&ptp->ptp_lock, flags);
14410 	} else {
14411 		set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14412 	}
14413 	bnxt_fw_reset_close(bp);
14414 	wait_dsecs = fw_health->master_func_wait_dsecs;
14415 	if (fw_health->primary) {
14416 		if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU)
14417 			wait_dsecs = 0;
14418 		bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
14419 	} else {
14420 		bp->fw_reset_timestamp = jiffies + wait_dsecs * HZ / 10;
14421 		wait_dsecs = fw_health->normal_func_wait_dsecs;
14422 		bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
14423 	}
14424 
14425 	bp->fw_reset_min_dsecs = fw_health->post_reset_wait_dsecs;
14426 	bp->fw_reset_max_dsecs = fw_health->post_reset_max_wait_dsecs;
14427 	bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
14428 }
14429 
14430 void bnxt_fw_exception(struct bnxt *bp)
14431 {
14432 	netdev_warn(bp->dev, "Detected firmware fatal condition, initiating reset\n");
14433 	set_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
14434 	bnxt_ulp_stop(bp);
14435 	bnxt_lock_sp(bp);
14436 	bnxt_force_fw_reset(bp);
14437 	bnxt_unlock_sp(bp);
14438 }
14439 
14440 /* Returns the number of registered VFs, or 1 if VF configuration is pending, or
14441  * < 0 on error.
14442  */
14443 static int bnxt_get_registered_vfs(struct bnxt *bp)
14444 {
14445 #ifdef CONFIG_BNXT_SRIOV
14446 	int rc;
14447 
14448 	if (!BNXT_PF(bp))
14449 		return 0;
14450 
14451 	rc = bnxt_hwrm_func_qcfg(bp);
14452 	if (rc) {
14453 		netdev_err(bp->dev, "func_qcfg cmd failed, rc = %d\n", rc);
14454 		return rc;
14455 	}
14456 	if (bp->pf.registered_vfs)
14457 		return bp->pf.registered_vfs;
14458 	if (bp->sriov_cfg)
14459 		return 1;
14460 #endif
14461 	return 0;
14462 }
14463 
14464 void bnxt_fw_reset(struct bnxt *bp)
14465 {
14466 	bnxt_ulp_stop(bp);
14467 	bnxt_lock_sp(bp);
14468 	if (test_bit(BNXT_STATE_OPEN, &bp->state) &&
14469 	    !test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
14470 		struct bnxt_ptp_cfg *ptp = bp->ptp_cfg;
14471 		int n = 0, tmo;
14472 
14473 		/* we have to serialize with bnxt_refclk_read()*/
14474 		if (ptp) {
14475 			unsigned long flags;
14476 
14477 			write_seqlock_irqsave(&ptp->ptp_lock, flags);
14478 			set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14479 			write_sequnlock_irqrestore(&ptp->ptp_lock, flags);
14480 		} else {
14481 			set_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14482 		}
14483 		if (bp->pf.active_vfs &&
14484 		    !test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state))
14485 			n = bnxt_get_registered_vfs(bp);
14486 		if (n < 0) {
14487 			netdev_err(bp->dev, "Firmware reset aborted, rc = %d\n",
14488 				   n);
14489 			clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
14490 			netif_close(bp->dev);
14491 			goto fw_reset_exit;
14492 		} else if (n > 0) {
14493 			u16 vf_tmo_dsecs = n * 10;
14494 
14495 			if (bp->fw_reset_max_dsecs < vf_tmo_dsecs)
14496 				bp->fw_reset_max_dsecs = vf_tmo_dsecs;
14497 			bp->fw_reset_state =
14498 				BNXT_FW_RESET_STATE_POLL_VF;
14499 			bnxt_queue_fw_reset_work(bp, HZ / 10);
14500 			goto fw_reset_exit;
14501 		}
14502 		bnxt_fw_reset_close(bp);
14503 		if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
14504 			bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
14505 			tmo = HZ / 10;
14506 		} else {
14507 			bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
14508 			tmo = bp->fw_reset_min_dsecs * HZ / 10;
14509 		}
14510 		bnxt_queue_fw_reset_work(bp, tmo);
14511 	}
14512 fw_reset_exit:
14513 	bnxt_unlock_sp(bp);
14514 }
14515 
14516 static void bnxt_chk_missed_irq(struct bnxt *bp)
14517 {
14518 	int i;
14519 
14520 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
14521 		return;
14522 
14523 	for (i = 0; i < bp->cp_nr_rings; i++) {
14524 		struct bnxt_napi *bnapi = bp->bnapi[i];
14525 		struct bnxt_cp_ring_info *cpr;
14526 		u32 fw_ring_id;
14527 		int j;
14528 
14529 		if (!bnapi)
14530 			continue;
14531 
14532 		cpr = &bnapi->cp_ring;
14533 		for (j = 0; j < cpr->cp_ring_count; j++) {
14534 			struct bnxt_cp_ring_info *cpr2 = &cpr->cp_ring_arr[j];
14535 			u32 val[2];
14536 
14537 			if (cpr2->has_more_work || !bnxt_has_work(bp, cpr2))
14538 				continue;
14539 
14540 			if (cpr2->cp_raw_cons != cpr2->last_cp_raw_cons) {
14541 				cpr2->last_cp_raw_cons = cpr2->cp_raw_cons;
14542 				continue;
14543 			}
14544 			fw_ring_id = cpr2->cp_ring_struct.fw_ring_id;
14545 			bnxt_dbg_hwrm_ring_info_get(bp,
14546 				DBG_RING_INFO_GET_REQ_RING_TYPE_L2_CMPL,
14547 				fw_ring_id, &val[0], &val[1]);
14548 			cpr->sw_stats->cmn.missed_irqs++;
14549 		}
14550 	}
14551 }
14552 
14553 static void bnxt_cfg_ntp_filters(struct bnxt *);
14554 
14555 static void bnxt_init_ethtool_link_settings(struct bnxt *bp)
14556 {
14557 	struct bnxt_link_info *link_info = &bp->link_info;
14558 
14559 	if (BNXT_AUTO_MODE(link_info->auto_mode)) {
14560 		link_info->autoneg = BNXT_AUTONEG_SPEED;
14561 		if (bp->hwrm_spec_code >= 0x10201) {
14562 			if (link_info->auto_pause_setting &
14563 			    PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
14564 				link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
14565 		} else {
14566 			link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
14567 		}
14568 		bnxt_set_auto_speed(link_info);
14569 	} else {
14570 		bnxt_set_force_speed(link_info);
14571 		link_info->req_duplex = link_info->duplex_setting;
14572 	}
14573 	if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
14574 		link_info->req_flow_ctrl =
14575 			link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
14576 	else
14577 		link_info->req_flow_ctrl = link_info->force_pause_setting;
14578 }
14579 
14580 static void bnxt_fw_echo_reply(struct bnxt *bp)
14581 {
14582 	struct bnxt_fw_health *fw_health = bp->fw_health;
14583 	struct hwrm_func_echo_response_input *req;
14584 	int rc;
14585 
14586 	rc = hwrm_req_init(bp, req, HWRM_FUNC_ECHO_RESPONSE);
14587 	if (rc)
14588 		return;
14589 	req->event_data1 = cpu_to_le32(fw_health->echo_req_data1);
14590 	req->event_data2 = cpu_to_le32(fw_health->echo_req_data2);
14591 	hwrm_req_send(bp, req);
14592 }
14593 
14594 static void bnxt_ulp_restart(struct bnxt *bp)
14595 {
14596 	bnxt_ulp_stop(bp);
14597 	bnxt_ulp_start(bp, 0);
14598 }
14599 
14600 static void bnxt_sp_task(struct work_struct *work)
14601 {
14602 	struct bnxt *bp = container_of(work, struct bnxt, sp_task);
14603 
14604 	set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
14605 	smp_mb__after_atomic();
14606 	if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
14607 		clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
14608 		return;
14609 	}
14610 
14611 	if (test_and_clear_bit(BNXT_RESTART_ULP_SP_EVENT, &bp->sp_event)) {
14612 		bnxt_ulp_restart(bp);
14613 		bnxt_reenable_sriov(bp);
14614 	}
14615 
14616 	if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
14617 		bnxt_cfg_rx_mode(bp);
14618 
14619 	if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
14620 		bnxt_cfg_ntp_filters(bp);
14621 	if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
14622 		bnxt_hwrm_exec_fwd_req(bp);
14623 	if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
14624 		netdev_info(bp->dev, "Receive PF driver unload event!\n");
14625 	if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
14626 		bnxt_hwrm_port_qstats(bp, 0);
14627 		bnxt_hwrm_port_qstats_ext(bp, 0);
14628 		bnxt_accumulate_all_stats(bp);
14629 	}
14630 
14631 	if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
14632 		int rc;
14633 
14634 		mutex_lock(&bp->link_lock);
14635 		if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
14636 				       &bp->sp_event))
14637 			bnxt_hwrm_phy_qcaps(bp);
14638 
14639 		rc = bnxt_update_link(bp, true);
14640 		if (rc)
14641 			netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
14642 				   rc);
14643 
14644 		if (test_and_clear_bit(BNXT_LINK_CFG_CHANGE_SP_EVENT,
14645 				       &bp->sp_event))
14646 			bnxt_init_ethtool_link_settings(bp);
14647 		mutex_unlock(&bp->link_lock);
14648 	}
14649 	if (test_and_clear_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event)) {
14650 		int rc;
14651 
14652 		mutex_lock(&bp->link_lock);
14653 		rc = bnxt_update_phy_setting(bp);
14654 		mutex_unlock(&bp->link_lock);
14655 		if (rc) {
14656 			netdev_warn(bp->dev, "update phy settings retry failed\n");
14657 		} else {
14658 			bp->link_info.phy_retry = false;
14659 			netdev_info(bp->dev, "update phy settings retry succeeded\n");
14660 		}
14661 	}
14662 	if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
14663 		mutex_lock(&bp->link_lock);
14664 		bnxt_get_port_module_status(bp);
14665 		mutex_unlock(&bp->link_lock);
14666 	}
14667 
14668 	if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
14669 		bnxt_tc_flow_stats_work(bp);
14670 
14671 	if (test_and_clear_bit(BNXT_RING_COAL_NOW_SP_EVENT, &bp->sp_event))
14672 		bnxt_chk_missed_irq(bp);
14673 
14674 	if (test_and_clear_bit(BNXT_FW_ECHO_REQUEST_SP_EVENT, &bp->sp_event))
14675 		bnxt_fw_echo_reply(bp);
14676 
14677 	if (test_and_clear_bit(BNXT_THERMAL_THRESHOLD_SP_EVENT, &bp->sp_event))
14678 		bnxt_hwmon_notify_event(bp);
14679 
14680 	/* These functions below will clear BNXT_STATE_IN_SP_TASK.  They
14681 	 * must be the last functions to be called before exiting.
14682 	 */
14683 	if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
14684 		bnxt_reset(bp, false);
14685 
14686 	if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
14687 		bnxt_reset(bp, true);
14688 
14689 	if (test_and_clear_bit(BNXT_RST_RING_SP_EVENT, &bp->sp_event))
14690 		bnxt_rx_ring_reset(bp);
14691 
14692 	if (test_and_clear_bit(BNXT_FW_RESET_NOTIFY_SP_EVENT, &bp->sp_event)) {
14693 		if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state) ||
14694 		    test_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state))
14695 			bnxt_devlink_health_fw_report(bp);
14696 		else
14697 			bnxt_fw_reset(bp);
14698 	}
14699 
14700 	if (test_and_clear_bit(BNXT_FW_EXCEPTION_SP_EVENT, &bp->sp_event)) {
14701 		if (!is_bnxt_fw_ok(bp))
14702 			bnxt_devlink_health_fw_report(bp);
14703 	}
14704 
14705 	smp_mb__before_atomic();
14706 	clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
14707 }
14708 
14709 static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
14710 				int *max_cp);
14711 
14712 /* Under netdev instance lock */
14713 int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
14714 		     int tx_xdp)
14715 {
14716 	int max_rx, max_tx, max_cp, tx_sets = 1, tx_cp;
14717 	struct bnxt_hw_rings hwr = {0};
14718 	int rx_rings = rx;
14719 	int rc;
14720 
14721 	if (tcs)
14722 		tx_sets = tcs;
14723 
14724 	_bnxt_get_max_rings(bp, &max_rx, &max_tx, &max_cp);
14725 
14726 	if (max_rx < rx_rings)
14727 		return -ENOMEM;
14728 
14729 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
14730 		rx_rings <<= 1;
14731 
14732 	hwr.rx = rx_rings;
14733 	hwr.tx = tx * tx_sets + tx_xdp;
14734 	if (max_tx < hwr.tx)
14735 		return -ENOMEM;
14736 
14737 	hwr.vnic = bnxt_get_total_vnics(bp, rx);
14738 
14739 	tx_cp = __bnxt_num_tx_to_cp(bp, hwr.tx, tx_sets, tx_xdp);
14740 	hwr.cp = sh ? max_t(int, tx_cp, rx) : tx_cp + rx;
14741 	if (max_cp < hwr.cp)
14742 		return -ENOMEM;
14743 	hwr.stat = hwr.cp;
14744 	if (BNXT_NEW_RM(bp)) {
14745 		hwr.cp += bnxt_get_ulp_msix_num_in_use(bp);
14746 		hwr.stat += bnxt_get_ulp_stat_ctxs_in_use(bp);
14747 		hwr.grp = rx;
14748 		hwr.rss_ctx = bnxt_get_total_rss_ctxs(bp, &hwr);
14749 	}
14750 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS)
14751 		hwr.cp_p5 = hwr.tx + rx;
14752 	rc = bnxt_hwrm_check_rings(bp, &hwr);
14753 	if (!rc && pci_msix_can_alloc_dyn(bp->pdev)) {
14754 		if (!bnxt_ulp_registered(bp->edev)) {
14755 			hwr.cp += bnxt_get_ulp_msix_num(bp);
14756 			hwr.cp = min_t(int, hwr.cp, bnxt_get_max_func_irqs(bp));
14757 		}
14758 		if (hwr.cp > bp->total_irqs) {
14759 			int total_msix = bnxt_change_msix(bp, hwr.cp);
14760 
14761 			if (total_msix < hwr.cp) {
14762 				netdev_warn(bp->dev, "Unable to allocate %d MSIX vectors, maximum available %d\n",
14763 					    hwr.cp, total_msix);
14764 				rc = -ENOSPC;
14765 			}
14766 		}
14767 	}
14768 	return rc;
14769 }
14770 
14771 static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
14772 {
14773 	if (bp->bar2) {
14774 		pci_iounmap(pdev, bp->bar2);
14775 		bp->bar2 = NULL;
14776 	}
14777 
14778 	if (bp->bar1) {
14779 		pci_iounmap(pdev, bp->bar1);
14780 		bp->bar1 = NULL;
14781 	}
14782 
14783 	if (bp->bar0) {
14784 		pci_iounmap(pdev, bp->bar0);
14785 		bp->bar0 = NULL;
14786 	}
14787 }
14788 
14789 static void bnxt_cleanup_pci(struct bnxt *bp)
14790 {
14791 	bnxt_unmap_bars(bp, bp->pdev);
14792 	pci_release_regions(bp->pdev);
14793 	if (pci_is_enabled(bp->pdev))
14794 		pci_disable_device(bp->pdev);
14795 }
14796 
14797 static void bnxt_init_dflt_coal(struct bnxt *bp)
14798 {
14799 	struct bnxt_coal_cap *coal_cap = &bp->coal_cap;
14800 	struct bnxt_coal *coal;
14801 	u16 flags = 0;
14802 
14803 	if (coal_cap->cmpl_params &
14804 	    RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET)
14805 		flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
14806 
14807 	/* Tick values in micro seconds.
14808 	 * 1 coal_buf x bufs_per_record = 1 completion record.
14809 	 */
14810 	coal = &bp->rx_coal;
14811 	coal->coal_ticks = 10;
14812 	coal->coal_bufs = 30;
14813 	coal->coal_ticks_irq = 1;
14814 	coal->coal_bufs_irq = 2;
14815 	coal->idle_thresh = 50;
14816 	coal->bufs_per_record = 2;
14817 	coal->budget = 64;		/* NAPI budget */
14818 	coal->flags = flags;
14819 
14820 	coal = &bp->tx_coal;
14821 	coal->coal_ticks = 28;
14822 	coal->coal_bufs = 30;
14823 	coal->coal_ticks_irq = 2;
14824 	coal->coal_bufs_irq = 2;
14825 	coal->bufs_per_record = 1;
14826 	coal->flags = flags;
14827 
14828 	bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
14829 }
14830 
14831 /* FW that pre-reserves 1 VNIC per function */
14832 static bool bnxt_fw_pre_resv_vnics(struct bnxt *bp)
14833 {
14834 	u16 fw_maj = BNXT_FW_MAJ(bp), fw_bld = BNXT_FW_BLD(bp);
14835 
14836 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
14837 	    (fw_maj > 218 || (fw_maj == 218 && fw_bld >= 18)))
14838 		return true;
14839 	if ((bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
14840 	    (fw_maj > 216 || (fw_maj == 216 && fw_bld >= 172)))
14841 		return true;
14842 	return false;
14843 }
14844 
14845 static void bnxt_hwrm_pfcwd_qcaps(struct bnxt *bp)
14846 {
14847 	struct hwrm_queue_pfcwd_timeout_qcaps_output *resp;
14848 	struct hwrm_queue_pfcwd_timeout_qcaps_input *req;
14849 	int rc;
14850 
14851 	bp->max_pfcwd_tmo_ms = 0;
14852 	rc = hwrm_req_init(bp, req, HWRM_QUEUE_PFCWD_TIMEOUT_QCAPS);
14853 	if (rc)
14854 		return;
14855 	resp = hwrm_req_hold(bp, req);
14856 	rc = hwrm_req_send_silent(bp, req);
14857 	if (!rc)
14858 		bp->max_pfcwd_tmo_ms = le16_to_cpu(resp->max_pfcwd_timeout);
14859 	hwrm_req_drop(bp, req);
14860 }
14861 
14862 static int bnxt_fw_init_one_p1(struct bnxt *bp)
14863 {
14864 	int rc;
14865 
14866 	bp->fw_cap = 0;
14867 	rc = bnxt_hwrm_ver_get(bp);
14868 	/* FW may be unresponsive after FLR. FLR must complete within 100 msec
14869 	 * so wait before continuing with recovery.
14870 	 */
14871 	if (rc)
14872 		msleep(100);
14873 	bnxt_try_map_fw_health_reg(bp);
14874 	if (rc) {
14875 		rc = bnxt_try_recover_fw(bp);
14876 		if (rc)
14877 			return rc;
14878 		rc = bnxt_hwrm_ver_get(bp);
14879 		if (rc)
14880 			return rc;
14881 	}
14882 
14883 	bnxt_nvm_cfg_ver_get(bp);
14884 
14885 	rc = bnxt_hwrm_func_reset(bp);
14886 	if (rc)
14887 		return -ENODEV;
14888 
14889 	bnxt_hwrm_fw_set_time(bp);
14890 	return 0;
14891 }
14892 
14893 static int bnxt_fw_init_one_p2(struct bnxt *bp)
14894 {
14895 	int rc;
14896 
14897 	/* Get the MAX capabilities for this function */
14898 	rc = bnxt_hwrm_func_qcaps(bp);
14899 	if (rc) {
14900 		netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
14901 			   rc);
14902 		return -ENODEV;
14903 	}
14904 
14905 	rc = bnxt_hwrm_cfa_adv_flow_mgnt_qcaps(bp);
14906 	if (rc)
14907 		netdev_warn(bp->dev, "hwrm query adv flow mgnt failure rc: %d\n",
14908 			    rc);
14909 
14910 	if (bnxt_alloc_fw_health(bp)) {
14911 		netdev_warn(bp->dev, "no memory for firmware error recovery\n");
14912 	} else {
14913 		rc = bnxt_hwrm_error_recovery_qcfg(bp);
14914 		if (rc)
14915 			netdev_warn(bp->dev, "hwrm query error recovery failure rc: %d\n",
14916 				    rc);
14917 	}
14918 
14919 	rc = bnxt_hwrm_func_drv_rgtr(bp, NULL, 0, false);
14920 	if (rc)
14921 		return -ENODEV;
14922 
14923 	rc = bnxt_alloc_crash_dump_mem(bp);
14924 	if (rc)
14925 		netdev_warn(bp->dev, "crash dump mem alloc failure rc: %d\n",
14926 			    rc);
14927 	if (!rc) {
14928 		rc = bnxt_hwrm_crash_dump_mem_cfg(bp);
14929 		if (rc) {
14930 			bnxt_free_crash_dump_mem(bp);
14931 			netdev_warn(bp->dev,
14932 				    "hwrm crash dump mem failure rc: %d\n", rc);
14933 		}
14934 	}
14935 
14936 	if (bnxt_fw_pre_resv_vnics(bp))
14937 		bp->fw_cap |= BNXT_FW_CAP_PRE_RESV_VNICS;
14938 
14939 	bnxt_hwrm_pfcwd_qcaps(bp);
14940 	bnxt_hwrm_func_qcfg(bp);
14941 	bnxt_hwrm_vnic_qcaps(bp);
14942 	bnxt_hwrm_port_led_qcaps(bp);
14943 	bnxt_ethtool_init(bp);
14944 	if (bp->fw_cap & BNXT_FW_CAP_PTP)
14945 		__bnxt_hwrm_ptp_qcfg(bp);
14946 	bnxt_dcb_init(bp);
14947 	bnxt_hwmon_init(bp);
14948 	return 0;
14949 }
14950 
14951 static void bnxt_set_dflt_rss_hash_type(struct bnxt *bp)
14952 {
14953 	bp->rss_cap &= ~BNXT_RSS_CAP_UDP_RSS_CAP;
14954 	bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
14955 			   VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
14956 			   VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
14957 			   VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
14958 	if (bp->rss_cap & BNXT_RSS_CAP_RSS_HASH_TYPE_DELTA)
14959 		bp->rss_hash_delta = bp->rss_hash_cfg;
14960 	if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
14961 		bp->rss_cap |= BNXT_RSS_CAP_UDP_RSS_CAP;
14962 		bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
14963 				    VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
14964 	}
14965 }
14966 
14967 static void bnxt_set_dflt_rfs(struct bnxt *bp)
14968 {
14969 	struct net_device *dev = bp->dev;
14970 
14971 	dev->hw_features &= ~NETIF_F_NTUPLE;
14972 	dev->features &= ~NETIF_F_NTUPLE;
14973 	bp->flags &= ~BNXT_FLAG_RFS;
14974 	if (bnxt_rfs_supported(bp)) {
14975 		dev->hw_features |= NETIF_F_NTUPLE;
14976 		if (bnxt_rfs_capable(bp, false)) {
14977 			bp->flags |= BNXT_FLAG_RFS;
14978 			dev->features |= NETIF_F_NTUPLE;
14979 		}
14980 	}
14981 }
14982 
14983 static void bnxt_fw_init_one_p3(struct bnxt *bp)
14984 {
14985 	struct pci_dev *pdev = bp->pdev;
14986 
14987 	bnxt_set_dflt_rss_hash_type(bp);
14988 	bnxt_set_dflt_rfs(bp);
14989 
14990 	bnxt_get_wol_settings(bp);
14991 	if (bp->flags & BNXT_FLAG_WOL_CAP)
14992 		device_set_wakeup_enable(&pdev->dev, bp->wol);
14993 	else
14994 		device_set_wakeup_capable(&pdev->dev, false);
14995 
14996 	bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
14997 	bnxt_hwrm_coal_params_qcaps(bp);
14998 }
14999 
15000 static int bnxt_probe_phy(struct bnxt *bp, bool fw_dflt);
15001 
15002 int bnxt_fw_init_one(struct bnxt *bp)
15003 {
15004 	int rc;
15005 
15006 	rc = bnxt_fw_init_one_p1(bp);
15007 	if (rc) {
15008 		netdev_err(bp->dev, "Firmware init phase 1 failed\n");
15009 		return rc;
15010 	}
15011 	rc = bnxt_fw_init_one_p2(bp);
15012 	if (rc) {
15013 		netdev_err(bp->dev, "Firmware init phase 2 failed\n");
15014 		return rc;
15015 	}
15016 	rc = bnxt_probe_phy(bp, false);
15017 	if (rc)
15018 		return rc;
15019 	rc = bnxt_approve_mac(bp, bp->dev->dev_addr, false);
15020 	if (rc)
15021 		return rc;
15022 
15023 	bnxt_fw_init_one_p3(bp);
15024 	return 0;
15025 }
15026 
15027 static void bnxt_fw_reset_writel(struct bnxt *bp, int reg_idx)
15028 {
15029 	struct bnxt_fw_health *fw_health = bp->fw_health;
15030 	u32 reg = fw_health->fw_reset_seq_regs[reg_idx];
15031 	u32 val = fw_health->fw_reset_seq_vals[reg_idx];
15032 	u32 reg_type, reg_off, delay_msecs;
15033 
15034 	delay_msecs = fw_health->fw_reset_seq_delay_msec[reg_idx];
15035 	reg_type = BNXT_FW_HEALTH_REG_TYPE(reg);
15036 	reg_off = BNXT_FW_HEALTH_REG_OFF(reg);
15037 	switch (reg_type) {
15038 	case BNXT_FW_HEALTH_REG_TYPE_CFG:
15039 		pci_write_config_dword(bp->pdev, reg_off, val);
15040 		break;
15041 	case BNXT_FW_HEALTH_REG_TYPE_GRC:
15042 		writel(reg_off & BNXT_GRC_BASE_MASK,
15043 		       bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 4);
15044 		reg_off = (reg_off & BNXT_GRC_OFFSET_MASK) + 0x2000;
15045 		fallthrough;
15046 	case BNXT_FW_HEALTH_REG_TYPE_BAR0:
15047 		writel(val, bp->bar0 + reg_off);
15048 		break;
15049 	case BNXT_FW_HEALTH_REG_TYPE_BAR1:
15050 		writel(val, bp->bar1 + reg_off);
15051 		break;
15052 	}
15053 	if (delay_msecs) {
15054 		pci_read_config_dword(bp->pdev, 0, &val);
15055 		msleep(delay_msecs);
15056 	}
15057 }
15058 
15059 bool bnxt_hwrm_reset_permitted(struct bnxt *bp)
15060 {
15061 	struct hwrm_func_qcfg_output *resp;
15062 	struct hwrm_func_qcfg_input *req;
15063 	bool result = true; /* firmware will enforce if unknown */
15064 
15065 	if (~bp->fw_cap & BNXT_FW_CAP_HOT_RESET_IF)
15066 		return result;
15067 
15068 	if (hwrm_req_init(bp, req, HWRM_FUNC_QCFG))
15069 		return result;
15070 
15071 	req->fid = cpu_to_le16(0xffff);
15072 	resp = hwrm_req_hold(bp, req);
15073 	if (!hwrm_req_send(bp, req))
15074 		result = !!(le16_to_cpu(resp->flags) &
15075 			    FUNC_QCFG_RESP_FLAGS_HOT_RESET_ALLOWED);
15076 	hwrm_req_drop(bp, req);
15077 	return result;
15078 }
15079 
15080 static void bnxt_reset_all(struct bnxt *bp)
15081 {
15082 	struct bnxt_fw_health *fw_health = bp->fw_health;
15083 	int i, rc;
15084 
15085 	if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
15086 		bnxt_fw_reset_via_optee(bp);
15087 		bp->fw_reset_timestamp = jiffies;
15088 		return;
15089 	}
15090 
15091 	if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_HOST) {
15092 		for (i = 0; i < fw_health->fw_reset_seq_cnt; i++)
15093 			bnxt_fw_reset_writel(bp, i);
15094 	} else if (fw_health->flags & ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU) {
15095 		struct hwrm_fw_reset_input *req;
15096 
15097 		rc = hwrm_req_init(bp, req, HWRM_FW_RESET);
15098 		if (!rc) {
15099 			req->target_id = cpu_to_le16(HWRM_TARGET_ID_KONG);
15100 			req->embedded_proc_type = FW_RESET_REQ_EMBEDDED_PROC_TYPE_CHIP;
15101 			req->selfrst_status = FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP;
15102 			req->flags = FW_RESET_REQ_FLAGS_RESET_GRACEFUL;
15103 			rc = hwrm_req_send(bp, req);
15104 		}
15105 		if (rc != -ENODEV)
15106 			netdev_warn(bp->dev, "Unable to reset FW rc=%d\n", rc);
15107 	}
15108 	bp->fw_reset_timestamp = jiffies;
15109 }
15110 
15111 static bool bnxt_fw_reset_timeout(struct bnxt *bp)
15112 {
15113 	return time_after(jiffies, bp->fw_reset_timestamp +
15114 			  (bp->fw_reset_max_dsecs * HZ / 10));
15115 }
15116 
15117 static void bnxt_fw_reset_abort(struct bnxt *bp, int rc)
15118 {
15119 	clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
15120 	if (bp->fw_reset_state != BNXT_FW_RESET_STATE_POLL_VF)
15121 		bnxt_dl_health_fw_status_update(bp, false);
15122 	bp->fw_reset_state = BNXT_FW_RESET_STATE_ABORT;
15123 	netif_close(bp->dev);
15124 }
15125 
15126 static void bnxt_fw_reset_task(struct work_struct *work)
15127 {
15128 	struct bnxt *bp = container_of(work, struct bnxt, fw_reset_task.work);
15129 	int rc = 0;
15130 
15131 	if (!test_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
15132 		netdev_err(bp->dev, "bnxt_fw_reset_task() called when not in fw reset mode!\n");
15133 		return;
15134 	}
15135 
15136 	switch (bp->fw_reset_state) {
15137 	case BNXT_FW_RESET_STATE_POLL_VF: {
15138 		int n = bnxt_get_registered_vfs(bp);
15139 		int tmo;
15140 
15141 		if (n < 0) {
15142 			netdev_err(bp->dev, "Firmware reset aborted, subsequent func_qcfg cmd failed, rc = %d, %d msecs since reset timestamp\n",
15143 				   n, jiffies_to_msecs(jiffies -
15144 				   bp->fw_reset_timestamp));
15145 			goto fw_reset_abort;
15146 		} else if (n > 0) {
15147 			if (bnxt_fw_reset_timeout(bp)) {
15148 				clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
15149 				bp->fw_reset_state = 0;
15150 				netdev_err(bp->dev, "Firmware reset aborted, bnxt_get_registered_vfs() returns %d\n",
15151 					   n);
15152 				goto ulp_start;
15153 			}
15154 			bnxt_queue_fw_reset_work(bp, HZ / 10);
15155 			return;
15156 		}
15157 		bp->fw_reset_timestamp = jiffies;
15158 		netdev_lock(bp->dev);
15159 		if (test_bit(BNXT_STATE_ABORT_ERR, &bp->state)) {
15160 			bnxt_fw_reset_abort(bp, rc);
15161 			netdev_unlock(bp->dev);
15162 			goto ulp_start;
15163 		}
15164 		bnxt_fw_reset_close(bp);
15165 		if (bp->fw_cap & BNXT_FW_CAP_ERR_RECOVER_RELOAD) {
15166 			bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW_DOWN;
15167 			tmo = HZ / 10;
15168 		} else {
15169 			bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
15170 			tmo = bp->fw_reset_min_dsecs * HZ / 10;
15171 		}
15172 		netdev_unlock(bp->dev);
15173 		bnxt_queue_fw_reset_work(bp, tmo);
15174 		return;
15175 	}
15176 	case BNXT_FW_RESET_STATE_POLL_FW_DOWN: {
15177 		u32 val;
15178 
15179 		val = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
15180 		if (!(val & BNXT_FW_STATUS_SHUTDOWN) &&
15181 		    !bnxt_fw_reset_timeout(bp)) {
15182 			bnxt_queue_fw_reset_work(bp, HZ / 5);
15183 			return;
15184 		}
15185 
15186 		if (!bp->fw_health->primary) {
15187 			u32 wait_dsecs = bp->fw_health->normal_func_wait_dsecs;
15188 
15189 			bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
15190 			bnxt_queue_fw_reset_work(bp, wait_dsecs * HZ / 10);
15191 			return;
15192 		}
15193 		bp->fw_reset_state = BNXT_FW_RESET_STATE_RESET_FW;
15194 	}
15195 		fallthrough;
15196 	case BNXT_FW_RESET_STATE_RESET_FW:
15197 		bnxt_reset_all(bp);
15198 		bp->fw_reset_state = BNXT_FW_RESET_STATE_ENABLE_DEV;
15199 		bnxt_queue_fw_reset_work(bp, bp->fw_reset_min_dsecs * HZ / 10);
15200 		return;
15201 	case BNXT_FW_RESET_STATE_ENABLE_DEV:
15202 		bnxt_inv_fw_health_reg(bp);
15203 		if (test_bit(BNXT_STATE_FW_FATAL_COND, &bp->state) &&
15204 		    !bp->fw_reset_min_dsecs) {
15205 			u16 val;
15206 
15207 			pci_read_config_word(bp->pdev, PCI_SUBSYSTEM_ID, &val);
15208 			if (val == 0xffff) {
15209 				if (bnxt_fw_reset_timeout(bp)) {
15210 					netdev_err(bp->dev, "Firmware reset aborted, PCI config space invalid\n");
15211 					rc = -ETIMEDOUT;
15212 					goto fw_reset_abort;
15213 				}
15214 				bnxt_queue_fw_reset_work(bp, HZ / 1000);
15215 				return;
15216 			}
15217 		}
15218 		clear_bit(BNXT_STATE_FW_FATAL_COND, &bp->state);
15219 		clear_bit(BNXT_STATE_FW_NON_FATAL_COND, &bp->state);
15220 		if (test_and_clear_bit(BNXT_STATE_FW_ACTIVATE_RESET, &bp->state) &&
15221 		    !test_bit(BNXT_STATE_FW_ACTIVATE, &bp->state))
15222 			bnxt_dl_remote_reload(bp);
15223 		if (pci_enable_device(bp->pdev)) {
15224 			netdev_err(bp->dev, "Cannot re-enable PCI device\n");
15225 			rc = -ENODEV;
15226 			goto fw_reset_abort;
15227 		}
15228 		pci_set_master(bp->pdev);
15229 		bp->fw_reset_state = BNXT_FW_RESET_STATE_POLL_FW;
15230 		fallthrough;
15231 	case BNXT_FW_RESET_STATE_POLL_FW:
15232 		bp->hwrm_cmd_timeout = SHORT_HWRM_CMD_TIMEOUT;
15233 		rc = bnxt_hwrm_poll(bp);
15234 		if (rc) {
15235 			if (bnxt_fw_reset_timeout(bp)) {
15236 				netdev_err(bp->dev, "Firmware reset aborted\n");
15237 				goto fw_reset_abort_status;
15238 			}
15239 			bnxt_queue_fw_reset_work(bp, HZ / 5);
15240 			return;
15241 		}
15242 		bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
15243 		bp->fw_reset_state = BNXT_FW_RESET_STATE_OPENING;
15244 		fallthrough;
15245 	case BNXT_FW_RESET_STATE_OPENING:
15246 		while (!netdev_trylock(bp->dev)) {
15247 			bnxt_queue_fw_reset_work(bp, HZ / 10);
15248 			return;
15249 		}
15250 		rc = bnxt_open(bp->dev);
15251 		if (rc) {
15252 			netdev_err(bp->dev, "bnxt_open() failed during FW reset\n");
15253 			bnxt_fw_reset_abort(bp, rc);
15254 			netdev_unlock(bp->dev);
15255 			goto ulp_start;
15256 		}
15257 
15258 		if ((bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY) &&
15259 		    bp->fw_health->enabled) {
15260 			bp->fw_health->last_fw_reset_cnt =
15261 				bnxt_fw_health_readl(bp, BNXT_FW_RESET_CNT_REG);
15262 		}
15263 		bp->fw_reset_state = 0;
15264 		/* Make sure fw_reset_state is 0 before clearing the flag */
15265 		smp_mb__before_atomic();
15266 		clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
15267 		bnxt_ptp_reapply_pps(bp);
15268 		clear_bit(BNXT_STATE_FW_ACTIVATE, &bp->state);
15269 		if (test_and_clear_bit(BNXT_STATE_RECOVER, &bp->state)) {
15270 			bnxt_dl_health_fw_recovery_done(bp);
15271 			bnxt_dl_health_fw_status_update(bp, true);
15272 		}
15273 		netdev_unlock(bp->dev);
15274 		bnxt_ulp_start(bp, 0);
15275 		bnxt_reenable_sriov(bp);
15276 		netdev_lock(bp->dev);
15277 		bnxt_vf_reps_alloc(bp);
15278 		bnxt_vf_reps_open(bp);
15279 		netdev_unlock(bp->dev);
15280 		break;
15281 	}
15282 	return;
15283 
15284 fw_reset_abort_status:
15285 	if (bp->fw_health->status_reliable ||
15286 	    (bp->fw_cap & BNXT_FW_CAP_ERROR_RECOVERY)) {
15287 		u32 sts = bnxt_fw_health_readl(bp, BNXT_FW_HEALTH_REG);
15288 
15289 		netdev_err(bp->dev, "fw_health_status 0x%x\n", sts);
15290 	}
15291 fw_reset_abort:
15292 	netdev_lock(bp->dev);
15293 	bnxt_fw_reset_abort(bp, rc);
15294 	netdev_unlock(bp->dev);
15295 ulp_start:
15296 	bnxt_ulp_start(bp, rc);
15297 }
15298 
15299 static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
15300 {
15301 	int rc;
15302 	struct bnxt *bp = netdev_priv(dev);
15303 
15304 	SET_NETDEV_DEV(dev, &pdev->dev);
15305 
15306 	/* enable device (incl. PCI PM wakeup), and bus-mastering */
15307 	rc = pci_enable_device(pdev);
15308 	if (rc) {
15309 		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
15310 		goto init_err;
15311 	}
15312 
15313 	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
15314 		dev_err(&pdev->dev,
15315 			"Cannot find PCI device base address, aborting\n");
15316 		rc = -ENODEV;
15317 		goto init_err_disable;
15318 	}
15319 
15320 	rc = pci_request_regions(pdev, DRV_MODULE_NAME);
15321 	if (rc) {
15322 		dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
15323 		goto init_err_disable;
15324 	}
15325 
15326 	if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
15327 	    dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
15328 		dev_err(&pdev->dev, "System does not support DMA, aborting\n");
15329 		rc = -EIO;
15330 		goto init_err_release;
15331 	}
15332 
15333 	pci_set_master(pdev);
15334 
15335 	bp->dev = dev;
15336 	bp->pdev = pdev;
15337 
15338 	/* Doorbell BAR bp->bar1 is mapped after bnxt_fw_init_one_p2()
15339 	 * determines the BAR size.
15340 	 */
15341 	bp->bar0 = pci_ioremap_bar(pdev, 0);
15342 	if (!bp->bar0) {
15343 		dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
15344 		rc = -ENOMEM;
15345 		goto init_err_release;
15346 	}
15347 
15348 	bp->bar2 = pci_ioremap_bar(pdev, 4);
15349 	if (!bp->bar2) {
15350 		dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
15351 		rc = -ENOMEM;
15352 		goto init_err_release;
15353 	}
15354 
15355 	INIT_WORK(&bp->sp_task, bnxt_sp_task);
15356 	INIT_DELAYED_WORK(&bp->fw_reset_task, bnxt_fw_reset_task);
15357 
15358 	spin_lock_init(&bp->ntp_fltr_lock);
15359 #if BITS_PER_LONG == 32
15360 	spin_lock_init(&bp->db_lock);
15361 #endif
15362 
15363 	bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
15364 	bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
15365 
15366 	timer_setup(&bp->timer, bnxt_timer, 0);
15367 	bp->current_interval = BNXT_TIMER_INTERVAL;
15368 
15369 	bp->vxlan_fw_dst_port_id = INVALID_HW_RING_ID;
15370 	bp->nge_fw_dst_port_id = INVALID_HW_RING_ID;
15371 
15372 	clear_bit(BNXT_STATE_OPEN, &bp->state);
15373 	return 0;
15374 
15375 init_err_release:
15376 	bnxt_unmap_bars(bp, pdev);
15377 	pci_release_regions(pdev);
15378 
15379 init_err_disable:
15380 	pci_disable_device(pdev);
15381 
15382 init_err:
15383 	return rc;
15384 }
15385 
15386 static int bnxt_change_mac_addr(struct net_device *dev, void *p)
15387 {
15388 	struct sockaddr *addr = p;
15389 	struct bnxt *bp = netdev_priv(dev);
15390 	int rc = 0;
15391 
15392 	netdev_assert_locked(dev);
15393 
15394 	if (!is_valid_ether_addr(addr->sa_data))
15395 		return -EADDRNOTAVAIL;
15396 
15397 	if (ether_addr_equal(addr->sa_data, dev->dev_addr))
15398 		return 0;
15399 
15400 	rc = bnxt_approve_mac(bp, addr->sa_data, true);
15401 	if (rc)
15402 		return rc;
15403 
15404 	eth_hw_addr_set(dev, addr->sa_data);
15405 	bnxt_clear_usr_fltrs(bp, true);
15406 	if (netif_running(dev)) {
15407 		bnxt_close_nic(bp, false, false);
15408 		rc = bnxt_open_nic(bp, false, false);
15409 	}
15410 
15411 	return rc;
15412 }
15413 
15414 static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
15415 {
15416 	struct bnxt *bp = netdev_priv(dev);
15417 
15418 	netdev_assert_locked(dev);
15419 
15420 	if (netif_running(dev))
15421 		bnxt_close_nic(bp, true, false);
15422 
15423 	WRITE_ONCE(dev->mtu, new_mtu);
15424 
15425 	/* MTU change may change the AGG ring settings if an XDP multi-buffer
15426 	 * program is attached.  We need to set the AGG rings settings and
15427 	 * rx_skb_func accordingly.
15428 	 */
15429 	if (READ_ONCE(bp->xdp_prog))
15430 		bnxt_set_rx_skb_mode(bp, true);
15431 
15432 	bnxt_set_ring_params(bp);
15433 
15434 	if (netif_running(dev))
15435 		return bnxt_open_nic(bp, true, false);
15436 
15437 	return 0;
15438 }
15439 
15440 int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
15441 {
15442 	struct bnxt *bp = netdev_priv(dev);
15443 	bool sh = false;
15444 	int rc, tx_cp;
15445 
15446 	if (tc > bp->max_tc) {
15447 		netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
15448 			   tc, bp->max_tc);
15449 		return -EINVAL;
15450 	}
15451 
15452 	if (bp->num_tc == tc)
15453 		return 0;
15454 
15455 	if (bp->flags & BNXT_FLAG_SHARED_RINGS)
15456 		sh = true;
15457 
15458 	rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
15459 			      sh, tc, bp->tx_nr_rings_xdp);
15460 	if (rc)
15461 		return rc;
15462 
15463 	/* Needs to close the device and do hw resource re-allocations */
15464 	if (netif_running(bp->dev))
15465 		bnxt_close_nic(bp, true, false);
15466 
15467 	if (tc) {
15468 		bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
15469 		netdev_set_num_tc(dev, tc);
15470 		bp->num_tc = tc;
15471 	} else {
15472 		bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
15473 		netdev_reset_tc(dev);
15474 		bp->num_tc = 0;
15475 	}
15476 	bp->tx_nr_rings += bp->tx_nr_rings_xdp;
15477 	tx_cp = bnxt_num_tx_to_cp(bp, bp->tx_nr_rings);
15478 	bp->cp_nr_rings = sh ? max_t(int, tx_cp, bp->rx_nr_rings) :
15479 			       tx_cp + bp->rx_nr_rings;
15480 
15481 	if (netif_running(bp->dev))
15482 		return bnxt_open_nic(bp, true, false);
15483 
15484 	return 0;
15485 }
15486 
15487 static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
15488 				  void *cb_priv)
15489 {
15490 	struct bnxt *bp = cb_priv;
15491 
15492 	if (!bnxt_tc_flower_enabled(bp) ||
15493 	    !tc_cls_can_offload_and_chain0(bp->dev, type_data))
15494 		return -EOPNOTSUPP;
15495 
15496 	switch (type) {
15497 	case TC_SETUP_CLSFLOWER:
15498 		return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
15499 	default:
15500 		return -EOPNOTSUPP;
15501 	}
15502 }
15503 
15504 LIST_HEAD(bnxt_block_cb_list);
15505 
15506 static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
15507 			 void *type_data)
15508 {
15509 	struct bnxt *bp = netdev_priv(dev);
15510 
15511 	switch (type) {
15512 	case TC_SETUP_BLOCK:
15513 		return flow_block_cb_setup_simple(type_data,
15514 						  &bnxt_block_cb_list,
15515 						  bnxt_setup_tc_block_cb,
15516 						  bp, bp, true);
15517 	case TC_SETUP_QDISC_MQPRIO: {
15518 		struct tc_mqprio_qopt *mqprio = type_data;
15519 
15520 		mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
15521 
15522 		return bnxt_setup_mq_tc(dev, mqprio->num_tc);
15523 	}
15524 	default:
15525 		return -EOPNOTSUPP;
15526 	}
15527 }
15528 
15529 u32 bnxt_get_ntp_filter_idx(struct bnxt *bp, struct flow_keys *fkeys,
15530 			    const struct sk_buff *skb)
15531 {
15532 	struct bnxt_vnic_info *vnic;
15533 
15534 	if (skb)
15535 		return skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
15536 
15537 	vnic = &bp->vnic_info[BNXT_VNIC_DEFAULT];
15538 	return bnxt_toeplitz(bp, fkeys, (void *)vnic->rss_hash_key);
15539 }
15540 
15541 int bnxt_insert_ntp_filter(struct bnxt *bp, struct bnxt_ntuple_filter *fltr,
15542 			   u32 idx)
15543 {
15544 	struct hlist_head *head;
15545 	int bit_id;
15546 
15547 	spin_lock_bh(&bp->ntp_fltr_lock);
15548 	bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap, bp->max_fltr, 0);
15549 	if (bit_id < 0) {
15550 		spin_unlock_bh(&bp->ntp_fltr_lock);
15551 		return -ENOMEM;
15552 	}
15553 
15554 	fltr->base.sw_id = (u16)bit_id;
15555 	fltr->base.type = BNXT_FLTR_TYPE_NTUPLE;
15556 	fltr->base.flags |= BNXT_ACT_RING_DST;
15557 	head = &bp->ntp_fltr_hash_tbl[idx];
15558 	hlist_add_head_rcu(&fltr->base.hash, head);
15559 	set_bit(BNXT_FLTR_INSERTED, &fltr->base.state);
15560 	bnxt_insert_usr_fltr(bp, &fltr->base);
15561 	bp->ntp_fltr_count++;
15562 	spin_unlock_bh(&bp->ntp_fltr_lock);
15563 	return 0;
15564 }
15565 
15566 static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
15567 			    struct bnxt_ntuple_filter *f2)
15568 {
15569 	struct bnxt_flow_masks *masks1 = &f1->fmasks;
15570 	struct bnxt_flow_masks *masks2 = &f2->fmasks;
15571 	struct flow_keys *keys1 = &f1->fkeys;
15572 	struct flow_keys *keys2 = &f2->fkeys;
15573 
15574 	if (keys1->basic.n_proto != keys2->basic.n_proto ||
15575 	    keys1->basic.ip_proto != keys2->basic.ip_proto)
15576 		return false;
15577 
15578 	if (keys1->basic.n_proto == htons(ETH_P_IP)) {
15579 		if (keys1->addrs.v4addrs.src != keys2->addrs.v4addrs.src ||
15580 		    masks1->addrs.v4addrs.src != masks2->addrs.v4addrs.src ||
15581 		    keys1->addrs.v4addrs.dst != keys2->addrs.v4addrs.dst ||
15582 		    masks1->addrs.v4addrs.dst != masks2->addrs.v4addrs.dst)
15583 			return false;
15584 	} else {
15585 		if (!ipv6_addr_equal(&keys1->addrs.v6addrs.src,
15586 				     &keys2->addrs.v6addrs.src) ||
15587 		    !ipv6_addr_equal(&masks1->addrs.v6addrs.src,
15588 				     &masks2->addrs.v6addrs.src) ||
15589 		    !ipv6_addr_equal(&keys1->addrs.v6addrs.dst,
15590 				     &keys2->addrs.v6addrs.dst) ||
15591 		    !ipv6_addr_equal(&masks1->addrs.v6addrs.dst,
15592 				     &masks2->addrs.v6addrs.dst))
15593 			return false;
15594 	}
15595 
15596 	return keys1->ports.src == keys2->ports.src &&
15597 	       masks1->ports.src == masks2->ports.src &&
15598 	       keys1->ports.dst == keys2->ports.dst &&
15599 	       masks1->ports.dst == masks2->ports.dst &&
15600 	       keys1->control.flags == keys2->control.flags &&
15601 	       f1->l2_fltr == f2->l2_fltr;
15602 }
15603 
15604 struct bnxt_ntuple_filter *
15605 bnxt_lookup_ntp_filter_from_idx(struct bnxt *bp,
15606 				struct bnxt_ntuple_filter *fltr, u32 idx)
15607 {
15608 	struct bnxt_ntuple_filter *f;
15609 	struct hlist_head *head;
15610 
15611 	head = &bp->ntp_fltr_hash_tbl[idx];
15612 	hlist_for_each_entry_rcu(f, head, base.hash) {
15613 		if (bnxt_fltr_match(f, fltr))
15614 			return f;
15615 	}
15616 	return NULL;
15617 }
15618 
15619 #ifdef CONFIG_RFS_ACCEL
15620 static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
15621 			      u16 rxq_index, u32 flow_id)
15622 {
15623 	struct bnxt *bp = netdev_priv(dev);
15624 	struct bnxt_ntuple_filter *fltr, *new_fltr;
15625 	struct flow_keys *fkeys;
15626 	struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
15627 	struct bnxt_l2_filter *l2_fltr;
15628 	int rc = 0, idx;
15629 	u32 flags;
15630 
15631 	if (ether_addr_equal(dev->dev_addr, eth->h_dest)) {
15632 		l2_fltr = bp->vnic_info[BNXT_VNIC_DEFAULT].l2_filters[0];
15633 		atomic_inc(&l2_fltr->refcnt);
15634 	} else {
15635 		struct bnxt_l2_key key;
15636 
15637 		ether_addr_copy(key.dst_mac_addr, eth->h_dest);
15638 		key.vlan = 0;
15639 		l2_fltr = bnxt_lookup_l2_filter_from_key(bp, &key);
15640 		if (!l2_fltr)
15641 			return -EINVAL;
15642 		if (l2_fltr->base.flags & BNXT_ACT_FUNC_DST) {
15643 			bnxt_del_l2_filter(bp, l2_fltr);
15644 			return -EINVAL;
15645 		}
15646 	}
15647 	new_fltr = kzalloc_obj(*new_fltr, GFP_ATOMIC);
15648 	if (!new_fltr) {
15649 		bnxt_del_l2_filter(bp, l2_fltr);
15650 		return -ENOMEM;
15651 	}
15652 
15653 	fkeys = &new_fltr->fkeys;
15654 	if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
15655 		rc = -EPROTONOSUPPORT;
15656 		goto err_free;
15657 	}
15658 
15659 	if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
15660 	     fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
15661 	    ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
15662 	     (fkeys->basic.ip_proto != IPPROTO_UDP))) {
15663 		rc = -EPROTONOSUPPORT;
15664 		goto err_free;
15665 	}
15666 	new_fltr->fmasks = BNXT_FLOW_IPV4_MASK_ALL;
15667 	if (fkeys->basic.n_proto == htons(ETH_P_IPV6)) {
15668 		if (bp->hwrm_spec_code < 0x10601) {
15669 			rc = -EPROTONOSUPPORT;
15670 			goto err_free;
15671 		}
15672 		new_fltr->fmasks = BNXT_FLOW_IPV6_MASK_ALL;
15673 	}
15674 	flags = fkeys->control.flags;
15675 	if (((flags & FLOW_DIS_ENCAPSULATION) &&
15676 	     bp->hwrm_spec_code < 0x10601) || (flags & FLOW_DIS_IS_FRAGMENT)) {
15677 		rc = -EPROTONOSUPPORT;
15678 		goto err_free;
15679 	}
15680 	new_fltr->l2_fltr = l2_fltr;
15681 
15682 	idx = bnxt_get_ntp_filter_idx(bp, fkeys, skb);
15683 	rcu_read_lock();
15684 	fltr = bnxt_lookup_ntp_filter_from_idx(bp, new_fltr, idx);
15685 	if (fltr) {
15686 		rc = fltr->base.sw_id;
15687 		rcu_read_unlock();
15688 		goto err_free;
15689 	}
15690 	rcu_read_unlock();
15691 
15692 	new_fltr->flow_id = flow_id;
15693 	new_fltr->base.rxq = rxq_index;
15694 	rc = bnxt_insert_ntp_filter(bp, new_fltr, idx);
15695 	if (!rc) {
15696 		bnxt_queue_sp_work(bp, BNXT_RX_NTP_FLTR_SP_EVENT);
15697 		return new_fltr->base.sw_id;
15698 	}
15699 
15700 err_free:
15701 	bnxt_del_l2_filter(bp, l2_fltr);
15702 	kfree(new_fltr);
15703 	return rc;
15704 }
15705 #endif
15706 
15707 void bnxt_del_ntp_filter(struct bnxt *bp, struct bnxt_ntuple_filter *fltr)
15708 {
15709 	spin_lock_bh(&bp->ntp_fltr_lock);
15710 	if (!test_and_clear_bit(BNXT_FLTR_INSERTED, &fltr->base.state)) {
15711 		spin_unlock_bh(&bp->ntp_fltr_lock);
15712 		return;
15713 	}
15714 	hlist_del_rcu(&fltr->base.hash);
15715 	bnxt_del_one_usr_fltr(bp, &fltr->base);
15716 	bp->ntp_fltr_count--;
15717 	spin_unlock_bh(&bp->ntp_fltr_lock);
15718 	bnxt_del_l2_filter(bp, fltr->l2_fltr);
15719 	clear_bit(fltr->base.sw_id, bp->ntp_fltr_bmap);
15720 	kfree_rcu(fltr, base.rcu);
15721 }
15722 
15723 static void bnxt_cfg_ntp_filters(struct bnxt *bp)
15724 {
15725 #ifdef CONFIG_RFS_ACCEL
15726 	int i;
15727 
15728 	for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
15729 		struct hlist_head *head;
15730 		struct hlist_node *tmp;
15731 		struct bnxt_ntuple_filter *fltr;
15732 		int rc;
15733 
15734 		head = &bp->ntp_fltr_hash_tbl[i];
15735 		hlist_for_each_entry_safe(fltr, tmp, head, base.hash) {
15736 			bool del = false;
15737 
15738 			if (test_bit(BNXT_FLTR_VALID, &fltr->base.state)) {
15739 				if (fltr->base.flags & BNXT_ACT_NO_AGING)
15740 					continue;
15741 				if (rps_may_expire_flow(bp->dev, fltr->base.rxq,
15742 							fltr->flow_id,
15743 							fltr->base.sw_id)) {
15744 					bnxt_hwrm_cfa_ntuple_filter_free(bp,
15745 									 fltr);
15746 					del = true;
15747 				}
15748 			} else {
15749 				rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
15750 								       fltr);
15751 				if (rc)
15752 					del = true;
15753 				else
15754 					set_bit(BNXT_FLTR_VALID, &fltr->base.state);
15755 			}
15756 
15757 			if (del)
15758 				bnxt_del_ntp_filter(bp, fltr);
15759 		}
15760 	}
15761 #endif
15762 }
15763 
15764 static int bnxt_udp_tunnel_set_port(struct net_device *netdev, unsigned int table,
15765 				    unsigned int entry, struct udp_tunnel_info *ti)
15766 {
15767 	struct bnxt *bp = netdev_priv(netdev);
15768 	unsigned int cmd;
15769 
15770 	if (ti->type == UDP_TUNNEL_TYPE_VXLAN)
15771 		cmd = TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN;
15772 	else if (ti->type == UDP_TUNNEL_TYPE_GENEVE)
15773 		cmd = TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE;
15774 	else
15775 		cmd = TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE;
15776 
15777 	return bnxt_hwrm_tunnel_dst_port_alloc(bp, ti->port, cmd);
15778 }
15779 
15780 static int bnxt_udp_tunnel_unset_port(struct net_device *netdev, unsigned int table,
15781 				      unsigned int entry, struct udp_tunnel_info *ti)
15782 {
15783 	struct bnxt *bp = netdev_priv(netdev);
15784 	unsigned int cmd;
15785 
15786 	if (ti->type == UDP_TUNNEL_TYPE_VXLAN)
15787 		cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN;
15788 	else if (ti->type == UDP_TUNNEL_TYPE_GENEVE)
15789 		cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE;
15790 	else
15791 		cmd = TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_GPE;
15792 
15793 	return bnxt_hwrm_tunnel_dst_port_free(bp, cmd);
15794 }
15795 
15796 static const struct udp_tunnel_nic_info bnxt_udp_tunnels = {
15797 	.set_port	= bnxt_udp_tunnel_set_port,
15798 	.unset_port	= bnxt_udp_tunnel_unset_port,
15799 	.flags		= UDP_TUNNEL_NIC_INFO_OPEN_ONLY,
15800 	.tables		= {
15801 		{ .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN,  },
15802 		{ .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_GENEVE, },
15803 	},
15804 }, bnxt_udp_tunnels_p7 = {
15805 	.set_port	= bnxt_udp_tunnel_set_port,
15806 	.unset_port	= bnxt_udp_tunnel_unset_port,
15807 	.flags		= UDP_TUNNEL_NIC_INFO_OPEN_ONLY,
15808 	.tables		= {
15809 		{ .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN,  },
15810 		{ .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_GENEVE, },
15811 		{ .n_entries = 1, .tunnel_types = UDP_TUNNEL_TYPE_VXLAN_GPE, },
15812 	},
15813 };
15814 
15815 static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
15816 			       struct net_device *dev, u32 filter_mask,
15817 			       int nlflags)
15818 {
15819 	struct bnxt *bp = netdev_priv(dev);
15820 
15821 	return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
15822 				       nlflags, filter_mask, NULL);
15823 }
15824 
15825 static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
15826 			       u16 flags, struct netlink_ext_ack *extack)
15827 {
15828 	struct bnxt *bp = netdev_priv(dev);
15829 	struct nlattr *attr, *br_spec;
15830 	int rem, rc = 0;
15831 
15832 	if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
15833 		return -EOPNOTSUPP;
15834 
15835 	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
15836 	if (!br_spec)
15837 		return -EINVAL;
15838 
15839 	nla_for_each_nested_type(attr, IFLA_BRIDGE_MODE, br_spec, rem) {
15840 		u16 mode;
15841 
15842 		mode = nla_get_u16(attr);
15843 		if (mode == bp->br_mode)
15844 			break;
15845 
15846 		rc = bnxt_hwrm_set_br_mode(bp, mode);
15847 		if (!rc)
15848 			bp->br_mode = mode;
15849 		break;
15850 	}
15851 	return rc;
15852 }
15853 
15854 int bnxt_get_port_parent_id(struct net_device *dev,
15855 			    struct netdev_phys_item_id *ppid)
15856 {
15857 	struct bnxt *bp = netdev_priv(dev);
15858 
15859 	if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
15860 		return -EOPNOTSUPP;
15861 
15862 	/* The PF and it's VF-reps only support the switchdev framework */
15863 	if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_DSN_VALID))
15864 		return -EOPNOTSUPP;
15865 
15866 	ppid->id_len = sizeof(bp->dsn);
15867 	memcpy(ppid->id, bp->dsn, ppid->id_len);
15868 
15869 	return 0;
15870 }
15871 
15872 static const struct net_device_ops bnxt_netdev_ops = {
15873 	.ndo_open		= bnxt_open,
15874 	.ndo_start_xmit		= bnxt_start_xmit,
15875 	.ndo_stop		= bnxt_close,
15876 	.ndo_get_stats64	= bnxt_get_stats64,
15877 	.ndo_set_rx_mode	= bnxt_set_rx_mode,
15878 	.ndo_eth_ioctl		= bnxt_ioctl,
15879 	.ndo_validate_addr	= eth_validate_addr,
15880 	.ndo_set_mac_address	= bnxt_change_mac_addr,
15881 	.ndo_change_mtu		= bnxt_change_mtu,
15882 	.ndo_fix_features	= bnxt_fix_features,
15883 	.ndo_set_features	= bnxt_set_features,
15884 	.ndo_features_check	= bnxt_features_check,
15885 	.ndo_tx_timeout		= bnxt_tx_timeout,
15886 #ifdef CONFIG_BNXT_SRIOV
15887 	.ndo_get_vf_config	= bnxt_get_vf_config,
15888 	.ndo_set_vf_mac		= bnxt_set_vf_mac,
15889 	.ndo_set_vf_vlan	= bnxt_set_vf_vlan,
15890 	.ndo_set_vf_rate	= bnxt_set_vf_bw,
15891 	.ndo_set_vf_link_state	= bnxt_set_vf_link_state,
15892 	.ndo_set_vf_spoofchk	= bnxt_set_vf_spoofchk,
15893 	.ndo_set_vf_trust	= bnxt_set_vf_trust,
15894 #endif
15895 	.ndo_setup_tc           = bnxt_setup_tc,
15896 #ifdef CONFIG_RFS_ACCEL
15897 	.ndo_rx_flow_steer	= bnxt_rx_flow_steer,
15898 #endif
15899 	.ndo_bpf		= bnxt_xdp,
15900 	.ndo_xdp_xmit		= bnxt_xdp_xmit,
15901 	.ndo_bridge_getlink	= bnxt_bridge_getlink,
15902 	.ndo_bridge_setlink	= bnxt_bridge_setlink,
15903 	.ndo_hwtstamp_get	= bnxt_hwtstamp_get,
15904 	.ndo_hwtstamp_set	= bnxt_hwtstamp_set,
15905 };
15906 
15907 static void bnxt_get_queue_stats_rx(struct net_device *dev, int i,
15908 				    struct netdev_queue_stats_rx *stats)
15909 {
15910 	struct bnxt *bp = netdev_priv(dev);
15911 	struct bnxt_cp_ring_info *cpr;
15912 	u64 *sw;
15913 
15914 	if (!bp->bnapi)
15915 		return;
15916 
15917 	cpr = &bp->bnapi[i]->cp_ring;
15918 	sw = cpr->stats.sw_stats;
15919 
15920 	stats->packets = 0;
15921 	stats->packets += BNXT_GET_RING_STATS64(sw, rx_ucast_pkts);
15922 	stats->packets += BNXT_GET_RING_STATS64(sw, rx_mcast_pkts);
15923 	stats->packets += BNXT_GET_RING_STATS64(sw, rx_bcast_pkts);
15924 
15925 	stats->bytes = 0;
15926 	stats->bytes += BNXT_GET_RING_STATS64(sw, rx_ucast_bytes);
15927 	stats->bytes += BNXT_GET_RING_STATS64(sw, rx_mcast_bytes);
15928 	stats->bytes += BNXT_GET_RING_STATS64(sw, rx_bcast_bytes);
15929 
15930 	stats->alloc_fail = cpr->sw_stats->rx.rx_oom_discards;
15931 	stats->hw_gro_packets = cpr->sw_stats->rx.rx_hw_gro_packets;
15932 	stats->hw_gro_wire_packets = cpr->sw_stats->rx.rx_hw_gro_wire_packets;
15933 }
15934 
15935 static void bnxt_get_queue_stats_tx(struct net_device *dev, int i,
15936 				    struct netdev_queue_stats_tx *stats)
15937 {
15938 	struct bnxt *bp = netdev_priv(dev);
15939 	struct bnxt_napi *bnapi;
15940 	u64 *sw;
15941 
15942 	if (!bp->tx_ring)
15943 		return;
15944 
15945 	bnapi = bp->tx_ring[bp->tx_ring_map[i]].bnapi;
15946 	sw = bnapi->cp_ring.stats.sw_stats;
15947 
15948 	stats->packets = 0;
15949 	stats->packets += BNXT_GET_RING_STATS64(sw, tx_ucast_pkts);
15950 	stats->packets += BNXT_GET_RING_STATS64(sw, tx_mcast_pkts);
15951 	stats->packets += BNXT_GET_RING_STATS64(sw, tx_bcast_pkts);
15952 
15953 	stats->bytes = 0;
15954 	stats->bytes += BNXT_GET_RING_STATS64(sw, tx_ucast_bytes);
15955 	stats->bytes += BNXT_GET_RING_STATS64(sw, tx_mcast_bytes);
15956 	stats->bytes += BNXT_GET_RING_STATS64(sw, tx_bcast_bytes);
15957 }
15958 
15959 static void bnxt_get_base_stats(struct net_device *dev,
15960 				struct netdev_queue_stats_rx *rx,
15961 				struct netdev_queue_stats_tx *tx)
15962 {
15963 	struct bnxt *bp = netdev_priv(dev);
15964 
15965 	rx->packets = bp->net_stats_prev.rx_packets;
15966 	rx->bytes = bp->net_stats_prev.rx_bytes;
15967 	rx->alloc_fail = bp->ring_err_stats_prev.rx_total_oom_discards;
15968 	rx->hw_gro_packets = bp->ring_err_stats_prev.rx_total_hw_gro_packets;
15969 	rx->hw_gro_wire_packets = bp->ring_err_stats_prev.rx_total_hw_gro_wire_packets;
15970 
15971 	tx->packets = bp->net_stats_prev.tx_packets;
15972 	tx->bytes = bp->net_stats_prev.tx_bytes;
15973 }
15974 
15975 static const struct netdev_stat_ops bnxt_stat_ops = {
15976 	.get_queue_stats_rx	= bnxt_get_queue_stats_rx,
15977 	.get_queue_stats_tx	= bnxt_get_queue_stats_tx,
15978 	.get_base_stats		= bnxt_get_base_stats,
15979 };
15980 
15981 static void bnxt_queue_default_qcfg(struct net_device *dev,
15982 				    struct netdev_queue_config *qcfg)
15983 {
15984 	qcfg->rx_page_size = BNXT_RX_PAGE_SIZE;
15985 }
15986 
15987 static int bnxt_validate_qcfg(struct net_device *dev,
15988 			      struct netdev_queue_config *qcfg,
15989 			      struct netlink_ext_ack *extack)
15990 {
15991 	struct bnxt *bp = netdev_priv(dev);
15992 
15993 	/* Older chips need MSS calc so rx_page_size is not supported */
15994 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
15995 	    qcfg->rx_page_size != BNXT_RX_PAGE_SIZE)
15996 		return -EINVAL;
15997 
15998 	if (!is_power_of_2(qcfg->rx_page_size))
15999 		return -ERANGE;
16000 
16001 	if (qcfg->rx_page_size < BNXT_RX_PAGE_SIZE ||
16002 	    qcfg->rx_page_size > BNXT_MAX_RX_PAGE_SIZE)
16003 		return -ERANGE;
16004 
16005 	return 0;
16006 }
16007 
16008 static int bnxt_queue_mem_alloc(struct net_device *dev,
16009 				struct netdev_queue_config *qcfg,
16010 				void *qmem, int idx)
16011 {
16012 	struct bnxt_rx_ring_info *rxr, *clone;
16013 	struct bnxt *bp = netdev_priv(dev);
16014 	struct bnxt_ring_struct *ring;
16015 	int rc;
16016 
16017 	if (!bp->rx_ring)
16018 		return -ENETDOWN;
16019 
16020 	rxr = &bp->rx_ring[idx];
16021 	clone = qmem;
16022 	memcpy(clone, rxr, sizeof(*rxr));
16023 	bnxt_init_rx_ring_struct(bp, clone);
16024 	bnxt_reset_rx_ring_struct(bp, clone);
16025 
16026 	clone->rx_prod = 0;
16027 	clone->rx_agg_prod = 0;
16028 	clone->rx_sw_agg_prod = 0;
16029 	clone->rx_next_cons = 0;
16030 	clone->need_head_pool = false;
16031 	clone->rx_page_size = qcfg->rx_page_size;
16032 
16033 	rc = bnxt_alloc_rx_page_pool(bp, clone, rxr->page_pool->p.nid);
16034 	if (rc)
16035 		return rc;
16036 
16037 	rc = xdp_rxq_info_reg(&clone->xdp_rxq, bp->dev, idx, 0);
16038 	if (rc < 0)
16039 		goto err_page_pool_destroy;
16040 
16041 	rc = xdp_rxq_info_reg_mem_model(&clone->xdp_rxq,
16042 					MEM_TYPE_PAGE_POOL,
16043 					clone->page_pool);
16044 	if (rc)
16045 		goto err_rxq_info_unreg;
16046 
16047 	ring = &clone->rx_ring_struct;
16048 	rc = bnxt_alloc_ring(bp, &ring->ring_mem);
16049 	if (rc)
16050 		goto err_free_rx_ring;
16051 
16052 	if (bp->flags & BNXT_FLAG_AGG_RINGS) {
16053 		ring = &clone->rx_agg_ring_struct;
16054 		rc = bnxt_alloc_ring(bp, &ring->ring_mem);
16055 		if (rc)
16056 			goto err_free_rx_agg_ring;
16057 
16058 		rc = bnxt_alloc_rx_agg_bmap(bp, clone);
16059 		if (rc)
16060 			goto err_free_rx_agg_ring;
16061 	}
16062 
16063 	if (bp->flags & BNXT_FLAG_TPA) {
16064 		rc = bnxt_alloc_one_tpa_info(bp, clone);
16065 		if (rc)
16066 			goto err_free_tpa_info;
16067 	}
16068 
16069 	bnxt_init_one_rx_ring_rxbd(bp, clone);
16070 	bnxt_init_one_rx_agg_ring_rxbd(bp, clone);
16071 
16072 	bnxt_alloc_one_rx_ring_skb(bp, clone, idx);
16073 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
16074 		bnxt_alloc_one_rx_ring_netmem(bp, clone, idx);
16075 	if (bp->flags & BNXT_FLAG_TPA)
16076 		bnxt_alloc_one_tpa_info_data(bp, clone);
16077 
16078 	return 0;
16079 
16080 err_free_tpa_info:
16081 	bnxt_free_one_tpa_info(bp, clone);
16082 err_free_rx_agg_ring:
16083 	bnxt_free_ring(bp, &clone->rx_agg_ring_struct.ring_mem);
16084 err_free_rx_ring:
16085 	bnxt_free_ring(bp, &clone->rx_ring_struct.ring_mem);
16086 err_rxq_info_unreg:
16087 	xdp_rxq_info_unreg(&clone->xdp_rxq);
16088 err_page_pool_destroy:
16089 	page_pool_destroy(clone->page_pool);
16090 	page_pool_destroy(clone->head_pool);
16091 	clone->page_pool = NULL;
16092 	clone->head_pool = NULL;
16093 	return rc;
16094 }
16095 
16096 static void bnxt_queue_mem_free(struct net_device *dev, void *qmem)
16097 {
16098 	struct bnxt_rx_ring_info *rxr = qmem;
16099 	struct bnxt *bp = netdev_priv(dev);
16100 	struct bnxt_ring_struct *ring;
16101 
16102 	bnxt_free_one_rx_ring_skbs(bp, rxr);
16103 	bnxt_free_one_tpa_info(bp, rxr);
16104 
16105 	xdp_rxq_info_unreg(&rxr->xdp_rxq);
16106 
16107 	page_pool_destroy(rxr->page_pool);
16108 	page_pool_destroy(rxr->head_pool);
16109 	rxr->page_pool = NULL;
16110 	rxr->head_pool = NULL;
16111 
16112 	ring = &rxr->rx_ring_struct;
16113 	bnxt_free_ring(bp, &ring->ring_mem);
16114 
16115 	ring = &rxr->rx_agg_ring_struct;
16116 	bnxt_free_ring(bp, &ring->ring_mem);
16117 
16118 	kfree(rxr->rx_agg_bmap);
16119 	rxr->rx_agg_bmap = NULL;
16120 }
16121 
16122 static void bnxt_copy_rx_ring(struct bnxt *bp,
16123 			      struct bnxt_rx_ring_info *dst,
16124 			      struct bnxt_rx_ring_info *src)
16125 {
16126 	struct bnxt_ring_mem_info *dst_rmem, *src_rmem;
16127 	struct bnxt_ring_struct *dst_ring, *src_ring;
16128 	int i;
16129 
16130 	dst_ring = &dst->rx_ring_struct;
16131 	dst_rmem = &dst_ring->ring_mem;
16132 	src_ring = &src->rx_ring_struct;
16133 	src_rmem = &src_ring->ring_mem;
16134 
16135 	WARN_ON(dst_rmem->nr_pages != src_rmem->nr_pages);
16136 	WARN_ON(dst_rmem->page_size != src_rmem->page_size);
16137 	WARN_ON(dst_rmem->flags != src_rmem->flags);
16138 	WARN_ON(dst_rmem->depth != src_rmem->depth);
16139 	WARN_ON(dst_rmem->vmem_size != src_rmem->vmem_size);
16140 	WARN_ON(dst_rmem->ctx_mem != src_rmem->ctx_mem);
16141 
16142 	dst_rmem->pg_tbl = src_rmem->pg_tbl;
16143 	dst_rmem->pg_tbl_map = src_rmem->pg_tbl_map;
16144 	*dst_rmem->vmem = *src_rmem->vmem;
16145 	for (i = 0; i < dst_rmem->nr_pages; i++) {
16146 		dst_rmem->pg_arr[i] = src_rmem->pg_arr[i];
16147 		dst_rmem->dma_arr[i] = src_rmem->dma_arr[i];
16148 	}
16149 
16150 	if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
16151 		return;
16152 
16153 	dst_ring = &dst->rx_agg_ring_struct;
16154 	dst_rmem = &dst_ring->ring_mem;
16155 	src_ring = &src->rx_agg_ring_struct;
16156 	src_rmem = &src_ring->ring_mem;
16157 
16158 	dst->rx_page_size = src->rx_page_size;
16159 
16160 	WARN_ON(dst_rmem->nr_pages != src_rmem->nr_pages);
16161 	WARN_ON(dst_rmem->page_size != src_rmem->page_size);
16162 	WARN_ON(dst_rmem->flags != src_rmem->flags);
16163 	WARN_ON(dst_rmem->depth != src_rmem->depth);
16164 	WARN_ON(dst_rmem->vmem_size != src_rmem->vmem_size);
16165 	WARN_ON(dst_rmem->ctx_mem != src_rmem->ctx_mem);
16166 	WARN_ON(dst->rx_agg_bmap_size != src->rx_agg_bmap_size);
16167 
16168 	dst_rmem->pg_tbl = src_rmem->pg_tbl;
16169 	dst_rmem->pg_tbl_map = src_rmem->pg_tbl_map;
16170 	*dst_rmem->vmem = *src_rmem->vmem;
16171 	for (i = 0; i < dst_rmem->nr_pages; i++) {
16172 		dst_rmem->pg_arr[i] = src_rmem->pg_arr[i];
16173 		dst_rmem->dma_arr[i] = src_rmem->dma_arr[i];
16174 	}
16175 
16176 	dst->rx_agg_bmap = src->rx_agg_bmap;
16177 }
16178 
16179 static int bnxt_queue_start(struct net_device *dev,
16180 			    struct netdev_queue_config *qcfg,
16181 			    void *qmem, int idx)
16182 {
16183 	struct bnxt *bp = netdev_priv(dev);
16184 	struct bnxt_rx_ring_info *rxr, *clone;
16185 	struct bnxt_cp_ring_info *cpr;
16186 	struct bnxt_vnic_info *vnic;
16187 	struct bnxt_napi *bnapi;
16188 	int i, rc;
16189 	u16 mru;
16190 
16191 	rxr = &bp->rx_ring[idx];
16192 	clone = qmem;
16193 
16194 	rxr->rx_prod = clone->rx_prod;
16195 	rxr->rx_agg_prod = clone->rx_agg_prod;
16196 	rxr->rx_sw_agg_prod = clone->rx_sw_agg_prod;
16197 	rxr->rx_next_cons = clone->rx_next_cons;
16198 	rxr->rx_tpa = clone->rx_tpa;
16199 	rxr->rx_tpa_idx_map = clone->rx_tpa_idx_map;
16200 	rxr->page_pool = clone->page_pool;
16201 	rxr->head_pool = clone->head_pool;
16202 	rxr->xdp_rxq = clone->xdp_rxq;
16203 	rxr->need_head_pool = clone->need_head_pool;
16204 
16205 	bnxt_copy_rx_ring(bp, rxr, clone);
16206 
16207 	bnapi = rxr->bnapi;
16208 	cpr = &bnapi->cp_ring;
16209 
16210 	/* All rings have been reserved and previously allocated.
16211 	 * Reallocating with the same parameters should never fail.
16212 	 */
16213 	rc = bnxt_hwrm_rx_ring_alloc(bp, rxr);
16214 	if (rc)
16215 		goto err_reset;
16216 
16217 	if (bp->tph_mode) {
16218 		rc = bnxt_hwrm_cp_ring_alloc_p5(bp, rxr->rx_cpr);
16219 		if (rc)
16220 			goto err_reset;
16221 	}
16222 
16223 	rc = bnxt_hwrm_rx_agg_ring_alloc(bp, rxr);
16224 	if (rc)
16225 		goto err_reset;
16226 
16227 	bnxt_db_write(bp, &rxr->rx_db, rxr->rx_prod);
16228 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
16229 		bnxt_db_write(bp, &rxr->rx_agg_db, rxr->rx_agg_prod);
16230 
16231 	if (bp->flags & BNXT_FLAG_SHARED_RINGS) {
16232 		rc = bnxt_tx_queue_start(bp, idx);
16233 		if (rc)
16234 			goto err_reset;
16235 	}
16236 
16237 	bnxt_enable_rx_page_pool(rxr);
16238 	napi_enable_locked(&bnapi->napi);
16239 	bnxt_db_nq_arm(bp, &cpr->cp_db, cpr->cp_raw_cons);
16240 
16241 	mru = bp->dev->mtu + VLAN_ETH_HLEN;
16242 	for (i = 0; i < bp->nr_vnics; i++) {
16243 		vnic = &bp->vnic_info[i];
16244 
16245 		rc = bnxt_set_vnic_mru_p5(bp, vnic, mru, idx);
16246 		if (rc)
16247 			return rc;
16248 	}
16249 	return bnxt_set_rss_ctx_vnic_mru(bp, mru, idx);
16250 
16251 err_reset:
16252 	netdev_err(bp->dev, "Unexpected HWRM error during queue start rc: %d\n",
16253 		   rc);
16254 	napi_enable_locked(&bnapi->napi);
16255 	bnxt_db_nq_arm(bp, &cpr->cp_db, cpr->cp_raw_cons);
16256 	bnxt_reset_task(bp, true);
16257 	return rc;
16258 }
16259 
16260 static int bnxt_queue_stop(struct net_device *dev, void *qmem, int idx)
16261 {
16262 	struct bnxt *bp = netdev_priv(dev);
16263 	struct bnxt_rx_ring_info *rxr;
16264 	struct bnxt_cp_ring_info *cpr;
16265 	struct bnxt_vnic_info *vnic;
16266 	struct bnxt_napi *bnapi;
16267 	int i;
16268 
16269 	for (i = 0; i < bp->nr_vnics; i++) {
16270 		vnic = &bp->vnic_info[i];
16271 
16272 		bnxt_set_vnic_mru_p5(bp, vnic, 0, idx);
16273 	}
16274 	bnxt_set_rss_ctx_vnic_mru(bp, 0, idx);
16275 	/* Make sure NAPI sees that the VNIC is disabled */
16276 	synchronize_net();
16277 	rxr = &bp->rx_ring[idx];
16278 	bnapi = rxr->bnapi;
16279 	cpr = &bnapi->cp_ring;
16280 	cancel_work_sync(&cpr->dim.work);
16281 	bnxt_hwrm_rx_ring_free(bp, rxr, false);
16282 	bnxt_hwrm_rx_agg_ring_free(bp, rxr, false);
16283 	page_pool_disable_direct_recycling(rxr->page_pool);
16284 	if (bnxt_separate_head_pool(rxr))
16285 		page_pool_disable_direct_recycling(rxr->head_pool);
16286 
16287 	if (bp->flags & BNXT_FLAG_SHARED_RINGS)
16288 		bnxt_tx_queue_stop(bp, idx);
16289 
16290 	/* Disable NAPI now after freeing the rings because HWRM_RING_FREE
16291 	 * completion is handled in NAPI to guarantee no more DMA on that ring
16292 	 * after seeing the completion.
16293 	 */
16294 	napi_disable_locked(&bnapi->napi);
16295 
16296 	if (bp->tph_mode) {
16297 		bnxt_hwrm_cp_ring_free(bp, rxr->rx_cpr);
16298 		bnxt_clear_one_cp_ring(bp, rxr->rx_cpr);
16299 	}
16300 	bnxt_db_nq(bp, &cpr->cp_db, cpr->cp_raw_cons);
16301 
16302 	memcpy(qmem, rxr, sizeof(*rxr));
16303 	bnxt_init_rx_ring_struct(bp, qmem);
16304 
16305 	return 0;
16306 }
16307 
16308 static const struct netdev_queue_mgmt_ops bnxt_queue_mgmt_ops = {
16309 	.ndo_queue_mem_size	= sizeof(struct bnxt_rx_ring_info),
16310 	.ndo_queue_mem_alloc	= bnxt_queue_mem_alloc,
16311 	.ndo_queue_mem_free	= bnxt_queue_mem_free,
16312 	.ndo_queue_start	= bnxt_queue_start,
16313 	.ndo_queue_stop		= bnxt_queue_stop,
16314 	.ndo_default_qcfg	= bnxt_queue_default_qcfg,
16315 	.ndo_validate_qcfg	= bnxt_validate_qcfg,
16316 	.supported_params	= QCFG_RX_PAGE_SIZE,
16317 };
16318 
16319 static const struct netdev_queue_mgmt_ops bnxt_queue_mgmt_ops_unsupp = {
16320 	.ndo_default_qcfg	= bnxt_queue_default_qcfg,
16321 };
16322 
16323 static void bnxt_remove_one(struct pci_dev *pdev)
16324 {
16325 	struct net_device *dev = pci_get_drvdata(pdev);
16326 	struct bnxt *bp = netdev_priv(dev);
16327 
16328 	if (BNXT_PF(bp))
16329 		__bnxt_sriov_disable(bp);
16330 
16331 	bnxt_rdma_aux_device_del(bp);
16332 
16333 	unregister_netdev(dev);
16334 	bnxt_ptp_clear(bp);
16335 
16336 	bnxt_rdma_aux_device_uninit(bp);
16337 
16338 	bnxt_free_l2_filters(bp, true);
16339 	bnxt_free_ntp_fltrs(bp, true);
16340 	WARN_ON(bp->num_rss_ctx);
16341 	clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
16342 	/* Flush any pending tasks */
16343 	cancel_work_sync(&bp->sp_task);
16344 	cancel_delayed_work_sync(&bp->fw_reset_task);
16345 	bp->sp_event = 0;
16346 
16347 	bnxt_dl_fw_reporters_destroy(bp);
16348 	bnxt_dl_unregister(bp);
16349 	bnxt_shutdown_tc(bp);
16350 
16351 	bnxt_clear_int_mode(bp);
16352 	bnxt_hwrm_func_drv_unrgtr(bp);
16353 	bnxt_free_hwrm_resources(bp);
16354 	bnxt_hwmon_uninit(bp);
16355 	bnxt_ethtool_free(bp);
16356 	bnxt_dcb_free(bp);
16357 	kfree(bp->ptp_cfg);
16358 	bp->ptp_cfg = NULL;
16359 	kfree(bp->fw_health);
16360 	bp->fw_health = NULL;
16361 	bnxt_cleanup_pci(bp);
16362 	bnxt_free_ctx_mem(bp, true);
16363 	bnxt_free_crash_dump_mem(bp);
16364 	kfree(bp->rss_indir_tbl);
16365 	bp->rss_indir_tbl = NULL;
16366 	bnxt_free_port_stats(bp);
16367 	free_netdev(dev);
16368 }
16369 
16370 static int bnxt_probe_phy(struct bnxt *bp, bool fw_dflt)
16371 {
16372 	int rc = 0;
16373 	struct bnxt_link_info *link_info = &bp->link_info;
16374 
16375 	bp->phy_flags = 0;
16376 	rc = bnxt_hwrm_phy_qcaps(bp);
16377 	if (rc) {
16378 		netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
16379 			   rc);
16380 		return rc;
16381 	}
16382 	if (bp->phy_flags & BNXT_PHY_FL_NO_FCS)
16383 		bp->dev->priv_flags |= IFF_SUPP_NOFCS;
16384 	else
16385 		bp->dev->priv_flags &= ~IFF_SUPP_NOFCS;
16386 
16387 	bp->mac_flags = 0;
16388 	bnxt_hwrm_mac_qcaps(bp);
16389 
16390 	if (!fw_dflt)
16391 		return 0;
16392 
16393 	mutex_lock(&bp->link_lock);
16394 	rc = bnxt_update_link(bp, false);
16395 	if (rc) {
16396 		mutex_unlock(&bp->link_lock);
16397 		netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
16398 			   rc);
16399 		return rc;
16400 	}
16401 
16402 	/* Older firmware does not have supported_auto_speeds, so assume
16403 	 * that all supported speeds can be autonegotiated.
16404 	 */
16405 	if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
16406 		link_info->support_auto_speeds = link_info->support_speeds;
16407 
16408 	bnxt_init_ethtool_link_settings(bp);
16409 	mutex_unlock(&bp->link_lock);
16410 	return 0;
16411 }
16412 
16413 static int bnxt_get_max_irq(struct pci_dev *pdev)
16414 {
16415 	u16 ctrl;
16416 
16417 	if (!pdev->msix_cap)
16418 		return 1;
16419 
16420 	pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
16421 	return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
16422 }
16423 
16424 static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
16425 				int *max_cp)
16426 {
16427 	struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
16428 	int max_ring_grps = 0, max_irq;
16429 
16430 	*max_tx = hw_resc->max_tx_rings;
16431 	*max_rx = hw_resc->max_rx_rings;
16432 	*max_cp = bnxt_get_max_func_cp_rings_for_en(bp);
16433 	max_irq = min_t(int, bnxt_get_max_func_irqs(bp) -
16434 			bnxt_get_ulp_msix_num_in_use(bp),
16435 			hw_resc->max_stat_ctxs -
16436 			bnxt_get_ulp_stat_ctxs_in_use(bp));
16437 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS))
16438 		*max_cp = min_t(int, *max_cp, max_irq);
16439 	max_ring_grps = hw_resc->max_hw_ring_grps;
16440 	if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
16441 		*max_cp -= 1;
16442 		*max_rx -= 2;
16443 	}
16444 	if (bp->flags & BNXT_FLAG_AGG_RINGS)
16445 		*max_rx >>= 1;
16446 	if (bp->flags & BNXT_FLAG_CHIP_P5_PLUS) {
16447 		int rc;
16448 
16449 		rc = __bnxt_trim_rings(bp, max_rx, max_tx, *max_cp, false);
16450 		if (rc) {
16451 			*max_rx = 0;
16452 			*max_tx = 0;
16453 		}
16454 		/* On P5 chips, max_cp output param should be available NQs */
16455 		*max_cp = max_irq;
16456 	}
16457 	*max_rx = min_t(int, *max_rx, max_ring_grps);
16458 }
16459 
16460 int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
16461 {
16462 	int rx, tx, cp;
16463 
16464 	_bnxt_get_max_rings(bp, &rx, &tx, &cp);
16465 	*max_rx = rx;
16466 	*max_tx = tx;
16467 	if (!rx || !tx || !cp)
16468 		return -ENOMEM;
16469 
16470 	return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
16471 }
16472 
16473 static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
16474 			       bool shared)
16475 {
16476 	int rc;
16477 
16478 	rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
16479 	if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
16480 		/* Not enough rings, try disabling agg rings. */
16481 		bp->flags &= ~BNXT_FLAG_AGG_RINGS;
16482 		rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
16483 		if (rc) {
16484 			/* set BNXT_FLAG_AGG_RINGS back for consistency */
16485 			bp->flags |= BNXT_FLAG_AGG_RINGS;
16486 			return rc;
16487 		}
16488 		bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
16489 		bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
16490 		bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
16491 		bnxt_set_ring_params(bp);
16492 	}
16493 
16494 	if (bp->flags & BNXT_FLAG_ROCE_CAP) {
16495 		int max_cp, max_stat, max_irq;
16496 
16497 		/* Reserve minimum resources for RoCE */
16498 		max_cp = bnxt_get_max_func_cp_rings(bp);
16499 		max_stat = bnxt_get_max_func_stat_ctxs(bp);
16500 		max_irq = bnxt_get_max_func_irqs(bp);
16501 		if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
16502 		    max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
16503 		    max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
16504 			return 0;
16505 
16506 		max_cp -= BNXT_MIN_ROCE_CP_RINGS;
16507 		max_irq -= BNXT_MIN_ROCE_CP_RINGS;
16508 		max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
16509 		max_cp = min_t(int, max_cp, max_irq);
16510 		max_cp = min_t(int, max_cp, max_stat);
16511 		rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
16512 		if (rc)
16513 			rc = 0;
16514 	}
16515 	return rc;
16516 }
16517 
16518 /* In initial default shared ring setting, each shared ring must have a
16519  * RX/TX ring pair.
16520  */
16521 static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
16522 {
16523 	bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
16524 	bp->rx_nr_rings = bp->cp_nr_rings;
16525 	bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
16526 	bp->tx_nr_rings = bnxt_tx_nr_rings(bp);
16527 }
16528 
16529 static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
16530 {
16531 	int dflt_rings, max_rx_rings, max_tx_rings, rc;
16532 	int avail_msix;
16533 
16534 	if (!bnxt_can_reserve_rings(bp))
16535 		return 0;
16536 
16537 	if (sh)
16538 		bp->flags |= BNXT_FLAG_SHARED_RINGS;
16539 	dflt_rings = is_kdump_kernel() ? 1 : netif_get_num_default_rss_queues();
16540 	/* Reduce default rings on multi-port cards so that total default
16541 	 * rings do not exceed CPU count.
16542 	 */
16543 	if (bp->port_count > 1) {
16544 		int max_rings =
16545 			max_t(int, num_online_cpus() / bp->port_count, 1);
16546 
16547 		dflt_rings = min_t(int, dflt_rings, max_rings);
16548 	}
16549 	rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
16550 	if (rc)
16551 		return rc;
16552 	bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
16553 	bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
16554 	if (sh)
16555 		bnxt_trim_dflt_sh_rings(bp);
16556 	else
16557 		bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
16558 	bp->tx_nr_rings = bnxt_tx_nr_rings(bp);
16559 
16560 	avail_msix = bnxt_get_max_func_irqs(bp) - bp->cp_nr_rings;
16561 	if (avail_msix >= BNXT_MIN_ROCE_CP_RINGS) {
16562 		int ulp_num_msix = min(avail_msix, bp->ulp_num_msix_want);
16563 
16564 		bnxt_set_ulp_msix_num(bp, ulp_num_msix);
16565 		bnxt_set_dflt_ulp_stat_ctxs(bp);
16566 	}
16567 
16568 	rc = __bnxt_reserve_rings(bp);
16569 	if (rc && rc != -ENODEV)
16570 		netdev_warn(bp->dev, "Unable to reserve tx rings\n");
16571 	bp->tx_nr_rings_per_tc = bnxt_tx_nr_rings_per_tc(bp);
16572 	if (sh)
16573 		bnxt_trim_dflt_sh_rings(bp);
16574 
16575 	/* Rings may have been trimmed, re-reserve the trimmed rings. */
16576 	if (bnxt_need_reserve_rings(bp)) {
16577 		rc = __bnxt_reserve_rings(bp);
16578 		if (rc && rc != -ENODEV)
16579 			netdev_warn(bp->dev, "2nd rings reservation failed.\n");
16580 		bp->tx_nr_rings_per_tc = bnxt_tx_nr_rings_per_tc(bp);
16581 	}
16582 	if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
16583 		bp->rx_nr_rings++;
16584 		bp->cp_nr_rings++;
16585 	}
16586 	if (rc) {
16587 		bp->tx_nr_rings = 0;
16588 		bp->rx_nr_rings = 0;
16589 	}
16590 	return rc;
16591 }
16592 
16593 static int bnxt_init_dflt_ring_mode(struct bnxt *bp)
16594 {
16595 	int rc;
16596 
16597 	if (bp->tx_nr_rings)
16598 		return 0;
16599 
16600 	bnxt_ulp_irq_stop(bp);
16601 	bnxt_clear_int_mode(bp);
16602 	rc = bnxt_set_dflt_rings(bp, true);
16603 	if (rc) {
16604 		if (BNXT_VF(bp) && rc == -ENODEV)
16605 			netdev_err(bp->dev, "Cannot configure VF rings while PF is unavailable.\n");
16606 		else
16607 			netdev_err(bp->dev, "Not enough rings available.\n");
16608 		goto init_dflt_ring_err;
16609 	}
16610 	rc = bnxt_init_int_mode(bp);
16611 	if (rc)
16612 		goto init_dflt_ring_err;
16613 
16614 	bp->tx_nr_rings_per_tc = bnxt_tx_nr_rings_per_tc(bp);
16615 
16616 	bnxt_set_dflt_rfs(bp);
16617 
16618 init_dflt_ring_err:
16619 	bnxt_ulp_irq_restart(bp, rc);
16620 	return rc;
16621 }
16622 
16623 int bnxt_restore_pf_fw_resources(struct bnxt *bp)
16624 {
16625 	int rc;
16626 
16627 	netdev_ops_assert_locked(bp->dev);
16628 	bnxt_hwrm_func_qcaps(bp);
16629 
16630 	if (netif_running(bp->dev))
16631 		__bnxt_close_nic(bp, true, false);
16632 
16633 	bnxt_ulp_irq_stop(bp);
16634 	bnxt_clear_int_mode(bp);
16635 	rc = bnxt_init_int_mode(bp);
16636 	bnxt_ulp_irq_restart(bp, rc);
16637 
16638 	if (netif_running(bp->dev)) {
16639 		if (rc)
16640 			netif_close(bp->dev);
16641 		else
16642 			rc = bnxt_open_nic(bp, true, false);
16643 	}
16644 
16645 	return rc;
16646 }
16647 
16648 static int bnxt_init_mac_addr(struct bnxt *bp)
16649 {
16650 	int rc = 0;
16651 
16652 	if (BNXT_PF(bp)) {
16653 		eth_hw_addr_set(bp->dev, bp->pf.mac_addr);
16654 	} else {
16655 #ifdef CONFIG_BNXT_SRIOV
16656 		struct bnxt_vf_info *vf = &bp->vf;
16657 		bool strict_approval = true;
16658 
16659 		if (is_valid_ether_addr(vf->mac_addr)) {
16660 			/* overwrite netdev dev_addr with admin VF MAC */
16661 			eth_hw_addr_set(bp->dev, vf->mac_addr);
16662 			/* Older PF driver or firmware may not approve this
16663 			 * correctly.
16664 			 */
16665 			strict_approval = false;
16666 		} else {
16667 			eth_hw_addr_random(bp->dev);
16668 		}
16669 		rc = bnxt_approve_mac(bp, bp->dev->dev_addr, strict_approval);
16670 #endif
16671 	}
16672 	return rc;
16673 }
16674 
16675 static void bnxt_vpd_read_info(struct bnxt *bp)
16676 {
16677 	struct pci_dev *pdev = bp->pdev;
16678 	unsigned int vpd_size, kw_len;
16679 	int pos, size;
16680 	u8 *vpd_data;
16681 
16682 	vpd_data = pci_vpd_alloc(pdev, &vpd_size);
16683 	if (IS_ERR(vpd_data)) {
16684 		pci_warn(pdev, "Unable to read VPD\n");
16685 		return;
16686 	}
16687 
16688 	pos = pci_vpd_find_ro_info_keyword(vpd_data, vpd_size,
16689 					   PCI_VPD_RO_KEYWORD_PARTNO, &kw_len);
16690 	if (pos < 0)
16691 		goto read_sn;
16692 
16693 	size = min_t(int, kw_len, BNXT_VPD_FLD_LEN - 1);
16694 	memcpy(bp->board_partno, &vpd_data[pos], size);
16695 
16696 read_sn:
16697 	pos = pci_vpd_find_ro_info_keyword(vpd_data, vpd_size,
16698 					   PCI_VPD_RO_KEYWORD_SERIALNO,
16699 					   &kw_len);
16700 	if (pos < 0)
16701 		goto exit;
16702 
16703 	size = min_t(int, kw_len, BNXT_VPD_FLD_LEN - 1);
16704 	memcpy(bp->board_serialno, &vpd_data[pos], size);
16705 exit:
16706 	kfree(vpd_data);
16707 }
16708 
16709 static int bnxt_pcie_dsn_get(struct bnxt *bp, u8 dsn[])
16710 {
16711 	struct pci_dev *pdev = bp->pdev;
16712 	u64 qword;
16713 
16714 	qword = pci_get_dsn(pdev);
16715 	if (!qword) {
16716 		netdev_info(bp->dev, "Unable to read adapter's DSN\n");
16717 		return -EOPNOTSUPP;
16718 	}
16719 
16720 	put_unaligned_le64(qword, dsn);
16721 
16722 	bp->flags |= BNXT_FLAG_DSN_VALID;
16723 	return 0;
16724 }
16725 
16726 static int bnxt_map_db_bar(struct bnxt *bp)
16727 {
16728 	if (!bp->db_size)
16729 		return -ENODEV;
16730 	bp->bar1 = pci_iomap(bp->pdev, 2, bp->db_size);
16731 	if (!bp->bar1)
16732 		return -ENOMEM;
16733 	return 0;
16734 }
16735 
16736 void bnxt_print_device_info(struct bnxt *bp)
16737 {
16738 	netdev_info(bp->dev, "%s found at mem %lx, node addr %pM\n",
16739 		    board_info[bp->board_idx].name,
16740 		    (long)pci_resource_start(bp->pdev, 0), bp->dev->dev_addr);
16741 
16742 	pcie_print_link_status(bp->pdev);
16743 }
16744 
16745 static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
16746 {
16747 	struct bnxt_hw_resc *hw_resc;
16748 	struct net_device *dev;
16749 	struct bnxt *bp;
16750 	int rc, max_irqs;
16751 
16752 	if (pci_is_bridge(pdev))
16753 		return -ENODEV;
16754 
16755 	if (!pdev->msix_cap) {
16756 		dev_err(&pdev->dev, "MSIX capability not found, aborting\n");
16757 		return -ENODEV;
16758 	}
16759 
16760 	/* Clear any pending DMA transactions from crash kernel
16761 	 * while loading driver in capture kernel.
16762 	 */
16763 	if (is_kdump_kernel()) {
16764 		pci_clear_master(pdev);
16765 		pcie_flr(pdev);
16766 	}
16767 
16768 	max_irqs = bnxt_get_max_irq(pdev);
16769 	dev = alloc_etherdev_mqs(sizeof(*bp), max_irqs * BNXT_MAX_QUEUE,
16770 				 max_irqs);
16771 	if (!dev)
16772 		return -ENOMEM;
16773 
16774 	bp = netdev_priv(dev);
16775 	bp->board_idx = ent->driver_data;
16776 	bp->msg_enable = BNXT_DEF_MSG_ENABLE;
16777 	bnxt_set_max_func_irqs(bp, max_irqs);
16778 
16779 	if (bnxt_vf_pciid(bp->board_idx))
16780 		bp->flags |= BNXT_FLAG_VF;
16781 
16782 	/* No devlink port registration in case of a VF */
16783 	if (BNXT_PF(bp))
16784 		SET_NETDEV_DEVLINK_PORT(dev, &bp->dl_port);
16785 
16786 	rc = bnxt_init_board(pdev, dev);
16787 	if (rc < 0)
16788 		goto init_err_free;
16789 
16790 	dev->netdev_ops = &bnxt_netdev_ops;
16791 	dev->stat_ops = &bnxt_stat_ops;
16792 	dev->watchdog_timeo = BNXT_TX_TIMEOUT;
16793 	dev->ethtool_ops = &bnxt_ethtool_ops;
16794 	pci_set_drvdata(pdev, dev);
16795 
16796 	rc = bnxt_alloc_hwrm_resources(bp);
16797 	if (rc)
16798 		goto init_err_pci_clean;
16799 
16800 	mutex_init(&bp->hwrm_cmd_lock);
16801 	mutex_init(&bp->link_lock);
16802 
16803 	rc = bnxt_fw_init_one_p1(bp);
16804 	if (rc)
16805 		goto init_err_pci_clean;
16806 
16807 	if (BNXT_PF(bp))
16808 		bnxt_vpd_read_info(bp);
16809 
16810 	if (BNXT_CHIP_P5_PLUS(bp)) {
16811 		bp->flags |= BNXT_FLAG_CHIP_P5_PLUS;
16812 		if (BNXT_CHIP_P7(bp))
16813 			bp->flags |= BNXT_FLAG_CHIP_P7;
16814 	}
16815 
16816 	rc = bnxt_alloc_rss_indir_tbl(bp);
16817 	if (rc)
16818 		goto init_err_pci_clean;
16819 
16820 	rc = bnxt_fw_init_one_p2(bp);
16821 	if (rc)
16822 		goto init_err_pci_clean;
16823 
16824 	rc = bnxt_map_db_bar(bp);
16825 	if (rc) {
16826 		dev_err(&pdev->dev, "Cannot map doorbell BAR rc = %d, aborting\n",
16827 			rc);
16828 		goto init_err_pci_clean;
16829 	}
16830 
16831 	dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
16832 			   NETIF_F_TSO | NETIF_F_TSO6 |
16833 			   NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
16834 			   NETIF_F_GSO_IPXIP4 |
16835 			   NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
16836 			   NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
16837 			   NETIF_F_RXCSUM | NETIF_F_GRO;
16838 	if (bp->flags & BNXT_FLAG_UDP_GSO_CAP)
16839 		dev->hw_features |= NETIF_F_GSO_UDP_L4;
16840 
16841 	if (BNXT_SUPPORTS_TPA(bp))
16842 		dev->hw_features |= NETIF_F_LRO;
16843 
16844 	dev->hw_enc_features =
16845 			NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
16846 			NETIF_F_TSO | NETIF_F_TSO6 |
16847 			NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
16848 			NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
16849 			NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
16850 	if (bp->flags & BNXT_FLAG_UDP_GSO_CAP)
16851 		dev->hw_enc_features |= NETIF_F_GSO_UDP_L4;
16852 	if (bp->flags & BNXT_FLAG_CHIP_P7)
16853 		dev->udp_tunnel_nic_info = &bnxt_udp_tunnels_p7;
16854 	else
16855 		dev->udp_tunnel_nic_info = &bnxt_udp_tunnels;
16856 
16857 	dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
16858 				    NETIF_F_GSO_GRE_CSUM;
16859 	dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
16860 	if (bp->fw_cap & BNXT_FW_CAP_VLAN_RX_STRIP)
16861 		dev->hw_features |= BNXT_HW_FEATURE_VLAN_ALL_RX;
16862 	if (bp->fw_cap & BNXT_FW_CAP_VLAN_TX_INSERT)
16863 		dev->hw_features |= BNXT_HW_FEATURE_VLAN_ALL_TX;
16864 	if (BNXT_SUPPORTS_TPA(bp))
16865 		dev->hw_features |= NETIF_F_GRO_HW;
16866 	dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
16867 	if (dev->features & NETIF_F_GRO_HW)
16868 		dev->features &= ~NETIF_F_LRO;
16869 	dev->priv_flags |= IFF_UNICAST_FLT;
16870 
16871 	netif_set_tso_max_size(dev, GSO_MAX_SIZE);
16872 	if (bp->tso_max_segs)
16873 		netif_set_tso_max_segs(dev, bp->tso_max_segs);
16874 
16875 	dev->xdp_features = NETDEV_XDP_ACT_BASIC | NETDEV_XDP_ACT_REDIRECT |
16876 			    NETDEV_XDP_ACT_RX_SG;
16877 
16878 #ifdef CONFIG_BNXT_SRIOV
16879 	init_waitqueue_head(&bp->sriov_cfg_wait);
16880 #endif
16881 	if (BNXT_SUPPORTS_TPA(bp)) {
16882 		bp->gro_func = bnxt_gro_func_5730x;
16883 		if (BNXT_CHIP_P4(bp))
16884 			bp->gro_func = bnxt_gro_func_5731x;
16885 		else if (BNXT_CHIP_P5_PLUS(bp))
16886 			bp->gro_func = bnxt_gro_func_5750x;
16887 	}
16888 	if (!BNXT_CHIP_P4_PLUS(bp))
16889 		bp->flags |= BNXT_FLAG_DOUBLE_DB;
16890 
16891 	rc = bnxt_init_mac_addr(bp);
16892 	if (rc) {
16893 		dev_err(&pdev->dev, "Unable to initialize mac address.\n");
16894 		rc = -EADDRNOTAVAIL;
16895 		goto init_err_pci_clean;
16896 	}
16897 
16898 	if (BNXT_PF(bp)) {
16899 		/* Read the adapter's DSN to use as the eswitch switch_id */
16900 		rc = bnxt_pcie_dsn_get(bp, bp->dsn);
16901 	}
16902 
16903 	/* MTU range: 60 - FW defined max */
16904 	dev->min_mtu = ETH_ZLEN;
16905 	dev->max_mtu = bp->max_mtu;
16906 
16907 	rc = bnxt_probe_phy(bp, true);
16908 	if (rc)
16909 		goto init_err_pci_clean;
16910 
16911 	hw_resc = &bp->hw_resc;
16912 	bp->max_fltr = hw_resc->max_rx_em_flows + hw_resc->max_rx_wm_flows +
16913 		       BNXT_L2_FLTR_MAX_FLTR;
16914 	/* Older firmware may not report these filters properly */
16915 	if (bp->max_fltr < BNXT_MAX_FLTR)
16916 		bp->max_fltr = BNXT_MAX_FLTR;
16917 	bnxt_init_l2_fltr_tbl(bp);
16918 	__bnxt_set_rx_skb_mode(bp, false);
16919 	bnxt_set_tpa_flags(bp);
16920 	bnxt_init_ring_params(bp);
16921 	bnxt_set_ring_params(bp);
16922 	bnxt_rdma_aux_device_init(bp);
16923 	rc = bnxt_set_dflt_rings(bp, true);
16924 	if (rc) {
16925 		if (BNXT_VF(bp) && rc == -ENODEV) {
16926 			netdev_err(bp->dev, "Cannot configure VF rings while PF is unavailable.\n");
16927 		} else {
16928 			netdev_err(bp->dev, "Not enough rings available.\n");
16929 			rc = -ENOMEM;
16930 		}
16931 		goto init_err_pci_clean;
16932 	}
16933 
16934 	bnxt_fw_init_one_p3(bp);
16935 
16936 	bnxt_init_dflt_coal(bp);
16937 
16938 	if (dev->hw_features & BNXT_HW_FEATURE_VLAN_ALL_RX)
16939 		bp->flags |= BNXT_FLAG_STRIP_VLAN;
16940 
16941 	rc = bnxt_init_int_mode(bp);
16942 	if (rc)
16943 		goto init_err_pci_clean;
16944 
16945 	/* No TC has been set yet and rings may have been trimmed due to
16946 	 * limited MSIX, so we re-initialize the TX rings per TC.
16947 	 */
16948 	bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
16949 
16950 	if (BNXT_PF(bp)) {
16951 		if (!bnxt_pf_wq) {
16952 			bnxt_pf_wq =
16953 				create_singlethread_workqueue("bnxt_pf_wq");
16954 			if (!bnxt_pf_wq) {
16955 				dev_err(&pdev->dev, "Unable to create workqueue.\n");
16956 				rc = -ENOMEM;
16957 				goto init_err_pci_clean;
16958 			}
16959 		}
16960 		rc = bnxt_init_tc(bp);
16961 		if (rc)
16962 			netdev_err(dev, "Failed to initialize TC flower offload, err = %d.\n",
16963 				   rc);
16964 	}
16965 
16966 	bnxt_inv_fw_health_reg(bp);
16967 	rc = bnxt_dl_register(bp);
16968 	if (rc)
16969 		goto init_err_dl;
16970 
16971 	INIT_LIST_HEAD(&bp->usr_fltr_list);
16972 
16973 	if (BNXT_SUPPORTS_NTUPLE_VNIC(bp))
16974 		bp->rss_cap |= BNXT_RSS_CAP_MULTI_RSS_CTX;
16975 
16976 	dev->queue_mgmt_ops = &bnxt_queue_mgmt_ops_unsupp;
16977 	if (BNXT_SUPPORTS_QUEUE_API(bp))
16978 		dev->queue_mgmt_ops = &bnxt_queue_mgmt_ops;
16979 	dev->netmem_tx = true;
16980 
16981 	rc = register_netdev(dev);
16982 	if (rc)
16983 		goto init_err_cleanup;
16984 
16985 	bnxt_dl_fw_reporters_create(bp);
16986 
16987 	bnxt_rdma_aux_device_add(bp);
16988 
16989 	bnxt_print_device_info(bp);
16990 
16991 	pci_save_state(pdev);
16992 
16993 	return 0;
16994 init_err_cleanup:
16995 	bnxt_rdma_aux_device_uninit(bp);
16996 	bnxt_dl_unregister(bp);
16997 init_err_dl:
16998 	bnxt_shutdown_tc(bp);
16999 	bnxt_clear_int_mode(bp);
17000 
17001 init_err_pci_clean:
17002 	bnxt_hwrm_func_drv_unrgtr(bp);
17003 	bnxt_ptp_clear(bp);
17004 	kfree(bp->ptp_cfg);
17005 	bp->ptp_cfg = NULL;
17006 	bnxt_free_hwrm_resources(bp);
17007 	bnxt_hwmon_uninit(bp);
17008 	bnxt_ethtool_free(bp);
17009 	kfree(bp->fw_health);
17010 	bp->fw_health = NULL;
17011 	bnxt_cleanup_pci(bp);
17012 	bnxt_free_ctx_mem(bp, true);
17013 	bnxt_free_crash_dump_mem(bp);
17014 	kfree(bp->rss_indir_tbl);
17015 	bp->rss_indir_tbl = NULL;
17016 
17017 init_err_free:
17018 	free_netdev(dev);
17019 	return rc;
17020 }
17021 
17022 static void bnxt_shutdown(struct pci_dev *pdev)
17023 {
17024 	struct net_device *dev = pci_get_drvdata(pdev);
17025 	struct bnxt *bp;
17026 
17027 	if (!dev)
17028 		return;
17029 
17030 	rtnl_lock();
17031 	netdev_lock(dev);
17032 	bp = netdev_priv(dev);
17033 	if (!bp)
17034 		goto shutdown_exit;
17035 
17036 	if (netif_running(dev))
17037 		netif_close(dev);
17038 
17039 	if (bnxt_hwrm_func_drv_unrgtr(bp)) {
17040 		pcie_flr(pdev);
17041 		goto shutdown_exit;
17042 	}
17043 	bnxt_ptp_clear(bp);
17044 	bnxt_clear_int_mode(bp);
17045 	pci_disable_device(pdev);
17046 
17047 	if (system_state == SYSTEM_POWER_OFF) {
17048 		pci_wake_from_d3(pdev, bp->wol);
17049 		pci_set_power_state(pdev, PCI_D3hot);
17050 	}
17051 
17052 shutdown_exit:
17053 	netdev_unlock(dev);
17054 	rtnl_unlock();
17055 }
17056 
17057 #ifdef CONFIG_PM_SLEEP
17058 static int bnxt_suspend(struct device *device)
17059 {
17060 	struct net_device *dev = dev_get_drvdata(device);
17061 	struct bnxt *bp = netdev_priv(dev);
17062 	int rc = 0;
17063 
17064 	bnxt_ulp_stop(bp);
17065 
17066 	netdev_lock(dev);
17067 	if (netif_running(dev)) {
17068 		netif_device_detach(dev);
17069 		rc = bnxt_close(dev);
17070 	}
17071 	bnxt_hwrm_func_drv_unrgtr(bp);
17072 	bnxt_ptp_clear(bp);
17073 	pci_disable_device(bp->pdev);
17074 	bnxt_free_ctx_mem(bp, false);
17075 	netdev_unlock(dev);
17076 	return rc;
17077 }
17078 
17079 static int bnxt_resume(struct device *device)
17080 {
17081 	struct net_device *dev = dev_get_drvdata(device);
17082 	struct bnxt *bp = netdev_priv(dev);
17083 	int rc = 0;
17084 
17085 	netdev_lock(dev);
17086 	rc = pci_enable_device(bp->pdev);
17087 	if (rc) {
17088 		netdev_err(dev, "Cannot re-enable PCI device during resume, err = %d\n",
17089 			   rc);
17090 		goto resume_exit;
17091 	}
17092 	pci_set_master(bp->pdev);
17093 	if (bnxt_hwrm_ver_get(bp)) {
17094 		rc = -ENODEV;
17095 		goto resume_exit;
17096 	}
17097 	rc = bnxt_hwrm_func_reset(bp);
17098 	if (rc) {
17099 		rc = -EBUSY;
17100 		goto resume_exit;
17101 	}
17102 
17103 	rc = bnxt_hwrm_func_qcaps(bp);
17104 	if (rc)
17105 		goto resume_exit;
17106 
17107 	bnxt_clear_reservations(bp, true);
17108 
17109 	if (bnxt_hwrm_func_drv_rgtr(bp, NULL, 0, false)) {
17110 		rc = -ENODEV;
17111 		goto resume_exit;
17112 	}
17113 	if (bp->fw_crash_mem)
17114 		bnxt_hwrm_crash_dump_mem_cfg(bp);
17115 
17116 	if (bnxt_ptp_init(bp)) {
17117 		kfree(bp->ptp_cfg);
17118 		bp->ptp_cfg = NULL;
17119 	}
17120 	bnxt_get_wol_settings(bp);
17121 	if (netif_running(dev)) {
17122 		rc = bnxt_open(dev);
17123 		if (!rc)
17124 			netif_device_attach(dev);
17125 	}
17126 
17127 resume_exit:
17128 	netdev_unlock(bp->dev);
17129 	bnxt_ulp_start(bp, rc);
17130 	if (!rc)
17131 		bnxt_reenable_sriov(bp);
17132 	return rc;
17133 }
17134 
17135 static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
17136 #define BNXT_PM_OPS (&bnxt_pm_ops)
17137 
17138 #else
17139 
17140 #define BNXT_PM_OPS NULL
17141 
17142 #endif /* CONFIG_PM_SLEEP */
17143 
17144 /**
17145  * bnxt_io_error_detected - called when PCI error is detected
17146  * @pdev: Pointer to PCI device
17147  * @state: The current pci connection state
17148  *
17149  * This function is called after a PCI bus error affecting
17150  * this device has been detected.
17151  */
17152 static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
17153 					       pci_channel_state_t state)
17154 {
17155 	struct net_device *netdev = pci_get_drvdata(pdev);
17156 	struct bnxt *bp = netdev_priv(netdev);
17157 	bool abort = false;
17158 
17159 	netdev_info(netdev, "PCI I/O error detected\n");
17160 
17161 	bnxt_ulp_stop(bp);
17162 
17163 	netdev_lock(netdev);
17164 	netif_device_detach(netdev);
17165 
17166 	if (test_and_set_bit(BNXT_STATE_IN_FW_RESET, &bp->state)) {
17167 		netdev_err(bp->dev, "Firmware reset already in progress\n");
17168 		abort = true;
17169 	}
17170 
17171 	if (abort || state == pci_channel_io_perm_failure) {
17172 		netdev_unlock(netdev);
17173 		return PCI_ERS_RESULT_DISCONNECT;
17174 	}
17175 
17176 	/* Link is not reliable anymore if state is pci_channel_io_frozen
17177 	 * so we disable bus master to prevent any potential bad DMAs before
17178 	 * freeing kernel memory.
17179 	 */
17180 	if (state == pci_channel_io_frozen) {
17181 		set_bit(BNXT_STATE_PCI_CHANNEL_IO_FROZEN, &bp->state);
17182 		bnxt_fw_fatal_close(bp);
17183 	}
17184 
17185 	if (netif_running(netdev))
17186 		__bnxt_close_nic(bp, true, true);
17187 
17188 	if (pci_is_enabled(pdev))
17189 		pci_disable_device(pdev);
17190 	bnxt_free_ctx_mem(bp, false);
17191 	netdev_unlock(netdev);
17192 
17193 	/* Request a slot reset. */
17194 	return PCI_ERS_RESULT_NEED_RESET;
17195 }
17196 
17197 /**
17198  * bnxt_io_slot_reset - called after the pci bus has been reset.
17199  * @pdev: Pointer to PCI device
17200  *
17201  * Restart the card from scratch, as if from a cold-boot.
17202  * At this point, the card has experienced a hard reset,
17203  * followed by fixups by BIOS, and has its config space
17204  * set up identically to what it was at cold boot.
17205  */
17206 static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
17207 {
17208 	pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
17209 	struct net_device *netdev = pci_get_drvdata(pdev);
17210 	struct bnxt *bp = netdev_priv(netdev);
17211 	int retry = 0;
17212 	int err = 0;
17213 	int off;
17214 
17215 	netdev_info(bp->dev, "PCI Slot Reset\n");
17216 
17217 	if (!(bp->flags & BNXT_FLAG_CHIP_P5_PLUS) &&
17218 	    test_bit(BNXT_STATE_PCI_CHANNEL_IO_FROZEN, &bp->state))
17219 		msleep(900);
17220 
17221 	netdev_lock(netdev);
17222 
17223 	if (pci_enable_device(pdev)) {
17224 		dev_err(&pdev->dev,
17225 			"Cannot re-enable PCI device after reset.\n");
17226 	} else {
17227 		pci_set_master(pdev);
17228 		/* Upon fatal error, our device internal logic that latches to
17229 		 * BAR value is getting reset and will restore only upon
17230 		 * rewriting the BARs.
17231 		 *
17232 		 * As pci_restore_state() does not re-write the BARs if the
17233 		 * value is same as saved value earlier, driver needs to
17234 		 * write the BARs to 0 to force restore, in case of fatal error.
17235 		 */
17236 		if (test_and_clear_bit(BNXT_STATE_PCI_CHANNEL_IO_FROZEN,
17237 				       &bp->state)) {
17238 			for (off = PCI_BASE_ADDRESS_0;
17239 			     off <= PCI_BASE_ADDRESS_5; off += 4)
17240 				pci_write_config_dword(bp->pdev, off, 0);
17241 		}
17242 		pci_restore_state(pdev);
17243 		pci_save_state(pdev);
17244 
17245 		bnxt_inv_fw_health_reg(bp);
17246 		bnxt_try_map_fw_health_reg(bp);
17247 
17248 		/* In some PCIe AER scenarios, firmware may take up to
17249 		 * 10 seconds to become ready in the worst case.
17250 		 */
17251 		do {
17252 			err = bnxt_try_recover_fw(bp);
17253 			if (!err)
17254 				break;
17255 			retry++;
17256 		} while (retry < BNXT_FW_SLOT_RESET_RETRY);
17257 
17258 		if (err) {
17259 			dev_err(&pdev->dev, "Firmware not ready\n");
17260 			goto reset_exit;
17261 		}
17262 
17263 		err = bnxt_hwrm_func_reset(bp);
17264 		if (!err)
17265 			result = PCI_ERS_RESULT_RECOVERED;
17266 
17267 		/* IRQ will be initialized later in bnxt_io_resume */
17268 		bnxt_ulp_irq_stop(bp);
17269 		bnxt_clear_int_mode(bp);
17270 	}
17271 
17272 reset_exit:
17273 	clear_bit(BNXT_STATE_IN_FW_RESET, &bp->state);
17274 	bnxt_clear_reservations(bp, true);
17275 	netdev_unlock(netdev);
17276 
17277 	return result;
17278 }
17279 
17280 /**
17281  * bnxt_io_resume - called when traffic can start flowing again.
17282  * @pdev: Pointer to PCI device
17283  *
17284  * This callback is called when the error recovery driver tells
17285  * us that its OK to resume normal operation.
17286  */
17287 static void bnxt_io_resume(struct pci_dev *pdev)
17288 {
17289 	struct net_device *netdev = pci_get_drvdata(pdev);
17290 	struct bnxt *bp = netdev_priv(netdev);
17291 	int err;
17292 
17293 	netdev_info(bp->dev, "PCI Slot Resume\n");
17294 	netdev_lock(netdev);
17295 
17296 	err = bnxt_hwrm_func_qcaps(bp);
17297 	if (!err) {
17298 		if (netif_running(netdev)) {
17299 			err = bnxt_open(netdev);
17300 		} else {
17301 			err = bnxt_reserve_rings(bp, true);
17302 			if (!err)
17303 				err = bnxt_init_int_mode(bp);
17304 		}
17305 	}
17306 
17307 	if (!err)
17308 		netif_device_attach(netdev);
17309 
17310 	netdev_unlock(netdev);
17311 	bnxt_ulp_start(bp, err);
17312 	if (!err)
17313 		bnxt_reenable_sriov(bp);
17314 }
17315 
17316 static const struct pci_error_handlers bnxt_err_handler = {
17317 	.error_detected	= bnxt_io_error_detected,
17318 	.slot_reset	= bnxt_io_slot_reset,
17319 	.resume		= bnxt_io_resume
17320 };
17321 
17322 static struct pci_driver bnxt_pci_driver = {
17323 	.name		= DRV_MODULE_NAME,
17324 	.id_table	= bnxt_pci_tbl,
17325 	.probe		= bnxt_init_one,
17326 	.remove		= bnxt_remove_one,
17327 	.shutdown	= bnxt_shutdown,
17328 	.driver.pm	= BNXT_PM_OPS,
17329 	.err_handler	= &bnxt_err_handler,
17330 #if defined(CONFIG_BNXT_SRIOV)
17331 	.sriov_configure = bnxt_sriov_configure,
17332 #endif
17333 };
17334 
17335 static int __init bnxt_init(void)
17336 {
17337 	int err;
17338 
17339 	bnxt_debug_init();
17340 	err = pci_register_driver(&bnxt_pci_driver);
17341 	if (err) {
17342 		bnxt_debug_exit();
17343 		return err;
17344 	}
17345 
17346 	return 0;
17347 }
17348 
17349 static void __exit bnxt_exit(void)
17350 {
17351 	pci_unregister_driver(&bnxt_pci_driver);
17352 	if (bnxt_pf_wq)
17353 		destroy_workqueue(bnxt_pf_wq);
17354 	bnxt_debug_exit();
17355 }
17356 
17357 module_init(bnxt_init);
17358 module_exit(bnxt_exit);
17359