xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x_reg.h (revision 8decf868790b48a727d7e7ca164f2bcd3c1389c0)
1adfc5217SJeff Kirsher /* bnx2x_reg.h: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
3adfc5217SJeff Kirsher  * Copyright (c) 2007-2011 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
6adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
7adfc5217SJeff Kirsher  * the Free Software Foundation.
8adfc5217SJeff Kirsher  *
9adfc5217SJeff Kirsher  * The registers description starts with the register Access type followed
10adfc5217SJeff Kirsher  * by size in bits. For example [RW 32]. The access types are:
11adfc5217SJeff Kirsher  * R  - Read only
12adfc5217SJeff Kirsher  * RC - Clear on read
13adfc5217SJeff Kirsher  * RW - Read/Write
14adfc5217SJeff Kirsher  * ST - Statistics register (clear on read)
15adfc5217SJeff Kirsher  * W  - Write only
16adfc5217SJeff Kirsher  * WB - Wide bus register - the size is over 32 bits and it should be
17adfc5217SJeff Kirsher  *      read/write in consecutive 32 bits accesses
18adfc5217SJeff Kirsher  * WR - Write Clear (write 1 to clear the bit)
19adfc5217SJeff Kirsher  *
20adfc5217SJeff Kirsher  */
21adfc5217SJeff Kirsher #ifndef BNX2X_REG_H
22adfc5217SJeff Kirsher #define BNX2X_REG_H
23adfc5217SJeff Kirsher 
24adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR			 (0x1<<0)
25adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS		 (0x1<<2)
26adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU		 (0x1<<5)
27adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT		 (0x1<<3)
28adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR			 (0x1<<4)
29adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND		 (0x1<<1)
30adfc5217SJeff Kirsher /* [RW 1] Initiate the ATC array - reset all the valid bits */
31adfc5217SJeff Kirsher #define ATC_REG_ATC_INIT_ARRAY					 0x1100b8
32adfc5217SJeff Kirsher /* [R 1] ATC initalization done */
33adfc5217SJeff Kirsher #define ATC_REG_ATC_INIT_DONE					 0x1100bc
34adfc5217SJeff Kirsher /* [RC 6] Interrupt register #0 read clear */
35adfc5217SJeff Kirsher #define ATC_REG_ATC_INT_STS_CLR					 0x1101c0
36adfc5217SJeff Kirsher /* [RW 5] Parity mask register #0 read/write */
37adfc5217SJeff Kirsher #define ATC_REG_ATC_PRTY_MASK					 0x1101d8
38adfc5217SJeff Kirsher /* [RC 5] Parity register #0 read clear */
39adfc5217SJeff Kirsher #define ATC_REG_ATC_PRTY_STS_CLR				 0x1101d0
40adfc5217SJeff Kirsher /* [RW 19] Interrupt mask register #0 read/write */
41adfc5217SJeff Kirsher #define BRB1_REG_BRB1_INT_MASK					 0x60128
42adfc5217SJeff Kirsher /* [R 19] Interrupt register #0 read */
43adfc5217SJeff Kirsher #define BRB1_REG_BRB1_INT_STS					 0x6011c
44adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
45adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_MASK 				 0x60138
46adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
47adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_STS					 0x6012c
48adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
49adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_STS_CLR				 0x60130
50adfc5217SJeff Kirsher /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
51adfc5217SJeff Kirsher  * address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
52adfc5217SJeff Kirsher  * BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. Warning -
53adfc5217SJeff Kirsher  * following reset the first rbc access to this reg must be write; there can
54adfc5217SJeff Kirsher  * be no more rbc writes after the first one; there can be any number of rbc
55adfc5217SJeff Kirsher  * read following the first write; rbc access not following these rules will
56adfc5217SJeff Kirsher  * result in hang condition. */
57adfc5217SJeff Kirsher #define BRB1_REG_FREE_LIST_PRS_CRDT				 0x60200
58adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the full signal to class 0
59adfc5217SJeff Kirsher  * is asserted */
60adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XOFF_THRESHOLD_0			 0x601d0
61adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XOFF_THRESHOLD_1			 0x60230
62adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the full signal to class 0
63adfc5217SJeff Kirsher  * is de-asserted */
64adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XON_THRESHOLD_0				 0x601d4
65adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XON_THRESHOLD_1				 0x60234
66adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the full signal to class 1
67adfc5217SJeff Kirsher  * is asserted */
68adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XOFF_THRESHOLD_0			 0x601d8
69adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XOFF_THRESHOLD_1			 0x60238
70adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the full signal to class 1
71adfc5217SJeff Kirsher  * is de-asserted */
72adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XON_THRESHOLD_0				 0x601dc
73adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XON_THRESHOLD_1				 0x6023c
74adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the full signal to the LB
75adfc5217SJeff Kirsher  * port is asserted */
76adfc5217SJeff Kirsher #define BRB1_REG_FULL_LB_XOFF_THRESHOLD				 0x601e0
77adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the full signal to the LB
78adfc5217SJeff Kirsher  * port is de-asserted */
79adfc5217SJeff Kirsher #define BRB1_REG_FULL_LB_XON_THRESHOLD				 0x601e4
80adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the High_llfc signal to
81adfc5217SJeff Kirsher    interface #n is de-asserted. */
82adfc5217SJeff Kirsher #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0			 0x6014c
83adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the High_llfc signal to
84adfc5217SJeff Kirsher    interface #n is asserted. */
85adfc5217SJeff Kirsher #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0			 0x6013c
86adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for the LB port */
87adfc5217SJeff Kirsher #define BRB1_REG_LB_GUARANTIED					 0x601ec
88adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for the Lb port
89adfc5217SJeff Kirsher  * before signaling XON. */
90adfc5217SJeff Kirsher #define BRB1_REG_LB_GUARANTIED_HYST				 0x60264
91adfc5217SJeff Kirsher /* [RW 24] LL RAM data. */
92adfc5217SJeff Kirsher #define BRB1_REG_LL_RAM						 0x61000
93adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the Low_llfc signal to
94adfc5217SJeff Kirsher    interface #n is de-asserted. */
95adfc5217SJeff Kirsher #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0			 0x6016c
96adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the Low_llfc signal to
97adfc5217SJeff Kirsher    interface #n is asserted. */
98adfc5217SJeff Kirsher #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0			 0x6015c
99adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
100adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
101adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED			 0x60244
102adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
103adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
104adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
105adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST			 0x60254
106adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
107adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
108adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED			 0x60248
109adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
110adfc5217SJeff Kirsher  * before signaling XON. The register is applicable only when
111adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
112adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST			 0x60258
113adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
114adfc5217SJeff Kirsher  * is applicable only when per_class_guaranty_mode is set. */
115adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED			 0x6024c
116adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
117adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
118adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
119adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST			 0x6025c
120adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 1 in MAC 1. The
121adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
122adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED			 0x60250
123adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 1 in MAC
124adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
125adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
126adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST			 0x60260
127adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for the MAC port. The register is
128adfc5217SJeff Kirsher  * applicable only when per_class_guaranty_mode is reset. */
129adfc5217SJeff Kirsher #define BRB1_REG_MAC_GUARANTIED_0				 0x601e8
130adfc5217SJeff Kirsher #define BRB1_REG_MAC_GUARANTIED_1				 0x60240
131adfc5217SJeff Kirsher /* [R 24] The number of full blocks. */
132adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_BLOCKS				 0x60090
133adfc5217SJeff Kirsher /* [ST 32] The number of cycles that the write_full signal towards MAC #0
134adfc5217SJeff Kirsher    was asserted. */
135adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_0				 0x600c8
136adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_1				 0x600cc
137adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_4				 0x600d8
138adfc5217SJeff Kirsher /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
139adfc5217SJeff Kirsher    asserted. */
140adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0				 0x600b8
141adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1				 0x600bc
142adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the pause signal to class 0
143adfc5217SJeff Kirsher  * is asserted */
144adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0			 0x601c0
145adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1			 0x60220
146adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the pause signal to class 0
147adfc5217SJeff Kirsher  * is de-asserted */
148adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XON_THRESHOLD_0			 0x601c4
149adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XON_THRESHOLD_1			 0x60224
150adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the pause signal to class 1
151adfc5217SJeff Kirsher  * is asserted */
152adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0			 0x601c8
153adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1			 0x60228
154adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the pause signal to class 1
155adfc5217SJeff Kirsher  * is de-asserted */
156adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XON_THRESHOLD_0			 0x601cc
157adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XON_THRESHOLD_1			 0x6022c
158adfc5217SJeff Kirsher /* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
159adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 			 0x60078
160adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 			 0x6007c
161adfc5217SJeff Kirsher /* [RW 10] Write client 0: Assert pause threshold. */
162adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_LOW_THRESHOLD_0				 0x60068
163adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_LOW_THRESHOLD_1				 0x6006c
164adfc5217SJeff Kirsher /* [R 24] The number of full blocks occupied by port. */
165adfc5217SJeff Kirsher #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0				 0x60094
166adfc5217SJeff Kirsher /* [RW 1] Reset the design by software. */
167adfc5217SJeff Kirsher #define BRB1_REG_SOFT_RESET					 0x600dc
168adfc5217SJeff Kirsher /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
169adfc5217SJeff Kirsher #define CCM_REG_CAM_OCCUP					 0xd0188
170adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
171adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
172adfc5217SJeff Kirsher    if 1 - normal activity. */
173adfc5217SJeff Kirsher #define CCM_REG_CCM_CFC_IFEN					 0xd003c
174adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
175adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
176adfc5217SJeff Kirsher    if 1 - normal activity. */
177adfc5217SJeff Kirsher #define CCM_REG_CCM_CQM_IFEN					 0xd000c
178adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
179adfc5217SJeff Kirsher    Otherwise 0 is inserted. */
180adfc5217SJeff Kirsher #define CCM_REG_CCM_CQM_USE_Q					 0xd00c0
181adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
182adfc5217SJeff Kirsher #define CCM_REG_CCM_INT_MASK					 0xd01e4
183adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
184adfc5217SJeff Kirsher #define CCM_REG_CCM_INT_STS					 0xd01d8
185adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
186adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_MASK					 0xd01f4
187adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
188adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_STS					 0xd01e8
189adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
190adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_STS_CLR				 0xd01ec
191adfc5217SJeff Kirsher /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
192adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
193adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
194adfc5217SJeff Kirsher    when the input message Reg1WbFlg isn't set. */
195adfc5217SJeff Kirsher #define CCM_REG_CCM_REG0_SZ					 0xd00c4
196adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
197adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
198adfc5217SJeff Kirsher    if 1 - normal activity. */
199adfc5217SJeff Kirsher #define CCM_REG_CCM_STORM0_IFEN 				 0xd0004
200adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
201adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
202adfc5217SJeff Kirsher    if 1 - normal activity. */
203adfc5217SJeff Kirsher #define CCM_REG_CCM_STORM1_IFEN 				 0xd0008
204adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
205adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
206adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
207adfc5217SJeff Kirsher #define CCM_REG_CDU_AG_RD_IFEN					 0xd0030
208adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
209adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
210adfc5217SJeff Kirsher    activity. */
211adfc5217SJeff Kirsher #define CCM_REG_CDU_AG_WR_IFEN					 0xd002c
212adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
213adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
214adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
215adfc5217SJeff Kirsher #define CCM_REG_CDU_SM_RD_IFEN					 0xd0038
216adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
217adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
218adfc5217SJeff Kirsher    normal activity. */
219adfc5217SJeff Kirsher #define CCM_REG_CDU_SM_WR_IFEN					 0xd0034
220adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
221adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
222adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
223adfc5217SJeff Kirsher #define CCM_REG_CFC_INIT_CRD					 0xd0204
224adfc5217SJeff Kirsher /* [RW 2] Auxiliary counter flag Q number 1. */
225adfc5217SJeff Kirsher #define CCM_REG_CNT_AUX1_Q					 0xd00c8
226adfc5217SJeff Kirsher /* [RW 2] Auxiliary counter flag Q number 2. */
227adfc5217SJeff Kirsher #define CCM_REG_CNT_AUX2_Q					 0xd00cc
228adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
229adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_HDR_P					 0xd008c
230adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
231adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_HDR_S					 0xd0090
232adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
233adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
234adfc5217SJeff Kirsher    if 1 - normal activity. */
235adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_IFEN					 0xd0014
236adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
237adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
238adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
239adfc5217SJeff Kirsher #define CCM_REG_CQM_INIT_CRD					 0xd020c
240adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
241adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
242adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
243adfc5217SJeff Kirsher #define CCM_REG_CQM_P_WEIGHT					 0xd00b8
244adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
245adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
246adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
247adfc5217SJeff Kirsher #define CCM_REG_CQM_S_WEIGHT					 0xd00bc
248adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
249adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
250adfc5217SJeff Kirsher    if 1 - normal activity. */
251adfc5217SJeff Kirsher #define CCM_REG_CSDM_IFEN					 0xd0018
252adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
253adfc5217SJeff Kirsher    at the SDM interface is detected. */
254adfc5217SJeff Kirsher #define CCM_REG_CSDM_LENGTH_MIS 				 0xd0170
255adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
256adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
257adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
258adfc5217SJeff Kirsher #define CCM_REG_CSDM_WEIGHT					 0xd00b4
259adfc5217SJeff Kirsher /* [RW 28] The CM header for QM formatting in case of an error in the QM
260adfc5217SJeff Kirsher    inputs. */
261adfc5217SJeff Kirsher #define CCM_REG_ERR_CCM_HDR					 0xd0094
262adfc5217SJeff Kirsher /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
263adfc5217SJeff Kirsher #define CCM_REG_ERR_EVNT_ID					 0xd0098
264adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
265adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
266adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
267adfc5217SJeff Kirsher #define CCM_REG_FIC0_INIT_CRD					 0xd0210
268adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
269adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
270adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
271adfc5217SJeff Kirsher #define CCM_REG_FIC1_INIT_CRD					 0xd0214
272adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
273adfc5217SJeff Kirsher    - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
274adfc5217SJeff Kirsher    ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
275adfc5217SJeff Kirsher    ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
276adfc5217SJeff Kirsher    outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
277adfc5217SJeff Kirsher #define CCM_REG_GR_ARB_TYPE					 0xd015c
278adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
279adfc5217SJeff Kirsher    highest priority is 3. It is supposed; that the Store channel priority is
280adfc5217SJeff Kirsher    the compliment to 4 of the rest priorities - Aggregation channel; Load
281adfc5217SJeff Kirsher    (FIC0) channel and Load (FIC1). */
282adfc5217SJeff Kirsher #define CCM_REG_GR_LD0_PR					 0xd0164
283adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
284adfc5217SJeff Kirsher    highest priority is 3. It is supposed; that the Store channel priority is
285adfc5217SJeff Kirsher    the compliment to 4 of the rest priorities - Aggregation channel; Load
286adfc5217SJeff Kirsher    (FIC0) channel and Load (FIC1). */
287adfc5217SJeff Kirsher #define CCM_REG_GR_LD1_PR					 0xd0168
288adfc5217SJeff Kirsher /* [RW 2] General flags index. */
289adfc5217SJeff Kirsher #define CCM_REG_INV_DONE_Q					 0xd0108
290adfc5217SJeff Kirsher /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
291adfc5217SJeff Kirsher    context and sent to STORM; for a specific connection type. The double
292adfc5217SJeff Kirsher    REG-pairs are used in order to align to STORM context row size of 128
293adfc5217SJeff Kirsher    bits. The offset of these data in the STORM context is always 0. Index
294adfc5217SJeff Kirsher    _(0..15) stands for the connection type (one of 16). */
295adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_0					 0xd004c
296adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_1					 0xd0050
297adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_2					 0xd0054
298adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_3					 0xd0058
299adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_4					 0xd005c
300adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
301adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
302adfc5217SJeff Kirsher    if 1 - normal activity. */
303adfc5217SJeff Kirsher #define CCM_REG_PBF_IFEN					 0xd0028
304adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
305adfc5217SJeff Kirsher    at the pbf interface is detected. */
306adfc5217SJeff Kirsher #define CCM_REG_PBF_LENGTH_MIS					 0xd0180
307adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
308adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
309adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
310adfc5217SJeff Kirsher #define CCM_REG_PBF_WEIGHT					 0xd00ac
311adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM1_0					 0xd0134
312adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM1_1					 0xd0138
313adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM2_0					 0xd013c
314adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM2_1					 0xd0140
315adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM3_0					 0xd0144
316adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM3_1					 0xd0148
317adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM0_0				 0xd0114
318adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM0_1				 0xd0118
319adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM1_0				 0xd011c
320adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM1_1				 0xd0120
321adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM2_0				 0xd0124
322adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM2_1				 0xd0128
323adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM3_0				 0xd012c
324adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM3_1				 0xd0130
325adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
326adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
327adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
328adfc5217SJeff Kirsher #define CCM_REG_STORM_CCM_IFEN					 0xd0010
329adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
330adfc5217SJeff Kirsher    at the STORM interface is detected. */
331adfc5217SJeff Kirsher #define CCM_REG_STORM_LENGTH_MIS				 0xd016c
332adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
333adfc5217SJeff Kirsher    mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
334adfc5217SJeff Kirsher    weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
335adfc5217SJeff Kirsher    tc. */
336adfc5217SJeff Kirsher #define CCM_REG_STORM_WEIGHT					 0xd009c
337adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
338adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
339adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
340adfc5217SJeff Kirsher #define CCM_REG_TSEM_IFEN					 0xd001c
341adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
342adfc5217SJeff Kirsher    at the tsem interface is detected. */
343adfc5217SJeff Kirsher #define CCM_REG_TSEM_LENGTH_MIS 				 0xd0174
344adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
345adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
346adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
347adfc5217SJeff Kirsher #define CCM_REG_TSEM_WEIGHT					 0xd00a0
348adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
349adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
350adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
351adfc5217SJeff Kirsher #define CCM_REG_USEM_IFEN					 0xd0024
352adfc5217SJeff Kirsher /* [RC 1] Set when message length mismatch (relative to last indication) at
353adfc5217SJeff Kirsher    the usem interface is detected. */
354adfc5217SJeff Kirsher #define CCM_REG_USEM_LENGTH_MIS 				 0xd017c
355adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
356adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
357adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
358adfc5217SJeff Kirsher #define CCM_REG_USEM_WEIGHT					 0xd00a8
359adfc5217SJeff Kirsher /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
360adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
361adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
362adfc5217SJeff Kirsher #define CCM_REG_XSEM_IFEN					 0xd0020
363adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
364adfc5217SJeff Kirsher    at the xsem interface is detected. */
365adfc5217SJeff Kirsher #define CCM_REG_XSEM_LENGTH_MIS 				 0xd0178
366adfc5217SJeff Kirsher /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
367adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
368adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
369adfc5217SJeff Kirsher #define CCM_REG_XSEM_WEIGHT					 0xd00a4
370adfc5217SJeff Kirsher /* [RW 19] Indirect access to the descriptor table of the XX protection
371adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - message length; [12:6] - message
372adfc5217SJeff Kirsher    pointer; 18:13] - next pointer. */
373adfc5217SJeff Kirsher #define CCM_REG_XX_DESCR_TABLE					 0xd0300
374adfc5217SJeff Kirsher #define CCM_REG_XX_DESCR_TABLE_SIZE				 24
375adfc5217SJeff Kirsher /* [R 7] Used to read the value of XX protection Free counter. */
376adfc5217SJeff Kirsher #define CCM_REG_XX_FREE 					 0xd0184
377adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
378adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
379adfc5217SJeff Kirsher    messages. Max credit available - 127. Write writes the initial credit
380adfc5217SJeff Kirsher    value; read returns the current value of the credit counter. Must be
381adfc5217SJeff Kirsher    initialized to maximum XX protected message size - 2 at start-up. */
382adfc5217SJeff Kirsher #define CCM_REG_XX_INIT_CRD					 0xd0220
383adfc5217SJeff Kirsher /* [RW 7] The maximum number of pending messages; which may be stored in XX
384adfc5217SJeff Kirsher    protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
385adfc5217SJeff Kirsher    At write comprises the start value of the ~ccm_registers_xx_free.xx_free
386adfc5217SJeff Kirsher    counter. */
387adfc5217SJeff Kirsher #define CCM_REG_XX_MSG_NUM					 0xd0224
388adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
389adfc5217SJeff Kirsher #define CCM_REG_XX_OVFL_EVNT_ID 				 0xd0044
390adfc5217SJeff Kirsher /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
391adfc5217SJeff Kirsher    The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
392adfc5217SJeff Kirsher    header pointer. */
393adfc5217SJeff Kirsher #define CCM_REG_XX_TABLE					 0xd0280
394adfc5217SJeff Kirsher #define CDU_REG_CDU_CHK_MASK0					 0x101000
395adfc5217SJeff Kirsher #define CDU_REG_CDU_CHK_MASK1					 0x101004
396adfc5217SJeff Kirsher #define CDU_REG_CDU_CONTROL0					 0x101008
397adfc5217SJeff Kirsher #define CDU_REG_CDU_DEBUG					 0x101010
398adfc5217SJeff Kirsher #define CDU_REG_CDU_GLOBAL_PARAMS				 0x101020
399adfc5217SJeff Kirsher /* [RW 7] Interrupt mask register #0 read/write */
400adfc5217SJeff Kirsher #define CDU_REG_CDU_INT_MASK					 0x10103c
401adfc5217SJeff Kirsher /* [R 7] Interrupt register #0 read */
402adfc5217SJeff Kirsher #define CDU_REG_CDU_INT_STS					 0x101030
403adfc5217SJeff Kirsher /* [RW 5] Parity mask register #0 read/write */
404adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_MASK					 0x10104c
405adfc5217SJeff Kirsher /* [R 5] Parity register #0 read */
406adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_STS					 0x101040
407adfc5217SJeff Kirsher /* [RC 5] Parity register #0 read clear */
408adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_STS_CLR				 0x101044
409adfc5217SJeff Kirsher /* [RC 32] logging of error data in case of a CDU load error:
410adfc5217SJeff Kirsher    {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
411adfc5217SJeff Kirsher    ype_error; ctual_active; ctual_compressed_context}; */
412adfc5217SJeff Kirsher #define CDU_REG_ERROR_DATA					 0x101014
413adfc5217SJeff Kirsher /* [WB 216] L1TT ram access. each entry has the following format :
414adfc5217SJeff Kirsher    {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
415adfc5217SJeff Kirsher    ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
416adfc5217SJeff Kirsher #define CDU_REG_L1TT						 0x101800
417adfc5217SJeff Kirsher /* [WB 24] MATT ram access. each entry has the following
418adfc5217SJeff Kirsher    format:{RegionLength[11:0]; egionOffset[11:0]} */
419adfc5217SJeff Kirsher #define CDU_REG_MATT						 0x101100
420adfc5217SJeff Kirsher /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
421adfc5217SJeff Kirsher #define CDU_REG_MF_MODE 					 0x101050
422adfc5217SJeff Kirsher /* [R 1] indication the initializing the activity counter by the hardware
423adfc5217SJeff Kirsher    was done. */
424adfc5217SJeff Kirsher #define CFC_REG_AC_INIT_DONE					 0x104078
425adfc5217SJeff Kirsher /* [RW 13] activity counter ram access */
426adfc5217SJeff Kirsher #define CFC_REG_ACTIVITY_COUNTER				 0x104400
427adfc5217SJeff Kirsher #define CFC_REG_ACTIVITY_COUNTER_SIZE				 256
428adfc5217SJeff Kirsher /* [R 1] indication the initializing the cams by the hardware was done. */
429adfc5217SJeff Kirsher #define CFC_REG_CAM_INIT_DONE					 0x10407c
430adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
431adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_MASK					 0x104108
432adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
433adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_STS					 0x1040fc
434adfc5217SJeff Kirsher /* [RC 2] Interrupt register #0 read clear */
435adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_STS_CLR 				 0x104100
436adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
437adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_MASK					 0x104118
438adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
439adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_STS					 0x10410c
440adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
441adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_STS_CLR				 0x104110
442adfc5217SJeff Kirsher /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
443adfc5217SJeff Kirsher #define CFC_REG_CID_CAM 					 0x104800
444adfc5217SJeff Kirsher #define CFC_REG_CONTROL0					 0x104028
445adfc5217SJeff Kirsher #define CFC_REG_DEBUG0						 0x104050
446adfc5217SJeff Kirsher /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
447adfc5217SJeff Kirsher    vector) whether the cfc should be disabled upon it */
448adfc5217SJeff Kirsher #define CFC_REG_DISABLE_ON_ERROR				 0x104044
449adfc5217SJeff Kirsher /* [RC 14] CFC error vector. when the CFC detects an internal error it will
450adfc5217SJeff Kirsher    set one of these bits. the bit description can be found in CFC
451adfc5217SJeff Kirsher    specifications */
452adfc5217SJeff Kirsher #define CFC_REG_ERROR_VECTOR					 0x10403c
453adfc5217SJeff Kirsher /* [WB 93] LCID info ram access */
454adfc5217SJeff Kirsher #define CFC_REG_INFO_RAM					 0x105000
455adfc5217SJeff Kirsher #define CFC_REG_INFO_RAM_SIZE					 1024
456adfc5217SJeff Kirsher #define CFC_REG_INIT_REG					 0x10404c
457adfc5217SJeff Kirsher #define CFC_REG_INTERFACES					 0x104058
458adfc5217SJeff Kirsher /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
459adfc5217SJeff Kirsher    field allows changing the priorities of the weighted-round-robin arbiter
460adfc5217SJeff Kirsher    which selects which CFC load client should be served next */
461adfc5217SJeff Kirsher #define CFC_REG_LCREQ_WEIGHTS					 0x104084
462adfc5217SJeff Kirsher /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
463adfc5217SJeff Kirsher #define CFC_REG_LINK_LIST					 0x104c00
464adfc5217SJeff Kirsher #define CFC_REG_LINK_LIST_SIZE					 256
465adfc5217SJeff Kirsher /* [R 1] indication the initializing the link list by the hardware was done. */
466adfc5217SJeff Kirsher #define CFC_REG_LL_INIT_DONE					 0x104074
467adfc5217SJeff Kirsher /* [R 9] Number of allocated LCIDs which are at empty state */
468adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_ALLOC 				 0x104020
469adfc5217SJeff Kirsher /* [R 9] Number of Arriving LCIDs in Link List Block */
470adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_ARRIVING				 0x104004
471adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_INSIDE_PF				 0x104120
472adfc5217SJeff Kirsher /* [R 9] Number of Leaving LCIDs in Link List Block */
473adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_LEAVING				 0x104018
474adfc5217SJeff Kirsher #define CFC_REG_WEAK_ENABLE_PF					 0x104124
475adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
476adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_0				 0xc2038
477adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_10				 0xc2060
478adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_11				 0xc2064
479adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_12				 0xc2068
480adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_13				 0xc206c
481adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_14				 0xc2070
482adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_15				 0xc2074
483adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_16				 0xc2078
484adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_2				 0xc2040
485adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_3				 0xc2044
486adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_4				 0xc2048
487adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_5				 0xc204c
488adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_6				 0xc2050
489adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_7				 0xc2054
490adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_8				 0xc2058
491adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_9				 0xc205c
492adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
493adfc5217SJeff Kirsher    or auto-mask-mode (1) */
494adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_10				 0xc21e0
495adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_11				 0xc21e4
496adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_12				 0xc21e8
497adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_13				 0xc21ec
498adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_14				 0xc21f0
499adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_15				 0xc21f4
500adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_16				 0xc21f8
501adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_6 				 0xc21d0
502adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_7 				 0xc21d4
503adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_8 				 0xc21d8
504adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_9 				 0xc21dc
505adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
506adfc5217SJeff Kirsher #define CSDM_REG_CFC_RSP_START_ADDR				 0xc2008
507adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
508adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX0				 0xc201c
509adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
510adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX1				 0xc2020
511adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
512adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX2				 0xc2024
513adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
514adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX3				 0xc2028
515adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
516adfc5217SJeff Kirsher    counters. */
517adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_START_ADDR 			 0xc200c
518adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
519adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_MASK_0				 0xc229c
520adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_MASK_1				 0xc22ac
521adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
522adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_STS_0 				 0xc2290
523adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_STS_1 				 0xc22a0
524adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
525adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_MASK 				 0xc22bc
526adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
527adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_STS					 0xc22b0
528adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
529adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_STS_CLR				 0xc22b4
530adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_IN1					 0xc2238
531adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_IN2					 0xc223c
532adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_OUT1					 0xc2240
533adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_OUT2					 0xc2244
534adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
535adfc5217SJeff Kirsher    interface without receiving any ACK. */
536adfc5217SJeff Kirsher #define CSDM_REG_INIT_CREDIT_PXP_CTRL				 0xc24bc
537adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
538adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0xc227c
539adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
540adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_PKT_END_MSG				 0xc2274
541adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
542adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0xc2278
543adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
544adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q0_CMD					 0xc2248
545adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
546adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q10_CMD 				 0xc226c
547adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
548adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q11_CMD 				 0xc2270
549adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
550adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q1_CMD					 0xc224c
551adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
552adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q3_CMD					 0xc2250
553adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
554adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q4_CMD					 0xc2254
555adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
556adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q5_CMD					 0xc2258
557adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
558adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q6_CMD					 0xc225c
559adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
560adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q7_CMD					 0xc2260
561adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
562adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q8_CMD					 0xc2264
563adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
564adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q9_CMD					 0xc2268
565adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
566adfc5217SJeff Kirsher #define CSDM_REG_Q_COUNTER_START_ADDR				 0xc2010
567adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
568adfc5217SJeff Kirsher #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0xc2548
569adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
570adfc5217SJeff Kirsher #define CSDM_REG_SYNC_PARSER_EMPTY				 0xc2550
571adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
572adfc5217SJeff Kirsher #define CSDM_REG_SYNC_SYNC_EMPTY				 0xc2558
573adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
574adfc5217SJeff Kirsher    ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
575adfc5217SJeff Kirsher #define CSDM_REG_TIMER_TICK					 0xc2000
576adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
577adfc5217SJeff Kirsher #define CSEM_REG_ARB_CYCLE_SIZE 				 0x200034
578adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
579adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
580adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
581adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT0					 0x200020
582adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
583adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
584adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
585adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
586adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT1					 0x200024
587adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
588adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
589adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
590adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0
591adfc5217SJeff Kirsher    and ~csem_registers_arb_element1.arb_element1 */
592adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT2					 0x200028
593adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
594adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
595adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
596adfc5217SJeff Kirsher    not be equal to register ~csem_registers_arb_element0.arb_element0 and
597adfc5217SJeff Kirsher    ~csem_registers_arb_element1.arb_element1 and
598adfc5217SJeff Kirsher    ~csem_registers_arb_element2.arb_element2 */
599adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT3					 0x20002c
600adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
601adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
602adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
603adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0
604adfc5217SJeff Kirsher    and ~csem_registers_arb_element1.arb_element1 and
605adfc5217SJeff Kirsher    ~csem_registers_arb_element2.arb_element2 and
606adfc5217SJeff Kirsher    ~csem_registers_arb_element3.arb_element3 */
607adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT4					 0x200030
608adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
609adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_MASK_0				 0x200110
610adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_MASK_1				 0x200120
611adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
612adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_STS_0 				 0x200104
613adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_STS_1 				 0x200114
614adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
615adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_MASK_0				 0x200130
616adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_MASK_1				 0x200140
617adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
618adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_0				 0x200124
619adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_1				 0x200134
620adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
621adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_CLR_0				 0x200128
622adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_CLR_1				 0x200138
623adfc5217SJeff Kirsher #define CSEM_REG_ENABLE_IN					 0x2000a4
624adfc5217SJeff Kirsher #define CSEM_REG_ENABLE_OUT					 0x2000a8
625adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
626adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
627adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
628adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
629adfc5217SJeff Kirsher #define CSEM_REG_FAST_MEMORY					 0x220000
630adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
631adfc5217SJeff Kirsher    by the microcode */
632adfc5217SJeff Kirsher #define CSEM_REG_FIC0_DISABLE					 0x200224
633adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
634adfc5217SJeff Kirsher    by the microcode */
635adfc5217SJeff Kirsher #define CSEM_REG_FIC1_DISABLE					 0x200234
636adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
637adfc5217SJeff Kirsher    the middle of the work */
638adfc5217SJeff Kirsher #define CSEM_REG_INT_TABLE					 0x200400
639adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
640adfc5217SJeff Kirsher    FIC0 */
641adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FIC0					 0x200000
642adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
643adfc5217SJeff Kirsher    FIC1 */
644adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FIC1					 0x200004
645adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
646adfc5217SJeff Kirsher    FOC0 */
647adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC0					 0x200008
648adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
649adfc5217SJeff Kirsher    FOC1 */
650adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC1					 0x20000c
651adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
652adfc5217SJeff Kirsher    FOC2 */
653adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC2					 0x200010
654adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
655adfc5217SJeff Kirsher    FOC3 */
656adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC3					 0x200014
657adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
658adfc5217SJeff Kirsher    during run_time by the microcode */
659adfc5217SJeff Kirsher #define CSEM_REG_PAS_DISABLE					 0x20024c
660adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
661adfc5217SJeff Kirsher #define CSEM_REG_PASSIVE_BUFFER 				 0x202000
662adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
663adfc5217SJeff Kirsher #define CSEM_REG_PRAM						 0x240000
664adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
665adfc5217SJeff Kirsher #define CSEM_REG_SLEEP_THREADS_VALID				 0x20026c
666adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
667adfc5217SJeff Kirsher #define CSEM_REG_SLOW_EXT_STORE_EMPTY				 0x2002a0
668adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
669adfc5217SJeff Kirsher #define CSEM_REG_THREADS_LIST					 0x2002e4
670adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
671adfc5217SJeff Kirsher #define CSEM_REG_TS_0_AS					 0x200038
672adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
673adfc5217SJeff Kirsher #define CSEM_REG_TS_10_AS					 0x200060
674adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
675adfc5217SJeff Kirsher #define CSEM_REG_TS_11_AS					 0x200064
676adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
677adfc5217SJeff Kirsher #define CSEM_REG_TS_12_AS					 0x200068
678adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
679adfc5217SJeff Kirsher #define CSEM_REG_TS_13_AS					 0x20006c
680adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
681adfc5217SJeff Kirsher #define CSEM_REG_TS_14_AS					 0x200070
682adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
683adfc5217SJeff Kirsher #define CSEM_REG_TS_15_AS					 0x200074
684adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
685adfc5217SJeff Kirsher #define CSEM_REG_TS_16_AS					 0x200078
686adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
687adfc5217SJeff Kirsher #define CSEM_REG_TS_17_AS					 0x20007c
688adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
689adfc5217SJeff Kirsher #define CSEM_REG_TS_18_AS					 0x200080
690adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
691adfc5217SJeff Kirsher #define CSEM_REG_TS_1_AS					 0x20003c
692adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
693adfc5217SJeff Kirsher #define CSEM_REG_TS_2_AS					 0x200040
694adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
695adfc5217SJeff Kirsher #define CSEM_REG_TS_3_AS					 0x200044
696adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
697adfc5217SJeff Kirsher #define CSEM_REG_TS_4_AS					 0x200048
698adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
699adfc5217SJeff Kirsher #define CSEM_REG_TS_5_AS					 0x20004c
700adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
701adfc5217SJeff Kirsher #define CSEM_REG_TS_6_AS					 0x200050
702adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
703adfc5217SJeff Kirsher #define CSEM_REG_TS_7_AS					 0x200054
704adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
705adfc5217SJeff Kirsher #define CSEM_REG_TS_8_AS					 0x200058
706adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
707adfc5217SJeff Kirsher #define CSEM_REG_TS_9_AS					 0x20005c
708adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
709adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
710adfc5217SJeff Kirsher #define CSEM_REG_VFPF_ERR_NUM					 0x200380
711adfc5217SJeff Kirsher /* [RW 1] Parity mask register #0 read/write */
712adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_MASK					 0xc0a8
713adfc5217SJeff Kirsher /* [R 1] Parity register #0 read */
714adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_STS					 0xc09c
715adfc5217SJeff Kirsher /* [RC 1] Parity register #0 read clear */
716adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_STS_CLR				 0xc0a0
717adfc5217SJeff Kirsher /* [RW 1] When set the DMAE will process the commands as in E1.5. 1.The
718adfc5217SJeff Kirsher  * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
719adfc5217SJeff Kirsher  * 4.Completion function=0; 5.Error handling=0 */
720adfc5217SJeff Kirsher #define DMAE_REG_BACKWARD_COMP_EN				 0x10207c
721adfc5217SJeff Kirsher /* [RW 32] Commands memory. The address to command X; row Y is to calculated
722adfc5217SJeff Kirsher    as 14*X+Y. */
723adfc5217SJeff Kirsher #define DMAE_REG_CMD_MEM					 0x102400
724adfc5217SJeff Kirsher #define DMAE_REG_CMD_MEM_SIZE					 224
725adfc5217SJeff Kirsher /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
726adfc5217SJeff Kirsher    initial value is all ones. */
727adfc5217SJeff Kirsher #define DMAE_REG_CRC16C_INIT					 0x10201c
728adfc5217SJeff Kirsher /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
729adfc5217SJeff Kirsher    CRC-16 T10 initial value is all ones. */
730adfc5217SJeff Kirsher #define DMAE_REG_CRC16T10_INIT					 0x102020
731adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
732adfc5217SJeff Kirsher #define DMAE_REG_DMAE_INT_MASK					 0x102054
733adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
734adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_MASK 				 0x102064
735adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
736adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_STS					 0x102058
737adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
738adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_STS_CLR				 0x10205c
739adfc5217SJeff Kirsher /* [RW 1] Command 0 go. */
740adfc5217SJeff Kirsher #define DMAE_REG_GO_C0						 0x102080
741adfc5217SJeff Kirsher /* [RW 1] Command 1 go. */
742adfc5217SJeff Kirsher #define DMAE_REG_GO_C1						 0x102084
743adfc5217SJeff Kirsher /* [RW 1] Command 10 go. */
744adfc5217SJeff Kirsher #define DMAE_REG_GO_C10 					 0x102088
745adfc5217SJeff Kirsher /* [RW 1] Command 11 go. */
746adfc5217SJeff Kirsher #define DMAE_REG_GO_C11 					 0x10208c
747adfc5217SJeff Kirsher /* [RW 1] Command 12 go. */
748adfc5217SJeff Kirsher #define DMAE_REG_GO_C12 					 0x102090
749adfc5217SJeff Kirsher /* [RW 1] Command 13 go. */
750adfc5217SJeff Kirsher #define DMAE_REG_GO_C13 					 0x102094
751adfc5217SJeff Kirsher /* [RW 1] Command 14 go. */
752adfc5217SJeff Kirsher #define DMAE_REG_GO_C14 					 0x102098
753adfc5217SJeff Kirsher /* [RW 1] Command 15 go. */
754adfc5217SJeff Kirsher #define DMAE_REG_GO_C15 					 0x10209c
755adfc5217SJeff Kirsher /* [RW 1] Command 2 go. */
756adfc5217SJeff Kirsher #define DMAE_REG_GO_C2						 0x1020a0
757adfc5217SJeff Kirsher /* [RW 1] Command 3 go. */
758adfc5217SJeff Kirsher #define DMAE_REG_GO_C3						 0x1020a4
759adfc5217SJeff Kirsher /* [RW 1] Command 4 go. */
760adfc5217SJeff Kirsher #define DMAE_REG_GO_C4						 0x1020a8
761adfc5217SJeff Kirsher /* [RW 1] Command 5 go. */
762adfc5217SJeff Kirsher #define DMAE_REG_GO_C5						 0x1020ac
763adfc5217SJeff Kirsher /* [RW 1] Command 6 go. */
764adfc5217SJeff Kirsher #define DMAE_REG_GO_C6						 0x1020b0
765adfc5217SJeff Kirsher /* [RW 1] Command 7 go. */
766adfc5217SJeff Kirsher #define DMAE_REG_GO_C7						 0x1020b4
767adfc5217SJeff Kirsher /* [RW 1] Command 8 go. */
768adfc5217SJeff Kirsher #define DMAE_REG_GO_C8						 0x1020b8
769adfc5217SJeff Kirsher /* [RW 1] Command 9 go. */
770adfc5217SJeff Kirsher #define DMAE_REG_GO_C9						 0x1020bc
771adfc5217SJeff Kirsher /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
772adfc5217SJeff Kirsher    input is disregarded; valid is deasserted; all other signals are treated
773adfc5217SJeff Kirsher    as usual; if 1 - normal activity. */
774adfc5217SJeff Kirsher #define DMAE_REG_GRC_IFEN					 0x102008
775adfc5217SJeff Kirsher /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
776adfc5217SJeff Kirsher    acknowledge input is disregarded; valid is deasserted; full is asserted;
777adfc5217SJeff Kirsher    all other signals are treated as usual; if 1 - normal activity. */
778adfc5217SJeff Kirsher #define DMAE_REG_PCI_IFEN					 0x102004
779adfc5217SJeff Kirsher /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
780adfc5217SJeff Kirsher    initial value to the credit counter; related to the address. Read returns
781adfc5217SJeff Kirsher    the current value of the counter. */
782adfc5217SJeff Kirsher #define DMAE_REG_PXP_REQ_INIT_CRD				 0x1020c0
783adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
784adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD0					 0x170060
785adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
786adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD1					 0x170064
787adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
788adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD2					 0x170068
789adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
790adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD3					 0x17006c
791adfc5217SJeff Kirsher /* [RW 28] UCM Header. */
792adfc5217SJeff Kirsher #define DORQ_REG_CMHEAD_RX					 0x170050
793adfc5217SJeff Kirsher /* [RW 32] Doorbell address for RBC doorbells (function 0). */
794adfc5217SJeff Kirsher #define DORQ_REG_DB_ADDR0					 0x17008c
795adfc5217SJeff Kirsher /* [RW 5] Interrupt mask register #0 read/write */
796adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_MASK					 0x170180
797adfc5217SJeff Kirsher /* [R 5] Interrupt register #0 read */
798adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_STS					 0x170174
799adfc5217SJeff Kirsher /* [RC 5] Interrupt register #0 read clear */
800adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_STS_CLR				 0x170178
801adfc5217SJeff Kirsher /* [RW 2] Parity mask register #0 read/write */
802adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_MASK 				 0x170190
803adfc5217SJeff Kirsher /* [R 2] Parity register #0 read */
804adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_STS					 0x170184
805adfc5217SJeff Kirsher /* [RC 2] Parity register #0 read clear */
806adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_STS_CLR				 0x170188
807adfc5217SJeff Kirsher /* [RW 8] The address to write the DPM CID to STORM. */
808adfc5217SJeff Kirsher #define DORQ_REG_DPM_CID_ADDR					 0x170044
809adfc5217SJeff Kirsher /* [RW 5] The DPM mode CID extraction offset. */
810adfc5217SJeff Kirsher #define DORQ_REG_DPM_CID_OFST					 0x170030
811adfc5217SJeff Kirsher /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
812adfc5217SJeff Kirsher #define DORQ_REG_DQ_FIFO_AFULL_TH				 0x17007c
813adfc5217SJeff Kirsher /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
814adfc5217SJeff Kirsher #define DORQ_REG_DQ_FIFO_FULL_TH				 0x170078
815adfc5217SJeff Kirsher /* [R 13] Current value of the DQ FIFO fill level according to following
816adfc5217SJeff Kirsher    pointer. The range is 0 - 256 FIFO rows; where each row stands for the
817adfc5217SJeff Kirsher    doorbell. */
818adfc5217SJeff Kirsher #define DORQ_REG_DQ_FILL_LVLF					 0x1700a4
819adfc5217SJeff Kirsher /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
820adfc5217SJeff Kirsher    equal to full threshold; reset on full clear. */
821adfc5217SJeff Kirsher #define DORQ_REG_DQ_FULL_ST					 0x1700c0
822adfc5217SJeff Kirsher /* [RW 28] The value sent to CM header in the case of CFC load error. */
823adfc5217SJeff Kirsher #define DORQ_REG_ERR_CMHEAD					 0x170058
824adfc5217SJeff Kirsher #define DORQ_REG_IF_EN						 0x170004
825adfc5217SJeff Kirsher #define DORQ_REG_MODE_ACT					 0x170008
826adfc5217SJeff Kirsher /* [RW 5] The normal mode CID extraction offset. */
827adfc5217SJeff Kirsher #define DORQ_REG_NORM_CID_OFST					 0x17002c
828adfc5217SJeff Kirsher /* [RW 28] TCM Header when only TCP context is loaded. */
829adfc5217SJeff Kirsher #define DORQ_REG_NORM_CMHEAD_TX 				 0x17004c
830adfc5217SJeff Kirsher /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
831adfc5217SJeff Kirsher    Interface. */
832adfc5217SJeff Kirsher #define DORQ_REG_OUTST_REQ					 0x17003c
833adfc5217SJeff Kirsher #define DORQ_REG_PF_USAGE_CNT					 0x1701d0
834adfc5217SJeff Kirsher #define DORQ_REG_REGN						 0x170038
835adfc5217SJeff Kirsher /* [R 4] Current value of response A counter credit. Initial credit is
836adfc5217SJeff Kirsher    configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
837adfc5217SJeff Kirsher    register. */
838adfc5217SJeff Kirsher #define DORQ_REG_RSPA_CRD_CNT					 0x1700ac
839adfc5217SJeff Kirsher /* [R 4] Current value of response B counter credit. Initial credit is
840adfc5217SJeff Kirsher    configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
841adfc5217SJeff Kirsher    register. */
842adfc5217SJeff Kirsher #define DORQ_REG_RSPB_CRD_CNT					 0x1700b0
843adfc5217SJeff Kirsher /* [RW 4] The initial credit at the Doorbell Response Interface. The write
844adfc5217SJeff Kirsher    writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
845adfc5217SJeff Kirsher    read reads this written value. */
846adfc5217SJeff Kirsher #define DORQ_REG_RSP_INIT_CRD					 0x170048
847adfc5217SJeff Kirsher /* [RW 4] Initial activity counter value on the load request; when the
848adfc5217SJeff Kirsher    shortcut is done. */
849adfc5217SJeff Kirsher #define DORQ_REG_SHRT_ACT_CNT					 0x170070
850adfc5217SJeff Kirsher /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
851adfc5217SJeff Kirsher #define DORQ_REG_SHRT_CMHEAD					 0x170054
852adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_ATTN_BIT_EN_0				 (0x1<<4)
853adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_BLOCK_DISABLE_0				 (0x1<<0)
854adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_INT_LINE_EN_0				 (0x1<<3)
855adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_MSI_ATTN_EN_0				 (0x1<<7)
856adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0			 (0x1<<2)
857adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0				 (0x1<<1)
858adfc5217SJeff Kirsher #define HC_CONFIG_1_REG_BLOCK_DISABLE_1				 (0x1<<0)
859adfc5217SJeff Kirsher #define HC_REG_AGG_INT_0					 0x108050
860adfc5217SJeff Kirsher #define HC_REG_AGG_INT_1					 0x108054
861adfc5217SJeff Kirsher #define HC_REG_ATTN_BIT 					 0x108120
862adfc5217SJeff Kirsher #define HC_REG_ATTN_IDX 					 0x108100
863adfc5217SJeff Kirsher #define HC_REG_ATTN_MSG0_ADDR_L 				 0x108018
864adfc5217SJeff Kirsher #define HC_REG_ATTN_MSG1_ADDR_L 				 0x108020
865adfc5217SJeff Kirsher #define HC_REG_ATTN_NUM_P0					 0x108038
866adfc5217SJeff Kirsher #define HC_REG_ATTN_NUM_P1					 0x10803c
867adfc5217SJeff Kirsher #define HC_REG_COMMAND_REG					 0x108180
868adfc5217SJeff Kirsher #define HC_REG_CONFIG_0 					 0x108000
869adfc5217SJeff Kirsher #define HC_REG_CONFIG_1 					 0x108004
870adfc5217SJeff Kirsher #define HC_REG_FUNC_NUM_P0					 0x1080ac
871adfc5217SJeff Kirsher #define HC_REG_FUNC_NUM_P1					 0x1080b0
872adfc5217SJeff Kirsher /* [RW 3] Parity mask register #0 read/write */
873adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_MASK					 0x1080a0
874adfc5217SJeff Kirsher /* [R 3] Parity register #0 read */
875adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_STS					 0x108094
876adfc5217SJeff Kirsher /* [RC 3] Parity register #0 read clear */
877adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_STS_CLR					 0x108098
878adfc5217SJeff Kirsher #define HC_REG_INT_MASK						 0x108108
879adfc5217SJeff Kirsher #define HC_REG_LEADING_EDGE_0					 0x108040
880adfc5217SJeff Kirsher #define HC_REG_LEADING_EDGE_1					 0x108048
881adfc5217SJeff Kirsher #define HC_REG_MAIN_MEMORY					 0x108800
882adfc5217SJeff Kirsher #define HC_REG_MAIN_MEMORY_SIZE					 152
883adfc5217SJeff Kirsher #define HC_REG_P0_PROD_CONS					 0x108200
884adfc5217SJeff Kirsher #define HC_REG_P1_PROD_CONS					 0x108400
885adfc5217SJeff Kirsher #define HC_REG_PBA_COMMAND					 0x108140
886adfc5217SJeff Kirsher #define HC_REG_PCI_CONFIG_0					 0x108010
887adfc5217SJeff Kirsher #define HC_REG_PCI_CONFIG_1					 0x108014
888adfc5217SJeff Kirsher #define HC_REG_STATISTIC_COUNTERS				 0x109000
889adfc5217SJeff Kirsher #define HC_REG_TRAILING_EDGE_0					 0x108044
890adfc5217SJeff Kirsher #define HC_REG_TRAILING_EDGE_1					 0x10804c
891adfc5217SJeff Kirsher #define HC_REG_UC_RAM_ADDR_0					 0x108028
892adfc5217SJeff Kirsher #define HC_REG_UC_RAM_ADDR_1					 0x108030
893adfc5217SJeff Kirsher #define HC_REG_USTORM_ADDR_FOR_COALESCE 			 0x108068
894adfc5217SJeff Kirsher #define HC_REG_VQID_0						 0x108008
895adfc5217SJeff Kirsher #define HC_REG_VQID_1						 0x10800c
896adfc5217SJeff Kirsher #define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN		 (0x1<<1)
897adfc5217SJeff Kirsher #define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE		 (0x1<<0)
898adfc5217SJeff Kirsher #define IGU_REG_ATTENTION_ACK_BITS				 0x130108
899adfc5217SJeff Kirsher /* [R 4] Debug: attn_fsm */
900adfc5217SJeff Kirsher #define IGU_REG_ATTN_FSM					 0x130054
901adfc5217SJeff Kirsher #define IGU_REG_ATTN_MSG_ADDR_H				 0x13011c
902adfc5217SJeff Kirsher #define IGU_REG_ATTN_MSG_ADDR_L				 0x130120
903adfc5217SJeff Kirsher /* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
904adfc5217SJeff Kirsher  * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
905adfc5217SJeff Kirsher  * write done didn't receive. */
906adfc5217SJeff Kirsher #define IGU_REG_ATTN_WRITE_DONE_PENDING			 0x130030
907adfc5217SJeff Kirsher #define IGU_REG_BLOCK_CONFIGURATION				 0x130000
908adfc5217SJeff Kirsher #define IGU_REG_COMMAND_REG_32LSB_DATA				 0x130124
909adfc5217SJeff Kirsher #define IGU_REG_COMMAND_REG_CTRL				 0x13012c
910adfc5217SJeff Kirsher /* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
911adfc5217SJeff Kirsher  * is clear. The bits in this registers are set and clear via the producer
912adfc5217SJeff Kirsher  * command. Data valid only in addresses 0-4. all the rest are zero. */
913adfc5217SJeff Kirsher #define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP			 0x130200
914adfc5217SJeff Kirsher /* [R 5] Debug: ctrl_fsm */
915adfc5217SJeff Kirsher #define IGU_REG_CTRL_FSM					 0x130064
916adfc5217SJeff Kirsher /* [R 1] data available for error memory. If this bit is clear do not red
917adfc5217SJeff Kirsher  * from error_handling_memory. */
918adfc5217SJeff Kirsher #define IGU_REG_ERROR_HANDLING_DATA_VALID			 0x130130
919adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
920adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_MASK					 0x1300a8
921adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
922adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_STS					 0x13009c
923adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
924adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_STS_CLR				 0x1300a0
925adfc5217SJeff Kirsher /* [R 4] Debug: int_handle_fsm */
926adfc5217SJeff Kirsher #define IGU_REG_INT_HANDLE_FSM					 0x130050
927adfc5217SJeff Kirsher #define IGU_REG_LEADING_EDGE_LATCH				 0x130134
928adfc5217SJeff Kirsher /* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
929adfc5217SJeff Kirsher  * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
930adfc5217SJeff Kirsher  * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
931adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY					 0x131000
932adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_SIZE				 136
933adfc5217SJeff Kirsher #define IGU_REG_PBA_STATUS_LSB					 0x130138
934adfc5217SJeff Kirsher #define IGU_REG_PBA_STATUS_MSB					 0x13013c
935adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSI_EN					 0x130140
936adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSIX_EN					 0x130144
937adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSIX_FUNC_MASK				 0x130148
938adfc5217SJeff Kirsher /* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
939adfc5217SJeff Kirsher  * pending; 1 = pending. Pendings means interrupt was asserted; and write
940adfc5217SJeff Kirsher  * done was not received. Data valid only in addresses 0-4. all the rest are
941adfc5217SJeff Kirsher  * zero. */
942adfc5217SJeff Kirsher #define IGU_REG_PENDING_BITS_STATUS				 0x130300
943adfc5217SJeff Kirsher #define IGU_REG_PF_CONFIGURATION				 0x130154
944adfc5217SJeff Kirsher /* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
945adfc5217SJeff Kirsher  * memory; 136 - PF0 default prod; 137 PF1 default prod; 138 - PF2 default
946adfc5217SJeff Kirsher  * prod; 139 PF3 default prod; 140 - PF0 - ATTN prod; 141 - PF1 - ATTN prod;
947adfc5217SJeff Kirsher  * 142 - PF2 - ATTN prod; 143 - PF3 - ATTN prod; 144-147 reserved. E1.5 mode
948adfc5217SJeff Kirsher  * - In backward compatible mode; for non default SB; each even line in the
949adfc5217SJeff Kirsher  * memory holds the U producer and each odd line hold the C producer. The
950adfc5217SJeff Kirsher  * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
951adfc5217SJeff Kirsher  * last 20 producers are for the DSB for each PF. each PF has five segments
952adfc5217SJeff Kirsher  * (the order inside each segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
953adfc5217SJeff Kirsher  * 132-135 C prods; 136-139 X prods; 140-143 T prods; 144-147 ATTN prods; */
954adfc5217SJeff Kirsher #define IGU_REG_PROD_CONS_MEMORY				 0x132000
955adfc5217SJeff Kirsher /* [R 3] Debug: pxp_arb_fsm */
956adfc5217SJeff Kirsher #define IGU_REG_PXP_ARB_FSM					 0x130068
957adfc5217SJeff Kirsher /* [RW 6] Write one for each bit will reset the appropriate memory. When the
958adfc5217SJeff Kirsher  * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
959adfc5217SJeff Kirsher  * memory; Bit 1 - SB memory; Bit 2 - SB interrupt and mask register; Bit 3
960adfc5217SJeff Kirsher  * - MSIX memory; Bit 4 - PBA memory; Bit 5 - statistics; */
961adfc5217SJeff Kirsher #define IGU_REG_RESET_MEMORIES					 0x130158
962adfc5217SJeff Kirsher /* [R 4] Debug: sb_ctrl_fsm */
963adfc5217SJeff Kirsher #define IGU_REG_SB_CTRL_FSM					 0x13004c
964adfc5217SJeff Kirsher #define IGU_REG_SB_INT_BEFORE_MASK_LSB				 0x13015c
965adfc5217SJeff Kirsher #define IGU_REG_SB_INT_BEFORE_MASK_MSB				 0x130160
966adfc5217SJeff Kirsher #define IGU_REG_SB_MASK_LSB					 0x130164
967adfc5217SJeff Kirsher #define IGU_REG_SB_MASK_MSB					 0x130168
968adfc5217SJeff Kirsher /* [RW 16] Number of command that were dropped without causing an interrupt
969adfc5217SJeff Kirsher  * due to: read access for WO BAR address; or write access for RO BAR
970adfc5217SJeff Kirsher  * address or any access for reserved address or PCI function error is set
971adfc5217SJeff Kirsher  * and address is not MSIX; PBA or cleanup */
972adfc5217SJeff Kirsher #define IGU_REG_SILENT_DROP					 0x13016c
973adfc5217SJeff Kirsher /* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
974adfc5217SJeff Kirsher  * number of MSIX messages per VF; 64-67 - number of MSI/MSIX messages per
975adfc5217SJeff Kirsher  * PF; 68-71 number of ATTN messages per PF */
976adfc5217SJeff Kirsher #define IGU_REG_STATISTIC_NUM_MESSAGE_SENT			 0x130800
977adfc5217SJeff Kirsher /* [RW 32] Number of cycles the timer mask masking the IGU interrupt when a
978adfc5217SJeff Kirsher  * timer mask command arrives. Value must be bigger than 100. */
979adfc5217SJeff Kirsher #define IGU_REG_TIMER_MASKING_VALUE				 0x13003c
980adfc5217SJeff Kirsher #define IGU_REG_TRAILING_EDGE_LATCH				 0x130104
981adfc5217SJeff Kirsher #define IGU_REG_VF_CONFIGURATION				 0x130170
982adfc5217SJeff Kirsher /* [WB_R 32] Each bit represent write done pending bits status for that SB
983adfc5217SJeff Kirsher  * (MSI/MSIX message was sent and write done was not received yet). 0 =
984adfc5217SJeff Kirsher  * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
985adfc5217SJeff Kirsher #define IGU_REG_WRITE_DONE_PENDING				 0x130480
986adfc5217SJeff Kirsher #define MCP_A_REG_MCPR_SCRATCH					 0x3a0000
987adfc5217SJeff Kirsher #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER			 0x8501c
988adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_INPUTS					 0x800c0
989adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_OENABLE					 0x800c8
990adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_OUTPUTS					 0x800c4
991adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_COMMAND				 0x85900
992adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_DATAREG0				 0x85920
993adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_SLAVE_CONTROL				 0x85904
994adfc5217SJeff Kirsher #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER			 0x8501c
995adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_ACCESS_ENABLE				 0x86424
996adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_ADDR					 0x8640c
997adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_CFG4					 0x8642c
998adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_COMMAND				 0x86400
999adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_READ					 0x86410
1000adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_SW_ARB 				 0x86420
1001adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_WRITE					 0x86408
1002adfc5217SJeff Kirsher #define MCP_REG_MCPR_SCRATCH					 0xa0000
1003adfc5217SJeff Kirsher #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK		 (0x1<<1)
1004adfc5217SJeff Kirsher #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK		 (0x1<<0)
1005adfc5217SJeff Kirsher /* [R 32] read first 32 bit after inversion of function 0. mapped as
1006adfc5217SJeff Kirsher    follows: [0] NIG attention for function0; [1] NIG attention for
1007adfc5217SJeff Kirsher    function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
1008adfc5217SJeff Kirsher    [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
1009adfc5217SJeff Kirsher    GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
1010adfc5217SJeff Kirsher    glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
1011adfc5217SJeff Kirsher    [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
1012adfc5217SJeff Kirsher    MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
1013adfc5217SJeff Kirsher    Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
1014adfc5217SJeff Kirsher    interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
1015adfc5217SJeff Kirsher    error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
1016adfc5217SJeff Kirsher    interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
1017adfc5217SJeff Kirsher    Parity error; [31] PBF Hw interrupt; */
1018adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0			 0xa42c
1019adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1			 0xa430
1020adfc5217SJeff Kirsher /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
1021adfc5217SJeff Kirsher    NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1022adfc5217SJeff Kirsher    mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1023adfc5217SJeff Kirsher    [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1024adfc5217SJeff Kirsher    PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1025adfc5217SJeff Kirsher    function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1026adfc5217SJeff Kirsher    Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1027adfc5217SJeff Kirsher    mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1028adfc5217SJeff Kirsher    BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1029adfc5217SJeff Kirsher    Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1030adfc5217SJeff Kirsher    interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1031adfc5217SJeff Kirsher    Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1032adfc5217SJeff Kirsher    interrupt; */
1033adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_MCP 			 0xa434
1034adfc5217SJeff Kirsher /* [R 32] read second 32 bit after inversion of function 0. mapped as
1035adfc5217SJeff Kirsher    follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1036adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1037adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1038adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1039adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1040adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1041adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1042adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1043adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1044adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1045adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1046adfc5217SJeff Kirsher    interrupt; */
1047adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0			 0xa438
1048adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1			 0xa43c
1049adfc5217SJeff Kirsher /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
1050adfc5217SJeff Kirsher    PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
1051adfc5217SJeff Kirsher    [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
1052adfc5217SJeff Kirsher    [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
1053adfc5217SJeff Kirsher    XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1054adfc5217SJeff Kirsher    DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1055adfc5217SJeff Kirsher    error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1056adfc5217SJeff Kirsher    PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1057adfc5217SJeff Kirsher    [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1058adfc5217SJeff Kirsher    [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1059adfc5217SJeff Kirsher    [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1060adfc5217SJeff Kirsher    [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1061adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_MCP 			 0xa440
1062adfc5217SJeff Kirsher /* [R 32] read third 32 bit after inversion of function 0. mapped as
1063adfc5217SJeff Kirsher    follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
1064adfc5217SJeff Kirsher    error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
1065adfc5217SJeff Kirsher    PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1066adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1067adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1068adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1069adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1070adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1071adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1072adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1073adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1074adfc5217SJeff Kirsher    attn1; */
1075adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0			 0xa444
1076adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1			 0xa448
1077adfc5217SJeff Kirsher /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
1078adfc5217SJeff Kirsher    CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
1079adfc5217SJeff Kirsher    Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
1080adfc5217SJeff Kirsher    Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
1081adfc5217SJeff Kirsher    error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
1082adfc5217SJeff Kirsher    interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
1083adfc5217SJeff Kirsher    MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
1084adfc5217SJeff Kirsher    Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
1085adfc5217SJeff Kirsher    timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
1086adfc5217SJeff Kirsher    func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
1087adfc5217SJeff Kirsher    func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
1088adfc5217SJeff Kirsher    timers attn_4 func1; [30] General attn0; [31] General attn1; */
1089adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_MCP 			 0xa44c
1090adfc5217SJeff Kirsher /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
1091adfc5217SJeff Kirsher    follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1092adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1093adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1094adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1095adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1096adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1097adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1098adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1099adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1100adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1101adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1102adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0			 0xa450
1103adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1			 0xa454
1104adfc5217SJeff Kirsher /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
1105adfc5217SJeff Kirsher    General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
1106adfc5217SJeff Kirsher    [4] General attn6; [5] General attn7; [6] General attn8; [7] General
1107adfc5217SJeff Kirsher    attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
1108adfc5217SJeff Kirsher    General attn13; [12] General attn14; [13] General attn15; [14] General
1109adfc5217SJeff Kirsher    attn16; [15] General attn17; [16] General attn18; [17] General attn19;
1110adfc5217SJeff Kirsher    [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
1111adfc5217SJeff Kirsher    RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
1112adfc5217SJeff Kirsher    RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
1113adfc5217SJeff Kirsher    attention; [27] GRC Latched reserved access attention; [28] MCP Latched
1114adfc5217SJeff Kirsher    rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
1115adfc5217SJeff Kirsher    ump_tx_parity; [31] MCP Latched scpad_parity; */
1116adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_MCP 			 0xa458
1117adfc5217SJeff Kirsher /* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
1118adfc5217SJeff Kirsher  * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1119adfc5217SJeff Kirsher  * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1120adfc5217SJeff Kirsher  * CNIG attention (reserved); [7] CNIG parity (reserved); [31-8] Reserved; */
1121adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0			 0xa700
1122adfc5217SJeff Kirsher /* [W 14] write to this register results with the clear of the latched
1123adfc5217SJeff Kirsher    signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
1124adfc5217SJeff Kirsher    d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
1125adfc5217SJeff Kirsher    latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
1126adfc5217SJeff Kirsher    GRC Latched reserved access attention; one in d7 clears Latched
1127adfc5217SJeff Kirsher    rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
1128adfc5217SJeff Kirsher    Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
1129adfc5217SJeff Kirsher    ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
1130adfc5217SJeff Kirsher    pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
1131adfc5217SJeff Kirsher    from this register return zero */
1132adfc5217SJeff Kirsher #define MISC_REG_AEU_CLR_LATCH_SIGNAL				 0xa45c
1133adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
1134adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1135adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1136adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1137adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1138adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1139adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1140adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1141adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1142adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1143adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1144adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1145adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1146adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0			 0xa06c
1147adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1			 0xa07c
1148adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2			 0xa08c
1149adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3			 0xa09c
1150adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5			 0xa0bc
1151adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6			 0xa0cc
1152adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7			 0xa0dc
1153adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
1154adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1155adfc5217SJeff Kirsher    function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
1156adfc5217SJeff Kirsher    1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1157adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1158adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1159adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1160adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
1161adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1162adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1163adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1164adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1165adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1166adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0			 0xa10c
1167adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1			 0xa11c
1168adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2			 0xa12c
1169adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3			 0xa13c
1170adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5			 0xa15c
1171adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6			 0xa16c
1172adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7			 0xa17c
1173adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
1174adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1175adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1176adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1177adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1178adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1179adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1180adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1181adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1182adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1183adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1184adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1185adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1186adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_NIG_0				 0xa0ec
1187adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_NIG_1				 0xa18c
1188adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
1189adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1190adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1191adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1192adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1193adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1194adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1195adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1196adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1197adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1198adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1199adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1200adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1201adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_PXP_0				 0xa0fc
1202adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_PXP_1				 0xa19c
1203adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
1204adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1205adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1206adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1207adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1208adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1209adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1210adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1211adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1212adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1213adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1214adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1215adfc5217SJeff Kirsher    interrupt; */
1216adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0			 0xa070
1217adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1			 0xa080
1218adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
1219adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1220adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1221adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1222adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1223adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1224adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1225adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1226adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1227adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1228adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1229adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1230adfc5217SJeff Kirsher    interrupt; */
1231adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0			 0xa110
1232adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1			 0xa120
1233adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
1234adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1235adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1236adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1237adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1238adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1239adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1240adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1241adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1242adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1243adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1244adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1245adfc5217SJeff Kirsher    interrupt; */
1246adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_NIG_0				 0xa0f0
1247adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_NIG_1				 0xa190
1248adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
1249adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1250adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1251adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1252adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1253adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1254adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1255adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1256adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1257adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1258adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1259adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1260adfc5217SJeff Kirsher    interrupt; */
1261adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_PXP_0				 0xa100
1262adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_PXP_1				 0xa1a0
1263adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
1264adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1265adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1266adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1267adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1268adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1269adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1270adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1271adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1272adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1273adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1274adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1275adfc5217SJeff Kirsher    attn1; */
1276adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0			 0xa074
1277adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1			 0xa084
1278adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
1279adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1280adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1281adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1282adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1283adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1284adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1285adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1286adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1287adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1288adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1289adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1290adfc5217SJeff Kirsher    attn1; */
1291adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0			 0xa114
1292adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1			 0xa124
1293adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
1294adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1295adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1296adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1297adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1298adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1299adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1300adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1301adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1302adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1303adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1304adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1305adfc5217SJeff Kirsher    attn1; */
1306adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_NIG_0				 0xa0f4
1307adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_NIG_1				 0xa194
1308adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
1309adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1310adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1311adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1312adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1313adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1314adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1315adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1316adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1317adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1318adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1319adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1320adfc5217SJeff Kirsher    attn1; */
1321adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_PXP_0				 0xa104
1322adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_PXP_1				 0xa1a4
1323adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
1324adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1325adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1326adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1327adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1328adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1329adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1330adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1331adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1332adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1333adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1334adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1335adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0			 0xa078
1336adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2			 0xa098
1337adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4			 0xa0b8
1338adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5			 0xa0c8
1339adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6			 0xa0d8
1340adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7			 0xa0e8
1341adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
1342adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1343adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1344adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1345adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1346adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1347adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1348adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1349adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1350adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1351adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1352adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1353adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0			 0xa118
1354adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2			 0xa138
1355adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4			 0xa158
1356adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5			 0xa168
1357adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6			 0xa178
1358adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7			 0xa188
1359adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
1360adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1361adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1362adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1363adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1364adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1365adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1366adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1367adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1368adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1369adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1370adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1371adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_NIG_0				 0xa0f8
1372adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_NIG_1				 0xa198
1373adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
1374adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1375adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1376adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1377adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1378adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1379adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1380adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1381adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1382adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1383adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1384adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1385adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_PXP_0				 0xa108
1386adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_PXP_1				 0xa1a8
1387adfc5217SJeff Kirsher /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
1388adfc5217SJeff Kirsher    128 bit vector */
1389adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_0				 0xa000
1390adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_1				 0xa004
1391adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_10				 0xa028
1392adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_11				 0xa02c
1393adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_12				 0xa030
1394adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_2				 0xa008
1395adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_3				 0xa00c
1396adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_4				 0xa010
1397adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_5				 0xa014
1398adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_6				 0xa018
1399adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_7				 0xa01c
1400adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_8				 0xa020
1401adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_9				 0xa024
1402adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_MASK				 0xa61c
1403adfc5217SJeff Kirsher /* [RW 32] first 32b for inverting the input for function 0; for each bit:
1404adfc5217SJeff Kirsher    0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
1405adfc5217SJeff Kirsher    function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
1406adfc5217SJeff Kirsher    [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
1407adfc5217SJeff Kirsher    [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1408adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1409adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1410adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
1411adfc5217SJeff Kirsher    for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
1412adfc5217SJeff Kirsher    Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
1413adfc5217SJeff Kirsher    interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
1414adfc5217SJeff Kirsher    Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
1415adfc5217SJeff Kirsher    Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1416adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_1_FUNC_0				 0xa22c
1417adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_1_FUNC_1				 0xa23c
1418adfc5217SJeff Kirsher /* [RW 32] second 32b for inverting the input for function 0; for each bit:
1419adfc5217SJeff Kirsher    0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
1420adfc5217SJeff Kirsher    error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
1421adfc5217SJeff Kirsher    interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
1422adfc5217SJeff Kirsher    Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
1423adfc5217SJeff Kirsher    interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1424adfc5217SJeff Kirsher    DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1425adfc5217SJeff Kirsher    error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1426adfc5217SJeff Kirsher    PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1427adfc5217SJeff Kirsher    [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1428adfc5217SJeff Kirsher    [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1429adfc5217SJeff Kirsher    [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1430adfc5217SJeff Kirsher    [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1431adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_2_FUNC_0				 0xa230
1432adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_2_FUNC_1				 0xa240
1433adfc5217SJeff Kirsher /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
1434adfc5217SJeff Kirsher    [9:8] = raserved. Zero = mask; one = unmask */
1435adfc5217SJeff Kirsher #define MISC_REG_AEU_MASK_ATTN_FUNC_0				 0xa060
1436adfc5217SJeff Kirsher #define MISC_REG_AEU_MASK_ATTN_FUNC_1				 0xa064
1437adfc5217SJeff Kirsher /* [RW 1] If set a system kill occurred */
1438adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_OCCURRED				 0xa610
1439adfc5217SJeff Kirsher /* [RW 32] Represent the status of the input vector to the AEU when a system
1440adfc5217SJeff Kirsher    kill occurred. The register is reset in por reset. Mapped as follows: [0]
1441adfc5217SJeff Kirsher    NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1442adfc5217SJeff Kirsher    mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1443adfc5217SJeff Kirsher    [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1444adfc5217SJeff Kirsher    PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1445adfc5217SJeff Kirsher    function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1446adfc5217SJeff Kirsher    Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1447adfc5217SJeff Kirsher    mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1448adfc5217SJeff Kirsher    BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1449adfc5217SJeff Kirsher    Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1450adfc5217SJeff Kirsher    interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1451adfc5217SJeff Kirsher    Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1452adfc5217SJeff Kirsher    interrupt; */
1453adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_0				 0xa600
1454adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_1				 0xa604
1455adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_2				 0xa608
1456adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_3				 0xa60c
1457adfc5217SJeff Kirsher /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
1458adfc5217SJeff Kirsher    Port. */
1459adfc5217SJeff Kirsher #define MISC_REG_BOND_ID					 0xa400
1460adfc5217SJeff Kirsher /* [R 8] These bits indicate the metal revision of the chip. This value
1461adfc5217SJeff Kirsher    starts at 0x00 for each all-layer tape-out and increments by one for each
1462adfc5217SJeff Kirsher    tape-out. */
1463adfc5217SJeff Kirsher #define MISC_REG_CHIP_METAL					 0xa404
1464adfc5217SJeff Kirsher /* [R 16] These bits indicate the part number for the chip. */
1465adfc5217SJeff Kirsher #define MISC_REG_CHIP_NUM					 0xa408
1466adfc5217SJeff Kirsher /* [R 4] These bits indicate the base revision of the chip. This value
1467adfc5217SJeff Kirsher    starts at 0x0 for the A0 tape-out and increments by one for each
1468adfc5217SJeff Kirsher    all-layer tape-out. */
1469adfc5217SJeff Kirsher #define MISC_REG_CHIP_REV					 0xa40c
1470adfc5217SJeff Kirsher /* [RW 32] The following driver registers(1...16) represent 16 drivers and
1471adfc5217SJeff Kirsher    32 clients. Each client can be controlled by one driver only. One in each
1472adfc5217SJeff Kirsher    bit represent that this driver control the appropriate client (Ex: bit 5
1473adfc5217SJeff Kirsher    is set means this driver control client number 5). addr1 = set; addr0 =
1474adfc5217SJeff Kirsher    clear; read from both addresses will give the same result = status. write
1475adfc5217SJeff Kirsher    to address 1 will set a request to control all the clients that their
1476adfc5217SJeff Kirsher    appropriate bit (in the write command) is set. if the client is free (the
1477adfc5217SJeff Kirsher    appropriate bit in all the other drivers is clear) one will be written to
1478adfc5217SJeff Kirsher    that driver register; if the client isn't free the bit will remain zero.
1479adfc5217SJeff Kirsher    if the appropriate bit is set (the driver request to gain control on a
1480adfc5217SJeff Kirsher    client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
1481adfc5217SJeff Kirsher    interrupt will be asserted). write to address 0 will set a request to
1482adfc5217SJeff Kirsher    free all the clients that their appropriate bit (in the write command) is
1483adfc5217SJeff Kirsher    set. if the appropriate bit is clear (the driver request to free a client
1484adfc5217SJeff Kirsher    it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
1485adfc5217SJeff Kirsher    be asserted). */
1486adfc5217SJeff Kirsher #define MISC_REG_DRIVER_CONTROL_1				 0xa510
1487adfc5217SJeff Kirsher #define MISC_REG_DRIVER_CONTROL_7				 0xa3c8
1488adfc5217SJeff Kirsher /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
1489adfc5217SJeff Kirsher    only. */
1490adfc5217SJeff Kirsher #define MISC_REG_E1HMF_MODE					 0xa5f8
1491adfc5217SJeff Kirsher /* [R 1] Status of four port mode path swap input pin. */
1492adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PATH_SWAP				 0xa75c
1493adfc5217SJeff Kirsher /* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
1494adfc5217SJeff Kirsher    the path_swap output is equal to 4 port mode path swap input pin; if it
1495adfc5217SJeff Kirsher    is 1 - the path_swap output is equal to bit[1] of this register; [1] -
1496adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1497adfc5217SJeff Kirsher    receives the path_swap output. Reset on Hard reset. */
1498adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR			 0xa738
1499adfc5217SJeff Kirsher /* [R 1] Status of 4 port mode port swap input pin. */
1500adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PORT_SWAP				 0xa754
1501adfc5217SJeff Kirsher /* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
1502adfc5217SJeff Kirsher    the port_swap output is equal to 4 port mode port swap input pin; if it
1503adfc5217SJeff Kirsher    is 1 - the port_swap output is equal to bit[1] of this register; [1] -
1504adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1505adfc5217SJeff Kirsher    receives the port_swap output. Reset on Hard reset. */
1506adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR			 0xa734
1507adfc5217SJeff Kirsher /* [RW 32] Debug only: spare RW register reset by core reset */
1508adfc5217SJeff Kirsher #define MISC_REG_GENERIC_CR_0					 0xa460
1509adfc5217SJeff Kirsher #define MISC_REG_GENERIC_CR_1					 0xa464
1510adfc5217SJeff Kirsher /* [RW 32] Debug only: spare RW register reset by por reset */
1511adfc5217SJeff Kirsher #define MISC_REG_GENERIC_POR_1					 0xa474
1512adfc5217SJeff Kirsher /* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
1513adfc5217SJeff Kirsher    use all of the 32 Extended GPIO pins. Without setting this bit; an EPIO
1514adfc5217SJeff Kirsher    can not be configured as an output. Each output has its output enable in
1515adfc5217SJeff Kirsher    the MCP register space; but this bit needs to be set to make use of that.
1516adfc5217SJeff Kirsher    Bit[3:1] spare. Bit[4]: WCVTMON_PWRDN: Powerdown for Warpcore VTMON. When
1517adfc5217SJeff Kirsher    set to 1 - Powerdown. Bit[5]: WCVTMON_RESETB: Reset for Warpcore VTMON.
1518adfc5217SJeff Kirsher    When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
1519adfc5217SJeff Kirsher    the i/o to an output and will drive the TimeSync output. Bit[31:7]:
1520adfc5217SJeff Kirsher    spare. Global register. Reset by hard reset. */
1521adfc5217SJeff Kirsher #define MISC_REG_GEN_PURP_HWG					 0xa9a0
1522adfc5217SJeff Kirsher /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
1523adfc5217SJeff Kirsher    these bits is written as a '1'; the corresponding SPIO bit will turn off
1524adfc5217SJeff Kirsher    it's drivers and become an input. This is the reset state of all GPIO
1525adfc5217SJeff Kirsher    pins. The read value of these bits will be a '1' if that last command
1526adfc5217SJeff Kirsher    (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
1527adfc5217SJeff Kirsher    [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
1528adfc5217SJeff Kirsher    as a '1'; the corresponding GPIO bit will drive low. The read value of
1529adfc5217SJeff Kirsher    these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
1530adfc5217SJeff Kirsher    this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
1531adfc5217SJeff Kirsher    SET When any of these bits is written as a '1'; the corresponding GPIO
1532adfc5217SJeff Kirsher    bit will drive high (if it has that capability). The read value of these
1533adfc5217SJeff Kirsher    bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
1534adfc5217SJeff Kirsher    bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
1535adfc5217SJeff Kirsher    RO; These bits indicate the read value of each of the eight GPIO pins.
1536adfc5217SJeff Kirsher    This is the result value of the pin; not the drive value. Writing these
1537adfc5217SJeff Kirsher    bits will have not effect. */
1538adfc5217SJeff Kirsher #define MISC_REG_GPIO						 0xa490
1539adfc5217SJeff Kirsher /* [RW 8] These bits enable the GPIO_INTs to signals event to the
1540adfc5217SJeff Kirsher    IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
1541adfc5217SJeff Kirsher    p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
1542adfc5217SJeff Kirsher    [7] p1_gpio_3; */
1543adfc5217SJeff Kirsher #define MISC_REG_GPIO_EVENT_EN					 0xa2bc
1544adfc5217SJeff Kirsher /* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
1545adfc5217SJeff Kirsher    '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
1546adfc5217SJeff Kirsher    This will acknowledge an interrupt on the falling edge of corresponding
1547adfc5217SJeff Kirsher    GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
1548adfc5217SJeff Kirsher    Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
1549adfc5217SJeff Kirsher    register. This will acknowledge an interrupt on the rising edge of
1550adfc5217SJeff Kirsher    corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
1551adfc5217SJeff Kirsher    OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
1552adfc5217SJeff Kirsher    value. When the ~INT_STATE bit is set; this bit indicates the OLD value
1553adfc5217SJeff Kirsher    of the pin such that if ~INT_STATE is set and this bit is '0'; then the
1554adfc5217SJeff Kirsher    interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
1555adfc5217SJeff Kirsher    is '1'; then the interrupt is due to a high to low edge (reset value 0).
1556adfc5217SJeff Kirsher    [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
1557adfc5217SJeff Kirsher    current GPIO interrupt state for each GPIO pin. This bit is cleared when
1558adfc5217SJeff Kirsher    the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
1559adfc5217SJeff Kirsher    set when the GPIO input does not match the current value in #OLD_VALUE
1560adfc5217SJeff Kirsher    (reset value 0). */
1561adfc5217SJeff Kirsher #define MISC_REG_GPIO_INT					 0xa494
1562adfc5217SJeff Kirsher /* [R 28] this field hold the last information that caused reserved
1563adfc5217SJeff Kirsher    attention. bits [19:0] - address; [22:20] function; [23] reserved;
1564adfc5217SJeff Kirsher    [27:24] the master that caused the attention - according to the following
1565adfc5217SJeff Kirsher    encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1566adfc5217SJeff Kirsher    dbu; 8 = dmae */
1567adfc5217SJeff Kirsher #define MISC_REG_GRC_RSV_ATTN					 0xa3c0
1568adfc5217SJeff Kirsher /* [R 28] this field hold the last information that caused timeout
1569adfc5217SJeff Kirsher    attention. bits [19:0] - address; [22:20] function; [23] reserved;
1570adfc5217SJeff Kirsher    [27:24] the master that caused the attention - according to the following
1571adfc5217SJeff Kirsher    encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1572adfc5217SJeff Kirsher    dbu; 8 = dmae */
1573adfc5217SJeff Kirsher #define MISC_REG_GRC_TIMEOUT_ATTN				 0xa3c4
1574adfc5217SJeff Kirsher /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
1575adfc5217SJeff Kirsher    access that does not finish within
1576adfc5217SJeff Kirsher    ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
1577adfc5217SJeff Kirsher    cleared; this timeout is disabled. If this timeout occurs; the GRC shall
1578adfc5217SJeff Kirsher    assert it attention output. */
1579adfc5217SJeff Kirsher #define MISC_REG_GRC_TIMEOUT_EN 				 0xa280
1580adfc5217SJeff Kirsher /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
1581adfc5217SJeff Kirsher    the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
1582adfc5217SJeff Kirsher    111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
1583adfc5217SJeff Kirsher    (reset value 001) Charge pump current control; 111 for 720u; 011 for
1584adfc5217SJeff Kirsher    600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
1585adfc5217SJeff Kirsher    Global bias control; When bit 7 is high bias current will be 10 0gh; When
1586adfc5217SJeff Kirsher    bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
1587adfc5217SJeff Kirsher    Pll_observe (reset value 010) Bits to control observability. bit 10 is
1588adfc5217SJeff Kirsher    for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
1589adfc5217SJeff Kirsher    (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
1590adfc5217SJeff Kirsher    and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
1591adfc5217SJeff Kirsher    sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
1592adfc5217SJeff Kirsher    internally). [14] reserved (reset value 0) Reset for VCO sequencer is
1593adfc5217SJeff Kirsher    connected to RESET input directly. [15] capRetry_en (reset value 0)
1594adfc5217SJeff Kirsher    enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
1595adfc5217SJeff Kirsher    value 0) bit to continuously monitor vco freq (inverted). [17]
1596adfc5217SJeff Kirsher    freqDetRestart_en (reset value 0) bit to enable restart when not freq
1597adfc5217SJeff Kirsher    locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
1598adfc5217SJeff Kirsher    retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
1599adfc5217SJeff Kirsher    0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
1600adfc5217SJeff Kirsher    pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
1601adfc5217SJeff Kirsher    (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
1602adfc5217SJeff Kirsher    0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
1603adfc5217SJeff Kirsher    bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
1604adfc5217SJeff Kirsher    enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
1605adfc5217SJeff Kirsher    capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
1606adfc5217SJeff Kirsher    restart. [27] capSelectM_en (reset value 0) bit to enable cap select
1607adfc5217SJeff Kirsher    register bits. */
1608adfc5217SJeff Kirsher #define MISC_REG_LCPLL_CTRL_1					 0xa2a4
1609adfc5217SJeff Kirsher #define MISC_REG_LCPLL_CTRL_REG_2				 0xa2a8
1610adfc5217SJeff Kirsher /* [RW 4] Interrupt mask register #0 read/write */
1611adfc5217SJeff Kirsher #define MISC_REG_MISC_INT_MASK					 0xa388
1612adfc5217SJeff Kirsher /* [RW 1] Parity mask register #0 read/write */
1613adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_MASK 				 0xa398
1614adfc5217SJeff Kirsher /* [R 1] Parity register #0 read */
1615adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_STS					 0xa38c
1616adfc5217SJeff Kirsher /* [RC 1] Parity register #0 read clear */
1617adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_STS_CLR				 0xa390
1618adfc5217SJeff Kirsher #define MISC_REG_NIG_WOL_P0					 0xa270
1619adfc5217SJeff Kirsher #define MISC_REG_NIG_WOL_P1					 0xa274
1620adfc5217SJeff Kirsher /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
1621adfc5217SJeff Kirsher    assertion */
1622adfc5217SJeff Kirsher #define MISC_REG_PCIE_HOT_RESET 				 0xa618
1623adfc5217SJeff Kirsher /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
1624adfc5217SJeff Kirsher    inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
1625adfc5217SJeff Kirsher    divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
1626adfc5217SJeff Kirsher    divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
1627adfc5217SJeff Kirsher    divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
1628adfc5217SJeff Kirsher    divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
1629adfc5217SJeff Kirsher    freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
1630adfc5217SJeff Kirsher    (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
1631adfc5217SJeff Kirsher    1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
1632adfc5217SJeff Kirsher    Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
1633adfc5217SJeff Kirsher    value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
1634adfc5217SJeff Kirsher    1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
1635adfc5217SJeff Kirsher    [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
1636adfc5217SJeff Kirsher    Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
1637adfc5217SJeff Kirsher    testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
1638adfc5217SJeff Kirsher    testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
1639adfc5217SJeff Kirsher    testa_en (reset value 0); */
1640adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_1				 0xa294
1641adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_2				 0xa298
1642adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_3				 0xa29c
1643adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_4				 0xa2a0
1644adfc5217SJeff Kirsher /* [R 1] Status of 4 port mode enable input pin. */
1645adfc5217SJeff Kirsher #define MISC_REG_PORT4MODE_EN					 0xa750
1646adfc5217SJeff Kirsher /* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
1647adfc5217SJeff Kirsher  * the port4mode_en output is equal to 4 port mode input pin; if it is 1 -
1648adfc5217SJeff Kirsher  * the port4mode_en output is equal to bit[1] of this register; [1] -
1649adfc5217SJeff Kirsher  * Overwrite value. If bit[0] of this register is 1 this is the value that
1650adfc5217SJeff Kirsher  * receives the port4mode_en output . */
1651adfc5217SJeff Kirsher #define MISC_REG_PORT4MODE_EN_OVWR				 0xa720
1652adfc5217SJeff Kirsher /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
1653adfc5217SJeff Kirsher    write/read zero = the specific block is in reset; addr 0-wr- the write
1654adfc5217SJeff Kirsher    value will be written to the register; addr 1-set - one will be written
1655adfc5217SJeff Kirsher    to all the bits that have the value of one in the data written (bits that
1656adfc5217SJeff Kirsher    have the value of zero will not be change) ; addr 2-clear - zero will be
1657adfc5217SJeff Kirsher    written to all the bits that have the value of one in the data written
1658adfc5217SJeff Kirsher    (bits that have the value of zero will not be change); addr 3-ignore;
1659adfc5217SJeff Kirsher    read ignore from all addr except addr 00; inside order of the bits is:
1660adfc5217SJeff Kirsher    [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
1661adfc5217SJeff Kirsher    [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
1662adfc5217SJeff Kirsher    rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
1663adfc5217SJeff Kirsher    [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
1664adfc5217SJeff Kirsher    Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
1665adfc5217SJeff Kirsher    rst_pxp_rq_rd_wr; 31:17] reserved */
1666adfc5217SJeff Kirsher #define MISC_REG_RESET_REG_2					 0xa590
1667adfc5217SJeff Kirsher /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
1668adfc5217SJeff Kirsher    shared with the driver resides */
1669adfc5217SJeff Kirsher #define MISC_REG_SHARED_MEM_ADDR				 0xa2b4
1670adfc5217SJeff Kirsher /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
1671adfc5217SJeff Kirsher    the corresponding SPIO bit will turn off it's drivers and become an
1672adfc5217SJeff Kirsher    input. This is the reset state of all SPIO pins. The read value of these
1673adfc5217SJeff Kirsher    bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
1674adfc5217SJeff Kirsher    bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
1675adfc5217SJeff Kirsher    is written as a '1'; the corresponding SPIO bit will drive low. The read
1676adfc5217SJeff Kirsher    value of these bits will be a '1' if that last command (#SET; #CLR; or
1677adfc5217SJeff Kirsher #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
1678adfc5217SJeff Kirsher    these bits is written as a '1'; the corresponding SPIO bit will drive
1679adfc5217SJeff Kirsher    high (if it has that capability). The read value of these bits will be a
1680adfc5217SJeff Kirsher    '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
1681adfc5217SJeff Kirsher    (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
1682adfc5217SJeff Kirsher    each of the eight SPIO pins. This is the result value of the pin; not the
1683adfc5217SJeff Kirsher    drive value. Writing these bits will have not effect. Each 8 bits field
1684adfc5217SJeff Kirsher    is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
1685adfc5217SJeff Kirsher    from VAUX. (This is an output pin only; the FLOAT field is not applicable
1686adfc5217SJeff Kirsher    for this pin); [1] VAUX Disable; when pulsed low; disables supply form
1687adfc5217SJeff Kirsher    VAUX. (This is an output pin only; FLOAT field is not applicable for this
1688adfc5217SJeff Kirsher    pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
1689adfc5217SJeff Kirsher    select VAUX supply. (This is an output pin only; it is not controlled by
1690adfc5217SJeff Kirsher    the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
1691adfc5217SJeff Kirsher    field is not applicable for this pin; only the VALUE fields is relevant -
1692adfc5217SJeff Kirsher    it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
1693adfc5217SJeff Kirsher    Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
1694adfc5217SJeff Kirsher    device ID select; read by UMP firmware. */
1695adfc5217SJeff Kirsher #define MISC_REG_SPIO						 0xa4fc
1696adfc5217SJeff Kirsher /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
1697adfc5217SJeff Kirsher    according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
1698adfc5217SJeff Kirsher    [7:0] reserved */
1699adfc5217SJeff Kirsher #define MISC_REG_SPIO_EVENT_EN					 0xa2b8
1700adfc5217SJeff Kirsher /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
1701adfc5217SJeff Kirsher    corresponding bit in the #OLD_VALUE register. This will acknowledge an
1702adfc5217SJeff Kirsher    interrupt on the falling edge of corresponding SPIO input (reset value
1703adfc5217SJeff Kirsher    0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
1704adfc5217SJeff Kirsher    in the #OLD_VALUE register. This will acknowledge an interrupt on the
1705adfc5217SJeff Kirsher    rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
1706adfc5217SJeff Kirsher    RO; These bits indicate the old value of the SPIO input value. When the
1707adfc5217SJeff Kirsher    ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
1708adfc5217SJeff Kirsher    that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
1709adfc5217SJeff Kirsher    to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
1710adfc5217SJeff Kirsher    interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
1711adfc5217SJeff Kirsher    RO; These bits indicate the current SPIO interrupt state for each SPIO
1712adfc5217SJeff Kirsher    pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
1713adfc5217SJeff Kirsher    command bit is written. This bit is set when the SPIO input does not
1714adfc5217SJeff Kirsher    match the current value in #OLD_VALUE (reset value 0). */
1715adfc5217SJeff Kirsher #define MISC_REG_SPIO_INT					 0xa500
1716adfc5217SJeff Kirsher /* [RW 32] reload value for counter 4 if reload; the value will be reload if
1717adfc5217SJeff Kirsher    the counter reached zero and the reload bit
1718adfc5217SJeff Kirsher    (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
1719adfc5217SJeff Kirsher #define MISC_REG_SW_TIMER_RELOAD_VAL_4				 0xa2fc
1720adfc5217SJeff Kirsher /* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
1721adfc5217SJeff Kirsher    in this register. address 0 - timer 1; address 1 - timer 2, ...  address 7 -
1722adfc5217SJeff Kirsher    timer 8 */
1723adfc5217SJeff Kirsher #define MISC_REG_SW_TIMER_VAL					 0xa5c0
1724adfc5217SJeff Kirsher /* [R 1] Status of two port mode path swap input pin. */
1725adfc5217SJeff Kirsher #define MISC_REG_TWO_PORT_PATH_SWAP				 0xa758
1726adfc5217SJeff Kirsher /* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
1727adfc5217SJeff Kirsher    path_swap output is equal to 2 port mode path swap input pin; if it is 1
1728adfc5217SJeff Kirsher    - the path_swap output is equal to bit[1] of this register; [1] -
1729adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1730adfc5217SJeff Kirsher    receives the path_swap output. Reset on Hard reset. */
1731adfc5217SJeff Kirsher #define MISC_REG_TWO_PORT_PATH_SWAP_OVWR			 0xa72c
1732adfc5217SJeff Kirsher /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
1733adfc5217SJeff Kirsher    loaded; 0-prepare; -unprepare */
1734adfc5217SJeff Kirsher #define MISC_REG_UNPREPARED					 0xa424
1735adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST	 (0x1<<0)
1736adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST	 (0x1<<1)
1737adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN	 (0x1<<4)
1738adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST	 (0x1<<2)
1739adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN	 (0x1<<3)
1740adfc5217SJeff Kirsher /* [RW 5] MDIO PHY Address. The WC uses this address to determine whether or
1741adfc5217SJeff Kirsher  * not it is the recipient of the message on the MDIO interface. The value
1742adfc5217SJeff Kirsher  * is compared to the value on ctrl_md_devad. Drives output
1743adfc5217SJeff Kirsher  * misc_xgxs0_phy_addr. Global register. */
1744adfc5217SJeff Kirsher #define MISC_REG_WC0_CTRL_PHY_ADDR				 0xa9cc
1745adfc5217SJeff Kirsher /* [RW 2] XMAC Core port mode. Indicates the number of ports on the system
1746adfc5217SJeff Kirsher    side. This should be less than or equal to phy_port_mode; if some of the
1747adfc5217SJeff Kirsher    ports are not used. This enables reduction of frequency on the core side.
1748adfc5217SJeff Kirsher    This is a strap input for the XMAC_MP core. 00 - Single Port Mode; 01 -
1749adfc5217SJeff Kirsher    Dual Port Mode; 10 - Tri Port Mode; 11 - Quad Port Mode. This is a strap
1750adfc5217SJeff Kirsher    input for the XMAC_MP core; and should be changed only while reset is
1751adfc5217SJeff Kirsher    held low. Reset on Hard reset. */
1752adfc5217SJeff Kirsher #define MISC_REG_XMAC_CORE_PORT_MODE				 0xa964
1753adfc5217SJeff Kirsher /* [RW 2] XMAC PHY port mode. Indicates the number of ports on the Warp
1754adfc5217SJeff Kirsher    Core. This is a strap input for the XMAC_MP core. 00 - Single Port Mode;
1755adfc5217SJeff Kirsher    01 - Dual Port Mode; 1x - Quad Port Mode; This is a strap input for the
1756adfc5217SJeff Kirsher    XMAC_MP core; and should be changed only while reset is held low. Reset
1757adfc5217SJeff Kirsher    on Hard reset. */
1758adfc5217SJeff Kirsher #define MISC_REG_XMAC_PHY_PORT_MODE				 0xa960
1759adfc5217SJeff Kirsher /* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
1760adfc5217SJeff Kirsher  * Reads from this register will clear bits 31:0. */
1761adfc5217SJeff Kirsher #define MSTAT_REG_RX_STAT_GR64_LO				 0x200
1762adfc5217SJeff Kirsher /* [RW 32] 1 [00] Tx Good Packet Count Write to this register write bits
1763adfc5217SJeff Kirsher  * 31:0. Reads from this register will clear bits 31:0. */
1764adfc5217SJeff Kirsher #define MSTAT_REG_TX_STAT_GTXPOK_LO				 0
1765adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST	 (0x1<<0)
1766adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST	 (0x1<<1)
1767adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN	 (0x1<<4)
1768adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST	 (0x1<<2)
1769adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN	 (0x1<<3)
1770adfc5217SJeff Kirsher #define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN			 (0x1<<0)
1771adfc5217SJeff Kirsher #define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN			 (0x1<<0)
1772adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT	 (0x1<<0)
1773adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS	 (0x1<<9)
1774adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G 	 (0x1<<15)
1775adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS	 (0xf<<18)
1776adfc5217SJeff Kirsher /* [RW 1] Input enable for RX_BMAC0 IF */
1777adfc5217SJeff Kirsher #define NIG_REG_BMAC0_IN_EN					 0x100ac
1778adfc5217SJeff Kirsher /* [RW 1] output enable for TX_BMAC0 IF */
1779adfc5217SJeff Kirsher #define NIG_REG_BMAC0_OUT_EN					 0x100e0
1780adfc5217SJeff Kirsher /* [RW 1] output enable for TX BMAC pause port 0 IF */
1781adfc5217SJeff Kirsher #define NIG_REG_BMAC0_PAUSE_OUT_EN				 0x10110
1782adfc5217SJeff Kirsher /* [RW 1] output enable for RX_BMAC0_REGS IF */
1783adfc5217SJeff Kirsher #define NIG_REG_BMAC0_REGS_OUT_EN				 0x100e8
1784adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 port0 IF */
1785adfc5217SJeff Kirsher #define NIG_REG_BRB0_OUT_EN					 0x100f8
1786adfc5217SJeff Kirsher /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
1787adfc5217SJeff Kirsher #define NIG_REG_BRB0_PAUSE_IN_EN				 0x100c4
1788adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 port1 IF */
1789adfc5217SJeff Kirsher #define NIG_REG_BRB1_OUT_EN					 0x100fc
1790adfc5217SJeff Kirsher /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
1791adfc5217SJeff Kirsher #define NIG_REG_BRB1_PAUSE_IN_EN				 0x100c8
1792adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 LP IF */
1793adfc5217SJeff Kirsher #define NIG_REG_BRB_LB_OUT_EN					 0x10100
1794adfc5217SJeff Kirsher /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
1795adfc5217SJeff Kirsher    error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
1796adfc5217SJeff Kirsher    72:73]-vnic_num; 81:74]-sideband_info */
1797adfc5217SJeff Kirsher #define NIG_REG_DEBUG_PACKET_LB 				 0x10800
1798adfc5217SJeff Kirsher /* [RW 1] Input enable for TX Debug packet */
1799adfc5217SJeff Kirsher #define NIG_REG_EGRESS_DEBUG_IN_EN				 0x100dc
1800adfc5217SJeff Kirsher /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
1801adfc5217SJeff Kirsher    packets from PBFare not forwarded to the MAC and just deleted from FIFO.
1802adfc5217SJeff Kirsher    First packet may be deleted from the middle. And last packet will be
1803adfc5217SJeff Kirsher    always deleted till the end. */
1804adfc5217SJeff Kirsher #define NIG_REG_EGRESS_DRAIN0_MODE				 0x10060
1805adfc5217SJeff Kirsher /* [RW 1] Output enable to EMAC0 */
1806adfc5217SJeff Kirsher #define NIG_REG_EGRESS_EMAC0_OUT_EN				 0x10120
1807adfc5217SJeff Kirsher /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
1808adfc5217SJeff Kirsher    to emac for port0; other way to bmac for port0 */
1809adfc5217SJeff Kirsher #define NIG_REG_EGRESS_EMAC0_PORT				 0x10058
1810adfc5217SJeff Kirsher /* [RW 1] Input enable for TX PBF user packet port0 IF */
1811adfc5217SJeff Kirsher #define NIG_REG_EGRESS_PBF0_IN_EN				 0x100cc
1812adfc5217SJeff Kirsher /* [RW 1] Input enable for TX PBF user packet port1 IF */
1813adfc5217SJeff Kirsher #define NIG_REG_EGRESS_PBF1_IN_EN				 0x100d0
1814adfc5217SJeff Kirsher /* [RW 1] Input enable for TX UMP management packet port0 IF */
1815adfc5217SJeff Kirsher #define NIG_REG_EGRESS_UMP0_IN_EN				 0x100d4
1816adfc5217SJeff Kirsher /* [RW 1] Input enable for RX_EMAC0 IF */
1817adfc5217SJeff Kirsher #define NIG_REG_EMAC0_IN_EN					 0x100a4
1818adfc5217SJeff Kirsher /* [RW 1] output enable for TX EMAC pause port 0 IF */
1819adfc5217SJeff Kirsher #define NIG_REG_EMAC0_PAUSE_OUT_EN				 0x10118
1820adfc5217SJeff Kirsher /* [R 1] status from emac0. This bit is set when MDINT from either the
1821adfc5217SJeff Kirsher    EXT_MDINT pin or from the Copper PHY is driven low. This condition must
1822adfc5217SJeff Kirsher    be cleared in the attached PHY device that is driving the MINT pin. */
1823adfc5217SJeff Kirsher #define NIG_REG_EMAC0_STATUS_MISC_MI_INT			 0x10494
1824adfc5217SJeff Kirsher /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
1825adfc5217SJeff Kirsher    are described in appendix A. In order to access the BMAC0 registers; the
1826adfc5217SJeff Kirsher    base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
1827adfc5217SJeff Kirsher    added to each BMAC register offset */
1828adfc5217SJeff Kirsher #define NIG_REG_INGRESS_BMAC0_MEM				 0x10c00
1829adfc5217SJeff Kirsher /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
1830adfc5217SJeff Kirsher    are described in appendix A. In order to access the BMAC0 registers; the
1831adfc5217SJeff Kirsher    base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
1832adfc5217SJeff Kirsher    added to each BMAC register offset */
1833adfc5217SJeff Kirsher #define NIG_REG_INGRESS_BMAC1_MEM				 0x11000
1834adfc5217SJeff Kirsher /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
1835adfc5217SJeff Kirsher #define NIG_REG_INGRESS_EOP_LB_EMPTY				 0x104e0
1836adfc5217SJeff Kirsher /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
1837adfc5217SJeff Kirsher    packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
1838adfc5217SJeff Kirsher #define NIG_REG_INGRESS_EOP_LB_FIFO				 0x104e4
1839adfc5217SJeff Kirsher /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
1840adfc5217SJeff Kirsher    logic for interrupts must be used. Enable per bit of interrupt of
1841adfc5217SJeff Kirsher    ~latch_status.latch_status */
1842adfc5217SJeff Kirsher #define NIG_REG_LATCH_BC_0					 0x16210
1843adfc5217SJeff Kirsher /* [RW 27] Latch for each interrupt from Unicore.b[0]
1844adfc5217SJeff Kirsher    status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
1845adfc5217SJeff Kirsher    b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
1846adfc5217SJeff Kirsher    b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
1847adfc5217SJeff Kirsher    b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
1848adfc5217SJeff Kirsher    b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
1849adfc5217SJeff Kirsher    b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
1850adfc5217SJeff Kirsher    b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
1851adfc5217SJeff Kirsher    b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
1852adfc5217SJeff Kirsher    b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
1853adfc5217SJeff Kirsher    b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
1854adfc5217SJeff Kirsher    b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
1855adfc5217SJeff Kirsher    b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
1856adfc5217SJeff Kirsher #define NIG_REG_LATCH_STATUS_0					 0x18000
1857adfc5217SJeff Kirsher /* [RW 1] led 10g for port 0 */
1858adfc5217SJeff Kirsher #define NIG_REG_LED_10G_P0					 0x10320
1859adfc5217SJeff Kirsher /* [RW 1] led 10g for port 1 */
1860adfc5217SJeff Kirsher #define NIG_REG_LED_10G_P1					 0x10324
1861adfc5217SJeff Kirsher /* [RW 1] Port0: This bit is set to enable the use of the
1862adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
1863adfc5217SJeff Kirsher    defined below. If this bit is cleared; then the blink rate will be about
1864adfc5217SJeff Kirsher    8Hz. */
1865adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0			 0x10318
1866adfc5217SJeff Kirsher /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
1867adfc5217SJeff Kirsher    Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
1868adfc5217SJeff Kirsher    is reset to 0x080; giving a default blink period of approximately 8Hz. */
1869adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_RATE_P0			 0x10310
1870adfc5217SJeff Kirsher /* [RW 1] Port0: If set along with the
1871adfc5217SJeff Kirsher  ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
1872adfc5217SJeff Kirsher    bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
1873adfc5217SJeff Kirsher    bit; the Traffic LED will blink with the blink rate specified in
1874adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
1875adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
1876adfc5217SJeff Kirsher    fields. */
1877adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0			 0x10308
1878adfc5217SJeff Kirsher /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
1879adfc5217SJeff Kirsher    Traffic LED will then be controlled via bit ~nig_registers_
1880adfc5217SJeff Kirsher    led_control_traffic_p0.led_control_traffic_p0 and bit
1881adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
1882adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 		 0x102f8
1883adfc5217SJeff Kirsher /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
1884adfc5217SJeff Kirsher    turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
1885adfc5217SJeff Kirsher    set; the LED will blink with blink rate specified in
1886adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
1887adfc5217SJeff Kirsher    ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
1888adfc5217SJeff Kirsher    fields. */
1889adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_TRAFFIC_P0				 0x10300
1890adfc5217SJeff Kirsher /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
1891adfc5217SJeff Kirsher    9-11PHY7; 12 MAC4; 13-15 PHY10; */
1892adfc5217SJeff Kirsher #define NIG_REG_LED_MODE_P0					 0x102f0
1893adfc5217SJeff Kirsher /* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
1894adfc5217SJeff Kirsher    tsdm enable; b2- usdm enable */
1895adfc5217SJeff Kirsher #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0			 0x16070
1896adfc5217SJeff Kirsher #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1			 0x16074
1897adfc5217SJeff Kirsher /* [RW 1] SAFC enable for port0. This register may get 1 only when
1898adfc5217SJeff Kirsher    ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
1899adfc5217SJeff Kirsher    port */
1900adfc5217SJeff Kirsher #define NIG_REG_LLFC_ENABLE_0					 0x16208
1901adfc5217SJeff Kirsher #define NIG_REG_LLFC_ENABLE_1					 0x1620c
1902adfc5217SJeff Kirsher /* [RW 16] classes are high-priority for port0 */
1903adfc5217SJeff Kirsher #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0			 0x16058
1904adfc5217SJeff Kirsher #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1			 0x1605c
1905adfc5217SJeff Kirsher /* [RW 16] classes are low-priority for port0 */
1906adfc5217SJeff Kirsher #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0			 0x16060
1907adfc5217SJeff Kirsher #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1			 0x16064
1908adfc5217SJeff Kirsher /* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
1909adfc5217SJeff Kirsher #define NIG_REG_LLFC_OUT_EN_0					 0x160c8
1910adfc5217SJeff Kirsher #define NIG_REG_LLFC_OUT_EN_1					 0x160cc
1911adfc5217SJeff Kirsher #define NIG_REG_LLH0_ACPI_PAT_0_CRC				 0x1015c
1912adfc5217SJeff Kirsher #define NIG_REG_LLH0_ACPI_PAT_6_LEN				 0x10154
1913adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_DRV_MASK				 0x10244
1914adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_DRV_MASK_MF				 0x16048
1915adfc5217SJeff Kirsher /* [RW 1] send to BRB1 if no match on any of RMP rules. */
1916adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_NOT_MCP				 0x1025c
1917adfc5217SJeff Kirsher /* [RW 2] Determine the classification participants. 0: no classification.1:
1918adfc5217SJeff Kirsher    classification upon VLAN id. 2: classification upon MAC address. 3:
1919adfc5217SJeff Kirsher    classification upon both VLAN id & MAC addr. */
1920adfc5217SJeff Kirsher #define NIG_REG_LLH0_CLS_TYPE					 0x16080
1921adfc5217SJeff Kirsher /* [RW 32] cm header for llh0 */
1922adfc5217SJeff Kirsher #define NIG_REG_LLH0_CM_HEADER					 0x1007c
1923adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_IP_0_1				 0x101dc
1924adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_MAC_0_0				 0x101c0
1925adfc5217SJeff Kirsher /* [RW 16] destination TCP address 1. The LLH will look for this address in
1926adfc5217SJeff Kirsher    all incoming packets. */
1927adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_TCP_0 				 0x10220
1928adfc5217SJeff Kirsher /* [RW 16] destination UDP address 1 The LLH will look for this address in
1929adfc5217SJeff Kirsher    all incoming packets. */
1930adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_UDP_0 				 0x10214
1931adfc5217SJeff Kirsher #define NIG_REG_LLH0_ERROR_MASK 				 0x1008c
1932adfc5217SJeff Kirsher /* [RW 8] event id for llh0 */
1933adfc5217SJeff Kirsher #define NIG_REG_LLH0_EVENT_ID					 0x10084
1934adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_EN					 0x160fc
1935adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_MEM					 0x16180
1936adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_MEM_ENABLE				 0x16140
1937adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_VLAN_ID				 0x16100
1938adfc5217SJeff Kirsher /* [RW 1] Determine the IP version to look for in
1939adfc5217SJeff Kirsher    ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
1940adfc5217SJeff Kirsher #define NIG_REG_LLH0_IPV4_IPV6_0				 0x10208
1941adfc5217SJeff Kirsher /* [RW 1] t bit for llh0 */
1942adfc5217SJeff Kirsher #define NIG_REG_LLH0_T_BIT					 0x10074
1943adfc5217SJeff Kirsher /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
1944adfc5217SJeff Kirsher #define NIG_REG_LLH0_VLAN_ID_0					 0x1022c
1945adfc5217SJeff Kirsher /* [RW 8] init credit counter for port0 in LLH */
1946adfc5217SJeff Kirsher #define NIG_REG_LLH0_XCM_INIT_CREDIT				 0x10554
1947adfc5217SJeff Kirsher #define NIG_REG_LLH0_XCM_MASK					 0x10130
1948adfc5217SJeff Kirsher #define NIG_REG_LLH1_BRB1_DRV_MASK				 0x10248
1949adfc5217SJeff Kirsher /* [RW 1] send to BRB1 if no match on any of RMP rules. */
1950adfc5217SJeff Kirsher #define NIG_REG_LLH1_BRB1_NOT_MCP				 0x102dc
1951adfc5217SJeff Kirsher /* [RW 2] Determine the classification participants. 0: no classification.1:
1952adfc5217SJeff Kirsher    classification upon VLAN id. 2: classification upon MAC address. 3:
1953adfc5217SJeff Kirsher    classification upon both VLAN id & MAC addr. */
1954adfc5217SJeff Kirsher #define NIG_REG_LLH1_CLS_TYPE					 0x16084
1955adfc5217SJeff Kirsher /* [RW 32] cm header for llh1 */
1956adfc5217SJeff Kirsher #define NIG_REG_LLH1_CM_HEADER					 0x10080
1957adfc5217SJeff Kirsher #define NIG_REG_LLH1_ERROR_MASK 				 0x10090
1958adfc5217SJeff Kirsher /* [RW 8] event id for llh1 */
1959adfc5217SJeff Kirsher #define NIG_REG_LLH1_EVENT_ID					 0x10088
1960adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM					 0x161c0
1961adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM_ENABLE				 0x16160
1962adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM_SIZE				 16
1963adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will classify the packet before
1964adfc5217SJeff Kirsher  * sending it to the BRB or calculating WoL on it. This bit controls port 1
1965adfc5217SJeff Kirsher  * only. The legacy llh_multi_function_mode bit controls port 0. */
1966adfc5217SJeff Kirsher #define NIG_REG_LLH1_MF_MODE					 0x18614
1967adfc5217SJeff Kirsher /* [RW 8] init credit counter for port1 in LLH */
1968adfc5217SJeff Kirsher #define NIG_REG_LLH1_XCM_INIT_CREDIT				 0x10564
1969adfc5217SJeff Kirsher #define NIG_REG_LLH1_XCM_MASK					 0x10134
1970adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will expect all packets to be with
1971adfc5217SJeff Kirsher    e1hov */
1972adfc5217SJeff Kirsher #define NIG_REG_LLH_E1HOV_MODE					 0x160d8
1973adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will classify the packet before
1974adfc5217SJeff Kirsher    sending it to the BRB or calculating WoL on it. */
1975adfc5217SJeff Kirsher #define NIG_REG_LLH_MF_MODE					 0x16024
1976adfc5217SJeff Kirsher #define NIG_REG_MASK_INTERRUPT_PORT0				 0x10330
1977adfc5217SJeff Kirsher #define NIG_REG_MASK_INTERRUPT_PORT1				 0x10334
1978adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
1979adfc5217SJeff Kirsher #define NIG_REG_NIG_EMAC0_EN					 0x1003c
1980adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
1981adfc5217SJeff Kirsher #define NIG_REG_NIG_EMAC1_EN					 0x10040
1982adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
1983adfc5217SJeff Kirsher    EMAC0 to strip the CRC from the ingress packets. */
1984adfc5217SJeff Kirsher #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC			 0x10044
1985adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
1986adfc5217SJeff Kirsher #define NIG_REG_NIG_INT_STS_0					 0x103b0
1987adfc5217SJeff Kirsher #define NIG_REG_NIG_INT_STS_1					 0x103c0
1988adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error mask register. */
1989adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK					 0x103dc
1990adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
1991adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK_0					 0x183c8
1992adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK_1					 0x183d8
1993adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error status register. */
1994adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS					 0x103d0
1995adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
1996adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_0					 0x183bc
1997adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_1					 0x183cc
1998adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error status clear register. */
1999adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR				 0x103d4
2000adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
2001adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR_0				 0x183c0
2002adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR_1				 0x183d0
2003adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_ENABLE					 (1L<<31)
2004adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT			 16
2005adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_OPERATION_BITSHIFT			 28
2006adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT		 8
2007adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2008adfc5217SJeff Kirsher  * Ethernet header. */
2009adfc5217SJeff Kirsher #define NIG_REG_P0_HDRS_AFTER_BASIC				 0x18038
2010adfc5217SJeff Kirsher /* [RW 1] HW PFC enable bit. Set this bit to enable the PFC functionality in
2011adfc5217SJeff Kirsher  * the NIG. Other flow control modes such as PAUSE and SAFC/LLFC should be
2012adfc5217SJeff Kirsher  * disabled when this bit is set. */
2013adfc5217SJeff Kirsher #define NIG_REG_P0_HWPFC_ENABLE				 0x18078
2014adfc5217SJeff Kirsher #define NIG_REG_P0_LLH_FUNC_MEM2				 0x18480
2015adfc5217SJeff Kirsher #define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE			 0x18440
2016adfc5217SJeff Kirsher /* [RW 1] Input enable for RX MAC interface. */
2017adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_IN_EN					 0x185ac
2018adfc5217SJeff Kirsher /* [RW 1] Output enable for TX MAC interface */
2019adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_OUT_EN					 0x185b0
2020adfc5217SJeff Kirsher /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2021adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_PAUSE_OUT_EN				 0x185b4
2022adfc5217SJeff Kirsher /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2023adfc5217SJeff Kirsher  * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2024adfc5217SJeff Kirsher  * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2025adfc5217SJeff Kirsher  * priority field is extracted from the outer-most VLAN in receive packet.
2026adfc5217SJeff Kirsher  * Only COS 0 and COS 1 are supported in E2. */
2027adfc5217SJeff Kirsher #define NIG_REG_P0_PKT_PRIORITY_TO_COS				 0x18054
2028adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2029adfc5217SJeff Kirsher  * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2030adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2031adfc5217SJeff Kirsher  * COS. */
2032adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS0_PRIORITY_MASK			 0x18058
2033adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2034adfc5217SJeff Kirsher  * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2035adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2036adfc5217SJeff Kirsher  * COS. */
2037adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS1_PRIORITY_MASK			 0x1805c
2038adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2039adfc5217SJeff Kirsher  * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2040adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2041adfc5217SJeff Kirsher  * COS. */
2042adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS2_PRIORITY_MASK			 0x186b0
2043adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 3. A
2044adfc5217SJeff Kirsher  * priority is mapped to COS 3 when the corresponding mask bit is 1. More
2045adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2046adfc5217SJeff Kirsher  * COS. */
2047adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS3_PRIORITY_MASK			 0x186b4
2048adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 4. A
2049adfc5217SJeff Kirsher  * priority is mapped to COS 4 when the corresponding mask bit is 1. More
2050adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2051adfc5217SJeff Kirsher  * COS. */
2052adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS4_PRIORITY_MASK			 0x186b8
2053adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 5. A
2054adfc5217SJeff Kirsher  * priority is mapped to COS 5 when the corresponding mask bit is 1. More
2055adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2056adfc5217SJeff Kirsher  * COS. */
2057adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS5_PRIORITY_MASK			 0x186bc
2058adfc5217SJeff Kirsher /* [R 1] RX FIFO for receiving data from MAC is empty. */
2059adfc5217SJeff Kirsher /* [RW 15] Specify which of the credit registers the client is to be mapped
2060adfc5217SJeff Kirsher  * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
2061adfc5217SJeff Kirsher  * clients that are not subject to WFQ credit blocking - their
2062adfc5217SJeff Kirsher  * specifications here are not used. */
2063adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP			 0x180f0
2064adfc5217SJeff Kirsher /* [RW 32] Specify which of the credit registers the client is to be mapped
2065adfc5217SJeff Kirsher  * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2066adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2067adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2068adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2069adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2070adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2071adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2072adfc5217SJeff Kirsher  * registers can not be shared between clients. */
2073adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB		 0x18688
2074adfc5217SJeff Kirsher /* [RW 4] Specify which of the credit registers the client is to be mapped
2075adfc5217SJeff Kirsher  * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2076adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2077adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2078adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2079adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2080adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2081adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2082adfc5217SJeff Kirsher  * registers can not be shared between clients. */
2083adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB		 0x1868c
2084adfc5217SJeff Kirsher /* [RW 5] Specify whether the client competes directly in the strict
2085adfc5217SJeff Kirsher  * priority arbiter. The bits are mapped according to client ID (client IDs
2086adfc5217SJeff Kirsher  * are defined in tx_arb_priority_client). Default value is set to enable
2087adfc5217SJeff Kirsher  * strict priorities for clients 0-2 -- management and debug traffic. */
2088adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT			 0x180e8
2089adfc5217SJeff Kirsher /* [RW 5] Specify whether the client is subject to WFQ credit blocking. The
2090adfc5217SJeff Kirsher  * bits are mapped according to client ID (client IDs are defined in
2091adfc5217SJeff Kirsher  * tx_arb_priority_client). Default value is 0 for not using WFQ credit
2092adfc5217SJeff Kirsher  * blocking. */
2093adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ		 0x180ec
2094adfc5217SJeff Kirsher /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2095adfc5217SJeff Kirsher  * reach. */
2096adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0			 0x1810c
2097adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1			 0x18110
2098adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2			 0x18114
2099adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3			 0x18118
2100adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4			 0x1811c
2101adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5			 0x186a0
2102adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6			 0x186a4
2103adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7			 0x186a8
2104adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8			 0x186ac
2105adfc5217SJeff Kirsher /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2106adfc5217SJeff Kirsher  * when it is time to increment. */
2107adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0			 0x180f8
2108adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1			 0x180fc
2109adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2			 0x18100
2110adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3			 0x18104
2111adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4			 0x18108
2112adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5			 0x18690
2113adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6			 0x18694
2114adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7			 0x18698
2115adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8			 0x1869c
2116adfc5217SJeff Kirsher /* [RW 12] Specify the number of strict priority arbitration slots between
2117adfc5217SJeff Kirsher  * two round-robin arbitration slots to avoid starvation. A value of 0 means
2118adfc5217SJeff Kirsher  * no strict priority cycles - the strict priority with anti-starvation
2119adfc5217SJeff Kirsher  * arbiter becomes a round-robin arbiter. */
2120adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS			 0x180f4
2121adfc5217SJeff Kirsher /* [RW 15] Specify the client number to be assigned to each priority of the
2122adfc5217SJeff Kirsher  * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
2123adfc5217SJeff Kirsher  * are for priority 0 client; bits [14:12] are for priority 4 client. The
2124adfc5217SJeff Kirsher  * clients are assigned the following IDs: 0-management; 1-debug traffic
2125adfc5217SJeff Kirsher  * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2126adfc5217SJeff Kirsher  * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
2127adfc5217SJeff Kirsher  * for management at priority 0; debug traffic at priorities 1 and 2; COS0
2128adfc5217SJeff Kirsher  * traffic at priority 3; and COS1 traffic at priority 4. */
2129adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT			 0x180e4
2130adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2131adfc5217SJeff Kirsher  * Ethernet header. */
2132adfc5217SJeff Kirsher #define NIG_REG_P1_HDRS_AFTER_BASIC				 0x1818c
2133adfc5217SJeff Kirsher #define NIG_REG_P1_LLH_FUNC_MEM2				 0x184c0
2134adfc5217SJeff Kirsher #define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE			 0x18460
2135adfc5217SJeff Kirsher /* [RW 32] Specify the client number to be assigned to each priority of the
2136adfc5217SJeff Kirsher  * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2137adfc5217SJeff Kirsher  * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2138adfc5217SJeff Kirsher  * client; bits [35-32] are for priority 8 client. The clients are assigned
2139adfc5217SJeff Kirsher  * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2140adfc5217SJeff Kirsher  * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2141adfc5217SJeff Kirsher  * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2142adfc5217SJeff Kirsher  * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2143adfc5217SJeff Kirsher  * accommodate the 9 input clients to ETS arbiter. */
2144adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB			 0x18680
2145adfc5217SJeff Kirsher /* [RW 4] Specify the client number to be assigned to each priority of the
2146adfc5217SJeff Kirsher  * strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2147adfc5217SJeff Kirsher  * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2148adfc5217SJeff Kirsher  * client; bits [35-32] are for priority 8 client. The clients are assigned
2149adfc5217SJeff Kirsher  * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2150adfc5217SJeff Kirsher  * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2151adfc5217SJeff Kirsher  * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2152adfc5217SJeff Kirsher  * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2153adfc5217SJeff Kirsher  * accommodate the 9 input clients to ETS arbiter. */
2154adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB			 0x18684
2155adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_IN_EN					 0x185c0
2156adfc5217SJeff Kirsher /* [RW 1] Output enable for TX MAC interface */
2157adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_OUT_EN					 0x185c4
2158adfc5217SJeff Kirsher /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2159adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_PAUSE_OUT_EN				 0x185c8
2160adfc5217SJeff Kirsher /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2161adfc5217SJeff Kirsher  * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2162adfc5217SJeff Kirsher  * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2163adfc5217SJeff Kirsher  * priority field is extracted from the outer-most VLAN in receive packet.
2164adfc5217SJeff Kirsher  * Only COS 0 and COS 1 are supported in E2. */
2165adfc5217SJeff Kirsher #define NIG_REG_P1_PKT_PRIORITY_TO_COS				 0x181a8
2166adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2167adfc5217SJeff Kirsher  * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2168adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2169adfc5217SJeff Kirsher  * COS. */
2170adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS0_PRIORITY_MASK			 0x181ac
2171adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2172adfc5217SJeff Kirsher  * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2173adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2174adfc5217SJeff Kirsher  * COS. */
2175adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS1_PRIORITY_MASK			 0x181b0
2176adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2177adfc5217SJeff Kirsher  * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2178adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2179adfc5217SJeff Kirsher  * COS. */
2180adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS2_PRIORITY_MASK			 0x186f8
2181adfc5217SJeff Kirsher /* [R 1] RX FIFO for receiving data from MAC is empty. */
2182adfc5217SJeff Kirsher #define NIG_REG_P1_RX_MACFIFO_EMPTY				 0x1858c
2183adfc5217SJeff Kirsher /* [R 1] TLLH FIFO is empty. */
2184adfc5217SJeff Kirsher #define NIG_REG_P1_TLLH_FIFO_EMPTY				 0x18338
2185adfc5217SJeff Kirsher /* [RW 32] Specify which of the credit registers the client is to be mapped
2186adfc5217SJeff Kirsher  * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2187adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2188adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2189adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2190adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2191adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2192adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2193adfc5217SJeff Kirsher  * registers can not be shared between clients. Note also that there are
2194adfc5217SJeff Kirsher  * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2195adfc5217SJeff Kirsher  * credit registers 0-5 are valid. This register should be configured
2196adfc5217SJeff Kirsher  * appropriately before enabling WFQ. */
2197adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB		 0x186e8
2198adfc5217SJeff Kirsher /* [RW 4] Specify which of the credit registers the client is to be mapped
2199adfc5217SJeff Kirsher  * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2200adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2201adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2202adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2203adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2204adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2205adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2206adfc5217SJeff Kirsher  * registers can not be shared between clients. Note also that there are
2207adfc5217SJeff Kirsher  * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2208adfc5217SJeff Kirsher  * credit registers 0-5 are valid. This register should be configured
2209adfc5217SJeff Kirsher  * appropriately before enabling WFQ. */
2210adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB		 0x186ec
2211adfc5217SJeff Kirsher /* [RW 9] Specify whether the client competes directly in the strict
2212adfc5217SJeff Kirsher  * priority arbiter. The bits are mapped according to client ID (client IDs
2213adfc5217SJeff Kirsher  * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
2214adfc5217SJeff Kirsher  * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2215adfc5217SJeff Kirsher  * traffic; 5-COS2 traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic.
2216adfc5217SJeff Kirsher  * Default value is set to enable strict priorities for all clients. */
2217adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT			 0x18234
2218adfc5217SJeff Kirsher /* [RW 9] Specify whether the client is subject to WFQ credit blocking. The
2219adfc5217SJeff Kirsher  * bits are mapped according to client ID (client IDs are defined in
2220adfc5217SJeff Kirsher  * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
2221adfc5217SJeff Kirsher  * 2-debug traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2
2222adfc5217SJeff Kirsher  * traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. Default value is
2223adfc5217SJeff Kirsher  * 0 for not using WFQ credit blocking. */
2224adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ			 0x18238
2225adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0			 0x18258
2226adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1			 0x1825c
2227adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2			 0x18260
2228adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3			 0x18264
2229adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4			 0x18268
2230adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5			 0x186f4
2231adfc5217SJeff Kirsher /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2232adfc5217SJeff Kirsher  * when it is time to increment. */
2233adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0			 0x18244
2234adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1			 0x18248
2235adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2			 0x1824c
2236adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3			 0x18250
2237adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4			 0x18254
2238adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5			 0x186f0
2239adfc5217SJeff Kirsher /* [RW 12] Specify the number of strict priority arbitration slots between
2240adfc5217SJeff Kirsher    two round-robin arbitration slots to avoid starvation. A value of 0 means
2241adfc5217SJeff Kirsher    no strict priority cycles - the strict priority with anti-starvation
2242adfc5217SJeff Kirsher    arbiter becomes a round-robin arbiter. */
2243adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS			 0x18240
2244adfc5217SJeff Kirsher /* [RW 32] Specify the client number to be assigned to each priority of the
2245adfc5217SJeff Kirsher    strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2246adfc5217SJeff Kirsher    value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2247adfc5217SJeff Kirsher    client; bits [35-32] are for priority 8 client. The clients are assigned
2248adfc5217SJeff Kirsher    the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2249adfc5217SJeff Kirsher    traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2250adfc5217SJeff Kirsher    6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2251adfc5217SJeff Kirsher    set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2252adfc5217SJeff Kirsher    accommodate the 9 input clients to ETS arbiter. Note that this register
2253adfc5217SJeff Kirsher    is the same as the one for port 0, except that port 1 only has COS 0-2
2254adfc5217SJeff Kirsher    traffic. There is no traffic for COS 3-5 of port 1. */
2255adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB			 0x186e0
2256adfc5217SJeff Kirsher /* [RW 4] Specify the client number to be assigned to each priority of the
2257adfc5217SJeff Kirsher    strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2258adfc5217SJeff Kirsher    value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2259adfc5217SJeff Kirsher    client; bits [35-32] are for priority 8 client. The clients are assigned
2260adfc5217SJeff Kirsher    the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2261adfc5217SJeff Kirsher    traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2262adfc5217SJeff Kirsher    6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2263adfc5217SJeff Kirsher    set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2264adfc5217SJeff Kirsher    accommodate the 9 input clients to ETS arbiter. Note that this register
2265adfc5217SJeff Kirsher    is the same as the one for port 0, except that port 1 only has COS 0-2
2266adfc5217SJeff Kirsher    traffic. There is no traffic for COS 3-5 of port 1. */
2267adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB			 0x186e4
2268adfc5217SJeff Kirsher /* [R 1] TX FIFO for transmitting data to MAC is empty. */
2269adfc5217SJeff Kirsher #define NIG_REG_P1_TX_MACFIFO_EMPTY				 0x18594
2270adfc5217SJeff Kirsher /* [R 1] FIFO empty status of the MCP TX FIFO used for storing MCP packets
2271adfc5217SJeff Kirsher    forwarded to the host. */
2272adfc5217SJeff Kirsher #define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY			 0x182b8
2273adfc5217SJeff Kirsher /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2274adfc5217SJeff Kirsher  * reach. */
2275adfc5217SJeff Kirsher /* [RW 1] Pause enable for port0. This register may get 1 only when
2276adfc5217SJeff Kirsher    ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
2277adfc5217SJeff Kirsher    port */
2278adfc5217SJeff Kirsher #define NIG_REG_PAUSE_ENABLE_0					 0x160c0
2279adfc5217SJeff Kirsher #define NIG_REG_PAUSE_ENABLE_1					 0x160c4
2280adfc5217SJeff Kirsher /* [RW 1] Input enable for RX PBF LP IF */
2281adfc5217SJeff Kirsher #define NIG_REG_PBF_LB_IN_EN					 0x100b4
2282adfc5217SJeff Kirsher /* [RW 1] Value of this register will be transmitted to port swap when
2283adfc5217SJeff Kirsher    ~nig_registers_strap_override.strap_override =1 */
2284adfc5217SJeff Kirsher #define NIG_REG_PORT_SWAP					 0x10394
2285adfc5217SJeff Kirsher /* [RW 1] PPP enable for port0. This register may get 1 only when
2286adfc5217SJeff Kirsher  * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
2287adfc5217SJeff Kirsher  * same port */
2288adfc5217SJeff Kirsher #define NIG_REG_PPP_ENABLE_0					 0x160b0
2289adfc5217SJeff Kirsher #define NIG_REG_PPP_ENABLE_1					 0x160b4
2290adfc5217SJeff Kirsher /* [RW 1] output enable for RX parser descriptor IF */
2291adfc5217SJeff Kirsher #define NIG_REG_PRS_EOP_OUT_EN					 0x10104
2292adfc5217SJeff Kirsher /* [RW 1] Input enable for RX parser request IF */
2293adfc5217SJeff Kirsher #define NIG_REG_PRS_REQ_IN_EN					 0x100b8
2294adfc5217SJeff Kirsher /* [RW 5] control to serdes - CL45 DEVAD */
2295adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_MD_DEVAD				 0x10370
2296adfc5217SJeff Kirsher /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
2297adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_MD_ST				 0x1036c
2298adfc5217SJeff Kirsher /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
2299adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_PHY_ADDR				 0x10374
2300adfc5217SJeff Kirsher /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
2301adfc5217SJeff Kirsher #define NIG_REG_SERDES0_STATUS_LINK_STATUS			 0x10578
2302adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2303adfc5217SJeff Kirsher    for port0 */
2304adfc5217SJeff Kirsher #define NIG_REG_STAT0_BRB_DISCARD				 0x105f0
2305adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
2306adfc5217SJeff Kirsher    for port0 */
2307adfc5217SJeff Kirsher #define NIG_REG_STAT0_BRB_TRUNCATE				 0x105f8
2308adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2309adfc5217SJeff Kirsher    between 1024 and 1522 bytes for port0 */
2310adfc5217SJeff Kirsher #define NIG_REG_STAT0_EGRESS_MAC_PKT0				 0x10750
2311adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2312adfc5217SJeff Kirsher    between 1523 bytes and above for port0 */
2313adfc5217SJeff Kirsher #define NIG_REG_STAT0_EGRESS_MAC_PKT1				 0x10760
2314adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2315adfc5217SJeff Kirsher    for port1 */
2316adfc5217SJeff Kirsher #define NIG_REG_STAT1_BRB_DISCARD				 0x10628
2317adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2318adfc5217SJeff Kirsher    between 1024 and 1522 bytes for port1 */
2319adfc5217SJeff Kirsher #define NIG_REG_STAT1_EGRESS_MAC_PKT0				 0x107a0
2320adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2321adfc5217SJeff Kirsher    between 1523 bytes and above for port1 */
2322adfc5217SJeff Kirsher #define NIG_REG_STAT1_EGRESS_MAC_PKT1				 0x107b0
2323adfc5217SJeff Kirsher /* [WB_R 64] Rx statistics : User octets received for LP */
2324adfc5217SJeff Kirsher #define NIG_REG_STAT2_BRB_OCTET 				 0x107e0
2325adfc5217SJeff Kirsher #define NIG_REG_STATUS_INTERRUPT_PORT0				 0x10328
2326adfc5217SJeff Kirsher #define NIG_REG_STATUS_INTERRUPT_PORT1				 0x1032c
2327adfc5217SJeff Kirsher /* [RW 1] port swap mux selection. If this register equal to 0 then port
2328adfc5217SJeff Kirsher    swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
2329adfc5217SJeff Kirsher    ort swap is equal to ~nig_registers_port_swap.port_swap */
2330adfc5217SJeff Kirsher #define NIG_REG_STRAP_OVERRIDE					 0x10398
2331adfc5217SJeff Kirsher /* [RW 1] output enable for RX_XCM0 IF */
2332adfc5217SJeff Kirsher #define NIG_REG_XCM0_OUT_EN					 0x100f0
2333adfc5217SJeff Kirsher /* [RW 1] output enable for RX_XCM1 IF */
2334adfc5217SJeff Kirsher #define NIG_REG_XCM1_OUT_EN					 0x100f4
2335adfc5217SJeff Kirsher /* [RW 1] control to xgxs - remote PHY in-band MDIO */
2336adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST			 0x10348
2337adfc5217SJeff Kirsher /* [RW 5] control to xgxs - CL45 DEVAD */
2338adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_MD_DEVAD				 0x1033c
2339adfc5217SJeff Kirsher /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
2340adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_MD_ST				 0x10338
2341adfc5217SJeff Kirsher /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
2342adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_PHY_ADDR				 0x10340
2343adfc5217SJeff Kirsher /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
2344adfc5217SJeff Kirsher #define NIG_REG_XGXS0_STATUS_LINK10G				 0x10680
2345adfc5217SJeff Kirsher /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
2346adfc5217SJeff Kirsher #define NIG_REG_XGXS0_STATUS_LINK_STATUS			 0x10684
2347adfc5217SJeff Kirsher /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
2348adfc5217SJeff Kirsher #define NIG_REG_XGXS_LANE_SEL_P0				 0x102e8
2349adfc5217SJeff Kirsher /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
2350adfc5217SJeff Kirsher #define NIG_REG_XGXS_SERDES0_MODE_SEL				 0x102e0
2351adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT  (0x1<<0)
2352adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
2353adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G	 (0x1<<15)
2354adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS  (0xf<<18)
2355adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
2356adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter. */
2357adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND				 0x15c05c
2358adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2359adfc5217SJeff Kirsher  * of port 0. */
2360adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND_P0				 0x15c2cc
2361adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2362adfc5217SJeff Kirsher  * of port 1. */
2363adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND_P1				 0x15c2e4
2364adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in the ETS command arbiter. */
2365adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT					 0x15c054
2366adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
2367adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT_P0					 0x15c2a8
2368adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in port 1 ETS command arbiter. */
2369adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT_P1					 0x15c2c0
2370adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS1 in the ETS command arbiter. */
2371adfc5217SJeff Kirsher #define PBF_REG_COS1_UPPER_BOUND				 0x15c060
2372adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in the ETS command arbiter. */
2373adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT					 0x15c058
2374adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
2375adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT_P0					 0x15c2ac
2376adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in port 1 ETS command arbiter. */
2377adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT_P1					 0x15c2c4
2378adfc5217SJeff Kirsher /* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
2379adfc5217SJeff Kirsher #define PBF_REG_COS2_WEIGHT_P0					 0x15c2b0
2380adfc5217SJeff Kirsher /* [RW 31] The weight of COS2 in port 1 ETS command arbiter. */
2381adfc5217SJeff Kirsher #define PBF_REG_COS2_WEIGHT_P1					 0x15c2c8
2382adfc5217SJeff Kirsher /* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
2383adfc5217SJeff Kirsher #define PBF_REG_COS3_WEIGHT_P0					 0x15c2b4
2384adfc5217SJeff Kirsher /* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
2385adfc5217SJeff Kirsher #define PBF_REG_COS4_WEIGHT_P0					 0x15c2b8
2386adfc5217SJeff Kirsher /* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
2387adfc5217SJeff Kirsher #define PBF_REG_COS5_WEIGHT_P0					 0x15c2bc
2388adfc5217SJeff Kirsher /* [R 11] Current credit for the LB queue in the tx port buffers in 16 byte
2389adfc5217SJeff Kirsher  * lines. */
2390adfc5217SJeff Kirsher #define PBF_REG_CREDIT_LB_Q					 0x140338
2391adfc5217SJeff Kirsher /* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
2392adfc5217SJeff Kirsher  * lines. */
2393adfc5217SJeff Kirsher #define PBF_REG_CREDIT_Q0					 0x14033c
2394adfc5217SJeff Kirsher /* [R 11] Current credit for queue 1 in the tx port buffers in 16 byte
2395adfc5217SJeff Kirsher  * lines. */
2396adfc5217SJeff Kirsher #define PBF_REG_CREDIT_Q1					 0x140340
2397adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 0 (after ending the
2398adfc5217SJeff Kirsher    current task in process). */
2399adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P0			 0x14005c
2400adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 1 (after ending the
2401adfc5217SJeff Kirsher    current task in process). */
2402adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P1			 0x140060
2403adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 4 (after ending the
2404adfc5217SJeff Kirsher    current task in process). */
2405adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P4			 0x14006c
2406adfc5217SJeff Kirsher #define PBF_REG_DISABLE_PF					 0x1402e8
2407adfc5217SJeff Kirsher /* [RW 18] For port 0: For each client that is subject to WFQ (the
2408adfc5217SJeff Kirsher  * corresponding bit is 1); indicates to which of the credit registers this
2409adfc5217SJeff Kirsher  * client is mapped. For clients which are not credit blocked; their mapping
2410adfc5217SJeff Kirsher  * is dont care. */
2411adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0			 0x15c288
2412adfc5217SJeff Kirsher /* [RW 9] For port 1: For each client that is subject to WFQ (the
2413adfc5217SJeff Kirsher  * corresponding bit is 1); indicates to which of the credit registers this
2414adfc5217SJeff Kirsher  * client is mapped. For clients which are not credit blocked; their mapping
2415adfc5217SJeff Kirsher  * is dont care. */
2416adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1			 0x15c28c
2417adfc5217SJeff Kirsher /* [RW 6] For port 0: Bit per client to indicate if the client competes in
2418adfc5217SJeff Kirsher  * the strict priority arbiter directly (corresponding bit = 1); or first
2419adfc5217SJeff Kirsher  * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2420adfc5217SJeff Kirsher  * lowest priority in the strict-priority arbiter. */
2421adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0			 0x15c278
2422adfc5217SJeff Kirsher /* [RW 3] For port 1: Bit per client to indicate if the client competes in
2423adfc5217SJeff Kirsher  * the strict priority arbiter directly (corresponding bit = 1); or first
2424adfc5217SJeff Kirsher  * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2425adfc5217SJeff Kirsher  * lowest priority in the strict-priority arbiter. */
2426adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1			 0x15c27c
2427adfc5217SJeff Kirsher /* [RW 6] For port 0: Bit per client to indicate if the client is subject to
2428adfc5217SJeff Kirsher  * WFQ credit blocking (corresponding bit = 1). */
2429adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0		 0x15c280
2430adfc5217SJeff Kirsher /* [RW 3] For port 0: Bit per client to indicate if the client is subject to
2431adfc5217SJeff Kirsher  * WFQ credit blocking (corresponding bit = 1). */
2432adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1		 0x15c284
2433adfc5217SJeff Kirsher /* [RW 16] For port 0: The number of strict priority arbitration slots
2434adfc5217SJeff Kirsher  * between 2 RR arbitration slots. A value of 0 means no strict priority
2435adfc5217SJeff Kirsher  * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2436adfc5217SJeff Kirsher  * arbiter. */
2437adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0			 0x15c2a0
2438adfc5217SJeff Kirsher /* [RW 16] For port 1: The number of strict priority arbitration slots
2439adfc5217SJeff Kirsher  * between 2 RR arbitration slots. A value of 0 means no strict priority
2440adfc5217SJeff Kirsher  * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2441adfc5217SJeff Kirsher  * arbiter. */
2442adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1			 0x15c2a4
2443adfc5217SJeff Kirsher /* [RW 18] For port 0: Indicates which client is connected to each priority
2444adfc5217SJeff Kirsher  * in the strict-priority arbiter. Priority 0 is the highest priority, and
2445adfc5217SJeff Kirsher  * priority 5 is the lowest; to which the RR output is connected to (this is
2446adfc5217SJeff Kirsher  * not configurable). */
2447adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0			 0x15c270
2448adfc5217SJeff Kirsher /* [RW 9] For port 1: Indicates which client is connected to each priority
2449adfc5217SJeff Kirsher  * in the strict-priority arbiter. Priority 0 is the highest priority, and
2450adfc5217SJeff Kirsher  * priority 5 is the lowest; to which the RR output is connected to (this is
2451adfc5217SJeff Kirsher  * not configurable). */
2452adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1			 0x15c274
2453adfc5217SJeff Kirsher /* [RW 1] Indicates that ETS is performed between the COSes in the command
2454adfc5217SJeff Kirsher  * arbiter. If reset strict priority w/ anti-starvation will be performed
2455adfc5217SJeff Kirsher  * w/o WFQ. */
2456adfc5217SJeff Kirsher #define PBF_REG_ETS_ENABLED					 0x15c050
2457adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2458adfc5217SJeff Kirsher  * Ethernet header. */
2459adfc5217SJeff Kirsher #define PBF_REG_HDRS_AFTER_BASIC				 0x15c0a8
2460adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2461adfc5217SJeff Kirsher #define PBF_REG_HDRS_AFTER_TAG_0				 0x15c0b8
2462adfc5217SJeff Kirsher /* [R 1] Removed for E3 B0 - Indicates which COS is conncted to the highest
2463adfc5217SJeff Kirsher  * priority in the command arbiter. */
2464adfc5217SJeff Kirsher #define PBF_REG_HIGH_PRIORITY_COS_NUM				 0x15c04c
2465adfc5217SJeff Kirsher #define PBF_REG_IF_ENABLE_REG					 0x140044
2466adfc5217SJeff Kirsher /* [RW 1] Init bit. When set the initial credits are copied to the credit
2467adfc5217SJeff Kirsher    registers (except the port credits). Should be set and then reset after
2468adfc5217SJeff Kirsher    the configuration of the block has ended. */
2469adfc5217SJeff Kirsher #define PBF_REG_INIT						 0x140000
2470adfc5217SJeff Kirsher /* [RW 11] Initial credit for the LB queue in the tx port buffers in 16 byte
2471adfc5217SJeff Kirsher  * lines. */
2472adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_LB_Q					 0x15c248
2473adfc5217SJeff Kirsher /* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
2474adfc5217SJeff Kirsher  * lines. */
2475adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_Q0					 0x15c230
2476adfc5217SJeff Kirsher /* [RW 11] Initial credit for queue 1 in the tx port buffers in 16 byte
2477adfc5217SJeff Kirsher  * lines. */
2478adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_Q1					 0x15c234
2479adfc5217SJeff Kirsher /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
2480adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2481adfc5217SJeff Kirsher    configuration of the port has ended. */
2482adfc5217SJeff Kirsher #define PBF_REG_INIT_P0 					 0x140004
2483adfc5217SJeff Kirsher /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
2484adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2485adfc5217SJeff Kirsher    configuration of the port has ended. */
2486adfc5217SJeff Kirsher #define PBF_REG_INIT_P1 					 0x140008
2487adfc5217SJeff Kirsher /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
2488adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2489adfc5217SJeff Kirsher    configuration of the port has ended. */
2490adfc5217SJeff Kirsher #define PBF_REG_INIT_P4 					 0x14000c
2491adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2492adfc5217SJeff Kirsher  * the LB queue. Reset upon init. */
2493adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q			 0x140354
2494adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2495adfc5217SJeff Kirsher  * queue 0. Reset upon init. */
2496adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0			 0x140358
2497adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2498adfc5217SJeff Kirsher  * queue 1. Reset upon init. */
2499adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1			 0x14035c
2500adfc5217SJeff Kirsher /* [RW 1] Enable for mac interface 0. */
2501adfc5217SJeff Kirsher #define PBF_REG_MAC_IF0_ENABLE					 0x140030
2502adfc5217SJeff Kirsher /* [RW 1] Enable for mac interface 1. */
2503adfc5217SJeff Kirsher #define PBF_REG_MAC_IF1_ENABLE					 0x140034
2504adfc5217SJeff Kirsher /* [RW 1] Enable for the loopback interface. */
2505adfc5217SJeff Kirsher #define PBF_REG_MAC_LB_ENABLE					 0x140040
2506adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet */
2507adfc5217SJeff Kirsher #define PBF_REG_MUST_HAVE_HDRS					 0x15c0c4
2508adfc5217SJeff Kirsher /* [RW 16] The number of strict priority arbitration slots between 2 RR
2509adfc5217SJeff Kirsher  * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
2510adfc5217SJeff Kirsher  * strict-priority w/ anti-starvation arbiter is a RR arbiter. */
2511adfc5217SJeff Kirsher #define PBF_REG_NUM_STRICT_ARB_SLOTS				 0x15c064
2512adfc5217SJeff Kirsher /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
2513adfc5217SJeff Kirsher    not suppoterd. */
2514adfc5217SJeff Kirsher #define PBF_REG_P0_ARB_THRSH					 0x1400e4
2515adfc5217SJeff Kirsher /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
2516adfc5217SJeff Kirsher #define PBF_REG_P0_CREDIT					 0x140200
2517adfc5217SJeff Kirsher /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
2518adfc5217SJeff Kirsher    lines. */
2519adfc5217SJeff Kirsher #define PBF_REG_P0_INIT_CRD					 0x1400d0
2520adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2521adfc5217SJeff Kirsher  * port 0. Reset upon init. */
2522adfc5217SJeff Kirsher #define PBF_REG_P0_INTERNAL_CRD_FREED_CNT			 0x140308
2523adfc5217SJeff Kirsher /* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
2524adfc5217SJeff Kirsher #define PBF_REG_P0_PAUSE_ENABLE					 0x140014
2525adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
2526adfc5217SJeff Kirsher #define PBF_REG_P0_TASK_CNT					 0x140204
2527adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2528adfc5217SJeff Kirsher  * freed from the task queue of port 0. Reset upon init. */
2529adfc5217SJeff Kirsher #define PBF_REG_P0_TQ_LINES_FREED_CNT				 0x1402f0
2530adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
2531adfc5217SJeff Kirsher #define PBF_REG_P0_TQ_OCCUPANCY					 0x1402fc
2532adfc5217SJeff Kirsher /* [R 11] Removed for E3 B0 - Current credit for port 1 in the tx port
2533adfc5217SJeff Kirsher  * buffers in 16 byte lines. */
2534adfc5217SJeff Kirsher #define PBF_REG_P1_CREDIT					 0x140208
2535adfc5217SJeff Kirsher /* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
2536adfc5217SJeff Kirsher  * buffers in 16 byte lines. */
2537adfc5217SJeff Kirsher #define PBF_REG_P1_INIT_CRD					 0x1400d4
2538adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2539adfc5217SJeff Kirsher  * port 1. Reset upon init. */
2540adfc5217SJeff Kirsher #define PBF_REG_P1_INTERNAL_CRD_FREED_CNT			 0x14030c
2541adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 1 task queue. */
2542adfc5217SJeff Kirsher #define PBF_REG_P1_TASK_CNT					 0x14020c
2543adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2544adfc5217SJeff Kirsher  * freed from the task queue of port 1. Reset upon init. */
2545adfc5217SJeff Kirsher #define PBF_REG_P1_TQ_LINES_FREED_CNT				 0x1402f4
2546adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 1. */
2547adfc5217SJeff Kirsher #define PBF_REG_P1_TQ_OCCUPANCY					 0x140300
2548adfc5217SJeff Kirsher /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
2549adfc5217SJeff Kirsher #define PBF_REG_P4_CREDIT					 0x140210
2550adfc5217SJeff Kirsher /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
2551adfc5217SJeff Kirsher    lines. */
2552adfc5217SJeff Kirsher #define PBF_REG_P4_INIT_CRD					 0x1400e0
2553adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2554adfc5217SJeff Kirsher  * port 4. Reset upon init. */
2555adfc5217SJeff Kirsher #define PBF_REG_P4_INTERNAL_CRD_FREED_CNT			 0x140310
2556adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 4 task queue. */
2557adfc5217SJeff Kirsher #define PBF_REG_P4_TASK_CNT					 0x140214
2558adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2559adfc5217SJeff Kirsher  * freed from the task queue of port 4. Reset upon init. */
2560adfc5217SJeff Kirsher #define PBF_REG_P4_TQ_LINES_FREED_CNT				 0x1402f8
2561adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 4. */
2562adfc5217SJeff Kirsher #define PBF_REG_P4_TQ_OCCUPANCY					 0x140304
2563adfc5217SJeff Kirsher /* [RW 5] Interrupt mask register #0 read/write */
2564adfc5217SJeff Kirsher #define PBF_REG_PBF_INT_MASK					 0x1401d4
2565adfc5217SJeff Kirsher /* [R 5] Interrupt register #0 read */
2566adfc5217SJeff Kirsher #define PBF_REG_PBF_INT_STS					 0x1401c8
2567adfc5217SJeff Kirsher /* [RW 20] Parity mask register #0 read/write */
2568adfc5217SJeff Kirsher #define PBF_REG_PBF_PRTY_MASK					 0x1401e4
2569adfc5217SJeff Kirsher /* [RC 20] Parity register #0 read clear */
2570adfc5217SJeff Kirsher #define PBF_REG_PBF_PRTY_STS_CLR				 0x1401dc
2571adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for L2 tag 0 */
2572adfc5217SJeff Kirsher #define PBF_REG_TAG_ETHERTYPE_0					 0x15c090
2573adfc5217SJeff Kirsher /* [RW 4] The length of the info field for L2 tag 0. The length is between
2574adfc5217SJeff Kirsher  * 2B and 14B; in 2B granularity */
2575adfc5217SJeff Kirsher #define PBF_REG_TAG_LEN_0					 0x15c09c
2576adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from the LB task
2577adfc5217SJeff Kirsher  * queue. Reset upon init. */
2578adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_LB_Q				 0x14038c
2579adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from the task
2580adfc5217SJeff Kirsher  * queue 0. Reset upon init. */
2581adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_Q0				 0x140390
2582adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from task queue 1.
2583adfc5217SJeff Kirsher  * Reset upon init. */
2584adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_Q1				 0x140394
2585adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of the LB
2586adfc5217SJeff Kirsher  * queue. */
2587adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_LB_Q				 0x1403a8
2588adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
2589adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_Q0					 0x1403ac
2590adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 1. */
2591adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_Q1					 0x1403b0
2592adfc5217SJeff Kirsher #define PB_REG_CONTROL						 0
2593adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
2594adfc5217SJeff Kirsher #define PB_REG_PB_INT_MASK					 0x28
2595adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
2596adfc5217SJeff Kirsher #define PB_REG_PB_INT_STS					 0x1c
2597adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
2598adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_MASK					 0x38
2599adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
2600adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_STS					 0x2c
2601adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
2602adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_STS_CLR					 0x30
2603adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR		 (0x1<<0)
2604adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW	 (0x1<<8)
2605adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR	 (0x1<<1)
2606adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN		 (0x1<<6)
2607adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN	 (0x1<<7)
2608adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN  (0x1<<4)
2609adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN	 (0x1<<3)
2610adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN	 (0x1<<5)
2611adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN		 (0x1<<2)
2612adfc5217SJeff Kirsher /* [R 8] Config space A attention dirty bits. Each bit indicates that the
2613adfc5217SJeff Kirsher  * corresponding PF generates config space A attention. Set by PXP. Reset by
2614adfc5217SJeff Kirsher  * MCP writing 1 to icfg_space_a_request_clr. Note: register contains bits
2615adfc5217SJeff Kirsher  * from both paths. */
2616adfc5217SJeff Kirsher #define PGLUE_B_REG_CFG_SPACE_A_REQUEST			 0x9010
2617adfc5217SJeff Kirsher /* [R 8] Config space B attention dirty bits. Each bit indicates that the
2618adfc5217SJeff Kirsher  * corresponding PF generates config space B attention. Set by PXP. Reset by
2619adfc5217SJeff Kirsher  * MCP writing 1 to icfg_space_b_request_clr. Note: register contains bits
2620adfc5217SJeff Kirsher  * from both paths. */
2621adfc5217SJeff Kirsher #define PGLUE_B_REG_CFG_SPACE_B_REQUEST			 0x9014
2622adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
2623adfc5217SJeff Kirsher  * - enable. */
2624adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE			 0x9194
2625adfc5217SJeff Kirsher /* [RW 18] Type B VF inbound interrupt table for CSDM: bits[17:9]-mask;
2626adfc5217SJeff Kirsher  * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
2627adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_B_VF				 0x916c
2628adfc5217SJeff Kirsher /* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
2629adfc5217SJeff Kirsher  * - enable. */
2630adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE			 0x919c
2631adfc5217SJeff Kirsher /* [RW 16] Start offset of CSDM zone A (queue zone) in the internal RAM */
2632adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_START_OFFSET_A			 0x9100
2633adfc5217SJeff Kirsher /* [RW 16] Start offset of CSDM zone B (legacy zone) in the internal RAM */
2634adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_START_OFFSET_B			 0x9108
2635adfc5217SJeff Kirsher /* [RW 5] VF Shift of CSDM zone B (legacy zone) in the internal RAM */
2636adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_VF_SHIFT_B				 0x9110
2637adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2638adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF			 0x91ac
2639adfc5217SJeff Kirsher /* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
2640adfc5217SJeff Kirsher  * that the FLR register of the corresponding PF was set. Set by PXP. Reset
2641adfc5217SJeff Kirsher  * by MCP writing 1 to flr_request_pf_7_0_clr. Note: register contains bits
2642adfc5217SJeff Kirsher  * from both paths. */
2643adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_PF_7_0				 0x9028
2644adfc5217SJeff Kirsher /* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
2645adfc5217SJeff Kirsher  * to a bit in this register in order to clear the corresponding bit in
2646adfc5217SJeff Kirsher  * flr_request_pf_7_0 register. Note: register contains bits from both
2647adfc5217SJeff Kirsher  * paths. */
2648adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR			 0x9418
2649adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 96 to 127. Each bit
2650adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
2651adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_127_96_clr. */
2652adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_127_96			 0x9024
2653adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
2654adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
2655adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_31_0_clr. */
2656adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_31_0			 0x9018
2657adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 32 to 63. Each bit
2658adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
2659adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_63_32_clr. */
2660adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_63_32			 0x901c
2661adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 64 to 95. Each bit
2662adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
2663adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_95_64_clr. */
2664adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_95_64			 0x9020
2665adfc5217SJeff Kirsher /* [R 8] Each bit indicates an incorrect behavior in user RX interface. Bit
2666adfc5217SJeff Kirsher  * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
2667adfc5217SJeff Kirsher  * memory read arrived with an uncorrectable error. Bit 2 - Configuration RW
2668adfc5217SJeff Kirsher  * arrived with a correctable error. Bit 3 - Configuration RW arrived with
2669adfc5217SJeff Kirsher  * an uncorrectable error. Bit 4 - Completion with Configuration Request
2670adfc5217SJeff Kirsher  * Retry Status. Bit 5 - Expansion ROM access received with a write request.
2671adfc5217SJeff Kirsher  * Bit 6 - Completion with pcie_rx_err of 0000; CMPL_STATUS of non-zero; and
2672adfc5217SJeff Kirsher  * pcie_rx_last not asserted. Bit 7 - Completion with pcie_rx_err of 1010;
2673adfc5217SJeff Kirsher  * and pcie_rx_last not asserted. */
2674adfc5217SJeff Kirsher #define PGLUE_B_REG_INCORRECT_RCV_DETAILS			 0x9068
2675adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER		 0x942c
2676adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ		 0x9430
2677adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE		 0x9434
2678adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_VFID_ENABLE			 0x9438
2679adfc5217SJeff Kirsher /* [R 9] Interrupt register #0 read */
2680adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_INT_STS				 0x9298
2681adfc5217SJeff Kirsher /* [RC 9] Interrupt register #0 read clear */
2682adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_INT_STS_CLR			 0x929c
2683adfc5217SJeff Kirsher /* [RW 2] Parity mask register #0 read/write */
2684adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_MASK				 0x92b4
2685adfc5217SJeff Kirsher /* [R 2] Parity register #0 read */
2686adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_STS				 0x92a8
2687adfc5217SJeff Kirsher /* [RC 2] Parity register #0 read clear */
2688adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR			 0x92ac
2689adfc5217SJeff Kirsher /* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
2690adfc5217SJeff Kirsher  * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
2691adfc5217SJeff Kirsher  * Timeout of a User Tx non-posted request. 1 - unsupported request. 2 -
2692adfc5217SJeff Kirsher  * completer abort. 3 - Illegal value for this field. [12] valid - indicates
2693adfc5217SJeff Kirsher  * if there was a completion error since the last time this register was
2694adfc5217SJeff Kirsher  * cleared. */
2695adfc5217SJeff Kirsher #define PGLUE_B_REG_RX_ERR_DETAILS				 0x9080
2696adfc5217SJeff Kirsher /* [R 18] Details of first ATS Translation Completion request received with
2697adfc5217SJeff Kirsher  * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
2698adfc5217SJeff Kirsher  * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
2699adfc5217SJeff Kirsher  * unsupported request. 2 - completer abort. 3 - Illegal value for this
2700adfc5217SJeff Kirsher  * field. [16:12] - ATC OTB EntryID. [17] valid - indicates if there was a
2701adfc5217SJeff Kirsher  * completion error since the last time this register was cleared. */
2702adfc5217SJeff Kirsher #define PGLUE_B_REG_RX_TCPL_ERR_DETAILS			 0x9084
2703adfc5217SJeff Kirsher /* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
2704adfc5217SJeff Kirsher  * a bit in this register in order to clear the corresponding bit in
2705adfc5217SJeff Kirsher  * shadow_bme_pf_7_0 register. MCP should never use this unless a
2706adfc5217SJeff Kirsher  * work-around is needed. Note: register contains bits from both paths. */
2707adfc5217SJeff Kirsher #define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR			 0x9458
2708adfc5217SJeff Kirsher /* [R 8] SR IOV disabled attention dirty bits. Each bit indicates that the
2709adfc5217SJeff Kirsher  * VF enable register of the corresponding PF is written to 0 and was
2710adfc5217SJeff Kirsher  * previously 1. Set by PXP. Reset by MCP writing 1 to
2711adfc5217SJeff Kirsher  * sr_iov_disabled_request_clr. Note: register contains bits from both
2712adfc5217SJeff Kirsher  * paths. */
2713adfc5217SJeff Kirsher #define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST			 0x9030
2714adfc5217SJeff Kirsher /* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
2715adfc5217SJeff Kirsher  * completion did not return yet. 1 - tag is unused. Same functionality as
2716adfc5217SJeff Kirsher  * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
2717adfc5217SJeff Kirsher #define PGLUE_B_REG_TAGS_63_32					 0x9244
2718adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
2719adfc5217SJeff Kirsher  * - enable. */
2720adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE			 0x9170
2721adfc5217SJeff Kirsher /* [RW 16] Start offset of TSDM zone A (queue zone) in the internal RAM */
2722adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_START_OFFSET_A			 0x90c4
2723adfc5217SJeff Kirsher /* [RW 16] Start offset of TSDM zone B (legacy zone) in the internal RAM */
2724adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_START_OFFSET_B			 0x90cc
2725adfc5217SJeff Kirsher /* [RW 5] VF Shift of TSDM zone B (legacy zone) in the internal RAM */
2726adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_VF_SHIFT_B				 0x90d4
2727adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2728adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF			 0x91a0
2729adfc5217SJeff Kirsher /* [R 32] Address [31:0] of first read request not submitted due to error */
2730adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0				 0x9098
2731adfc5217SJeff Kirsher /* [R 32] Address [63:32] of first read request not submitted due to error */
2732adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32			 0x909c
2733adfc5217SJeff Kirsher /* [R 31] Details of first read request not submitted due to error. [4:0]
2734adfc5217SJeff Kirsher  * VQID. [5] TREQ. 1 - Indicates the request is a Translation Request.
2735adfc5217SJeff Kirsher  * [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25] -
2736adfc5217SJeff Kirsher  * VFID. */
2737adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_DETAILS				 0x90a0
2738adfc5217SJeff Kirsher /* [R 26] Details of first read request not submitted due to error. [15:0]
2739adfc5217SJeff Kirsher  * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2740adfc5217SJeff Kirsher  * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2741adfc5217SJeff Kirsher  * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2742adfc5217SJeff Kirsher  * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2743adfc5217SJeff Kirsher  * indicates if there was a request not submitted due to error since the
2744adfc5217SJeff Kirsher  * last time this register was cleared. */
2745adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_DETAILS2				 0x90a4
2746adfc5217SJeff Kirsher /* [R 32] Address [31:0] of first write request not submitted due to error */
2747adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0				 0x9088
2748adfc5217SJeff Kirsher /* [R 32] Address [63:32] of first write request not submitted due to error */
2749adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32			 0x908c
2750adfc5217SJeff Kirsher /* [R 31] Details of first write request not submitted due to error. [4:0]
2751adfc5217SJeff Kirsher  * VQID. [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25]
2752adfc5217SJeff Kirsher  * - VFID. */
2753adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_DETAILS				 0x9090
2754adfc5217SJeff Kirsher /* [R 26] Details of first write request not submitted due to error. [15:0]
2755adfc5217SJeff Kirsher  * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2756adfc5217SJeff Kirsher  * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2757adfc5217SJeff Kirsher  * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2758adfc5217SJeff Kirsher  * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2759adfc5217SJeff Kirsher  * indicates if there was a request not submitted due to error since the
2760adfc5217SJeff Kirsher  * last time this register was cleared. */
2761adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_DETAILS2				 0x9094
2762adfc5217SJeff Kirsher /* [RW 10] Type A PF/VF inbound interrupt table for USDM: bits[9:5]-mask;
2763adfc5217SJeff Kirsher  * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
2764adfc5217SJeff Kirsher  * value (Byte resolution address). */
2765adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_0				 0x9128
2766adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_1				 0x912c
2767adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_2				 0x9130
2768adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_3				 0x9134
2769adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_4				 0x9138
2770adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_5				 0x913c
2771adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_6				 0x9140
2772adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
2773adfc5217SJeff Kirsher  * - enable. */
2774adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE			 0x917c
2775adfc5217SJeff Kirsher /* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
2776adfc5217SJeff Kirsher  * - enable. */
2777adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE			 0x9180
2778adfc5217SJeff Kirsher /* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
2779adfc5217SJeff Kirsher  * - enable. */
2780adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE			 0x9184
2781adfc5217SJeff Kirsher /* [RW 16] Start offset of USDM zone A (queue zone) in the internal RAM */
2782adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_START_OFFSET_A			 0x90d8
2783adfc5217SJeff Kirsher /* [RW 16] Start offset of USDM zone B (legacy zone) in the internal RAM */
2784adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_START_OFFSET_B			 0x90e0
2785adfc5217SJeff Kirsher /* [RW 5] VF Shift of USDM zone B (legacy zone) in the internal RAM */
2786adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_VF_SHIFT_B				 0x90e8
2787adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2788adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF			 0x91a4
2789adfc5217SJeff Kirsher /* [R 26] Details of first target VF request accessing VF GRC space that
2790adfc5217SJeff Kirsher  * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
2791adfc5217SJeff Kirsher  * [21:16] VFID. [24:22] - PFID. [25] valid - indicates if there was a
2792adfc5217SJeff Kirsher  * request accessing VF GRC space that failed permission check since the
2793adfc5217SJeff Kirsher  * last time this register was cleared. Permission checks are: function
2794adfc5217SJeff Kirsher  * permission; R/W permission; address range permission. */
2795adfc5217SJeff Kirsher #define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS		 0x9234
2796adfc5217SJeff Kirsher /* [R 31] Details of first target VF request with length violation (too many
2797adfc5217SJeff Kirsher  * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
2798adfc5217SJeff Kirsher  * [14:13] BAR. [20:15] VFID. [23:21] - PFID. [29:24] - Length in DWs. [30]
2799adfc5217SJeff Kirsher  * valid - indicates if there was a request with length violation since the
2800adfc5217SJeff Kirsher  * last time this register was cleared. Length violations: length of more
2801adfc5217SJeff Kirsher  * than 2DWs; length of 2DWs and address not QW aligned; window is GRC and
2802adfc5217SJeff Kirsher  * length is more than 1 DW. */
2803adfc5217SJeff Kirsher #define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS		 0x9230
2804adfc5217SJeff Kirsher /* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
2805adfc5217SJeff Kirsher  * that there was a completion with uncorrectable error for the
2806adfc5217SJeff Kirsher  * corresponding PF. Set by PXP. Reset by MCP writing 1 to
2807adfc5217SJeff Kirsher  * was_error_pf_7_0_clr. */
2808adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_PF_7_0				 0x907c
2809adfc5217SJeff Kirsher /* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
2810adfc5217SJeff Kirsher  * to a bit in this register in order to clear the corresponding bit in
2811adfc5217SJeff Kirsher  * flr_request_pf_7_0 register. */
2812adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR			 0x9470
2813adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 96 to 127. Each bit
2814adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
2815adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2816adfc5217SJeff Kirsher  * was_error_vf_127_96_clr. */
2817adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_127_96			 0x9078
2818adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 96 to 127. MCP
2819adfc5217SJeff Kirsher  * writes 1 to a bit in this register in order to clear the corresponding
2820adfc5217SJeff Kirsher  * bit in was_error_vf_127_96 register. */
2821adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR			 0x9474
2822adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
2823adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
2824adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2825adfc5217SJeff Kirsher  * was_error_vf_31_0_clr. */
2826adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_31_0				 0x906c
2827adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
2828adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
2829adfc5217SJeff Kirsher  * was_error_vf_31_0 register. */
2830adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR			 0x9478
2831adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 32 to 63. Each bit
2832adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
2833adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2834adfc5217SJeff Kirsher  * was_error_vf_63_32_clr. */
2835adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_63_32				 0x9070
2836adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 32 to 63. MCP writes
2837adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
2838adfc5217SJeff Kirsher  * was_error_vf_63_32 register. */
2839adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR			 0x947c
2840adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 64 to 95. Each bit
2841adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
2842adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2843adfc5217SJeff Kirsher  * was_error_vf_95_64_clr. */
2844adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_95_64				 0x9074
2845adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 64 to 95. MCP writes
2846adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
2847adfc5217SJeff Kirsher  * was_error_vf_95_64 register. */
2848adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR			 0x9480
2849adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
2850adfc5217SJeff Kirsher  * - enable. */
2851adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE			 0x9188
2852adfc5217SJeff Kirsher /* [RW 16] Start offset of XSDM zone A (queue zone) in the internal RAM */
2853adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_START_OFFSET_A			 0x90ec
2854adfc5217SJeff Kirsher /* [RW 16] Start offset of XSDM zone B (legacy zone) in the internal RAM */
2855adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_START_OFFSET_B			 0x90f4
2856adfc5217SJeff Kirsher /* [RW 5] VF Shift of XSDM zone B (legacy zone) in the internal RAM */
2857adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_VF_SHIFT_B				 0x90fc
2858adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2859adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF			 0x91a8
2860adfc5217SJeff Kirsher #define PRS_REG_A_PRSU_20					 0x40134
2861adfc5217SJeff Kirsher /* [R 8] debug only: CFC load request current credit. Transaction based. */
2862adfc5217SJeff Kirsher #define PRS_REG_CFC_LD_CURRENT_CREDIT				 0x40164
2863adfc5217SJeff Kirsher /* [R 8] debug only: CFC search request current credit. Transaction based. */
2864adfc5217SJeff Kirsher #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT			 0x40168
2865adfc5217SJeff Kirsher /* [RW 6] The initial credit for the search message to the CFC interface.
2866adfc5217SJeff Kirsher    Credit is transaction based. */
2867adfc5217SJeff Kirsher #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT			 0x4011c
2868adfc5217SJeff Kirsher /* [RW 24] CID for port 0 if no match */
2869adfc5217SJeff Kirsher #define PRS_REG_CID_PORT_0					 0x400fc
2870adfc5217SJeff Kirsher /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
2871adfc5217SJeff Kirsher    load response is reset and packet type is 0. Used in packet start message
2872adfc5217SJeff Kirsher    to TCM. */
2873adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0			 0x400dc
2874adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1			 0x400e0
2875adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2			 0x400e4
2876adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3			 0x400e8
2877adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4			 0x400ec
2878adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5			 0x400f0
2879adfc5217SJeff Kirsher /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
2880adfc5217SJeff Kirsher    load response is set and packet type is 0. Used in packet start message
2881adfc5217SJeff Kirsher    to TCM. */
2882adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0			 0x400bc
2883adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1			 0x400c0
2884adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2			 0x400c4
2885adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3			 0x400c8
2886adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4			 0x400cc
2887adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5			 0x400d0
2888adfc5217SJeff Kirsher /* [RW 32] The CM header for a match and packet type 1 for loopback port.
2889adfc5217SJeff Kirsher    Used in packet start message to TCM. */
2890adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1				 0x4009c
2891adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2				 0x400a0
2892adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3				 0x400a4
2893adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4				 0x400a8
2894adfc5217SJeff Kirsher /* [RW 32] The CM header for a match and packet type 0. Used in packet start
2895adfc5217SJeff Kirsher    message to TCM. */
2896adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_0					 0x40078
2897adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_1					 0x4007c
2898adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_2					 0x40080
2899adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_3					 0x40084
2900adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_4					 0x40088
2901adfc5217SJeff Kirsher /* [RW 32] The CM header in case there was not a match on the connection */
2902adfc5217SJeff Kirsher #define PRS_REG_CM_NO_MATCH_HDR 				 0x400b8
2903adfc5217SJeff Kirsher /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
2904adfc5217SJeff Kirsher #define PRS_REG_E1HOV_MODE					 0x401c8
2905adfc5217SJeff Kirsher /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
2906adfc5217SJeff Kirsher    start message to TCM. */
2907adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_1					 0x40054
2908adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_2					 0x40058
2909adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_3					 0x4005c
2910adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for FCoE */
2911adfc5217SJeff Kirsher #define PRS_REG_FCOE_TYPE					 0x401d0
2912adfc5217SJeff Kirsher /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
2913adfc5217SJeff Kirsher    load request message. */
2914adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_0				 0x40004
2915adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_1				 0x40008
2916adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_2				 0x4000c
2917adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_3				 0x40010
2918adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_4				 0x40014
2919adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_5				 0x40018
2920adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_6				 0x4001c
2921adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_7				 0x40020
2922adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2923adfc5217SJeff Kirsher  * Ethernet header. */
2924adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC				 0x40238
2925adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2926adfc5217SJeff Kirsher  * Ethernet header for port 0 packets. */
2927adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC_PORT_0				 0x40270
2928adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC_PORT_1				 0x40290
2929adfc5217SJeff Kirsher /* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2930adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0				 0x40248
2931adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
2932adfc5217SJeff Kirsher  * port 0 packets */
2933adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0_PORT_0				 0x40280
2934adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0_PORT_1				 0x402a0
2935adfc5217SJeff Kirsher /* [RW 4] The increment value to send in the CFC load request message */
2936adfc5217SJeff Kirsher #define PRS_REG_INC_VALUE					 0x40048
2937adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet */
2938adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS					 0x40254
2939adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet for
2940adfc5217SJeff Kirsher  * port 0 packets */
2941adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS_PORT_0				 0x4028c
2942adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS_PORT_1				 0x402ac
2943adfc5217SJeff Kirsher #define PRS_REG_NIC_MODE					 0x40138
2944adfc5217SJeff Kirsher /* [RW 8] The 8-bit event ID for cases where there is no match on the
2945adfc5217SJeff Kirsher    connection. Used in packet start message to TCM. */
2946adfc5217SJeff Kirsher #define PRS_REG_NO_MATCH_EVENT_ID				 0x40070
2947adfc5217SJeff Kirsher /* [ST 24] The number of input CFC flush packets */
2948adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES			 0x40128
2949adfc5217SJeff Kirsher /* [ST 32] The number of cycles the Parser halted its operation since it
2950adfc5217SJeff Kirsher    could not allocate the next serial number */
2951adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_DEAD_CYCLES				 0x40130
2952adfc5217SJeff Kirsher /* [ST 24] The number of input packets */
2953adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_PACKETS					 0x40124
2954adfc5217SJeff Kirsher /* [ST 24] The number of input transparent flush packets */
2955adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES		 0x4012c
2956adfc5217SJeff Kirsher /* [RW 8] Context region for received Ethernet packet with a match and
2957adfc5217SJeff Kirsher    packet type 0. Used in CFC load request message */
2958adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_0				 0x40028
2959adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_1				 0x4002c
2960adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_2				 0x40030
2961adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_3				 0x40034
2962adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_4				 0x40038
2963adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_5				 0x4003c
2964adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_6				 0x40040
2965adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_7				 0x40044
2966adfc5217SJeff Kirsher /* [R 2] debug only: Number of pending requests for CAC on port 0. */
2967adfc5217SJeff Kirsher #define PRS_REG_PENDING_BRB_CAC0_RQ				 0x40174
2968adfc5217SJeff Kirsher /* [R 2] debug only: Number of pending requests for header parsing. */
2969adfc5217SJeff Kirsher #define PRS_REG_PENDING_BRB_PRS_RQ				 0x40170
2970adfc5217SJeff Kirsher /* [R 1] Interrupt register #0 read */
2971adfc5217SJeff Kirsher #define PRS_REG_PRS_INT_STS					 0x40188
2972adfc5217SJeff Kirsher /* [RW 8] Parity mask register #0 read/write */
2973adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_MASK					 0x401a4
2974adfc5217SJeff Kirsher /* [R 8] Parity register #0 read */
2975adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_STS					 0x40198
2976adfc5217SJeff Kirsher /* [RC 8] Parity register #0 read clear */
2977adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_STS_CLR				 0x4019c
2978adfc5217SJeff Kirsher /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
2979adfc5217SJeff Kirsher    request message */
2980adfc5217SJeff Kirsher #define PRS_REG_PURE_REGIONS					 0x40024
2981adfc5217SJeff Kirsher /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
2982adfc5217SJeff Kirsher    serail number was released by SDM but cannot be used because a previous
2983adfc5217SJeff Kirsher    serial number was not released. */
2984adfc5217SJeff Kirsher #define PRS_REG_SERIAL_NUM_STATUS_LSB				 0x40154
2985adfc5217SJeff Kirsher /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
2986adfc5217SJeff Kirsher    serail number was released by SDM but cannot be used because a previous
2987adfc5217SJeff Kirsher    serial number was not released. */
2988adfc5217SJeff Kirsher #define PRS_REG_SERIAL_NUM_STATUS_MSB				 0x40158
2989adfc5217SJeff Kirsher /* [R 4] debug only: SRC current credit. Transaction based. */
2990adfc5217SJeff Kirsher #define PRS_REG_SRC_CURRENT_CREDIT				 0x4016c
2991adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for L2 tag 0 */
2992adfc5217SJeff Kirsher #define PRS_REG_TAG_ETHERTYPE_0					 0x401d4
2993adfc5217SJeff Kirsher /* [RW 4] The length of the info field for L2 tag 0. The length is between
2994adfc5217SJeff Kirsher  * 2B and 14B; in 2B granularity */
2995adfc5217SJeff Kirsher #define PRS_REG_TAG_LEN_0					 0x4022c
2996adfc5217SJeff Kirsher /* [R 8] debug only: TCM current credit. Cycle based. */
2997adfc5217SJeff Kirsher #define PRS_REG_TCM_CURRENT_CREDIT				 0x40160
2998adfc5217SJeff Kirsher /* [R 8] debug only: TSDM current credit. Transaction based. */
2999adfc5217SJeff Kirsher #define PRS_REG_TSDM_CURRENT_CREDIT				 0x4015c
3000adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT			 (0x1<<19)
3001adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF			 (0x1<<20)
3002adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN			 (0x1<<22)
3003adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED		 (0x1<<23)
3004adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED		 (0x1<<24)
3005adfc5217SJeff Kirsher #define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR		 (0x1<<7)
3006adfc5217SJeff Kirsher #define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR		 (0x1<<7)
3007adfc5217SJeff Kirsher /* [R 6] Debug only: Number of used entries in the data FIFO */
3008adfc5217SJeff Kirsher #define PXP2_REG_HST_DATA_FIFO_STATUS				 0x12047c
3009adfc5217SJeff Kirsher /* [R 7] Debug only: Number of used entries in the header FIFO */
3010adfc5217SJeff Kirsher #define PXP2_REG_HST_HEADER_FIFO_STATUS				 0x120478
3011adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_88_F0					 0x120534
3012823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x88.
3013823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3014823dcd25SDavid S. Miller  * address that's in t this register */
3015823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_88_F1					 0x120544
3016adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_8C_F0					 0x120538
3017823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x8c.
3018823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3019823dcd25SDavid S. Miller  * address that's in t this register */
3020823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_8C_F1					 0x120548
3021adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_90_F0					 0x12053c
3022823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x90.
3023823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3024823dcd25SDavid S. Miller  * address that's in t this register */
3025823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_90_F1					 0x12054c
3026adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_94_F0					 0x120540
3027823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x94.
3028823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3029823dcd25SDavid S. Miller  * address that's in t this register */
3030823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_94_F1					 0x120550
3031adfc5217SJeff Kirsher #define PXP2_REG_PGL_CONTROL0					 0x120490
3032adfc5217SJeff Kirsher #define PXP2_REG_PGL_CONTROL1					 0x120514
3033adfc5217SJeff Kirsher #define PXP2_REG_PGL_DEBUG					 0x120520
3034adfc5217SJeff Kirsher /* [RW 32] third dword data of expansion rom request. this register is
3035adfc5217SJeff Kirsher    special. reading from it provides a vector outstanding read requests. if
3036adfc5217SJeff Kirsher    a bit is zero it means that a read request on the corresponding tag did
3037adfc5217SJeff Kirsher    not finish yet (not all completions have arrived for it) */
3038adfc5217SJeff Kirsher #define PXP2_REG_PGL_EXP_ROM2					 0x120808
3039adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
3040adfc5217SJeff Kirsher    its[15:0]-address */
3041adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_0 				 0x1204f4
3042adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_1 				 0x1204f8
3043adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_2 				 0x1204fc
3044adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_3 				 0x120500
3045adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_4 				 0x120504
3046adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_5 				 0x120508
3047adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_6 				 0x12050c
3048adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_7 				 0x120510
3049adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
3050adfc5217SJeff Kirsher    its[15:0]-address */
3051adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_0 				 0x120494
3052adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_1 				 0x120498
3053adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_2 				 0x12049c
3054adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_3 				 0x1204a0
3055adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_4 				 0x1204a4
3056adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_5 				 0x1204a8
3057adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_6 				 0x1204ac
3058adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_7 				 0x1204b0
3059adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
3060adfc5217SJeff Kirsher    its[15:0]-address */
3061adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_0 				 0x1204b4
3062adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_1 				 0x1204b8
3063adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_2 				 0x1204bc
3064adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_3 				 0x1204c0
3065adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_4 				 0x1204c4
3066adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_5 				 0x1204c8
3067adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_6 				 0x1204cc
3068adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_7 				 0x1204d0
3069adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
3070adfc5217SJeff Kirsher    its[15:0]-address */
3071adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_0 				 0x1204d4
3072adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_1 				 0x1204d8
3073adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_2 				 0x1204dc
3074adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_3 				 0x1204e0
3075adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_4 				 0x1204e4
3076adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_5 				 0x1204e8
3077adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_6 				 0x1204ec
3078adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_7 				 0x1204f0
3079adfc5217SJeff Kirsher /* [RW 3] this field allows one function to pretend being another function
3080adfc5217SJeff Kirsher    when accessing any BAR mapped resource within the device. the value of
3081adfc5217SJeff Kirsher    the field is the number of the function that will be accessed
3082adfc5217SJeff Kirsher    effectively. after software write to this bit it must read it in order to
3083adfc5217SJeff Kirsher    know that the new value is updated */
3084adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F0				 0x120674
3085adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F1				 0x120678
3086adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F2				 0x12067c
3087adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F3				 0x120680
3088adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F4				 0x120684
3089adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F5				 0x120688
3090adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F6				 0x12068c
3091adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F7				 0x120690
3092adfc5217SJeff Kirsher /* [R 1] this bit indicates that a read request was blocked because of
3093adfc5217SJeff Kirsher    bus_master_en was deasserted */
3094adfc5217SJeff Kirsher #define PXP2_REG_PGL_READ_BLOCKED				 0x120568
3095adfc5217SJeff Kirsher #define PXP2_REG_PGL_TAGS_LIMIT 				 0x1205a8
3096adfc5217SJeff Kirsher /* [R 18] debug only */
3097adfc5217SJeff Kirsher #define PXP2_REG_PGL_TXW_CDTS					 0x12052c
3098adfc5217SJeff Kirsher /* [R 1] this bit indicates that a write request was blocked because of
3099adfc5217SJeff Kirsher    bus_master_en was deasserted */
3100adfc5217SJeff Kirsher #define PXP2_REG_PGL_WRITE_BLOCKED				 0x120564
3101adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD1					 0x1201c0
3102adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD10 				 0x1201e4
3103adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD11 				 0x1201e8
3104adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD2					 0x1201c4
3105adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD28 				 0x120228
3106adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD3					 0x1201c8
3107adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD6					 0x1201d4
3108adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD7					 0x1201d8
3109adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD8					 0x1201dc
3110adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD9					 0x1201e0
3111adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_CREDIT				 0x12032c
3112adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L1					 0x1202b0
3113adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L10					 0x1202d4
3114adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L11					 0x1202d8
3115adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L2					 0x1202b4
3116adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L28					 0x120318
3117adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L3					 0x1202b8
3118adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L6					 0x1202c4
3119adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L7					 0x1202c8
3120adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L8					 0x1202cc
3121adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L9					 0x1202d0
3122adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_RD					 0x120324
3123adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB1					 0x120238
3124adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB10					 0x12025c
3125adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB11					 0x120260
3126adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB2					 0x12023c
3127adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB28					 0x1202a0
3128adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB3					 0x120240
3129adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB6					 0x12024c
3130adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB7					 0x120250
3131adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB8					 0x120254
3132adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB9					 0x120258
3133adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_WR					 0x120328
3134adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_CDU0_L2P 				 0x120000
3135adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_QM0_L2P					 0x120038
3136adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_SRC0_L2P 				 0x120054
3137adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_TM0_L2P					 0x12001c
3138adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_TSDM0_L2P				 0x1200e0
3139adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
3140adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_MASK_0				 0x120578
3141adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
3142adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_0 				 0x12056c
3143adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_1 				 0x120608
3144adfc5217SJeff Kirsher /* [RC 32] Interrupt register #0 read clear */
3145adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_CLR_0				 0x120570
3146adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
3147adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_MASK_0				 0x120588
3148adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_MASK_1				 0x120598
3149adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
3150adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_0				 0x12057c
3151adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_1				 0x12058c
3152adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
3153adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_CLR_0				 0x120580
3154adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_CLR_1				 0x120590
3155adfc5217SJeff Kirsher /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
3156adfc5217SJeff Kirsher    indication about backpressure) */
3157adfc5217SJeff Kirsher #define PXP2_REG_RD_ALMOST_FULL_0				 0x120424
3158adfc5217SJeff Kirsher /* [R 8] Debug only: The blocks counter - number of unused block ids */
3159adfc5217SJeff Kirsher #define PXP2_REG_RD_BLK_CNT					 0x120418
3160adfc5217SJeff Kirsher /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
3161adfc5217SJeff Kirsher    Must be bigger than 6. Normally should not be changed. */
3162adfc5217SJeff Kirsher #define PXP2_REG_RD_BLK_NUM_CFG 				 0x12040c
3163adfc5217SJeff Kirsher /* [RW 2] CDU byte swapping mode configuration for master read requests */
3164adfc5217SJeff Kirsher #define PXP2_REG_RD_CDURD_SWAP_MODE				 0x120404
3165adfc5217SJeff Kirsher /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
3166adfc5217SJeff Kirsher #define PXP2_REG_RD_DISABLE_INPUTS				 0x120374
3167adfc5217SJeff Kirsher /* [R 1] PSWRD internal memories initialization is done */
3168adfc5217SJeff Kirsher #define PXP2_REG_RD_INIT_DONE					 0x120370
3169adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3170adfc5217SJeff Kirsher    allocated for vq10 */
3171adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ10				 0x1203a0
3172adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3173adfc5217SJeff Kirsher    allocated for vq11 */
3174adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ11				 0x1203a4
3175adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3176adfc5217SJeff Kirsher    allocated for vq17 */
3177adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ17				 0x1203bc
3178adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3179adfc5217SJeff Kirsher    allocated for vq18 */
3180adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ18				 0x1203c0
3181adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3182adfc5217SJeff Kirsher    allocated for vq19 */
3183adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ19				 0x1203c4
3184adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3185adfc5217SJeff Kirsher    allocated for vq22 */
3186adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ22				 0x1203d0
3187adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3188adfc5217SJeff Kirsher    allocated for vq25 */
3189adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ25				 0x1203dc
3190adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3191adfc5217SJeff Kirsher    allocated for vq6 */
3192adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ6				 0x120390
3193adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3194adfc5217SJeff Kirsher    allocated for vq9 */
3195adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ9				 0x12039c
3196adfc5217SJeff Kirsher /* [RW 2] PBF byte swapping mode configuration for master read requests */
3197adfc5217SJeff Kirsher #define PXP2_REG_RD_PBF_SWAP_MODE				 0x1203f4
3198adfc5217SJeff Kirsher /* [R 1] Debug only: Indication if delivery ports are idle */
3199adfc5217SJeff Kirsher #define PXP2_REG_RD_PORT_IS_IDLE_0				 0x12041c
3200adfc5217SJeff Kirsher #define PXP2_REG_RD_PORT_IS_IDLE_1				 0x120420
3201adfc5217SJeff Kirsher /* [RW 2] QM byte swapping mode configuration for master read requests */
3202adfc5217SJeff Kirsher #define PXP2_REG_RD_QM_SWAP_MODE				 0x1203f8
3203adfc5217SJeff Kirsher /* [R 7] Debug only: The SR counter - number of unused sub request ids */
3204adfc5217SJeff Kirsher #define PXP2_REG_RD_SR_CNT					 0x120414
3205adfc5217SJeff Kirsher /* [RW 2] SRC byte swapping mode configuration for master read requests */
3206adfc5217SJeff Kirsher #define PXP2_REG_RD_SRC_SWAP_MODE				 0x120400
3207adfc5217SJeff Kirsher /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
3208adfc5217SJeff Kirsher    be bigger than 1. Normally should not be changed. */
3209adfc5217SJeff Kirsher #define PXP2_REG_RD_SR_NUM_CFG					 0x120408
3210adfc5217SJeff Kirsher /* [RW 1] Signals the PSWRD block to start initializing internal memories */
3211adfc5217SJeff Kirsher #define PXP2_REG_RD_START_INIT					 0x12036c
3212adfc5217SJeff Kirsher /* [RW 2] TM byte swapping mode configuration for master read requests */
3213adfc5217SJeff Kirsher #define PXP2_REG_RD_TM_SWAP_MODE				 0x1203fc
3214adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ0 write requests */
3215adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD0					 0x1201bc
3216adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ12 read requests */
3217adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD12 				 0x1201ec
3218adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ13 read requests */
3219adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD13 				 0x1201f0
3220adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ14 read requests */
3221adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD14 				 0x1201f4
3222adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ15 read requests */
3223adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD15 				 0x1201f8
3224adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ16 read requests */
3225adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD16 				 0x1201fc
3226adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ17 read requests */
3227adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD17 				 0x120200
3228adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ18 read requests */
3229adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD18 				 0x120204
3230adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ19 read requests */
3231adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD19 				 0x120208
3232adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ20 read requests */
3233adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD20 				 0x12020c
3234adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ22 read requests */
3235adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD22 				 0x120210
3236adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ23 read requests */
3237adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD23 				 0x120214
3238adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ24 read requests */
3239adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD24 				 0x120218
3240adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ25 read requests */
3241adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD25 				 0x12021c
3242adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ26 read requests */
3243adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD26 				 0x120220
3244adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ27 read requests */
3245adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD27 				 0x120224
3246adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ4 read requests */
3247adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD4					 0x1201cc
3248adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ5 read requests */
3249adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD5					 0x1201d0
3250adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
3251adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L0					 0x1202ac
3252adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
3253adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L12					 0x1202dc
3254adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
3255adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L13					 0x1202e0
3256adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
3257adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L14					 0x1202e4
3258adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
3259adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L15					 0x1202e8
3260adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
3261adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L16					 0x1202ec
3262adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
3263adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L17					 0x1202f0
3264adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
3265adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L18					 0x1202f4
3266adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
3267adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L19					 0x1202f8
3268adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
3269adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L20					 0x1202fc
3270adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
3271adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L22					 0x120300
3272adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
3273adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L23					 0x120304
3274adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
3275adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L24					 0x120308
3276adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
3277adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L25					 0x12030c
3278adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
3279adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L26					 0x120310
3280adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
3281adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L27					 0x120314
3282adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
3283adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L4					 0x1202bc
3284adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
3285adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L5					 0x1202c0
3286adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ0 read requests */
3287adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND0				 0x120234
3288adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ12 read requests */
3289adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND12				 0x120264
3290adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ13 read requests */
3291adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND13				 0x120268
3292adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ14 read requests */
3293adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND14				 0x12026c
3294adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ15 read requests */
3295adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND15				 0x120270
3296adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ16 read requests */
3297adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND16				 0x120274
3298adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ17 read requests */
3299adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND17				 0x120278
3300adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ18 read requests */
3301adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND18				 0x12027c
3302adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ19 read requests */
3303adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND19				 0x120280
3304adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ20 read requests */
3305adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND20				 0x120284
3306adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ22 read requests */
3307adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND22				 0x120288
3308adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ23 read requests */
3309adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND23				 0x12028c
3310adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ24 read requests */
3311adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND24				 0x120290
3312adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ25 read requests */
3313adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND25				 0x120294
3314adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ26 read requests */
3315adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND26				 0x120298
3316adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ27 read requests */
3317adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND27				 0x12029c
3318adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ4 read requests */
3319adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND4				 0x120244
3320adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ5 read requests */
3321adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND5				 0x120248
3322adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ29 write requests */
3323adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_ADD29 				 0x12022c
3324adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ30 write requests */
3325adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_ADD30 				 0x120230
3326adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
3327adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_L29					 0x12031c
3328adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
3329adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_L30					 0x120320
3330adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ29 */
3331adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_UBOUND29				 0x1202a4
3332adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ30 */
3333adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_UBOUND30				 0x1202a8
3334adfc5217SJeff Kirsher /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
3335adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR			 0x120008
3336adfc5217SJeff Kirsher /* [RW 2] Endian mode for cdu */
3337adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_ENDIAN_M				 0x1201a0
3338adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_FIRST_ILT				 0x12061c
3339adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_LAST_ILT				 0x120620
3340adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
3341adfc5217SJeff Kirsher    -128k */
3342adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_P_SIZE					 0x120018
3343adfc5217SJeff Kirsher /* [R 1] 1' indicates that the requester has finished its internal
3344adfc5217SJeff Kirsher    configuration */
3345adfc5217SJeff Kirsher #define PXP2_REG_RQ_CFG_DONE					 0x1201b4
3346adfc5217SJeff Kirsher /* [RW 2] Endian mode for debug */
3347adfc5217SJeff Kirsher #define PXP2_REG_RQ_DBG_ENDIAN_M				 0x1201a4
3348adfc5217SJeff Kirsher /* [RW 1] When '1'; requests will enter input buffers but wont get out
3349adfc5217SJeff Kirsher    towards the glue */
3350adfc5217SJeff Kirsher #define PXP2_REG_RQ_DISABLE_INPUTS				 0x120330
3351adfc5217SJeff Kirsher /* [RW 4] Determines alignment of write SRs when a request is split into
3352adfc5217SJeff Kirsher  * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3353adfc5217SJeff Kirsher  * aligned. 4 - 512B aligned. */
3354adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN					 0x1205b0
3355adfc5217SJeff Kirsher /* [RW 4] Determines alignment of read SRs when a request is split into
3356adfc5217SJeff Kirsher  * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3357adfc5217SJeff Kirsher  * aligned. 4 - 512B aligned. */
3358adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN_RD				 0x12092c
3359adfc5217SJeff Kirsher /* [RW 1] when set the new alignment method (E2) will be applied; when reset
3360adfc5217SJeff Kirsher  * the original alignment method (E1 E1H) will be applied */
3361adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN_SEL				 0x120930
3362adfc5217SJeff Kirsher /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
3363adfc5217SJeff Kirsher    be asserted */
3364adfc5217SJeff Kirsher #define PXP2_REG_RQ_ELT_DISABLE 				 0x12066c
3365adfc5217SJeff Kirsher /* [RW 2] Endian mode for hc */
3366adfc5217SJeff Kirsher #define PXP2_REG_RQ_HC_ENDIAN_M 				 0x1201a8
3367adfc5217SJeff Kirsher /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
3368adfc5217SJeff Kirsher    compatibility needs; Note that different registers are used per mode */
3369adfc5217SJeff Kirsher #define PXP2_REG_RQ_ILT_MODE					 0x1205b4
3370adfc5217SJeff Kirsher /* [WB 53] Onchip address table */
3371adfc5217SJeff Kirsher #define PXP2_REG_RQ_ONCHIP_AT					 0x122000
3372adfc5217SJeff Kirsher /* [WB 53] Onchip address table - B0 */
3373adfc5217SJeff Kirsher #define PXP2_REG_RQ_ONCHIP_AT_B0				 0x128000
3374adfc5217SJeff Kirsher /* [RW 13] Pending read limiter threshold; in Dwords */
3375adfc5217SJeff Kirsher #define PXP2_REG_RQ_PDR_LIMIT					 0x12033c
3376adfc5217SJeff Kirsher /* [RW 2] Endian mode for qm */
3377adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_ENDIAN_M 				 0x120194
3378adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_FIRST_ILT				 0x120634
3379adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_LAST_ILT 				 0x120638
3380adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
3381adfc5217SJeff Kirsher    -128k */
3382adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_P_SIZE					 0x120050
3383adfc5217SJeff Kirsher /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
3384adfc5217SJeff Kirsher #define PXP2_REG_RQ_RBC_DONE					 0x1201b0
3385adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
3386adfc5217SJeff Kirsher    001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3387adfc5217SJeff Kirsher #define PXP2_REG_RQ_RD_MBS0					 0x120160
3388adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
3389adfc5217SJeff Kirsher    001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3390adfc5217SJeff Kirsher #define PXP2_REG_RQ_RD_MBS1					 0x120168
3391adfc5217SJeff Kirsher /* [RW 2] Endian mode for src */
3392adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_ENDIAN_M				 0x12019c
3393adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_FIRST_ILT				 0x12063c
3394adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_LAST_ILT				 0x120640
3395adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
3396adfc5217SJeff Kirsher    -128k */
3397adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_P_SIZE					 0x12006c
3398adfc5217SJeff Kirsher /* [RW 2] Endian mode for tm */
3399adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_ENDIAN_M 				 0x120198
3400adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_FIRST_ILT				 0x120644
3401adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_LAST_ILT 				 0x120648
3402adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
3403adfc5217SJeff Kirsher    -128k */
3404adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_P_SIZE					 0x120034
3405adfc5217SJeff Kirsher /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
3406adfc5217SJeff Kirsher #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY				 0x12080c
3407adfc5217SJeff Kirsher /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
3408adfc5217SJeff Kirsher #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR			 0x120094
3409adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
3410adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ0_ENTRY_CNT				 0x120810
3411adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
3412adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ10_ENTRY_CNT				 0x120818
3413adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
3414adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ11_ENTRY_CNT				 0x120820
3415adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
3416adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ12_ENTRY_CNT				 0x120828
3417adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
3418adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ13_ENTRY_CNT				 0x120830
3419adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
3420adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ14_ENTRY_CNT				 0x120838
3421adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
3422adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ15_ENTRY_CNT				 0x120840
3423adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
3424adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ16_ENTRY_CNT				 0x120848
3425adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
3426adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ17_ENTRY_CNT				 0x120850
3427adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
3428adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ18_ENTRY_CNT				 0x120858
3429adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
3430adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ19_ENTRY_CNT				 0x120860
3431adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
3432adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ1_ENTRY_CNT				 0x120868
3433adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
3434adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ20_ENTRY_CNT				 0x120870
3435adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
3436adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ21_ENTRY_CNT				 0x120878
3437adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
3438adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ22_ENTRY_CNT				 0x120880
3439adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
3440adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ23_ENTRY_CNT				 0x120888
3441adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
3442adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ24_ENTRY_CNT				 0x120890
3443adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
3444adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ25_ENTRY_CNT				 0x120898
3445adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
3446adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ26_ENTRY_CNT				 0x1208a0
3447adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
3448adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ27_ENTRY_CNT				 0x1208a8
3449adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
3450adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ28_ENTRY_CNT				 0x1208b0
3451adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
3452adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ29_ENTRY_CNT				 0x1208b8
3453adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
3454adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ2_ENTRY_CNT				 0x1208c0
3455adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
3456adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ30_ENTRY_CNT				 0x1208c8
3457adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
3458adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ31_ENTRY_CNT				 0x1208d0
3459adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
3460adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ3_ENTRY_CNT				 0x1208d8
3461adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
3462adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ4_ENTRY_CNT				 0x1208e0
3463adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
3464adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ5_ENTRY_CNT				 0x1208e8
3465adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
3466adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ6_ENTRY_CNT				 0x1208f0
3467adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
3468adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ7_ENTRY_CNT				 0x1208f8
3469adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
3470adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ8_ENTRY_CNT				 0x120900
3471adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
3472adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ9_ENTRY_CNT				 0x120908
3473adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
3474adfc5217SJeff Kirsher    001:256B; 010: 512B; */
3475adfc5217SJeff Kirsher #define PXP2_REG_RQ_WR_MBS0					 0x12015c
3476adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
3477adfc5217SJeff Kirsher    001:256B; 010: 512B; */
3478adfc5217SJeff Kirsher #define PXP2_REG_RQ_WR_MBS1					 0x120164
3479adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3480adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3481adfc5217SJeff Kirsher #define PXP2_REG_WR_CDU_MPS					 0x1205f0
3482adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3483adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3484adfc5217SJeff Kirsher #define PXP2_REG_WR_CSDM_MPS					 0x1205d0
3485adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3486adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3487adfc5217SJeff Kirsher #define PXP2_REG_WR_DBG_MPS					 0x1205e8
3488adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3489adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3490adfc5217SJeff Kirsher #define PXP2_REG_WR_DMAE_MPS					 0x1205ec
3491adfc5217SJeff Kirsher /* [RW 10] if Number of entries in dmae fifo will be higher than this
3492adfc5217SJeff Kirsher    threshold then has_payload indication will be asserted; the default value
3493adfc5217SJeff Kirsher    should be equal to &gt;  write MBS size! */
3494adfc5217SJeff Kirsher #define PXP2_REG_WR_DMAE_TH					 0x120368
3495adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3496adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3497adfc5217SJeff Kirsher #define PXP2_REG_WR_HC_MPS					 0x1205c8
3498adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3499adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3500adfc5217SJeff Kirsher #define PXP2_REG_WR_QM_MPS					 0x1205dc
3501adfc5217SJeff Kirsher /* [RW 1] 0 - working in A0 mode;  - working in B0 mode */
3502adfc5217SJeff Kirsher #define PXP2_REG_WR_REV_MODE					 0x120670
3503adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3504adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3505adfc5217SJeff Kirsher #define PXP2_REG_WR_SRC_MPS					 0x1205e4
3506adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3507adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3508adfc5217SJeff Kirsher #define PXP2_REG_WR_TM_MPS					 0x1205e0
3509adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3510adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3511adfc5217SJeff Kirsher #define PXP2_REG_WR_TSDM_MPS					 0x1205d4
3512adfc5217SJeff Kirsher /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
3513adfc5217SJeff Kirsher    threshold then has_payload indication will be asserted; the default value
3514adfc5217SJeff Kirsher    should be equal to &gt;  write MBS size! */
3515adfc5217SJeff Kirsher #define PXP2_REG_WR_USDMDP_TH					 0x120348
3516adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3517adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3518adfc5217SJeff Kirsher #define PXP2_REG_WR_USDM_MPS					 0x1205cc
3519adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3520adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3521adfc5217SJeff Kirsher #define PXP2_REG_WR_XSDM_MPS					 0x1205d8
3522adfc5217SJeff Kirsher /* [R 1] debug only: Indication if PSWHST arbiter is idle */
3523adfc5217SJeff Kirsher #define PXP_REG_HST_ARB_IS_IDLE 				 0x103004
3524adfc5217SJeff Kirsher /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
3525adfc5217SJeff Kirsher    this client is waiting for the arbiter. */
3526adfc5217SJeff Kirsher #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB			 0x103008
3527adfc5217SJeff Kirsher /* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
3528adfc5217SJeff Kirsher    block. Should be used for close the gates. */
3529adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_DOORBELLS				 0x1030a4
3530adfc5217SJeff Kirsher /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
3531adfc5217SJeff Kirsher    should update according to 'hst_discard_doorbells' register when the state
3532adfc5217SJeff Kirsher    machine is idle */
3533adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS			 0x1030a0
3534adfc5217SJeff Kirsher /* [RW 1] When 1; new internal writes arriving to the block are discarded.
3535adfc5217SJeff Kirsher    Should be used for close the gates. */
3536adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_INTERNAL_WRITES			 0x1030a8
3537adfc5217SJeff Kirsher /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
3538adfc5217SJeff Kirsher    means this PSWHST is discarding inputs from this client. Each bit should
3539adfc5217SJeff Kirsher    update according to 'hst_discard_internal_writes' register when the state
3540adfc5217SJeff Kirsher    machine is idle. */
3541adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS		 0x10309c
3542adfc5217SJeff Kirsher /* [WB 160] Used for initialization of the inbound interrupts memory */
3543adfc5217SJeff Kirsher #define PXP_REG_HST_INBOUND_INT 				 0x103800
3544adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
3545adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_MASK_0					 0x103074
3546adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_MASK_1					 0x103084
3547adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
3548adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_0					 0x103068
3549adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_1					 0x103078
3550adfc5217SJeff Kirsher /* [RC 32] Interrupt register #0 read clear */
3551adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_CLR_0				 0x10306c
3552adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_CLR_1				 0x10307c
3553adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
3554adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_MASK					 0x103094
3555adfc5217SJeff Kirsher /* [R 26] Parity register #0 read */
3556adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_STS					 0x103088
3557adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
3558adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_STS_CLR				 0x10308c
3559adfc5217SJeff Kirsher /* [RW 4] The activity counter initial increment value sent in the load
3560adfc5217SJeff Kirsher    request */
3561adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_0					 0x168040
3562adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_1					 0x168044
3563adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_2					 0x168048
3564adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_3					 0x16804c
3565adfc5217SJeff Kirsher /* [RW 32] The base logical address (in bytes) of each physical queue. The
3566adfc5217SJeff Kirsher    index I represents the physical queue number. The 12 lsbs are ignore and
3567adfc5217SJeff Kirsher    considered zero so practically there are only 20 bits in this register;
3568adfc5217SJeff Kirsher    queues 63-0 */
3569adfc5217SJeff Kirsher #define QM_REG_BASEADDR 					 0x168900
3570adfc5217SJeff Kirsher /* [RW 32] The base logical address (in bytes) of each physical queue. The
3571adfc5217SJeff Kirsher    index I represents the physical queue number. The 12 lsbs are ignore and
3572adfc5217SJeff Kirsher    considered zero so practically there are only 20 bits in this register;
3573adfc5217SJeff Kirsher    queues 127-64 */
3574adfc5217SJeff Kirsher #define QM_REG_BASEADDR_EXT_A					 0x16e100
3575adfc5217SJeff Kirsher /* [RW 16] The byte credit cost for each task. This value is for both ports */
3576adfc5217SJeff Kirsher #define QM_REG_BYTECRDCOST					 0x168234
3577adfc5217SJeff Kirsher /* [RW 16] The initial byte credit value for both ports. */
3578adfc5217SJeff Kirsher #define QM_REG_BYTECRDINITVAL					 0x168238
3579adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3580adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 31-0 */
3581adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_LSB					 0x168228
3582adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3583adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 95-64 */
3584adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_LSB_EXT_A				 0x16e520
3585adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3586adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 63-32 */
3587adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_MSB					 0x168224
3588adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3589adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 127-96 */
3590adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_MSB_EXT_A				 0x16e51c
3591adfc5217SJeff Kirsher /* [RW 16] The byte credit value that if above the QM is considered almost
3592adfc5217SJeff Kirsher    full */
3593adfc5217SJeff Kirsher #define QM_REG_BYTECREDITAFULLTHR				 0x168094
3594adfc5217SJeff Kirsher /* [RW 4] The initial credit for interface */
3595adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_0					 0x1680cc
3596adfc5217SJeff Kirsher #define QM_REG_BYTECRDCMDQ_0					 0x16e6e8
3597adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_1					 0x1680d0
3598adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_2					 0x1680d4
3599adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_3					 0x1680d8
3600adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_4					 0x1680dc
3601adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_5					 0x1680e0
3602adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_6					 0x1680e4
3603adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_7					 0x1680e8
3604adfc5217SJeff Kirsher /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
3605adfc5217SJeff Kirsher    is masked */
3606adfc5217SJeff Kirsher #define QM_REG_CMINTEN						 0x1680ec
3607adfc5217SJeff Kirsher /* [RW 12] A bit vector which indicates which one of the queues are tied to
3608adfc5217SJeff Kirsher    interface 0 */
3609adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_0					 0x1681f4
3610adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_1					 0x1681f8
3611adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_2					 0x1681fc
3612adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_3					 0x168200
3613adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_4					 0x168204
3614adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_5					 0x168208
3615adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_6					 0x16820c
3616adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_7					 0x168210
3617adfc5217SJeff Kirsher /* [RW 20] The number of connections divided by 16 which dictates the size
3618adfc5217SJeff Kirsher    of each queue which belongs to even function number. */
3619adfc5217SJeff Kirsher #define QM_REG_CONNNUM_0					 0x168020
3620adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 4 */
3621adfc5217SJeff Kirsher #define QM_REG_CQM_WRC_FIFOLVL					 0x168018
3622adfc5217SJeff Kirsher /* [RW 8] The context regions sent in the CFC load request */
3623adfc5217SJeff Kirsher #define QM_REG_CTXREG_0 					 0x168030
3624adfc5217SJeff Kirsher #define QM_REG_CTXREG_1 					 0x168034
3625adfc5217SJeff Kirsher #define QM_REG_CTXREG_2 					 0x168038
3626adfc5217SJeff Kirsher #define QM_REG_CTXREG_3 					 0x16803c
3627adfc5217SJeff Kirsher /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
3628adfc5217SJeff Kirsher    bypass enable */
3629adfc5217SJeff Kirsher #define QM_REG_ENBYPVOQMASK					 0x16823c
3630adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3631adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 31-0 */
3632adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_LSB					 0x168220
3633adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3634adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 95-64 */
3635adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_LSB_EXT_A				 0x16e518
3636adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3637adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 63-32 */
3638adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_MSB					 0x16821c
3639adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3640adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 127-96 */
3641adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_MSB_EXT_A				 0x16e514
3642adfc5217SJeff Kirsher /* [RW 4] If cleared then the secondary interface will not be served by the
3643adfc5217SJeff Kirsher    RR arbiter */
3644adfc5217SJeff Kirsher #define QM_REG_ENSEC						 0x1680f0
3645adfc5217SJeff Kirsher /* [RW 32] NA */
3646adfc5217SJeff Kirsher #define QM_REG_FUNCNUMSEL_LSB					 0x168230
3647adfc5217SJeff Kirsher /* [RW 32] NA */
3648adfc5217SJeff Kirsher #define QM_REG_FUNCNUMSEL_MSB					 0x16822c
3649adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
3650adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 31:0 */
3651adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_LSB 				 0x168218
3652adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
3653adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 95-64 */
3654adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_LSB_EXT_A				 0x16e510
3655adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
3656adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 63:32 */
3657adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_MSB 				 0x168214
3658adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
3659adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 127-96 */
3660adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_MSB_EXT_A				 0x16e50c
3661adfc5217SJeff Kirsher /* [RW 4] The number of outstanding request to CFC */
3662adfc5217SJeff Kirsher #define QM_REG_OUTLDREQ 					 0x168804
3663adfc5217SJeff Kirsher /* [RC 1] A flag to indicate that overflow error occurred in one of the
3664adfc5217SJeff Kirsher    queues. */
3665adfc5217SJeff Kirsher #define QM_REG_OVFERROR 					 0x16805c
3666adfc5217SJeff Kirsher /* [RC 7] the Q where the overflow occurs */
3667adfc5217SJeff Kirsher #define QM_REG_OVFQNUM						 0x168058
3668adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 15-0 */
3669adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE0					 0x168410
3670adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 31-16 */
3671adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE1					 0x168414
3672adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 47-32 */
3673adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE2					 0x16e684
3674adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 63-48 */
3675adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE3					 0x16e688
3676adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 79-64 */
3677adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE4					 0x16e68c
3678adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 95-80 */
3679adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE5					 0x16e690
3680adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 111-96 */
3681adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE6					 0x16e694
3682adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 127-112 */
3683adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE7					 0x16e698
3684adfc5217SJeff Kirsher /* [RW 2] The PCI attributes field used in the PCI request. */
3685adfc5217SJeff Kirsher #define QM_REG_PCIREQAT 					 0x168054
3686adfc5217SJeff Kirsher #define QM_REG_PF_EN						 0x16e70c
3687adfc5217SJeff Kirsher /* [R 24] The number of tasks stored in the QM for the PF. only even
3688adfc5217SJeff Kirsher  * functions are valid in E2 (odd I registers will be hard wired to 0) */
3689adfc5217SJeff Kirsher #define QM_REG_PF_USG_CNT_0					 0x16e040
3690adfc5217SJeff Kirsher /* [R 16] NOT USED */
3691adfc5217SJeff Kirsher #define QM_REG_PORT0BYTECRD					 0x168300
3692adfc5217SJeff Kirsher /* [R 16] The byte credit of port 1 */
3693adfc5217SJeff Kirsher #define QM_REG_PORT1BYTECRD					 0x168304
3694adfc5217SJeff Kirsher /* [RW 3] pci function number of queues 15-0 */
3695adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_0					 0x16e6bc
3696adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_1					 0x16e6c0
3697adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_2					 0x16e6c4
3698adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_3					 0x16e6c8
3699adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_4					 0x16e6cc
3700adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_5					 0x16e6d0
3701adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_6					 0x16e6d4
3702adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_7					 0x16e6d8
3703adfc5217SJeff Kirsher /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
3704adfc5217SJeff Kirsher    ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3705adfc5217SJeff Kirsher    bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
3706adfc5217SJeff Kirsher #define QM_REG_PTRTBL						 0x168a00
3707adfc5217SJeff Kirsher /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
3708adfc5217SJeff Kirsher    ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3709adfc5217SJeff Kirsher    bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
3710adfc5217SJeff Kirsher #define QM_REG_PTRTBL_EXT_A					 0x16e200
3711adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
3712adfc5217SJeff Kirsher #define QM_REG_QM_INT_MASK					 0x168444
3713adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
3714adfc5217SJeff Kirsher #define QM_REG_QM_INT_STS					 0x168438
3715adfc5217SJeff Kirsher /* [RW 12] Parity mask register #0 read/write */
3716adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_MASK					 0x168454
3717adfc5217SJeff Kirsher /* [R 12] Parity register #0 read */
3718adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_STS					 0x168448
3719adfc5217SJeff Kirsher /* [RC 12] Parity register #0 read clear */
3720adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_STS_CLR					 0x16844c
3721adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
3722adfc5217SJeff Kirsher #define QM_REG_QSTATUS_HIGH					 0x16802c
3723adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
3724adfc5217SJeff Kirsher #define QM_REG_QSTATUS_HIGH_EXT_A				 0x16e408
3725adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
3726adfc5217SJeff Kirsher #define QM_REG_QSTATUS_LOW					 0x168028
3727adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
3728adfc5217SJeff Kirsher #define QM_REG_QSTATUS_LOW_EXT_A				 0x16e404
3729adfc5217SJeff Kirsher /* [R 24] The number of tasks queued for each queue; queues 63-0 */
3730adfc5217SJeff Kirsher #define QM_REG_QTASKCTR_0					 0x168308
3731adfc5217SJeff Kirsher /* [R 24] The number of tasks queued for each queue; queues 127-64 */
3732adfc5217SJeff Kirsher #define QM_REG_QTASKCTR_EXT_A_0 				 0x16e584
3733adfc5217SJeff Kirsher /* [RW 4] Queue tied to VOQ */
3734adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_0					 0x1680f4
3735adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_10					 0x16811c
3736adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_100					 0x16e49c
3737adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_101					 0x16e4a0
3738adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_102					 0x16e4a4
3739adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_103					 0x16e4a8
3740adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_104					 0x16e4ac
3741adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_105					 0x16e4b0
3742adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_106					 0x16e4b4
3743adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_107					 0x16e4b8
3744adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_108					 0x16e4bc
3745adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_109					 0x16e4c0
3746adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_11					 0x168120
3747adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_110					 0x16e4c4
3748adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_111					 0x16e4c8
3749adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_112					 0x16e4cc
3750adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_113					 0x16e4d0
3751adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_114					 0x16e4d4
3752adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_115					 0x16e4d8
3753adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_116					 0x16e4dc
3754adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_117					 0x16e4e0
3755adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_118					 0x16e4e4
3756adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_119					 0x16e4e8
3757adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_12					 0x168124
3758adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_120					 0x16e4ec
3759adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_121					 0x16e4f0
3760adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_122					 0x16e4f4
3761adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_123					 0x16e4f8
3762adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_124					 0x16e4fc
3763adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_125					 0x16e500
3764adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_126					 0x16e504
3765adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_127					 0x16e508
3766adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_13					 0x168128
3767adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_14					 0x16812c
3768adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_15					 0x168130
3769adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_16					 0x168134
3770adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_17					 0x168138
3771adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_21					 0x168148
3772adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_22					 0x16814c
3773adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_23					 0x168150
3774adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_24					 0x168154
3775adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_25					 0x168158
3776adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_26					 0x16815c
3777adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_27					 0x168160
3778adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_28					 0x168164
3779adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_29					 0x168168
3780adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_30					 0x16816c
3781adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_31					 0x168170
3782adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_32					 0x168174
3783adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_33					 0x168178
3784adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_34					 0x16817c
3785adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_35					 0x168180
3786adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_36					 0x168184
3787adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_37					 0x168188
3788adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_38					 0x16818c
3789adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_39					 0x168190
3790adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_40					 0x168194
3791adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_41					 0x168198
3792adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_42					 0x16819c
3793adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_43					 0x1681a0
3794adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_44					 0x1681a4
3795adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_45					 0x1681a8
3796adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_46					 0x1681ac
3797adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_47					 0x1681b0
3798adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_48					 0x1681b4
3799adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_49					 0x1681b8
3800adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_5					 0x168108
3801adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_50					 0x1681bc
3802adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_51					 0x1681c0
3803adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_52					 0x1681c4
3804adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_53					 0x1681c8
3805adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_54					 0x1681cc
3806adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_55					 0x1681d0
3807adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_56					 0x1681d4
3808adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_57					 0x1681d8
3809adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_58					 0x1681dc
3810adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_59					 0x1681e0
3811adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_6					 0x16810c
3812adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_60					 0x1681e4
3813adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_61					 0x1681e8
3814adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_62					 0x1681ec
3815adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_63					 0x1681f0
3816adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_64					 0x16e40c
3817adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_65					 0x16e410
3818adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_69					 0x16e420
3819adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_7					 0x168110
3820adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_70					 0x16e424
3821adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_71					 0x16e428
3822adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_72					 0x16e42c
3823adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_73					 0x16e430
3824adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_74					 0x16e434
3825adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_75					 0x16e438
3826adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_76					 0x16e43c
3827adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_77					 0x16e440
3828adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_78					 0x16e444
3829adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_79					 0x16e448
3830adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_8					 0x168114
3831adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_80					 0x16e44c
3832adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_81					 0x16e450
3833adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_85					 0x16e460
3834adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_86					 0x16e464
3835adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_87					 0x16e468
3836adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_88					 0x16e46c
3837adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_89					 0x16e470
3838adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_9					 0x168118
3839adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_90					 0x16e474
3840adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_91					 0x16e478
3841adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_92					 0x16e47c
3842adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_93					 0x16e480
3843adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_94					 0x16e484
3844adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_95					 0x16e488
3845adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_96					 0x16e48c
3846adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_97					 0x16e490
3847adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_98					 0x16e494
3848adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_99					 0x16e498
3849adfc5217SJeff Kirsher /* [RW 1] Initialization bit command */
3850adfc5217SJeff Kirsher #define QM_REG_SOFT_RESET					 0x168428
3851adfc5217SJeff Kirsher /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
3852adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_0					 0x16809c
3853adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_1					 0x1680a0
3854adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_2					 0x1680a4
3855adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_4					 0x1680ac
3856adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_5					 0x1680b0
3857adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 3 */
3858adfc5217SJeff Kirsher #define QM_REG_TQM_WRC_FIFOLVL					 0x168010
3859adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 2 */
3860adfc5217SJeff Kirsher #define QM_REG_UQM_WRC_FIFOLVL					 0x168008
3861adfc5217SJeff Kirsher /* [RC 32] Credit update error register */
3862adfc5217SJeff Kirsher #define QM_REG_VOQCRDERRREG					 0x168408
3863adfc5217SJeff Kirsher /* [R 16] The credit value for each VOQ */
3864adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_0					 0x1682d0
3865adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_1					 0x1682d4
3866adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_4					 0x1682e0
3867adfc5217SJeff Kirsher /* [RW 16] The credit value that if above the QM is considered almost full */
3868adfc5217SJeff Kirsher #define QM_REG_VOQCREDITAFULLTHR				 0x168090
3869adfc5217SJeff Kirsher /* [RW 16] The init and maximum credit for each VoQ */
3870adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_0					 0x168060
3871adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_1					 0x168064
3872adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_2					 0x168068
3873adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_4					 0x168070
3874adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_5					 0x168074
3875adfc5217SJeff Kirsher /* [RW 1] The port of which VOQ belongs */
3876adfc5217SJeff Kirsher #define QM_REG_VOQPORT_0					 0x1682a0
3877adfc5217SJeff Kirsher #define QM_REG_VOQPORT_1					 0x1682a4
3878adfc5217SJeff Kirsher #define QM_REG_VOQPORT_2					 0x1682a8
3879adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3880adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_LSB					 0x168240
3881adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3882adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_LSB_EXT_A				 0x16e524
3883adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3884adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_MSB					 0x168244
3885adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3886adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_MSB_EXT_A				 0x16e528
3887adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3888adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_LSB					 0x168290
3889adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3890adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_LSB_EXT_A				 0x16e574
3891adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3892adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_MSB					 0x168294
3893adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3894adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_MSB_EXT_A				 0x16e578
3895adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3896adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_LSB					 0x168298
3897adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3898adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_LSB_EXT_A				 0x16e57c
3899adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3900adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_MSB					 0x16829c
3901adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3902adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_MSB_EXT_A				 0x16e580
3903adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3904adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_LSB					 0x168248
3905adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3906adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_LSB_EXT_A				 0x16e52c
3907adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3908adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_MSB					 0x16824c
3909adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3910adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_MSB_EXT_A				 0x16e530
3911adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3912adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_LSB					 0x168250
3913adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3914adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_LSB_EXT_A				 0x16e534
3915adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3916adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_MSB					 0x168254
3917adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3918adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_MSB_EXT_A				 0x16e538
3919adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3920adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_LSB					 0x168258
3921adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3922adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_LSB_EXT_A				 0x16e53c
3923adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3924adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_MSB_EXT_A				 0x16e540
3925adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3926adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_LSB					 0x168260
3927adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3928adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_LSB_EXT_A				 0x16e544
3929adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3930adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_MSB					 0x168264
3931adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3932adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_MSB_EXT_A				 0x16e548
3933adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3934adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_LSB					 0x168268
3935adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3936adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_LSB_EXT_A				 0x16e54c
3937adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3938adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_MSB					 0x16826c
3939adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3940adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_MSB_EXT_A				 0x16e550
3941adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3942adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_LSB					 0x168270
3943adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3944adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_LSB_EXT_A				 0x16e554
3945adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3946adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_MSB					 0x168274
3947adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3948adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_MSB_EXT_A				 0x16e558
3949adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3950adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_LSB					 0x168278
3951adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3952adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_LSB_EXT_A				 0x16e55c
3953adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3954adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_MSB					 0x16827c
3955adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3956adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_MSB_EXT_A				 0x16e560
3957adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3958adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_LSB					 0x168280
3959adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3960adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_LSB_EXT_A				 0x16e564
3961adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3962adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_MSB					 0x168284
3963adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3964adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_MSB_EXT_A				 0x16e568
3965adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3966adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_LSB					 0x168288
3967adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3968adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_LSB_EXT_A				 0x16e56c
3969adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3970adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_MSB_EXT_A				 0x16e570
3971adfc5217SJeff Kirsher /* [RW 32] Wrr weights */
3972adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_0					 0x16880c
3973adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_1					 0x168810
3974adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_10					 0x168814
3975adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_11					 0x168818
3976adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_12					 0x16881c
3977adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_13					 0x168820
3978adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_14					 0x168824
3979adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_15					 0x168828
3980adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_16					 0x16e000
3981adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_17					 0x16e004
3982adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_18					 0x16e008
3983adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_19					 0x16e00c
3984adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_2					 0x16882c
3985adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_20					 0x16e010
3986adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_21					 0x16e014
3987adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_22					 0x16e018
3988adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_23					 0x16e01c
3989adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_24					 0x16e020
3990adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_25					 0x16e024
3991adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_26					 0x16e028
3992adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_27					 0x16e02c
3993adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_28					 0x16e030
3994adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_29					 0x16e034
3995adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_3					 0x168830
3996adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_30					 0x16e038
3997adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_31					 0x16e03c
3998adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_4					 0x168834
3999adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_5					 0x168838
4000adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_6					 0x16883c
4001adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_7					 0x168840
4002adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_8					 0x168844
4003adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_9					 0x168848
4004adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 1 */
4005adfc5217SJeff Kirsher #define QM_REG_XQM_WRC_FIFOLVL					 0x168000
4006adfc5217SJeff Kirsher /* [W 1] reset to parity interrupt */
4007adfc5217SJeff Kirsher #define SEM_FAST_REG_PARITY_RST					 0x18840
4008adfc5217SJeff Kirsher #define SRC_REG_COUNTFREE0					 0x40500
4009adfc5217SJeff Kirsher /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
4010adfc5217SJeff Kirsher    ports. If set the searcher support 8 functions. */
4011adfc5217SJeff Kirsher #define SRC_REG_E1HMF_ENABLE					 0x404cc
4012adfc5217SJeff Kirsher #define SRC_REG_FIRSTFREE0					 0x40510
4013adfc5217SJeff Kirsher #define SRC_REG_KEYRSS0_0					 0x40408
4014adfc5217SJeff Kirsher #define SRC_REG_KEYRSS0_7					 0x40424
4015adfc5217SJeff Kirsher #define SRC_REG_KEYRSS1_9					 0x40454
4016adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_0					 0x40458
4017adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_1					 0x4045c
4018adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_2					 0x40460
4019adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_3					 0x40464
4020adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_4					 0x40468
4021adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_5					 0x4046c
4022adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_6					 0x40470
4023adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_7					 0x40474
4024adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_8					 0x40478
4025adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_9					 0x4047c
4026adfc5217SJeff Kirsher #define SRC_REG_LASTFREE0					 0x40530
4027adfc5217SJeff Kirsher #define SRC_REG_NUMBER_HASH_BITS0				 0x40400
4028adfc5217SJeff Kirsher /* [RW 1] Reset internal state machines. */
4029adfc5217SJeff Kirsher #define SRC_REG_SOFT_RST					 0x4049c
4030adfc5217SJeff Kirsher /* [R 3] Interrupt register #0 read */
4031adfc5217SJeff Kirsher #define SRC_REG_SRC_INT_STS					 0x404ac
4032adfc5217SJeff Kirsher /* [RW 3] Parity mask register #0 read/write */
4033adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_MASK					 0x404c8
4034adfc5217SJeff Kirsher /* [R 3] Parity register #0 read */
4035adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_STS					 0x404bc
4036adfc5217SJeff Kirsher /* [RC 3] Parity register #0 read clear */
4037adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_STS_CLR				 0x404c0
4038adfc5217SJeff Kirsher /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
4039adfc5217SJeff Kirsher #define TCM_REG_CAM_OCCUP					 0x5017c
4040adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4041adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4042adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4043adfc5217SJeff Kirsher #define TCM_REG_CDU_AG_RD_IFEN					 0x50034
4044adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4045adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
4046adfc5217SJeff Kirsher    activity. */
4047adfc5217SJeff Kirsher #define TCM_REG_CDU_AG_WR_IFEN					 0x50030
4048adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4049adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4050adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4051adfc5217SJeff Kirsher #define TCM_REG_CDU_SM_RD_IFEN					 0x5003c
4052adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4053adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
4054adfc5217SJeff Kirsher    normal activity. */
4055adfc5217SJeff Kirsher #define TCM_REG_CDU_SM_WR_IFEN					 0x50038
4056adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4057adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4058adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
4059adfc5217SJeff Kirsher #define TCM_REG_CFC_INIT_CRD					 0x50204
4060adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4061adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4062adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4063adfc5217SJeff Kirsher #define TCM_REG_CP_WEIGHT					 0x500c0
4064adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4065adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4066adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4067adfc5217SJeff Kirsher #define TCM_REG_CSEM_IFEN					 0x5002c
4068adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#9
4069adfc5217SJeff Kirsher    interface. */
4070adfc5217SJeff Kirsher #define TCM_REG_CSEM_LENGTH_MIS 				 0x50174
4071adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4072adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4073adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4074adfc5217SJeff Kirsher #define TCM_REG_CSEM_WEIGHT					 0x500bc
4075adfc5217SJeff Kirsher /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
4076adfc5217SJeff Kirsher #define TCM_REG_ERR_EVNT_ID					 0x500a0
4077adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
4078adfc5217SJeff Kirsher #define TCM_REG_ERR_TCM_HDR					 0x5009c
4079adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
4080adfc5217SJeff Kirsher #define TCM_REG_EXPR_EVNT_ID					 0x500a4
4081adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4082adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4083adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4084adfc5217SJeff Kirsher #define TCM_REG_FIC0_INIT_CRD					 0x5020c
4085adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4086adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4087adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4088adfc5217SJeff Kirsher #define TCM_REG_FIC1_INIT_CRD					 0x50210
4089adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4090adfc5217SJeff Kirsher    - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
4091adfc5217SJeff Kirsher    ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
4092adfc5217SJeff Kirsher    ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
4093adfc5217SJeff Kirsher #define TCM_REG_GR_ARB_TYPE					 0x50114
4094adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4095adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel is the
4096adfc5217SJeff Kirsher    compliment of the other 3 groups. */
4097adfc5217SJeff Kirsher #define TCM_REG_GR_LD0_PR					 0x5011c
4098adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4099adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel is the
4100adfc5217SJeff Kirsher    compliment of the other 3 groups. */
4101adfc5217SJeff Kirsher #define TCM_REG_GR_LD1_PR					 0x50120
4102adfc5217SJeff Kirsher /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
4103adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. The double REG-pairs are
4104adfc5217SJeff Kirsher    used to align to STORM context row size of 128 bits. The offset of these
4105adfc5217SJeff Kirsher    data in the STORM context is always 0. Index _i stands for the connection
4106adfc5217SJeff Kirsher    type (one of 16). */
4107adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_0					 0x50050
4108adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_1					 0x50054
4109adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_2					 0x50058
4110adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_3					 0x5005c
4111adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_4					 0x50060
4112adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_5					 0x50064
4113adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
4114adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4115adfc5217SJeff Kirsher    if 1 - normal activity. */
4116adfc5217SJeff Kirsher #define TCM_REG_PBF_IFEN					 0x50024
4117adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#7
4118adfc5217SJeff Kirsher    interface. */
4119adfc5217SJeff Kirsher #define TCM_REG_PBF_LENGTH_MIS					 0x5016c
4120adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
4121adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4122adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4123adfc5217SJeff Kirsher #define TCM_REG_PBF_WEIGHT					 0x500b4
4124adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM0_0					 0x500e0
4125adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM0_1					 0x500e4
4126adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM1_0					 0x500e8
4127adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM1_1					 0x500ec
4128adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM2_0					 0x500f0
4129adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM2_1					 0x500f4
4130adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM3_0					 0x500f8
4131adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM3_1					 0x500fc
4132adfc5217SJeff Kirsher /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
4133adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4134adfc5217SJeff Kirsher    if 1 - normal activity. */
4135adfc5217SJeff Kirsher #define TCM_REG_PRS_IFEN					 0x50020
4136adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#6
4137adfc5217SJeff Kirsher    interface. */
4138adfc5217SJeff Kirsher #define TCM_REG_PRS_LENGTH_MIS					 0x50168
4139adfc5217SJeff Kirsher /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
4140adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4141adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4142adfc5217SJeff Kirsher #define TCM_REG_PRS_WEIGHT					 0x500b0
4143adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
4144adfc5217SJeff Kirsher #define TCM_REG_STOP_EVNT_ID					 0x500a8
4145adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the STORM
4146adfc5217SJeff Kirsher    interface. */
4147adfc5217SJeff Kirsher #define TCM_REG_STORM_LENGTH_MIS				 0x50160
4148adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4149adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4150adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4151adfc5217SJeff Kirsher #define TCM_REG_STORM_TCM_IFEN					 0x50010
4152adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4153adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4154adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4155adfc5217SJeff Kirsher #define TCM_REG_STORM_WEIGHT					 0x500ac
4156adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4157adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4158adfc5217SJeff Kirsher    if 1 - normal activity. */
4159adfc5217SJeff Kirsher #define TCM_REG_TCM_CFC_IFEN					 0x50040
4160adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
4161adfc5217SJeff Kirsher #define TCM_REG_TCM_INT_MASK					 0x501dc
4162adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
4163adfc5217SJeff Kirsher #define TCM_REG_TCM_INT_STS					 0x501d0
4164adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
4165adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_MASK					 0x501ec
4166adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
4167adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_STS					 0x501e0
4168adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
4169adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_STS_CLR				 0x501e4
4170adfc5217SJeff Kirsher /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
4171adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4172adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
4173adfc5217SJeff Kirsher    when the input message Reg1WbFlg isn't set. */
4174adfc5217SJeff Kirsher #define TCM_REG_TCM_REG0_SZ					 0x500d8
4175adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4176adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4177adfc5217SJeff Kirsher    if 1 - normal activity. */
4178adfc5217SJeff Kirsher #define TCM_REG_TCM_STORM0_IFEN 				 0x50004
4179adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4180adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4181adfc5217SJeff Kirsher    if 1 - normal activity. */
4182adfc5217SJeff Kirsher #define TCM_REG_TCM_STORM1_IFEN 				 0x50008
4183adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4184adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4185adfc5217SJeff Kirsher    if 1 - normal activity. */
4186adfc5217SJeff Kirsher #define TCM_REG_TCM_TQM_IFEN					 0x5000c
4187adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4188adfc5217SJeff Kirsher #define TCM_REG_TCM_TQM_USE_Q					 0x500d4
4189adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
4190adfc5217SJeff Kirsher #define TCM_REG_TM_TCM_HDR					 0x50098
4191adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4192adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4193adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4194adfc5217SJeff Kirsher #define TCM_REG_TM_TCM_IFEN					 0x5001c
4195adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4196adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4197adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4198adfc5217SJeff Kirsher #define TCM_REG_TM_WEIGHT					 0x500d0
4199adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4200adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4201adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
4202adfc5217SJeff Kirsher #define TCM_REG_TQM_INIT_CRD					 0x5021c
4203adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4204adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4205adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4206adfc5217SJeff Kirsher #define TCM_REG_TQM_P_WEIGHT					 0x500c8
4207adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4208adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4209adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4210adfc5217SJeff Kirsher #define TCM_REG_TQM_S_WEIGHT					 0x500cc
4211adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
4212adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_HDR_P					 0x50090
4213adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
4214adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_HDR_S					 0x50094
4215adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4216adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4217adfc5217SJeff Kirsher    if 1 - normal activity. */
4218adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_IFEN					 0x50014
4219adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4220adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4221adfc5217SJeff Kirsher    if 1 - normal activity. */
4222adfc5217SJeff Kirsher #define TCM_REG_TSDM_IFEN					 0x50018
4223adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the SDM
4224adfc5217SJeff Kirsher    interface. */
4225adfc5217SJeff Kirsher #define TCM_REG_TSDM_LENGTH_MIS 				 0x50164
4226adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4227adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4228adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4229adfc5217SJeff Kirsher #define TCM_REG_TSDM_WEIGHT					 0x500c4
4230adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
4231adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4232adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4233adfc5217SJeff Kirsher #define TCM_REG_USEM_IFEN					 0x50028
4234adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#8
4235adfc5217SJeff Kirsher    interface. */
4236adfc5217SJeff Kirsher #define TCM_REG_USEM_LENGTH_MIS 				 0x50170
4237adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
4238adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4239adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4240adfc5217SJeff Kirsher #define TCM_REG_USEM_WEIGHT					 0x500b8
4241adfc5217SJeff Kirsher /* [RW 21] Indirect access to the descriptor table of the XX protection
4242adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - length of the message; 15:6] - message
4243adfc5217SJeff Kirsher    pointer; 20:16] - next pointer. */
4244adfc5217SJeff Kirsher #define TCM_REG_XX_DESCR_TABLE					 0x50280
4245adfc5217SJeff Kirsher #define TCM_REG_XX_DESCR_TABLE_SIZE				 29
4246adfc5217SJeff Kirsher /* [R 6] Use to read the value of XX protection Free counter. */
4247adfc5217SJeff Kirsher #define TCM_REG_XX_FREE 					 0x50178
4248adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
4249adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
4250adfc5217SJeff Kirsher    messages. Max credit available - 127.Write writes the initial credit
4251adfc5217SJeff Kirsher    value; read returns the current value of the credit counter. Must be
4252adfc5217SJeff Kirsher    initialized to 19 at start-up. */
4253adfc5217SJeff Kirsher #define TCM_REG_XX_INIT_CRD					 0x50220
4254adfc5217SJeff Kirsher /* [RW 6] Maximum link list size (messages locked) per connection in the XX
4255adfc5217SJeff Kirsher    protection. */
4256adfc5217SJeff Kirsher #define TCM_REG_XX_MAX_LL_SZ					 0x50044
4257adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
4258adfc5217SJeff Kirsher    protection. ~tcm_registers_xx_free.xx_free is read on read. */
4259adfc5217SJeff Kirsher #define TCM_REG_XX_MSG_NUM					 0x50224
4260adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4261adfc5217SJeff Kirsher #define TCM_REG_XX_OVFL_EVNT_ID 				 0x50048
4262adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4263adfc5217SJeff Kirsher    The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
4264adfc5217SJeff Kirsher    header pointer. */
4265adfc5217SJeff Kirsher #define TCM_REG_XX_TABLE					 0x50240
4266adfc5217SJeff Kirsher /* [RW 4] Load value for cfc ac credit cnt. */
4267adfc5217SJeff Kirsher #define TM_REG_CFC_AC_CRDCNT_VAL				 0x164208
4268adfc5217SJeff Kirsher /* [RW 4] Load value for cfc cld credit cnt. */
4269adfc5217SJeff Kirsher #define TM_REG_CFC_CLD_CRDCNT_VAL				 0x164210
4270adfc5217SJeff Kirsher /* [RW 8] Client0 context region. */
4271adfc5217SJeff Kirsher #define TM_REG_CL0_CONT_REGION					 0x164030
4272adfc5217SJeff Kirsher /* [RW 8] Client1 context region. */
4273adfc5217SJeff Kirsher #define TM_REG_CL1_CONT_REGION					 0x164034
4274adfc5217SJeff Kirsher /* [RW 8] Client2 context region. */
4275adfc5217SJeff Kirsher #define TM_REG_CL2_CONT_REGION					 0x164038
4276adfc5217SJeff Kirsher /* [RW 2] Client in High priority client number. */
4277adfc5217SJeff Kirsher #define TM_REG_CLIN_PRIOR0_CLIENT				 0x164024
4278adfc5217SJeff Kirsher /* [RW 4] Load value for clout0 cred cnt. */
4279adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT0_VAL				 0x164220
4280adfc5217SJeff Kirsher /* [RW 4] Load value for clout1 cred cnt. */
4281adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT1_VAL				 0x164228
4282adfc5217SJeff Kirsher /* [RW 4] Load value for clout2 cred cnt. */
4283adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT2_VAL				 0x164230
4284adfc5217SJeff Kirsher /* [RW 1] Enable client0 input. */
4285adfc5217SJeff Kirsher #define TM_REG_EN_CL0_INPUT					 0x164008
4286adfc5217SJeff Kirsher /* [RW 1] Enable client1 input. */
4287adfc5217SJeff Kirsher #define TM_REG_EN_CL1_INPUT					 0x16400c
4288adfc5217SJeff Kirsher /* [RW 1] Enable client2 input. */
4289adfc5217SJeff Kirsher #define TM_REG_EN_CL2_INPUT					 0x164010
4290adfc5217SJeff Kirsher #define TM_REG_EN_LINEAR0_TIMER 				 0x164014
4291adfc5217SJeff Kirsher /* [RW 1] Enable real time counter. */
4292adfc5217SJeff Kirsher #define TM_REG_EN_REAL_TIME_CNT 				 0x1640d8
4293adfc5217SJeff Kirsher /* [RW 1] Enable for Timers state machines. */
4294adfc5217SJeff Kirsher #define TM_REG_EN_TIMERS					 0x164000
4295adfc5217SJeff Kirsher /* [RW 4] Load value for expiration credit cnt. CFC max number of
4296adfc5217SJeff Kirsher    outstanding load requests for timers (expiration) context loading. */
4297adfc5217SJeff Kirsher #define TM_REG_EXP_CRDCNT_VAL					 0x164238
4298adfc5217SJeff Kirsher /* [RW 32] Linear0 logic address. */
4299adfc5217SJeff Kirsher #define TM_REG_LIN0_LOGIC_ADDR					 0x164240
4300adfc5217SJeff Kirsher /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
4301adfc5217SJeff Kirsher #define TM_REG_LIN0_MAX_ACTIVE_CID				 0x164048
4302adfc5217SJeff Kirsher /* [ST 16] Linear0 Number of scans counter. */
4303adfc5217SJeff Kirsher #define TM_REG_LIN0_NUM_SCANS					 0x1640a0
4304adfc5217SJeff Kirsher /* [WB 64] Linear0 phy address. */
4305adfc5217SJeff Kirsher #define TM_REG_LIN0_PHY_ADDR					 0x164270
4306adfc5217SJeff Kirsher /* [RW 1] Linear0 physical address valid. */
4307adfc5217SJeff Kirsher #define TM_REG_LIN0_PHY_ADDR_VALID				 0x164248
4308adfc5217SJeff Kirsher #define TM_REG_LIN0_SCAN_ON					 0x1640d0
4309adfc5217SJeff Kirsher /* [RW 24] Linear0 array scan timeout. */
4310adfc5217SJeff Kirsher #define TM_REG_LIN0_SCAN_TIME					 0x16403c
4311adfc5217SJeff Kirsher #define TM_REG_LIN0_VNIC_UC					 0x164128
4312adfc5217SJeff Kirsher /* [RW 32] Linear1 logic address. */
4313adfc5217SJeff Kirsher #define TM_REG_LIN1_LOGIC_ADDR					 0x164250
4314adfc5217SJeff Kirsher /* [WB 64] Linear1 phy address. */
4315adfc5217SJeff Kirsher #define TM_REG_LIN1_PHY_ADDR					 0x164280
4316adfc5217SJeff Kirsher /* [RW 1] Linear1 physical address valid. */
4317adfc5217SJeff Kirsher #define TM_REG_LIN1_PHY_ADDR_VALID				 0x164258
4318adfc5217SJeff Kirsher /* [RW 6] Linear timer set_clear fifo threshold. */
4319adfc5217SJeff Kirsher #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR			 0x164070
4320adfc5217SJeff Kirsher /* [RW 2] Load value for pci arbiter credit cnt. */
4321adfc5217SJeff Kirsher #define TM_REG_PCIARB_CRDCNT_VAL				 0x164260
4322adfc5217SJeff Kirsher /* [RW 20] The amount of hardware cycles for each timer tick. */
4323adfc5217SJeff Kirsher #define TM_REG_TIMER_TICK_SIZE					 0x16401c
4324adfc5217SJeff Kirsher /* [RW 8] Timers Context region. */
4325adfc5217SJeff Kirsher #define TM_REG_TM_CONTEXT_REGION				 0x164044
4326adfc5217SJeff Kirsher /* [RW 1] Interrupt mask register #0 read/write */
4327adfc5217SJeff Kirsher #define TM_REG_TM_INT_MASK					 0x1640fc
4328adfc5217SJeff Kirsher /* [R 1] Interrupt register #0 read */
4329adfc5217SJeff Kirsher #define TM_REG_TM_INT_STS					 0x1640f0
4330adfc5217SJeff Kirsher /* [RW 7] Parity mask register #0 read/write */
4331adfc5217SJeff Kirsher #define TM_REG_TM_PRTY_MASK					 0x16410c
4332adfc5217SJeff Kirsher /* [RC 7] Parity register #0 read clear */
4333adfc5217SJeff Kirsher #define TM_REG_TM_PRTY_STS_CLR					 0x164104
4334adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
4335adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_0				 0x42038
4336adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_1				 0x4203c
4337adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_2				 0x42040
4338adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_3				 0x42044
4339adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_4				 0x42048
4340adfc5217SJeff Kirsher /* [RW 1] The T bit for aggregated interrupt 0 */
4341adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_T_0					 0x420b8
4342adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_T_1					 0x420bc
4343adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4344adfc5217SJeff Kirsher #define TSDM_REG_CFC_RSP_START_ADDR				 0x42008
4345adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
4346adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX0				 0x4201c
4347adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
4348adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX1				 0x42020
4349adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
4350adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX2				 0x42024
4351adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
4352adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX3				 0x42028
4353adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
4354adfc5217SJeff Kirsher    counters. */
4355adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_START_ADDR 			 0x4200c
4356adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_IN1					 0x42238
4357adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_IN2					 0x4223c
4358adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_OUT1					 0x42240
4359adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_OUT2					 0x42244
4360adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
4361adfc5217SJeff Kirsher    interface without receiving any ACK. */
4362adfc5217SJeff Kirsher #define TSDM_REG_INIT_CREDIT_PXP_CTRL				 0x424bc
4363adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
4364adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0x4227c
4365adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
4366adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_PKT_END_MSG				 0x42274
4367adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
4368adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0x42278
4369adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
4370adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q0_CMD					 0x42248
4371adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
4372adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q10_CMD 				 0x4226c
4373adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
4374adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q11_CMD 				 0x42270
4375adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
4376adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q1_CMD					 0x4224c
4377adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
4378adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q3_CMD					 0x42250
4379adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
4380adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q4_CMD					 0x42254
4381adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
4382adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q5_CMD					 0x42258
4383adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
4384adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q6_CMD					 0x4225c
4385adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
4386adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q7_CMD					 0x42260
4387adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
4388adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q8_CMD					 0x42264
4389adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
4390adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q9_CMD					 0x42268
4391adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the packet end message */
4392adfc5217SJeff Kirsher #define TSDM_REG_PCK_END_MSG_START_ADDR 			 0x42014
4393adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
4394adfc5217SJeff Kirsher #define TSDM_REG_Q_COUNTER_START_ADDR				 0x42010
4395adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4396adfc5217SJeff Kirsher #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0x42548
4397adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
4398adfc5217SJeff Kirsher #define TSDM_REG_SYNC_PARSER_EMPTY				 0x42550
4399adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
4400adfc5217SJeff Kirsher #define TSDM_REG_SYNC_SYNC_EMPTY				 0x42558
4401adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
4402adfc5217SJeff Kirsher    ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
4403adfc5217SJeff Kirsher #define TSDM_REG_TIMER_TICK					 0x42000
4404adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
4405adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_MASK_0				 0x4229c
4406adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_MASK_1				 0x422ac
4407adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
4408adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_STS_0 				 0x42290
4409adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_STS_1 				 0x422a0
4410adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
4411adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_MASK 				 0x422bc
4412adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
4413adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_STS					 0x422b0
4414adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
4415adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_STS_CLR				 0x422b4
4416adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
4417adfc5217SJeff Kirsher #define TSEM_REG_ARB_CYCLE_SIZE 				 0x180034
4418adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
4419adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4420adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4421adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT0					 0x180020
4422adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
4423adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4424adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4425adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
4426adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT1					 0x180024
4427adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
4428adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4429adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4430adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4431adfc5217SJeff Kirsher    and ~tsem_registers_arb_element1.arb_element1 */
4432adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT2					 0x180028
4433adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
4434adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4435adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4436adfc5217SJeff Kirsher    not be equal to register ~tsem_registers_arb_element0.arb_element0 and
4437adfc5217SJeff Kirsher    ~tsem_registers_arb_element1.arb_element1 and
4438adfc5217SJeff Kirsher    ~tsem_registers_arb_element2.arb_element2 */
4439adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT3					 0x18002c
4440adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
4441adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4442adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4443adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4444adfc5217SJeff Kirsher    and ~tsem_registers_arb_element1.arb_element1 and
4445adfc5217SJeff Kirsher    ~tsem_registers_arb_element2.arb_element2 and
4446adfc5217SJeff Kirsher    ~tsem_registers_arb_element3.arb_element3 */
4447adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT4					 0x180030
4448adfc5217SJeff Kirsher #define TSEM_REG_ENABLE_IN					 0x1800a4
4449adfc5217SJeff Kirsher #define TSEM_REG_ENABLE_OUT					 0x1800a8
4450adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
4451adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
4452adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
4453adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
4454adfc5217SJeff Kirsher #define TSEM_REG_FAST_MEMORY					 0x1a0000
4455adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
4456adfc5217SJeff Kirsher    by the microcode */
4457adfc5217SJeff Kirsher #define TSEM_REG_FIC0_DISABLE					 0x180224
4458adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
4459adfc5217SJeff Kirsher    by the microcode */
4460adfc5217SJeff Kirsher #define TSEM_REG_FIC1_DISABLE					 0x180234
4461adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
4462adfc5217SJeff Kirsher    the middle of the work */
4463adfc5217SJeff Kirsher #define TSEM_REG_INT_TABLE					 0x180400
4464adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4465adfc5217SJeff Kirsher    FIC0 */
4466adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FIC0					 0x180000
4467adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4468adfc5217SJeff Kirsher    FIC1 */
4469adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FIC1					 0x180004
4470adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4471adfc5217SJeff Kirsher    FOC0 */
4472adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC0					 0x180008
4473adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4474adfc5217SJeff Kirsher    FOC1 */
4475adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC1					 0x18000c
4476adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4477adfc5217SJeff Kirsher    FOC2 */
4478adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC2					 0x180010
4479adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4480adfc5217SJeff Kirsher    FOC3 */
4481adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC3					 0x180014
4482adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
4483adfc5217SJeff Kirsher    during run_time by the microcode */
4484adfc5217SJeff Kirsher #define TSEM_REG_PAS_DISABLE					 0x18024c
4485adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
4486adfc5217SJeff Kirsher #define TSEM_REG_PASSIVE_BUFFER 				 0x181000
4487adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4488adfc5217SJeff Kirsher #define TSEM_REG_PRAM						 0x1c0000
4489adfc5217SJeff Kirsher /* [R 8] Valid sleeping threads indication have bit per thread */
4490adfc5217SJeff Kirsher #define TSEM_REG_SLEEP_THREADS_VALID				 0x18026c
4491adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
4492adfc5217SJeff Kirsher #define TSEM_REG_SLOW_EXT_STORE_EMPTY				 0x1802a0
4493adfc5217SJeff Kirsher /* [RW 8] List of free threads . There is a bit per thread. */
4494adfc5217SJeff Kirsher #define TSEM_REG_THREADS_LIST					 0x1802e4
4495adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
4496adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_CLR_0				 0x180118
4497adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_CLR_1				 0x180128
4498adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
4499adfc5217SJeff Kirsher #define TSEM_REG_TS_0_AS					 0x180038
4500adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
4501adfc5217SJeff Kirsher #define TSEM_REG_TS_10_AS					 0x180060
4502adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
4503adfc5217SJeff Kirsher #define TSEM_REG_TS_11_AS					 0x180064
4504adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
4505adfc5217SJeff Kirsher #define TSEM_REG_TS_12_AS					 0x180068
4506adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
4507adfc5217SJeff Kirsher #define TSEM_REG_TS_13_AS					 0x18006c
4508adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
4509adfc5217SJeff Kirsher #define TSEM_REG_TS_14_AS					 0x180070
4510adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
4511adfc5217SJeff Kirsher #define TSEM_REG_TS_15_AS					 0x180074
4512adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
4513adfc5217SJeff Kirsher #define TSEM_REG_TS_16_AS					 0x180078
4514adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
4515adfc5217SJeff Kirsher #define TSEM_REG_TS_17_AS					 0x18007c
4516adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
4517adfc5217SJeff Kirsher #define TSEM_REG_TS_18_AS					 0x180080
4518adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
4519adfc5217SJeff Kirsher #define TSEM_REG_TS_1_AS					 0x18003c
4520adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
4521adfc5217SJeff Kirsher #define TSEM_REG_TS_2_AS					 0x180040
4522adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
4523adfc5217SJeff Kirsher #define TSEM_REG_TS_3_AS					 0x180044
4524adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
4525adfc5217SJeff Kirsher #define TSEM_REG_TS_4_AS					 0x180048
4526adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
4527adfc5217SJeff Kirsher #define TSEM_REG_TS_5_AS					 0x18004c
4528adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
4529adfc5217SJeff Kirsher #define TSEM_REG_TS_6_AS					 0x180050
4530adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
4531adfc5217SJeff Kirsher #define TSEM_REG_TS_7_AS					 0x180054
4532adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
4533adfc5217SJeff Kirsher #define TSEM_REG_TS_8_AS					 0x180058
4534adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
4535adfc5217SJeff Kirsher #define TSEM_REG_TS_9_AS					 0x18005c
4536adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
4537adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_MASK_0				 0x180100
4538adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_MASK_1				 0x180110
4539adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
4540adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_STS_0 				 0x1800f4
4541adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_STS_1 				 0x180104
4542adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
4543adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_MASK_0				 0x180120
4544adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_MASK_1				 0x180130
4545adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
4546adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_0				 0x180114
4547adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_1				 0x180124
4548adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
4549adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
4550adfc5217SJeff Kirsher #define TSEM_REG_VFPF_ERR_NUM					 0x180380
4551adfc5217SJeff Kirsher /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
4552adfc5217SJeff Kirsher  * [10:8] of the address should be the offset within the accessed LCID
4553adfc5217SJeff Kirsher  * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
4554adfc5217SJeff Kirsher  * LCID100. The RBC address should be 12'ha64. */
4555adfc5217SJeff Kirsher #define UCM_REG_AG_CTX						 0xe2000
4556adfc5217SJeff Kirsher /* [R 5] Used to read the XX protection CAM occupancy counter. */
4557adfc5217SJeff Kirsher #define UCM_REG_CAM_OCCUP					 0xe0170
4558adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4559adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4560adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4561adfc5217SJeff Kirsher #define UCM_REG_CDU_AG_RD_IFEN					 0xe0038
4562adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4563adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
4564adfc5217SJeff Kirsher    activity. */
4565adfc5217SJeff Kirsher #define UCM_REG_CDU_AG_WR_IFEN					 0xe0034
4566adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4567adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4568adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4569adfc5217SJeff Kirsher #define UCM_REG_CDU_SM_RD_IFEN					 0xe0040
4570adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4571adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
4572adfc5217SJeff Kirsher    normal activity. */
4573adfc5217SJeff Kirsher #define UCM_REG_CDU_SM_WR_IFEN					 0xe003c
4574adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4575adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4576adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
4577adfc5217SJeff Kirsher #define UCM_REG_CFC_INIT_CRD					 0xe0204
4578adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4579adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4580adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4581adfc5217SJeff Kirsher #define UCM_REG_CP_WEIGHT					 0xe00c4
4582adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4583adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4584adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4585adfc5217SJeff Kirsher #define UCM_REG_CSEM_IFEN					 0xe0028
4586adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4587adfc5217SJeff Kirsher    at the csem interface is detected. */
4588adfc5217SJeff Kirsher #define UCM_REG_CSEM_LENGTH_MIS 				 0xe0160
4589adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4590adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4591adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4592adfc5217SJeff Kirsher #define UCM_REG_CSEM_WEIGHT					 0xe00b8
4593adfc5217SJeff Kirsher /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
4594adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4595adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4596adfc5217SJeff Kirsher #define UCM_REG_DORQ_IFEN					 0xe0030
4597adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4598adfc5217SJeff Kirsher    at the dorq interface is detected. */
4599adfc5217SJeff Kirsher #define UCM_REG_DORQ_LENGTH_MIS 				 0xe0168
4600adfc5217SJeff Kirsher /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
4601adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4602adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4603adfc5217SJeff Kirsher #define UCM_REG_DORQ_WEIGHT					 0xe00c0
4604adfc5217SJeff Kirsher /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
4605adfc5217SJeff Kirsher #define UCM_REG_ERR_EVNT_ID					 0xe00a4
4606adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
4607adfc5217SJeff Kirsher #define UCM_REG_ERR_UCM_HDR					 0xe00a0
4608adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
4609adfc5217SJeff Kirsher #define UCM_REG_EXPR_EVNT_ID					 0xe00a8
4610adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4611adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4612adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4613adfc5217SJeff Kirsher #define UCM_REG_FIC0_INIT_CRD					 0xe020c
4614adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4615adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4616adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4617adfc5217SJeff Kirsher #define UCM_REG_FIC1_INIT_CRD					 0xe0210
4618adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4619adfc5217SJeff Kirsher    - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
4620adfc5217SJeff Kirsher    ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
4621adfc5217SJeff Kirsher    ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
4622adfc5217SJeff Kirsher #define UCM_REG_GR_ARB_TYPE					 0xe0144
4623adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4624adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel group is
4625adfc5217SJeff Kirsher    compliment to the others. */
4626adfc5217SJeff Kirsher #define UCM_REG_GR_LD0_PR					 0xe014c
4627adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4628adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel group is
4629adfc5217SJeff Kirsher    compliment to the others. */
4630adfc5217SJeff Kirsher #define UCM_REG_GR_LD1_PR					 0xe0150
4631adfc5217SJeff Kirsher /* [RW 2] The queue index for invalidate counter flag decision. */
4632adfc5217SJeff Kirsher #define UCM_REG_INV_CFLG_Q					 0xe00e4
4633adfc5217SJeff Kirsher /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
4634adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. the double REG-pairs are
4635adfc5217SJeff Kirsher    used in order to align to STORM context row size of 128 bits. The offset
4636adfc5217SJeff Kirsher    of these data in the STORM context is always 0. Index _i stands for the
4637adfc5217SJeff Kirsher    connection type (one of 16). */
4638adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_0					 0xe0054
4639adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_1					 0xe0058
4640adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_2					 0xe005c
4641adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_3					 0xe0060
4642adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_4					 0xe0064
4643adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_5					 0xe0068
4644adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM0_0					 0xe0110
4645adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM0_1					 0xe0114
4646adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM1_0					 0xe0118
4647adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM1_1					 0xe011c
4648adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM2_0					 0xe0120
4649adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM2_1					 0xe0124
4650adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM3_0					 0xe0128
4651adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM3_1					 0xe012c
4652adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
4653adfc5217SJeff Kirsher #define UCM_REG_STOP_EVNT_ID					 0xe00ac
4654adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4655adfc5217SJeff Kirsher    at the STORM interface is detected. */
4656adfc5217SJeff Kirsher #define UCM_REG_STORM_LENGTH_MIS				 0xe0154
4657adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4658adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4659adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4660adfc5217SJeff Kirsher #define UCM_REG_STORM_UCM_IFEN					 0xe0010
4661adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4662adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4663adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4664adfc5217SJeff Kirsher #define UCM_REG_STORM_WEIGHT					 0xe00b0
4665adfc5217SJeff Kirsher /* [RW 4] Timers output initial credit. Max credit available - 15.Write
4666adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4667adfc5217SJeff Kirsher    credit counter. Must be initialized to 4 at start-up. */
4668adfc5217SJeff Kirsher #define UCM_REG_TM_INIT_CRD					 0xe021c
4669adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
4670adfc5217SJeff Kirsher #define UCM_REG_TM_UCM_HDR					 0xe009c
4671adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4672adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4673adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4674adfc5217SJeff Kirsher #define UCM_REG_TM_UCM_IFEN					 0xe001c
4675adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4676adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4677adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4678adfc5217SJeff Kirsher #define UCM_REG_TM_WEIGHT					 0xe00d4
4679adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
4680adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4681adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4682adfc5217SJeff Kirsher #define UCM_REG_TSEM_IFEN					 0xe0024
4683adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4684adfc5217SJeff Kirsher    at the tsem interface is detected. */
4685adfc5217SJeff Kirsher #define UCM_REG_TSEM_LENGTH_MIS 				 0xe015c
4686adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
4687adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4688adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4689adfc5217SJeff Kirsher #define UCM_REG_TSEM_WEIGHT					 0xe00b4
4690adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4691adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4692adfc5217SJeff Kirsher    if 1 - normal activity. */
4693adfc5217SJeff Kirsher #define UCM_REG_UCM_CFC_IFEN					 0xe0044
4694adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
4695adfc5217SJeff Kirsher #define UCM_REG_UCM_INT_MASK					 0xe01d4
4696adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
4697adfc5217SJeff Kirsher #define UCM_REG_UCM_INT_STS					 0xe01c8
4698adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
4699adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_MASK					 0xe01e4
4700adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
4701adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_STS					 0xe01d8
4702adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
4703adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_STS_CLR				 0xe01dc
4704adfc5217SJeff Kirsher /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
4705adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4706adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
4707adfc5217SJeff Kirsher    when the Reg1WbFlg isn't set. */
4708adfc5217SJeff Kirsher #define UCM_REG_UCM_REG0_SZ					 0xe00dc
4709adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4710adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4711adfc5217SJeff Kirsher    if 1 - normal activity. */
4712adfc5217SJeff Kirsher #define UCM_REG_UCM_STORM0_IFEN 				 0xe0004
4713adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4714adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4715adfc5217SJeff Kirsher    if 1 - normal activity. */
4716adfc5217SJeff Kirsher #define UCM_REG_UCM_STORM1_IFEN 				 0xe0008
4717adfc5217SJeff Kirsher /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
4718adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4719adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4720adfc5217SJeff Kirsher #define UCM_REG_UCM_TM_IFEN					 0xe0020
4721adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4722adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4723adfc5217SJeff Kirsher    if 1 - normal activity. */
4724adfc5217SJeff Kirsher #define UCM_REG_UCM_UQM_IFEN					 0xe000c
4725adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4726adfc5217SJeff Kirsher #define UCM_REG_UCM_UQM_USE_Q					 0xe00d8
4727adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4728adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4729adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
4730adfc5217SJeff Kirsher #define UCM_REG_UQM_INIT_CRD					 0xe0220
4731adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4732adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4733adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4734adfc5217SJeff Kirsher #define UCM_REG_UQM_P_WEIGHT					 0xe00cc
4735adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4736adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4737adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4738adfc5217SJeff Kirsher #define UCM_REG_UQM_S_WEIGHT					 0xe00d0
4739adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
4740adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_HDR_P					 0xe0094
4741adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
4742adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_HDR_S					 0xe0098
4743adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4744adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4745adfc5217SJeff Kirsher    if 1 - normal activity. */
4746adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_IFEN					 0xe0014
4747adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4748adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4749adfc5217SJeff Kirsher    if 1 - normal activity. */
4750adfc5217SJeff Kirsher #define UCM_REG_USDM_IFEN					 0xe0018
4751adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4752adfc5217SJeff Kirsher    at the SDM interface is detected. */
4753adfc5217SJeff Kirsher #define UCM_REG_USDM_LENGTH_MIS 				 0xe0158
4754adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4755adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4756adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4757adfc5217SJeff Kirsher #define UCM_REG_USDM_WEIGHT					 0xe00c8
4758adfc5217SJeff Kirsher /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
4759adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4760adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4761adfc5217SJeff Kirsher #define UCM_REG_XSEM_IFEN					 0xe002c
4762adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4763adfc5217SJeff Kirsher    at the xsem interface isdetected. */
4764adfc5217SJeff Kirsher #define UCM_REG_XSEM_LENGTH_MIS 				 0xe0164
4765adfc5217SJeff Kirsher /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
4766adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4767adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4768adfc5217SJeff Kirsher #define UCM_REG_XSEM_WEIGHT					 0xe00bc
4769adfc5217SJeff Kirsher /* [RW 20] Indirect access to the descriptor table of the XX protection
4770adfc5217SJeff Kirsher    mechanism. The fields are:[5:0] - message length; 14:6] - message
4771adfc5217SJeff Kirsher    pointer; 19:15] - next pointer. */
4772adfc5217SJeff Kirsher #define UCM_REG_XX_DESCR_TABLE					 0xe0280
4773adfc5217SJeff Kirsher #define UCM_REG_XX_DESCR_TABLE_SIZE				 27
4774adfc5217SJeff Kirsher /* [R 6] Use to read the XX protection Free counter. */
4775adfc5217SJeff Kirsher #define UCM_REG_XX_FREE 					 0xe016c
4776adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
4777adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
4778adfc5217SJeff Kirsher    messages. Write writes the initial credit value; read returns the current
4779adfc5217SJeff Kirsher    value of the credit counter. Must be initialized to 12 at start-up. */
4780adfc5217SJeff Kirsher #define UCM_REG_XX_INIT_CRD					 0xe0224
4781adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
4782adfc5217SJeff Kirsher    protection. ~ucm_registers_xx_free.xx_free read on read. */
4783adfc5217SJeff Kirsher #define UCM_REG_XX_MSG_NUM					 0xe0228
4784adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4785adfc5217SJeff Kirsher #define UCM_REG_XX_OVFL_EVNT_ID 				 0xe004c
4786adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4787adfc5217SJeff Kirsher    The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
4788adfc5217SJeff Kirsher    header pointer. */
4789adfc5217SJeff Kirsher #define UCM_REG_XX_TABLE					 0xe0300
4790adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE			 (0x1<<28)
4791adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_LOOP_ENA			 (0x1<<15)
4792adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK			 (0x1<<24)
4793adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PAD_EN				 (0x1<<5)
4794adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE			 (0x1<<8)
4795adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PROMIS_EN			 (0x1<<4)
4796adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_RX_ENA				 (0x1<<1)
4797adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_SW_RESET			 (0x1<<13)
4798adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_TX_ENA				 (0x1<<0)
4799adfc5217SJeff Kirsher #define UMAC_REG_COMMAND_CONFIG					 0x8
4800adfc5217SJeff Kirsher /* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
4801adfc5217SJeff Kirsher  * to bit 17 of the MAC address etc. */
4802adfc5217SJeff Kirsher #define UMAC_REG_MAC_ADDR0					 0xc
4803adfc5217SJeff Kirsher /* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
4804adfc5217SJeff Kirsher  * refers to Bit 1 of the MAC address etc. Bits 16 to 31 are reserved. */
4805adfc5217SJeff Kirsher #define UMAC_REG_MAC_ADDR1					 0x10
4806adfc5217SJeff Kirsher /* [RW 14] Defines a 14-Bit maximum frame length used by the MAC receive
4807adfc5217SJeff Kirsher  * logic to check frames. */
4808adfc5217SJeff Kirsher #define UMAC_REG_MAXFR						 0x14
4809adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
4810adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_0				 0xc4038
4811adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_1				 0xc403c
4812adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_2				 0xc4040
4813adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_4				 0xc4048
4814adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_5				 0xc404c
4815adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_6				 0xc4050
4816adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
4817adfc5217SJeff Kirsher    or auto-mask-mode (1) */
4818adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_0 				 0xc41b8
4819adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_1 				 0xc41bc
4820adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_4 				 0xc41c8
4821adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_5 				 0xc41cc
4822adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_6 				 0xc41d0
4823adfc5217SJeff Kirsher /* [RW 1] The T bit for aggregated interrupt 5 */
4824adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_T_5					 0xc40cc
4825adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_T_6					 0xc40d0
4826adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4827adfc5217SJeff Kirsher #define USDM_REG_CFC_RSP_START_ADDR				 0xc4008
4828adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
4829adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX0				 0xc401c
4830adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
4831adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX1				 0xc4020
4832adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
4833adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX2				 0xc4024
4834adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
4835adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX3				 0xc4028
4836adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
4837adfc5217SJeff Kirsher    counters. */
4838adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_START_ADDR 			 0xc400c
4839adfc5217SJeff Kirsher #define USDM_REG_ENABLE_IN1					 0xc4238
4840adfc5217SJeff Kirsher #define USDM_REG_ENABLE_IN2					 0xc423c
4841adfc5217SJeff Kirsher #define USDM_REG_ENABLE_OUT1					 0xc4240
4842adfc5217SJeff Kirsher #define USDM_REG_ENABLE_OUT2					 0xc4244
4843adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
4844adfc5217SJeff Kirsher    interface without receiving any ACK. */
4845adfc5217SJeff Kirsher #define USDM_REG_INIT_CREDIT_PXP_CTRL				 0xc44c0
4846adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
4847adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0xc4280
4848adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
4849adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_PKT_END_MSG				 0xc4278
4850adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
4851adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_PXP_ASYNC_REQ				 0xc427c
4852adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
4853adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q0_CMD					 0xc4248
4854adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
4855adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q10_CMD 				 0xc4270
4856adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
4857adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q11_CMD 				 0xc4274
4858adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
4859adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q1_CMD					 0xc424c
4860adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 2 */
4861adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q2_CMD					 0xc4250
4862adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
4863adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q3_CMD					 0xc4254
4864adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
4865adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q4_CMD					 0xc4258
4866adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
4867adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q5_CMD					 0xc425c
4868adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
4869adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q6_CMD					 0xc4260
4870adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
4871adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q7_CMD					 0xc4264
4872adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
4873adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q8_CMD					 0xc4268
4874adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
4875adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q9_CMD					 0xc426c
4876adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the packet end message */
4877adfc5217SJeff Kirsher #define USDM_REG_PCK_END_MSG_START_ADDR 			 0xc4014
4878adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
4879adfc5217SJeff Kirsher #define USDM_REG_Q_COUNTER_START_ADDR				 0xc4010
4880adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4881adfc5217SJeff Kirsher #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0xc4550
4882adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
4883adfc5217SJeff Kirsher #define USDM_REG_SYNC_PARSER_EMPTY				 0xc4558
4884adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
4885adfc5217SJeff Kirsher #define USDM_REG_SYNC_SYNC_EMPTY				 0xc4560
4886adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
4887adfc5217SJeff Kirsher    ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
4888adfc5217SJeff Kirsher #define USDM_REG_TIMER_TICK					 0xc4000
4889adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
4890adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_MASK_0				 0xc42a0
4891adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_MASK_1				 0xc42b0
4892adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
4893adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_STS_0 				 0xc4294
4894adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_STS_1 				 0xc42a4
4895adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
4896adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_MASK 				 0xc42c0
4897adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
4898adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_STS					 0xc42b4
4899adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
4900adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_STS_CLR				 0xc42b8
4901adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
4902adfc5217SJeff Kirsher #define USEM_REG_ARB_CYCLE_SIZE 				 0x300034
4903adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
4904adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4905adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4906adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT0					 0x300020
4907adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
4908adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4909adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4910adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
4911adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT1					 0x300024
4912adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
4913adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4914adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4915adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0
4916adfc5217SJeff Kirsher    and ~usem_registers_arb_element1.arb_element1 */
4917adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT2					 0x300028
4918adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
4919adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4920adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4921adfc5217SJeff Kirsher    not be equal to register ~usem_registers_arb_element0.arb_element0 and
4922adfc5217SJeff Kirsher    ~usem_registers_arb_element1.arb_element1 and
4923adfc5217SJeff Kirsher    ~usem_registers_arb_element2.arb_element2 */
4924adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT3					 0x30002c
4925adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
4926adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4927adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4928adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0
4929adfc5217SJeff Kirsher    and ~usem_registers_arb_element1.arb_element1 and
4930adfc5217SJeff Kirsher    ~usem_registers_arb_element2.arb_element2 and
4931adfc5217SJeff Kirsher    ~usem_registers_arb_element3.arb_element3 */
4932adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT4					 0x300030
4933adfc5217SJeff Kirsher #define USEM_REG_ENABLE_IN					 0x3000a4
4934adfc5217SJeff Kirsher #define USEM_REG_ENABLE_OUT					 0x3000a8
4935adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
4936adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
4937adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
4938adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
4939adfc5217SJeff Kirsher #define USEM_REG_FAST_MEMORY					 0x320000
4940adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
4941adfc5217SJeff Kirsher    by the microcode */
4942adfc5217SJeff Kirsher #define USEM_REG_FIC0_DISABLE					 0x300224
4943adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
4944adfc5217SJeff Kirsher    by the microcode */
4945adfc5217SJeff Kirsher #define USEM_REG_FIC1_DISABLE					 0x300234
4946adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
4947adfc5217SJeff Kirsher    the middle of the work */
4948adfc5217SJeff Kirsher #define USEM_REG_INT_TABLE					 0x300400
4949adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4950adfc5217SJeff Kirsher    FIC0 */
4951adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FIC0					 0x300000
4952adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4953adfc5217SJeff Kirsher    FIC1 */
4954adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FIC1					 0x300004
4955adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4956adfc5217SJeff Kirsher    FOC0 */
4957adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC0					 0x300008
4958adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4959adfc5217SJeff Kirsher    FOC1 */
4960adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC1					 0x30000c
4961adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4962adfc5217SJeff Kirsher    FOC2 */
4963adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC2					 0x300010
4964adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4965adfc5217SJeff Kirsher    FOC3 */
4966adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC3					 0x300014
4967adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
4968adfc5217SJeff Kirsher    during run_time by the microcode */
4969adfc5217SJeff Kirsher #define USEM_REG_PAS_DISABLE					 0x30024c
4970adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
4971adfc5217SJeff Kirsher #define USEM_REG_PASSIVE_BUFFER 				 0x302000
4972adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4973adfc5217SJeff Kirsher #define USEM_REG_PRAM						 0x340000
4974adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
4975adfc5217SJeff Kirsher #define USEM_REG_SLEEP_THREADS_VALID				 0x30026c
4976adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
4977adfc5217SJeff Kirsher #define USEM_REG_SLOW_EXT_STORE_EMPTY				 0x3002a0
4978adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
4979adfc5217SJeff Kirsher #define USEM_REG_THREADS_LIST					 0x3002e4
4980adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
4981adfc5217SJeff Kirsher #define USEM_REG_TS_0_AS					 0x300038
4982adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
4983adfc5217SJeff Kirsher #define USEM_REG_TS_10_AS					 0x300060
4984adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
4985adfc5217SJeff Kirsher #define USEM_REG_TS_11_AS					 0x300064
4986adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
4987adfc5217SJeff Kirsher #define USEM_REG_TS_12_AS					 0x300068
4988adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
4989adfc5217SJeff Kirsher #define USEM_REG_TS_13_AS					 0x30006c
4990adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
4991adfc5217SJeff Kirsher #define USEM_REG_TS_14_AS					 0x300070
4992adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
4993adfc5217SJeff Kirsher #define USEM_REG_TS_15_AS					 0x300074
4994adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
4995adfc5217SJeff Kirsher #define USEM_REG_TS_16_AS					 0x300078
4996adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
4997adfc5217SJeff Kirsher #define USEM_REG_TS_17_AS					 0x30007c
4998adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
4999adfc5217SJeff Kirsher #define USEM_REG_TS_18_AS					 0x300080
5000adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
5001adfc5217SJeff Kirsher #define USEM_REG_TS_1_AS					 0x30003c
5002adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
5003adfc5217SJeff Kirsher #define USEM_REG_TS_2_AS					 0x300040
5004adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
5005adfc5217SJeff Kirsher #define USEM_REG_TS_3_AS					 0x300044
5006adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
5007adfc5217SJeff Kirsher #define USEM_REG_TS_4_AS					 0x300048
5008adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
5009adfc5217SJeff Kirsher #define USEM_REG_TS_5_AS					 0x30004c
5010adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
5011adfc5217SJeff Kirsher #define USEM_REG_TS_6_AS					 0x300050
5012adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
5013adfc5217SJeff Kirsher #define USEM_REG_TS_7_AS					 0x300054
5014adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
5015adfc5217SJeff Kirsher #define USEM_REG_TS_8_AS					 0x300058
5016adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
5017adfc5217SJeff Kirsher #define USEM_REG_TS_9_AS					 0x30005c
5018adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5019adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_MASK_0				 0x300110
5020adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_MASK_1				 0x300120
5021adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5022adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_STS_0 				 0x300104
5023adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_STS_1 				 0x300114
5024adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
5025adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_MASK_0				 0x300130
5026adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_MASK_1				 0x300140
5027adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
5028adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_0				 0x300124
5029adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_1				 0x300134
5030adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
5031adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_CLR_0				 0x300128
5032adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_CLR_1				 0x300138
5033adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5034adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5035adfc5217SJeff Kirsher #define USEM_REG_VFPF_ERR_NUM					 0x300380
5036adfc5217SJeff Kirsher #define VFC_MEMORIES_RST_REG_CAM_RST				 (0x1<<0)
5037adfc5217SJeff Kirsher #define VFC_MEMORIES_RST_REG_RAM_RST				 (0x1<<1)
5038adfc5217SJeff Kirsher #define VFC_REG_MEMORIES_RST					 0x1943c
5039adfc5217SJeff Kirsher /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
5040adfc5217SJeff Kirsher  * [12:8] of the address should be the offset within the accessed LCID
5041adfc5217SJeff Kirsher  * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
5042adfc5217SJeff Kirsher  * LCID100. The RBC address should be 13'ha64. */
5043adfc5217SJeff Kirsher #define XCM_REG_AG_CTX						 0x28000
5044adfc5217SJeff Kirsher /* [RW 2] The queue index for registration on Aux1 counter flag. */
5045adfc5217SJeff Kirsher #define XCM_REG_AUX1_Q						 0x20134
5046adfc5217SJeff Kirsher /* [RW 2] Per each decision rule the queue index to register to. */
5047adfc5217SJeff Kirsher #define XCM_REG_AUX_CNT_FLG_Q_19				 0x201b0
5048adfc5217SJeff Kirsher /* [R 5] Used to read the XX protection CAM occupancy counter. */
5049adfc5217SJeff Kirsher #define XCM_REG_CAM_OCCUP					 0x20244
5050adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
5051adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
5052adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
5053adfc5217SJeff Kirsher #define XCM_REG_CDU_AG_RD_IFEN					 0x20044
5054adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
5055adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
5056adfc5217SJeff Kirsher    activity. */
5057adfc5217SJeff Kirsher #define XCM_REG_CDU_AG_WR_IFEN					 0x20040
5058adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
5059adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
5060adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
5061adfc5217SJeff Kirsher #define XCM_REG_CDU_SM_RD_IFEN					 0x2004c
5062adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
5063adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
5064adfc5217SJeff Kirsher    normal activity. */
5065adfc5217SJeff Kirsher #define XCM_REG_CDU_SM_WR_IFEN					 0x20048
5066adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
5067adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
5068adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
5069adfc5217SJeff Kirsher #define XCM_REG_CFC_INIT_CRD					 0x20404
5070adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
5071adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5072adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5073adfc5217SJeff Kirsher #define XCM_REG_CP_WEIGHT					 0x200dc
5074adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
5075adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5076adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5077adfc5217SJeff Kirsher #define XCM_REG_CSEM_IFEN					 0x20028
5078adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5079adfc5217SJeff Kirsher    the csem interface. */
5080adfc5217SJeff Kirsher #define XCM_REG_CSEM_LENGTH_MIS 				 0x20228
5081adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
5082adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5083adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5084adfc5217SJeff Kirsher #define XCM_REG_CSEM_WEIGHT					 0x200c4
5085adfc5217SJeff Kirsher /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
5086adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5087adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5088adfc5217SJeff Kirsher #define XCM_REG_DORQ_IFEN					 0x20030
5089adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5090adfc5217SJeff Kirsher    the dorq interface. */
5091adfc5217SJeff Kirsher #define XCM_REG_DORQ_LENGTH_MIS 				 0x20230
5092adfc5217SJeff Kirsher /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5093adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5094adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5095adfc5217SJeff Kirsher #define XCM_REG_DORQ_WEIGHT					 0x200cc
5096adfc5217SJeff Kirsher /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
5097adfc5217SJeff Kirsher #define XCM_REG_ERR_EVNT_ID					 0x200b0
5098adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
5099adfc5217SJeff Kirsher #define XCM_REG_ERR_XCM_HDR					 0x200ac
5100adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
5101adfc5217SJeff Kirsher #define XCM_REG_EXPR_EVNT_ID					 0x200b4
5102adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
5103adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5104adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5105adfc5217SJeff Kirsher #define XCM_REG_FIC0_INIT_CRD					 0x2040c
5106adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
5107adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5108adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5109adfc5217SJeff Kirsher #define XCM_REG_FIC1_INIT_CRD					 0x20410
5110adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0				 0x20118
5111adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1				 0x2011c
5112adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0				 0x20108
5113adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1				 0x2010c
5114adfc5217SJeff Kirsher /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
5115adfc5217SJeff Kirsher    - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
5116adfc5217SJeff Kirsher    ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
5117adfc5217SJeff Kirsher    ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
5118adfc5217SJeff Kirsher #define XCM_REG_GR_ARB_TYPE					 0x2020c
5119adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5120adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Channel group is the
5121adfc5217SJeff Kirsher    compliment of the other 3 groups. */
5122adfc5217SJeff Kirsher #define XCM_REG_GR_LD0_PR					 0x20214
5123adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5124adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Channel group is the
5125adfc5217SJeff Kirsher    compliment of the other 3 groups. */
5126adfc5217SJeff Kirsher #define XCM_REG_GR_LD1_PR					 0x20218
5127adfc5217SJeff Kirsher /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
5128adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5129adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5130adfc5217SJeff Kirsher #define XCM_REG_NIG0_IFEN					 0x20038
5131adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5132adfc5217SJeff Kirsher    the nig0 interface. */
5133adfc5217SJeff Kirsher #define XCM_REG_NIG0_LENGTH_MIS 				 0x20238
5134adfc5217SJeff Kirsher /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
5135adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5136adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5137adfc5217SJeff Kirsher #define XCM_REG_NIG0_WEIGHT					 0x200d4
5138adfc5217SJeff Kirsher /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
5139adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5140adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5141adfc5217SJeff Kirsher #define XCM_REG_NIG1_IFEN					 0x2003c
5142adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5143adfc5217SJeff Kirsher    the nig1 interface. */
5144adfc5217SJeff Kirsher #define XCM_REG_NIG1_LENGTH_MIS 				 0x2023c
5145adfc5217SJeff Kirsher /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
5146adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. The double REG-pairs are
5147adfc5217SJeff Kirsher    used in order to align to STORM context row size of 128 bits. The offset
5148adfc5217SJeff Kirsher    of these data in the STORM context is always 0. Index _i stands for the
5149adfc5217SJeff Kirsher    connection type (one of 16). */
5150adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_0					 0x20060
5151adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_1					 0x20064
5152adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_2					 0x20068
5153adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_3					 0x2006c
5154adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_4					 0x20070
5155adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_5					 0x20074
5156adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
5157adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5158adfc5217SJeff Kirsher    if 1 - normal activity. */
5159adfc5217SJeff Kirsher #define XCM_REG_PBF_IFEN					 0x20034
5160adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5161adfc5217SJeff Kirsher    the pbf interface. */
5162adfc5217SJeff Kirsher #define XCM_REG_PBF_LENGTH_MIS					 0x20234
5163adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
5164adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5165adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5166adfc5217SJeff Kirsher #define XCM_REG_PBF_WEIGHT					 0x200d0
5167adfc5217SJeff Kirsher #define XCM_REG_PHYS_QNUM3_0					 0x20100
5168adfc5217SJeff Kirsher #define XCM_REG_PHYS_QNUM3_1					 0x20104
5169adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
5170adfc5217SJeff Kirsher #define XCM_REG_STOP_EVNT_ID					 0x200b8
5171adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5172adfc5217SJeff Kirsher    the STORM interface. */
5173adfc5217SJeff Kirsher #define XCM_REG_STORM_LENGTH_MIS				 0x2021c
5174adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5175adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5176adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5177adfc5217SJeff Kirsher #define XCM_REG_STORM_WEIGHT					 0x200bc
5178adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5179adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5180adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5181adfc5217SJeff Kirsher #define XCM_REG_STORM_XCM_IFEN					 0x20010
5182adfc5217SJeff Kirsher /* [RW 4] Timers output initial credit. Max credit available - 15.Write
5183adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5184adfc5217SJeff Kirsher    credit counter. Must be initialized to 4 at start-up. */
5185adfc5217SJeff Kirsher #define XCM_REG_TM_INIT_CRD					 0x2041c
5186adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5187adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5188adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5189adfc5217SJeff Kirsher #define XCM_REG_TM_WEIGHT					 0x200ec
5190adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
5191adfc5217SJeff Kirsher #define XCM_REG_TM_XCM_HDR					 0x200a8
5192adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5193adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5194adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5195adfc5217SJeff Kirsher #define XCM_REG_TM_XCM_IFEN					 0x2001c
5196adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5197adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5198adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5199adfc5217SJeff Kirsher #define XCM_REG_TSEM_IFEN					 0x20024
5200adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5201adfc5217SJeff Kirsher    the tsem interface. */
5202adfc5217SJeff Kirsher #define XCM_REG_TSEM_LENGTH_MIS 				 0x20224
5203adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5204adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5205adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5206adfc5217SJeff Kirsher #define XCM_REG_TSEM_WEIGHT					 0x200c0
5207adfc5217SJeff Kirsher /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
5208adfc5217SJeff Kirsher #define XCM_REG_UNA_GT_NXT_Q					 0x20120
5209adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
5210adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5211adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5212adfc5217SJeff Kirsher #define XCM_REG_USEM_IFEN					 0x2002c
5213adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the usem
5214adfc5217SJeff Kirsher    interface. */
5215adfc5217SJeff Kirsher #define XCM_REG_USEM_LENGTH_MIS 				 0x2022c
5216adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
5217adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5218adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5219adfc5217SJeff Kirsher #define XCM_REG_USEM_WEIGHT					 0x200c8
5220adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD00 				 0x201d4
5221adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD01 				 0x201d8
5222adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD10 				 0x201dc
5223adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD11 				 0x201e0
5224adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL00				 0x201e4
5225adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL01				 0x201e8
5226adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL10				 0x201ec
5227adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL11				 0x201f0
5228adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00			 0x201c4
5229adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01			 0x201c8
5230adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10			 0x201cc
5231adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11			 0x201d0
5232adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5233adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5234adfc5217SJeff Kirsher    if 1 - normal activity. */
5235adfc5217SJeff Kirsher #define XCM_REG_XCM_CFC_IFEN					 0x20050
5236adfc5217SJeff Kirsher /* [RW 14] Interrupt mask register #0 read/write */
5237adfc5217SJeff Kirsher #define XCM_REG_XCM_INT_MASK					 0x202b4
5238adfc5217SJeff Kirsher /* [R 14] Interrupt register #0 read */
5239adfc5217SJeff Kirsher #define XCM_REG_XCM_INT_STS					 0x202a8
5240adfc5217SJeff Kirsher /* [RW 30] Parity mask register #0 read/write */
5241adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_MASK					 0x202c4
5242adfc5217SJeff Kirsher /* [R 30] Parity register #0 read */
5243adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_STS					 0x202b8
5244adfc5217SJeff Kirsher /* [RC 30] Parity register #0 read clear */
5245adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_STS_CLR				 0x202bc
5246adfc5217SJeff Kirsher 
5247adfc5217SJeff Kirsher /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
5248adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5249adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
5250adfc5217SJeff Kirsher    when the Reg1WbFlg isn't set. */
5251adfc5217SJeff Kirsher #define XCM_REG_XCM_REG0_SZ					 0x200f4
5252adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5253adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5254adfc5217SJeff Kirsher    if 1 - normal activity. */
5255adfc5217SJeff Kirsher #define XCM_REG_XCM_STORM0_IFEN 				 0x20004
5256adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5257adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5258adfc5217SJeff Kirsher    if 1 - normal activity. */
5259adfc5217SJeff Kirsher #define XCM_REG_XCM_STORM1_IFEN 				 0x20008
5260adfc5217SJeff Kirsher /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5261adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5262adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5263adfc5217SJeff Kirsher #define XCM_REG_XCM_TM_IFEN					 0x20020
5264adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5265adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5266adfc5217SJeff Kirsher    if 1 - normal activity. */
5267adfc5217SJeff Kirsher #define XCM_REG_XCM_XQM_IFEN					 0x2000c
5268adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
5269adfc5217SJeff Kirsher #define XCM_REG_XCM_XQM_USE_Q					 0x200f0
5270adfc5217SJeff Kirsher /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
5271adfc5217SJeff Kirsher #define XCM_REG_XQM_BYP_ACT_UPD 				 0x200fc
5272adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
5273adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
5274adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
5275adfc5217SJeff Kirsher #define XCM_REG_XQM_INIT_CRD					 0x20420
5276adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5277adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5278adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5279adfc5217SJeff Kirsher #define XCM_REG_XQM_P_WEIGHT					 0x200e4
5280adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5281adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5282adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5283adfc5217SJeff Kirsher #define XCM_REG_XQM_S_WEIGHT					 0x200e8
5284adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
5285adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_HDR_P					 0x200a0
5286adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
5287adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_HDR_S					 0x200a4
5288adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5289adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5290adfc5217SJeff Kirsher    if 1 - normal activity. */
5291adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_IFEN					 0x20014
5292adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5293adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5294adfc5217SJeff Kirsher    if 1 - normal activity. */
5295adfc5217SJeff Kirsher #define XCM_REG_XSDM_IFEN					 0x20018
5296adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5297adfc5217SJeff Kirsher    the SDM interface. */
5298adfc5217SJeff Kirsher #define XCM_REG_XSDM_LENGTH_MIS 				 0x20220
5299adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5300adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5301adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5302adfc5217SJeff Kirsher #define XCM_REG_XSDM_WEIGHT					 0x200e0
5303adfc5217SJeff Kirsher /* [RW 17] Indirect access to the descriptor table of the XX protection
5304adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - message length; 11:6] - message
5305adfc5217SJeff Kirsher    pointer; 16:12] - next pointer. */
5306adfc5217SJeff Kirsher #define XCM_REG_XX_DESCR_TABLE					 0x20480
5307adfc5217SJeff Kirsher #define XCM_REG_XX_DESCR_TABLE_SIZE				 32
5308adfc5217SJeff Kirsher /* [R 6] Used to read the XX protection Free counter. */
5309adfc5217SJeff Kirsher #define XCM_REG_XX_FREE 					 0x20240
5310adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
5311adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
5312adfc5217SJeff Kirsher    messages. Max credit available - 3.Write writes the initial credit value;
5313adfc5217SJeff Kirsher    read returns the current value of the credit counter. Must be initialized
5314adfc5217SJeff Kirsher    to 2 at start-up. */
5315adfc5217SJeff Kirsher #define XCM_REG_XX_INIT_CRD					 0x20424
5316adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
5317adfc5217SJeff Kirsher    protection. ~xcm_registers_xx_free.xx_free read on read. */
5318adfc5217SJeff Kirsher #define XCM_REG_XX_MSG_NUM					 0x20428
5319adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
5320adfc5217SJeff Kirsher #define XCM_REG_XX_OVFL_EVNT_ID 				 0x20058
5321adfc5217SJeff Kirsher #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS	 (0x1<<0)
5322adfc5217SJeff Kirsher #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS	 (0x1<<1)
5323*8decf868SDavid S. Miller #define XMAC_CTRL_REG_LINE_LOCAL_LPBK				 (0x1<<2)
5324adfc5217SJeff Kirsher #define XMAC_CTRL_REG_RX_EN					 (0x1<<1)
5325adfc5217SJeff Kirsher #define XMAC_CTRL_REG_SOFT_RESET				 (0x1<<6)
5326adfc5217SJeff Kirsher #define XMAC_CTRL_REG_TX_EN					 (0x1<<0)
5327adfc5217SJeff Kirsher #define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN				 (0x1<<18)
5328adfc5217SJeff Kirsher #define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN				 (0x1<<17)
5329adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN			 (0x1<<0)
5330adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN			 (0x1<<3)
5331adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN				 (0x1<<4)
5332adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN				 (0x1<<5)
5333adfc5217SJeff Kirsher #define XMAC_REG_CLEAR_RX_LSS_STATUS				 0x60
5334adfc5217SJeff Kirsher #define XMAC_REG_CTRL						 0
5335adfc5217SJeff Kirsher /* [RW 16] Upper 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5336adfc5217SJeff Kirsher  * packets transmitted by the MAC */
5337adfc5217SJeff Kirsher #define XMAC_REG_CTRL_SA_HI					 0x2c
5338adfc5217SJeff Kirsher /* [RW 32] Lower 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5339adfc5217SJeff Kirsher  * packets transmitted by the MAC */
5340adfc5217SJeff Kirsher #define XMAC_REG_CTRL_SA_LO					 0x28
5341adfc5217SJeff Kirsher #define XMAC_REG_PAUSE_CTRL					 0x68
5342adfc5217SJeff Kirsher #define XMAC_REG_PFC_CTRL					 0x70
5343adfc5217SJeff Kirsher #define XMAC_REG_PFC_CTRL_HI					 0x74
5344adfc5217SJeff Kirsher #define XMAC_REG_RX_LSS_STATUS					 0x58
5345adfc5217SJeff Kirsher /* [RW 14] Maximum packet size in receive direction; exclusive of preamble &
5346adfc5217SJeff Kirsher  * CRC in strip mode */
5347adfc5217SJeff Kirsher #define XMAC_REG_RX_MAX_SIZE					 0x40
5348adfc5217SJeff Kirsher #define XMAC_REG_TX_CTRL					 0x20
5349adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
5350adfc5217SJeff Kirsher    The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
5351adfc5217SJeff Kirsher    header pointer. */
5352adfc5217SJeff Kirsher #define XCM_REG_XX_TABLE					 0x20500
5353adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
5354adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_0				 0x166038
5355adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_1				 0x16603c
5356adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_10				 0x166060
5357adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_11				 0x166064
5358adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_12				 0x166068
5359adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_13				 0x16606c
5360adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_14				 0x166070
5361adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_2				 0x166040
5362adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_3				 0x166044
5363adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_4				 0x166048
5364adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_5				 0x16604c
5365adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_6				 0x166050
5366adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_7				 0x166054
5367adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_8				 0x166058
5368adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_9				 0x16605c
5369adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5370adfc5217SJeff Kirsher    or auto-mask-mode (1) */
5371adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_MODE_0 				 0x1661b8
5372adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_MODE_1 				 0x1661bc
5373adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5374adfc5217SJeff Kirsher #define XSDM_REG_CFC_RSP_START_ADDR				 0x166008
5375adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
5376adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX0				 0x16601c
5377adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
5378adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX1				 0x166020
5379adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
5380adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX2				 0x166024
5381adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
5382adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX3				 0x166028
5383adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
5384adfc5217SJeff Kirsher    counters. */
5385adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_START_ADDR 			 0x16600c
5386adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_IN1					 0x166238
5387adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_IN2					 0x16623c
5388adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_OUT1					 0x166240
5389adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_OUT2					 0x166244
5390adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
5391adfc5217SJeff Kirsher    interface without receiving any ACK. */
5392adfc5217SJeff Kirsher #define XSDM_REG_INIT_CREDIT_PXP_CTRL				 0x1664bc
5393adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
5394adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0x16627c
5395adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
5396adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_PKT_END_MSG				 0x166274
5397adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
5398adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0x166278
5399adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
5400adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q0_CMD					 0x166248
5401adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
5402adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q10_CMD 				 0x16626c
5403adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
5404adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q11_CMD 				 0x166270
5405adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
5406adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q1_CMD					 0x16624c
5407adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
5408adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q3_CMD					 0x166250
5409adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
5410adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q4_CMD					 0x166254
5411adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
5412adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q5_CMD					 0x166258
5413adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
5414adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q6_CMD					 0x16625c
5415adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
5416adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q7_CMD					 0x166260
5417adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
5418adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q8_CMD					 0x166264
5419adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
5420adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q9_CMD					 0x166268
5421adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
5422adfc5217SJeff Kirsher #define XSDM_REG_Q_COUNTER_START_ADDR				 0x166010
5423adfc5217SJeff Kirsher /* [W 17] Generate an operation after completion; bit-16 is
5424adfc5217SJeff Kirsher  * AggVectIdx_valid; bits 15:8 are AggVectIdx; bits 7:5 are the TRIG and
5425adfc5217SJeff Kirsher  * bits 4:0 are the T124Param[4:0] */
5426adfc5217SJeff Kirsher #define XSDM_REG_OPERATION_GEN					 0x1664c4
5427adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5428adfc5217SJeff Kirsher #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0x166548
5429adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
5430adfc5217SJeff Kirsher #define XSDM_REG_SYNC_PARSER_EMPTY				 0x166550
5431adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
5432adfc5217SJeff Kirsher #define XSDM_REG_SYNC_SYNC_EMPTY				 0x166558
5433adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
5434adfc5217SJeff Kirsher    ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
5435adfc5217SJeff Kirsher #define XSDM_REG_TIMER_TICK					 0x166000
5436adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5437adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_MASK_0				 0x16629c
5438adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_MASK_1				 0x1662ac
5439adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5440adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_STS_0 				 0x166290
5441adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_STS_1 				 0x1662a0
5442adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
5443adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_MASK 				 0x1662bc
5444adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
5445adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_STS					 0x1662b0
5446adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
5447adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_STS_CLR				 0x1662b4
5448adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
5449adfc5217SJeff Kirsher #define XSEM_REG_ARB_CYCLE_SIZE 				 0x280034
5450adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
5451adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5452adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5453adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT0					 0x280020
5454adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
5455adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5456adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5457adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
5458adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT1					 0x280024
5459adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
5460adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5461adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5462adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5463adfc5217SJeff Kirsher    and ~xsem_registers_arb_element1.arb_element1 */
5464adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT2					 0x280028
5465adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
5466adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5467adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5468adfc5217SJeff Kirsher    not be equal to register ~xsem_registers_arb_element0.arb_element0 and
5469adfc5217SJeff Kirsher    ~xsem_registers_arb_element1.arb_element1 and
5470adfc5217SJeff Kirsher    ~xsem_registers_arb_element2.arb_element2 */
5471adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT3					 0x28002c
5472adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
5473adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5474adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5475adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5476adfc5217SJeff Kirsher    and ~xsem_registers_arb_element1.arb_element1 and
5477adfc5217SJeff Kirsher    ~xsem_registers_arb_element2.arb_element2 and
5478adfc5217SJeff Kirsher    ~xsem_registers_arb_element3.arb_element3 */
5479adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT4					 0x280030
5480adfc5217SJeff Kirsher #define XSEM_REG_ENABLE_IN					 0x2800a4
5481adfc5217SJeff Kirsher #define XSEM_REG_ENABLE_OUT					 0x2800a8
5482adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
5483adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
5484adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
5485adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
5486adfc5217SJeff Kirsher #define XSEM_REG_FAST_MEMORY					 0x2a0000
5487adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
5488adfc5217SJeff Kirsher    by the microcode */
5489adfc5217SJeff Kirsher #define XSEM_REG_FIC0_DISABLE					 0x280224
5490adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
5491adfc5217SJeff Kirsher    by the microcode */
5492adfc5217SJeff Kirsher #define XSEM_REG_FIC1_DISABLE					 0x280234
5493adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
5494adfc5217SJeff Kirsher    the middle of the work */
5495adfc5217SJeff Kirsher #define XSEM_REG_INT_TABLE					 0x280400
5496adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5497adfc5217SJeff Kirsher    FIC0 */
5498adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FIC0					 0x280000
5499adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5500adfc5217SJeff Kirsher    FIC1 */
5501adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FIC1					 0x280004
5502adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5503adfc5217SJeff Kirsher    FOC0 */
5504adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC0					 0x280008
5505adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5506adfc5217SJeff Kirsher    FOC1 */
5507adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC1					 0x28000c
5508adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5509adfc5217SJeff Kirsher    FOC2 */
5510adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC2					 0x280010
5511adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5512adfc5217SJeff Kirsher    FOC3 */
5513adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC3					 0x280014
5514adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
5515adfc5217SJeff Kirsher    during run_time by the microcode */
5516adfc5217SJeff Kirsher #define XSEM_REG_PAS_DISABLE					 0x28024c
5517adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
5518adfc5217SJeff Kirsher #define XSEM_REG_PASSIVE_BUFFER 				 0x282000
5519adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5520adfc5217SJeff Kirsher #define XSEM_REG_PRAM						 0x2c0000
5521adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
5522adfc5217SJeff Kirsher #define XSEM_REG_SLEEP_THREADS_VALID				 0x28026c
5523adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5524adfc5217SJeff Kirsher #define XSEM_REG_SLOW_EXT_STORE_EMPTY				 0x2802a0
5525adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
5526adfc5217SJeff Kirsher #define XSEM_REG_THREADS_LIST					 0x2802e4
5527adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
5528adfc5217SJeff Kirsher #define XSEM_REG_TS_0_AS					 0x280038
5529adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
5530adfc5217SJeff Kirsher #define XSEM_REG_TS_10_AS					 0x280060
5531adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
5532adfc5217SJeff Kirsher #define XSEM_REG_TS_11_AS					 0x280064
5533adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
5534adfc5217SJeff Kirsher #define XSEM_REG_TS_12_AS					 0x280068
5535adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
5536adfc5217SJeff Kirsher #define XSEM_REG_TS_13_AS					 0x28006c
5537adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
5538adfc5217SJeff Kirsher #define XSEM_REG_TS_14_AS					 0x280070
5539adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
5540adfc5217SJeff Kirsher #define XSEM_REG_TS_15_AS					 0x280074
5541adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
5542adfc5217SJeff Kirsher #define XSEM_REG_TS_16_AS					 0x280078
5543adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
5544adfc5217SJeff Kirsher #define XSEM_REG_TS_17_AS					 0x28007c
5545adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
5546adfc5217SJeff Kirsher #define XSEM_REG_TS_18_AS					 0x280080
5547adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
5548adfc5217SJeff Kirsher #define XSEM_REG_TS_1_AS					 0x28003c
5549adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
5550adfc5217SJeff Kirsher #define XSEM_REG_TS_2_AS					 0x280040
5551adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
5552adfc5217SJeff Kirsher #define XSEM_REG_TS_3_AS					 0x280044
5553adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
5554adfc5217SJeff Kirsher #define XSEM_REG_TS_4_AS					 0x280048
5555adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
5556adfc5217SJeff Kirsher #define XSEM_REG_TS_5_AS					 0x28004c
5557adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
5558adfc5217SJeff Kirsher #define XSEM_REG_TS_6_AS					 0x280050
5559adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
5560adfc5217SJeff Kirsher #define XSEM_REG_TS_7_AS					 0x280054
5561adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
5562adfc5217SJeff Kirsher #define XSEM_REG_TS_8_AS					 0x280058
5563adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
5564adfc5217SJeff Kirsher #define XSEM_REG_TS_9_AS					 0x28005c
5565adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5566adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5567adfc5217SJeff Kirsher #define XSEM_REG_VFPF_ERR_NUM					 0x280380
5568adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5569adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_MASK_0				 0x280110
5570adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_MASK_1				 0x280120
5571adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5572adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_STS_0 				 0x280104
5573adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_STS_1 				 0x280114
5574adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
5575adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_MASK_0				 0x280130
5576adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_MASK_1				 0x280140
5577adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
5578adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_0				 0x280124
5579adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_1				 0x280134
5580adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
5581adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_CLR_0				 0x280128
5582adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_CLR_1				 0x280138
5583adfc5217SJeff Kirsher #define MCPR_NVM_ACCESS_ENABLE_EN				 (1L<<0)
5584adfc5217SJeff Kirsher #define MCPR_NVM_ACCESS_ENABLE_WR_EN				 (1L<<1)
5585adfc5217SJeff Kirsher #define MCPR_NVM_ADDR_NVM_ADDR_VALUE				 (0xffffffL<<0)
5586adfc5217SJeff Kirsher #define MCPR_NVM_CFG4_FLASH_SIZE				 (0x7L<<0)
5587adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_DOIT					 (1L<<4)
5588adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_DONE					 (1L<<3)
5589adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_FIRST					 (1L<<7)
5590adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_LAST					 (1L<<8)
5591adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_WR					 (1L<<5)
5592adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_ARB1				 (1L<<9)
5593adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1				 (1L<<5)
5594adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_REQ_SET1				 (1L<<1)
5595adfc5217SJeff Kirsher #define BIGMAC_REGISTER_BMAC_CONTROL				 (0x00<<3)
5596adfc5217SJeff Kirsher #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL			 (0x01<<3)
5597adfc5217SJeff Kirsher #define BIGMAC_REGISTER_CNT_MAX_SIZE				 (0x05<<3)
5598adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_CONTROL				 (0x21<<3)
5599adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS			 (0x46<<3)
5600adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_LSS_STATUS				 (0x43<<3)
5601adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_MAX_SIZE				 (0x23<<3)
5602adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_STAT_GR64				 (0x26<<3)
5603adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_STAT_GRIPJ				 (0x42<<3)
5604adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_CONTROL				 (0x07<<3)
5605adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_MAX_SIZE				 (0x09<<3)
5606adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD			 (0x0A<<3)
5607adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_SOURCE_ADDR				 (0x08<<3)
5608adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_STAT_GTBYT				 (0x20<<3)
5609adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_STAT_GTPKT				 (0x0C<<3)
5610adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_BMAC_CONTROL				 (0x00<<3)
5611adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL			 (0x01<<3)
5612adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_CNT_MAX_SIZE				 (0x05<<3)
5613adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_PFC_CONTROL				 (0x06<<3)
5614adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_CONTROL				 (0x3A<<3)
5615adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS			 (0x62<<3)
5616adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_LSS_STAT				 (0x3E<<3)
5617adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_MAX_SIZE				 (0x3C<<3)
5618adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GR64				 (0x40<<3)
5619adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GRIPJ				 (0x5f<<3)
5620adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GRPP				 (0x51<<3)
5621adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_CONTROL				 (0x1C<<3)
5622adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_MAX_SIZE				 (0x1E<<3)
5623adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_PAUSE_CONTROL			 (0x20<<3)
5624adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_SOURCE_ADDR			 (0x1D<<3)
5625adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTBYT				 (0x39<<3)
5626adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTPOK				 (0x22<<3)
5627adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTPP				 (0x24<<3)
5628adfc5217SJeff Kirsher #define EMAC_LED_1000MB_OVERRIDE				 (1L<<1)
5629adfc5217SJeff Kirsher #define EMAC_LED_100MB_OVERRIDE 				 (1L<<2)
5630adfc5217SJeff Kirsher #define EMAC_LED_10MB_OVERRIDE					 (1L<<3)
5631adfc5217SJeff Kirsher #define EMAC_LED_2500MB_OVERRIDE				 (1L<<12)
5632adfc5217SJeff Kirsher #define EMAC_LED_OVERRIDE					 (1L<<0)
5633adfc5217SJeff Kirsher #define EMAC_LED_TRAFFIC					 (1L<<6)
5634adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_ADDRESS				 (0L<<26)
5635adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_READ_22				 (2L<<26)
5636adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_READ_45				 (3L<<26)
5637adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_WRITE_22				 (1L<<26)
5638adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_WRITE_45 			 (1L<<26)
5639adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_DATA					 (0xffffL<<0)
5640adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_START_BUSY				 (1L<<29)
5641adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_AUTO_POLL				 (1L<<4)
5642adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLAUSE_45				 (1L<<31)
5643adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLOCK_CNT				 (0x3ffL<<16)
5644adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT			 16
5645adfc5217SJeff Kirsher #define EMAC_MDIO_STATUS_10MB					 (1L<<1)
5646adfc5217SJeff Kirsher #define EMAC_MODE_25G_MODE					 (1L<<5)
5647adfc5217SJeff Kirsher #define EMAC_MODE_HALF_DUPLEX					 (1L<<1)
5648adfc5217SJeff Kirsher #define EMAC_MODE_PORT_GMII					 (2L<<2)
5649adfc5217SJeff Kirsher #define EMAC_MODE_PORT_MII					 (1L<<2)
5650adfc5217SJeff Kirsher #define EMAC_MODE_PORT_MII_10M					 (3L<<2)
5651adfc5217SJeff Kirsher #define EMAC_MODE_RESET 					 (1L<<0)
5652adfc5217SJeff Kirsher #define EMAC_REG_EMAC_LED					 0xc
5653adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MAC_MATCH 				 0x10
5654adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_COMM 				 0xac
5655adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_MODE 				 0xb4
5656adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_STATUS				 0xb0
5657adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MODE					 0x0
5658adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_MODE					 0xc8
5659adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_MTU_SIZE				 0x9c
5660adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC				 0x180
5661adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC_28				 0x1f4
5662adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC_COUNT				 23
5663adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_MODE					 0xbc
5664adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_STAT_AC				 0x280
5665adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_STAT_AC_COUNT				 22
5666adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE					 0x320
5667adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_PRIORITIES				 (1L<<2)
5668adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_RX_EN				 (1L<<1)
5669adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_TX_EN				 (1L<<0)
5670adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM					 0x324
5671adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT			 0
5672adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT		 16
5673adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD				 0x328
5674adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT			 (0xffff<<0)
5675adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_SENT				 0x330
5676adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT			 (0xffff<<0)
5677adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_RCVD				 0x32c
5678adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT			 (0xffff<<0)
5679adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_SENT				 0x334
5680adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT			 (0xffff<<0)
5681adfc5217SJeff Kirsher #define EMAC_RX_MODE_FLOW_EN					 (1L<<2)
5682adfc5217SJeff Kirsher #define EMAC_RX_MODE_KEEP_MAC_CONTROL				 (1L<<3)
5683adfc5217SJeff Kirsher #define EMAC_RX_MODE_KEEP_VLAN_TAG				 (1L<<10)
5684adfc5217SJeff Kirsher #define EMAC_RX_MODE_PROMISCUOUS				 (1L<<8)
5685adfc5217SJeff Kirsher #define EMAC_RX_MODE_RESET					 (1L<<0)
5686adfc5217SJeff Kirsher #define EMAC_RX_MTU_SIZE_JUMBO_ENA				 (1L<<31)
5687adfc5217SJeff Kirsher #define EMAC_TX_MODE_EXT_PAUSE_EN				 (1L<<3)
5688adfc5217SJeff Kirsher #define EMAC_TX_MODE_FLOW_EN					 (1L<<4)
5689adfc5217SJeff Kirsher #define EMAC_TX_MODE_RESET					 (1L<<0)
5690adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_0					 0
5691adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_1					 1
5692adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_2					 2
5693adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_3					 3
5694adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_CLR_POS				 16
5695adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_FLOAT				 (0xffL<<24)
5696adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_FLOAT_POS				 24
5697adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_HIGH				 1
5698adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INPUT_HI_Z				 2
5699adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_CLR_POS 			 24
5700adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR			 0
5701adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_OUTPUT_SET			 1
5702adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_SET_POS 			 16
5703adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_LOW 				 0
5704adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 			 1
5705adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_OUTPUT_LOW				 0
5706adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_PORT_SHIFT				 4
5707adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_SET_POS				 8
5708adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_CLEAR			 0x588
5709adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_HC			 (0x1<<29)
5710adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_NIG			 (0x1<<7)
5711adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_PXP			 (0x1<<26)
5712adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_PXPV			 (0x1<<27)
5713adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_SET				 0x584
5714adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_CLEAR			 0x598
5715adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_MSTAT0			 (0x1<<24)
5716adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_MSTAT1			 (0x1<<25)
5717adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_PGLC				 (0x1<<19)
5718adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_ATC			 (0x1<<17)
5719adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0			 (0x1<<0)
5720adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_BMAC1			 (0x1<<1)
5721adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0			 (0x1<<2)
5722adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE		 (0x1<<14)
5723adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1			 (0x1<<3)
5724adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE		 (0x1<<15)
5725adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_GRC			 (0x1<<4)
5726adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B	 (0x1<<6)
5727adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE	 (0x1<<8)
5728adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU	 (0x1<<7)
5729adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
5730adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MDIO			 (0x1<<13)
5731adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE		 (0x1<<11)
5732adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO			 (0x1<<13)
5733adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_RBCN			 (0x1<<9)
5734adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_SET				 0x594
5735adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_UMAC0			 (0x1<<20)
5736adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_UMAC1			 (0x1<<21)
5737adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_XMAC				 (0x1<<22)
5738adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT			 (0x1<<23)
5739adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_CLEAR			 0x5a8
5740adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ	 (0x1<<1)
5741adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN	 (0x1<<2)
5742adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
5743adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW  (0x1<<0)
5744adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ	 (0x1<<5)
5745adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN	 (0x1<<6)
5746adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD  (0x1<<7)
5747adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW	 (0x1<<4)
5748adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
5749adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_SET				 0x5a4
5750adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_4					 4
5751adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_5					 5
5752adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_7					 7
5753adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_CLR_POS				 16
5754adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_FLOAT				 (0xffL<<24)
5755adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_FLOAT_POS				 24
5756adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_INPUT_HI_Z				 2
5757adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS			 16
5758adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 			 1
5759adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_OUTPUT_LOW				 0
5760adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_SET_POS				 8
5761adfc5217SJeff Kirsher #define HW_LOCK_DRV_FLAGS					 10
5762adfc5217SJeff Kirsher #define HW_LOCK_MAX_RESOURCE_VALUE				 31
5763adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_GPIO					 1
5764adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_MDIO					 0
5765adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_PORT0_ATT_MASK				 3
5766adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_RECOVERY_LEADER_0			 8
5767adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_RECOVERY_LEADER_1			 9
5768adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_SPIO					 2
5769*8decf868SDavid S. Miller #define HW_LOCK_RESOURCE_RESET					 5
5770adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT			 (0x1<<4)
5771adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR			 (0x1<<5)
5772adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR			 (0x1<<18)
5773adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT			 (0x1<<31)
5774adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR			 (0x1<<30)
5775adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT			 (0x1<<9)
5776adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR			 (0x1<<8)
5777adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT			 (0x1<<7)
5778adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR			 (0x1<<6)
5779adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT			 (0x1<<29)
5780adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR			 (0x1<<28)
5781adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT			 (0x1<<1)
5782adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR			 (0x1<<0)
5783adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR			 (0x1<<18)
5784adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT			 (0x1<<11)
5785adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR			 (0x1<<10)
5786adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT		 (0x1<<13)
5787adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR		 (0x1<<12)
5788adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0			 (0x1<<2)
5789adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR			 (0x1<<12)
5790adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY		 (0x1<<28)
5791adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY		 (0x1<<31)
5792adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY		 (0x1<<29)
5793adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY		 (0x1<<30)
5794adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT			 (0x1<<15)
5795adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR			 (0x1<<14)
5796adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR			 (0x1<<14)
5797adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR		 (0x1<<20)
5798adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT		 (0x1<<31)
5799adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR		 (0x1<<30)
5800adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR			 (0x1<<0)
5801adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT			 (0x1<<2)
5802adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR			 (0x1<<3)
5803adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT	 (0x1<<5)
5804adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR	 (0x1<<4)
5805adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT			 (0x1<<3)
5806adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR			 (0x1<<2)
5807adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT			 (0x1<<3)
5808adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR			 (0x1<<2)
5809adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR		 (0x1<<22)
5810adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_SPIO5				 (0x1<<15)
5811adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT			 (0x1<<27)
5812adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR			 (0x1<<26)
5813adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT		 (0x1<<5)
5814adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR		 (0x1<<4)
5815adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT			 (0x1<<25)
5816adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR			 (0x1<<24)
5817adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT			 (0x1<<29)
5818adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR			 (0x1<<28)
5819adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT			 (0x1<<23)
5820adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR			 (0x1<<22)
5821adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT			 (0x1<<27)
5822adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR			 (0x1<<26)
5823adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT			 (0x1<<21)
5824adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR			 (0x1<<20)
5825adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT			 (0x1<<25)
5826adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR			 (0x1<<24)
5827adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR		 (0x1<<16)
5828adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT			 (0x1<<9)
5829adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR			 (0x1<<8)
5830adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT			 (0x1<<7)
5831adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR			 (0x1<<6)
5832adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT			 (0x1<<11)
5833adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR			 (0x1<<10)
5834adfc5217SJeff Kirsher 
5835adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0			(0x1<<5)
5836adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1			(0x1<<9)
5837adfc5217SJeff Kirsher 
5838adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_0	0
5839adfc5217SJeff Kirsher 
5840adfc5217SJeff Kirsher #define EVEREST_GEN_ATTN_IN_USE_MASK		0x7ffe0
5841adfc5217SJeff Kirsher #define EVEREST_LATCHED_ATTN_IN_USE_MASK	0xffe00000
5842adfc5217SJeff Kirsher 
5843adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_6	6
5844adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_7	7
5845adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_8	8
5846adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_9	9
5847adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_10	10
5848adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_11	11
5849adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_12	12
5850adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_13	13
5851adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_14	14
5852adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_15	15
5853adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_16	16
5854adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_17	17
5855adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_18	18
5856adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_19	19
5857adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_20	20
5858adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_21	21
5859adfc5217SJeff Kirsher 
5860adfc5217SJeff Kirsher /* storm asserts attention bits */
5861adfc5217SJeff Kirsher #define TSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_7
5862adfc5217SJeff Kirsher #define USTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_8
5863adfc5217SJeff Kirsher #define CSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_9
5864adfc5217SJeff Kirsher #define XSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_10
5865adfc5217SJeff Kirsher 
5866adfc5217SJeff Kirsher /* mcp error attention bit */
5867adfc5217SJeff Kirsher #define MCP_FATAL_ASSERT_ATTENTION_BIT	      RESERVED_GENERAL_ATTENTION_BIT_11
5868adfc5217SJeff Kirsher 
5869adfc5217SJeff Kirsher /*E1H NIG status sync attention mapped to group 4-7*/
5870adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_0	    RESERVED_GENERAL_ATTENTION_BIT_12
5871adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_1	    RESERVED_GENERAL_ATTENTION_BIT_13
5872adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_2	    RESERVED_GENERAL_ATTENTION_BIT_14
5873adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_3	    RESERVED_GENERAL_ATTENTION_BIT_15
5874adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_4	    RESERVED_GENERAL_ATTENTION_BIT_16
5875adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_5	    RESERVED_GENERAL_ATTENTION_BIT_17
5876adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_6	    RESERVED_GENERAL_ATTENTION_BIT_18
5877adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_7	    RESERVED_GENERAL_ATTENTION_BIT_19
5878adfc5217SJeff Kirsher 
5879adfc5217SJeff Kirsher 
5880adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCR			23
5881adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCT			24
5882adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCN			25
5883adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCU			26
5884adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCP			27
5885adfc5217SJeff Kirsher #define LATCHED_ATTN_TIMEOUT_GRC		28
5886adfc5217SJeff Kirsher #define LATCHED_ATTN_RSVD_GRC			29
5887adfc5217SJeff Kirsher #define LATCHED_ATTN_ROM_PARITY_MCP		30
5888adfc5217SJeff Kirsher #define LATCHED_ATTN_UM_RX_PARITY_MCP		31
5889adfc5217SJeff Kirsher #define LATCHED_ATTN_UM_TX_PARITY_MCP		32
5890adfc5217SJeff Kirsher #define LATCHED_ATTN_SCPAD_PARITY_MCP		33
5891adfc5217SJeff Kirsher 
5892adfc5217SJeff Kirsher #define GENERAL_ATTEN_WORD(atten_name)	       ((94 + atten_name) / 32)
5893adfc5217SJeff Kirsher #define GENERAL_ATTEN_OFFSET(atten_name)\
5894adfc5217SJeff Kirsher 	(1UL << ((94 + atten_name) % 32))
5895adfc5217SJeff Kirsher /*
5896adfc5217SJeff Kirsher  * This file defines GRC base address for every block.
5897adfc5217SJeff Kirsher  * This file is included by chipsim, asm microcode and cpp microcode.
5898adfc5217SJeff Kirsher  * These values are used in Design.xml on regBase attribute
5899adfc5217SJeff Kirsher  * Use the base with the generated offsets of specific registers.
5900adfc5217SJeff Kirsher  */
5901adfc5217SJeff Kirsher 
5902adfc5217SJeff Kirsher #define GRCBASE_PXPCS		0x000000
5903adfc5217SJeff Kirsher #define GRCBASE_PCICONFIG	0x002000
5904adfc5217SJeff Kirsher #define GRCBASE_PCIREG		0x002400
5905adfc5217SJeff Kirsher #define GRCBASE_EMAC0		0x008000
5906adfc5217SJeff Kirsher #define GRCBASE_EMAC1		0x008400
5907adfc5217SJeff Kirsher #define GRCBASE_DBU		0x008800
5908adfc5217SJeff Kirsher #define GRCBASE_MISC		0x00A000
5909adfc5217SJeff Kirsher #define GRCBASE_DBG		0x00C000
5910adfc5217SJeff Kirsher #define GRCBASE_NIG		0x010000
5911adfc5217SJeff Kirsher #define GRCBASE_XCM		0x020000
5912adfc5217SJeff Kirsher #define GRCBASE_PRS		0x040000
5913adfc5217SJeff Kirsher #define GRCBASE_SRCH		0x040400
5914adfc5217SJeff Kirsher #define GRCBASE_TSDM		0x042000
5915adfc5217SJeff Kirsher #define GRCBASE_TCM		0x050000
5916adfc5217SJeff Kirsher #define GRCBASE_BRB1		0x060000
5917adfc5217SJeff Kirsher #define GRCBASE_MCP		0x080000
5918adfc5217SJeff Kirsher #define GRCBASE_UPB		0x0C1000
5919adfc5217SJeff Kirsher #define GRCBASE_CSDM		0x0C2000
5920adfc5217SJeff Kirsher #define GRCBASE_USDM		0x0C4000
5921adfc5217SJeff Kirsher #define GRCBASE_CCM		0x0D0000
5922adfc5217SJeff Kirsher #define GRCBASE_UCM		0x0E0000
5923adfc5217SJeff Kirsher #define GRCBASE_CDU		0x101000
5924adfc5217SJeff Kirsher #define GRCBASE_DMAE		0x102000
5925adfc5217SJeff Kirsher #define GRCBASE_PXP		0x103000
5926adfc5217SJeff Kirsher #define GRCBASE_CFC		0x104000
5927adfc5217SJeff Kirsher #define GRCBASE_HC		0x108000
5928adfc5217SJeff Kirsher #define GRCBASE_PXP2		0x120000
5929adfc5217SJeff Kirsher #define GRCBASE_PBF		0x140000
5930adfc5217SJeff Kirsher #define GRCBASE_UMAC0		0x160000
5931adfc5217SJeff Kirsher #define GRCBASE_UMAC1		0x160400
5932adfc5217SJeff Kirsher #define GRCBASE_XPB		0x161000
5933adfc5217SJeff Kirsher #define GRCBASE_MSTAT0	    0x162000
5934adfc5217SJeff Kirsher #define GRCBASE_MSTAT1	    0x162800
5935adfc5217SJeff Kirsher #define GRCBASE_XMAC0		0x163000
5936adfc5217SJeff Kirsher #define GRCBASE_XMAC1		0x163800
5937adfc5217SJeff Kirsher #define GRCBASE_TIMERS		0x164000
5938adfc5217SJeff Kirsher #define GRCBASE_XSDM		0x166000
5939adfc5217SJeff Kirsher #define GRCBASE_QM		0x168000
5940adfc5217SJeff Kirsher #define GRCBASE_DQ		0x170000
5941adfc5217SJeff Kirsher #define GRCBASE_TSEM		0x180000
5942adfc5217SJeff Kirsher #define GRCBASE_CSEM		0x200000
5943adfc5217SJeff Kirsher #define GRCBASE_XSEM		0x280000
5944adfc5217SJeff Kirsher #define GRCBASE_USEM		0x300000
5945adfc5217SJeff Kirsher #define GRCBASE_MISC_AEU	GRCBASE_MISC
5946adfc5217SJeff Kirsher 
5947adfc5217SJeff Kirsher 
5948adfc5217SJeff Kirsher /* offset of configuration space in the pci core register */
5949adfc5217SJeff Kirsher #define PCICFG_OFFSET					0x2000
5950adfc5217SJeff Kirsher #define PCICFG_VENDOR_ID_OFFSET 			0x00
5951adfc5217SJeff Kirsher #define PCICFG_DEVICE_ID_OFFSET 			0x02
5952adfc5217SJeff Kirsher #define PCICFG_COMMAND_OFFSET				0x04
5953adfc5217SJeff Kirsher #define PCICFG_COMMAND_IO_SPACE 		(1<<0)
5954adfc5217SJeff Kirsher #define PCICFG_COMMAND_MEM_SPACE		(1<<1)
5955adfc5217SJeff Kirsher #define PCICFG_COMMAND_BUS_MASTER		(1<<2)
5956adfc5217SJeff Kirsher #define PCICFG_COMMAND_SPECIAL_CYCLES		(1<<3)
5957adfc5217SJeff Kirsher #define PCICFG_COMMAND_MWI_CYCLES		(1<<4)
5958adfc5217SJeff Kirsher #define PCICFG_COMMAND_VGA_SNOOP		(1<<5)
5959adfc5217SJeff Kirsher #define PCICFG_COMMAND_PERR_ENA 		(1<<6)
5960adfc5217SJeff Kirsher #define PCICFG_COMMAND_STEPPING 		(1<<7)
5961adfc5217SJeff Kirsher #define PCICFG_COMMAND_SERR_ENA 		(1<<8)
5962adfc5217SJeff Kirsher #define PCICFG_COMMAND_FAST_B2B 		(1<<9)
5963adfc5217SJeff Kirsher #define PCICFG_COMMAND_INT_DISABLE		(1<<10)
5964adfc5217SJeff Kirsher #define PCICFG_COMMAND_RESERVED 		(0x1f<<11)
5965adfc5217SJeff Kirsher #define PCICFG_STATUS_OFFSET				0x06
5966adfc5217SJeff Kirsher #define PCICFG_REVESION_ID_OFFSET			0x08
5967adfc5217SJeff Kirsher #define PCICFG_CACHE_LINE_SIZE				0x0c
5968adfc5217SJeff Kirsher #define PCICFG_LATENCY_TIMER				0x0d
5969adfc5217SJeff Kirsher #define PCICFG_BAR_1_LOW				0x10
5970adfc5217SJeff Kirsher #define PCICFG_BAR_1_HIGH				0x14
5971adfc5217SJeff Kirsher #define PCICFG_BAR_2_LOW				0x18
5972adfc5217SJeff Kirsher #define PCICFG_BAR_2_HIGH				0x1c
5973adfc5217SJeff Kirsher #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET		0x2c
5974adfc5217SJeff Kirsher #define PCICFG_SUBSYSTEM_ID_OFFSET			0x2e
5975adfc5217SJeff Kirsher #define PCICFG_INT_LINE 				0x3c
5976adfc5217SJeff Kirsher #define PCICFG_INT_PIN					0x3d
5977adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY				0x48
5978adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_VERSION		(0x3<<16)
5979adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_CLOCK		(1<<19)
5980adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_RESERVED		(1<<20)
5981adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_DSI		(1<<21)
5982adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_AUX_CURRENT	(0x7<<22)
5983adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_D1_SUPPORT 	(1<<25)
5984adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_D2_SUPPORT 	(1<<26)
5985adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D0		(1<<27)
5986adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D1		(1<<28)
5987adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D2		(1<<29)
5988adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT	(1<<30)
5989adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD	(1<<31)
5990adfc5217SJeff Kirsher #define PCICFG_PM_CSR_OFFSET				0x4c
5991adfc5217SJeff Kirsher #define PCICFG_PM_CSR_STATE			(0x3<<0)
5992adfc5217SJeff Kirsher #define PCICFG_PM_CSR_PME_ENABLE		(1<<8)
5993adfc5217SJeff Kirsher #define PCICFG_PM_CSR_PME_STATUS		(1<<15)
5994adfc5217SJeff Kirsher #define PCICFG_MSI_CAP_ID_OFFSET			0x58
5995adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_ENABLE		(0x1<<16)
5996adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MCAP 		(0x7<<17)
5997adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MENA 		(0x7<<20)
5998adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP	(0x1<<23)
5999adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE	(0x1<<24)
6000adfc5217SJeff Kirsher #define PCICFG_GRC_ADDRESS				0x78
6001adfc5217SJeff Kirsher #define PCICFG_GRC_DATA 				0x80
6002adfc5217SJeff Kirsher #define PCICFG_MSIX_CAP_ID_OFFSET			0xa0
6003adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_TABLE_SIZE		(0x7ff<<16)
6004adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_RESERVED		(0x7<<27)
6005adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_FUNC_MASK		(0x1<<30)
6006adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_MSIX_ENABLE 	(0x1<<31)
6007adfc5217SJeff Kirsher 
6008adfc5217SJeff Kirsher #define PCICFG_DEVICE_CONTROL				0xb4
6009adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS				0xb6
6010adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_CORR_ERR_DET	(1<<0)
6011adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET	(1<<1)
6012adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_FATAL_ERR_DET	(1<<2)
6013adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET	(1<<3)
6014adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_AUX_PWR_DET	(1<<4)
6015adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_NO_PEND		(1<<5)
6016adfc5217SJeff Kirsher #define PCICFG_LINK_CONTROL				0xbc
6017adfc5217SJeff Kirsher 
6018adfc5217SJeff Kirsher 
6019adfc5217SJeff Kirsher #define BAR_USTRORM_INTMEM				0x400000
6020adfc5217SJeff Kirsher #define BAR_CSTRORM_INTMEM				0x410000
6021adfc5217SJeff Kirsher #define BAR_XSTRORM_INTMEM				0x420000
6022adfc5217SJeff Kirsher #define BAR_TSTRORM_INTMEM				0x430000
6023adfc5217SJeff Kirsher 
6024adfc5217SJeff Kirsher /* for accessing the IGU in case of status block ACK */
6025adfc5217SJeff Kirsher #define BAR_IGU_INTMEM					0x440000
6026adfc5217SJeff Kirsher 
6027adfc5217SJeff Kirsher #define BAR_DOORBELL_OFFSET				0x800000
6028adfc5217SJeff Kirsher 
6029adfc5217SJeff Kirsher #define BAR_ME_REGISTER 				0x450000
6030adfc5217SJeff Kirsher 
6031adfc5217SJeff Kirsher /* config_2 offset */
6032adfc5217SJeff Kirsher #define GRC_CONFIG_2_SIZE_REG				0x408
6033adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE			(0xfL<<0)
6034adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_DISABLED 	(0L<<0)
6035adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_64K		(1L<<0)
6036adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_128K		(2L<<0)
6037adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_256K		(3L<<0)
6038adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_512K		(4L<<0)
6039adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_1M		(5L<<0)
6040adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_2M		(6L<<0)
6041adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_4M		(7L<<0)
6042adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_8M		(8L<<0)
6043adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_16M		(9L<<0)
6044adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_32M		(10L<<0)
6045adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_64M		(11L<<0)
6046adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_128M		(12L<<0)
6047adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_256M		(13L<<0)
6048adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_512M		(14L<<0)
6049adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_1G		(15L<<0)
6050adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_64ENA 		(1L<<4)
6051adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_RETRY		(1L<<5)
6052adfc5217SJeff Kirsher #define PCI_CONFIG_2_CFG_CYCLE_RETRY		(1L<<6)
6053adfc5217SJeff Kirsher #define PCI_CONFIG_2_FIRST_CFG_DONE		(1L<<7)
6054adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE		(0xffL<<8)
6055adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED	(0L<<8)
6056adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_2K		(1L<<8)
6057adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_4K		(2L<<8)
6058adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_8K		(3L<<8)
6059adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_16K		(4L<<8)
6060adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_32K		(5L<<8)
6061adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_64K		(6L<<8)
6062adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_128K		(7L<<8)
6063adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_256K		(8L<<8)
6064adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_512K		(9L<<8)
6065adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_1M		(10L<<8)
6066adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_2M		(11L<<8)
6067adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_4M		(12L<<8)
6068adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_8M		(13L<<8)
6069adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_16M		(14L<<8)
6070adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_32M		(15L<<8)
6071adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR_PREFETCH		(1L<<16)
6072adfc5217SJeff Kirsher #define PCI_CONFIG_2_RESERVED0			(0x7fffL<<17)
6073adfc5217SJeff Kirsher 
6074adfc5217SJeff Kirsher /* config_3 offset */
6075adfc5217SJeff Kirsher #define GRC_CONFIG_3_SIZE_REG				0x40c
6076adfc5217SJeff Kirsher #define PCI_CONFIG_3_STICKY_BYTE		(0xffL<<0)
6077adfc5217SJeff Kirsher #define PCI_CONFIG_3_FORCE_PME			(1L<<24)
6078adfc5217SJeff Kirsher #define PCI_CONFIG_3_PME_STATUS 		(1L<<25)
6079adfc5217SJeff Kirsher #define PCI_CONFIG_3_PME_ENABLE 		(1L<<26)
6080adfc5217SJeff Kirsher #define PCI_CONFIG_3_PM_STATE			(0x3L<<27)
6081adfc5217SJeff Kirsher #define PCI_CONFIG_3_VAUX_PRESET		(1L<<30)
6082adfc5217SJeff Kirsher #define PCI_CONFIG_3_PCI_POWER			(1L<<31)
6083adfc5217SJeff Kirsher 
6084adfc5217SJeff Kirsher #define GRC_BAR2_CONFIG 				0x4e0
6085adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE			(0xfL<<0)
6086adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_DISABLED 	(0L<<0)
6087adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_64K		(1L<<0)
6088adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_128K		(2L<<0)
6089adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_256K		(3L<<0)
6090adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_512K		(4L<<0)
6091adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_1M		(5L<<0)
6092adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_2M		(6L<<0)
6093adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_4M		(7L<<0)
6094adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_8M		(8L<<0)
6095adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_16M		(9L<<0)
6096adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_32M		(10L<<0)
6097adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_64M		(11L<<0)
6098adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_128M		(12L<<0)
6099adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_256M		(13L<<0)
6100adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_512M		(14L<<0)
6101adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_1G		(15L<<0)
6102adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_64ENA 		(1L<<4)
6103adfc5217SJeff Kirsher 
6104adfc5217SJeff Kirsher #define PCI_PM_DATA_A					0x410
6105adfc5217SJeff Kirsher #define PCI_PM_DATA_B					0x414
6106adfc5217SJeff Kirsher #define PCI_ID_VAL1					0x434
6107adfc5217SJeff Kirsher #define PCI_ID_VAL2					0x438
6108adfc5217SJeff Kirsher 
6109adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5		    0x814
6110adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_UNKNOWNTYPE_ERR_ATTN    (1 << 29) /*WC*/
6111adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_BOUNDARY4K_ERR_ATTN	   (1 << 28)   /*WC*/
6112adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_MRRS_ERR_ATTN   (1 << 27)   /*WC*/
6113adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_MPS_ERR_ATTN    (1 << 26)   /*WC*/
6114adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_BRIDGE_FORWARD_ERR  (1 << 25)   /*WC*/
6115adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_TXINTF_OVERFLOW	   (1 << 24)   /*WC*/
6116adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PHY_ERR_ATTN    (1 << 23)   /*RO*/
6117adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_DL_ERR_ATTN	   (1 << 22)   /*RO*/
6118adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_ERR_NP_TAG_IN_USE   (1 << 21)   /*WC*/
6119adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TRX_ERR_UNEXP_RTAG  (1 << 20)   /*WC*/
6120adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT1   (1 << 19)   /*WC*/
6121adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT1   (1 << 18)   /*WC*/
6122adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_ECRC1   (1 << 17)   /*WC*/
6123adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP1   (1 << 16)   /*WC*/
6124adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW1   (1 << 15)   /*WC*/
6125adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL1  (1 << 14)   /*WC*/
6126adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT1    (1 << 13)   /*WC*/
6127adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT1    (1 << 12)   /*WC*/
6128adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL1    (1 << 11)   /*WC*/
6129adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP1   (1 << 10)   /*WC*/
6130adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT    (1 << 9)    /*WC*/
6131adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT    (1 << 8)    /*WC*/
6132adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_ECRC    (1 << 7)    /*WC*/
6133adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP    (1 << 6)    /*WC*/
6134adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW    (1 << 5)    /*WC*/
6135adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL   (1 << 4)    /*WC*/
6136adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT     (1 << 3)    /*WC*/
6137adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT     (1 << 2)    /*WC*/
6138adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL	   (1 << 1)    /*WC*/
6139adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP    (1 << 0)    /*WC*/
6140adfc5217SJeff Kirsher 
6141adfc5217SJeff Kirsher 
6142adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT	   0x854
6143adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT4    (1 << 29)   /* WC */
6144adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4\
6145adfc5217SJeff Kirsher 	(1 << 28) /* Unsupported Request Error Status in function4, if \
6146adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6147adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC4\
6148adfc5217SJeff Kirsher 	(1 << 27) /* ECRC Error TLP Status Status in function 4, if set, \
6149adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6150adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP4\
6151adfc5217SJeff Kirsher 	(1 << 26) /* Malformed TLP Status Status in function 4, if set, \
6152adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6153adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW4\
6154adfc5217SJeff Kirsher 	(1 << 25) /* Receiver Overflow Status Status in function 4, if \
6155adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6156adfc5217SJeff Kirsher 	*/
6157adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL4\
6158adfc5217SJeff Kirsher 	(1 << 24) /* Unexpected Completion Status Status in function 4, \
6159adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6160adfc5217SJeff Kirsher 	*/
6161adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT4\
6162adfc5217SJeff Kirsher 	(1 << 23) /* Receive UR Statusin function 4. If set, generate \
6163adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6164adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT4\
6165adfc5217SJeff Kirsher 	(1 << 22) /* Completer Timeout Status Status in function 4, if \
6166adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6167adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL4\
6168adfc5217SJeff Kirsher 	(1 << 21) /* Flow Control Protocol Error Status Status in \
6169adfc5217SJeff Kirsher 	function 4, if set, generate pcie_err_attn output when this error \
6170adfc5217SJeff Kirsher 	is seen. WC */
6171adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP4\
6172adfc5217SJeff Kirsher 	(1 << 20) /* Poisoned Error Status Status in function 4, if set, \
6173adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6174adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT3    (1 << 19)   /* WC */
6175adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3\
6176adfc5217SJeff Kirsher 	(1 << 18) /* Unsupported Request Error Status in function3, if \
6177adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6178adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC3\
6179adfc5217SJeff Kirsher 	(1 << 17) /* ECRC Error TLP Status Status in function 3, if set, \
6180adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6181adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP3\
6182adfc5217SJeff Kirsher 	(1 << 16) /* Malformed TLP Status Status in function 3, if set, \
6183adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6184adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW3\
6185adfc5217SJeff Kirsher 	(1 << 15) /* Receiver Overflow Status Status in function 3, if \
6186adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6187adfc5217SJeff Kirsher 	*/
6188adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL3\
6189adfc5217SJeff Kirsher 	(1 << 14) /* Unexpected Completion Status Status in function 3, \
6190adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6191adfc5217SJeff Kirsher 	*/
6192adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT3\
6193adfc5217SJeff Kirsher 	(1 << 13) /* Receive UR Statusin function 3. If set, generate \
6194adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6195adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT3\
6196adfc5217SJeff Kirsher 	(1 << 12) /* Completer Timeout Status Status in function 3, if \
6197adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6198adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL3\
6199adfc5217SJeff Kirsher 	(1 << 11) /* Flow Control Protocol Error Status Status in \
6200adfc5217SJeff Kirsher 	function 3, if set, generate pcie_err_attn output when this error \
6201adfc5217SJeff Kirsher 	is seen. WC */
6202adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP3\
6203adfc5217SJeff Kirsher 	(1 << 10) /* Poisoned Error Status Status in function 3, if set, \
6204adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6205adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT2    (1 << 9)    /* WC */
6206adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2\
6207adfc5217SJeff Kirsher 	(1 << 8) /* Unsupported Request Error Status for Function 2, if \
6208adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6209adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC2\
6210adfc5217SJeff Kirsher 	(1 << 7) /* ECRC Error TLP Status Status for Function 2, if set, \
6211adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6212adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP2\
6213adfc5217SJeff Kirsher 	(1 << 6) /* Malformed TLP Status Status for Function 2, if set, \
6214adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6215adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW2\
6216adfc5217SJeff Kirsher 	(1 << 5) /* Receiver Overflow Status Status for Function 2, if \
6217adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6218adfc5217SJeff Kirsher 	*/
6219adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL2\
6220adfc5217SJeff Kirsher 	(1 << 4) /* Unexpected Completion Status Status for Function 2, \
6221adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6222adfc5217SJeff Kirsher 	*/
6223adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT2\
6224adfc5217SJeff Kirsher 	(1 << 3) /* Receive UR Statusfor Function 2. If set, generate \
6225adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6226adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT2\
6227adfc5217SJeff Kirsher 	(1 << 2) /* Completer Timeout Status Status for Function 2, if \
6228adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6229adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL2\
6230adfc5217SJeff Kirsher 	(1 << 1) /* Flow Control Protocol Error Status Status for \
6231adfc5217SJeff Kirsher 	Function 2, if set, generate pcie_err_attn output when this error \
6232adfc5217SJeff Kirsher 	is seen. WC */
6233adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP2\
6234adfc5217SJeff Kirsher 	(1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
6235adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6236adfc5217SJeff Kirsher 
6237adfc5217SJeff Kirsher 
6238adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT  0x85C
6239adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT7    (1 << 29)   /*	 WC */
6240adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7\
6241adfc5217SJeff Kirsher 	(1 << 28) /* Unsupported Request Error Status in function7, if \
6242adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6243adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC7\
6244adfc5217SJeff Kirsher 	(1 << 27) /* ECRC Error TLP Status Status in function 7, if set, \
6245adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6246adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP7\
6247adfc5217SJeff Kirsher 	(1 << 26) /* Malformed TLP Status Status in function 7, if set, \
6248adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6249adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW7\
6250adfc5217SJeff Kirsher 	(1 << 25) /* Receiver Overflow Status Status in function 7, if \
6251adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6252adfc5217SJeff Kirsher 	*/
6253adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL7\
6254adfc5217SJeff Kirsher 	(1 << 24) /* Unexpected Completion Status Status in function 7, \
6255adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6256adfc5217SJeff Kirsher 	*/
6257adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT7\
6258adfc5217SJeff Kirsher 	(1 << 23) /* Receive UR Statusin function 7. If set, generate \
6259adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6260adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT7\
6261adfc5217SJeff Kirsher 	(1 << 22) /* Completer Timeout Status Status in function 7, if \
6262adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6263adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL7\
6264adfc5217SJeff Kirsher 	(1 << 21) /* Flow Control Protocol Error Status Status in \
6265adfc5217SJeff Kirsher 	function 7, if set, generate pcie_err_attn output when this error \
6266adfc5217SJeff Kirsher 	is seen. WC */
6267adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP7\
6268adfc5217SJeff Kirsher 	(1 << 20) /* Poisoned Error Status Status in function 7, if set, \
6269adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6270adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT6    (1 << 19)    /*	  WC */
6271adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6\
6272adfc5217SJeff Kirsher 	(1 << 18) /* Unsupported Request Error Status in function6, if \
6273adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6274adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC6\
6275adfc5217SJeff Kirsher 	(1 << 17) /* ECRC Error TLP Status Status in function 6, if set, \
6276adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6277adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP6\
6278adfc5217SJeff Kirsher 	(1 << 16) /* Malformed TLP Status Status in function 6, if set, \
6279adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6280adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW6\
6281adfc5217SJeff Kirsher 	(1 << 15) /* Receiver Overflow Status Status in function 6, if \
6282adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6283adfc5217SJeff Kirsher 	*/
6284adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL6\
6285adfc5217SJeff Kirsher 	(1 << 14) /* Unexpected Completion Status Status in function 6, \
6286adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6287adfc5217SJeff Kirsher 	*/
6288adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT6\
6289adfc5217SJeff Kirsher 	(1 << 13) /* Receive UR Statusin function 6. If set, generate \
6290adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6291adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT6\
6292adfc5217SJeff Kirsher 	(1 << 12) /* Completer Timeout Status Status in function 6, if \
6293adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6294adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL6\
6295adfc5217SJeff Kirsher 	(1 << 11) /* Flow Control Protocol Error Status Status in \
6296adfc5217SJeff Kirsher 	function 6, if set, generate pcie_err_attn output when this error \
6297adfc5217SJeff Kirsher 	is seen. WC */
6298adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP6\
6299adfc5217SJeff Kirsher 	(1 << 10) /* Poisoned Error Status Status in function 6, if set, \
6300adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6301adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT5    (1 << 9) /*    WC */
6302adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5\
6303adfc5217SJeff Kirsher 	(1 << 8) /* Unsupported Request Error Status for Function 5, if \
6304adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6305adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC5\
6306adfc5217SJeff Kirsher 	(1 << 7) /* ECRC Error TLP Status Status for Function 5, if set, \
6307adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6308adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP5\
6309adfc5217SJeff Kirsher 	(1 << 6) /* Malformed TLP Status Status for Function 5, if set, \
6310adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6311adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW5\
6312adfc5217SJeff Kirsher 	(1 << 5) /* Receiver Overflow Status Status for Function 5, if \
6313adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6314adfc5217SJeff Kirsher 	*/
6315adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL5\
6316adfc5217SJeff Kirsher 	(1 << 4) /* Unexpected Completion Status Status for Function 5, \
6317adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6318adfc5217SJeff Kirsher 	*/
6319adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT5\
6320adfc5217SJeff Kirsher 	(1 << 3) /* Receive UR Statusfor Function 5. If set, generate \
6321adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6322adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT5\
6323adfc5217SJeff Kirsher 	(1 << 2) /* Completer Timeout Status Status for Function 5, if \
6324adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6325adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL5\
6326adfc5217SJeff Kirsher 	(1 << 1) /* Flow Control Protocol Error Status Status for \
6327adfc5217SJeff Kirsher 	Function 5, if set, generate pcie_err_attn output when this error \
6328adfc5217SJeff Kirsher 	is seen. WC */
6329adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP5\
6330adfc5217SJeff Kirsher 	(1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
6331adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6332adfc5217SJeff Kirsher 
6333adfc5217SJeff Kirsher 
6334adfc5217SJeff Kirsher #define BAR_USTRORM_INTMEM				0x400000
6335adfc5217SJeff Kirsher #define BAR_CSTRORM_INTMEM				0x410000
6336adfc5217SJeff Kirsher #define BAR_XSTRORM_INTMEM				0x420000
6337adfc5217SJeff Kirsher #define BAR_TSTRORM_INTMEM				0x430000
6338adfc5217SJeff Kirsher 
6339adfc5217SJeff Kirsher /* for accessing the IGU in case of status block ACK */
6340adfc5217SJeff Kirsher #define BAR_IGU_INTMEM					0x440000
6341adfc5217SJeff Kirsher 
6342adfc5217SJeff Kirsher #define BAR_DOORBELL_OFFSET				0x800000
6343adfc5217SJeff Kirsher 
6344adfc5217SJeff Kirsher #define BAR_ME_REGISTER				0x450000
6345adfc5217SJeff Kirsher #define ME_REG_PF_NUM_SHIFT		0
6346adfc5217SJeff Kirsher #define ME_REG_PF_NUM\
6347adfc5217SJeff Kirsher 	(7L<<ME_REG_PF_NUM_SHIFT) /* Relative PF Num */
6348adfc5217SJeff Kirsher #define ME_REG_VF_VALID		(1<<8)
6349adfc5217SJeff Kirsher #define ME_REG_VF_NUM_SHIFT		9
6350adfc5217SJeff Kirsher #define ME_REG_VF_NUM_MASK		(0x3f<<ME_REG_VF_NUM_SHIFT)
6351adfc5217SJeff Kirsher #define ME_REG_VF_ERR			(0x1<<3)
6352adfc5217SJeff Kirsher #define ME_REG_ABS_PF_NUM_SHIFT	16
6353adfc5217SJeff Kirsher #define ME_REG_ABS_PF_NUM\
6354adfc5217SJeff Kirsher 	(7L<<ME_REG_ABS_PF_NUM_SHIFT) /* Absolute PF Num */
6355adfc5217SJeff Kirsher 
6356adfc5217SJeff Kirsher 
6357adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_IEEEB0	0x0
6358adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL	0x0
6359adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN	0x0200
6360adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN		0x1000
6361adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST	0x8000
6362adfc5217SJeff Kirsher 
6363adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_IEEEB1	0x10
6364adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1		0x00
6365adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE			0x0400
6366adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC		0x0800
6367adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH		0x0C00
6368adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK		0x0C00
6369adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2		0x01
6370adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M		0x0000
6371adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX		0x0020
6372adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4		0x0040
6373adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR		0x0080
6374adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1		0x03
6375adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE		0x0400
6376adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC		0x0800
6377adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH		0x0C00
6378adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK		0x0C00
6379adfc5217SJeff Kirsher 
6380adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX0				0x80b0
6381adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS				0x10
6382adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS_SIGDET			0x8000
6383adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE			0x1000
6384adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST				0x1c
6385adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6386adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL		0x10
6387adfc5217SJeff Kirsher 
6388adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX1				0x80c0
6389adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST				0x1c
6390adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6391adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL		0x10
6392adfc5217SJeff Kirsher 
6393adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX2				0x80d0
6394adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST				0x1c
6395adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6396adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL		0x10
6397adfc5217SJeff Kirsher 
6398adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX3				0x80e0
6399adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST				0x1c
6400adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6401adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL		0x10
6402adfc5217SJeff Kirsher 
6403adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX_ALL				0x80f0
6404adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST 			0x1c
6405adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6406adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL	0x10
6407adfc5217SJeff Kirsher 
6408adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX0				0x8060
6409adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER				0x17
6410adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6411adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6412adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6413adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6414adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6415adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6416adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6417adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6418adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6419adfc5217SJeff Kirsher 
6420adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX1				0x8070
6421adfc5217SJeff Kirsher #define MDIO_TX1_TX_DRIVER				0x17
6422adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6423adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6424adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6425adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6426adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6427adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6428adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6429adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6430adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6431adfc5217SJeff Kirsher 
6432adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX2				0x8080
6433adfc5217SJeff Kirsher #define MDIO_TX2_TX_DRIVER				0x17
6434adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6435adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6436adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6437adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6438adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6439adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6440adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6441adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6442adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6443adfc5217SJeff Kirsher 
6444adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX3				0x8090
6445adfc5217SJeff Kirsher #define MDIO_TX3_TX_DRIVER				0x17
6446adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6447adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6448adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6449adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6450adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6451adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6452adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6453adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6454adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6455adfc5217SJeff Kirsher 
6456adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK0			0x8000
6457adfc5217SJeff Kirsher #define MDIO_BLOCK0_XGXS_CONTROL			0x10
6458adfc5217SJeff Kirsher 
6459adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK1			0x8010
6460adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL0				0x15
6461adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL1				0x16
6462adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL2				0x17
6463adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_PRBS				0x19
6464adfc5217SJeff Kirsher 
6465adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK2			0x8100
6466adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP			0x10
6467adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE		0x8000
6468adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE	0x4000
6469adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TX_LN_SWAP		0x11
6470adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE		0x8000
6471adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G	0x14
6472adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS	0x0001
6473adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS	0x0010
6474adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 	0x15
6475adfc5217SJeff Kirsher 
6476adfc5217SJeff Kirsher #define MDIO_REG_BANK_GP_STATUS 			0x8120
6477adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1				0x1B
6478adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE	0x0001
6479adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE	0x0002
6480adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS		0x0004
6481adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS		0x0008
6482adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE	0x0010
6483adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE	0x0020
6484adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE	0x0040
6485adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE	0x0080
6486adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 	0x3f00
6487adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M		0x0000
6488adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 	0x0100
6489adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G		0x0200
6490adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 	0x0300
6491adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G		0x0400
6492adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G		0x0500
6493adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG	0x0600
6494adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4	0x0700
6495adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG	0x0800
6496adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G	0x0900
6497adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G		0x0A00
6498adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G		0x0B00
6499adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G		0x0C00
6500adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX	0x0D00
6501adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4	0x0E00
6502adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR	0x0F00
6503adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI	0x1B00
6504adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS	0x1E00
6505adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI	0x1F00
6506adfc5217SJeff Kirsher 
6507adfc5217SJeff Kirsher 
6508adfc5217SJeff Kirsher #define MDIO_REG_BANK_10G_PARALLEL_DETECT		0x8130
6509adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS		0x10
6510adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK		0x8000
6511adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL		0x11
6512adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN	0x1
6513adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK		0x13
6514adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT		(0xb71<<1)
6515adfc5217SJeff Kirsher 
6516adfc5217SJeff Kirsher #define MDIO_REG_BANK_SERDES_DIGITAL			0x8300
6517adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1			0x10
6518adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 		0x0001
6519adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF			0x0002
6520adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN		0x0004
6521adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT	0x0008
6522adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET			0x0010
6523adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE			0x0020
6524adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2			0x11
6525adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN			0x0001
6526adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 		0x0040
6527adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1			0x14
6528adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII			0x0001
6529adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK			0x0002
6530adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX			0x0004
6531adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK			0x0018
6532adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 		3
6533adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G			0x0018
6534adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G			0x0010
6535adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M			0x0008
6536adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M			0x0000
6537adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2			0x15
6538adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 		0x0002
6539adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1				0x18
6540adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK			0xE000
6541adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M			0x0000
6542adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M			0x2000
6543adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M			0x4000
6544adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M			0x6000
6545adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M			0x8000
6546adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL			0x0010
6547adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK			0x000f
6548adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G			0x0000
6549adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G			0x0001
6550adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G			0x0002
6551adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG			0x0003
6552adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4			0x0004
6553adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G			0x0005
6554adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G			0x0006
6555adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G			0x0007
6556adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G			0x0008
6557adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G			0x0009
6558adfc5217SJeff Kirsher 
6559adfc5217SJeff Kirsher #define MDIO_REG_BANK_OVER_1G				0x8320
6560adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4 				0x14
6561adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK				0xffe0
6562adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT				5
6563adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1					0x19
6564adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_2_5G						0x0001
6565adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_5G						0x0002
6566adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_6G						0x0004
6567adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_10G						0x0010
6568adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_10GH						0x0008
6569adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_12G						0x0020
6570adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_12_5G						0x0040
6571adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_13G						0x0080
6572adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_15G						0x0100
6573adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_16G						0x0200
6574adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2					0x1A
6575adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK				0x0007
6576adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_IDRIVER_MASK					0x0038
6577adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK				0x03C0
6578adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP3					0x1B
6579adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP3_HIGIG2 					0x0001
6580adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP1					0x1C
6581adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2					0x1D
6582adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 			0x03ff
6583adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK				0x0780
6584adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT				7
6585adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP3						0x1E
6586adfc5217SJeff Kirsher 
6587adfc5217SJeff Kirsher #define MDIO_REG_BANK_REMOTE_PHY			0x8330
6588adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS				0x10
6589adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG	0x0010
6590adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG	0x0600
6591adfc5217SJeff Kirsher 
6592adfc5217SJeff Kirsher #define MDIO_REG_BANK_BAM_NEXT_PAGE			0x8350
6593adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL			0x10
6594adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE			0x0001
6595adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN			0x0002
6596adfc5217SJeff Kirsher 
6597adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_USERB0		0x8370
6598adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_UCTRL				0x10
6599adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL			0x0002
6600adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1				0x11
6601adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK			0x0100
6602adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37		0x0400
6603adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 			0x12
6604adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN				0x8000
6605adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN		0x4000
6606adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN		0x2000
6607adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 			0x14
6608adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 		0x0001
6609adfc5217SJeff Kirsher 
6610adfc5217SJeff Kirsher #define MDIO_REG_BANK_AER_BLOCK 		0xFFD0
6611adfc5217SJeff Kirsher #define MDIO_AER_BLOCK_AER_REG					0x1E
6612adfc5217SJeff Kirsher 
6613adfc5217SJeff Kirsher #define MDIO_REG_BANK_COMBO_IEEE0		0xFFE0
6614adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_CONTROL				0x10
6615adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK			0x2040
6616adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10			0x0000
6617adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100			0x2000
6618adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000			0x0040
6619adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 			0x0100
6620adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN				0x0200
6621adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN				0x1000
6622adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK				0x4000
6623adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_RESET				0x8000
6624adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS				0x11
6625adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS				0x0004
6626adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE			0x0020
6627adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV				0x14
6628adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX			0x0020
6629adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX			0x0040
6630adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK			0x0180
6631adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE			0x0000
6632adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC			0x0080
6633adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC			0x0100
6634adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH			0x0180
6635adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 			0x8000
6636adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 	0x15
6637adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE	0x8000
6638adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK		0x4000
6639adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK	0x0180
6640adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE	0x0000
6641adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH	0x0180
6642adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP	0x0040
6643adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP	0x0020
6644adfc5217SJeff Kirsher /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
6645adfc5217SJeff Kirsher bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
6646adfc5217SJeff Kirsher Theotherbitsarereservedandshouldbezero*/
6647adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE	0x0001
6648adfc5217SJeff Kirsher 
6649adfc5217SJeff Kirsher 
6650adfc5217SJeff Kirsher #define MDIO_PMA_DEVAD			0x1
6651adfc5217SJeff Kirsher /*ieee*/
6652adfc5217SJeff Kirsher #define MDIO_PMA_REG_CTRL		0x0
6653adfc5217SJeff Kirsher #define MDIO_PMA_REG_STATUS		0x1
6654adfc5217SJeff Kirsher #define MDIO_PMA_REG_10G_CTRL2		0x7
6655adfc5217SJeff Kirsher #define MDIO_PMA_REG_TX_DISABLE		0x0009
6656adfc5217SJeff Kirsher #define MDIO_PMA_REG_RX_SD		0xa
6657adfc5217SJeff Kirsher /*bcm*/
6658adfc5217SJeff Kirsher #define MDIO_PMA_REG_BCM_CTRL		0x0096
6659adfc5217SJeff Kirsher #define MDIO_PMA_REG_FEC_CTRL		0x00ab
6660adfc5217SJeff Kirsher #define MDIO_PMA_REG_PHY_IDENTIFIER	0xc800
6661adfc5217SJeff Kirsher #define MDIO_PMA_REG_DIGITAL_CTRL	0xc808
6662adfc5217SJeff Kirsher #define MDIO_PMA_REG_DIGITAL_STATUS	0xc809
6663adfc5217SJeff Kirsher #define MDIO_PMA_REG_TX_POWER_DOWN	0xca02
6664adfc5217SJeff Kirsher #define MDIO_PMA_REG_CMU_PLL_BYPASS	0xca09
6665adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL		0xca0a
6666adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL		0xca10
6667adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP	0x0188
6668adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET		0x018a
6669adfc5217SJeff Kirsher #define MDIO_PMA_REG_M8051_MSGIN_REG	0xca12
6670adfc5217SJeff Kirsher #define MDIO_PMA_REG_M8051_MSGOUT_REG	0xca13
6671adfc5217SJeff Kirsher #define MDIO_PMA_REG_ROM_VER1		0xca19
6672adfc5217SJeff Kirsher #define MDIO_PMA_REG_ROM_VER2		0xca1a
6673adfc5217SJeff Kirsher #define MDIO_PMA_REG_EDC_FFE_MAIN	0xca1b
6674adfc5217SJeff Kirsher #define MDIO_PMA_REG_PLL_BANDWIDTH	0xca1d
6675adfc5217SJeff Kirsher #define MDIO_PMA_REG_PLL_CTRL		0xca1e
6676adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL0 	0xca23
6677adfc5217SJeff Kirsher #define MDIO_PMA_REG_LRM_MODE		0xca3f
6678adfc5217SJeff Kirsher #define MDIO_PMA_REG_CDR_BANDWIDTH	0xca46
6679adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL1 	0xca85
6680adfc5217SJeff Kirsher 
6681adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL		0x8000
6682adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK	0x000c
6683adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE		0x0000
6684adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE	0x0004
6685adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS	0x0008
6686adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 	0x000c
6687adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT	0x8002
6688adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR	0x8003
6689adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF	0xc820
6690adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
6691adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TX_CTRL1		0xca01
6692adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TX_CTRL2		0xca05
6693adfc5217SJeff Kirsher 
6694adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR	0x8005
6695adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF	0x8007
6696adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
6697adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TX_CTRL1		0xca02
6698adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TX_CTRL2		0xca05
6699adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_PCS_OPT_CTRL		0xc808
6700adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_GPIO_CTRL		0xc80e
6701adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_PCS_GP		0xc842
6702adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_OPT_CFG_REG		0xc8e4
6703adfc5217SJeff Kirsher 
6704adfc5217SJeff Kirsher #define MDIO_AN_REG_8727_MISC_CTRL		0x8309
6705adfc5217SJeff Kirsher 
6706adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_CHIP_REV			0xc801
6707adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS		0xc820
6708adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_XAUI_WA			0xc841
6709adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL		0xcd08
6710adfc5217SJeff Kirsher 
6711adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_RESET 	0xc000
6712adfc5217SJeff Kirsher #define MDIO_PMA_REG_7107_LED_CNTL	0xc007
6713adfc5217SJeff Kirsher #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
6714adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_VER1		0xc026
6715adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_VER2		0xc027
6716adfc5217SJeff Kirsher 
6717adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_PMD_SIGNAL			0xa811
6718adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED1_MASK			0xa82c
6719adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED2_MASK			0xa82f
6720adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED3_MASK			0xa832
6721adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED3_BLINK			0xa834
6722adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED5_MASK			0xa838
6723adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_SIGNAL_MASK			0xa835
6724adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL			0xa83b
6725adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK	0x800
6726adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
6727adfc5217SJeff Kirsher 
6728adfc5217SJeff Kirsher 
6729adfc5217SJeff Kirsher #define MDIO_WIS_DEVAD			0x2
6730adfc5217SJeff Kirsher /*bcm*/
6731adfc5217SJeff Kirsher #define MDIO_WIS_REG_LASI_CNTL		0x9002
6732adfc5217SJeff Kirsher #define MDIO_WIS_REG_LASI_STATUS	0x9005
6733adfc5217SJeff Kirsher 
6734adfc5217SJeff Kirsher #define MDIO_PCS_DEVAD			0x3
6735adfc5217SJeff Kirsher #define MDIO_PCS_REG_STATUS		0x0020
6736adfc5217SJeff Kirsher #define MDIO_PCS_REG_LASI_STATUS	0x9005
6737adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_DSP_ACCESS	0xD000
6738adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_MUX	0xD008
6739adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
6740adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
6741adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
6742adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
6743adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD	 (0xC7)
6744adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
6745adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
6746adfc5217SJeff Kirsher 
6747adfc5217SJeff Kirsher 
6748adfc5217SJeff Kirsher #define MDIO_XS_DEVAD			0x4
6749adfc5217SJeff Kirsher #define MDIO_XS_PLL_SEQUENCER		0x8000
6750adfc5217SJeff Kirsher #define MDIO_XS_SFX7101_XGXS_TEST1	0xc00a
6751adfc5217SJeff Kirsher 
6752adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX0	0x80bc
6753adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX1	0x80cc
6754adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX2	0x80dc
6755adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX3	0x80ec
6756adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RXA	0x80fc
6757adfc5217SJeff Kirsher 
6758adfc5217SJeff Kirsher #define MDIO_XS_REG_8073_RX_CTRL_PCIE	0x80FA
6759adfc5217SJeff Kirsher 
6760adfc5217SJeff Kirsher #define MDIO_AN_DEVAD			0x7
6761adfc5217SJeff Kirsher /*ieee*/
6762adfc5217SJeff Kirsher #define MDIO_AN_REG_CTRL		0x0000
6763adfc5217SJeff Kirsher #define MDIO_AN_REG_STATUS		0x0001
6764adfc5217SJeff Kirsher #define MDIO_AN_REG_STATUS_AN_COMPLETE		0x0020
6765adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE		0x0010
6766adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_PAUSE		0x0400
6767adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC	0x0800
6768adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_BOTH		0x0C00
6769adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_MASK		0x0C00
6770adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV 		0x0011
6771adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV2		0x0012
6772adfc5217SJeff Kirsher #define MDIO_AN_REG_LP_AUTO_NEG 	0x0013
6773adfc5217SJeff Kirsher #define MDIO_AN_REG_MASTER_STATUS	0x0021
6774adfc5217SJeff Kirsher /*bcm*/
6775adfc5217SJeff Kirsher #define MDIO_AN_REG_LINK_STATUS 	0x8304
6776adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_CL73		0x8370
6777adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_AN		0xffe0
6778adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_FC_LD		0xffe4
6779adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_FC_LP		0xffe5
6780adfc5217SJeff Kirsher 
6781adfc5217SJeff Kirsher #define MDIO_AN_REG_8073_2_5G		0x8329
6782adfc5217SJeff Kirsher #define MDIO_AN_REG_8073_BAM		0x8350
6783adfc5217SJeff Kirsher 
6784adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL	0x0020
6785adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_MII_CTRL	0xffe0
6786adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_MII_STATUS	0xffe1
6787adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_AN_ADV		0xffe4
6788adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION	0xffe6
6789adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_1000T_CTRL		0xffe9
6790adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW	0xfff5
6791adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS	0xfff7
6792adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_AUX_CTRL		0xfff8
6793adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_SHADOW		0xfffc
6794adfc5217SJeff Kirsher 
6795adfc5217SJeff Kirsher /* BCM84823 only */
6796adfc5217SJeff Kirsher #define MDIO_CTL_DEVAD			0x1e
6797adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA		0x401a
6798adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK		0x0018
6799adfc5217SJeff Kirsher 	/* These pins configure the BCM84823 interface to MAC after reset. */
6800adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_CTRL_MAC_XFI			0x0008
6801adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M		0x0010
6802adfc5217SJeff Kirsher 	/* These pins configure the BCM84823 interface to Line after reset. */
6803adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK		0x0060
6804adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L		0x0020
6805adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI		0x0040
6806adfc5217SJeff Kirsher 	/* When this pin is active high during reset, 10GBASE-T core is power
6807adfc5217SJeff Kirsher 	 * down, When it is active low the 10GBASE-T is power up
6808adfc5217SJeff Kirsher 	 */
6809adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN	0x0080
6810adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK		0x0100
6811adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER	0x0000
6812adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER		0x0100
6813adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G			0x1000
6814adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_USER_CTRL_REG		0x4005
6815adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_USER_CTRL_CMS		0x0080
6816adfc5217SJeff Kirsher 
6817adfc5217SJeff Kirsher #define MDIO_PMA_REG_84823_CTL_LED_CTL_1		0xa8e3
6818adfc5217SJeff Kirsher #define MDIO_PMA_REG_84823_LED3_STRETCH_EN		0x0080
6819adfc5217SJeff Kirsher 
6820adfc5217SJeff Kirsher /* BCM84833 only */
6821adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_XGPHY_STRAP1			0x401a
6822adfc5217SJeff Kirsher #define MDIO_84833_SUPER_ISOLATE		0x8000
6823adfc5217SJeff Kirsher /* These are mailbox register set used by 84833. */
6824adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_SCRATCH_REG0			0x4005
6825adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_SCRATCH_REG1			0x4006
6826adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_SCRATCH_REG2			0x4007
6827adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_SCRATCH_REG3			0x4008
6828adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_SCRATCH_REG4			0x4009
6829adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_DATA3_REG			0x4011
6830adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_DATA4_REG			0x4012
6831adfc5217SJeff Kirsher 
6832adfc5217SJeff Kirsher /* Mailbox command set used by 84833. */
6833adfc5217SJeff Kirsher #define PHY84833_DIAG_CMD_PAIR_SWAP_CHANGE		0x2
6834adfc5217SJeff Kirsher /* Mailbox status set used by 84833. */
6835adfc5217SJeff Kirsher #define PHY84833_CMD_RECEIVED				0x0001
6836adfc5217SJeff Kirsher #define PHY84833_CMD_IN_PROGRESS			0x0002
6837adfc5217SJeff Kirsher #define PHY84833_CMD_COMPLETE_PASS			0x0004
6838adfc5217SJeff Kirsher #define PHY84833_CMD_COMPLETE_ERROR			0x0008
6839adfc5217SJeff Kirsher #define PHY84833_CMD_OPEN_FOR_CMDS			0x0010
6840adfc5217SJeff Kirsher #define PHY84833_CMD_SYSTEM_BOOT			0x0020
6841adfc5217SJeff Kirsher #define PHY84833_CMD_NOT_OPEN_FOR_CMDS			0x0040
6842adfc5217SJeff Kirsher #define PHY84833_CMD_CLEAR_COMPLETE			0x0080
6843adfc5217SJeff Kirsher #define PHY84833_CMD_OPEN_OVERRIDE			0xa5a5
6844adfc5217SJeff Kirsher 
6845adfc5217SJeff Kirsher 
6846adfc5217SJeff Kirsher /* 84833 F/W Feature Commands */
6847adfc5217SJeff Kirsher #define PHY84833_DIAG_CMD_GET_EEE_MODE			0x27
6848adfc5217SJeff Kirsher #define PHY84833_DIAG_CMD_SET_EEE_MODE			0x28
6849adfc5217SJeff Kirsher 
6850adfc5217SJeff Kirsher /* Warpcore clause 45 addressing */
6851adfc5217SJeff Kirsher #define MDIO_WC_DEVAD					0x3
6852adfc5217SJeff Kirsher #define MDIO_WC_REG_IEEE0BLK_MIICNTL			0x0
6853adfc5217SJeff Kirsher #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP			0x7
6854adfc5217SJeff Kirsher #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0	0x10
6855adfc5217SJeff Kirsher #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1	0x11
6856*8decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2	0x12
6857*8decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY	0x4000
6858*8decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ		0x8000
6859adfc5217SJeff Kirsher #define MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150  0x96
6860adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL		0x8000
6861adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1		0x800e
6862adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_DESKEW			0x8010
6863adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL0			0x8015
6864adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL1			0x8016
6865adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL2			0x8017
6866adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_ANA_CTRL0			0x8061
6867adfc5217SJeff Kirsher #define MDIO_WC_REG_TX1_ANA_CTRL0			0x8071
6868adfc5217SJeff Kirsher #define MDIO_WC_REG_TX2_ANA_CTRL0			0x8081
6869adfc5217SJeff Kirsher #define MDIO_WC_REG_TX3_ANA_CTRL0			0x8091
6870adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER			0x8067
6871adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET		0x04
6872adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK			0x00f0
6873adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET		0x08
6874adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK				0x0f00
6875adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET		0x0c
6876adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK			0x7000
6877adfc5217SJeff Kirsher #define MDIO_WC_REG_TX1_TX_DRIVER			0x8077
6878adfc5217SJeff Kirsher #define MDIO_WC_REG_TX2_TX_DRIVER			0x8087
6879adfc5217SJeff Kirsher #define MDIO_WC_REG_TX3_TX_DRIVER			0x8097
6880adfc5217SJeff Kirsher #define MDIO_WC_REG_RX0_ANARXCONTROL1G			0x80b9
6881adfc5217SJeff Kirsher #define MDIO_WC_REG_RX2_ANARXCONTROL1G			0x80d9
6882adfc5217SJeff Kirsher #define MDIO_WC_REG_RX0_PCI_CTRL			0x80ba
6883adfc5217SJeff Kirsher #define MDIO_WC_REG_RX1_PCI_CTRL			0x80ca
6884adfc5217SJeff Kirsher #define MDIO_WC_REG_RX2_PCI_CTRL			0x80da
6885adfc5217SJeff Kirsher #define MDIO_WC_REG_RX3_PCI_CTRL			0x80ea
6886adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G		0x8104
6887adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_STATUS3			0x8129
6888adfc5217SJeff Kirsher #define MDIO_WC_REG_PAR_DET_10G_STATUS			0x8130
6889adfc5217SJeff Kirsher #define MDIO_WC_REG_PAR_DET_10G_CTRL			0x8131
6890adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_X2_CONTROL2			0x8141
6891adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_RX_LN_SWAP1			0x816B
6892adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_TX_LN_SWAP1			0x8169
6893adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_0			0x81d0
6894adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_1			0x81d1
6895adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_2			0x81d2
6896adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_3			0x81d3
6897adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_4			0x81d4
6898adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP		0x81EE
6899adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_VERSION			0x81F0
6900adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE		0x81F2
6901adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET	0x0
6902adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT	    0x0
6903adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR	    0x1
6904adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC	    0x2
6905adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI	    0x3
6906adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G	    0x4
6907adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET	0x4
6908adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET	0x8
6909adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET	0xc
6910adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_CRC			0x81FE
6911adfc5217SJeff Kirsher #define MDIO_WC_REG_DSC_SMC				0x8213
6912adfc5217SJeff Kirsher #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0		0x821e
6913adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP				0x82e2
6914adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET		0x00
6915adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK			0x000f
6916adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET		0x04
6917adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK		0x03f0
6918adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET		0x0a
6919adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK		0x7c00
6920adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_ENABLE		0x8000
6921adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL	0x82e3
6922adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL	0x82e6
6923adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL	0x82e7
6924adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL	0x82e8
6925adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL	0x82ec
6926adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1		0x8300
6927adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2		0x8301
6928adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3		0x8302
6929adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1		0x8304
6930adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_MISC1			0x8308
6931adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_MISC2			0x8309
6932adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL3_UP1			0x8329
6933adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL4_MISC3			0x833c
6934adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_MISC6			0x8345
6935adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_MISC7			0x8349
6936adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED		0x834e
6937adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL		0x8350
6938adfc5217SJeff Kirsher #define MDIO_WC_REG_CL49_USERB0_CTRL			0x8368
6939adfc5217SJeff Kirsher #define MDIO_WC_REG_TX66_CONTROL			0x83b0
6940adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_CONTROL			0x83c0
6941adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW0				0x83c2
6942adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW1				0x83c3
6943adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW2				0x83c4
6944adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW3				0x83c5
6945adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW0_MASK			0x83c6
6946adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW1_MASK			0x83c7
6947adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW2_MASK			0x83c8
6948adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW3_MASK			0x83c9
6949adfc5217SJeff Kirsher #define MDIO_WC_REG_FX100_CTRL1				0x8400
6950adfc5217SJeff Kirsher #define MDIO_WC_REG_FX100_CTRL3				0x8402
6951adfc5217SJeff Kirsher 
6952adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_CMD			0xffc2
6953adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_DL_STATUS			0xffc5
6954adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_CMD3			0xffcc
6955adfc5217SJeff Kirsher 
6956adfc5217SJeff Kirsher #define MDIO_WC_REG_AERBLK_AER				0xffde
6957adfc5217SJeff Kirsher #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL			0xffe0
6958adfc5217SJeff Kirsher #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT		0xffe1
6959adfc5217SJeff Kirsher 
6960adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET			0x810A
6961adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT	0
6962adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT	4
6963adfc5217SJeff Kirsher 
6964adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2		0x8141
6965adfc5217SJeff Kirsher 
6966adfc5217SJeff Kirsher #define DIGITAL5_ACTUAL_SPEED_TX_MASK			0x003f
6967adfc5217SJeff Kirsher 
6968adfc5217SJeff Kirsher /* 54618se */
6969adfc5217SJeff Kirsher #define MDIO_REG_GPHY_PHYID_LSB				0x3
6970adfc5217SJeff Kirsher #define MDIO_REG_GPHY_ID_54618SE		0x5cd5
6971adfc5217SJeff Kirsher #define MDIO_REG_GPHY_CL45_ADDR_REG			0xd
6972adfc5217SJeff Kirsher #define MDIO_REG_GPHY_CL45_DATA_REG			0xe
6973adfc5217SJeff Kirsher #define MDIO_REG_GPHY_EEE_ADV			0x3c
6974adfc5217SJeff Kirsher #define MDIO_REG_GPHY_EEE_1G		(0x1 << 2)
6975adfc5217SJeff Kirsher #define MDIO_REG_GPHY_EEE_100		(0x1 << 1)
6976adfc5217SJeff Kirsher #define MDIO_REG_GPHY_EEE_RESOLVED		0x803e
6977adfc5217SJeff Kirsher #define MDIO_REG_INTR_STATUS				0x1a
6978adfc5217SJeff Kirsher #define MDIO_REG_INTR_MASK				0x1b
6979adfc5217SJeff Kirsher #define MDIO_REG_INTR_MASK_LINK_STATUS			(0x1 << 1)
6980adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW				0x1c
6981adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_LED_SEL2			(0x0e << 10)
6982adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_WR_ENA			(0x1 << 15)
6983adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED		(0x1e << 10)
6984adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD		(0x1 << 8)
6985adfc5217SJeff Kirsher 
6986adfc5217SJeff Kirsher #define IGU_FUNC_BASE			0x0400
6987adfc5217SJeff Kirsher 
6988adfc5217SJeff Kirsher #define IGU_ADDR_MSIX			0x0000
6989adfc5217SJeff Kirsher #define IGU_ADDR_INT_ACK		0x0200
6990adfc5217SJeff Kirsher #define IGU_ADDR_PROD_UPD		0x0201
6991adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_UPD	0x0202
6992adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_SET	0x0203
6993adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_CLR	0x0204
6994adfc5217SJeff Kirsher #define IGU_ADDR_COALESCE_NOW	0x0205
6995adfc5217SJeff Kirsher #define IGU_ADDR_SIMD_MASK		0x0206
6996adfc5217SJeff Kirsher #define IGU_ADDR_SIMD_NOMASK	0x0207
6997adfc5217SJeff Kirsher #define IGU_ADDR_MSI_CTL		0x0210
6998adfc5217SJeff Kirsher #define IGU_ADDR_MSI_ADDR_LO	0x0211
6999adfc5217SJeff Kirsher #define IGU_ADDR_MSI_ADDR_HI	0x0212
7000adfc5217SJeff Kirsher #define IGU_ADDR_MSI_DATA		0x0213
7001adfc5217SJeff Kirsher 
7002adfc5217SJeff Kirsher #define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup  0
7003adfc5217SJeff Kirsher #define IGU_USE_REGISTER_ustorm_type_1_sb_cleanup  1
7004adfc5217SJeff Kirsher #define IGU_USE_REGISTER_cstorm_type_0_sb_cleanup  2
7005adfc5217SJeff Kirsher #define IGU_USE_REGISTER_cstorm_type_1_sb_cleanup  3
7006adfc5217SJeff Kirsher 
7007adfc5217SJeff Kirsher #define COMMAND_REG_INT_ACK	    0x0
7008adfc5217SJeff Kirsher #define COMMAND_REG_PROD_UPD	    0x4
7009adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_UPD   0x8
7010adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_SET   0xc
7011adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_CLR   0x10
7012adfc5217SJeff Kirsher #define COMMAND_REG_COALESCE_NOW    0x14
7013adfc5217SJeff Kirsher #define COMMAND_REG_SIMD_MASK	    0x18
7014adfc5217SJeff Kirsher #define COMMAND_REG_SIMD_NOMASK     0x1c
7015adfc5217SJeff Kirsher 
7016adfc5217SJeff Kirsher 
7017adfc5217SJeff Kirsher #define IGU_MEM_BASE						0x0000
7018adfc5217SJeff Kirsher 
7019adfc5217SJeff Kirsher #define IGU_MEM_MSIX_BASE					0x0000
7020adfc5217SJeff Kirsher #define IGU_MEM_MSIX_UPPER					0x007f
7021adfc5217SJeff Kirsher #define IGU_MEM_MSIX_RESERVED_UPPER			0x01ff
7022adfc5217SJeff Kirsher 
7023adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_BASE				0x0200
7024adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_UPPER				0x0200
7025adfc5217SJeff Kirsher 
7026adfc5217SJeff Kirsher #define IGU_CMD_BACKWARD_COMP_PROD_UPD		0x0201
7027adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 	0x03ff
7028adfc5217SJeff Kirsher 
7029adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_BASE				0x0400
7030adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_UPPER\
7031adfc5217SJeff Kirsher 	(IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7032adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_RESERVED_UPPER		0x04ff
7033adfc5217SJeff Kirsher 
7034adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_BASE			0x0500
7035adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_UPPER\
7036adfc5217SJeff Kirsher 	(IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7037adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER	0x059f
7038adfc5217SJeff Kirsher 
7039adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_UPD_UPPER			0x05a0
7040adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_SET_UPPER			0x05a1
7041adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_CLR_UPPER			0x05a2
7042adfc5217SJeff Kirsher 
7043adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_UPPER		0x05a3
7044adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER	0x05a4
7045adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER	0x05a5
7046adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WOMASK_UPPER		0x05a6
7047adfc5217SJeff Kirsher 
7048adfc5217SJeff Kirsher #define IGU_REG_RESERVED_UPPER				0x05ff
7049adfc5217SJeff Kirsher /* Fields of IGU PF CONFIGRATION REGISTER */
7050adfc5217SJeff Kirsher #define IGU_PF_CONF_FUNC_EN	  (0x1<<0)  /* function enable	      */
7051adfc5217SJeff Kirsher #define IGU_PF_CONF_MSI_MSIX_EN   (0x1<<1)  /* MSI/MSIX enable	      */
7052adfc5217SJeff Kirsher #define IGU_PF_CONF_INT_LINE_EN   (0x1<<2)  /* INT enable	      */
7053adfc5217SJeff Kirsher #define IGU_PF_CONF_ATTN_BIT_EN   (0x1<<3)  /* attention enable       */
7054adfc5217SJeff Kirsher #define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4)  /* single ISR mode enable */
7055adfc5217SJeff Kirsher #define IGU_PF_CONF_SIMD_MODE	  (0x1<<5)  /* simd all ones mode     */
7056adfc5217SJeff Kirsher 
7057adfc5217SJeff Kirsher /* Fields of IGU VF CONFIGRATION REGISTER */
7058adfc5217SJeff Kirsher #define IGU_VF_CONF_FUNC_EN	   (0x1<<0)  /* function enable        */
7059adfc5217SJeff Kirsher #define IGU_VF_CONF_MSI_MSIX_EN    (0x1<<1)  /* MSI/MSIX enable        */
7060adfc5217SJeff Kirsher #define IGU_VF_CONF_PARENT_MASK    (0x3<<2)  /* Parent PF	       */
7061adfc5217SJeff Kirsher #define IGU_VF_CONF_PARENT_SHIFT   2	     /* Parent PF	       */
7062adfc5217SJeff Kirsher #define IGU_VF_CONF_SINGLE_ISR_EN  (0x1<<4)  /* single ISR mode enable */
7063adfc5217SJeff Kirsher 
7064adfc5217SJeff Kirsher 
7065adfc5217SJeff Kirsher #define IGU_BC_DSB_NUM_SEGS    5
7066adfc5217SJeff Kirsher #define IGU_BC_NDSB_NUM_SEGS   2
7067adfc5217SJeff Kirsher #define IGU_NORM_DSB_NUM_SEGS  2
7068adfc5217SJeff Kirsher #define IGU_NORM_NDSB_NUM_SEGS 1
7069adfc5217SJeff Kirsher #define IGU_BC_BASE_DSB_PROD   128
7070adfc5217SJeff Kirsher #define IGU_NORM_BASE_DSB_PROD 136
7071adfc5217SJeff Kirsher 
7072adfc5217SJeff Kirsher 	/* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
7073adfc5217SJeff Kirsher 	[5:2] = 0; [1:0] = PF number) */
7074adfc5217SJeff Kirsher #define IGU_FID_ENCODE_IS_PF	    (0x1<<6)
7075adfc5217SJeff Kirsher #define IGU_FID_ENCODE_IS_PF_SHIFT  6
7076adfc5217SJeff Kirsher #define IGU_FID_VF_NUM_MASK	    (0x3f)
7077adfc5217SJeff Kirsher #define IGU_FID_PF_NUM_MASK	    (0x7)
7078adfc5217SJeff Kirsher 
7079adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VALID		(1<<0)
7080adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VECTOR_MASK	(0x3F<<1)
7081adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VECTOR_SHIFT	1
7082adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_FID_MASK	(0x7F<<7)
7083adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_FID_SHIFT	7
7084adfc5217SJeff Kirsher 
7085adfc5217SJeff Kirsher 
7086adfc5217SJeff Kirsher #define CDU_REGION_NUMBER_XCM_AG 2
7087adfc5217SJeff Kirsher #define CDU_REGION_NUMBER_UCM_AG 4
7088adfc5217SJeff Kirsher 
7089adfc5217SJeff Kirsher 
7090adfc5217SJeff Kirsher /**
7091adfc5217SJeff Kirsher  * String-to-compress [31:8] = CID (all 24 bits)
7092adfc5217SJeff Kirsher  * String-to-compress [7:4] = Region
7093adfc5217SJeff Kirsher  * String-to-compress [3:0] = Type
7094adfc5217SJeff Kirsher  */
7095adfc5217SJeff Kirsher #define CDU_VALID_DATA(_cid, _region, _type)\
7096adfc5217SJeff Kirsher 	(((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
7097adfc5217SJeff Kirsher #define CDU_CRC8(_cid, _region, _type)\
7098adfc5217SJeff Kirsher 	(calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
7099adfc5217SJeff Kirsher #define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
7100adfc5217SJeff Kirsher 	(0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
7101adfc5217SJeff Kirsher #define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
7102adfc5217SJeff Kirsher 	(0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
7103adfc5217SJeff Kirsher #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
7104adfc5217SJeff Kirsher 
7105adfc5217SJeff Kirsher /******************************************************************************
7106adfc5217SJeff Kirsher  * Description:
7107adfc5217SJeff Kirsher  *	   Calculates crc 8 on a word value: polynomial 0-1-2-8
7108adfc5217SJeff Kirsher  *	   Code was translated from Verilog.
7109adfc5217SJeff Kirsher  * Return:
7110adfc5217SJeff Kirsher  *****************************************************************************/
7111adfc5217SJeff Kirsher static inline u8 calc_crc8(u32 data, u8 crc)
7112adfc5217SJeff Kirsher {
7113adfc5217SJeff Kirsher 	u8 D[32];
7114adfc5217SJeff Kirsher 	u8 NewCRC[8];
7115adfc5217SJeff Kirsher 	u8 C[8];
7116adfc5217SJeff Kirsher 	u8 crc_res;
7117adfc5217SJeff Kirsher 	u8 i;
7118adfc5217SJeff Kirsher 
7119adfc5217SJeff Kirsher 	/* split the data into 31 bits */
7120adfc5217SJeff Kirsher 	for (i = 0; i < 32; i++) {
7121adfc5217SJeff Kirsher 		D[i] = (u8)(data & 1);
7122adfc5217SJeff Kirsher 		data = data >> 1;
7123adfc5217SJeff Kirsher 	}
7124adfc5217SJeff Kirsher 
7125adfc5217SJeff Kirsher 	/* split the crc into 8 bits */
7126adfc5217SJeff Kirsher 	for (i = 0; i < 8; i++) {
7127adfc5217SJeff Kirsher 		C[i] = crc & 1;
7128adfc5217SJeff Kirsher 		crc = crc >> 1;
7129adfc5217SJeff Kirsher 	}
7130adfc5217SJeff Kirsher 
7131adfc5217SJeff Kirsher 	NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
7132adfc5217SJeff Kirsher 		    D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
7133adfc5217SJeff Kirsher 		    C[6] ^ C[7];
7134adfc5217SJeff Kirsher 	NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
7135adfc5217SJeff Kirsher 		    D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
7136adfc5217SJeff Kirsher 		    D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
7137adfc5217SJeff Kirsher 		    C[6];
7138adfc5217SJeff Kirsher 	NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
7139adfc5217SJeff Kirsher 		    D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
7140adfc5217SJeff Kirsher 		    C[0] ^ C[1] ^ C[4] ^ C[5];
7141adfc5217SJeff Kirsher 	NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
7142adfc5217SJeff Kirsher 		    D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
7143adfc5217SJeff Kirsher 		    C[1] ^ C[2] ^ C[5] ^ C[6];
7144adfc5217SJeff Kirsher 	NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
7145adfc5217SJeff Kirsher 		    D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
7146adfc5217SJeff Kirsher 		    C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
7147adfc5217SJeff Kirsher 	NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
7148adfc5217SJeff Kirsher 		    D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
7149adfc5217SJeff Kirsher 		    C[3] ^ C[4] ^ C[7];
7150adfc5217SJeff Kirsher 	NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
7151adfc5217SJeff Kirsher 		    D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
7152adfc5217SJeff Kirsher 		    C[5];
7153adfc5217SJeff Kirsher 	NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
7154adfc5217SJeff Kirsher 		    D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
7155adfc5217SJeff Kirsher 		    C[6];
7156adfc5217SJeff Kirsher 
7157adfc5217SJeff Kirsher 	crc_res = 0;
7158adfc5217SJeff Kirsher 	for (i = 0; i < 8; i++)
7159adfc5217SJeff Kirsher 		crc_res |= (NewCRC[i] << i);
7160adfc5217SJeff Kirsher 
7161adfc5217SJeff Kirsher 	return crc_res;
7162adfc5217SJeff Kirsher }
7163adfc5217SJeff Kirsher 
7164adfc5217SJeff Kirsher 
7165adfc5217SJeff Kirsher #endif /* BNX2X_REG_H */
7166