xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x_reg.h (revision 9410645520e9b820069761f3450ef6661418e279)
14ad79e13SYuval Mintz /* bnx2x_reg.h: Qlogic Everest network driver.
2adfc5217SJeff Kirsher  *
3247fa82bSYuval Mintz  * Copyright (c) 2007-2013 Broadcom Corporation
44ad79e13SYuval Mintz  * Copyright (c) 2014 QLogic Corporation
54ad79e13SYuval Mintz  * All rights reserved
6adfc5217SJeff Kirsher  *
7adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
8adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
9adfc5217SJeff Kirsher  * the Free Software Foundation.
10adfc5217SJeff Kirsher  *
11adfc5217SJeff Kirsher  * The registers description starts with the register Access type followed
12adfc5217SJeff Kirsher  * by size in bits. For example [RW 32]. The access types are:
13adfc5217SJeff Kirsher  * R  - Read only
14adfc5217SJeff Kirsher  * RC - Clear on read
15adfc5217SJeff Kirsher  * RW - Read/Write
16adfc5217SJeff Kirsher  * ST - Statistics register (clear on read)
17adfc5217SJeff Kirsher  * W  - Write only
18adfc5217SJeff Kirsher  * WB - Wide bus register - the size is over 32 bits and it should be
19adfc5217SJeff Kirsher  *      read/write in consecutive 32 bits accesses
20adfc5217SJeff Kirsher  * WR - Write Clear (write 1 to clear the bit)
21adfc5217SJeff Kirsher  *
22adfc5217SJeff Kirsher  */
23adfc5217SJeff Kirsher #ifndef BNX2X_REG_H
24adfc5217SJeff Kirsher #define BNX2X_REG_H
25adfc5217SJeff Kirsher 
26adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR			 (0x1<<0)
27adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS		 (0x1<<2)
28adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU		 (0x1<<5)
29adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT		 (0x1<<3)
30adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR			 (0x1<<4)
31adfc5217SJeff Kirsher #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND		 (0x1<<1)
32adfc5217SJeff Kirsher /* [RW 1] Initiate the ATC array - reset all the valid bits */
33adfc5217SJeff Kirsher #define ATC_REG_ATC_INIT_ARRAY					 0x1100b8
34dbedd44eSJoe Perches /* [R 1] ATC initialization done */
35adfc5217SJeff Kirsher #define ATC_REG_ATC_INIT_DONE					 0x1100bc
36adfc5217SJeff Kirsher /* [RC 6] Interrupt register #0 read clear */
37adfc5217SJeff Kirsher #define ATC_REG_ATC_INT_STS_CLR					 0x1101c0
38adfc5217SJeff Kirsher /* [RW 5] Parity mask register #0 read/write */
39adfc5217SJeff Kirsher #define ATC_REG_ATC_PRTY_MASK					 0x1101d8
406bf07b8eSYuval Mintz /* [R 5] Parity register #0 read */
416bf07b8eSYuval Mintz #define ATC_REG_ATC_PRTY_STS					 0x1101cc
42adfc5217SJeff Kirsher /* [RC 5] Parity register #0 read clear */
43adfc5217SJeff Kirsher #define ATC_REG_ATC_PRTY_STS_CLR				 0x1101d0
44adfc5217SJeff Kirsher /* [RW 19] Interrupt mask register #0 read/write */
45adfc5217SJeff Kirsher #define BRB1_REG_BRB1_INT_MASK					 0x60128
46adfc5217SJeff Kirsher /* [R 19] Interrupt register #0 read */
47adfc5217SJeff Kirsher #define BRB1_REG_BRB1_INT_STS					 0x6011c
48adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
49adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_MASK 				 0x60138
50adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
51adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_STS					 0x6012c
52adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
53adfc5217SJeff Kirsher #define BRB1_REG_BRB1_PRTY_STS_CLR				 0x60130
54adfc5217SJeff Kirsher /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
55adfc5217SJeff Kirsher  * address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
56adfc5217SJeff Kirsher  * BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. Warning -
57adfc5217SJeff Kirsher  * following reset the first rbc access to this reg must be write; there can
58adfc5217SJeff Kirsher  * be no more rbc writes after the first one; there can be any number of rbc
59adfc5217SJeff Kirsher  * read following the first write; rbc access not following these rules will
60adfc5217SJeff Kirsher  * result in hang condition. */
61adfc5217SJeff Kirsher #define BRB1_REG_FREE_LIST_PRS_CRDT				 0x60200
62adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the full signal to class 0
63adfc5217SJeff Kirsher  * is asserted */
64adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XOFF_THRESHOLD_0			 0x601d0
65adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XOFF_THRESHOLD_1			 0x60230
66adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the full signal to class 0
67adfc5217SJeff Kirsher  * is de-asserted */
68adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XON_THRESHOLD_0				 0x601d4
69adfc5217SJeff Kirsher #define BRB1_REG_FULL_0_XON_THRESHOLD_1				 0x60234
70adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the full signal to class 1
71adfc5217SJeff Kirsher  * is asserted */
72adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XOFF_THRESHOLD_0			 0x601d8
73adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XOFF_THRESHOLD_1			 0x60238
74adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the full signal to class 1
75adfc5217SJeff Kirsher  * is de-asserted */
76adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XON_THRESHOLD_0				 0x601dc
77adfc5217SJeff Kirsher #define BRB1_REG_FULL_1_XON_THRESHOLD_1				 0x6023c
78adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the full signal to the LB
79adfc5217SJeff Kirsher  * port is asserted */
80adfc5217SJeff Kirsher #define BRB1_REG_FULL_LB_XOFF_THRESHOLD				 0x601e0
81adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the full signal to the LB
82adfc5217SJeff Kirsher  * port is de-asserted */
83adfc5217SJeff Kirsher #define BRB1_REG_FULL_LB_XON_THRESHOLD				 0x601e4
84adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the High_llfc signal to
85adfc5217SJeff Kirsher    interface #n is de-asserted. */
86adfc5217SJeff Kirsher #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0			 0x6014c
87adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the High_llfc signal to
88adfc5217SJeff Kirsher    interface #n is asserted. */
89adfc5217SJeff Kirsher #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0			 0x6013c
90adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for the LB port */
91adfc5217SJeff Kirsher #define BRB1_REG_LB_GUARANTIED					 0x601ec
92adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for the Lb port
93adfc5217SJeff Kirsher  * before signaling XON. */
94adfc5217SJeff Kirsher #define BRB1_REG_LB_GUARANTIED_HYST				 0x60264
95adfc5217SJeff Kirsher /* [RW 24] LL RAM data. */
96adfc5217SJeff Kirsher #define BRB1_REG_LL_RAM						 0x61000
97adfc5217SJeff Kirsher /* [RW 10] The number of free blocks above which the Low_llfc signal to
98adfc5217SJeff Kirsher    interface #n is de-asserted. */
99adfc5217SJeff Kirsher #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0			 0x6016c
100adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the Low_llfc signal to
101adfc5217SJeff Kirsher    interface #n is asserted. */
102adfc5217SJeff Kirsher #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0			 0x6015c
103adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
104adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
105adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED			 0x60244
106adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
107adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
108adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
109adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST			 0x60254
110adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
111adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
112adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED			 0x60248
113adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
114adfc5217SJeff Kirsher  * before signaling XON. The register is applicable only when
115adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
116adfc5217SJeff Kirsher #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST			 0x60258
117adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
118adfc5217SJeff Kirsher  * is applicable only when per_class_guaranty_mode is set. */
119adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED			 0x6024c
120adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
121adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
122adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
123adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST			 0x6025c
124adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for class 1 in MAC 1. The
125adfc5217SJeff Kirsher  * register is applicable only when per_class_guaranty_mode is set. */
126adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED			 0x60250
127adfc5217SJeff Kirsher /* [RW 11] The hysteresis on the guarantied buffer space for class 1 in MAC
128adfc5217SJeff Kirsher  * 1 before signaling XON. The register is applicable only when
129adfc5217SJeff Kirsher  * per_class_guaranty_mode is set. */
130adfc5217SJeff Kirsher #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST			 0x60260
131adfc5217SJeff Kirsher /* [RW 11] The number of blocks guarantied for the MAC port. The register is
132adfc5217SJeff Kirsher  * applicable only when per_class_guaranty_mode is reset. */
133adfc5217SJeff Kirsher #define BRB1_REG_MAC_GUARANTIED_0				 0x601e8
134adfc5217SJeff Kirsher #define BRB1_REG_MAC_GUARANTIED_1				 0x60240
135adfc5217SJeff Kirsher /* [R 24] The number of full blocks. */
136adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_BLOCKS				 0x60090
137adfc5217SJeff Kirsher /* [ST 32] The number of cycles that the write_full signal towards MAC #0
138adfc5217SJeff Kirsher    was asserted. */
139adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_0				 0x600c8
140adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_1				 0x600cc
141adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_FULL_CYCLES_4				 0x600d8
142adfc5217SJeff Kirsher /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
143adfc5217SJeff Kirsher    asserted. */
144adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0				 0x600b8
145adfc5217SJeff Kirsher #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1				 0x600bc
146adfc5217SJeff Kirsher /* [RW 10] The number of free blocks below which the pause signal to class 0
147adfc5217SJeff Kirsher  * is asserted */
148adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0			 0x601c0
149adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1			 0x60220
150adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the pause signal to class 0
151adfc5217SJeff Kirsher  * is de-asserted */
152adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XON_THRESHOLD_0			 0x601c4
153adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_0_XON_THRESHOLD_1			 0x60224
154adfc5217SJeff Kirsher /* [RW 11] The number of free blocks below which the pause signal to class 1
155adfc5217SJeff Kirsher  * is asserted */
156adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0			 0x601c8
157adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1			 0x60228
158adfc5217SJeff Kirsher /* [RW 11] The number of free blocks above which the pause signal to class 1
159adfc5217SJeff Kirsher  * is de-asserted */
160adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XON_THRESHOLD_0			 0x601cc
161adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_1_XON_THRESHOLD_1			 0x6022c
162adfc5217SJeff Kirsher /* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
163adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 			 0x60078
164adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 			 0x6007c
165adfc5217SJeff Kirsher /* [RW 10] Write client 0: Assert pause threshold. */
166adfc5217SJeff Kirsher #define BRB1_REG_PAUSE_LOW_THRESHOLD_0				 0x60068
167866cedaeSYaniv Rosner /* [RW 1] Indicates if to use per-class guaranty mode (new mode) or per-MAC
168866cedaeSYaniv Rosner  * guaranty mode (backwards-compatible mode). 0=per-MAC guaranty mode (BC
169866cedaeSYaniv Rosner  * mode). 1=per-class guaranty mode (new mode). */
170866cedaeSYaniv Rosner #define BRB1_REG_PER_CLASS_GUARANTY_MODE			 0x60268
171866cedaeSYaniv Rosner /* [R 24] The number of full blocks occpied by port. */
172adfc5217SJeff Kirsher #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0				 0x60094
173adfc5217SJeff Kirsher /* [RW 1] Reset the design by software. */
174adfc5217SJeff Kirsher #define BRB1_REG_SOFT_RESET					 0x600dc
175adfc5217SJeff Kirsher /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
176adfc5217SJeff Kirsher #define CCM_REG_CAM_OCCUP					 0xd0188
177adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
178adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
179adfc5217SJeff Kirsher    if 1 - normal activity. */
180adfc5217SJeff Kirsher #define CCM_REG_CCM_CFC_IFEN					 0xd003c
181adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
182adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
183adfc5217SJeff Kirsher    if 1 - normal activity. */
184adfc5217SJeff Kirsher #define CCM_REG_CCM_CQM_IFEN					 0xd000c
185adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
186adfc5217SJeff Kirsher    Otherwise 0 is inserted. */
187adfc5217SJeff Kirsher #define CCM_REG_CCM_CQM_USE_Q					 0xd00c0
188adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
189adfc5217SJeff Kirsher #define CCM_REG_CCM_INT_MASK					 0xd01e4
190adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
191adfc5217SJeff Kirsher #define CCM_REG_CCM_INT_STS					 0xd01d8
192adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
193adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_MASK					 0xd01f4
194adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
195adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_STS					 0xd01e8
196adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
197adfc5217SJeff Kirsher #define CCM_REG_CCM_PRTY_STS_CLR				 0xd01ec
198adfc5217SJeff Kirsher /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
199adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
200adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
201adfc5217SJeff Kirsher    when the input message Reg1WbFlg isn't set. */
202adfc5217SJeff Kirsher #define CCM_REG_CCM_REG0_SZ					 0xd00c4
203adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
204adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
205adfc5217SJeff Kirsher    if 1 - normal activity. */
206adfc5217SJeff Kirsher #define CCM_REG_CCM_STORM0_IFEN 				 0xd0004
207adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
208adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
209adfc5217SJeff Kirsher    if 1 - normal activity. */
210adfc5217SJeff Kirsher #define CCM_REG_CCM_STORM1_IFEN 				 0xd0008
211adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
212adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
213adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
214adfc5217SJeff Kirsher #define CCM_REG_CDU_AG_RD_IFEN					 0xd0030
215adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
216adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
217adfc5217SJeff Kirsher    activity. */
218adfc5217SJeff Kirsher #define CCM_REG_CDU_AG_WR_IFEN					 0xd002c
219adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
220adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
221adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
222adfc5217SJeff Kirsher #define CCM_REG_CDU_SM_RD_IFEN					 0xd0038
223adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
224adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
225adfc5217SJeff Kirsher    normal activity. */
226adfc5217SJeff Kirsher #define CCM_REG_CDU_SM_WR_IFEN					 0xd0034
227adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
228adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
229adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
230adfc5217SJeff Kirsher #define CCM_REG_CFC_INIT_CRD					 0xd0204
231adfc5217SJeff Kirsher /* [RW 2] Auxiliary counter flag Q number 1. */
232adfc5217SJeff Kirsher #define CCM_REG_CNT_AUX1_Q					 0xd00c8
233adfc5217SJeff Kirsher /* [RW 2] Auxiliary counter flag Q number 2. */
234adfc5217SJeff Kirsher #define CCM_REG_CNT_AUX2_Q					 0xd00cc
235adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
236adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_HDR_P					 0xd008c
237adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
238adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_HDR_S					 0xd0090
239adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
240adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
241adfc5217SJeff Kirsher    if 1 - normal activity. */
242adfc5217SJeff Kirsher #define CCM_REG_CQM_CCM_IFEN					 0xd0014
243adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
244adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
245adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
246adfc5217SJeff Kirsher #define CCM_REG_CQM_INIT_CRD					 0xd020c
247adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
248adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
249adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
250adfc5217SJeff Kirsher #define CCM_REG_CQM_P_WEIGHT					 0xd00b8
251adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
252adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
253adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
254adfc5217SJeff Kirsher #define CCM_REG_CQM_S_WEIGHT					 0xd00bc
255adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
256adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
257adfc5217SJeff Kirsher    if 1 - normal activity. */
258adfc5217SJeff Kirsher #define CCM_REG_CSDM_IFEN					 0xd0018
259adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
260adfc5217SJeff Kirsher    at the SDM interface is detected. */
261adfc5217SJeff Kirsher #define CCM_REG_CSDM_LENGTH_MIS 				 0xd0170
262adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
263adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
264adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
265adfc5217SJeff Kirsher #define CCM_REG_CSDM_WEIGHT					 0xd00b4
266adfc5217SJeff Kirsher /* [RW 28] The CM header for QM formatting in case of an error in the QM
267adfc5217SJeff Kirsher    inputs. */
268adfc5217SJeff Kirsher #define CCM_REG_ERR_CCM_HDR					 0xd0094
269adfc5217SJeff Kirsher /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
270adfc5217SJeff Kirsher #define CCM_REG_ERR_EVNT_ID					 0xd0098
271adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
272adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
273adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
274adfc5217SJeff Kirsher #define CCM_REG_FIC0_INIT_CRD					 0xd0210
275adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
276adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
277adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
278adfc5217SJeff Kirsher #define CCM_REG_FIC1_INIT_CRD					 0xd0214
279adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
280adfc5217SJeff Kirsher    - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
281adfc5217SJeff Kirsher    ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
282adfc5217SJeff Kirsher    ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
283adfc5217SJeff Kirsher    outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
284adfc5217SJeff Kirsher #define CCM_REG_GR_ARB_TYPE					 0xd015c
285adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
286adfc5217SJeff Kirsher    highest priority is 3. It is supposed; that the Store channel priority is
2870eb11dfeSWang Qing    the complement to 4 of the rest priorities - Aggregation channel; Load
288adfc5217SJeff Kirsher    (FIC0) channel and Load (FIC1). */
289adfc5217SJeff Kirsher #define CCM_REG_GR_LD0_PR					 0xd0164
290adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
291adfc5217SJeff Kirsher    highest priority is 3. It is supposed; that the Store channel priority is
2920eb11dfeSWang Qing    the complement to 4 of the rest priorities - Aggregation channel; Load
293adfc5217SJeff Kirsher    (FIC0) channel and Load (FIC1). */
294adfc5217SJeff Kirsher #define CCM_REG_GR_LD1_PR					 0xd0168
295adfc5217SJeff Kirsher /* [RW 2] General flags index. */
296adfc5217SJeff Kirsher #define CCM_REG_INV_DONE_Q					 0xd0108
297adfc5217SJeff Kirsher /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
298adfc5217SJeff Kirsher    context and sent to STORM; for a specific connection type. The double
299adfc5217SJeff Kirsher    REG-pairs are used in order to align to STORM context row size of 128
300adfc5217SJeff Kirsher    bits. The offset of these data in the STORM context is always 0. Index
301adfc5217SJeff Kirsher    _(0..15) stands for the connection type (one of 16). */
302adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_0					 0xd004c
303adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_1					 0xd0050
304adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_2					 0xd0054
305adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_3					 0xd0058
306adfc5217SJeff Kirsher #define CCM_REG_N_SM_CTX_LD_4					 0xd005c
307adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
308adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
309adfc5217SJeff Kirsher    if 1 - normal activity. */
310adfc5217SJeff Kirsher #define CCM_REG_PBF_IFEN					 0xd0028
311adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
312adfc5217SJeff Kirsher    at the pbf interface is detected. */
313adfc5217SJeff Kirsher #define CCM_REG_PBF_LENGTH_MIS					 0xd0180
314adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
315adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
316adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
317adfc5217SJeff Kirsher #define CCM_REG_PBF_WEIGHT					 0xd00ac
318adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM1_0					 0xd0134
319adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM1_1					 0xd0138
320adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM2_0					 0xd013c
321adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM2_1					 0xd0140
322adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM3_0					 0xd0144
323adfc5217SJeff Kirsher #define CCM_REG_PHYS_QNUM3_1					 0xd0148
324adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM0_0				 0xd0114
325adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM0_1				 0xd0118
326adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM1_0				 0xd011c
327adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM1_1				 0xd0120
328adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM2_0				 0xd0124
329adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM2_1				 0xd0128
330adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM3_0				 0xd012c
331adfc5217SJeff Kirsher #define CCM_REG_QOS_PHYS_QNUM3_1				 0xd0130
332adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
333adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
334adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
335adfc5217SJeff Kirsher #define CCM_REG_STORM_CCM_IFEN					 0xd0010
336adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
337adfc5217SJeff Kirsher    at the STORM interface is detected. */
338adfc5217SJeff Kirsher #define CCM_REG_STORM_LENGTH_MIS				 0xd016c
339adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
340adfc5217SJeff Kirsher    mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
341adfc5217SJeff Kirsher    weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
342adfc5217SJeff Kirsher    tc. */
343adfc5217SJeff Kirsher #define CCM_REG_STORM_WEIGHT					 0xd009c
344adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
345adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
346adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
347adfc5217SJeff Kirsher #define CCM_REG_TSEM_IFEN					 0xd001c
348adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
349adfc5217SJeff Kirsher    at the tsem interface is detected. */
350adfc5217SJeff Kirsher #define CCM_REG_TSEM_LENGTH_MIS 				 0xd0174
351adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
352adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
353adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
354adfc5217SJeff Kirsher #define CCM_REG_TSEM_WEIGHT					 0xd00a0
355adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
356adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
357adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
358adfc5217SJeff Kirsher #define CCM_REG_USEM_IFEN					 0xd0024
359adfc5217SJeff Kirsher /* [RC 1] Set when message length mismatch (relative to last indication) at
360adfc5217SJeff Kirsher    the usem interface is detected. */
361adfc5217SJeff Kirsher #define CCM_REG_USEM_LENGTH_MIS 				 0xd017c
362adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
363adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
364adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
365adfc5217SJeff Kirsher #define CCM_REG_USEM_WEIGHT					 0xd00a8
366adfc5217SJeff Kirsher /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
367adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
368adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
369adfc5217SJeff Kirsher #define CCM_REG_XSEM_IFEN					 0xd0020
370adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
371adfc5217SJeff Kirsher    at the xsem interface is detected. */
372adfc5217SJeff Kirsher #define CCM_REG_XSEM_LENGTH_MIS 				 0xd0178
373adfc5217SJeff Kirsher /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
374adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
375adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
376adfc5217SJeff Kirsher #define CCM_REG_XSEM_WEIGHT					 0xd00a4
377adfc5217SJeff Kirsher /* [RW 19] Indirect access to the descriptor table of the XX protection
378adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - message length; [12:6] - message
379adfc5217SJeff Kirsher    pointer; 18:13] - next pointer. */
380adfc5217SJeff Kirsher #define CCM_REG_XX_DESCR_TABLE					 0xd0300
381adfc5217SJeff Kirsher #define CCM_REG_XX_DESCR_TABLE_SIZE				 24
382adfc5217SJeff Kirsher /* [R 7] Used to read the value of XX protection Free counter. */
383adfc5217SJeff Kirsher #define CCM_REG_XX_FREE 					 0xd0184
384adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
385adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
386adfc5217SJeff Kirsher    messages. Max credit available - 127. Write writes the initial credit
387adfc5217SJeff Kirsher    value; read returns the current value of the credit counter. Must be
388adfc5217SJeff Kirsher    initialized to maximum XX protected message size - 2 at start-up. */
389adfc5217SJeff Kirsher #define CCM_REG_XX_INIT_CRD					 0xd0220
390adfc5217SJeff Kirsher /* [RW 7] The maximum number of pending messages; which may be stored in XX
391adfc5217SJeff Kirsher    protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
392adfc5217SJeff Kirsher    At write comprises the start value of the ~ccm_registers_xx_free.xx_free
393adfc5217SJeff Kirsher    counter. */
394adfc5217SJeff Kirsher #define CCM_REG_XX_MSG_NUM					 0xd0224
395adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
396adfc5217SJeff Kirsher #define CCM_REG_XX_OVFL_EVNT_ID 				 0xd0044
397adfc5217SJeff Kirsher /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
398adfc5217SJeff Kirsher    The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
399adfc5217SJeff Kirsher    header pointer. */
400adfc5217SJeff Kirsher #define CCM_REG_XX_TABLE					 0xd0280
401adfc5217SJeff Kirsher #define CDU_REG_CDU_CHK_MASK0					 0x101000
402adfc5217SJeff Kirsher #define CDU_REG_CDU_CHK_MASK1					 0x101004
403adfc5217SJeff Kirsher #define CDU_REG_CDU_CONTROL0					 0x101008
404adfc5217SJeff Kirsher #define CDU_REG_CDU_DEBUG					 0x101010
405adfc5217SJeff Kirsher #define CDU_REG_CDU_GLOBAL_PARAMS				 0x101020
406adfc5217SJeff Kirsher /* [RW 7] Interrupt mask register #0 read/write */
407adfc5217SJeff Kirsher #define CDU_REG_CDU_INT_MASK					 0x10103c
408adfc5217SJeff Kirsher /* [R 7] Interrupt register #0 read */
409adfc5217SJeff Kirsher #define CDU_REG_CDU_INT_STS					 0x101030
410adfc5217SJeff Kirsher /* [RW 5] Parity mask register #0 read/write */
411adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_MASK					 0x10104c
412adfc5217SJeff Kirsher /* [R 5] Parity register #0 read */
413adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_STS					 0x101040
414adfc5217SJeff Kirsher /* [RC 5] Parity register #0 read clear */
415adfc5217SJeff Kirsher #define CDU_REG_CDU_PRTY_STS_CLR				 0x101044
416adfc5217SJeff Kirsher /* [RC 32] logging of error data in case of a CDU load error:
417adfc5217SJeff Kirsher    {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
418adfc5217SJeff Kirsher    ype_error; ctual_active; ctual_compressed_context}; */
419adfc5217SJeff Kirsher #define CDU_REG_ERROR_DATA					 0x101014
420adfc5217SJeff Kirsher /* [WB 216] L1TT ram access. each entry has the following format :
421adfc5217SJeff Kirsher    {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
422adfc5217SJeff Kirsher    ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
423adfc5217SJeff Kirsher #define CDU_REG_L1TT						 0x101800
424adfc5217SJeff Kirsher /* [WB 24] MATT ram access. each entry has the following
425adfc5217SJeff Kirsher    format:{RegionLength[11:0]; egionOffset[11:0]} */
426adfc5217SJeff Kirsher #define CDU_REG_MATT						 0x101100
427adfc5217SJeff Kirsher /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
428adfc5217SJeff Kirsher #define CDU_REG_MF_MODE 					 0x101050
429adfc5217SJeff Kirsher /* [R 1] indication the initializing the activity counter by the hardware
430adfc5217SJeff Kirsher    was done. */
431adfc5217SJeff Kirsher #define CFC_REG_AC_INIT_DONE					 0x104078
432adfc5217SJeff Kirsher /* [RW 13] activity counter ram access */
433adfc5217SJeff Kirsher #define CFC_REG_ACTIVITY_COUNTER				 0x104400
434adfc5217SJeff Kirsher #define CFC_REG_ACTIVITY_COUNTER_SIZE				 256
435adfc5217SJeff Kirsher /* [R 1] indication the initializing the cams by the hardware was done. */
436adfc5217SJeff Kirsher #define CFC_REG_CAM_INIT_DONE					 0x10407c
437adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
438adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_MASK					 0x104108
439adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
440adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_STS					 0x1040fc
441adfc5217SJeff Kirsher /* [RC 2] Interrupt register #0 read clear */
442adfc5217SJeff Kirsher #define CFC_REG_CFC_INT_STS_CLR 				 0x104100
443adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
444adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_MASK					 0x104118
445adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
446adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_STS					 0x10410c
447adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
448adfc5217SJeff Kirsher #define CFC_REG_CFC_PRTY_STS_CLR				 0x104110
449adfc5217SJeff Kirsher /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
450adfc5217SJeff Kirsher #define CFC_REG_CID_CAM 					 0x104800
451adfc5217SJeff Kirsher #define CFC_REG_CONTROL0					 0x104028
452adfc5217SJeff Kirsher #define CFC_REG_DEBUG0						 0x104050
453adfc5217SJeff Kirsher /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
454adfc5217SJeff Kirsher    vector) whether the cfc should be disabled upon it */
455adfc5217SJeff Kirsher #define CFC_REG_DISABLE_ON_ERROR				 0x104044
456adfc5217SJeff Kirsher /* [RC 14] CFC error vector. when the CFC detects an internal error it will
457adfc5217SJeff Kirsher    set one of these bits. the bit description can be found in CFC
458adfc5217SJeff Kirsher    specifications */
459adfc5217SJeff Kirsher #define CFC_REG_ERROR_VECTOR					 0x10403c
460adfc5217SJeff Kirsher /* [WB 93] LCID info ram access */
461adfc5217SJeff Kirsher #define CFC_REG_INFO_RAM					 0x105000
462adfc5217SJeff Kirsher #define CFC_REG_INFO_RAM_SIZE					 1024
463adfc5217SJeff Kirsher #define CFC_REG_INIT_REG					 0x10404c
464adfc5217SJeff Kirsher #define CFC_REG_INTERFACES					 0x104058
465adfc5217SJeff Kirsher /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
466adfc5217SJeff Kirsher    field allows changing the priorities of the weighted-round-robin arbiter
467adfc5217SJeff Kirsher    which selects which CFC load client should be served next */
468adfc5217SJeff Kirsher #define CFC_REG_LCREQ_WEIGHTS					 0x104084
469adfc5217SJeff Kirsher /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
470adfc5217SJeff Kirsher #define CFC_REG_LINK_LIST					 0x104c00
471adfc5217SJeff Kirsher #define CFC_REG_LINK_LIST_SIZE					 256
472adfc5217SJeff Kirsher /* [R 1] indication the initializing the link list by the hardware was done. */
473adfc5217SJeff Kirsher #define CFC_REG_LL_INIT_DONE					 0x104074
474adfc5217SJeff Kirsher /* [R 9] Number of allocated LCIDs which are at empty state */
475adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_ALLOC 				 0x104020
476adfc5217SJeff Kirsher /* [R 9] Number of Arriving LCIDs in Link List Block */
477adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_ARRIVING				 0x104004
478adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_INSIDE_PF				 0x104120
479adfc5217SJeff Kirsher /* [R 9] Number of Leaving LCIDs in Link List Block */
480adfc5217SJeff Kirsher #define CFC_REG_NUM_LCIDS_LEAVING				 0x104018
481adfc5217SJeff Kirsher #define CFC_REG_WEAK_ENABLE_PF					 0x104124
482adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
483adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_0				 0xc2038
484adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_10				 0xc2060
485adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_11				 0xc2064
486adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_12				 0xc2068
487adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_13				 0xc206c
488adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_14				 0xc2070
489adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_15				 0xc2074
490adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_16				 0xc2078
491adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_2				 0xc2040
492adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_3				 0xc2044
493adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_4				 0xc2048
494adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_5				 0xc204c
495adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_6				 0xc2050
496adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_7				 0xc2054
497adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_8				 0xc2058
498adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_EVENT_9				 0xc205c
499adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
500adfc5217SJeff Kirsher    or auto-mask-mode (1) */
501adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_10				 0xc21e0
502adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_11				 0xc21e4
503adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_12				 0xc21e8
504adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_13				 0xc21ec
505adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_14				 0xc21f0
506adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_15				 0xc21f4
507adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_16				 0xc21f8
508adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_6 				 0xc21d0
509adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_7 				 0xc21d4
510adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_8 				 0xc21d8
511adfc5217SJeff Kirsher #define CSDM_REG_AGG_INT_MODE_9 				 0xc21dc
512adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
513adfc5217SJeff Kirsher #define CSDM_REG_CFC_RSP_START_ADDR				 0xc2008
514adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
515adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX0				 0xc201c
516adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
517adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX1				 0xc2020
518adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
519adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX2				 0xc2024
520adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
521adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_MAX3				 0xc2028
522adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
523adfc5217SJeff Kirsher    counters. */
524adfc5217SJeff Kirsher #define CSDM_REG_CMP_COUNTER_START_ADDR 			 0xc200c
525adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
526adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_MASK_0				 0xc229c
527adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_MASK_1				 0xc22ac
528adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
529adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_STS_0 				 0xc2290
530adfc5217SJeff Kirsher #define CSDM_REG_CSDM_INT_STS_1 				 0xc22a0
531adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
532adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_MASK 				 0xc22bc
533adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
534adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_STS					 0xc22b0
535adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
536adfc5217SJeff Kirsher #define CSDM_REG_CSDM_PRTY_STS_CLR				 0xc22b4
537adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_IN1					 0xc2238
538adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_IN2					 0xc223c
539adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_OUT1					 0xc2240
540adfc5217SJeff Kirsher #define CSDM_REG_ENABLE_OUT2					 0xc2244
541adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
542adfc5217SJeff Kirsher    interface without receiving any ACK. */
543adfc5217SJeff Kirsher #define CSDM_REG_INIT_CREDIT_PXP_CTRL				 0xc24bc
544adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
545adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0xc227c
546adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
547adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_PKT_END_MSG				 0xc2274
548adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
549adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0xc2278
550adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
551adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q0_CMD					 0xc2248
552adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
553adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q10_CMD 				 0xc226c
554adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
555adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q11_CMD 				 0xc2270
556adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
557adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q1_CMD					 0xc224c
558adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
559adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q3_CMD					 0xc2250
560adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
561adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q4_CMD					 0xc2254
562adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
563adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q5_CMD					 0xc2258
564adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
565adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q6_CMD					 0xc225c
566adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
567adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q7_CMD					 0xc2260
568adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
569adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q8_CMD					 0xc2264
570adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
571adfc5217SJeff Kirsher #define CSDM_REG_NUM_OF_Q9_CMD					 0xc2268
572adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
573adfc5217SJeff Kirsher #define CSDM_REG_Q_COUNTER_START_ADDR				 0xc2010
574adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
575adfc5217SJeff Kirsher #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0xc2548
576adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
577adfc5217SJeff Kirsher #define CSDM_REG_SYNC_PARSER_EMPTY				 0xc2550
578adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
579adfc5217SJeff Kirsher #define CSDM_REG_SYNC_SYNC_EMPTY				 0xc2558
580adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
581adfc5217SJeff Kirsher    ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
582adfc5217SJeff Kirsher #define CSDM_REG_TIMER_TICK					 0xc2000
583adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
584adfc5217SJeff Kirsher #define CSEM_REG_ARB_CYCLE_SIZE 				 0x200034
585adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
586adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
587adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
588adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT0					 0x200020
589adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
590adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
591adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
592adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
593adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT1					 0x200024
594adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
595adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
596adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
597adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0
598adfc5217SJeff Kirsher    and ~csem_registers_arb_element1.arb_element1 */
599adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT2					 0x200028
600adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
601adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
602adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
603adfc5217SJeff Kirsher    not be equal to register ~csem_registers_arb_element0.arb_element0 and
604adfc5217SJeff Kirsher    ~csem_registers_arb_element1.arb_element1 and
605adfc5217SJeff Kirsher    ~csem_registers_arb_element2.arb_element2 */
606adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT3					 0x20002c
607adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
608adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
609adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
610adfc5217SJeff Kirsher    Could not be equal to register ~csem_registers_arb_element0.arb_element0
611adfc5217SJeff Kirsher    and ~csem_registers_arb_element1.arb_element1 and
612adfc5217SJeff Kirsher    ~csem_registers_arb_element2.arb_element2 and
613adfc5217SJeff Kirsher    ~csem_registers_arb_element3.arb_element3 */
614adfc5217SJeff Kirsher #define CSEM_REG_ARB_ELEMENT4					 0x200030
615adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
616adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_MASK_0				 0x200110
617adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_MASK_1				 0x200120
618adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
619adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_STS_0 				 0x200104
620adfc5217SJeff Kirsher #define CSEM_REG_CSEM_INT_STS_1 				 0x200114
621adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
622adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_MASK_0				 0x200130
623adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_MASK_1				 0x200140
624adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
625adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_0				 0x200124
626adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_1				 0x200134
627adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
628adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_CLR_0				 0x200128
629adfc5217SJeff Kirsher #define CSEM_REG_CSEM_PRTY_STS_CLR_1				 0x200138
630adfc5217SJeff Kirsher #define CSEM_REG_ENABLE_IN					 0x2000a4
631adfc5217SJeff Kirsher #define CSEM_REG_ENABLE_OUT					 0x2000a8
632adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
633adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
634adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
635adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
636adfc5217SJeff Kirsher #define CSEM_REG_FAST_MEMORY					 0x220000
637adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
638adfc5217SJeff Kirsher    by the microcode */
639adfc5217SJeff Kirsher #define CSEM_REG_FIC0_DISABLE					 0x200224
640adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
641adfc5217SJeff Kirsher    by the microcode */
642adfc5217SJeff Kirsher #define CSEM_REG_FIC1_DISABLE					 0x200234
643adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
644adfc5217SJeff Kirsher    the middle of the work */
645adfc5217SJeff Kirsher #define CSEM_REG_INT_TABLE					 0x200400
646adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
647adfc5217SJeff Kirsher    FIC0 */
648adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FIC0					 0x200000
649adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
650adfc5217SJeff Kirsher    FIC1 */
651adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FIC1					 0x200004
652adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
653adfc5217SJeff Kirsher    FOC0 */
654adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC0					 0x200008
655adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
656adfc5217SJeff Kirsher    FOC1 */
657adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC1					 0x20000c
658adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
659adfc5217SJeff Kirsher    FOC2 */
660adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC2					 0x200010
661adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
662adfc5217SJeff Kirsher    FOC3 */
663adfc5217SJeff Kirsher #define CSEM_REG_MSG_NUM_FOC3					 0x200014
664adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
665adfc5217SJeff Kirsher    during run_time by the microcode */
666adfc5217SJeff Kirsher #define CSEM_REG_PAS_DISABLE					 0x20024c
667adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
668adfc5217SJeff Kirsher #define CSEM_REG_PASSIVE_BUFFER 				 0x202000
669adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
670adfc5217SJeff Kirsher #define CSEM_REG_PRAM						 0x240000
671adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
672adfc5217SJeff Kirsher #define CSEM_REG_SLEEP_THREADS_VALID				 0x20026c
673adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
674adfc5217SJeff Kirsher #define CSEM_REG_SLOW_EXT_STORE_EMPTY				 0x2002a0
675adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
676adfc5217SJeff Kirsher #define CSEM_REG_THREADS_LIST					 0x2002e4
677adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
678adfc5217SJeff Kirsher #define CSEM_REG_TS_0_AS					 0x200038
679adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
680adfc5217SJeff Kirsher #define CSEM_REG_TS_10_AS					 0x200060
681adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
682adfc5217SJeff Kirsher #define CSEM_REG_TS_11_AS					 0x200064
683adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
684adfc5217SJeff Kirsher #define CSEM_REG_TS_12_AS					 0x200068
685adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
686adfc5217SJeff Kirsher #define CSEM_REG_TS_13_AS					 0x20006c
687adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
688adfc5217SJeff Kirsher #define CSEM_REG_TS_14_AS					 0x200070
689adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
690adfc5217SJeff Kirsher #define CSEM_REG_TS_15_AS					 0x200074
691adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
692adfc5217SJeff Kirsher #define CSEM_REG_TS_16_AS					 0x200078
693adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
694adfc5217SJeff Kirsher #define CSEM_REG_TS_17_AS					 0x20007c
695adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
696adfc5217SJeff Kirsher #define CSEM_REG_TS_18_AS					 0x200080
697adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
698adfc5217SJeff Kirsher #define CSEM_REG_TS_1_AS					 0x20003c
699adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
700adfc5217SJeff Kirsher #define CSEM_REG_TS_2_AS					 0x200040
701adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
702adfc5217SJeff Kirsher #define CSEM_REG_TS_3_AS					 0x200044
703adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
704adfc5217SJeff Kirsher #define CSEM_REG_TS_4_AS					 0x200048
705adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
706adfc5217SJeff Kirsher #define CSEM_REG_TS_5_AS					 0x20004c
707adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
708adfc5217SJeff Kirsher #define CSEM_REG_TS_6_AS					 0x200050
709adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
710adfc5217SJeff Kirsher #define CSEM_REG_TS_7_AS					 0x200054
711adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
712adfc5217SJeff Kirsher #define CSEM_REG_TS_8_AS					 0x200058
713adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
714adfc5217SJeff Kirsher #define CSEM_REG_TS_9_AS					 0x20005c
715adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
716adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
717adfc5217SJeff Kirsher #define CSEM_REG_VFPF_ERR_NUM					 0x200380
718adfc5217SJeff Kirsher /* [RW 1] Parity mask register #0 read/write */
719adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_MASK					 0xc0a8
720adfc5217SJeff Kirsher /* [R 1] Parity register #0 read */
721adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_STS					 0xc09c
722adfc5217SJeff Kirsher /* [RC 1] Parity register #0 read clear */
723adfc5217SJeff Kirsher #define DBG_REG_DBG_PRTY_STS_CLR				 0xc0a0
724adfc5217SJeff Kirsher /* [RW 1] When set the DMAE will process the commands as in E1.5. 1.The
725adfc5217SJeff Kirsher  * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
726adfc5217SJeff Kirsher  * 4.Completion function=0; 5.Error handling=0 */
727adfc5217SJeff Kirsher #define DMAE_REG_BACKWARD_COMP_EN				 0x10207c
728adfc5217SJeff Kirsher /* [RW 32] Commands memory. The address to command X; row Y is to calculated
729adfc5217SJeff Kirsher    as 14*X+Y. */
730adfc5217SJeff Kirsher #define DMAE_REG_CMD_MEM					 0x102400
731adfc5217SJeff Kirsher #define DMAE_REG_CMD_MEM_SIZE					 224
732adfc5217SJeff Kirsher /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
733adfc5217SJeff Kirsher    initial value is all ones. */
734adfc5217SJeff Kirsher #define DMAE_REG_CRC16C_INIT					 0x10201c
735adfc5217SJeff Kirsher /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
736adfc5217SJeff Kirsher    CRC-16 T10 initial value is all ones. */
737adfc5217SJeff Kirsher #define DMAE_REG_CRC16T10_INIT					 0x102020
738adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
739adfc5217SJeff Kirsher #define DMAE_REG_DMAE_INT_MASK					 0x102054
740adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
741adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_MASK 				 0x102064
742adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
743adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_STS					 0x102058
744adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
745adfc5217SJeff Kirsher #define DMAE_REG_DMAE_PRTY_STS_CLR				 0x10205c
746adfc5217SJeff Kirsher /* [RW 1] Command 0 go. */
747adfc5217SJeff Kirsher #define DMAE_REG_GO_C0						 0x102080
748adfc5217SJeff Kirsher /* [RW 1] Command 1 go. */
749adfc5217SJeff Kirsher #define DMAE_REG_GO_C1						 0x102084
750adfc5217SJeff Kirsher /* [RW 1] Command 10 go. */
751adfc5217SJeff Kirsher #define DMAE_REG_GO_C10 					 0x102088
752adfc5217SJeff Kirsher /* [RW 1] Command 11 go. */
753adfc5217SJeff Kirsher #define DMAE_REG_GO_C11 					 0x10208c
754adfc5217SJeff Kirsher /* [RW 1] Command 12 go. */
755adfc5217SJeff Kirsher #define DMAE_REG_GO_C12 					 0x102090
756adfc5217SJeff Kirsher /* [RW 1] Command 13 go. */
757adfc5217SJeff Kirsher #define DMAE_REG_GO_C13 					 0x102094
758adfc5217SJeff Kirsher /* [RW 1] Command 14 go. */
759adfc5217SJeff Kirsher #define DMAE_REG_GO_C14 					 0x102098
760adfc5217SJeff Kirsher /* [RW 1] Command 15 go. */
761adfc5217SJeff Kirsher #define DMAE_REG_GO_C15 					 0x10209c
762adfc5217SJeff Kirsher /* [RW 1] Command 2 go. */
763adfc5217SJeff Kirsher #define DMAE_REG_GO_C2						 0x1020a0
764adfc5217SJeff Kirsher /* [RW 1] Command 3 go. */
765adfc5217SJeff Kirsher #define DMAE_REG_GO_C3						 0x1020a4
766adfc5217SJeff Kirsher /* [RW 1] Command 4 go. */
767adfc5217SJeff Kirsher #define DMAE_REG_GO_C4						 0x1020a8
768adfc5217SJeff Kirsher /* [RW 1] Command 5 go. */
769adfc5217SJeff Kirsher #define DMAE_REG_GO_C5						 0x1020ac
770adfc5217SJeff Kirsher /* [RW 1] Command 6 go. */
771adfc5217SJeff Kirsher #define DMAE_REG_GO_C6						 0x1020b0
772adfc5217SJeff Kirsher /* [RW 1] Command 7 go. */
773adfc5217SJeff Kirsher #define DMAE_REG_GO_C7						 0x1020b4
774adfc5217SJeff Kirsher /* [RW 1] Command 8 go. */
775adfc5217SJeff Kirsher #define DMAE_REG_GO_C8						 0x1020b8
776adfc5217SJeff Kirsher /* [RW 1] Command 9 go. */
777adfc5217SJeff Kirsher #define DMAE_REG_GO_C9						 0x1020bc
778adfc5217SJeff Kirsher /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
779adfc5217SJeff Kirsher    input is disregarded; valid is deasserted; all other signals are treated
780adfc5217SJeff Kirsher    as usual; if 1 - normal activity. */
781adfc5217SJeff Kirsher #define DMAE_REG_GRC_IFEN					 0x102008
782adfc5217SJeff Kirsher /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
783adfc5217SJeff Kirsher    acknowledge input is disregarded; valid is deasserted; full is asserted;
784adfc5217SJeff Kirsher    all other signals are treated as usual; if 1 - normal activity. */
785adfc5217SJeff Kirsher #define DMAE_REG_PCI_IFEN					 0x102004
786adfc5217SJeff Kirsher /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
787adfc5217SJeff Kirsher    initial value to the credit counter; related to the address. Read returns
788adfc5217SJeff Kirsher    the current value of the counter. */
789adfc5217SJeff Kirsher #define DMAE_REG_PXP_REQ_INIT_CRD				 0x1020c0
790adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
791adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD0					 0x170060
792adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
793adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD1					 0x170064
794adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
795adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD2					 0x170068
796adfc5217SJeff Kirsher /* [RW 8] Aggregation command. */
797adfc5217SJeff Kirsher #define DORQ_REG_AGG_CMD3					 0x17006c
798adfc5217SJeff Kirsher /* [RW 28] UCM Header. */
799adfc5217SJeff Kirsher #define DORQ_REG_CMHEAD_RX					 0x170050
800adfc5217SJeff Kirsher /* [RW 32] Doorbell address for RBC doorbells (function 0). */
801adfc5217SJeff Kirsher #define DORQ_REG_DB_ADDR0					 0x17008c
802adfc5217SJeff Kirsher /* [RW 5] Interrupt mask register #0 read/write */
803adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_MASK					 0x170180
804adfc5217SJeff Kirsher /* [R 5] Interrupt register #0 read */
805adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_STS					 0x170174
806adfc5217SJeff Kirsher /* [RC 5] Interrupt register #0 read clear */
807adfc5217SJeff Kirsher #define DORQ_REG_DORQ_INT_STS_CLR				 0x170178
808adfc5217SJeff Kirsher /* [RW 2] Parity mask register #0 read/write */
809adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_MASK 				 0x170190
810adfc5217SJeff Kirsher /* [R 2] Parity register #0 read */
811adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_STS					 0x170184
812adfc5217SJeff Kirsher /* [RC 2] Parity register #0 read clear */
813adfc5217SJeff Kirsher #define DORQ_REG_DORQ_PRTY_STS_CLR				 0x170188
814adfc5217SJeff Kirsher /* [RW 8] The address to write the DPM CID to STORM. */
815adfc5217SJeff Kirsher #define DORQ_REG_DPM_CID_ADDR					 0x170044
816adfc5217SJeff Kirsher /* [RW 5] The DPM mode CID extraction offset. */
817adfc5217SJeff Kirsher #define DORQ_REG_DPM_CID_OFST					 0x170030
818adfc5217SJeff Kirsher /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
819adfc5217SJeff Kirsher #define DORQ_REG_DQ_FIFO_AFULL_TH				 0x17007c
820adfc5217SJeff Kirsher /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
821adfc5217SJeff Kirsher #define DORQ_REG_DQ_FIFO_FULL_TH				 0x170078
822adfc5217SJeff Kirsher /* [R 13] Current value of the DQ FIFO fill level according to following
823adfc5217SJeff Kirsher    pointer. The range is 0 - 256 FIFO rows; where each row stands for the
824adfc5217SJeff Kirsher    doorbell. */
825adfc5217SJeff Kirsher #define DORQ_REG_DQ_FILL_LVLF					 0x1700a4
826adfc5217SJeff Kirsher /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
827adfc5217SJeff Kirsher    equal to full threshold; reset on full clear. */
828adfc5217SJeff Kirsher #define DORQ_REG_DQ_FULL_ST					 0x1700c0
829adfc5217SJeff Kirsher /* [RW 28] The value sent to CM header in the case of CFC load error. */
830adfc5217SJeff Kirsher #define DORQ_REG_ERR_CMHEAD					 0x170058
831adfc5217SJeff Kirsher #define DORQ_REG_IF_EN						 0x170004
832b56e9670SAriel Elior #define DORQ_REG_MAX_RVFID_SIZE				 0x1701ec
833adfc5217SJeff Kirsher #define DORQ_REG_MODE_ACT					 0x170008
834adfc5217SJeff Kirsher /* [RW 5] The normal mode CID extraction offset. */
835adfc5217SJeff Kirsher #define DORQ_REG_NORM_CID_OFST					 0x17002c
836adfc5217SJeff Kirsher /* [RW 28] TCM Header when only TCP context is loaded. */
837adfc5217SJeff Kirsher #define DORQ_REG_NORM_CMHEAD_TX 				 0x17004c
838adfc5217SJeff Kirsher /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
839adfc5217SJeff Kirsher    Interface. */
840adfc5217SJeff Kirsher #define DORQ_REG_OUTST_REQ					 0x17003c
841adfc5217SJeff Kirsher #define DORQ_REG_PF_USAGE_CNT					 0x1701d0
842adfc5217SJeff Kirsher #define DORQ_REG_REGN						 0x170038
843adfc5217SJeff Kirsher /* [R 4] Current value of response A counter credit. Initial credit is
844adfc5217SJeff Kirsher    configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
845adfc5217SJeff Kirsher    register. */
846adfc5217SJeff Kirsher #define DORQ_REG_RSPA_CRD_CNT					 0x1700ac
847adfc5217SJeff Kirsher /* [R 4] Current value of response B counter credit. Initial credit is
848adfc5217SJeff Kirsher    configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
849adfc5217SJeff Kirsher    register. */
850adfc5217SJeff Kirsher #define DORQ_REG_RSPB_CRD_CNT					 0x1700b0
851adfc5217SJeff Kirsher /* [RW 4] The initial credit at the Doorbell Response Interface. The write
852adfc5217SJeff Kirsher    writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
853adfc5217SJeff Kirsher    read reads this written value. */
854adfc5217SJeff Kirsher #define DORQ_REG_RSP_INIT_CRD					 0x170048
855b56e9670SAriel Elior #define DORQ_REG_RSPB_CRD_CNT					 0x1700b0
856b56e9670SAriel Elior #define DORQ_REG_VF_NORM_CID_BASE				 0x1701a0
857b56e9670SAriel Elior #define DORQ_REG_VF_NORM_CID_OFST				 0x1701f4
858b56e9670SAriel Elior #define DORQ_REG_VF_NORM_CID_WND_SIZE				 0x1701a4
859b56e9670SAriel Elior #define DORQ_REG_VF_NORM_MAX_CID_COUNT				 0x1701e4
860b56e9670SAriel Elior #define DORQ_REG_VF_NORM_VF_BASE				 0x1701a8
861b56e9670SAriel Elior /* [RW 10] VF type validation mask value */
862b56e9670SAriel Elior #define DORQ_REG_VF_TYPE_MASK_0					 0x170218
863b56e9670SAriel Elior /* [RW 17] VF type validation Min MCID value */
864b56e9670SAriel Elior #define DORQ_REG_VF_TYPE_MAX_MCID_0				 0x1702d8
865b56e9670SAriel Elior /* [RW 17] VF type validation Max MCID value */
866b56e9670SAriel Elior #define DORQ_REG_VF_TYPE_MIN_MCID_0				 0x170298
867b56e9670SAriel Elior /* [RW 10] VF type validation comp value */
868b56e9670SAriel Elior #define DORQ_REG_VF_TYPE_VALUE_0				 0x170258
869b56e9670SAriel Elior #define DORQ_REG_VF_USAGE_CT_LIMIT				 0x170340
870b56e9670SAriel Elior 
871*a3903684SSimon Horman extern const u32 dmae_reg_go_c[];
872*a3903684SSimon Horman 
873adfc5217SJeff Kirsher /* [RW 4] Initial activity counter value on the load request; when the
874adfc5217SJeff Kirsher    shortcut is done. */
875adfc5217SJeff Kirsher #define DORQ_REG_SHRT_ACT_CNT					 0x170070
876adfc5217SJeff Kirsher /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
877adfc5217SJeff Kirsher #define DORQ_REG_SHRT_CMHEAD					 0x170054
878adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_ATTN_BIT_EN_0				 (0x1<<4)
879adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_BLOCK_DISABLE_0				 (0x1<<0)
880adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_INT_LINE_EN_0				 (0x1<<3)
881adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_MSI_ATTN_EN_0				 (0x1<<7)
882adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0			 (0x1<<2)
883adfc5217SJeff Kirsher #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0				 (0x1<<1)
884adfc5217SJeff Kirsher #define HC_CONFIG_1_REG_BLOCK_DISABLE_1				 (0x1<<0)
885d16132ceSAriel Elior #define DORQ_REG_VF_USAGE_CNT					 0x170320
886adfc5217SJeff Kirsher #define HC_REG_AGG_INT_0					 0x108050
887adfc5217SJeff Kirsher #define HC_REG_AGG_INT_1					 0x108054
888adfc5217SJeff Kirsher #define HC_REG_ATTN_BIT 					 0x108120
889adfc5217SJeff Kirsher #define HC_REG_ATTN_IDX 					 0x108100
890adfc5217SJeff Kirsher #define HC_REG_ATTN_MSG0_ADDR_L 				 0x108018
891adfc5217SJeff Kirsher #define HC_REG_ATTN_MSG1_ADDR_L 				 0x108020
892adfc5217SJeff Kirsher #define HC_REG_ATTN_NUM_P0					 0x108038
893adfc5217SJeff Kirsher #define HC_REG_ATTN_NUM_P1					 0x10803c
894adfc5217SJeff Kirsher #define HC_REG_COMMAND_REG					 0x108180
895adfc5217SJeff Kirsher #define HC_REG_CONFIG_0 					 0x108000
896adfc5217SJeff Kirsher #define HC_REG_CONFIG_1 					 0x108004
897adfc5217SJeff Kirsher #define HC_REG_FUNC_NUM_P0					 0x1080ac
898adfc5217SJeff Kirsher #define HC_REG_FUNC_NUM_P1					 0x1080b0
899adfc5217SJeff Kirsher /* [RW 3] Parity mask register #0 read/write */
900adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_MASK					 0x1080a0
901adfc5217SJeff Kirsher /* [R 3] Parity register #0 read */
902adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_STS					 0x108094
903adfc5217SJeff Kirsher /* [RC 3] Parity register #0 read clear */
904adfc5217SJeff Kirsher #define HC_REG_HC_PRTY_STS_CLR					 0x108098
905adfc5217SJeff Kirsher #define HC_REG_INT_MASK						 0x108108
906adfc5217SJeff Kirsher #define HC_REG_LEADING_EDGE_0					 0x108040
907adfc5217SJeff Kirsher #define HC_REG_LEADING_EDGE_1					 0x108048
908adfc5217SJeff Kirsher #define HC_REG_MAIN_MEMORY					 0x108800
909adfc5217SJeff Kirsher #define HC_REG_MAIN_MEMORY_SIZE					 152
910adfc5217SJeff Kirsher #define HC_REG_P0_PROD_CONS					 0x108200
911adfc5217SJeff Kirsher #define HC_REG_P1_PROD_CONS					 0x108400
912adfc5217SJeff Kirsher #define HC_REG_PBA_COMMAND					 0x108140
913adfc5217SJeff Kirsher #define HC_REG_PCI_CONFIG_0					 0x108010
914adfc5217SJeff Kirsher #define HC_REG_PCI_CONFIG_1					 0x108014
915adfc5217SJeff Kirsher #define HC_REG_STATISTIC_COUNTERS				 0x109000
916adfc5217SJeff Kirsher #define HC_REG_TRAILING_EDGE_0					 0x108044
917adfc5217SJeff Kirsher #define HC_REG_TRAILING_EDGE_1					 0x10804c
918adfc5217SJeff Kirsher #define HC_REG_UC_RAM_ADDR_0					 0x108028
919adfc5217SJeff Kirsher #define HC_REG_UC_RAM_ADDR_1					 0x108030
920adfc5217SJeff Kirsher #define HC_REG_USTORM_ADDR_FOR_COALESCE 			 0x108068
921adfc5217SJeff Kirsher #define HC_REG_VQID_0						 0x108008
922adfc5217SJeff Kirsher #define HC_REG_VQID_1						 0x10800c
923adfc5217SJeff Kirsher #define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN		 (0x1<<1)
924adfc5217SJeff Kirsher #define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE		 (0x1<<0)
925adfc5217SJeff Kirsher #define IGU_REG_ATTENTION_ACK_BITS				 0x130108
926adfc5217SJeff Kirsher /* [R 4] Debug: attn_fsm */
927adfc5217SJeff Kirsher #define IGU_REG_ATTN_FSM					 0x130054
928adfc5217SJeff Kirsher #define IGU_REG_ATTN_MSG_ADDR_H				 0x13011c
929adfc5217SJeff Kirsher #define IGU_REG_ATTN_MSG_ADDR_L				 0x130120
930adfc5217SJeff Kirsher /* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
931adfc5217SJeff Kirsher  * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
932adfc5217SJeff Kirsher  * write done didn't receive. */
933adfc5217SJeff Kirsher #define IGU_REG_ATTN_WRITE_DONE_PENDING			 0x130030
934adfc5217SJeff Kirsher #define IGU_REG_BLOCK_CONFIGURATION				 0x130000
935adfc5217SJeff Kirsher #define IGU_REG_COMMAND_REG_32LSB_DATA				 0x130124
936adfc5217SJeff Kirsher #define IGU_REG_COMMAND_REG_CTRL				 0x13012c
937adfc5217SJeff Kirsher /* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
938adfc5217SJeff Kirsher  * is clear. The bits in this registers are set and clear via the producer
939adfc5217SJeff Kirsher  * command. Data valid only in addresses 0-4. all the rest are zero. */
940adfc5217SJeff Kirsher #define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP			 0x130200
941adfc5217SJeff Kirsher /* [R 5] Debug: ctrl_fsm */
942adfc5217SJeff Kirsher #define IGU_REG_CTRL_FSM					 0x130064
943adfc5217SJeff Kirsher /* [R 1] data available for error memory. If this bit is clear do not red
944adfc5217SJeff Kirsher  * from error_handling_memory. */
945adfc5217SJeff Kirsher #define IGU_REG_ERROR_HANDLING_DATA_VALID			 0x130130
946adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
947adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_MASK					 0x1300a8
948adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
949adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_STS					 0x13009c
950adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
951adfc5217SJeff Kirsher #define IGU_REG_IGU_PRTY_STS_CLR				 0x1300a0
952adfc5217SJeff Kirsher /* [R 4] Debug: int_handle_fsm */
953adfc5217SJeff Kirsher #define IGU_REG_INT_HANDLE_FSM					 0x130050
954adfc5217SJeff Kirsher #define IGU_REG_LEADING_EDGE_LATCH				 0x130134
955adfc5217SJeff Kirsher /* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
956adfc5217SJeff Kirsher  * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
957adfc5217SJeff Kirsher  * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
958adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY					 0x131000
959adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_SIZE				 136
960adfc5217SJeff Kirsher #define IGU_REG_PBA_STATUS_LSB					 0x130138
961adfc5217SJeff Kirsher #define IGU_REG_PBA_STATUS_MSB					 0x13013c
962adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSI_EN					 0x130140
963adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSIX_EN					 0x130144
964adfc5217SJeff Kirsher #define IGU_REG_PCI_PF_MSIX_FUNC_MASK				 0x130148
965adfc5217SJeff Kirsher /* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
966adfc5217SJeff Kirsher  * pending; 1 = pending. Pendings means interrupt was asserted; and write
967adfc5217SJeff Kirsher  * done was not received. Data valid only in addresses 0-4. all the rest are
968adfc5217SJeff Kirsher  * zero. */
969adfc5217SJeff Kirsher #define IGU_REG_PENDING_BITS_STATUS				 0x130300
970adfc5217SJeff Kirsher #define IGU_REG_PF_CONFIGURATION				 0x130154
971adfc5217SJeff Kirsher /* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
972adfc5217SJeff Kirsher  * memory; 136 - PF0 default prod; 137 PF1 default prod; 138 - PF2 default
973adfc5217SJeff Kirsher  * prod; 139 PF3 default prod; 140 - PF0 - ATTN prod; 141 - PF1 - ATTN prod;
974adfc5217SJeff Kirsher  * 142 - PF2 - ATTN prod; 143 - PF3 - ATTN prod; 144-147 reserved. E1.5 mode
975adfc5217SJeff Kirsher  * - In backward compatible mode; for non default SB; each even line in the
976adfc5217SJeff Kirsher  * memory holds the U producer and each odd line hold the C producer. The
977adfc5217SJeff Kirsher  * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
978adfc5217SJeff Kirsher  * last 20 producers are for the DSB for each PF. each PF has five segments
979adfc5217SJeff Kirsher  * (the order inside each segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
980adfc5217SJeff Kirsher  * 132-135 C prods; 136-139 X prods; 140-143 T prods; 144-147 ATTN prods; */
981adfc5217SJeff Kirsher #define IGU_REG_PROD_CONS_MEMORY				 0x132000
982adfc5217SJeff Kirsher /* [R 3] Debug: pxp_arb_fsm */
983adfc5217SJeff Kirsher #define IGU_REG_PXP_ARB_FSM					 0x130068
984adfc5217SJeff Kirsher /* [RW 6] Write one for each bit will reset the appropriate memory. When the
985adfc5217SJeff Kirsher  * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
986adfc5217SJeff Kirsher  * memory; Bit 1 - SB memory; Bit 2 - SB interrupt and mask register; Bit 3
987adfc5217SJeff Kirsher  * - MSIX memory; Bit 4 - PBA memory; Bit 5 - statistics; */
988adfc5217SJeff Kirsher #define IGU_REG_RESET_MEMORIES					 0x130158
989adfc5217SJeff Kirsher /* [R 4] Debug: sb_ctrl_fsm */
990adfc5217SJeff Kirsher #define IGU_REG_SB_CTRL_FSM					 0x13004c
991adfc5217SJeff Kirsher #define IGU_REG_SB_INT_BEFORE_MASK_LSB				 0x13015c
992adfc5217SJeff Kirsher #define IGU_REG_SB_INT_BEFORE_MASK_MSB				 0x130160
993adfc5217SJeff Kirsher #define IGU_REG_SB_MASK_LSB					 0x130164
994adfc5217SJeff Kirsher #define IGU_REG_SB_MASK_MSB					 0x130168
995adfc5217SJeff Kirsher /* [RW 16] Number of command that were dropped without causing an interrupt
996adfc5217SJeff Kirsher  * due to: read access for WO BAR address; or write access for RO BAR
997adfc5217SJeff Kirsher  * address or any access for reserved address or PCI function error is set
998adfc5217SJeff Kirsher  * and address is not MSIX; PBA or cleanup */
999adfc5217SJeff Kirsher #define IGU_REG_SILENT_DROP					 0x13016c
1000adfc5217SJeff Kirsher /* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
1001adfc5217SJeff Kirsher  * number of MSIX messages per VF; 64-67 - number of MSI/MSIX messages per
1002adfc5217SJeff Kirsher  * PF; 68-71 number of ATTN messages per PF */
1003adfc5217SJeff Kirsher #define IGU_REG_STATISTIC_NUM_MESSAGE_SENT			 0x130800
1004adfc5217SJeff Kirsher /* [RW 32] Number of cycles the timer mask masking the IGU interrupt when a
1005adfc5217SJeff Kirsher  * timer mask command arrives. Value must be bigger than 100. */
1006adfc5217SJeff Kirsher #define IGU_REG_TIMER_MASKING_VALUE				 0x13003c
1007adfc5217SJeff Kirsher #define IGU_REG_TRAILING_EDGE_LATCH				 0x130104
1008adfc5217SJeff Kirsher #define IGU_REG_VF_CONFIGURATION				 0x130170
1009adfc5217SJeff Kirsher /* [WB_R 32] Each bit represent write done pending bits status for that SB
1010adfc5217SJeff Kirsher  * (MSI/MSIX message was sent and write done was not received yet). 0 =
1011adfc5217SJeff Kirsher  * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
1012adfc5217SJeff Kirsher #define IGU_REG_WRITE_DONE_PENDING				 0x130480
1013adfc5217SJeff Kirsher #define MCP_A_REG_MCPR_SCRATCH					 0x3a0000
1014452427b0SYuval Mintz #define MCP_REG_MCPR_ACCESS_LOCK				 0x8009c
1015adfc5217SJeff Kirsher #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER			 0x8501c
1016adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_INPUTS					 0x800c0
1017adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_OENABLE					 0x800c8
1018adfc5217SJeff Kirsher #define MCP_REG_MCPR_GP_OUTPUTS					 0x800c4
1019adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_COMMAND				 0x85900
1020adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_DATAREG0				 0x85920
1021adfc5217SJeff Kirsher #define MCP_REG_MCPR_IMC_SLAVE_CONTROL				 0x85904
1022adfc5217SJeff Kirsher #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER			 0x8501c
1023adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_ACCESS_ENABLE				 0x86424
1024adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_ADDR					 0x8640c
1025adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_CFG4					 0x8642c
1026adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_COMMAND				 0x86400
1027adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_READ					 0x86410
1028adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_SW_ARB 				 0x86420
1029adfc5217SJeff Kirsher #define MCP_REG_MCPR_NVM_WRITE					 0x86408
1030adfc5217SJeff Kirsher #define MCP_REG_MCPR_SCRATCH					 0xa0000
1031adfc5217SJeff Kirsher #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK		 (0x1<<1)
1032adfc5217SJeff Kirsher #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK		 (0x1<<0)
1033adfc5217SJeff Kirsher /* [R 32] read first 32 bit after inversion of function 0. mapped as
1034adfc5217SJeff Kirsher    follows: [0] NIG attention for function0; [1] NIG attention for
1035adfc5217SJeff Kirsher    function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
1036adfc5217SJeff Kirsher    [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
1037adfc5217SJeff Kirsher    GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
1038adfc5217SJeff Kirsher    glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
1039adfc5217SJeff Kirsher    [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
1040adfc5217SJeff Kirsher    MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
1041adfc5217SJeff Kirsher    Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
1042adfc5217SJeff Kirsher    interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
1043adfc5217SJeff Kirsher    error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
1044adfc5217SJeff Kirsher    interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
1045adfc5217SJeff Kirsher    Parity error; [31] PBF Hw interrupt; */
1046adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0			 0xa42c
1047adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1			 0xa430
1048adfc5217SJeff Kirsher /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
1049adfc5217SJeff Kirsher    NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1050adfc5217SJeff Kirsher    mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1051adfc5217SJeff Kirsher    [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1052adfc5217SJeff Kirsher    PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1053adfc5217SJeff Kirsher    function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1054adfc5217SJeff Kirsher    Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1055adfc5217SJeff Kirsher    mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1056adfc5217SJeff Kirsher    BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1057adfc5217SJeff Kirsher    Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1058adfc5217SJeff Kirsher    interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1059adfc5217SJeff Kirsher    Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1060adfc5217SJeff Kirsher    interrupt; */
1061adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_1_MCP 			 0xa434
1062adfc5217SJeff Kirsher /* [R 32] read second 32 bit after inversion of function 0. mapped as
1063adfc5217SJeff Kirsher    follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1064adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1065adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1066adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1067adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1068adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1069adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1070adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1071adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1072adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1073adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1074adfc5217SJeff Kirsher    interrupt; */
1075adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0			 0xa438
1076adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1			 0xa43c
1077adfc5217SJeff Kirsher /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
1078adfc5217SJeff Kirsher    PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
1079adfc5217SJeff Kirsher    [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
1080adfc5217SJeff Kirsher    [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
1081adfc5217SJeff Kirsher    XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1082adfc5217SJeff Kirsher    DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1083adfc5217SJeff Kirsher    error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1084adfc5217SJeff Kirsher    PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1085adfc5217SJeff Kirsher    [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1086adfc5217SJeff Kirsher    [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1087adfc5217SJeff Kirsher    [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1088adfc5217SJeff Kirsher    [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1089adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_2_MCP 			 0xa440
1090adfc5217SJeff Kirsher /* [R 32] read third 32 bit after inversion of function 0. mapped as
1091adfc5217SJeff Kirsher    follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
1092adfc5217SJeff Kirsher    error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
1093adfc5217SJeff Kirsher    PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1094adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1095adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1096adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1097adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1098adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1099adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1100adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1101adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1102adfc5217SJeff Kirsher    attn1; */
1103adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0			 0xa444
1104adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1			 0xa448
1105adfc5217SJeff Kirsher /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
1106adfc5217SJeff Kirsher    CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
1107adfc5217SJeff Kirsher    Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
1108adfc5217SJeff Kirsher    Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
1109adfc5217SJeff Kirsher    error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
1110adfc5217SJeff Kirsher    interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
1111adfc5217SJeff Kirsher    MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
1112adfc5217SJeff Kirsher    Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
1113adfc5217SJeff Kirsher    timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
1114adfc5217SJeff Kirsher    func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
1115adfc5217SJeff Kirsher    func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
1116adfc5217SJeff Kirsher    timers attn_4 func1; [30] General attn0; [31] General attn1; */
1117adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_3_MCP 			 0xa44c
1118adfc5217SJeff Kirsher /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
1119adfc5217SJeff Kirsher    follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1120adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1121adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1122adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1123adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1124adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1125adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1126adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1127adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1128adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1129adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1130adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0			 0xa450
1131adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1			 0xa454
1132adfc5217SJeff Kirsher /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
1133adfc5217SJeff Kirsher    General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
1134adfc5217SJeff Kirsher    [4] General attn6; [5] General attn7; [6] General attn8; [7] General
1135adfc5217SJeff Kirsher    attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
1136adfc5217SJeff Kirsher    General attn13; [12] General attn14; [13] General attn15; [14] General
1137adfc5217SJeff Kirsher    attn16; [15] General attn17; [16] General attn18; [17] General attn19;
1138adfc5217SJeff Kirsher    [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
1139adfc5217SJeff Kirsher    RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
1140adfc5217SJeff Kirsher    RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
1141adfc5217SJeff Kirsher    attention; [27] GRC Latched reserved access attention; [28] MCP Latched
1142adfc5217SJeff Kirsher    rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
1143adfc5217SJeff Kirsher    ump_tx_parity; [31] MCP Latched scpad_parity; */
1144adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_4_MCP 			 0xa458
1145adfc5217SJeff Kirsher /* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
1146adfc5217SJeff Kirsher  * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1147adfc5217SJeff Kirsher  * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1148adfc5217SJeff Kirsher  * CNIG attention (reserved); [7] CNIG parity (reserved); [31-8] Reserved; */
1149adfc5217SJeff Kirsher #define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0			 0xa700
1150adfc5217SJeff Kirsher /* [W 14] write to this register results with the clear of the latched
1151adfc5217SJeff Kirsher    signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
1152adfc5217SJeff Kirsher    d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
1153adfc5217SJeff Kirsher    latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
1154adfc5217SJeff Kirsher    GRC Latched reserved access attention; one in d7 clears Latched
1155adfc5217SJeff Kirsher    rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
1156adfc5217SJeff Kirsher    Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
1157adfc5217SJeff Kirsher    ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
1158adfc5217SJeff Kirsher    pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
1159adfc5217SJeff Kirsher    from this register return zero */
1160adfc5217SJeff Kirsher #define MISC_REG_AEU_CLR_LATCH_SIGNAL				 0xa45c
1161adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
1162adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1163adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1164adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1165adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1166adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1167adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1168adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1169adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1170adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1171adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1172adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1173adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1174adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0			 0xa06c
1175adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1			 0xa07c
1176adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2			 0xa08c
1177adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3			 0xa09c
1178adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5			 0xa0bc
1179adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6			 0xa0cc
1180adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7			 0xa0dc
1181adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
1182adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1183adfc5217SJeff Kirsher    function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
1184adfc5217SJeff Kirsher    1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1185adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1186adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1187adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1188adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
1189adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1190adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1191adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1192adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1193adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1194adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0			 0xa10c
1195adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1			 0xa11c
1196adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2			 0xa12c
1197adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3			 0xa13c
1198adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5			 0xa15c
1199adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6			 0xa16c
1200adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7			 0xa17c
1201adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
1202adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1203adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1204adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1205adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1206adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1207adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1208adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1209adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1210adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1211adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1212adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1213adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1214adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_NIG_0				 0xa0ec
1215adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_NIG_1				 0xa18c
1216adfc5217SJeff Kirsher /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
1217adfc5217SJeff Kirsher    as follows: [0] NIG attention for function0; [1] NIG attention for
1218adfc5217SJeff Kirsher    function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1219adfc5217SJeff Kirsher    0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1220adfc5217SJeff Kirsher    GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1221adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1222adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1223adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1224adfc5217SJeff Kirsher    indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1225adfc5217SJeff Kirsher    [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1226adfc5217SJeff Kirsher    SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1227adfc5217SJeff Kirsher    TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1228adfc5217SJeff Kirsher    TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1229adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_PXP_0				 0xa0fc
1230adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE1_PXP_1				 0xa19c
1231adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
1232adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1233adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1234adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1235adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1236adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1237adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1238adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1239adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1240adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1241adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1242adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1243adfc5217SJeff Kirsher    interrupt; */
1244adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0			 0xa070
1245adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1			 0xa080
1246adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
1247adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1248adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1249adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1250adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1251adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1252adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1253adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1254adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1255adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1256adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1257adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1258adfc5217SJeff Kirsher    interrupt; */
1259adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0			 0xa110
1260adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1			 0xa120
1261adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
1262adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1263adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1264adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1265adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1266adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1267adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1268adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1269adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1270adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1271adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1272adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1273adfc5217SJeff Kirsher    interrupt; */
1274adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_NIG_0				 0xa0f0
1275adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_NIG_1				 0xa190
1276adfc5217SJeff Kirsher /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
1277adfc5217SJeff Kirsher    as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1278adfc5217SJeff Kirsher    Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1279adfc5217SJeff Kirsher    interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1280adfc5217SJeff Kirsher    error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1281adfc5217SJeff Kirsher    interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1282adfc5217SJeff Kirsher    NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1283adfc5217SJeff Kirsher    [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1284adfc5217SJeff Kirsher    interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1285adfc5217SJeff Kirsher    Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1286adfc5217SJeff Kirsher    Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1287adfc5217SJeff Kirsher    Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1288adfc5217SJeff Kirsher    interrupt; */
1289adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_PXP_0				 0xa100
1290adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE2_PXP_1				 0xa1a0
1291adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
1292adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1293adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1294adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1295adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1296adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1297adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1298adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1299adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1300adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1301adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1302adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1303adfc5217SJeff Kirsher    attn1; */
1304adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0			 0xa074
1305adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1			 0xa084
1306adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
1307adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1308adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1309adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1310adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1311adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1312adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1313adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1314adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1315adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1316adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1317adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1318adfc5217SJeff Kirsher    attn1; */
1319adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0			 0xa114
1320adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1			 0xa124
1321adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
1322adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1323adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1324adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1325adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1326adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1327adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1328adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1329adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1330adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1331adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1332adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1333adfc5217SJeff Kirsher    attn1; */
1334adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_NIG_0				 0xa0f4
1335adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_NIG_1				 0xa194
1336adfc5217SJeff Kirsher /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
1337adfc5217SJeff Kirsher    as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1338adfc5217SJeff Kirsher    Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1339adfc5217SJeff Kirsher    [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1340adfc5217SJeff Kirsher    interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1341adfc5217SJeff Kirsher    error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1342adfc5217SJeff Kirsher    Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1343adfc5217SJeff Kirsher    pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1344adfc5217SJeff Kirsher    MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1345adfc5217SJeff Kirsher    SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1346adfc5217SJeff Kirsher    timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1347adfc5217SJeff Kirsher    func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1348adfc5217SJeff Kirsher    attn1; */
1349adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_PXP_0				 0xa104
1350adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE3_PXP_1				 0xa1a4
1351adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
1352adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1353adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1354adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1355adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1356adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1357adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1358adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1359adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1360adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1361adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1362adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1363adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0			 0xa078
1364adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2			 0xa098
1365adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4			 0xa0b8
1366adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5			 0xa0c8
1367adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6			 0xa0d8
1368adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7			 0xa0e8
1369adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
1370adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1371adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1372adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1373adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1374adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1375adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1376adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1377adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1378adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1379adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1380adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1381adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0			 0xa118
1382adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2			 0xa138
1383adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4			 0xa158
1384adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5			 0xa168
1385adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6			 0xa178
1386adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7			 0xa188
1387adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
1388adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1389adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1390adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1391adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1392adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1393adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1394adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1395adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1396adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1397adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1398adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1399adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_NIG_0				 0xa0f8
1400adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_NIG_1				 0xa198
1401adfc5217SJeff Kirsher /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
1402adfc5217SJeff Kirsher    as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1403adfc5217SJeff Kirsher    General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1404adfc5217SJeff Kirsher    [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1405adfc5217SJeff Kirsher    attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1406adfc5217SJeff Kirsher    [14] General attn16; [15] General attn17; [16] General attn18; [17]
1407adfc5217SJeff Kirsher    General attn19; [18] General attn20; [19] General attn21; [20] Main power
1408adfc5217SJeff Kirsher    interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1409adfc5217SJeff Kirsher    Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1410adfc5217SJeff Kirsher    Latched timeout attention; [27] GRC Latched reserved access attention;
1411adfc5217SJeff Kirsher    [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1412adfc5217SJeff Kirsher    Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1413adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_PXP_0				 0xa108
1414adfc5217SJeff Kirsher #define MISC_REG_AEU_ENABLE4_PXP_1				 0xa1a8
141588c5100cSDavid S. Miller /* [RW 32] fifth 32b for enabling the output for function 0 output0. Mapped
141688c5100cSDavid S. Miller  * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
141788c5100cSDavid S. Miller  * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
141888c5100cSDavid S. Miller  * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
141988c5100cSDavid S. Miller  * parity; [31-10] Reserved; */
142088c5100cSDavid S. Miller #define MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0			 0xa688
142188c5100cSDavid S. Miller /* [RW 32] Fifth 32b for enabling the output for function 1 output0. Mapped
142288c5100cSDavid S. Miller  * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
142388c5100cSDavid S. Miller  * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
142488c5100cSDavid S. Miller  * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
142588c5100cSDavid S. Miller  * parity; [31-10] Reserved; */
142688c5100cSDavid S. Miller #define MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0			 0xa6b0
1427adfc5217SJeff Kirsher /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
1428adfc5217SJeff Kirsher    128 bit vector */
1429adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_0				 0xa000
1430adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_1				 0xa004
1431adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_10				 0xa028
1432adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_11				 0xa02c
1433adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_12				 0xa030
1434adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_2				 0xa008
1435adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_3				 0xa00c
1436adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_4				 0xa010
1437adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_5				 0xa014
1438adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_6				 0xa018
1439adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_7				 0xa01c
1440adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_8				 0xa020
1441adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_ATTN_9				 0xa024
1442adfc5217SJeff Kirsher #define MISC_REG_AEU_GENERAL_MASK				 0xa61c
1443adfc5217SJeff Kirsher /* [RW 32] first 32b for inverting the input for function 0; for each bit:
1444adfc5217SJeff Kirsher    0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
1445adfc5217SJeff Kirsher    function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
1446adfc5217SJeff Kirsher    [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
1447adfc5217SJeff Kirsher    [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1448adfc5217SJeff Kirsher    function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1449adfc5217SJeff Kirsher    Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1450adfc5217SJeff Kirsher    SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
1451adfc5217SJeff Kirsher    for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
1452adfc5217SJeff Kirsher    Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
1453adfc5217SJeff Kirsher    interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
1454adfc5217SJeff Kirsher    Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
1455adfc5217SJeff Kirsher    Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1456adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_1_FUNC_0				 0xa22c
1457adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_1_FUNC_1				 0xa23c
1458adfc5217SJeff Kirsher /* [RW 32] second 32b for inverting the input for function 0; for each bit:
1459adfc5217SJeff Kirsher    0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
1460adfc5217SJeff Kirsher    error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
1461adfc5217SJeff Kirsher    interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
1462adfc5217SJeff Kirsher    Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
1463adfc5217SJeff Kirsher    interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1464adfc5217SJeff Kirsher    DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1465adfc5217SJeff Kirsher    error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1466adfc5217SJeff Kirsher    PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1467adfc5217SJeff Kirsher    [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1468adfc5217SJeff Kirsher    [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1469adfc5217SJeff Kirsher    [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1470adfc5217SJeff Kirsher    [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1471adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_2_FUNC_0				 0xa230
1472adfc5217SJeff Kirsher #define MISC_REG_AEU_INVERTER_2_FUNC_1				 0xa240
1473adfc5217SJeff Kirsher /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
1474adfc5217SJeff Kirsher    [9:8] = raserved. Zero = mask; one = unmask */
1475adfc5217SJeff Kirsher #define MISC_REG_AEU_MASK_ATTN_FUNC_0				 0xa060
1476adfc5217SJeff Kirsher #define MISC_REG_AEU_MASK_ATTN_FUNC_1				 0xa064
1477adfc5217SJeff Kirsher /* [RW 1] If set a system kill occurred */
1478adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_OCCURRED				 0xa610
1479adfc5217SJeff Kirsher /* [RW 32] Represent the status of the input vector to the AEU when a system
1480adfc5217SJeff Kirsher    kill occurred. The register is reset in por reset. Mapped as follows: [0]
1481adfc5217SJeff Kirsher    NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1482adfc5217SJeff Kirsher    mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1483adfc5217SJeff Kirsher    [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1484adfc5217SJeff Kirsher    PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1485adfc5217SJeff Kirsher    function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1486adfc5217SJeff Kirsher    Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1487adfc5217SJeff Kirsher    mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1488adfc5217SJeff Kirsher    BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1489adfc5217SJeff Kirsher    Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1490adfc5217SJeff Kirsher    interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1491adfc5217SJeff Kirsher    Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1492adfc5217SJeff Kirsher    interrupt; */
1493adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_0				 0xa600
1494adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_1				 0xa604
1495adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_2				 0xa608
1496adfc5217SJeff Kirsher #define MISC_REG_AEU_SYS_KILL_STATUS_3				 0xa60c
1497adfc5217SJeff Kirsher /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
1498adfc5217SJeff Kirsher    Port. */
1499adfc5217SJeff Kirsher #define MISC_REG_BOND_ID					 0xa400
1500adfc5217SJeff Kirsher /* [R 16] These bits indicate the part number for the chip. */
1501adfc5217SJeff Kirsher #define MISC_REG_CHIP_NUM					 0xa408
1502adfc5217SJeff Kirsher /* [R 4] These bits indicate the base revision of the chip. This value
1503adfc5217SJeff Kirsher    starts at 0x0 for the A0 tape-out and increments by one for each
1504adfc5217SJeff Kirsher    all-layer tape-out. */
1505adfc5217SJeff Kirsher #define MISC_REG_CHIP_REV					 0xa40c
15067e8e02dfSBarak Witkowski /* [R 14] otp_misc_do[100:0] spare bits collection: 13:11-
15077e8e02dfSBarak Witkowski  * otp_misc_do[100:98]; 10:7 - otp_misc_do[87:84]; 6:3 - otp_misc_do[75:72];
15087e8e02dfSBarak Witkowski  * 2:1 - otp_misc_do[51:50]; 0 - otp_misc_do[1]. */
15097e8e02dfSBarak Witkowski #define MISC_REG_CHIP_TYPE					 0xac60
15107e8e02dfSBarak Witkowski #define MISC_REG_CHIP_TYPE_57811_MASK				 (1<<1)
1511c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_DR_ENABLE				 0xa858
1512c8c60d88SYuval Mintz /* [RW 1] FW EEE LPI Enable. When 1 indicates that EEE LPI mode is enabled
1513c8c60d88SYuval Mintz  * by FW. When 0 indicates that the EEE LPI mode is disabled by FW. Clk
1514c8c60d88SYuval Mintz  * 25MHz. Reset on hard reset. */
1515c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_FW_ENABLE_P0				 0xa84c
1516c8c60d88SYuval Mintz /* [RW 32] EEE LPI Idle Threshold. The threshold value for the idle EEE LPI
1517c8c60d88SYuval Mintz  * counter. Timer tick is 1 us. Clock 25MHz. Reset on hard reset. */
1518c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_IDLE_THR_P0				 0xa8a0
1519c8c60d88SYuval Mintz /* [RW 18] LPI entry events mask. [0] - Vmain SM Mask. When 1 indicates that
1520c8c60d88SYuval Mintz  * the Vmain SM end state is disabled. When 0 indicates that the Vmain SM
1521c8c60d88SYuval Mintz  * end state is enabled. [1] - FW Queues Empty Mask. When 1 indicates that
1522c8c60d88SYuval Mintz  * the FW command that all Queues are empty is disabled. When 0 indicates
1523c8c60d88SYuval Mintz  * that the FW command that all Queues are empty is enabled. [2] - FW Early
1524c8c60d88SYuval Mintz  * Exit Mask / Reserved (Entry mask). When 1 indicates that the FW Early
1525c8c60d88SYuval Mintz  * Exit command is disabled. When 0 indicates that the FW Early Exit command
1526c8c60d88SYuval Mintz  * is enabled. This bit applicable only in the EXIT Events Mask registers.
1527c8c60d88SYuval Mintz  * [3] - PBF Request Mask. When 1 indicates that the PBF Request indication
1528c8c60d88SYuval Mintz  * is disabled. When 0 indicates that the PBF Request indication is enabled.
1529c8c60d88SYuval Mintz  * [4] - Tx Request Mask. When =1 indicates that the Tx other Than PBF
1530c8c60d88SYuval Mintz  * Request indication is disabled. When 0 indicates that the Tx Other Than
1531c8c60d88SYuval Mintz  * PBF Request indication is enabled. [5] - Rx EEE LPI Status Mask. When 1
1532c8c60d88SYuval Mintz  * indicates that the RX EEE LPI Status indication is disabled. When 0
1533c8c60d88SYuval Mintz  * indicates that the RX EEE LPI Status indication is enabled. In the EXIT
1534c8c60d88SYuval Mintz  * Events Masks registers; this bit masks the falling edge detect of the LPI
1535c8c60d88SYuval Mintz  * Status (Rx LPI is on - off). [6] - Tx Pause Mask. When 1 indicates that
1536c8c60d88SYuval Mintz  * the Tx Pause indication is disabled. When 0 indicates that the Tx Pause
1537c8c60d88SYuval Mintz  * indication is enabled. [7] - BRB1 Empty Mask. When 1 indicates that the
1538c8c60d88SYuval Mintz  * BRB1 EMPTY indication is disabled. When 0 indicates that the BRB1 EMPTY
1539c8c60d88SYuval Mintz  * indication is enabled. [8] - QM Idle Mask. When 1 indicates that the QM
1540c8c60d88SYuval Mintz  * IDLE indication is disabled. When 0 indicates that the QM IDLE indication
1541c8c60d88SYuval Mintz  * is enabled. (One bit for both VOQ0 and VOQ1). [9] - QM LB Idle Mask. When
1542c8c60d88SYuval Mintz  * 1 indicates that the QM IDLE indication for LOOPBACK is disabled. When 0
1543c8c60d88SYuval Mintz  * indicates that the QM IDLE indication for LOOPBACK is enabled. [10] - L1
1544c8c60d88SYuval Mintz  * Status Mask. When 1 indicates that the L1 Status indication from the PCIE
1545c8c60d88SYuval Mintz  * CORE is disabled. When 0 indicates that the RX EEE LPI Status indication
1546c8c60d88SYuval Mintz  * from the PCIE CORE is enabled. In the EXIT Events Masks registers; this
1547c8c60d88SYuval Mintz  * bit masks the falling edge detect of the L1 status (L1 is on - off). [11]
1548c8c60d88SYuval Mintz  * - P0 E0 EEE EEE LPI REQ Mask. When =1 indicates that the P0 E0 EEE EEE
1549c8c60d88SYuval Mintz  * LPI REQ indication is disabled. When =0 indicates that the P0 E0 EEE LPI
1550c8c60d88SYuval Mintz  * REQ indication is enabled. [12] - P1 E0 EEE LPI REQ Mask. When =1
1551c8c60d88SYuval Mintz  * indicates that the P0 EEE LPI REQ indication is disabled. When =0
1552c8c60d88SYuval Mintz  * indicates that the P0 EEE LPI REQ indication is enabled. [13] - P0 E1 EEE
1553c8c60d88SYuval Mintz  * LPI REQ Mask. When =1 indicates that the P0 EEE LPI REQ indication is
1554c8c60d88SYuval Mintz  * disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1555c8c60d88SYuval Mintz  * enabled. [14] - P1 E1 EEE LPI REQ Mask. When =1 indicates that the P0 EEE
1556c8c60d88SYuval Mintz  * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1557c8c60d88SYuval Mintz  * indication is enabled. [15] - L1 REQ Mask. When =1 indicates that the L1
1558c8c60d88SYuval Mintz  * REQ indication is disabled. When =0 indicates that the L1 indication is
1559c8c60d88SYuval Mintz  * enabled. [16] - Rx EEE LPI Status Edge Detect Mask. When =1 indicates
1560c8c60d88SYuval Mintz  * that the RX EEE LPI Status Falling Edge Detect indication is disabled (Rx
1561c8c60d88SYuval Mintz  * EEE LPI is on - off). When =0 indicates that the RX EEE LPI Status
1562c8c60d88SYuval Mintz  * Falling Edge Detec indication is enabled (Rx EEE LPI is on - off). This
1563c8c60d88SYuval Mintz  * bit is applicable only in the EXIT Events Masks registers. [17] - L1
1564c8c60d88SYuval Mintz  * Status Edge Detect Mask. When =1 indicates that the L1 Status Falling
1565c8c60d88SYuval Mintz  * Edge Detect indication from the PCIE CORE is disabled (L1 is on - off).
1566c8c60d88SYuval Mintz  * When =0 indicates that the L1 Status Falling Edge Detect indication from
1567c8c60d88SYuval Mintz  * the PCIE CORE is enabled (L1 is on - off). This bit is applicable only in
1568c8c60d88SYuval Mintz  * the EXIT Events Masks registers. Clock 25MHz. Reset on hard reset. */
1569c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_MASK_ENT_P0				 0xa880
1570c8c60d88SYuval Mintz /* [RW 18] EEE LPI exit events mask. [0] - Vmain SM Mask. When 1 indicates
1571c8c60d88SYuval Mintz  * that the Vmain SM end state is disabled. When 0 indicates that the Vmain
1572c8c60d88SYuval Mintz  * SM end state is enabled. [1] - FW Queues Empty Mask. When 1 indicates
1573c8c60d88SYuval Mintz  * that the FW command that all Queues are empty is disabled. When 0
1574c8c60d88SYuval Mintz  * indicates that the FW command that all Queues are empty is enabled. [2] -
1575c8c60d88SYuval Mintz  * FW Early Exit Mask / Reserved (Entry mask). When 1 indicates that the FW
1576c8c60d88SYuval Mintz  * Early Exit command is disabled. When 0 indicates that the FW Early Exit
1577c8c60d88SYuval Mintz  * command is enabled. This bit applicable only in the EXIT Events Mask
1578c8c60d88SYuval Mintz  * registers. [3] - PBF Request Mask. When 1 indicates that the PBF Request
1579c8c60d88SYuval Mintz  * indication is disabled. When 0 indicates that the PBF Request indication
1580c8c60d88SYuval Mintz  * is enabled. [4] - Tx Request Mask. When =1 indicates that the Tx other
1581c8c60d88SYuval Mintz  * Than PBF Request indication is disabled. When 0 indicates that the Tx
1582c8c60d88SYuval Mintz  * Other Than PBF Request indication is enabled. [5] - Rx EEE LPI Status
1583c8c60d88SYuval Mintz  * Mask. When 1 indicates that the RX EEE LPI Status indication is disabled.
1584c8c60d88SYuval Mintz  * When 0 indicates that the RX LPI Status indication is enabled. In the
1585c8c60d88SYuval Mintz  * EXIT Events Masks registers; this bit masks the falling edge detect of
1586c8c60d88SYuval Mintz  * the EEE LPI Status (Rx EEE LPI is on - off). [6] - Tx Pause Mask. When 1
1587c8c60d88SYuval Mintz  * indicates that the Tx Pause indication is disabled. When 0 indicates that
1588c8c60d88SYuval Mintz  * the Tx Pause indication is enabled. [7] - BRB1 Empty Mask. When 1
1589c8c60d88SYuval Mintz  * indicates that the BRB1 EMPTY indication is disabled. When 0 indicates
1590c8c60d88SYuval Mintz  * that the BRB1 EMPTY indication is enabled. [8] - QM Idle Mask. When 1
1591c8c60d88SYuval Mintz  * indicates that the QM IDLE indication is disabled. When 0 indicates that
1592c8c60d88SYuval Mintz  * the QM IDLE indication is enabled. (One bit for both VOQ0 and VOQ1). [9]
1593c8c60d88SYuval Mintz  * - QM LB Idle Mask. When 1 indicates that the QM IDLE indication for
1594c8c60d88SYuval Mintz  * LOOPBACK is disabled. When 0 indicates that the QM IDLE indication for
1595c8c60d88SYuval Mintz  * LOOPBACK is enabled. [10] - L1 Status Mask. When 1 indicates that the L1
1596c8c60d88SYuval Mintz  * Status indication from the PCIE CORE is disabled. When 0 indicates that
1597c8c60d88SYuval Mintz  * the RX EEE LPI Status indication from the PCIE CORE is enabled. In the
1598c8c60d88SYuval Mintz  * EXIT Events Masks registers; this bit masks the falling edge detect of
1599c8c60d88SYuval Mintz  * the L1 status (L1 is on - off). [11] - P0 E0 EEE EEE LPI REQ Mask. When
1600c8c60d88SYuval Mintz  * =1 indicates that the P0 E0 EEE EEE LPI REQ indication is disabled. When
1601c8c60d88SYuval Mintz  * =0 indicates that the P0 E0 EEE LPI REQ indication is enabled. [12] - P1
1602c8c60d88SYuval Mintz  * E0 EEE LPI REQ Mask. When =1 indicates that the P0 EEE LPI REQ indication
1603c8c60d88SYuval Mintz  * is disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1604c8c60d88SYuval Mintz  * enabled. [13] - P0 E1 EEE LPI REQ Mask. When =1 indicates that the P0 EEE
1605c8c60d88SYuval Mintz  * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1606c8c60d88SYuval Mintz  * indication is enabled. [14] - P1 E1 EEE LPI REQ Mask. When =1 indicates
1607c8c60d88SYuval Mintz  * that the P0 EEE LPI REQ indication is disabled. When =0 indicates that
1608c8c60d88SYuval Mintz  * the P0 EEE LPI REQ indication is enabled. [15] - L1 REQ Mask. When =1
1609c8c60d88SYuval Mintz  * indicates that the L1 REQ indication is disabled. When =0 indicates that
1610c8c60d88SYuval Mintz  * the L1 indication is enabled. [16] - Rx EEE LPI Status Edge Detect Mask.
1611c8c60d88SYuval Mintz  * When =1 indicates that the RX EEE LPI Status Falling Edge Detect
1612c8c60d88SYuval Mintz  * indication is disabled (Rx EEE LPI is on - off). When =0 indicates that
1613c8c60d88SYuval Mintz  * the RX EEE LPI Status Falling Edge Detec indication is enabled (Rx EEE
1614c8c60d88SYuval Mintz  * LPI is on - off). This bit is applicable only in the EXIT Events Masks
1615c8c60d88SYuval Mintz  * registers. [17] - L1 Status Edge Detect Mask. When =1 indicates that the
1616c8c60d88SYuval Mintz  * L1 Status Falling Edge Detect indication from the PCIE CORE is disabled
1617c8c60d88SYuval Mintz  * (L1 is on - off). When =0 indicates that the L1 Status Falling Edge
1618c8c60d88SYuval Mintz  * Detect indication from the PCIE CORE is enabled (L1 is on - off). This
1619c8c60d88SYuval Mintz  * bit is applicable only in the EXIT Events Masks registers.Clock 25MHz.
1620c8c60d88SYuval Mintz  * Reset on hard reset. */
1621c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_MASK_EXT_P0				 0xa888
1622c8c60d88SYuval Mintz /* [RW 16] EEE LPI Entry Events Counter. A statistic counter with the number
1623c8c60d88SYuval Mintz  * of counts that the SM entered the EEE LPI state. Clock 25MHz. Read only
1624c8c60d88SYuval Mintz  * register. Reset on hard reset. */
1625c8c60d88SYuval Mintz #define MISC_REG_CPMU_LP_SM_ENT_CNT_P0				 0xa8b8
1626c20cd5d7SYuval Mintz /* [RW 16] EEE LPI Entry Events Counter. A statistic counter with the number
1627c20cd5d7SYuval Mintz  * of counts that the SM entered the EEE LPI state. Clock 25MHz. Read only
1628c20cd5d7SYuval Mintz  * register. Reset on hard reset. */
1629c20cd5d7SYuval Mintz #define MISC_REG_CPMU_LP_SM_ENT_CNT_P1				 0xa8bc
1630adfc5217SJeff Kirsher /* [RW 32] The following driver registers(1...16) represent 16 drivers and
1631adfc5217SJeff Kirsher    32 clients. Each client can be controlled by one driver only. One in each
1632adfc5217SJeff Kirsher    bit represent that this driver control the appropriate client (Ex: bit 5
1633adfc5217SJeff Kirsher    is set means this driver control client number 5). addr1 = set; addr0 =
1634adfc5217SJeff Kirsher    clear; read from both addresses will give the same result = status. write
1635adfc5217SJeff Kirsher    to address 1 will set a request to control all the clients that their
1636adfc5217SJeff Kirsher    appropriate bit (in the write command) is set. if the client is free (the
1637adfc5217SJeff Kirsher    appropriate bit in all the other drivers is clear) one will be written to
1638adfc5217SJeff Kirsher    that driver register; if the client isn't free the bit will remain zero.
1639adfc5217SJeff Kirsher    if the appropriate bit is set (the driver request to gain control on a
1640adfc5217SJeff Kirsher    client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
1641adfc5217SJeff Kirsher    interrupt will be asserted). write to address 0 will set a request to
1642adfc5217SJeff Kirsher    free all the clients that their appropriate bit (in the write command) is
1643adfc5217SJeff Kirsher    set. if the appropriate bit is clear (the driver request to free a client
1644adfc5217SJeff Kirsher    it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
1645adfc5217SJeff Kirsher    be asserted). */
1646adfc5217SJeff Kirsher #define MISC_REG_DRIVER_CONTROL_1				 0xa510
1647adfc5217SJeff Kirsher #define MISC_REG_DRIVER_CONTROL_7				 0xa3c8
1648adfc5217SJeff Kirsher /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
1649adfc5217SJeff Kirsher    only. */
1650adfc5217SJeff Kirsher #define MISC_REG_E1HMF_MODE					 0xa5f8
1651adfc5217SJeff Kirsher /* [R 1] Status of four port mode path swap input pin. */
1652adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PATH_SWAP				 0xa75c
1653adfc5217SJeff Kirsher /* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
1654adfc5217SJeff Kirsher    the path_swap output is equal to 4 port mode path swap input pin; if it
1655adfc5217SJeff Kirsher    is 1 - the path_swap output is equal to bit[1] of this register; [1] -
1656adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1657adfc5217SJeff Kirsher    receives the path_swap output. Reset on Hard reset. */
1658adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR			 0xa738
1659adfc5217SJeff Kirsher /* [R 1] Status of 4 port mode port swap input pin. */
1660adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PORT_SWAP				 0xa754
1661adfc5217SJeff Kirsher /* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
1662adfc5217SJeff Kirsher    the port_swap output is equal to 4 port mode port swap input pin; if it
1663adfc5217SJeff Kirsher    is 1 - the port_swap output is equal to bit[1] of this register; [1] -
1664adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1665adfc5217SJeff Kirsher    receives the port_swap output. Reset on Hard reset. */
1666adfc5217SJeff Kirsher #define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR			 0xa734
1667adfc5217SJeff Kirsher /* [RW 32] Debug only: spare RW register reset by core reset */
1668adfc5217SJeff Kirsher #define MISC_REG_GENERIC_CR_0					 0xa460
1669adfc5217SJeff Kirsher #define MISC_REG_GENERIC_CR_1					 0xa464
1670adfc5217SJeff Kirsher /* [RW 32] Debug only: spare RW register reset by por reset */
1671adfc5217SJeff Kirsher #define MISC_REG_GENERIC_POR_1					 0xa474
1672adfc5217SJeff Kirsher /* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
1673adfc5217SJeff Kirsher    use all of the 32 Extended GPIO pins. Without setting this bit; an EPIO
1674adfc5217SJeff Kirsher    can not be configured as an output. Each output has its output enable in
1675adfc5217SJeff Kirsher    the MCP register space; but this bit needs to be set to make use of that.
1676adfc5217SJeff Kirsher    Bit[3:1] spare. Bit[4]: WCVTMON_PWRDN: Powerdown for Warpcore VTMON. When
1677adfc5217SJeff Kirsher    set to 1 - Powerdown. Bit[5]: WCVTMON_RESETB: Reset for Warpcore VTMON.
1678adfc5217SJeff Kirsher    When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
1679adfc5217SJeff Kirsher    the i/o to an output and will drive the TimeSync output. Bit[31:7]:
1680adfc5217SJeff Kirsher    spare. Global register. Reset by hard reset. */
1681adfc5217SJeff Kirsher #define MISC_REG_GEN_PURP_HWG					 0xa9a0
1682adfc5217SJeff Kirsher /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
1683adfc5217SJeff Kirsher    these bits is written as a '1'; the corresponding SPIO bit will turn off
1684adfc5217SJeff Kirsher    it's drivers and become an input. This is the reset state of all GPIO
1685adfc5217SJeff Kirsher    pins. The read value of these bits will be a '1' if that last command
1686adfc5217SJeff Kirsher    (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
1687adfc5217SJeff Kirsher    [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
1688adfc5217SJeff Kirsher    as a '1'; the corresponding GPIO bit will drive low. The read value of
1689adfc5217SJeff Kirsher    these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
1690adfc5217SJeff Kirsher    this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
1691adfc5217SJeff Kirsher    SET When any of these bits is written as a '1'; the corresponding GPIO
1692adfc5217SJeff Kirsher    bit will drive high (if it has that capability). The read value of these
1693adfc5217SJeff Kirsher    bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
1694adfc5217SJeff Kirsher    bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
1695adfc5217SJeff Kirsher    RO; These bits indicate the read value of each of the eight GPIO pins.
1696adfc5217SJeff Kirsher    This is the result value of the pin; not the drive value. Writing these
1697adfc5217SJeff Kirsher    bits will have not effect. */
1698adfc5217SJeff Kirsher #define MISC_REG_GPIO						 0xa490
1699adfc5217SJeff Kirsher /* [RW 8] These bits enable the GPIO_INTs to signals event to the
1700adfc5217SJeff Kirsher    IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
1701adfc5217SJeff Kirsher    p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
1702adfc5217SJeff Kirsher    [7] p1_gpio_3; */
1703adfc5217SJeff Kirsher #define MISC_REG_GPIO_EVENT_EN					 0xa2bc
1704adfc5217SJeff Kirsher /* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
1705adfc5217SJeff Kirsher    '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
1706adfc5217SJeff Kirsher    This will acknowledge an interrupt on the falling edge of corresponding
1707adfc5217SJeff Kirsher    GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
1708adfc5217SJeff Kirsher    Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
1709adfc5217SJeff Kirsher    register. This will acknowledge an interrupt on the rising edge of
1710adfc5217SJeff Kirsher    corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
1711adfc5217SJeff Kirsher    OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
1712adfc5217SJeff Kirsher    value. When the ~INT_STATE bit is set; this bit indicates the OLD value
1713adfc5217SJeff Kirsher    of the pin such that if ~INT_STATE is set and this bit is '0'; then the
1714adfc5217SJeff Kirsher    interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
1715adfc5217SJeff Kirsher    is '1'; then the interrupt is due to a high to low edge (reset value 0).
1716adfc5217SJeff Kirsher    [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
1717adfc5217SJeff Kirsher    current GPIO interrupt state for each GPIO pin. This bit is cleared when
1718adfc5217SJeff Kirsher    the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
1719adfc5217SJeff Kirsher    set when the GPIO input does not match the current value in #OLD_VALUE
1720adfc5217SJeff Kirsher    (reset value 0). */
1721adfc5217SJeff Kirsher #define MISC_REG_GPIO_INT					 0xa494
1722adfc5217SJeff Kirsher /* [R 28] this field hold the last information that caused reserved
1723adfc5217SJeff Kirsher    attention. bits [19:0] - address; [22:20] function; [23] reserved;
1724adfc5217SJeff Kirsher    [27:24] the master that caused the attention - according to the following
1725adfc5217SJeff Kirsher    encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1726adfc5217SJeff Kirsher    dbu; 8 = dmae */
1727adfc5217SJeff Kirsher #define MISC_REG_GRC_RSV_ATTN					 0xa3c0
1728adfc5217SJeff Kirsher /* [R 28] this field hold the last information that caused timeout
1729adfc5217SJeff Kirsher    attention. bits [19:0] - address; [22:20] function; [23] reserved;
1730adfc5217SJeff Kirsher    [27:24] the master that caused the attention - according to the following
1731adfc5217SJeff Kirsher    encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1732adfc5217SJeff Kirsher    dbu; 8 = dmae */
1733adfc5217SJeff Kirsher #define MISC_REG_GRC_TIMEOUT_ATTN				 0xa3c4
1734adfc5217SJeff Kirsher /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
1735adfc5217SJeff Kirsher    access that does not finish within
1736adfc5217SJeff Kirsher    ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
1737adfc5217SJeff Kirsher    cleared; this timeout is disabled. If this timeout occurs; the GRC shall
1738adfc5217SJeff Kirsher    assert it attention output. */
1739adfc5217SJeff Kirsher #define MISC_REG_GRC_TIMEOUT_EN 				 0xa280
1740adfc5217SJeff Kirsher /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
1741adfc5217SJeff Kirsher    the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
1742adfc5217SJeff Kirsher    111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
1743adfc5217SJeff Kirsher    (reset value 001) Charge pump current control; 111 for 720u; 011 for
1744adfc5217SJeff Kirsher    600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
1745adfc5217SJeff Kirsher    Global bias control; When bit 7 is high bias current will be 10 0gh; When
1746adfc5217SJeff Kirsher    bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
1747adfc5217SJeff Kirsher    Pll_observe (reset value 010) Bits to control observability. bit 10 is
1748adfc5217SJeff Kirsher    for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
1749adfc5217SJeff Kirsher    (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
1750adfc5217SJeff Kirsher    and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
1751adfc5217SJeff Kirsher    sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
1752adfc5217SJeff Kirsher    internally). [14] reserved (reset value 0) Reset for VCO sequencer is
1753adfc5217SJeff Kirsher    connected to RESET input directly. [15] capRetry_en (reset value 0)
1754adfc5217SJeff Kirsher    enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
1755adfc5217SJeff Kirsher    value 0) bit to continuously monitor vco freq (inverted). [17]
1756adfc5217SJeff Kirsher    freqDetRestart_en (reset value 0) bit to enable restart when not freq
1757adfc5217SJeff Kirsher    locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
1758adfc5217SJeff Kirsher    retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
1759adfc5217SJeff Kirsher    0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
1760adfc5217SJeff Kirsher    pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
1761adfc5217SJeff Kirsher    (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
1762adfc5217SJeff Kirsher    0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
1763adfc5217SJeff Kirsher    bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
1764adfc5217SJeff Kirsher    enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
1765adfc5217SJeff Kirsher    capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
1766adfc5217SJeff Kirsher    restart. [27] capSelectM_en (reset value 0) bit to enable cap select
1767adfc5217SJeff Kirsher    register bits. */
1768adfc5217SJeff Kirsher #define MISC_REG_LCPLL_CTRL_1					 0xa2a4
1769adfc5217SJeff Kirsher #define MISC_REG_LCPLL_CTRL_REG_2				 0xa2a8
1770b76070b4SYaniv Rosner /* [RW 1] LCPLL power down. Global register. Active High. Reset on POR
1771b76070b4SYaniv Rosner  * reset. */
1772b76070b4SYaniv Rosner #define MISC_REG_LCPLL_E40_PWRDWN				 0xaa74
1773b76070b4SYaniv Rosner /* [RW 1] LCPLL VCO reset. Global register. Active Low Reset on POR reset. */
1774b76070b4SYaniv Rosner #define MISC_REG_LCPLL_E40_RESETB_ANA				 0xaa78
1775b76070b4SYaniv Rosner /* [RW 1] LCPLL post-divider reset. Global register. Active Low Reset on POR
1776b76070b4SYaniv Rosner  * reset. */
1777b76070b4SYaniv Rosner #define MISC_REG_LCPLL_E40_RESETB_DIG				 0xaa7c
1778adfc5217SJeff Kirsher /* [RW 4] Interrupt mask register #0 read/write */
1779adfc5217SJeff Kirsher #define MISC_REG_MISC_INT_MASK					 0xa388
1780adfc5217SJeff Kirsher /* [RW 1] Parity mask register #0 read/write */
1781adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_MASK 				 0xa398
1782adfc5217SJeff Kirsher /* [R 1] Parity register #0 read */
1783adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_STS					 0xa38c
1784adfc5217SJeff Kirsher /* [RC 1] Parity register #0 read clear */
1785adfc5217SJeff Kirsher #define MISC_REG_MISC_PRTY_STS_CLR				 0xa390
1786adfc5217SJeff Kirsher #define MISC_REG_NIG_WOL_P0					 0xa270
1787adfc5217SJeff Kirsher #define MISC_REG_NIG_WOL_P1					 0xa274
1788adfc5217SJeff Kirsher /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
1789adfc5217SJeff Kirsher    assertion */
1790adfc5217SJeff Kirsher #define MISC_REG_PCIE_HOT_RESET 				 0xa618
1791adfc5217SJeff Kirsher /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
1792adfc5217SJeff Kirsher    inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
1793adfc5217SJeff Kirsher    divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
1794adfc5217SJeff Kirsher    divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
1795adfc5217SJeff Kirsher    divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
1796adfc5217SJeff Kirsher    divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
1797adfc5217SJeff Kirsher    freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
1798adfc5217SJeff Kirsher    (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
1799adfc5217SJeff Kirsher    1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
1800adfc5217SJeff Kirsher    Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
1801adfc5217SJeff Kirsher    value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
1802adfc5217SJeff Kirsher    1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
1803adfc5217SJeff Kirsher    [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
1804adfc5217SJeff Kirsher    Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
1805adfc5217SJeff Kirsher    testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
1806adfc5217SJeff Kirsher    testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
1807adfc5217SJeff Kirsher    testa_en (reset value 0); */
1808adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_1				 0xa294
1809adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_2				 0xa298
1810adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_3				 0xa29c
1811adfc5217SJeff Kirsher #define MISC_REG_PLL_STORM_CTRL_4				 0xa2a0
1812adfc5217SJeff Kirsher /* [R 1] Status of 4 port mode enable input pin. */
1813adfc5217SJeff Kirsher #define MISC_REG_PORT4MODE_EN					 0xa750
1814adfc5217SJeff Kirsher /* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
1815adfc5217SJeff Kirsher  * the port4mode_en output is equal to 4 port mode input pin; if it is 1 -
1816adfc5217SJeff Kirsher  * the port4mode_en output is equal to bit[1] of this register; [1] -
1817adfc5217SJeff Kirsher  * Overwrite value. If bit[0] of this register is 1 this is the value that
1818adfc5217SJeff Kirsher  * receives the port4mode_en output . */
1819adfc5217SJeff Kirsher #define MISC_REG_PORT4MODE_EN_OVWR				 0xa720
1820adfc5217SJeff Kirsher /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
1821adfc5217SJeff Kirsher    write/read zero = the specific block is in reset; addr 0-wr- the write
1822adfc5217SJeff Kirsher    value will be written to the register; addr 1-set - one will be written
1823adfc5217SJeff Kirsher    to all the bits that have the value of one in the data written (bits that
1824adfc5217SJeff Kirsher    have the value of zero will not be change) ; addr 2-clear - zero will be
1825adfc5217SJeff Kirsher    written to all the bits that have the value of one in the data written
1826adfc5217SJeff Kirsher    (bits that have the value of zero will not be change); addr 3-ignore;
1827adfc5217SJeff Kirsher    read ignore from all addr except addr 00; inside order of the bits is:
1828adfc5217SJeff Kirsher    [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
1829adfc5217SJeff Kirsher    [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
1830adfc5217SJeff Kirsher    rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
1831adfc5217SJeff Kirsher    [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
1832adfc5217SJeff Kirsher    Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
1833adfc5217SJeff Kirsher    rst_pxp_rq_rd_wr; 31:17] reserved */
1834452427b0SYuval Mintz #define MISC_REG_RESET_REG_1					 0xa580
1835adfc5217SJeff Kirsher #define MISC_REG_RESET_REG_2					 0xa590
1836adfc5217SJeff Kirsher /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
1837adfc5217SJeff Kirsher    shared with the driver resides */
1838adfc5217SJeff Kirsher #define MISC_REG_SHARED_MEM_ADDR				 0xa2b4
1839adfc5217SJeff Kirsher /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
1840adfc5217SJeff Kirsher    the corresponding SPIO bit will turn off it's drivers and become an
1841adfc5217SJeff Kirsher    input. This is the reset state of all SPIO pins. The read value of these
1842adfc5217SJeff Kirsher    bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
1843adfc5217SJeff Kirsher    bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
1844adfc5217SJeff Kirsher    is written as a '1'; the corresponding SPIO bit will drive low. The read
1845adfc5217SJeff Kirsher    value of these bits will be a '1' if that last command (#SET; #CLR; or
1846adfc5217SJeff Kirsher #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
1847adfc5217SJeff Kirsher    these bits is written as a '1'; the corresponding SPIO bit will drive
1848adfc5217SJeff Kirsher    high (if it has that capability). The read value of these bits will be a
1849adfc5217SJeff Kirsher    '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
1850adfc5217SJeff Kirsher    (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
1851adfc5217SJeff Kirsher    each of the eight SPIO pins. This is the result value of the pin; not the
1852adfc5217SJeff Kirsher    drive value. Writing these bits will have not effect. Each 8 bits field
1853adfc5217SJeff Kirsher    is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
1854adfc5217SJeff Kirsher    from VAUX. (This is an output pin only; the FLOAT field is not applicable
1855adfc5217SJeff Kirsher    for this pin); [1] VAUX Disable; when pulsed low; disables supply form
1856adfc5217SJeff Kirsher    VAUX. (This is an output pin only; FLOAT field is not applicable for this
1857adfc5217SJeff Kirsher    pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
1858adfc5217SJeff Kirsher    select VAUX supply. (This is an output pin only; it is not controlled by
1859adfc5217SJeff Kirsher    the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
1860adfc5217SJeff Kirsher    field is not applicable for this pin; only the VALUE fields is relevant -
1861adfc5217SJeff Kirsher    it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
1862adfc5217SJeff Kirsher    Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
1863adfc5217SJeff Kirsher    device ID select; read by UMP firmware. */
1864adfc5217SJeff Kirsher #define MISC_REG_SPIO						 0xa4fc
1865adfc5217SJeff Kirsher /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
1866adfc5217SJeff Kirsher    according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
1867adfc5217SJeff Kirsher    [7:0] reserved */
1868adfc5217SJeff Kirsher #define MISC_REG_SPIO_EVENT_EN					 0xa2b8
1869adfc5217SJeff Kirsher /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
1870adfc5217SJeff Kirsher    corresponding bit in the #OLD_VALUE register. This will acknowledge an
1871adfc5217SJeff Kirsher    interrupt on the falling edge of corresponding SPIO input (reset value
1872adfc5217SJeff Kirsher    0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
1873adfc5217SJeff Kirsher    in the #OLD_VALUE register. This will acknowledge an interrupt on the
1874adfc5217SJeff Kirsher    rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
1875adfc5217SJeff Kirsher    RO; These bits indicate the old value of the SPIO input value. When the
1876adfc5217SJeff Kirsher    ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
1877adfc5217SJeff Kirsher    that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
1878adfc5217SJeff Kirsher    to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
1879adfc5217SJeff Kirsher    interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
1880adfc5217SJeff Kirsher    RO; These bits indicate the current SPIO interrupt state for each SPIO
1881adfc5217SJeff Kirsher    pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
1882adfc5217SJeff Kirsher    command bit is written. This bit is set when the SPIO input does not
1883adfc5217SJeff Kirsher    match the current value in #OLD_VALUE (reset value 0). */
1884adfc5217SJeff Kirsher #define MISC_REG_SPIO_INT					 0xa500
1885adfc5217SJeff Kirsher /* [RW 32] reload value for counter 4 if reload; the value will be reload if
1886adfc5217SJeff Kirsher    the counter reached zero and the reload bit
1887adfc5217SJeff Kirsher    (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
1888adfc5217SJeff Kirsher #define MISC_REG_SW_TIMER_RELOAD_VAL_4				 0xa2fc
1889adfc5217SJeff Kirsher /* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
1890adfc5217SJeff Kirsher    in this register. address 0 - timer 1; address 1 - timer 2, ...  address 7 -
1891adfc5217SJeff Kirsher    timer 8 */
1892adfc5217SJeff Kirsher #define MISC_REG_SW_TIMER_VAL					 0xa5c0
1893adfc5217SJeff Kirsher /* [R 1] Status of two port mode path swap input pin. */
1894adfc5217SJeff Kirsher #define MISC_REG_TWO_PORT_PATH_SWAP				 0xa758
1895adfc5217SJeff Kirsher /* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
1896adfc5217SJeff Kirsher    path_swap output is equal to 2 port mode path swap input pin; if it is 1
1897adfc5217SJeff Kirsher    - the path_swap output is equal to bit[1] of this register; [1] -
1898adfc5217SJeff Kirsher    Overwrite value. If bit[0] of this register is 1 this is the value that
1899adfc5217SJeff Kirsher    receives the path_swap output. Reset on Hard reset. */
1900adfc5217SJeff Kirsher #define MISC_REG_TWO_PORT_PATH_SWAP_OVWR			 0xa72c
1901adfc5217SJeff Kirsher /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
1902adfc5217SJeff Kirsher    loaded; 0-prepare; -unprepare */
1903adfc5217SJeff Kirsher #define MISC_REG_UNPREPARED					 0xa424
1904adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST	 (0x1<<0)
1905adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST	 (0x1<<1)
1906adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN	 (0x1<<4)
1907adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST	 (0x1<<2)
1908adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN	 (0x1<<3)
1909adfc5217SJeff Kirsher /* [RW 5] MDIO PHY Address. The WC uses this address to determine whether or
1910adfc5217SJeff Kirsher  * not it is the recipient of the message on the MDIO interface. The value
1911adfc5217SJeff Kirsher  * is compared to the value on ctrl_md_devad. Drives output
1912adfc5217SJeff Kirsher  * misc_xgxs0_phy_addr. Global register. */
1913adfc5217SJeff Kirsher #define MISC_REG_WC0_CTRL_PHY_ADDR				 0xa9cc
1914b76070b4SYaniv Rosner #define MISC_REG_WC0_RESET					 0xac30
1915adfc5217SJeff Kirsher /* [RW 2] XMAC Core port mode. Indicates the number of ports on the system
1916adfc5217SJeff Kirsher    side. This should be less than or equal to phy_port_mode; if some of the
1917adfc5217SJeff Kirsher    ports are not used. This enables reduction of frequency on the core side.
1918adfc5217SJeff Kirsher    This is a strap input for the XMAC_MP core. 00 - Single Port Mode; 01 -
1919adfc5217SJeff Kirsher    Dual Port Mode; 10 - Tri Port Mode; 11 - Quad Port Mode. This is a strap
1920adfc5217SJeff Kirsher    input for the XMAC_MP core; and should be changed only while reset is
1921adfc5217SJeff Kirsher    held low. Reset on Hard reset. */
1922adfc5217SJeff Kirsher #define MISC_REG_XMAC_CORE_PORT_MODE				 0xa964
1923adfc5217SJeff Kirsher /* [RW 2] XMAC PHY port mode. Indicates the number of ports on the Warp
1924adfc5217SJeff Kirsher    Core. This is a strap input for the XMAC_MP core. 00 - Single Port Mode;
1925adfc5217SJeff Kirsher    01 - Dual Port Mode; 1x - Quad Port Mode; This is a strap input for the
1926adfc5217SJeff Kirsher    XMAC_MP core; and should be changed only while reset is held low. Reset
1927adfc5217SJeff Kirsher    on Hard reset. */
1928adfc5217SJeff Kirsher #define MISC_REG_XMAC_PHY_PORT_MODE				 0xa960
1929adfc5217SJeff Kirsher /* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
1930adfc5217SJeff Kirsher  * Reads from this register will clear bits 31:0. */
1931adfc5217SJeff Kirsher #define MSTAT_REG_RX_STAT_GR64_LO				 0x200
1932adfc5217SJeff Kirsher /* [RW 32] 1 [00] Tx Good Packet Count Write to this register write bits
1933adfc5217SJeff Kirsher  * 31:0. Reads from this register will clear bits 31:0. */
1934adfc5217SJeff Kirsher #define MSTAT_REG_TX_STAT_GTXPOK_LO				 0
1935adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST	 (0x1<<0)
1936adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST	 (0x1<<1)
1937adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN	 (0x1<<4)
1938adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST	 (0x1<<2)
1939adfc5217SJeff Kirsher #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN	 (0x1<<3)
1940adfc5217SJeff Kirsher #define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN			 (0x1<<0)
1941adfc5217SJeff Kirsher #define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN			 (0x1<<0)
1942adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT	 (0x1<<0)
1943adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS	 (0x1<<9)
1944adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G 	 (0x1<<15)
1945adfc5217SJeff Kirsher #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS	 (0xf<<18)
1946adfc5217SJeff Kirsher /* [RW 1] Input enable for RX_BMAC0 IF */
1947adfc5217SJeff Kirsher #define NIG_REG_BMAC0_IN_EN					 0x100ac
1948adfc5217SJeff Kirsher /* [RW 1] output enable for TX_BMAC0 IF */
1949adfc5217SJeff Kirsher #define NIG_REG_BMAC0_OUT_EN					 0x100e0
1950adfc5217SJeff Kirsher /* [RW 1] output enable for TX BMAC pause port 0 IF */
1951adfc5217SJeff Kirsher #define NIG_REG_BMAC0_PAUSE_OUT_EN				 0x10110
1952adfc5217SJeff Kirsher /* [RW 1] output enable for RX_BMAC0_REGS IF */
1953adfc5217SJeff Kirsher #define NIG_REG_BMAC0_REGS_OUT_EN				 0x100e8
1954adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 port0 IF */
1955adfc5217SJeff Kirsher #define NIG_REG_BRB0_OUT_EN					 0x100f8
1956adfc5217SJeff Kirsher /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
1957adfc5217SJeff Kirsher #define NIG_REG_BRB0_PAUSE_IN_EN				 0x100c4
1958adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 port1 IF */
1959adfc5217SJeff Kirsher #define NIG_REG_BRB1_OUT_EN					 0x100fc
1960adfc5217SJeff Kirsher /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
1961adfc5217SJeff Kirsher #define NIG_REG_BRB1_PAUSE_IN_EN				 0x100c8
1962adfc5217SJeff Kirsher /* [RW 1] output enable for RX BRB1 LP IF */
1963adfc5217SJeff Kirsher #define NIG_REG_BRB_LB_OUT_EN					 0x10100
1964adfc5217SJeff Kirsher /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
1965adfc5217SJeff Kirsher    error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
1966adfc5217SJeff Kirsher    72:73]-vnic_num; 81:74]-sideband_info */
1967adfc5217SJeff Kirsher #define NIG_REG_DEBUG_PACKET_LB 				 0x10800
1968adfc5217SJeff Kirsher /* [RW 1] Input enable for TX Debug packet */
1969adfc5217SJeff Kirsher #define NIG_REG_EGRESS_DEBUG_IN_EN				 0x100dc
1970adfc5217SJeff Kirsher /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
1971adfc5217SJeff Kirsher    packets from PBFare not forwarded to the MAC and just deleted from FIFO.
1972adfc5217SJeff Kirsher    First packet may be deleted from the middle. And last packet will be
1973adfc5217SJeff Kirsher    always deleted till the end. */
1974adfc5217SJeff Kirsher #define NIG_REG_EGRESS_DRAIN0_MODE				 0x10060
1975adfc5217SJeff Kirsher /* [RW 1] Output enable to EMAC0 */
1976adfc5217SJeff Kirsher #define NIG_REG_EGRESS_EMAC0_OUT_EN				 0x10120
1977adfc5217SJeff Kirsher /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
1978adfc5217SJeff Kirsher    to emac for port0; other way to bmac for port0 */
1979adfc5217SJeff Kirsher #define NIG_REG_EGRESS_EMAC0_PORT				 0x10058
1980adfc5217SJeff Kirsher /* [RW 1] Input enable for TX PBF user packet port0 IF */
1981adfc5217SJeff Kirsher #define NIG_REG_EGRESS_PBF0_IN_EN				 0x100cc
1982adfc5217SJeff Kirsher /* [RW 1] Input enable for TX PBF user packet port1 IF */
1983adfc5217SJeff Kirsher #define NIG_REG_EGRESS_PBF1_IN_EN				 0x100d0
1984adfc5217SJeff Kirsher /* [RW 1] Input enable for TX UMP management packet port0 IF */
1985adfc5217SJeff Kirsher #define NIG_REG_EGRESS_UMP0_IN_EN				 0x100d4
1986adfc5217SJeff Kirsher /* [RW 1] Input enable for RX_EMAC0 IF */
1987adfc5217SJeff Kirsher #define NIG_REG_EMAC0_IN_EN					 0x100a4
1988adfc5217SJeff Kirsher /* [RW 1] output enable for TX EMAC pause port 0 IF */
1989adfc5217SJeff Kirsher #define NIG_REG_EMAC0_PAUSE_OUT_EN				 0x10118
1990adfc5217SJeff Kirsher /* [R 1] status from emac0. This bit is set when MDINT from either the
1991adfc5217SJeff Kirsher    EXT_MDINT pin or from the Copper PHY is driven low. This condition must
1992adfc5217SJeff Kirsher    be cleared in the attached PHY device that is driving the MINT pin. */
1993adfc5217SJeff Kirsher #define NIG_REG_EMAC0_STATUS_MISC_MI_INT			 0x10494
1994adfc5217SJeff Kirsher /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
1995adfc5217SJeff Kirsher    are described in appendix A. In order to access the BMAC0 registers; the
1996adfc5217SJeff Kirsher    base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
1997adfc5217SJeff Kirsher    added to each BMAC register offset */
1998adfc5217SJeff Kirsher #define NIG_REG_INGRESS_BMAC0_MEM				 0x10c00
1999adfc5217SJeff Kirsher /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
2000adfc5217SJeff Kirsher    are described in appendix A. In order to access the BMAC0 registers; the
2001adfc5217SJeff Kirsher    base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
2002adfc5217SJeff Kirsher    added to each BMAC register offset */
2003adfc5217SJeff Kirsher #define NIG_REG_INGRESS_BMAC1_MEM				 0x11000
2004adfc5217SJeff Kirsher /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
2005adfc5217SJeff Kirsher #define NIG_REG_INGRESS_EOP_LB_EMPTY				 0x104e0
2006adfc5217SJeff Kirsher /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
2007adfc5217SJeff Kirsher    packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
2008adfc5217SJeff Kirsher #define NIG_REG_INGRESS_EOP_LB_FIFO				 0x104e4
2009adfc5217SJeff Kirsher /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
2010adfc5217SJeff Kirsher    logic for interrupts must be used. Enable per bit of interrupt of
2011adfc5217SJeff Kirsher    ~latch_status.latch_status */
2012adfc5217SJeff Kirsher #define NIG_REG_LATCH_BC_0					 0x16210
2013adfc5217SJeff Kirsher /* [RW 27] Latch for each interrupt from Unicore.b[0]
2014adfc5217SJeff Kirsher    status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
2015adfc5217SJeff Kirsher    b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
2016adfc5217SJeff Kirsher    b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
2017adfc5217SJeff Kirsher    b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
2018adfc5217SJeff Kirsher    b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
2019adfc5217SJeff Kirsher    b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
2020adfc5217SJeff Kirsher    b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
2021adfc5217SJeff Kirsher    b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
2022adfc5217SJeff Kirsher    b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
2023adfc5217SJeff Kirsher    b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
2024adfc5217SJeff Kirsher    b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
2025adfc5217SJeff Kirsher    b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
2026adfc5217SJeff Kirsher #define NIG_REG_LATCH_STATUS_0					 0x18000
2027adfc5217SJeff Kirsher /* [RW 1] led 10g for port 0 */
2028adfc5217SJeff Kirsher #define NIG_REG_LED_10G_P0					 0x10320
2029adfc5217SJeff Kirsher /* [RW 1] led 10g for port 1 */
2030adfc5217SJeff Kirsher #define NIG_REG_LED_10G_P1					 0x10324
2031adfc5217SJeff Kirsher /* [RW 1] Port0: This bit is set to enable the use of the
2032adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
2033adfc5217SJeff Kirsher    defined below. If this bit is cleared; then the blink rate will be about
2034adfc5217SJeff Kirsher    8Hz. */
2035adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0			 0x10318
2036adfc5217SJeff Kirsher /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
2037adfc5217SJeff Kirsher    Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
2038adfc5217SJeff Kirsher    is reset to 0x080; giving a default blink period of approximately 8Hz. */
2039adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_RATE_P0			 0x10310
2040adfc5217SJeff Kirsher /* [RW 1] Port0: If set along with the
2041adfc5217SJeff Kirsher  ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
2042adfc5217SJeff Kirsher    bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
2043adfc5217SJeff Kirsher    bit; the Traffic LED will blink with the blink rate specified in
2044adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
2045adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
2046adfc5217SJeff Kirsher    fields. */
2047adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0			 0x10308
2048adfc5217SJeff Kirsher /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
2049adfc5217SJeff Kirsher    Traffic LED will then be controlled via bit ~nig_registers_
2050adfc5217SJeff Kirsher    led_control_traffic_p0.led_control_traffic_p0 and bit
2051adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
2052adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 		 0x102f8
2053adfc5217SJeff Kirsher /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
2054adfc5217SJeff Kirsher    turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
2055adfc5217SJeff Kirsher    set; the LED will blink with blink rate specified in
2056adfc5217SJeff Kirsher    ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
2057adfc5217SJeff Kirsher    ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
2058adfc5217SJeff Kirsher    fields. */
2059adfc5217SJeff Kirsher #define NIG_REG_LED_CONTROL_TRAFFIC_P0				 0x10300
2060adfc5217SJeff Kirsher /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
2061adfc5217SJeff Kirsher    9-11PHY7; 12 MAC4; 13-15 PHY10; */
2062adfc5217SJeff Kirsher #define NIG_REG_LED_MODE_P0					 0x102f0
2063adfc5217SJeff Kirsher /* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
2064adfc5217SJeff Kirsher    tsdm enable; b2- usdm enable */
2065adfc5217SJeff Kirsher #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0			 0x16070
2066adfc5217SJeff Kirsher #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1			 0x16074
2067adfc5217SJeff Kirsher /* [RW 1] SAFC enable for port0. This register may get 1 only when
2068adfc5217SJeff Kirsher    ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
2069adfc5217SJeff Kirsher    port */
2070adfc5217SJeff Kirsher #define NIG_REG_LLFC_ENABLE_0					 0x16208
2071adfc5217SJeff Kirsher #define NIG_REG_LLFC_ENABLE_1					 0x1620c
2072adfc5217SJeff Kirsher /* [RW 16] classes are high-priority for port0 */
2073adfc5217SJeff Kirsher #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0			 0x16058
2074adfc5217SJeff Kirsher #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1			 0x1605c
2075adfc5217SJeff Kirsher /* [RW 16] classes are low-priority for port0 */
2076adfc5217SJeff Kirsher #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0			 0x16060
2077adfc5217SJeff Kirsher #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1			 0x16064
2078adfc5217SJeff Kirsher /* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
2079adfc5217SJeff Kirsher #define NIG_REG_LLFC_OUT_EN_0					 0x160c8
2080adfc5217SJeff Kirsher #define NIG_REG_LLFC_OUT_EN_1					 0x160cc
2081adfc5217SJeff Kirsher #define NIG_REG_LLH0_ACPI_PAT_0_CRC				 0x1015c
2082adfc5217SJeff Kirsher #define NIG_REG_LLH0_ACPI_PAT_6_LEN				 0x10154
2083adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_DRV_MASK				 0x10244
2084adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_DRV_MASK_MF				 0x16048
2085adfc5217SJeff Kirsher /* [RW 1] send to BRB1 if no match on any of RMP rules. */
2086adfc5217SJeff Kirsher #define NIG_REG_LLH0_BRB1_NOT_MCP				 0x1025c
2087adfc5217SJeff Kirsher /* [RW 2] Determine the classification participants. 0: no classification.1:
2088adfc5217SJeff Kirsher    classification upon VLAN id. 2: classification upon MAC address. 3:
2089adfc5217SJeff Kirsher    classification upon both VLAN id & MAC addr. */
2090adfc5217SJeff Kirsher #define NIG_REG_LLH0_CLS_TYPE					 0x16080
2091adfc5217SJeff Kirsher /* [RW 32] cm header for llh0 */
2092adfc5217SJeff Kirsher #define NIG_REG_LLH0_CM_HEADER					 0x1007c
2093adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_IP_0_1				 0x101dc
2094adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_MAC_0_0				 0x101c0
2095adfc5217SJeff Kirsher /* [RW 16] destination TCP address 1. The LLH will look for this address in
2096adfc5217SJeff Kirsher    all incoming packets. */
2097adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_TCP_0 				 0x10220
2098adfc5217SJeff Kirsher /* [RW 16] destination UDP address 1 The LLH will look for this address in
2099adfc5217SJeff Kirsher    all incoming packets. */
2100adfc5217SJeff Kirsher #define NIG_REG_LLH0_DEST_UDP_0 				 0x10214
2101adfc5217SJeff Kirsher #define NIG_REG_LLH0_ERROR_MASK 				 0x1008c
2102adfc5217SJeff Kirsher /* [RW 8] event id for llh0 */
2103adfc5217SJeff Kirsher #define NIG_REG_LLH0_EVENT_ID					 0x10084
2104adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_EN					 0x160fc
2105adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_MEM					 0x16180
2106adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_MEM_ENABLE				 0x16140
2107adfc5217SJeff Kirsher #define NIG_REG_LLH0_FUNC_VLAN_ID				 0x16100
2108adfc5217SJeff Kirsher /* [RW 1] Determine the IP version to look for in
2109adfc5217SJeff Kirsher    ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
2110adfc5217SJeff Kirsher #define NIG_REG_LLH0_IPV4_IPV6_0				 0x10208
2111adfc5217SJeff Kirsher /* [RW 1] t bit for llh0 */
2112adfc5217SJeff Kirsher #define NIG_REG_LLH0_T_BIT					 0x10074
2113adfc5217SJeff Kirsher /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
2114adfc5217SJeff Kirsher #define NIG_REG_LLH0_VLAN_ID_0					 0x1022c
2115adfc5217SJeff Kirsher /* [RW 8] init credit counter for port0 in LLH */
2116adfc5217SJeff Kirsher #define NIG_REG_LLH0_XCM_INIT_CREDIT				 0x10554
2117adfc5217SJeff Kirsher #define NIG_REG_LLH0_XCM_MASK					 0x10130
2118adfc5217SJeff Kirsher #define NIG_REG_LLH1_BRB1_DRV_MASK				 0x10248
2119adfc5217SJeff Kirsher /* [RW 1] send to BRB1 if no match on any of RMP rules. */
2120adfc5217SJeff Kirsher #define NIG_REG_LLH1_BRB1_NOT_MCP				 0x102dc
2121adfc5217SJeff Kirsher /* [RW 2] Determine the classification participants. 0: no classification.1:
2122adfc5217SJeff Kirsher    classification upon VLAN id. 2: classification upon MAC address. 3:
2123adfc5217SJeff Kirsher    classification upon both VLAN id & MAC addr. */
2124adfc5217SJeff Kirsher #define NIG_REG_LLH1_CLS_TYPE					 0x16084
2125adfc5217SJeff Kirsher /* [RW 32] cm header for llh1 */
2126adfc5217SJeff Kirsher #define NIG_REG_LLH1_CM_HEADER					 0x10080
2127adfc5217SJeff Kirsher #define NIG_REG_LLH1_ERROR_MASK 				 0x10090
2128adfc5217SJeff Kirsher /* [RW 8] event id for llh1 */
2129adfc5217SJeff Kirsher #define NIG_REG_LLH1_EVENT_ID					 0x10088
213055c11941SMerav Sicron #define NIG_REG_LLH1_FUNC_EN					 0x16104
2131adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM					 0x161c0
2132adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM_ENABLE				 0x16160
2133adfc5217SJeff Kirsher #define NIG_REG_LLH1_FUNC_MEM_SIZE				 16
2134adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will classify the packet before
2135adfc5217SJeff Kirsher  * sending it to the BRB or calculating WoL on it. This bit controls port 1
2136adfc5217SJeff Kirsher  * only. The legacy llh_multi_function_mode bit controls port 0. */
2137adfc5217SJeff Kirsher #define NIG_REG_LLH1_MF_MODE					 0x18614
2138adfc5217SJeff Kirsher /* [RW 8] init credit counter for port1 in LLH */
2139adfc5217SJeff Kirsher #define NIG_REG_LLH1_XCM_INIT_CREDIT				 0x10564
2140adfc5217SJeff Kirsher #define NIG_REG_LLH1_XCM_MASK					 0x10134
2141adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will expect all packets to be with
2142adfc5217SJeff Kirsher    e1hov */
2143adfc5217SJeff Kirsher #define NIG_REG_LLH_E1HOV_MODE					 0x160d8
2144230d00ebSYuval Mintz /* [RW 16] Outer VLAN type identifier for multi-function mode. In non
2145230d00ebSYuval Mintz  * multi-function mode; it will hold the inner VLAN type. Typically 0x8100.
2146230d00ebSYuval Mintz  */
2147230d00ebSYuval Mintz #define NIG_REG_LLH_E1HOV_TYPE_1				 0x16028
2148adfc5217SJeff Kirsher /* [RW 1] When this bit is set; the LLH will classify the packet before
2149adfc5217SJeff Kirsher    sending it to the BRB or calculating WoL on it. */
2150adfc5217SJeff Kirsher #define NIG_REG_LLH_MF_MODE					 0x16024
2151adfc5217SJeff Kirsher #define NIG_REG_MASK_INTERRUPT_PORT0				 0x10330
2152adfc5217SJeff Kirsher #define NIG_REG_MASK_INTERRUPT_PORT1				 0x10334
2153adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
2154adfc5217SJeff Kirsher #define NIG_REG_NIG_EMAC0_EN					 0x1003c
2155adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
2156adfc5217SJeff Kirsher #define NIG_REG_NIG_EMAC1_EN					 0x10040
2157adfc5217SJeff Kirsher /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
2158adfc5217SJeff Kirsher    EMAC0 to strip the CRC from the ingress packets. */
2159adfc5217SJeff Kirsher #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC			 0x10044
2160adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
2161adfc5217SJeff Kirsher #define NIG_REG_NIG_INT_STS_0					 0x103b0
2162adfc5217SJeff Kirsher #define NIG_REG_NIG_INT_STS_1					 0x103c0
2163a74801c5SYuval Mintz /* [RC 32] Interrupt register #0 read clear */
2164a74801c5SYuval Mintz #define NIG_REG_NIG_INT_STS_CLR_0				 0x103b4
2165adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error mask register. */
2166adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK					 0x103dc
2167adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
2168adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK_0					 0x183c8
2169adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_MASK_1					 0x183d8
2170adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error status register. */
2171adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS					 0x103d0
2172adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
2173adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_0					 0x183bc
2174adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_1					 0x183cc
2175adfc5217SJeff Kirsher /* [R 32] Legacy E1 and E1H location for parity error status clear register. */
2176adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR				 0x103d4
2177adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
2178adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR_0				 0x183c0
2179adfc5217SJeff Kirsher #define NIG_REG_NIG_PRTY_STS_CLR_1				 0x183d0
2180adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_ENABLE					 (1L<<31)
2181adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT			 16
2182adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_OPERATION_BITSHIFT			 28
2183adfc5217SJeff Kirsher #define MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT		 8
2184adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2185adfc5217SJeff Kirsher  * Ethernet header. */
2186adfc5217SJeff Kirsher #define NIG_REG_P0_HDRS_AFTER_BASIC				 0x18038
2187adfc5217SJeff Kirsher /* [RW 1] HW PFC enable bit. Set this bit to enable the PFC functionality in
2188adfc5217SJeff Kirsher  * the NIG. Other flow control modes such as PAUSE and SAFC/LLFC should be
2189adfc5217SJeff Kirsher  * disabled when this bit is set. */
2190adfc5217SJeff Kirsher #define NIG_REG_P0_HWPFC_ENABLE				 0x18078
2191adfc5217SJeff Kirsher #define NIG_REG_P0_LLH_FUNC_MEM2				 0x18480
2192adfc5217SJeff Kirsher #define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE			 0x18440
2193eeed018cSMichal Kalderon /* [RW 17] Packet TimeSync information that is buffered in 1-deep FIFOs for
2194eeed018cSMichal Kalderon  * the host. Bits [15:0] return the sequence ID of the packet. Bit 16
2195eeed018cSMichal Kalderon  * indicates the validity of the data in the buffer. Writing a 1 to bit 16
2196eeed018cSMichal Kalderon  * will clear the buffer.
2197eeed018cSMichal Kalderon  */
2198eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID			 0x1875c
2199eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2200eeed018cSMichal Kalderon  * the host. This location returns the lower 32 bits of timestamp value.
2201eeed018cSMichal Kalderon  */
2202eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB			 0x18754
2203eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2204eeed018cSMichal Kalderon  * the host. This location returns the upper 32 bits of timestamp value.
2205eeed018cSMichal Kalderon  */
2206eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB			 0x18758
2207eeed018cSMichal Kalderon /* [RW 11] Mask register for the various parameters used in determining PTP
2208eeed018cSMichal Kalderon  * packet presence. Set each bit to 1 to mask out the particular parameter.
2209eeed018cSMichal Kalderon  * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2210eeed018cSMichal Kalderon  * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2211eeed018cSMichal Kalderon  * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2212eeed018cSMichal Kalderon  * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2213eeed018cSMichal Kalderon  * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2214eeed018cSMichal Kalderon  * MAC DA 2. The reset default is set to mask out all parameters.
2215eeed018cSMichal Kalderon  */
2216eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_PARAM_MASK				 0x187a0
2217a21437d2SLv Ruyi /* [RW 14] Mask register for the rules used in detecting PTP packets. Set
2218eeed018cSMichal Kalderon  * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2219eeed018cSMichal Kalderon  * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2220eeed018cSMichal Kalderon  * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2221eeed018cSMichal Kalderon  * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2222eeed018cSMichal Kalderon  * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2223eeed018cSMichal Kalderon  * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2224eeed018cSMichal Kalderon  * default is to mask out all of the rules. Note that rules 0-3 are for IPv4
2225eeed018cSMichal Kalderon  * packets only and require that the packet is IPv4 for the rules to match.
2226eeed018cSMichal Kalderon  * Note that rules 4-7 are for IPv6 packets only and require that the packet
2227eeed018cSMichal Kalderon  * is IPv6 for the rules to match.
2228eeed018cSMichal Kalderon  */
2229eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_RULE_MASK				 0x187a4
2230eeed018cSMichal Kalderon /* [RW 1] Set to 1 to enable PTP packets to be forwarded to the host. */
2231eeed018cSMichal Kalderon #define NIG_REG_P0_LLH_PTP_TO_HOST				 0x187ac
2232adfc5217SJeff Kirsher /* [RW 1] Input enable for RX MAC interface. */
2233adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_IN_EN					 0x185ac
2234adfc5217SJeff Kirsher /* [RW 1] Output enable for TX MAC interface */
2235adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_OUT_EN					 0x185b0
2236adfc5217SJeff Kirsher /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2237adfc5217SJeff Kirsher #define NIG_REG_P0_MAC_PAUSE_OUT_EN				 0x185b4
2238adfc5217SJeff Kirsher /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2239adfc5217SJeff Kirsher  * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2240adfc5217SJeff Kirsher  * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2241adfc5217SJeff Kirsher  * priority field is extracted from the outer-most VLAN in receive packet.
2242adfc5217SJeff Kirsher  * Only COS 0 and COS 1 are supported in E2. */
2243adfc5217SJeff Kirsher #define NIG_REG_P0_PKT_PRIORITY_TO_COS				 0x18054
2244eeed018cSMichal Kalderon /* [RW 6] Enable for TimeSync feature. Bits [2:0] are for RX side. Bits
2245eeed018cSMichal Kalderon  * [5:3] are for TX side. Bit 0 enables TimeSync on RX side. Bit 1 enables
2246eeed018cSMichal Kalderon  * V1 frame format in timesync event detection on RX side. Bit 2 enables V2
2247eeed018cSMichal Kalderon  * frame format in timesync event detection on RX side. Bit 3 enables
2248eeed018cSMichal Kalderon  * TimeSync on TX side. Bit 4 enables V1 frame format in timesync event
2249eeed018cSMichal Kalderon  * detection on TX side. Bit 5 enables V2 frame format in timesync event
2250eeed018cSMichal Kalderon  * detection on TX side. Note that for HW to detect PTP packet and extract
2251eeed018cSMichal Kalderon  * data from the packet, at least one of the version bits of that traffic
2252eeed018cSMichal Kalderon  * direction has to be enabled.
2253eeed018cSMichal Kalderon  */
2254eeed018cSMichal Kalderon #define NIG_REG_P0_PTP_EN					 0x18788
2255adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2256adfc5217SJeff Kirsher  * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2257adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2258adfc5217SJeff Kirsher  * COS. */
2259adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS0_PRIORITY_MASK			 0x18058
2260adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2261adfc5217SJeff Kirsher  * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2262adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2263adfc5217SJeff Kirsher  * COS. */
2264adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS1_PRIORITY_MASK			 0x1805c
2265adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2266adfc5217SJeff Kirsher  * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2267adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2268adfc5217SJeff Kirsher  * COS. */
2269adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS2_PRIORITY_MASK			 0x186b0
2270adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 3. A
2271adfc5217SJeff Kirsher  * priority is mapped to COS 3 when the corresponding mask bit is 1. More
2272adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2273adfc5217SJeff Kirsher  * COS. */
2274adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS3_PRIORITY_MASK			 0x186b4
2275adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 4. A
2276adfc5217SJeff Kirsher  * priority is mapped to COS 4 when the corresponding mask bit is 1. More
2277adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2278adfc5217SJeff Kirsher  * COS. */
2279adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS4_PRIORITY_MASK			 0x186b8
2280adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 5. A
2281adfc5217SJeff Kirsher  * priority is mapped to COS 5 when the corresponding mask bit is 1. More
2282adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2283adfc5217SJeff Kirsher  * COS. */
2284adfc5217SJeff Kirsher #define NIG_REG_P0_RX_COS5_PRIORITY_MASK			 0x186bc
2285adfc5217SJeff Kirsher /* [R 1] RX FIFO for receiving data from MAC is empty. */
2286adfc5217SJeff Kirsher /* [RW 15] Specify which of the credit registers the client is to be mapped
2287adfc5217SJeff Kirsher  * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
2288adfc5217SJeff Kirsher  * clients that are not subject to WFQ credit blocking - their
2289adfc5217SJeff Kirsher  * specifications here are not used. */
2290adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP			 0x180f0
2291adfc5217SJeff Kirsher /* [RW 32] Specify which of the credit registers the client is to be mapped
2292adfc5217SJeff Kirsher  * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2293adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2294adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2295adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2296adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2297adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2298adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2299adfc5217SJeff Kirsher  * registers can not be shared between clients. */
2300adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB		 0x18688
2301adfc5217SJeff Kirsher /* [RW 4] Specify which of the credit registers the client is to be mapped
2302adfc5217SJeff Kirsher  * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2303adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2304adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2305adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2306adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2307adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2308adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2309adfc5217SJeff Kirsher  * registers can not be shared between clients. */
2310adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB		 0x1868c
2311adfc5217SJeff Kirsher /* [RW 5] Specify whether the client competes directly in the strict
2312adfc5217SJeff Kirsher  * priority arbiter. The bits are mapped according to client ID (client IDs
2313adfc5217SJeff Kirsher  * are defined in tx_arb_priority_client). Default value is set to enable
2314adfc5217SJeff Kirsher  * strict priorities for clients 0-2 -- management and debug traffic. */
2315adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT			 0x180e8
2316adfc5217SJeff Kirsher /* [RW 5] Specify whether the client is subject to WFQ credit blocking. The
2317adfc5217SJeff Kirsher  * bits are mapped according to client ID (client IDs are defined in
2318adfc5217SJeff Kirsher  * tx_arb_priority_client). Default value is 0 for not using WFQ credit
2319adfc5217SJeff Kirsher  * blocking. */
2320adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ		 0x180ec
2321adfc5217SJeff Kirsher /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2322adfc5217SJeff Kirsher  * reach. */
2323adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0			 0x1810c
2324adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1			 0x18110
2325adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2			 0x18114
2326adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3			 0x18118
2327adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4			 0x1811c
2328adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5			 0x186a0
2329adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6			 0x186a4
2330adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7			 0x186a8
2331adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8			 0x186ac
2332adfc5217SJeff Kirsher /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2333adfc5217SJeff Kirsher  * when it is time to increment. */
2334adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0			 0x180f8
2335adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1			 0x180fc
2336adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2			 0x18100
2337adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3			 0x18104
2338adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4			 0x18108
2339adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5			 0x18690
2340adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6			 0x18694
2341adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7			 0x18698
2342adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8			 0x1869c
2343adfc5217SJeff Kirsher /* [RW 12] Specify the number of strict priority arbitration slots between
2344adfc5217SJeff Kirsher  * two round-robin arbitration slots to avoid starvation. A value of 0 means
2345adfc5217SJeff Kirsher  * no strict priority cycles - the strict priority with anti-starvation
2346adfc5217SJeff Kirsher  * arbiter becomes a round-robin arbiter. */
2347adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS			 0x180f4
2348adfc5217SJeff Kirsher /* [RW 15] Specify the client number to be assigned to each priority of the
2349adfc5217SJeff Kirsher  * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
2350adfc5217SJeff Kirsher  * are for priority 0 client; bits [14:12] are for priority 4 client. The
2351adfc5217SJeff Kirsher  * clients are assigned the following IDs: 0-management; 1-debug traffic
2352adfc5217SJeff Kirsher  * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2353adfc5217SJeff Kirsher  * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
2354adfc5217SJeff Kirsher  * for management at priority 0; debug traffic at priorities 1 and 2; COS0
2355adfc5217SJeff Kirsher  * traffic at priority 3; and COS1 traffic at priority 4. */
2356adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT			 0x180e4
2357adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2358adfc5217SJeff Kirsher  * Ethernet header. */
2359adfc5217SJeff Kirsher #define NIG_REG_P1_HDRS_AFTER_BASIC				 0x1818c
2360adfc5217SJeff Kirsher #define NIG_REG_P1_LLH_FUNC_MEM2				 0x184c0
2361eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE			 0x18460a
2362eeed018cSMichal Kalderon /* [RW 17] Packet TimeSync information that is buffered in 1-deep FIFOs for
2363eeed018cSMichal Kalderon  * the host. Bits [15:0] return the sequence ID of the packet. Bit 16
2364eeed018cSMichal Kalderon  * indicates the validity of the data in the buffer. Writing a 1 to bit 16
2365eeed018cSMichal Kalderon  * will clear the buffer.
2366eeed018cSMichal Kalderon  */
2367eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID			 0x18774
2368eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2369eeed018cSMichal Kalderon  * the host. This location returns the lower 32 bits of timestamp value.
2370eeed018cSMichal Kalderon  */
2371eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB			 0x1876c
2372eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2373eeed018cSMichal Kalderon  * the host. This location returns the upper 32 bits of timestamp value.
2374eeed018cSMichal Kalderon  */
2375eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB			 0x18770
2376eeed018cSMichal Kalderon /* [RW 11] Mask register for the various parameters used in determining PTP
2377eeed018cSMichal Kalderon  * packet presence. Set each bit to 1 to mask out the particular parameter.
2378eeed018cSMichal Kalderon  * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2379eeed018cSMichal Kalderon  * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2380eeed018cSMichal Kalderon  * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2381eeed018cSMichal Kalderon  * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2382eeed018cSMichal Kalderon  * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2383eeed018cSMichal Kalderon  * MAC DA 2. The reset default is set to mask out all parameters.
2384eeed018cSMichal Kalderon  */
2385eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_PARAM_MASK				 0x187c8
2386a21437d2SLv Ruyi /* [RW 14] Mask register for the rules used in detecting PTP packets. Set
2387eeed018cSMichal Kalderon  * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2388eeed018cSMichal Kalderon  * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2389eeed018cSMichal Kalderon  * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2390eeed018cSMichal Kalderon  * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2391eeed018cSMichal Kalderon  * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2392eeed018cSMichal Kalderon  * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2393eeed018cSMichal Kalderon  * default is to mask out all of the rules. Note that rules 0-3 are for IPv4
2394eeed018cSMichal Kalderon  * packets only and require that the packet is IPv4 for the rules to match.
2395eeed018cSMichal Kalderon  * Note that rules 4-7 are for IPv6 packets only and require that the packet
2396eeed018cSMichal Kalderon  * is IPv6 for the rules to match.
2397eeed018cSMichal Kalderon  */
2398eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_RULE_MASK				 0x187cc
2399eeed018cSMichal Kalderon /* [RW 1] Set to 1 to enable PTP packets to be forwarded to the host. */
2400eeed018cSMichal Kalderon #define NIG_REG_P1_LLH_PTP_TO_HOST				 0x187d4
2401adfc5217SJeff Kirsher /* [RW 32] Specify the client number to be assigned to each priority of the
2402adfc5217SJeff Kirsher  * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2403adfc5217SJeff Kirsher  * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2404adfc5217SJeff Kirsher  * client; bits [35-32] are for priority 8 client. The clients are assigned
2405adfc5217SJeff Kirsher  * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2406adfc5217SJeff Kirsher  * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2407adfc5217SJeff Kirsher  * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2408adfc5217SJeff Kirsher  * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2409adfc5217SJeff Kirsher  * accommodate the 9 input clients to ETS arbiter. */
2410adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB			 0x18680
2411adfc5217SJeff Kirsher /* [RW 4] Specify the client number to be assigned to each priority of the
2412adfc5217SJeff Kirsher  * strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2413adfc5217SJeff Kirsher  * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2414adfc5217SJeff Kirsher  * client; bits [35-32] are for priority 8 client. The clients are assigned
2415adfc5217SJeff Kirsher  * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2416adfc5217SJeff Kirsher  * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2417adfc5217SJeff Kirsher  * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2418adfc5217SJeff Kirsher  * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2419adfc5217SJeff Kirsher  * accommodate the 9 input clients to ETS arbiter. */
2420adfc5217SJeff Kirsher #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB			 0x18684
242155c11941SMerav Sicron /* [RW 1] MCP-to-host path enable. Set this bit to enable the routing of MCP
242255c11941SMerav Sicron  * packets to BRB LB interface to forward the packet to the host. All
242355c11941SMerav Sicron  * packets from MCP are forwarded to the network when this bit is cleared -
242455c11941SMerav Sicron  * regardless of the configured destination in tx_mng_destination register.
242555c11941SMerav Sicron  * When MCP-to-host paths for both ports 0 and 1 are disabled - the arbiter
242655c11941SMerav Sicron  * for BRB LB interface is bypassed and PBF LB traffic is always selected to
242755c11941SMerav Sicron  * send to BRB LB.
242855c11941SMerav Sicron  */
242955c11941SMerav Sicron #define NIG_REG_P0_TX_MNG_HOST_ENABLE				 0x182f4
2430127302bbSYaniv Rosner #define NIG_REG_P1_HWPFC_ENABLE					 0x181d0
2431adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_IN_EN					 0x185c0
2432adfc5217SJeff Kirsher /* [RW 1] Output enable for TX MAC interface */
2433adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_OUT_EN					 0x185c4
2434adfc5217SJeff Kirsher /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2435adfc5217SJeff Kirsher #define NIG_REG_P1_MAC_PAUSE_OUT_EN				 0x185c8
2436adfc5217SJeff Kirsher /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2437adfc5217SJeff Kirsher  * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2438adfc5217SJeff Kirsher  * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2439adfc5217SJeff Kirsher  * priority field is extracted from the outer-most VLAN in receive packet.
2440adfc5217SJeff Kirsher  * Only COS 0 and COS 1 are supported in E2. */
2441adfc5217SJeff Kirsher #define NIG_REG_P1_PKT_PRIORITY_TO_COS				 0x181a8
2442eeed018cSMichal Kalderon /* [RW 6] Enable for TimeSync feature. Bits [2:0] are for RX side. Bits
2443eeed018cSMichal Kalderon  * [5:3] are for TX side. Bit 0 enables TimeSync on RX side. Bit 1 enables
2444eeed018cSMichal Kalderon  * V1 frame format in timesync event detection on RX side. Bit 2 enables V2
2445eeed018cSMichal Kalderon  * frame format in timesync event detection on RX side. Bit 3 enables
2446eeed018cSMichal Kalderon  * TimeSync on TX side. Bit 4 enables V1 frame format in timesync event
2447eeed018cSMichal Kalderon  * detection on TX side. Bit 5 enables V2 frame format in timesync event
2448eeed018cSMichal Kalderon  * detection on TX side. Note that for HW to detect PTP packet and extract
2449eeed018cSMichal Kalderon  * data from the packet, at least one of the version bits of that traffic
2450eeed018cSMichal Kalderon  * direction has to be enabled.
2451eeed018cSMichal Kalderon  */
2452eeed018cSMichal Kalderon #define NIG_REG_P1_PTP_EN					 0x187b0
2453adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2454adfc5217SJeff Kirsher  * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2455adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2456adfc5217SJeff Kirsher  * COS. */
2457adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS0_PRIORITY_MASK			 0x181ac
2458adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2459adfc5217SJeff Kirsher  * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2460adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2461adfc5217SJeff Kirsher  * COS. */
2462adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS1_PRIORITY_MASK			 0x181b0
2463adfc5217SJeff Kirsher /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2464adfc5217SJeff Kirsher  * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2465adfc5217SJeff Kirsher  * than one bit may be set; allowing multiple priorities to be mapped to one
2466adfc5217SJeff Kirsher  * COS. */
2467adfc5217SJeff Kirsher #define NIG_REG_P1_RX_COS2_PRIORITY_MASK			 0x186f8
2468adfc5217SJeff Kirsher /* [R 1] RX FIFO for receiving data from MAC is empty. */
2469adfc5217SJeff Kirsher #define NIG_REG_P1_RX_MACFIFO_EMPTY				 0x1858c
2470adfc5217SJeff Kirsher /* [R 1] TLLH FIFO is empty. */
2471adfc5217SJeff Kirsher #define NIG_REG_P1_TLLH_FIFO_EMPTY				 0x18338
2472eeed018cSMichal Kalderon /* [RW 19] Packet TimeSync information that is buffered in 1-deep FIFOs for
2473eeed018cSMichal Kalderon  * TX side. Bits [15:0] reflect the sequence ID of the packet. Bit 16
2474eeed018cSMichal Kalderon  * indicates the validity of the data in the buffer. Bit 17 indicates that
2475eeed018cSMichal Kalderon  * the sequence ID is valid and it is waiting for the TX timestamp value.
2476eeed018cSMichal Kalderon  * Bit 18 indicates whether the timestamp is from a SW request (value of 1)
2477eeed018cSMichal Kalderon  * or HW request (value of 0). Writing a 1 to bit 16 will clear the buffer.
2478eeed018cSMichal Kalderon  */
2479eeed018cSMichal Kalderon #define NIG_REG_P0_TLLH_PTP_BUF_SEQID				 0x187e0
2480eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2481eeed018cSMichal Kalderon  * MCP. This location returns the lower 32 bits of timestamp value.
2482eeed018cSMichal Kalderon  */
2483eeed018cSMichal Kalderon #define NIG_REG_P0_TLLH_PTP_BUF_TS_LSB				 0x187d8
2484eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2485eeed018cSMichal Kalderon  * MCP. This location returns the upper 32 bits of timestamp value.
2486eeed018cSMichal Kalderon  */
2487eeed018cSMichal Kalderon #define NIG_REG_P0_TLLH_PTP_BUF_TS_MSB				 0x187dc
2488eeed018cSMichal Kalderon /* [RW 11] Mask register for the various parameters used in determining PTP
2489eeed018cSMichal Kalderon  * packet presence. Set each bit to 1 to mask out the particular parameter.
2490eeed018cSMichal Kalderon  * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2491eeed018cSMichal Kalderon  * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2492eeed018cSMichal Kalderon  * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2493eeed018cSMichal Kalderon  * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2494eeed018cSMichal Kalderon  * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2495eeed018cSMichal Kalderon  * MAC DA 2. The reset default is set to mask out all parameters.
2496eeed018cSMichal Kalderon  */
2497eeed018cSMichal Kalderon #define NIG_REG_P0_TLLH_PTP_PARAM_MASK				 0x187f0
2498a21437d2SLv Ruyi /* [RW 14] Mask register for the rules used in detecting PTP packets. Set
2499eeed018cSMichal Kalderon  * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2500eeed018cSMichal Kalderon  * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2501eeed018cSMichal Kalderon  * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2502eeed018cSMichal Kalderon  * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2503eeed018cSMichal Kalderon  * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2504eeed018cSMichal Kalderon  * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2505eeed018cSMichal Kalderon  * default is to mask out all of the rules.
2506eeed018cSMichal Kalderon  */
2507eeed018cSMichal Kalderon #define NIG_REG_P0_TLLH_PTP_RULE_MASK				 0x187f4
2508eeed018cSMichal Kalderon /* [RW 19] Packet TimeSync information that is buffered in 1-deep FIFOs for
2509eeed018cSMichal Kalderon  * TX side. Bits [15:0] reflect the sequence ID of the packet. Bit 16
2510eeed018cSMichal Kalderon  * indicates the validity of the data in the buffer. Bit 17 indicates that
2511eeed018cSMichal Kalderon  * the sequence ID is valid and it is waiting for the TX timestamp value.
2512eeed018cSMichal Kalderon  * Bit 18 indicates whether the timestamp is from a SW request (value of 1)
2513eeed018cSMichal Kalderon  * or HW request (value of 0). Writing a 1 to bit 16 will clear the buffer.
2514eeed018cSMichal Kalderon  */
2515eeed018cSMichal Kalderon #define NIG_REG_P1_TLLH_PTP_BUF_SEQID				 0x187ec
2516eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2517eeed018cSMichal Kalderon  * MCP. This location returns the lower 32 bits of timestamp value.
2518eeed018cSMichal Kalderon  */
2519eeed018cSMichal Kalderon #define NIG_REG_P1_TLLH_PTP_BUF_TS_LSB				 0x187e4
2520eeed018cSMichal Kalderon /* [R 32] Packet TimeSync information that is buffered in 1-deep FIFOs for
2521eeed018cSMichal Kalderon  * MCP. This location returns the upper 32 bits of timestamp value.
2522eeed018cSMichal Kalderon  */
2523eeed018cSMichal Kalderon #define NIG_REG_P1_TLLH_PTP_BUF_TS_MSB				 0x187e8
2524eeed018cSMichal Kalderon /* [RW 11] Mask register for the various parameters used in determining PTP
2525eeed018cSMichal Kalderon  * packet presence. Set each bit to 1 to mask out the particular parameter.
2526eeed018cSMichal Kalderon  * 0-IPv4 DA 0 of 224.0.1.129. 1-IPv4 DA 1 of 224.0.0.107. 2-IPv6 DA 0 of
2527eeed018cSMichal Kalderon  * 0xFF0*:0:0:0:0:0:0:181. 3-IPv6 DA 1 of 0xFF02:0:0:0:0:0:0:6B. 4-UDP
2528eeed018cSMichal Kalderon  * destination port 0 of 319. 5-UDP destination port 1 of 320. 6-MAC
2529eeed018cSMichal Kalderon  * Ethertype 0 of 0x88F7. 7-configurable MAC Ethertype 1. 8-MAC DA 0 of
2530eeed018cSMichal Kalderon  * 0x01-1B-19-00-00-00. 9-MAC DA 1 of 0x01-80-C2-00-00-0E. 10-configurable
2531eeed018cSMichal Kalderon  * MAC DA 2. The reset default is set to mask out all parameters.
2532eeed018cSMichal Kalderon  */
2533eeed018cSMichal Kalderon #define NIG_REG_P1_TLLH_PTP_PARAM_MASK				 0x187f8
2534a21437d2SLv Ruyi /* [RW 14] Mask register for the rules used in detecting PTP packets. Set
2535eeed018cSMichal Kalderon  * each bit to 1 to mask out that particular rule. 0-{IPv4 DA 0; UDP DP 0} .
2536eeed018cSMichal Kalderon  * 1-{IPv4 DA 0; UDP DP 1} . 2-{IPv4 DA 1; UDP DP 0} . 3-{IPv4 DA 1; UDP DP
2537eeed018cSMichal Kalderon  * 1} . 4-{IPv6 DA 0; UDP DP 0} . 5-{IPv6 DA 0; UDP DP 1} . 6-{IPv6 DA 1;
2538eeed018cSMichal Kalderon  * UDP DP 0} . 7-{IPv6 DA 1; UDP DP 1} . 8-{MAC DA 0; Ethertype 0} . 9-{MAC
2539eeed018cSMichal Kalderon  * DA 1; Ethertype 0} . 10-{MAC DA 0; Ethertype 1} . 11-{MAC DA 1; Ethertype
2540eeed018cSMichal Kalderon  * 1} . 12-{MAC DA 2; Ethertype 0} . 13-{MAC DA 2; Ethertype 1} . The reset
2541eeed018cSMichal Kalderon  * default is to mask out all of the rules.
2542eeed018cSMichal Kalderon  */
2543eeed018cSMichal Kalderon #define NIG_REG_P1_TLLH_PTP_RULE_MASK				 0x187fc
2544adfc5217SJeff Kirsher /* [RW 32] Specify which of the credit registers the client is to be mapped
2545adfc5217SJeff Kirsher  * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2546adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2547adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2548adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2549adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2550adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2551adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2552adfc5217SJeff Kirsher  * registers can not be shared between clients. Note also that there are
2553adfc5217SJeff Kirsher  * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2554adfc5217SJeff Kirsher  * credit registers 0-5 are valid. This register should be configured
2555adfc5217SJeff Kirsher  * appropriately before enabling WFQ. */
2556adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB		 0x186e8
2557adfc5217SJeff Kirsher /* [RW 4] Specify which of the credit registers the client is to be mapped
2558adfc5217SJeff Kirsher  * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2559adfc5217SJeff Kirsher  * for client 0; bits [35:32] are for client 8. For clients that are not
2560adfc5217SJeff Kirsher  * subject to WFQ credit blocking - their specifications here are not used.
2561adfc5217SJeff Kirsher  * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2562adfc5217SJeff Kirsher  * input clients to ETS arbiter. The reset default is set for management and
2563adfc5217SJeff Kirsher  * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2564adfc5217SJeff Kirsher  * use credit registers 0-5 respectively (0x543210876). Note that credit
2565adfc5217SJeff Kirsher  * registers can not be shared between clients. Note also that there are
2566adfc5217SJeff Kirsher  * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2567adfc5217SJeff Kirsher  * credit registers 0-5 are valid. This register should be configured
2568adfc5217SJeff Kirsher  * appropriately before enabling WFQ. */
2569adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB		 0x186ec
2570adfc5217SJeff Kirsher /* [RW 9] Specify whether the client competes directly in the strict
2571adfc5217SJeff Kirsher  * priority arbiter. The bits are mapped according to client ID (client IDs
2572adfc5217SJeff Kirsher  * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
2573adfc5217SJeff Kirsher  * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2574adfc5217SJeff Kirsher  * traffic; 5-COS2 traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic.
2575adfc5217SJeff Kirsher  * Default value is set to enable strict priorities for all clients. */
2576adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT			 0x18234
2577adfc5217SJeff Kirsher /* [RW 9] Specify whether the client is subject to WFQ credit blocking. The
2578adfc5217SJeff Kirsher  * bits are mapped according to client ID (client IDs are defined in
2579adfc5217SJeff Kirsher  * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
2580adfc5217SJeff Kirsher  * 2-debug traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2
2581adfc5217SJeff Kirsher  * traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. Default value is
2582adfc5217SJeff Kirsher  * 0 for not using WFQ credit blocking. */
2583adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ			 0x18238
2584adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0			 0x18258
2585adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1			 0x1825c
2586adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2			 0x18260
2587adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3			 0x18264
2588adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4			 0x18268
2589adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5			 0x186f4
2590adfc5217SJeff Kirsher /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2591adfc5217SJeff Kirsher  * when it is time to increment. */
2592adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0			 0x18244
2593adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1			 0x18248
2594adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2			 0x1824c
2595adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3			 0x18250
2596adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4			 0x18254
2597adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5			 0x186f0
2598adfc5217SJeff Kirsher /* [RW 12] Specify the number of strict priority arbitration slots between
2599adfc5217SJeff Kirsher    two round-robin arbitration slots to avoid starvation. A value of 0 means
2600adfc5217SJeff Kirsher    no strict priority cycles - the strict priority with anti-starvation
2601adfc5217SJeff Kirsher    arbiter becomes a round-robin arbiter. */
2602adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS			 0x18240
2603adfc5217SJeff Kirsher /* [RW 32] Specify the client number to be assigned to each priority of the
2604adfc5217SJeff Kirsher    strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2605adfc5217SJeff Kirsher    value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2606adfc5217SJeff Kirsher    client; bits [35-32] are for priority 8 client. The clients are assigned
2607adfc5217SJeff Kirsher    the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2608adfc5217SJeff Kirsher    traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2609adfc5217SJeff Kirsher    6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2610adfc5217SJeff Kirsher    set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2611adfc5217SJeff Kirsher    accommodate the 9 input clients to ETS arbiter. Note that this register
2612adfc5217SJeff Kirsher    is the same as the one for port 0, except that port 1 only has COS 0-2
2613adfc5217SJeff Kirsher    traffic. There is no traffic for COS 3-5 of port 1. */
2614adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB			 0x186e0
2615adfc5217SJeff Kirsher /* [RW 4] Specify the client number to be assigned to each priority of the
2616adfc5217SJeff Kirsher    strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2617adfc5217SJeff Kirsher    value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2618adfc5217SJeff Kirsher    client; bits [35-32] are for priority 8 client. The clients are assigned
2619adfc5217SJeff Kirsher    the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2620adfc5217SJeff Kirsher    traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2621adfc5217SJeff Kirsher    6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2622adfc5217SJeff Kirsher    set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2623adfc5217SJeff Kirsher    accommodate the 9 input clients to ETS arbiter. Note that this register
2624adfc5217SJeff Kirsher    is the same as the one for port 0, except that port 1 only has COS 0-2
2625adfc5217SJeff Kirsher    traffic. There is no traffic for COS 3-5 of port 1. */
2626adfc5217SJeff Kirsher #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB			 0x186e4
2627adfc5217SJeff Kirsher /* [R 1] TX FIFO for transmitting data to MAC is empty. */
2628adfc5217SJeff Kirsher #define NIG_REG_P1_TX_MACFIFO_EMPTY				 0x18594
262955c11941SMerav Sicron /* [RW 1] MCP-to-host path enable. Set this bit to enable the routing of MCP
263055c11941SMerav Sicron  * packets to BRB LB interface to forward the packet to the host. All
263155c11941SMerav Sicron  * packets from MCP are forwarded to the network when this bit is cleared -
263255c11941SMerav Sicron  * regardless of the configured destination in tx_mng_destination register.
263355c11941SMerav Sicron  */
263455c11941SMerav Sicron #define NIG_REG_P1_TX_MNG_HOST_ENABLE				 0x182f8
2635adfc5217SJeff Kirsher /* [R 1] FIFO empty status of the MCP TX FIFO used for storing MCP packets
2636adfc5217SJeff Kirsher    forwarded to the host. */
2637adfc5217SJeff Kirsher #define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY			 0x182b8
2638adfc5217SJeff Kirsher /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2639adfc5217SJeff Kirsher  * reach. */
2640adfc5217SJeff Kirsher /* [RW 1] Pause enable for port0. This register may get 1 only when
2641adfc5217SJeff Kirsher    ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
2642adfc5217SJeff Kirsher    port */
2643adfc5217SJeff Kirsher #define NIG_REG_PAUSE_ENABLE_0					 0x160c0
2644adfc5217SJeff Kirsher #define NIG_REG_PAUSE_ENABLE_1					 0x160c4
2645adfc5217SJeff Kirsher /* [RW 1] Input enable for RX PBF LP IF */
2646adfc5217SJeff Kirsher #define NIG_REG_PBF_LB_IN_EN					 0x100b4
2647adfc5217SJeff Kirsher /* [RW 1] Value of this register will be transmitted to port swap when
2648adfc5217SJeff Kirsher    ~nig_registers_strap_override.strap_override =1 */
2649adfc5217SJeff Kirsher #define NIG_REG_PORT_SWAP					 0x10394
2650adfc5217SJeff Kirsher /* [RW 1] PPP enable for port0. This register may get 1 only when
2651adfc5217SJeff Kirsher  * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
2652adfc5217SJeff Kirsher  * same port */
2653adfc5217SJeff Kirsher #define NIG_REG_PPP_ENABLE_0					 0x160b0
2654adfc5217SJeff Kirsher #define NIG_REG_PPP_ENABLE_1					 0x160b4
2655adfc5217SJeff Kirsher /* [RW 1] output enable for RX parser descriptor IF */
2656adfc5217SJeff Kirsher #define NIG_REG_PRS_EOP_OUT_EN					 0x10104
2657adfc5217SJeff Kirsher /* [RW 1] Input enable for RX parser request IF */
2658adfc5217SJeff Kirsher #define NIG_REG_PRS_REQ_IN_EN					 0x100b8
2659adfc5217SJeff Kirsher /* [RW 5] control to serdes - CL45 DEVAD */
2660adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_MD_DEVAD				 0x10370
2661adfc5217SJeff Kirsher /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
2662adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_MD_ST				 0x1036c
2663adfc5217SJeff Kirsher /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
2664adfc5217SJeff Kirsher #define NIG_REG_SERDES0_CTRL_PHY_ADDR				 0x10374
2665adfc5217SJeff Kirsher /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
2666adfc5217SJeff Kirsher #define NIG_REG_SERDES0_STATUS_LINK_STATUS			 0x10578
2667adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2668adfc5217SJeff Kirsher    for port0 */
2669adfc5217SJeff Kirsher #define NIG_REG_STAT0_BRB_DISCARD				 0x105f0
2670adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
2671adfc5217SJeff Kirsher    for port0 */
2672adfc5217SJeff Kirsher #define NIG_REG_STAT0_BRB_TRUNCATE				 0x105f8
2673adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2674adfc5217SJeff Kirsher    between 1024 and 1522 bytes for port0 */
2675adfc5217SJeff Kirsher #define NIG_REG_STAT0_EGRESS_MAC_PKT0				 0x10750
2676adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2677adfc5217SJeff Kirsher    between 1523 bytes and above for port0 */
2678adfc5217SJeff Kirsher #define NIG_REG_STAT0_EGRESS_MAC_PKT1				 0x10760
2679adfc5217SJeff Kirsher /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2680adfc5217SJeff Kirsher    for port1 */
2681adfc5217SJeff Kirsher #define NIG_REG_STAT1_BRB_DISCARD				 0x10628
2682adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2683adfc5217SJeff Kirsher    between 1024 and 1522 bytes for port1 */
2684adfc5217SJeff Kirsher #define NIG_REG_STAT1_EGRESS_MAC_PKT0				 0x107a0
2685adfc5217SJeff Kirsher /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2686adfc5217SJeff Kirsher    between 1523 bytes and above for port1 */
2687adfc5217SJeff Kirsher #define NIG_REG_STAT1_EGRESS_MAC_PKT1				 0x107b0
2688adfc5217SJeff Kirsher /* [WB_R 64] Rx statistics : User octets received for LP */
2689adfc5217SJeff Kirsher #define NIG_REG_STAT2_BRB_OCTET 				 0x107e0
2690adfc5217SJeff Kirsher #define NIG_REG_STATUS_INTERRUPT_PORT0				 0x10328
2691adfc5217SJeff Kirsher #define NIG_REG_STATUS_INTERRUPT_PORT1				 0x1032c
2692adfc5217SJeff Kirsher /* [RW 1] port swap mux selection. If this register equal to 0 then port
2693adfc5217SJeff Kirsher    swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
2694adfc5217SJeff Kirsher    ort swap is equal to ~nig_registers_port_swap.port_swap */
2695adfc5217SJeff Kirsher #define NIG_REG_STRAP_OVERRIDE					 0x10398
2696eeed018cSMichal Kalderon /* [WB 64] Addresses for TimeSync related registers in the timesync
2697eeed018cSMichal Kalderon  * generator sub-module.
2698eeed018cSMichal Kalderon  */
2699eeed018cSMichal Kalderon #define NIG_REG_TIMESYNC_GEN_REG				 0x18800
2700adfc5217SJeff Kirsher /* [RW 1] output enable for RX_XCM0 IF */
2701adfc5217SJeff Kirsher #define NIG_REG_XCM0_OUT_EN					 0x100f0
2702adfc5217SJeff Kirsher /* [RW 1] output enable for RX_XCM1 IF */
2703adfc5217SJeff Kirsher #define NIG_REG_XCM1_OUT_EN					 0x100f4
2704adfc5217SJeff Kirsher /* [RW 1] control to xgxs - remote PHY in-band MDIO */
2705adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST			 0x10348
2706adfc5217SJeff Kirsher /* [RW 5] control to xgxs - CL45 DEVAD */
2707adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_MD_DEVAD				 0x1033c
2708adfc5217SJeff Kirsher /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
2709adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_MD_ST				 0x10338
2710adfc5217SJeff Kirsher /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
2711adfc5217SJeff Kirsher #define NIG_REG_XGXS0_CTRL_PHY_ADDR				 0x10340
2712adfc5217SJeff Kirsher /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
2713adfc5217SJeff Kirsher #define NIG_REG_XGXS0_STATUS_LINK10G				 0x10680
2714adfc5217SJeff Kirsher /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
2715adfc5217SJeff Kirsher #define NIG_REG_XGXS0_STATUS_LINK_STATUS			 0x10684
2716adfc5217SJeff Kirsher /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
2717adfc5217SJeff Kirsher #define NIG_REG_XGXS_LANE_SEL_P0				 0x102e8
2718adfc5217SJeff Kirsher /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
2719adfc5217SJeff Kirsher #define NIG_REG_XGXS_SERDES0_MODE_SEL				 0x102e0
2720adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT  (0x1<<0)
2721adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
2722adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G	 (0x1<<15)
2723adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS  (0xf<<18)
2724adfc5217SJeff Kirsher #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
2725adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter. */
2726adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND				 0x15c05c
2727adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2728adfc5217SJeff Kirsher  * of port 0. */
2729adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND_P0				 0x15c2cc
2730adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2731adfc5217SJeff Kirsher  * of port 1. */
2732adfc5217SJeff Kirsher #define PBF_REG_COS0_UPPER_BOUND_P1				 0x15c2e4
2733adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in the ETS command arbiter. */
2734adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT					 0x15c054
2735adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
2736adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT_P0					 0x15c2a8
2737adfc5217SJeff Kirsher /* [RW 31] The weight of COS0 in port 1 ETS command arbiter. */
2738adfc5217SJeff Kirsher #define PBF_REG_COS0_WEIGHT_P1					 0x15c2c0
2739adfc5217SJeff Kirsher /* [RW 31] The upper bound of the weight of COS1 in the ETS command arbiter. */
2740adfc5217SJeff Kirsher #define PBF_REG_COS1_UPPER_BOUND				 0x15c060
2741adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in the ETS command arbiter. */
2742adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT					 0x15c058
2743adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
2744adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT_P0					 0x15c2ac
2745adfc5217SJeff Kirsher /* [RW 31] The weight of COS1 in port 1 ETS command arbiter. */
2746adfc5217SJeff Kirsher #define PBF_REG_COS1_WEIGHT_P1					 0x15c2c4
2747adfc5217SJeff Kirsher /* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
2748adfc5217SJeff Kirsher #define PBF_REG_COS2_WEIGHT_P0					 0x15c2b0
2749adfc5217SJeff Kirsher /* [RW 31] The weight of COS2 in port 1 ETS command arbiter. */
2750adfc5217SJeff Kirsher #define PBF_REG_COS2_WEIGHT_P1					 0x15c2c8
2751adfc5217SJeff Kirsher /* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
2752adfc5217SJeff Kirsher #define PBF_REG_COS3_WEIGHT_P0					 0x15c2b4
2753adfc5217SJeff Kirsher /* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
2754adfc5217SJeff Kirsher #define PBF_REG_COS4_WEIGHT_P0					 0x15c2b8
2755adfc5217SJeff Kirsher /* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
2756adfc5217SJeff Kirsher #define PBF_REG_COS5_WEIGHT_P0					 0x15c2bc
2757adfc5217SJeff Kirsher /* [R 11] Current credit for the LB queue in the tx port buffers in 16 byte
2758adfc5217SJeff Kirsher  * lines. */
2759adfc5217SJeff Kirsher #define PBF_REG_CREDIT_LB_Q					 0x140338
2760adfc5217SJeff Kirsher /* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
2761adfc5217SJeff Kirsher  * lines. */
2762adfc5217SJeff Kirsher #define PBF_REG_CREDIT_Q0					 0x14033c
2763adfc5217SJeff Kirsher /* [R 11] Current credit for queue 1 in the tx port buffers in 16 byte
2764adfc5217SJeff Kirsher  * lines. */
2765adfc5217SJeff Kirsher #define PBF_REG_CREDIT_Q1					 0x140340
2766adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 0 (after ending the
2767adfc5217SJeff Kirsher    current task in process). */
2768adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P0			 0x14005c
2769adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 1 (after ending the
2770adfc5217SJeff Kirsher    current task in process). */
2771adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P1			 0x140060
2772adfc5217SJeff Kirsher /* [RW 1] Disable processing further tasks from port 4 (after ending the
2773adfc5217SJeff Kirsher    current task in process). */
2774adfc5217SJeff Kirsher #define PBF_REG_DISABLE_NEW_TASK_PROC_P4			 0x14006c
2775adfc5217SJeff Kirsher #define PBF_REG_DISABLE_PF					 0x1402e8
2776b56e9670SAriel Elior #define PBF_REG_DISABLE_VF					 0x1402ec
2777adfc5217SJeff Kirsher /* [RW 18] For port 0: For each client that is subject to WFQ (the
2778adfc5217SJeff Kirsher  * corresponding bit is 1); indicates to which of the credit registers this
2779adfc5217SJeff Kirsher  * client is mapped. For clients which are not credit blocked; their mapping
2780adfc5217SJeff Kirsher  * is dont care. */
2781adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0			 0x15c288
2782adfc5217SJeff Kirsher /* [RW 9] For port 1: For each client that is subject to WFQ (the
2783adfc5217SJeff Kirsher  * corresponding bit is 1); indicates to which of the credit registers this
2784adfc5217SJeff Kirsher  * client is mapped. For clients which are not credit blocked; their mapping
2785adfc5217SJeff Kirsher  * is dont care. */
2786adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1			 0x15c28c
2787adfc5217SJeff Kirsher /* [RW 6] For port 0: Bit per client to indicate if the client competes in
2788adfc5217SJeff Kirsher  * the strict priority arbiter directly (corresponding bit = 1); or first
2789adfc5217SJeff Kirsher  * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2790adfc5217SJeff Kirsher  * lowest priority in the strict-priority arbiter. */
2791adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0			 0x15c278
2792adfc5217SJeff Kirsher /* [RW 3] For port 1: Bit per client to indicate if the client competes in
2793adfc5217SJeff Kirsher  * the strict priority arbiter directly (corresponding bit = 1); or first
2794adfc5217SJeff Kirsher  * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2795adfc5217SJeff Kirsher  * lowest priority in the strict-priority arbiter. */
2796adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1			 0x15c27c
2797adfc5217SJeff Kirsher /* [RW 6] For port 0: Bit per client to indicate if the client is subject to
2798adfc5217SJeff Kirsher  * WFQ credit blocking (corresponding bit = 1). */
2799adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0		 0x15c280
2800adfc5217SJeff Kirsher /* [RW 3] For port 0: Bit per client to indicate if the client is subject to
2801adfc5217SJeff Kirsher  * WFQ credit blocking (corresponding bit = 1). */
2802adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1		 0x15c284
2803adfc5217SJeff Kirsher /* [RW 16] For port 0: The number of strict priority arbitration slots
2804adfc5217SJeff Kirsher  * between 2 RR arbitration slots. A value of 0 means no strict priority
2805adfc5217SJeff Kirsher  * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2806adfc5217SJeff Kirsher  * arbiter. */
2807adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0			 0x15c2a0
2808adfc5217SJeff Kirsher /* [RW 16] For port 1: The number of strict priority arbitration slots
2809adfc5217SJeff Kirsher  * between 2 RR arbitration slots. A value of 0 means no strict priority
2810adfc5217SJeff Kirsher  * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2811adfc5217SJeff Kirsher  * arbiter. */
2812adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1			 0x15c2a4
2813adfc5217SJeff Kirsher /* [RW 18] For port 0: Indicates which client is connected to each priority
2814adfc5217SJeff Kirsher  * in the strict-priority arbiter. Priority 0 is the highest priority, and
2815adfc5217SJeff Kirsher  * priority 5 is the lowest; to which the RR output is connected to (this is
2816adfc5217SJeff Kirsher  * not configurable). */
2817adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0			 0x15c270
2818adfc5217SJeff Kirsher /* [RW 9] For port 1: Indicates which client is connected to each priority
2819adfc5217SJeff Kirsher  * in the strict-priority arbiter. Priority 0 is the highest priority, and
2820adfc5217SJeff Kirsher  * priority 5 is the lowest; to which the RR output is connected to (this is
2821adfc5217SJeff Kirsher  * not configurable). */
2822adfc5217SJeff Kirsher #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1			 0x15c274
2823adfc5217SJeff Kirsher /* [RW 1] Indicates that ETS is performed between the COSes in the command
2824adfc5217SJeff Kirsher  * arbiter. If reset strict priority w/ anti-starvation will be performed
2825adfc5217SJeff Kirsher  * w/o WFQ. */
2826adfc5217SJeff Kirsher #define PBF_REG_ETS_ENABLED					 0x15c050
2827adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2828adfc5217SJeff Kirsher  * Ethernet header. */
2829adfc5217SJeff Kirsher #define PBF_REG_HDRS_AFTER_BASIC				 0x15c0a8
2830adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2831adfc5217SJeff Kirsher #define PBF_REG_HDRS_AFTER_TAG_0				 0x15c0b8
2832adfc5217SJeff Kirsher /* [R 1] Removed for E3 B0 - Indicates which COS is conncted to the highest
2833adfc5217SJeff Kirsher  * priority in the command arbiter. */
2834adfc5217SJeff Kirsher #define PBF_REG_HIGH_PRIORITY_COS_NUM				 0x15c04c
2835adfc5217SJeff Kirsher #define PBF_REG_IF_ENABLE_REG					 0x140044
2836adfc5217SJeff Kirsher /* [RW 1] Init bit. When set the initial credits are copied to the credit
2837adfc5217SJeff Kirsher    registers (except the port credits). Should be set and then reset after
2838adfc5217SJeff Kirsher    the configuration of the block has ended. */
2839adfc5217SJeff Kirsher #define PBF_REG_INIT						 0x140000
2840adfc5217SJeff Kirsher /* [RW 11] Initial credit for the LB queue in the tx port buffers in 16 byte
2841adfc5217SJeff Kirsher  * lines. */
2842adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_LB_Q					 0x15c248
2843adfc5217SJeff Kirsher /* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
2844adfc5217SJeff Kirsher  * lines. */
2845adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_Q0					 0x15c230
2846adfc5217SJeff Kirsher /* [RW 11] Initial credit for queue 1 in the tx port buffers in 16 byte
2847adfc5217SJeff Kirsher  * lines. */
2848adfc5217SJeff Kirsher #define PBF_REG_INIT_CRD_Q1					 0x15c234
2849adfc5217SJeff Kirsher /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
2850adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2851adfc5217SJeff Kirsher    configuration of the port has ended. */
2852adfc5217SJeff Kirsher #define PBF_REG_INIT_P0 					 0x140004
2853adfc5217SJeff Kirsher /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
2854adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2855adfc5217SJeff Kirsher    configuration of the port has ended. */
2856adfc5217SJeff Kirsher #define PBF_REG_INIT_P1 					 0x140008
2857adfc5217SJeff Kirsher /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
2858adfc5217SJeff Kirsher    copied to the credit register. Should be set and then reset after the
2859adfc5217SJeff Kirsher    configuration of the port has ended. */
2860adfc5217SJeff Kirsher #define PBF_REG_INIT_P4 					 0x14000c
2861adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2862adfc5217SJeff Kirsher  * the LB queue. Reset upon init. */
2863adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q			 0x140354
2864adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2865adfc5217SJeff Kirsher  * queue 0. Reset upon init. */
2866adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0			 0x140358
2867adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2868adfc5217SJeff Kirsher  * queue 1. Reset upon init. */
2869adfc5217SJeff Kirsher #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1			 0x14035c
2870adfc5217SJeff Kirsher /* [RW 1] Enable for mac interface 0. */
2871adfc5217SJeff Kirsher #define PBF_REG_MAC_IF0_ENABLE					 0x140030
2872adfc5217SJeff Kirsher /* [RW 1] Enable for mac interface 1. */
2873adfc5217SJeff Kirsher #define PBF_REG_MAC_IF1_ENABLE					 0x140034
2874adfc5217SJeff Kirsher /* [RW 1] Enable for the loopback interface. */
2875adfc5217SJeff Kirsher #define PBF_REG_MAC_LB_ENABLE					 0x140040
2876adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet */
2877adfc5217SJeff Kirsher #define PBF_REG_MUST_HAVE_HDRS					 0x15c0c4
2878adfc5217SJeff Kirsher /* [RW 16] The number of strict priority arbitration slots between 2 RR
2879adfc5217SJeff Kirsher  * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
2880adfc5217SJeff Kirsher  * strict-priority w/ anti-starvation arbiter is a RR arbiter. */
2881adfc5217SJeff Kirsher #define PBF_REG_NUM_STRICT_ARB_SLOTS				 0x15c064
2882adfc5217SJeff Kirsher /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
2883adfc5217SJeff Kirsher    not suppoterd. */
2884adfc5217SJeff Kirsher #define PBF_REG_P0_ARB_THRSH					 0x1400e4
2885adfc5217SJeff Kirsher /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
2886adfc5217SJeff Kirsher #define PBF_REG_P0_CREDIT					 0x140200
2887adfc5217SJeff Kirsher /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
2888adfc5217SJeff Kirsher    lines. */
2889adfc5217SJeff Kirsher #define PBF_REG_P0_INIT_CRD					 0x1400d0
2890adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2891adfc5217SJeff Kirsher  * port 0. Reset upon init. */
2892adfc5217SJeff Kirsher #define PBF_REG_P0_INTERNAL_CRD_FREED_CNT			 0x140308
2893adfc5217SJeff Kirsher /* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
2894adfc5217SJeff Kirsher #define PBF_REG_P0_PAUSE_ENABLE					 0x140014
2895adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
2896adfc5217SJeff Kirsher #define PBF_REG_P0_TASK_CNT					 0x140204
2897adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2898adfc5217SJeff Kirsher  * freed from the task queue of port 0. Reset upon init. */
2899adfc5217SJeff Kirsher #define PBF_REG_P0_TQ_LINES_FREED_CNT				 0x1402f0
2900adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
2901adfc5217SJeff Kirsher #define PBF_REG_P0_TQ_OCCUPANCY					 0x1402fc
2902adfc5217SJeff Kirsher /* [R 11] Removed for E3 B0 - Current credit for port 1 in the tx port
2903adfc5217SJeff Kirsher  * buffers in 16 byte lines. */
2904adfc5217SJeff Kirsher #define PBF_REG_P1_CREDIT					 0x140208
2905adfc5217SJeff Kirsher /* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
2906adfc5217SJeff Kirsher  * buffers in 16 byte lines. */
2907adfc5217SJeff Kirsher #define PBF_REG_P1_INIT_CRD					 0x1400d4
2908adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2909adfc5217SJeff Kirsher  * port 1. Reset upon init. */
2910adfc5217SJeff Kirsher #define PBF_REG_P1_INTERNAL_CRD_FREED_CNT			 0x14030c
2911adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 1 task queue. */
2912adfc5217SJeff Kirsher #define PBF_REG_P1_TASK_CNT					 0x14020c
2913adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2914adfc5217SJeff Kirsher  * freed from the task queue of port 1. Reset upon init. */
2915adfc5217SJeff Kirsher #define PBF_REG_P1_TQ_LINES_FREED_CNT				 0x1402f4
2916adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 1. */
2917adfc5217SJeff Kirsher #define PBF_REG_P1_TQ_OCCUPANCY					 0x140300
2918adfc5217SJeff Kirsher /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
2919adfc5217SJeff Kirsher #define PBF_REG_P4_CREDIT					 0x140210
2920adfc5217SJeff Kirsher /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
2921adfc5217SJeff Kirsher    lines. */
2922adfc5217SJeff Kirsher #define PBF_REG_P4_INIT_CRD					 0x1400e0
2923adfc5217SJeff Kirsher /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2924adfc5217SJeff Kirsher  * port 4. Reset upon init. */
2925adfc5217SJeff Kirsher #define PBF_REG_P4_INTERNAL_CRD_FREED_CNT			 0x140310
2926adfc5217SJeff Kirsher /* [R 8] Removed for E3 B0 - Number of tasks in port 4 task queue. */
2927adfc5217SJeff Kirsher #define PBF_REG_P4_TASK_CNT					 0x140214
2928adfc5217SJeff Kirsher /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2929adfc5217SJeff Kirsher  * freed from the task queue of port 4. Reset upon init. */
2930adfc5217SJeff Kirsher #define PBF_REG_P4_TQ_LINES_FREED_CNT				 0x1402f8
2931adfc5217SJeff Kirsher /* [R 12] Number of 8 bytes lines occupied in the task queue of port 4. */
2932adfc5217SJeff Kirsher #define PBF_REG_P4_TQ_OCCUPANCY					 0x140304
2933adfc5217SJeff Kirsher /* [RW 5] Interrupt mask register #0 read/write */
2934adfc5217SJeff Kirsher #define PBF_REG_PBF_INT_MASK					 0x1401d4
2935adfc5217SJeff Kirsher /* [R 5] Interrupt register #0 read */
2936adfc5217SJeff Kirsher #define PBF_REG_PBF_INT_STS					 0x1401c8
2937adfc5217SJeff Kirsher /* [RW 20] Parity mask register #0 read/write */
2938adfc5217SJeff Kirsher #define PBF_REG_PBF_PRTY_MASK					 0x1401e4
29396bf07b8eSYuval Mintz /* [R 28] Parity register #0 read */
29406bf07b8eSYuval Mintz #define PBF_REG_PBF_PRTY_STS					 0x1401d8
2941adfc5217SJeff Kirsher /* [RC 20] Parity register #0 read clear */
2942adfc5217SJeff Kirsher #define PBF_REG_PBF_PRTY_STS_CLR				 0x1401dc
2943adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for L2 tag 0 */
2944adfc5217SJeff Kirsher #define PBF_REG_TAG_ETHERTYPE_0					 0x15c090
2945adfc5217SJeff Kirsher /* [RW 4] The length of the info field for L2 tag 0. The length is between
2946adfc5217SJeff Kirsher  * 2B and 14B; in 2B granularity */
2947adfc5217SJeff Kirsher #define PBF_REG_TAG_LEN_0					 0x15c09c
2948adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from the LB task
2949adfc5217SJeff Kirsher  * queue. Reset upon init. */
2950adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_LB_Q				 0x14038c
2951adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from the task
2952adfc5217SJeff Kirsher  * queue 0. Reset upon init. */
2953adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_Q0				 0x140390
2954adfc5217SJeff Kirsher /* [R 32] Cyclic counter for number of 8 byte lines freed from task queue 1.
2955adfc5217SJeff Kirsher  * Reset upon init. */
2956adfc5217SJeff Kirsher #define PBF_REG_TQ_LINES_FREED_CNT_Q1				 0x140394
2957adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of the LB
2958adfc5217SJeff Kirsher  * queue. */
2959adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_LB_Q				 0x1403a8
2960adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
2961adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_Q0					 0x1403ac
2962adfc5217SJeff Kirsher /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 1. */
2963adfc5217SJeff Kirsher #define PBF_REG_TQ_OCCUPANCY_Q1					 0x1403b0
2964230d00ebSYuval Mintz /* [RW 16] One of 8 values that should be compared to type in Ethernet
2965230d00ebSYuval Mintz  * parsing. If there is a match; the field after Ethernet is the first VLAN.
2966230d00ebSYuval Mintz  * Reset value is 0x8100 which is the standard VLAN type. Note that when
2967230d00ebSYuval Mintz  * checking second VLAN; type is compared only to 0x8100.
2968230d00ebSYuval Mintz  */
2969230d00ebSYuval Mintz #define PBF_REG_VLAN_TYPE_0					 0x15c06c
2970adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
2971adfc5217SJeff Kirsher #define PB_REG_PB_INT_MASK					 0x28
2972adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
2973adfc5217SJeff Kirsher #define PB_REG_PB_INT_STS					 0x1c
2974adfc5217SJeff Kirsher /* [RW 4] Parity mask register #0 read/write */
2975adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_MASK					 0x38
2976adfc5217SJeff Kirsher /* [R 4] Parity register #0 read */
2977adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_STS					 0x2c
2978adfc5217SJeff Kirsher /* [RC 4] Parity register #0 read clear */
2979adfc5217SJeff Kirsher #define PB_REG_PB_PRTY_STS_CLR					 0x30
2980adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR		 (0x1<<0)
2981adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW	 (0x1<<8)
2982adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR	 (0x1<<1)
2983adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN		 (0x1<<6)
2984adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN	 (0x1<<7)
2985adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN  (0x1<<4)
2986adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN	 (0x1<<3)
2987adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN	 (0x1<<5)
2988adfc5217SJeff Kirsher #define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN		 (0x1<<2)
2989adfc5217SJeff Kirsher /* [R 8] Config space A attention dirty bits. Each bit indicates that the
2990adfc5217SJeff Kirsher  * corresponding PF generates config space A attention. Set by PXP. Reset by
2991adfc5217SJeff Kirsher  * MCP writing 1 to icfg_space_a_request_clr. Note: register contains bits
2992adfc5217SJeff Kirsher  * from both paths. */
2993adfc5217SJeff Kirsher #define PGLUE_B_REG_CFG_SPACE_A_REQUEST			 0x9010
2994adfc5217SJeff Kirsher /* [R 8] Config space B attention dirty bits. Each bit indicates that the
2995adfc5217SJeff Kirsher  * corresponding PF generates config space B attention. Set by PXP. Reset by
2996adfc5217SJeff Kirsher  * MCP writing 1 to icfg_space_b_request_clr. Note: register contains bits
2997adfc5217SJeff Kirsher  * from both paths. */
2998adfc5217SJeff Kirsher #define PGLUE_B_REG_CFG_SPACE_B_REQUEST			 0x9014
2999adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
3000adfc5217SJeff Kirsher  * - enable. */
3001adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE			 0x9194
3002adfc5217SJeff Kirsher /* [RW 18] Type B VF inbound interrupt table for CSDM: bits[17:9]-mask;
3003adfc5217SJeff Kirsher  * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
3004adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_B_VF				 0x916c
3005adfc5217SJeff Kirsher /* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
3006adfc5217SJeff Kirsher  * - enable. */
3007adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE			 0x919c
3008adfc5217SJeff Kirsher /* [RW 16] Start offset of CSDM zone A (queue zone) in the internal RAM */
3009adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_START_OFFSET_A			 0x9100
3010adfc5217SJeff Kirsher /* [RW 16] Start offset of CSDM zone B (legacy zone) in the internal RAM */
3011adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_START_OFFSET_B			 0x9108
3012adfc5217SJeff Kirsher /* [RW 5] VF Shift of CSDM zone B (legacy zone) in the internal RAM */
3013adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_VF_SHIFT_B				 0x9110
3014adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3015adfc5217SJeff Kirsher #define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF			 0x91ac
3016adfc5217SJeff Kirsher /* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
3017adfc5217SJeff Kirsher  * that the FLR register of the corresponding PF was set. Set by PXP. Reset
3018adfc5217SJeff Kirsher  * by MCP writing 1 to flr_request_pf_7_0_clr. Note: register contains bits
3019adfc5217SJeff Kirsher  * from both paths. */
3020adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_PF_7_0				 0x9028
3021adfc5217SJeff Kirsher /* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
3022adfc5217SJeff Kirsher  * to a bit in this register in order to clear the corresponding bit in
3023adfc5217SJeff Kirsher  * flr_request_pf_7_0 register. Note: register contains bits from both
3024adfc5217SJeff Kirsher  * paths. */
3025adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR			 0x9418
3026adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 96 to 127. Each bit
3027adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
3028adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_127_96_clr. */
3029adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_127_96			 0x9024
3030adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
3031adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
3032adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_31_0_clr. */
3033adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_31_0			 0x9018
3034adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 32 to 63. Each bit
3035adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
3036adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_63_32_clr. */
3037adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_63_32			 0x901c
3038adfc5217SJeff Kirsher /* [R 32] FLR request attention dirty bits for VFs 64 to 95. Each bit
3039adfc5217SJeff Kirsher  * indicates that the FLR register of the corresponding VF was set. Set by
3040adfc5217SJeff Kirsher  * PXP. Reset by MCP writing 1 to flr_request_vf_95_64_clr. */
3041adfc5217SJeff Kirsher #define PGLUE_B_REG_FLR_REQUEST_VF_95_64			 0x9020
3042adfc5217SJeff Kirsher /* [R 8] Each bit indicates an incorrect behavior in user RX interface. Bit
3043adfc5217SJeff Kirsher  * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
3044adfc5217SJeff Kirsher  * memory read arrived with an uncorrectable error. Bit 2 - Configuration RW
3045adfc5217SJeff Kirsher  * arrived with a correctable error. Bit 3 - Configuration RW arrived with
3046adfc5217SJeff Kirsher  * an uncorrectable error. Bit 4 - Completion with Configuration Request
3047adfc5217SJeff Kirsher  * Retry Status. Bit 5 - Expansion ROM access received with a write request.
3048adfc5217SJeff Kirsher  * Bit 6 - Completion with pcie_rx_err of 0000; CMPL_STATUS of non-zero; and
3049adfc5217SJeff Kirsher  * pcie_rx_last not asserted. Bit 7 - Completion with pcie_rx_err of 1010;
3050adfc5217SJeff Kirsher  * and pcie_rx_last not asserted. */
3051adfc5217SJeff Kirsher #define PGLUE_B_REG_INCORRECT_RCV_DETAILS			 0x9068
3052adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER		 0x942c
3053adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ		 0x9430
3054adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE		 0x9434
3055adfc5217SJeff Kirsher #define PGLUE_B_REG_INTERNAL_VFID_ENABLE			 0x9438
30569dcd9acdSDmitry Kravkov /* [W 7] Writing 1 to each bit in this register clears a corresponding error
30579dcd9acdSDmitry Kravkov  * details register and enables logging new error details. Bit 0 - clears
30589dcd9acdSDmitry Kravkov  * INCORRECT_RCV_DETAILS; Bit 1 - clears RX_ERR_DETAILS; Bit 2 - clears
30599dcd9acdSDmitry Kravkov  * TX_ERR_WR_ADD_31_0 TX_ERR_WR_ADD_63_32 TX_ERR_WR_DETAILS
30609dcd9acdSDmitry Kravkov  * TX_ERR_WR_DETAILS2 TX_ERR_RD_ADD_31_0 TX_ERR_RD_ADD_63_32
30619dcd9acdSDmitry Kravkov  * TX_ERR_RD_DETAILS TX_ERR_RD_DETAILS2 TX_ERR_WR_DETAILS_ICPL; Bit 3 -
30629dcd9acdSDmitry Kravkov  * clears VF_LENGTH_VIOLATION_DETAILS. Bit 4 - clears
30639dcd9acdSDmitry Kravkov  * VF_GRC_SPACE_VIOLATION_DETAILS. Bit 5 - clears RX_TCPL_ERR_DETAILS. Bit 6
30649dcd9acdSDmitry Kravkov  * - clears TCPL_IN_TWO_RCBS_DETAILS. */
30659dcd9acdSDmitry Kravkov #define PGLUE_B_REG_LATCHED_ERRORS_CLR				 0x943c
30669dcd9acdSDmitry Kravkov 
3067adfc5217SJeff Kirsher /* [R 9] Interrupt register #0 read */
3068adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_INT_STS				 0x9298
3069adfc5217SJeff Kirsher /* [RC 9] Interrupt register #0 read clear */
3070adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_INT_STS_CLR			 0x929c
3071adfc5217SJeff Kirsher /* [RW 2] Parity mask register #0 read/write */
3072adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_MASK				 0x92b4
3073adfc5217SJeff Kirsher /* [R 2] Parity register #0 read */
3074adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_STS				 0x92a8
3075adfc5217SJeff Kirsher /* [RC 2] Parity register #0 read clear */
3076adfc5217SJeff Kirsher #define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR			 0x92ac
3077adfc5217SJeff Kirsher /* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
3078adfc5217SJeff Kirsher  * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
3079adfc5217SJeff Kirsher  * Timeout of a User Tx non-posted request. 1 - unsupported request. 2 -
3080adfc5217SJeff Kirsher  * completer abort. 3 - Illegal value for this field. [12] valid - indicates
3081adfc5217SJeff Kirsher  * if there was a completion error since the last time this register was
3082adfc5217SJeff Kirsher  * cleared. */
3083adfc5217SJeff Kirsher #define PGLUE_B_REG_RX_ERR_DETAILS				 0x9080
3084adfc5217SJeff Kirsher /* [R 18] Details of first ATS Translation Completion request received with
3085adfc5217SJeff Kirsher  * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
3086adfc5217SJeff Kirsher  * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
3087adfc5217SJeff Kirsher  * unsupported request. 2 - completer abort. 3 - Illegal value for this
3088adfc5217SJeff Kirsher  * field. [16:12] - ATC OTB EntryID. [17] valid - indicates if there was a
3089adfc5217SJeff Kirsher  * completion error since the last time this register was cleared. */
3090adfc5217SJeff Kirsher #define PGLUE_B_REG_RX_TCPL_ERR_DETAILS			 0x9084
3091adfc5217SJeff Kirsher /* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
3092adfc5217SJeff Kirsher  * a bit in this register in order to clear the corresponding bit in
3093adfc5217SJeff Kirsher  * shadow_bme_pf_7_0 register. MCP should never use this unless a
3094adfc5217SJeff Kirsher  * work-around is needed. Note: register contains bits from both paths. */
3095adfc5217SJeff Kirsher #define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR			 0x9458
3096adfc5217SJeff Kirsher /* [R 8] SR IOV disabled attention dirty bits. Each bit indicates that the
3097adfc5217SJeff Kirsher  * VF enable register of the corresponding PF is written to 0 and was
3098adfc5217SJeff Kirsher  * previously 1. Set by PXP. Reset by MCP writing 1 to
3099adfc5217SJeff Kirsher  * sr_iov_disabled_request_clr. Note: register contains bits from both
3100adfc5217SJeff Kirsher  * paths. */
3101adfc5217SJeff Kirsher #define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST			 0x9030
3102adfc5217SJeff Kirsher /* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
3103adfc5217SJeff Kirsher  * completion did not return yet. 1 - tag is unused. Same functionality as
3104adfc5217SJeff Kirsher  * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
3105adfc5217SJeff Kirsher #define PGLUE_B_REG_TAGS_63_32					 0x9244
3106adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
3107adfc5217SJeff Kirsher  * - enable. */
3108adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE			 0x9170
3109adfc5217SJeff Kirsher /* [RW 16] Start offset of TSDM zone A (queue zone) in the internal RAM */
3110adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_START_OFFSET_A			 0x90c4
3111adfc5217SJeff Kirsher /* [RW 16] Start offset of TSDM zone B (legacy zone) in the internal RAM */
3112adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_START_OFFSET_B			 0x90cc
3113adfc5217SJeff Kirsher /* [RW 5] VF Shift of TSDM zone B (legacy zone) in the internal RAM */
3114adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_VF_SHIFT_B				 0x90d4
3115adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3116adfc5217SJeff Kirsher #define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF			 0x91a0
3117adfc5217SJeff Kirsher /* [R 32] Address [31:0] of first read request not submitted due to error */
3118adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0				 0x9098
3119adfc5217SJeff Kirsher /* [R 32] Address [63:32] of first read request not submitted due to error */
3120adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32			 0x909c
3121adfc5217SJeff Kirsher /* [R 31] Details of first read request not submitted due to error. [4:0]
3122adfc5217SJeff Kirsher  * VQID. [5] TREQ. 1 - Indicates the request is a Translation Request.
3123adfc5217SJeff Kirsher  * [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25] -
3124adfc5217SJeff Kirsher  * VFID. */
3125adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_DETAILS				 0x90a0
3126adfc5217SJeff Kirsher /* [R 26] Details of first read request not submitted due to error. [15:0]
3127adfc5217SJeff Kirsher  * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
3128adfc5217SJeff Kirsher  * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
3129adfc5217SJeff Kirsher  * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
3130adfc5217SJeff Kirsher  * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
3131adfc5217SJeff Kirsher  * indicates if there was a request not submitted due to error since the
3132adfc5217SJeff Kirsher  * last time this register was cleared. */
3133adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_RD_DETAILS2				 0x90a4
3134adfc5217SJeff Kirsher /* [R 32] Address [31:0] of first write request not submitted due to error */
3135adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0				 0x9088
3136adfc5217SJeff Kirsher /* [R 32] Address [63:32] of first write request not submitted due to error */
3137adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32			 0x908c
3138adfc5217SJeff Kirsher /* [R 31] Details of first write request not submitted due to error. [4:0]
3139adfc5217SJeff Kirsher  * VQID. [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25]
3140adfc5217SJeff Kirsher  * - VFID. */
3141adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_DETAILS				 0x9090
3142adfc5217SJeff Kirsher /* [R 26] Details of first write request not submitted due to error. [15:0]
3143adfc5217SJeff Kirsher  * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
3144adfc5217SJeff Kirsher  * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
3145adfc5217SJeff Kirsher  * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
3146adfc5217SJeff Kirsher  * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
3147adfc5217SJeff Kirsher  * indicates if there was a request not submitted due to error since the
3148adfc5217SJeff Kirsher  * last time this register was cleared. */
3149adfc5217SJeff Kirsher #define PGLUE_B_REG_TX_ERR_WR_DETAILS2				 0x9094
3150adfc5217SJeff Kirsher /* [RW 10] Type A PF/VF inbound interrupt table for USDM: bits[9:5]-mask;
3151adfc5217SJeff Kirsher  * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
3152adfc5217SJeff Kirsher  * value (Byte resolution address). */
3153adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_0				 0x9128
3154adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_1				 0x912c
3155adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_2				 0x9130
3156adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_3				 0x9134
3157adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_4				 0x9138
3158adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_5				 0x913c
3159adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_6				 0x9140
3160adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
3161adfc5217SJeff Kirsher  * - enable. */
3162adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE			 0x917c
3163adfc5217SJeff Kirsher /* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
3164adfc5217SJeff Kirsher  * - enable. */
3165adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE			 0x9180
3166adfc5217SJeff Kirsher /* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
3167adfc5217SJeff Kirsher  * - enable. */
3168adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE			 0x9184
3169adfc5217SJeff Kirsher /* [RW 16] Start offset of USDM zone A (queue zone) in the internal RAM */
3170adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_START_OFFSET_A			 0x90d8
3171adfc5217SJeff Kirsher /* [RW 16] Start offset of USDM zone B (legacy zone) in the internal RAM */
3172adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_START_OFFSET_B			 0x90e0
3173adfc5217SJeff Kirsher /* [RW 5] VF Shift of USDM zone B (legacy zone) in the internal RAM */
3174adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_VF_SHIFT_B				 0x90e8
3175adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3176adfc5217SJeff Kirsher #define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF			 0x91a4
3177adfc5217SJeff Kirsher /* [R 26] Details of first target VF request accessing VF GRC space that
3178adfc5217SJeff Kirsher  * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
3179adfc5217SJeff Kirsher  * [21:16] VFID. [24:22] - PFID. [25] valid - indicates if there was a
3180adfc5217SJeff Kirsher  * request accessing VF GRC space that failed permission check since the
3181adfc5217SJeff Kirsher  * last time this register was cleared. Permission checks are: function
3182adfc5217SJeff Kirsher  * permission; R/W permission; address range permission. */
3183adfc5217SJeff Kirsher #define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS		 0x9234
3184adfc5217SJeff Kirsher /* [R 31] Details of first target VF request with length violation (too many
3185adfc5217SJeff Kirsher  * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
3186adfc5217SJeff Kirsher  * [14:13] BAR. [20:15] VFID. [23:21] - PFID. [29:24] - Length in DWs. [30]
3187adfc5217SJeff Kirsher  * valid - indicates if there was a request with length violation since the
3188adfc5217SJeff Kirsher  * last time this register was cleared. Length violations: length of more
3189adfc5217SJeff Kirsher  * than 2DWs; length of 2DWs and address not QW aligned; window is GRC and
3190adfc5217SJeff Kirsher  * length is more than 1 DW. */
3191adfc5217SJeff Kirsher #define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS		 0x9230
3192adfc5217SJeff Kirsher /* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
3193adfc5217SJeff Kirsher  * that there was a completion with uncorrectable error for the
3194adfc5217SJeff Kirsher  * corresponding PF. Set by PXP. Reset by MCP writing 1 to
3195adfc5217SJeff Kirsher  * was_error_pf_7_0_clr. */
3196adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_PF_7_0				 0x907c
3197adfc5217SJeff Kirsher /* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
3198adfc5217SJeff Kirsher  * to a bit in this register in order to clear the corresponding bit in
3199adfc5217SJeff Kirsher  * flr_request_pf_7_0 register. */
3200adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR			 0x9470
3201adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 96 to 127. Each bit
3202adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
3203adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3204adfc5217SJeff Kirsher  * was_error_vf_127_96_clr. */
3205adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_127_96			 0x9078
3206adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 96 to 127. MCP
3207adfc5217SJeff Kirsher  * writes 1 to a bit in this register in order to clear the corresponding
3208adfc5217SJeff Kirsher  * bit in was_error_vf_127_96 register. */
3209adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR			 0x9474
3210adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
3211adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
3212adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3213adfc5217SJeff Kirsher  * was_error_vf_31_0_clr. */
3214adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_31_0				 0x906c
3215adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
3216adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
3217adfc5217SJeff Kirsher  * was_error_vf_31_0 register. */
3218adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR			 0x9478
3219adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 32 to 63. Each bit
3220adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
3221adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3222adfc5217SJeff Kirsher  * was_error_vf_63_32_clr. */
3223adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_63_32				 0x9070
3224adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 32 to 63. MCP writes
3225adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
3226adfc5217SJeff Kirsher  * was_error_vf_63_32 register. */
3227adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR			 0x947c
3228adfc5217SJeff Kirsher /* [R 32] Was_error indication dirty bits for VFs 64 to 95. Each bit
3229adfc5217SJeff Kirsher  * indicates that there was a completion with uncorrectable error for the
3230adfc5217SJeff Kirsher  * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3231adfc5217SJeff Kirsher  * was_error_vf_95_64_clr. */
3232adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_95_64				 0x9074
3233adfc5217SJeff Kirsher /* [W 32] Was_error indication dirty bits clear for VFs 64 to 95. MCP writes
3234adfc5217SJeff Kirsher  * 1 to a bit in this register in order to clear the corresponding bit in
3235adfc5217SJeff Kirsher  * was_error_vf_95_64 register. */
3236adfc5217SJeff Kirsher #define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR			 0x9480
3237adfc5217SJeff Kirsher /* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
3238adfc5217SJeff Kirsher  * - enable. */
3239adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE			 0x9188
3240adfc5217SJeff Kirsher /* [RW 16] Start offset of XSDM zone A (queue zone) in the internal RAM */
3241adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_START_OFFSET_A			 0x90ec
3242adfc5217SJeff Kirsher /* [RW 16] Start offset of XSDM zone B (legacy zone) in the internal RAM */
3243adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_START_OFFSET_B			 0x90f4
3244adfc5217SJeff Kirsher /* [RW 5] VF Shift of XSDM zone B (legacy zone) in the internal RAM */
3245adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_VF_SHIFT_B				 0x90fc
3246adfc5217SJeff Kirsher /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3247adfc5217SJeff Kirsher #define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF			 0x91a8
3248adfc5217SJeff Kirsher #define PRS_REG_A_PRSU_20					 0x40134
3249adfc5217SJeff Kirsher /* [R 8] debug only: CFC load request current credit. Transaction based. */
3250adfc5217SJeff Kirsher #define PRS_REG_CFC_LD_CURRENT_CREDIT				 0x40164
3251adfc5217SJeff Kirsher /* [R 8] debug only: CFC search request current credit. Transaction based. */
3252adfc5217SJeff Kirsher #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT			 0x40168
3253adfc5217SJeff Kirsher /* [RW 6] The initial credit for the search message to the CFC interface.
3254adfc5217SJeff Kirsher    Credit is transaction based. */
3255adfc5217SJeff Kirsher #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT			 0x4011c
3256adfc5217SJeff Kirsher /* [RW 24] CID for port 0 if no match */
3257adfc5217SJeff Kirsher #define PRS_REG_CID_PORT_0					 0x400fc
3258adfc5217SJeff Kirsher /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
3259adfc5217SJeff Kirsher    load response is reset and packet type is 0. Used in packet start message
3260adfc5217SJeff Kirsher    to TCM. */
3261adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0			 0x400dc
3262adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1			 0x400e0
3263adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2			 0x400e4
3264adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3			 0x400e8
3265adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4			 0x400ec
3266adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5			 0x400f0
3267adfc5217SJeff Kirsher /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
3268adfc5217SJeff Kirsher    load response is set and packet type is 0. Used in packet start message
3269adfc5217SJeff Kirsher    to TCM. */
3270adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0			 0x400bc
3271adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1			 0x400c0
3272adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2			 0x400c4
3273adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3			 0x400c8
3274adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4			 0x400cc
3275adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5			 0x400d0
3276adfc5217SJeff Kirsher /* [RW 32] The CM header for a match and packet type 1 for loopback port.
3277adfc5217SJeff Kirsher    Used in packet start message to TCM. */
3278adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1				 0x4009c
3279adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2				 0x400a0
3280adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3				 0x400a4
3281adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4				 0x400a8
3282adfc5217SJeff Kirsher /* [RW 32] The CM header for a match and packet type 0. Used in packet start
3283adfc5217SJeff Kirsher    message to TCM. */
3284adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_0					 0x40078
3285adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_1					 0x4007c
3286adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_2					 0x40080
3287adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_3					 0x40084
3288adfc5217SJeff Kirsher #define PRS_REG_CM_HDR_TYPE_4					 0x40088
3289adfc5217SJeff Kirsher /* [RW 32] The CM header in case there was not a match on the connection */
3290adfc5217SJeff Kirsher #define PRS_REG_CM_NO_MATCH_HDR 				 0x400b8
3291adfc5217SJeff Kirsher /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
3292adfc5217SJeff Kirsher #define PRS_REG_E1HOV_MODE					 0x401c8
3293adfc5217SJeff Kirsher /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
3294adfc5217SJeff Kirsher    start message to TCM. */
3295adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_1					 0x40054
3296adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_2					 0x40058
3297adfc5217SJeff Kirsher #define PRS_REG_EVENT_ID_3					 0x4005c
3298adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for FCoE */
3299adfc5217SJeff Kirsher #define PRS_REG_FCOE_TYPE					 0x401d0
3300adfc5217SJeff Kirsher /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
3301adfc5217SJeff Kirsher    load request message. */
3302adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_0				 0x40004
3303adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_1				 0x40008
3304adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_2				 0x4000c
3305adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_3				 0x40010
3306adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_4				 0x40014
3307adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_5				 0x40018
3308adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_6				 0x4001c
3309adfc5217SJeff Kirsher #define PRS_REG_FLUSH_REGIONS_TYPE_7				 0x40020
3310adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
3311adfc5217SJeff Kirsher  * Ethernet header. */
3312adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC				 0x40238
3313adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
3314adfc5217SJeff Kirsher  * Ethernet header for port 0 packets. */
3315adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC_PORT_0				 0x40270
3316adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_BASIC_PORT_1				 0x40290
3317adfc5217SJeff Kirsher /* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
3318adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0				 0x40248
3319adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
3320adfc5217SJeff Kirsher  * port 0 packets */
3321adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0_PORT_0				 0x40280
3322adfc5217SJeff Kirsher #define PRS_REG_HDRS_AFTER_TAG_0_PORT_1				 0x402a0
3323adfc5217SJeff Kirsher /* [RW 4] The increment value to send in the CFC load request message */
3324adfc5217SJeff Kirsher #define PRS_REG_INC_VALUE					 0x40048
3325adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet */
3326adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS					 0x40254
3327adfc5217SJeff Kirsher /* [RW 6] Bit-map indicating which headers must appear in the packet for
3328adfc5217SJeff Kirsher  * port 0 packets */
3329adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS_PORT_0				 0x4028c
3330adfc5217SJeff Kirsher #define PRS_REG_MUST_HAVE_HDRS_PORT_1				 0x402ac
3331adfc5217SJeff Kirsher #define PRS_REG_NIC_MODE					 0x40138
3332adfc5217SJeff Kirsher /* [RW 8] The 8-bit event ID for cases where there is no match on the
3333adfc5217SJeff Kirsher    connection. Used in packet start message to TCM. */
3334adfc5217SJeff Kirsher #define PRS_REG_NO_MATCH_EVENT_ID				 0x40070
3335adfc5217SJeff Kirsher /* [ST 24] The number of input CFC flush packets */
3336adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES			 0x40128
3337adfc5217SJeff Kirsher /* [ST 32] The number of cycles the Parser halted its operation since it
3338adfc5217SJeff Kirsher    could not allocate the next serial number */
3339adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_DEAD_CYCLES				 0x40130
3340adfc5217SJeff Kirsher /* [ST 24] The number of input packets */
3341adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_PACKETS					 0x40124
3342adfc5217SJeff Kirsher /* [ST 24] The number of input transparent flush packets */
3343adfc5217SJeff Kirsher #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES		 0x4012c
3344adfc5217SJeff Kirsher /* [RW 8] Context region for received Ethernet packet with a match and
3345adfc5217SJeff Kirsher    packet type 0. Used in CFC load request message */
3346adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_0				 0x40028
3347adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_1				 0x4002c
3348adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_2				 0x40030
3349adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_3				 0x40034
3350adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_4				 0x40038
3351adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_5				 0x4003c
3352adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_6				 0x40040
3353adfc5217SJeff Kirsher #define PRS_REG_PACKET_REGIONS_TYPE_7				 0x40044
3354adfc5217SJeff Kirsher /* [R 2] debug only: Number of pending requests for CAC on port 0. */
3355adfc5217SJeff Kirsher #define PRS_REG_PENDING_BRB_CAC0_RQ				 0x40174
3356adfc5217SJeff Kirsher /* [R 2] debug only: Number of pending requests for header parsing. */
3357adfc5217SJeff Kirsher #define PRS_REG_PENDING_BRB_PRS_RQ				 0x40170
3358adfc5217SJeff Kirsher /* [R 1] Interrupt register #0 read */
3359adfc5217SJeff Kirsher #define PRS_REG_PRS_INT_STS					 0x40188
3360adfc5217SJeff Kirsher /* [RW 8] Parity mask register #0 read/write */
3361adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_MASK					 0x401a4
3362adfc5217SJeff Kirsher /* [R 8] Parity register #0 read */
3363adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_STS					 0x40198
3364adfc5217SJeff Kirsher /* [RC 8] Parity register #0 read clear */
3365adfc5217SJeff Kirsher #define PRS_REG_PRS_PRTY_STS_CLR				 0x4019c
3366adfc5217SJeff Kirsher /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
3367adfc5217SJeff Kirsher    request message */
3368adfc5217SJeff Kirsher #define PRS_REG_PURE_REGIONS					 0x40024
3369adfc5217SJeff Kirsher /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
3370adfc5217SJeff Kirsher    serail number was released by SDM but cannot be used because a previous
3371adfc5217SJeff Kirsher    serial number was not released. */
3372adfc5217SJeff Kirsher #define PRS_REG_SERIAL_NUM_STATUS_LSB				 0x40154
3373adfc5217SJeff Kirsher /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
3374adfc5217SJeff Kirsher    serail number was released by SDM but cannot be used because a previous
3375adfc5217SJeff Kirsher    serial number was not released. */
3376adfc5217SJeff Kirsher #define PRS_REG_SERIAL_NUM_STATUS_MSB				 0x40158
3377adfc5217SJeff Kirsher /* [R 4] debug only: SRC current credit. Transaction based. */
3378adfc5217SJeff Kirsher #define PRS_REG_SRC_CURRENT_CREDIT				 0x4016c
3379adfc5217SJeff Kirsher /* [RW 16] The Ethernet type value for L2 tag 0 */
3380adfc5217SJeff Kirsher #define PRS_REG_TAG_ETHERTYPE_0					 0x401d4
3381adfc5217SJeff Kirsher /* [RW 4] The length of the info field for L2 tag 0. The length is between
3382adfc5217SJeff Kirsher  * 2B and 14B; in 2B granularity */
3383adfc5217SJeff Kirsher #define PRS_REG_TAG_LEN_0					 0x4022c
3384adfc5217SJeff Kirsher /* [R 8] debug only: TCM current credit. Cycle based. */
3385adfc5217SJeff Kirsher #define PRS_REG_TCM_CURRENT_CREDIT				 0x40160
3386adfc5217SJeff Kirsher /* [R 8] debug only: TSDM current credit. Transaction based. */
3387adfc5217SJeff Kirsher #define PRS_REG_TSDM_CURRENT_CREDIT				 0x4015c
3388230d00ebSYuval Mintz /* [RW 16] One of 8 values that should be compared to type in Ethernet
3389230d00ebSYuval Mintz  * parsing. If there is a match; the field after Ethernet is the first VLAN.
3390230d00ebSYuval Mintz  * Reset value is 0x8100 which is the standard VLAN type. Note that when
3391230d00ebSYuval Mintz  * checking second VLAN; type is compared only to 0x8100.
3392230d00ebSYuval Mintz  */
3393230d00ebSYuval Mintz #define PRS_REG_VLAN_TYPE_0					 0x401a8
3394adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT			 (0x1<<19)
3395adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF			 (0x1<<20)
3396adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN			 (0x1<<22)
3397adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED		 (0x1<<23)
3398adfc5217SJeff Kirsher #define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED		 (0x1<<24)
3399adfc5217SJeff Kirsher #define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR		 (0x1<<7)
3400adfc5217SJeff Kirsher #define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR		 (0x1<<7)
3401adfc5217SJeff Kirsher /* [R 6] Debug only: Number of used entries in the data FIFO */
3402adfc5217SJeff Kirsher #define PXP2_REG_HST_DATA_FIFO_STATUS				 0x12047c
3403adfc5217SJeff Kirsher /* [R 7] Debug only: Number of used entries in the header FIFO */
3404adfc5217SJeff Kirsher #define PXP2_REG_HST_HEADER_FIFO_STATUS				 0x120478
3405adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_88_F0					 0x120534
3406823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x88.
3407823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3408823dcd25SDavid S. Miller  * address that's in t this register */
3409823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_88_F1					 0x120544
3410adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_8C_F0					 0x120538
3411823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x8c.
3412823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3413823dcd25SDavid S. Miller  * address that's in t this register */
3414823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_8C_F1					 0x120548
3415adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_90_F0					 0x12053c
3416823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x90.
3417823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3418823dcd25SDavid S. Miller  * address that's in t this register */
3419823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_90_F1					 0x12054c
3420adfc5217SJeff Kirsher #define PXP2_REG_PGL_ADDR_94_F0					 0x120540
3421823dcd25SDavid S. Miller /* [R 32] GRC address for configuration access to PCIE config address 0x94.
3422823dcd25SDavid S. Miller  * any write to this PCIE address will cause a GRC write access to the
3423823dcd25SDavid S. Miller  * address that's in t this register */
3424823dcd25SDavid S. Miller #define PXP2_REG_PGL_ADDR_94_F1					 0x120550
3425adfc5217SJeff Kirsher #define PXP2_REG_PGL_CONTROL0					 0x120490
3426adfc5217SJeff Kirsher #define PXP2_REG_PGL_CONTROL1					 0x120514
3427adfc5217SJeff Kirsher #define PXP2_REG_PGL_DEBUG					 0x120520
3428adfc5217SJeff Kirsher /* [RW 32] third dword data of expansion rom request. this register is
3429adfc5217SJeff Kirsher    special. reading from it provides a vector outstanding read requests. if
3430adfc5217SJeff Kirsher    a bit is zero it means that a read request on the corresponding tag did
3431adfc5217SJeff Kirsher    not finish yet (not all completions have arrived for it) */
3432adfc5217SJeff Kirsher #define PXP2_REG_PGL_EXP_ROM2					 0x120808
3433adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
3434adfc5217SJeff Kirsher    its[15:0]-address */
3435adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_0 				 0x1204f4
3436adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_1 				 0x1204f8
3437adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_2 				 0x1204fc
3438adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_3 				 0x120500
3439adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_4 				 0x120504
3440adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_5 				 0x120508
3441adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_6 				 0x12050c
3442adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_CSDM_7 				 0x120510
3443adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
3444adfc5217SJeff Kirsher    its[15:0]-address */
3445adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_0 				 0x120494
3446adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_1 				 0x120498
3447adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_2 				 0x12049c
3448adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_3 				 0x1204a0
3449adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_4 				 0x1204a4
3450adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_5 				 0x1204a8
3451adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_6 				 0x1204ac
3452adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_TSDM_7 				 0x1204b0
3453adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
3454adfc5217SJeff Kirsher    its[15:0]-address */
3455adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_0 				 0x1204b4
3456adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_1 				 0x1204b8
3457adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_2 				 0x1204bc
3458adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_3 				 0x1204c0
3459adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_4 				 0x1204c4
3460adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_5 				 0x1204c8
3461adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_6 				 0x1204cc
3462adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_USDM_7 				 0x1204d0
3463adfc5217SJeff Kirsher /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
3464adfc5217SJeff Kirsher    its[15:0]-address */
3465adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_0 				 0x1204d4
3466adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_1 				 0x1204d8
3467adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_2 				 0x1204dc
3468adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_3 				 0x1204e0
3469adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_4 				 0x1204e4
3470adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_5 				 0x1204e8
3471adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_6 				 0x1204ec
3472adfc5217SJeff Kirsher #define PXP2_REG_PGL_INT_XSDM_7 				 0x1204f0
3473adfc5217SJeff Kirsher /* [RW 3] this field allows one function to pretend being another function
3474adfc5217SJeff Kirsher    when accessing any BAR mapped resource within the device. the value of
3475adfc5217SJeff Kirsher    the field is the number of the function that will be accessed
3476adfc5217SJeff Kirsher    effectively. after software write to this bit it must read it in order to
3477adfc5217SJeff Kirsher    know that the new value is updated */
3478adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F0				 0x120674
3479adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F1				 0x120678
3480adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F2				 0x12067c
3481adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F3				 0x120680
3482adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F4				 0x120684
3483adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F5				 0x120688
3484adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F6				 0x12068c
3485adfc5217SJeff Kirsher #define PXP2_REG_PGL_PRETEND_FUNC_F7				 0x120690
3486adfc5217SJeff Kirsher /* [R 1] this bit indicates that a read request was blocked because of
3487adfc5217SJeff Kirsher    bus_master_en was deasserted */
3488adfc5217SJeff Kirsher #define PXP2_REG_PGL_READ_BLOCKED				 0x120568
3489adfc5217SJeff Kirsher #define PXP2_REG_PGL_TAGS_LIMIT 				 0x1205a8
3490adfc5217SJeff Kirsher /* [R 18] debug only */
3491adfc5217SJeff Kirsher #define PXP2_REG_PGL_TXW_CDTS					 0x12052c
3492adfc5217SJeff Kirsher /* [R 1] this bit indicates that a write request was blocked because of
3493adfc5217SJeff Kirsher    bus_master_en was deasserted */
3494adfc5217SJeff Kirsher #define PXP2_REG_PGL_WRITE_BLOCKED				 0x120564
3495adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD1					 0x1201c0
3496adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD10 				 0x1201e4
3497adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD11 				 0x1201e8
3498adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD2					 0x1201c4
3499adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD28 				 0x120228
3500adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD3					 0x1201c8
3501adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD6					 0x1201d4
3502adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD7					 0x1201d8
3503adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD8					 0x1201dc
3504adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_ADD9					 0x1201e0
3505adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_CREDIT				 0x12032c
3506adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L1					 0x1202b0
3507adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L10					 0x1202d4
3508adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L11					 0x1202d8
3509adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L2					 0x1202b4
3510adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L28					 0x120318
3511adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L3					 0x1202b8
3512adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L6					 0x1202c4
3513adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L7					 0x1202c8
3514adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L8					 0x1202cc
3515adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_L9					 0x1202d0
3516adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_RD					 0x120324
3517adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB1					 0x120238
3518adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB10					 0x12025c
3519adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB11					 0x120260
3520adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB2					 0x12023c
3521adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB28					 0x1202a0
3522adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB3					 0x120240
3523adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB6					 0x12024c
3524adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB7					 0x120250
3525adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB8					 0x120254
3526adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_UB9					 0x120258
3527adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_BW_WR					 0x120328
3528adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_CDU0_L2P 				 0x120000
3529adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_QM0_L2P					 0x120038
3530adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_SRC0_L2P 				 0x120054
3531adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_TM0_L2P					 0x12001c
3532adfc5217SJeff Kirsher #define PXP2_REG_PSWRQ_TSDM0_L2P				 0x1200e0
3533adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
3534adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_MASK_0				 0x120578
3535adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
3536adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_0 				 0x12056c
3537adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_1 				 0x120608
3538adfc5217SJeff Kirsher /* [RC 32] Interrupt register #0 read clear */
3539adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS_CLR_0				 0x120570
3540adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
3541adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_MASK_0				 0x120588
3542adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_MASK_1				 0x120598
3543adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
3544adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_0				 0x12057c
3545adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_1				 0x12058c
3546adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
3547adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_CLR_0				 0x120580
3548adfc5217SJeff Kirsher #define PXP2_REG_PXP2_PRTY_STS_CLR_1				 0x120590
3549adfc5217SJeff Kirsher /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
3550adfc5217SJeff Kirsher    indication about backpressure) */
3551adfc5217SJeff Kirsher #define PXP2_REG_RD_ALMOST_FULL_0				 0x120424
3552adfc5217SJeff Kirsher /* [R 8] Debug only: The blocks counter - number of unused block ids */
3553adfc5217SJeff Kirsher #define PXP2_REG_RD_BLK_CNT					 0x120418
3554adfc5217SJeff Kirsher /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
3555adfc5217SJeff Kirsher    Must be bigger than 6. Normally should not be changed. */
3556adfc5217SJeff Kirsher #define PXP2_REG_RD_BLK_NUM_CFG 				 0x12040c
3557adfc5217SJeff Kirsher /* [RW 2] CDU byte swapping mode configuration for master read requests */
3558adfc5217SJeff Kirsher #define PXP2_REG_RD_CDURD_SWAP_MODE				 0x120404
3559adfc5217SJeff Kirsher /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
3560adfc5217SJeff Kirsher #define PXP2_REG_RD_DISABLE_INPUTS				 0x120374
3561adfc5217SJeff Kirsher /* [R 1] PSWRD internal memories initialization is done */
3562adfc5217SJeff Kirsher #define PXP2_REG_RD_INIT_DONE					 0x120370
3563adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3564adfc5217SJeff Kirsher    allocated for vq10 */
3565adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ10				 0x1203a0
3566adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3567adfc5217SJeff Kirsher    allocated for vq11 */
3568adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ11				 0x1203a4
3569adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3570adfc5217SJeff Kirsher    allocated for vq17 */
3571adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ17				 0x1203bc
3572adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3573adfc5217SJeff Kirsher    allocated for vq18 */
3574adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ18				 0x1203c0
3575adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3576adfc5217SJeff Kirsher    allocated for vq19 */
3577adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ19				 0x1203c4
3578adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3579adfc5217SJeff Kirsher    allocated for vq22 */
3580adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ22				 0x1203d0
3581adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3582adfc5217SJeff Kirsher    allocated for vq25 */
3583adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ25				 0x1203dc
3584adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3585adfc5217SJeff Kirsher    allocated for vq6 */
3586adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ6				 0x120390
3587adfc5217SJeff Kirsher /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3588adfc5217SJeff Kirsher    allocated for vq9 */
3589adfc5217SJeff Kirsher #define PXP2_REG_RD_MAX_BLKS_VQ9				 0x12039c
3590adfc5217SJeff Kirsher /* [RW 2] PBF byte swapping mode configuration for master read requests */
3591adfc5217SJeff Kirsher #define PXP2_REG_RD_PBF_SWAP_MODE				 0x1203f4
3592adfc5217SJeff Kirsher /* [R 1] Debug only: Indication if delivery ports are idle */
3593adfc5217SJeff Kirsher #define PXP2_REG_RD_PORT_IS_IDLE_0				 0x12041c
3594adfc5217SJeff Kirsher #define PXP2_REG_RD_PORT_IS_IDLE_1				 0x120420
3595adfc5217SJeff Kirsher /* [RW 2] QM byte swapping mode configuration for master read requests */
3596adfc5217SJeff Kirsher #define PXP2_REG_RD_QM_SWAP_MODE				 0x1203f8
3597adfc5217SJeff Kirsher /* [R 7] Debug only: The SR counter - number of unused sub request ids */
3598adfc5217SJeff Kirsher #define PXP2_REG_RD_SR_CNT					 0x120414
3599adfc5217SJeff Kirsher /* [RW 2] SRC byte swapping mode configuration for master read requests */
3600adfc5217SJeff Kirsher #define PXP2_REG_RD_SRC_SWAP_MODE				 0x120400
3601adfc5217SJeff Kirsher /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
3602adfc5217SJeff Kirsher    be bigger than 1. Normally should not be changed. */
3603adfc5217SJeff Kirsher #define PXP2_REG_RD_SR_NUM_CFG					 0x120408
3604adfc5217SJeff Kirsher /* [RW 1] Signals the PSWRD block to start initializing internal memories */
3605adfc5217SJeff Kirsher #define PXP2_REG_RD_START_INIT					 0x12036c
3606adfc5217SJeff Kirsher /* [RW 2] TM byte swapping mode configuration for master read requests */
3607adfc5217SJeff Kirsher #define PXP2_REG_RD_TM_SWAP_MODE				 0x1203fc
3608adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ0 write requests */
3609adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD0					 0x1201bc
3610adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ12 read requests */
3611adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD12 				 0x1201ec
3612adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ13 read requests */
3613adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD13 				 0x1201f0
3614adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ14 read requests */
3615adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD14 				 0x1201f4
3616adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ15 read requests */
3617adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD15 				 0x1201f8
3618adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ16 read requests */
3619adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD16 				 0x1201fc
3620adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ17 read requests */
3621adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD17 				 0x120200
3622adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ18 read requests */
3623adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD18 				 0x120204
3624adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ19 read requests */
3625adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD19 				 0x120208
3626adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ20 read requests */
3627adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD20 				 0x12020c
3628adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ22 read requests */
3629adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD22 				 0x120210
3630adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ23 read requests */
3631adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD23 				 0x120214
3632adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ24 read requests */
3633adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD24 				 0x120218
3634adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ25 read requests */
3635adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD25 				 0x12021c
3636adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ26 read requests */
3637adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD26 				 0x120220
3638adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ27 read requests */
3639adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD27 				 0x120224
3640adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ4 read requests */
3641adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD4					 0x1201cc
3642adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ5 read requests */
3643adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_ADD5					 0x1201d0
3644adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
3645adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L0					 0x1202ac
3646adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
3647adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L12					 0x1202dc
3648adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
3649adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L13					 0x1202e0
3650adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
3651adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L14					 0x1202e4
3652adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
3653adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L15					 0x1202e8
3654adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
3655adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L16					 0x1202ec
3656adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
3657adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L17					 0x1202f0
3658adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
3659adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L18					 0x1202f4
3660adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
3661adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L19					 0x1202f8
3662adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
3663adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L20					 0x1202fc
3664adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
3665adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L22					 0x120300
3666adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
3667adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L23					 0x120304
3668adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
3669adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L24					 0x120308
3670adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
3671adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L25					 0x12030c
3672adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
3673adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L26					 0x120310
3674adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
3675adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L27					 0x120314
3676adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
3677adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L4					 0x1202bc
3678adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
3679adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_L5					 0x1202c0
3680adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ0 read requests */
3681adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND0				 0x120234
3682adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ12 read requests */
3683adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND12				 0x120264
3684adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ13 read requests */
3685adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND13				 0x120268
3686adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ14 read requests */
3687adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND14				 0x12026c
3688adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ15 read requests */
3689adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND15				 0x120270
3690adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ16 read requests */
3691adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND16				 0x120274
3692adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ17 read requests */
3693adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND17				 0x120278
3694adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ18 read requests */
3695adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND18				 0x12027c
3696adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ19 read requests */
3697adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND19				 0x120280
3698adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ20 read requests */
3699adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND20				 0x120284
3700adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ22 read requests */
3701adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND22				 0x120288
3702adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ23 read requests */
3703adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND23				 0x12028c
3704adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ24 read requests */
3705adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND24				 0x120290
3706adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ25 read requests */
3707adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND25				 0x120294
3708adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ26 read requests */
3709adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND26				 0x120298
3710adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ27 read requests */
3711adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND27				 0x12029c
3712adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ4 read requests */
3713adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND4				 0x120244
3714adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ5 read requests */
3715adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_RD_UBOUND5				 0x120248
3716adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ29 write requests */
3717adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_ADD29 				 0x12022c
3718adfc5217SJeff Kirsher /* [RW 10] Bandwidth addition to VQ30 write requests */
3719adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_ADD30 				 0x120230
3720adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
3721adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_L29					 0x12031c
3722adfc5217SJeff Kirsher /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
3723adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_L30					 0x120320
3724adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ29 */
3725adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_UBOUND29				 0x1202a4
3726adfc5217SJeff Kirsher /* [RW 7] Bandwidth upper bound for VQ30 */
3727adfc5217SJeff Kirsher #define PXP2_REG_RQ_BW_WR_UBOUND30				 0x1202a8
3728adfc5217SJeff Kirsher /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
3729adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR			 0x120008
3730adfc5217SJeff Kirsher /* [RW 2] Endian mode for cdu */
3731adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_ENDIAN_M				 0x1201a0
3732adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_FIRST_ILT				 0x12061c
3733adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_LAST_ILT				 0x120620
3734adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
3735adfc5217SJeff Kirsher    -128k */
3736adfc5217SJeff Kirsher #define PXP2_REG_RQ_CDU_P_SIZE					 0x120018
3737adfc5217SJeff Kirsher /* [R 1] 1' indicates that the requester has finished its internal
3738adfc5217SJeff Kirsher    configuration */
3739adfc5217SJeff Kirsher #define PXP2_REG_RQ_CFG_DONE					 0x1201b4
3740adfc5217SJeff Kirsher /* [RW 2] Endian mode for debug */
3741adfc5217SJeff Kirsher #define PXP2_REG_RQ_DBG_ENDIAN_M				 0x1201a4
3742adfc5217SJeff Kirsher /* [RW 1] When '1'; requests will enter input buffers but wont get out
3743adfc5217SJeff Kirsher    towards the glue */
3744adfc5217SJeff Kirsher #define PXP2_REG_RQ_DISABLE_INPUTS				 0x120330
3745adfc5217SJeff Kirsher /* [RW 4] Determines alignment of write SRs when a request is split into
3746adfc5217SJeff Kirsher  * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3747adfc5217SJeff Kirsher  * aligned. 4 - 512B aligned. */
3748adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN					 0x1205b0
3749adfc5217SJeff Kirsher /* [RW 4] Determines alignment of read SRs when a request is split into
3750adfc5217SJeff Kirsher  * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3751adfc5217SJeff Kirsher  * aligned. 4 - 512B aligned. */
3752adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN_RD				 0x12092c
3753adfc5217SJeff Kirsher /* [RW 1] when set the new alignment method (E2) will be applied; when reset
3754adfc5217SJeff Kirsher  * the original alignment method (E1 E1H) will be applied */
3755adfc5217SJeff Kirsher #define PXP2_REG_RQ_DRAM_ALIGN_SEL				 0x120930
3756adfc5217SJeff Kirsher /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
3757adfc5217SJeff Kirsher    be asserted */
3758adfc5217SJeff Kirsher #define PXP2_REG_RQ_ELT_DISABLE 				 0x12066c
3759adfc5217SJeff Kirsher /* [RW 2] Endian mode for hc */
3760adfc5217SJeff Kirsher #define PXP2_REG_RQ_HC_ENDIAN_M 				 0x1201a8
3761adfc5217SJeff Kirsher /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
3762adfc5217SJeff Kirsher    compatibility needs; Note that different registers are used per mode */
3763adfc5217SJeff Kirsher #define PXP2_REG_RQ_ILT_MODE					 0x1205b4
3764adfc5217SJeff Kirsher /* [WB 53] Onchip address table */
3765adfc5217SJeff Kirsher #define PXP2_REG_RQ_ONCHIP_AT					 0x122000
3766adfc5217SJeff Kirsher /* [WB 53] Onchip address table - B0 */
3767adfc5217SJeff Kirsher #define PXP2_REG_RQ_ONCHIP_AT_B0				 0x128000
3768adfc5217SJeff Kirsher /* [RW 13] Pending read limiter threshold; in Dwords */
3769adfc5217SJeff Kirsher #define PXP2_REG_RQ_PDR_LIMIT					 0x12033c
3770adfc5217SJeff Kirsher /* [RW 2] Endian mode for qm */
3771adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_ENDIAN_M 				 0x120194
3772adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_FIRST_ILT				 0x120634
3773adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_LAST_ILT 				 0x120638
3774adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
3775adfc5217SJeff Kirsher    -128k */
3776adfc5217SJeff Kirsher #define PXP2_REG_RQ_QM_P_SIZE					 0x120050
3777adfc5217SJeff Kirsher /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
3778adfc5217SJeff Kirsher #define PXP2_REG_RQ_RBC_DONE					 0x1201b0
3779adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
3780adfc5217SJeff Kirsher    001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3781adfc5217SJeff Kirsher #define PXP2_REG_RQ_RD_MBS0					 0x120160
3782adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
3783adfc5217SJeff Kirsher    001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3784adfc5217SJeff Kirsher #define PXP2_REG_RQ_RD_MBS1					 0x120168
3785adfc5217SJeff Kirsher /* [RW 2] Endian mode for src */
3786adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_ENDIAN_M				 0x12019c
3787adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_FIRST_ILT				 0x12063c
3788adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_LAST_ILT				 0x120640
3789adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
3790adfc5217SJeff Kirsher    -128k */
3791adfc5217SJeff Kirsher #define PXP2_REG_RQ_SRC_P_SIZE					 0x12006c
3792adfc5217SJeff Kirsher /* [RW 2] Endian mode for tm */
3793adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_ENDIAN_M 				 0x120198
3794adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_FIRST_ILT				 0x120644
3795adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_LAST_ILT 				 0x120648
3796adfc5217SJeff Kirsher /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
3797adfc5217SJeff Kirsher    -128k */
3798adfc5217SJeff Kirsher #define PXP2_REG_RQ_TM_P_SIZE					 0x120034
3799adfc5217SJeff Kirsher /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
3800adfc5217SJeff Kirsher #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY				 0x12080c
3801adfc5217SJeff Kirsher /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
3802adfc5217SJeff Kirsher #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR			 0x120094
3803adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
3804adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ0_ENTRY_CNT				 0x120810
3805adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
3806adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ10_ENTRY_CNT				 0x120818
3807adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
3808adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ11_ENTRY_CNT				 0x120820
3809adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
3810adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ12_ENTRY_CNT				 0x120828
3811adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
3812adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ13_ENTRY_CNT				 0x120830
3813adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
3814adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ14_ENTRY_CNT				 0x120838
3815adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
3816adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ15_ENTRY_CNT				 0x120840
3817adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
3818adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ16_ENTRY_CNT				 0x120848
3819adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
3820adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ17_ENTRY_CNT				 0x120850
3821adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
3822adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ18_ENTRY_CNT				 0x120858
3823adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
3824adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ19_ENTRY_CNT				 0x120860
3825adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
3826adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ1_ENTRY_CNT				 0x120868
3827adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
3828adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ20_ENTRY_CNT				 0x120870
3829adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
3830adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ21_ENTRY_CNT				 0x120878
3831adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
3832adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ22_ENTRY_CNT				 0x120880
3833adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
3834adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ23_ENTRY_CNT				 0x120888
3835adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
3836adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ24_ENTRY_CNT				 0x120890
3837adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
3838adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ25_ENTRY_CNT				 0x120898
3839adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
3840adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ26_ENTRY_CNT				 0x1208a0
3841adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
3842adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ27_ENTRY_CNT				 0x1208a8
3843adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
3844adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ28_ENTRY_CNT				 0x1208b0
3845adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
3846adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ29_ENTRY_CNT				 0x1208b8
3847adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
3848adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ2_ENTRY_CNT				 0x1208c0
3849adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
3850adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ30_ENTRY_CNT				 0x1208c8
3851adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
3852adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ31_ENTRY_CNT				 0x1208d0
3853adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
3854adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ3_ENTRY_CNT				 0x1208d8
3855adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
3856adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ4_ENTRY_CNT				 0x1208e0
3857adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
3858adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ5_ENTRY_CNT				 0x1208e8
3859adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
3860adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ6_ENTRY_CNT				 0x1208f0
3861adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
3862adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ7_ENTRY_CNT				 0x1208f8
3863adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
3864adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ8_ENTRY_CNT				 0x120900
3865adfc5217SJeff Kirsher /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
3866adfc5217SJeff Kirsher #define PXP2_REG_RQ_VQ9_ENTRY_CNT				 0x120908
3867adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
3868adfc5217SJeff Kirsher    001:256B; 010: 512B; */
3869adfc5217SJeff Kirsher #define PXP2_REG_RQ_WR_MBS0					 0x12015c
3870adfc5217SJeff Kirsher /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
3871adfc5217SJeff Kirsher    001:256B; 010: 512B; */
3872adfc5217SJeff Kirsher #define PXP2_REG_RQ_WR_MBS1					 0x120164
3873adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3874adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3875adfc5217SJeff Kirsher #define PXP2_REG_WR_CDU_MPS					 0x1205f0
3876adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3877adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3878adfc5217SJeff Kirsher #define PXP2_REG_WR_CSDM_MPS					 0x1205d0
3879adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3880adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3881adfc5217SJeff Kirsher #define PXP2_REG_WR_DBG_MPS					 0x1205e8
3882adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3883adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3884adfc5217SJeff Kirsher #define PXP2_REG_WR_DMAE_MPS					 0x1205ec
3885adfc5217SJeff Kirsher /* [RW 10] if Number of entries in dmae fifo will be higher than this
3886adfc5217SJeff Kirsher    threshold then has_payload indication will be asserted; the default value
3887adfc5217SJeff Kirsher    should be equal to &gt;  write MBS size! */
3888adfc5217SJeff Kirsher #define PXP2_REG_WR_DMAE_TH					 0x120368
3889adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3890adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3891adfc5217SJeff Kirsher #define PXP2_REG_WR_HC_MPS					 0x1205c8
3892adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3893adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3894adfc5217SJeff Kirsher #define PXP2_REG_WR_QM_MPS					 0x1205dc
3895adfc5217SJeff Kirsher /* [RW 1] 0 - working in A0 mode;  - working in B0 mode */
3896adfc5217SJeff Kirsher #define PXP2_REG_WR_REV_MODE					 0x120670
3897adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3898adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3899adfc5217SJeff Kirsher #define PXP2_REG_WR_SRC_MPS					 0x1205e4
3900adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3901adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3902adfc5217SJeff Kirsher #define PXP2_REG_WR_TM_MPS					 0x1205e0
3903adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3904adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3905adfc5217SJeff Kirsher #define PXP2_REG_WR_TSDM_MPS					 0x1205d4
3906adfc5217SJeff Kirsher /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
3907adfc5217SJeff Kirsher    threshold then has_payload indication will be asserted; the default value
3908adfc5217SJeff Kirsher    should be equal to &gt;  write MBS size! */
3909adfc5217SJeff Kirsher #define PXP2_REG_WR_USDMDP_TH					 0x120348
3910adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3911adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3912adfc5217SJeff Kirsher #define PXP2_REG_WR_USDM_MPS					 0x1205cc
3913adfc5217SJeff Kirsher /* [RW 2] 0 - 128B;  - 256B;  - 512B;  - 1024B; when the payload in the
3914adfc5217SJeff Kirsher    buffer reaches this number has_payload will be asserted */
3915adfc5217SJeff Kirsher #define PXP2_REG_WR_XSDM_MPS					 0x1205d8
3916adfc5217SJeff Kirsher /* [R 1] debug only: Indication if PSWHST arbiter is idle */
3917adfc5217SJeff Kirsher #define PXP_REG_HST_ARB_IS_IDLE 				 0x103004
3918adfc5217SJeff Kirsher /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
3919adfc5217SJeff Kirsher    this client is waiting for the arbiter. */
3920adfc5217SJeff Kirsher #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB			 0x103008
3921adfc5217SJeff Kirsher /* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
3922adfc5217SJeff Kirsher    block. Should be used for close the gates. */
3923adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_DOORBELLS				 0x1030a4
3924adfc5217SJeff Kirsher /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
3925adfc5217SJeff Kirsher    should update according to 'hst_discard_doorbells' register when the state
3926adfc5217SJeff Kirsher    machine is idle */
3927adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS			 0x1030a0
3928adfc5217SJeff Kirsher /* [RW 1] When 1; new internal writes arriving to the block are discarded.
3929adfc5217SJeff Kirsher    Should be used for close the gates. */
3930adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_INTERNAL_WRITES			 0x1030a8
3931adfc5217SJeff Kirsher /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
3932adfc5217SJeff Kirsher    means this PSWHST is discarding inputs from this client. Each bit should
3933adfc5217SJeff Kirsher    update according to 'hst_discard_internal_writes' register when the state
3934adfc5217SJeff Kirsher    machine is idle. */
3935adfc5217SJeff Kirsher #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS		 0x10309c
3936adfc5217SJeff Kirsher /* [WB 160] Used for initialization of the inbound interrupts memory */
3937adfc5217SJeff Kirsher #define PXP_REG_HST_INBOUND_INT 				 0x103800
3938b93288d5SAriel Elior /* [RW 7] Indirect access to the permission table. The fields are : {Valid;
3939b93288d5SAriel Elior  * VFID[5:0]}
3940b93288d5SAriel Elior  */
3941b93288d5SAriel Elior #define PXP_REG_HST_ZONE_PERMISSION_TABLE			 0x103400
3942adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
3943adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_MASK_0					 0x103074
3944adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_MASK_1					 0x103084
3945adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
3946adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_0					 0x103068
3947adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_1					 0x103078
3948adfc5217SJeff Kirsher /* [RC 32] Interrupt register #0 read clear */
3949adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_CLR_0				 0x10306c
3950adfc5217SJeff Kirsher #define PXP_REG_PXP_INT_STS_CLR_1				 0x10307c
3951adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
3952adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_MASK					 0x103094
3953adfc5217SJeff Kirsher /* [R 26] Parity register #0 read */
3954adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_STS					 0x103088
3955adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
3956adfc5217SJeff Kirsher #define PXP_REG_PXP_PRTY_STS_CLR				 0x10308c
3957adfc5217SJeff Kirsher /* [RW 4] The activity counter initial increment value sent in the load
3958adfc5217SJeff Kirsher    request */
3959adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_0					 0x168040
3960adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_1					 0x168044
3961adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_2					 0x168048
3962adfc5217SJeff Kirsher #define QM_REG_ACTCTRINITVAL_3					 0x16804c
3963adfc5217SJeff Kirsher /* [RW 32] The base logical address (in bytes) of each physical queue. The
3964adfc5217SJeff Kirsher    index I represents the physical queue number. The 12 lsbs are ignore and
3965adfc5217SJeff Kirsher    considered zero so practically there are only 20 bits in this register;
3966adfc5217SJeff Kirsher    queues 63-0 */
3967adfc5217SJeff Kirsher #define QM_REG_BASEADDR 					 0x168900
3968adfc5217SJeff Kirsher /* [RW 32] The base logical address (in bytes) of each physical queue. The
3969adfc5217SJeff Kirsher    index I represents the physical queue number. The 12 lsbs are ignore and
3970adfc5217SJeff Kirsher    considered zero so practically there are only 20 bits in this register;
3971adfc5217SJeff Kirsher    queues 127-64 */
3972adfc5217SJeff Kirsher #define QM_REG_BASEADDR_EXT_A					 0x16e100
3973adfc5217SJeff Kirsher /* [RW 16] The byte credit cost for each task. This value is for both ports */
3974adfc5217SJeff Kirsher #define QM_REG_BYTECRDCOST					 0x168234
3975adfc5217SJeff Kirsher /* [RW 16] The initial byte credit value for both ports. */
3976adfc5217SJeff Kirsher #define QM_REG_BYTECRDINITVAL					 0x168238
3977adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3978adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 31-0 */
3979adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_LSB					 0x168228
3980adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3981adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 95-64 */
3982adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_LSB_EXT_A				 0x16e520
3983adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3984adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 63-32 */
3985adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_MSB					 0x168224
3986adfc5217SJeff Kirsher /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3987adfc5217SJeff Kirsher    queue uses port 0 else it uses port 1; queues 127-96 */
3988adfc5217SJeff Kirsher #define QM_REG_BYTECRDPORT_MSB_EXT_A				 0x16e51c
3989adfc5217SJeff Kirsher /* [RW 16] The byte credit value that if above the QM is considered almost
3990adfc5217SJeff Kirsher    full */
3991adfc5217SJeff Kirsher #define QM_REG_BYTECREDITAFULLTHR				 0x168094
3992adfc5217SJeff Kirsher /* [RW 4] The initial credit for interface */
3993adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_0					 0x1680cc
3994adfc5217SJeff Kirsher #define QM_REG_BYTECRDCMDQ_0					 0x16e6e8
3995adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_1					 0x1680d0
3996adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_2					 0x1680d4
3997adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_3					 0x1680d8
3998adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_4					 0x1680dc
3999adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_5					 0x1680e0
4000adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_6					 0x1680e4
4001adfc5217SJeff Kirsher #define QM_REG_CMINITCRD_7					 0x1680e8
4002adfc5217SJeff Kirsher /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
4003adfc5217SJeff Kirsher    is masked */
4004adfc5217SJeff Kirsher #define QM_REG_CMINTEN						 0x1680ec
4005adfc5217SJeff Kirsher /* [RW 12] A bit vector which indicates which one of the queues are tied to
4006adfc5217SJeff Kirsher    interface 0 */
4007adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_0					 0x1681f4
4008adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_1					 0x1681f8
4009adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_2					 0x1681fc
4010adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_3					 0x168200
4011adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_4					 0x168204
4012adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_5					 0x168208
4013adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_6					 0x16820c
4014adfc5217SJeff Kirsher #define QM_REG_CMINTVOQMASK_7					 0x168210
4015adfc5217SJeff Kirsher /* [RW 20] The number of connections divided by 16 which dictates the size
4016adfc5217SJeff Kirsher    of each queue which belongs to even function number. */
4017adfc5217SJeff Kirsher #define QM_REG_CONNNUM_0					 0x168020
4018adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 4 */
4019adfc5217SJeff Kirsher #define QM_REG_CQM_WRC_FIFOLVL					 0x168018
4020adfc5217SJeff Kirsher /* [RW 8] The context regions sent in the CFC load request */
4021adfc5217SJeff Kirsher #define QM_REG_CTXREG_0 					 0x168030
4022adfc5217SJeff Kirsher #define QM_REG_CTXREG_1 					 0x168034
4023adfc5217SJeff Kirsher #define QM_REG_CTXREG_2 					 0x168038
4024adfc5217SJeff Kirsher #define QM_REG_CTXREG_3 					 0x16803c
4025adfc5217SJeff Kirsher /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
4026adfc5217SJeff Kirsher    bypass enable */
4027adfc5217SJeff Kirsher #define QM_REG_ENBYPVOQMASK					 0x16823c
4028adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
4029adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 31-0 */
4030adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_LSB					 0x168220
4031adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
4032adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 95-64 */
4033adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_LSB_EXT_A				 0x16e518
4034adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
4035adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 63-32 */
4036adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_MSB					 0x16821c
4037adfc5217SJeff Kirsher /* [RW 32] A bit mask per each physical queue. If a bit is set then the
4038adfc5217SJeff Kirsher    physical queue uses the byte credit; queues 127-96 */
4039adfc5217SJeff Kirsher #define QM_REG_ENBYTECRD_MSB_EXT_A				 0x16e514
4040adfc5217SJeff Kirsher /* [RW 4] If cleared then the secondary interface will not be served by the
4041adfc5217SJeff Kirsher    RR arbiter */
4042adfc5217SJeff Kirsher #define QM_REG_ENSEC						 0x1680f0
4043adfc5217SJeff Kirsher /* [RW 32] NA */
4044adfc5217SJeff Kirsher #define QM_REG_FUNCNUMSEL_LSB					 0x168230
4045adfc5217SJeff Kirsher /* [RW 32] NA */
4046adfc5217SJeff Kirsher #define QM_REG_FUNCNUMSEL_MSB					 0x16822c
4047adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
4048adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 31:0 */
4049adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_LSB 				 0x168218
4050adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
4051adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 95-64 */
4052adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_LSB_EXT_A				 0x16e510
4053adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
4054adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 63:32 */
4055adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_MSB 				 0x168214
4056adfc5217SJeff Kirsher /* [RW 32] A mask register to mask the Almost empty signals which will not
4057adfc5217SJeff Kirsher    be use for the almost empty indication to the HW block; queues 127-96 */
4058adfc5217SJeff Kirsher #define QM_REG_HWAEMPTYMASK_MSB_EXT_A				 0x16e50c
4059adfc5217SJeff Kirsher /* [RW 4] The number of outstanding request to CFC */
4060adfc5217SJeff Kirsher #define QM_REG_OUTLDREQ 					 0x168804
4061adfc5217SJeff Kirsher /* [RC 1] A flag to indicate that overflow error occurred in one of the
4062adfc5217SJeff Kirsher    queues. */
4063adfc5217SJeff Kirsher #define QM_REG_OVFERROR 					 0x16805c
4064adfc5217SJeff Kirsher /* [RC 7] the Q where the overflow occurs */
4065adfc5217SJeff Kirsher #define QM_REG_OVFQNUM						 0x168058
4066adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 15-0 */
4067adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE0					 0x168410
4068adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 31-16 */
4069adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE1					 0x168414
4070adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 47-32 */
4071adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE2					 0x16e684
4072adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 63-48 */
4073adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE3					 0x16e688
4074adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 79-64 */
4075adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE4					 0x16e68c
4076adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 95-80 */
4077adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE5					 0x16e690
4078adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 111-96 */
4079adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE6					 0x16e694
4080adfc5217SJeff Kirsher /* [R 16] Pause state for physical queues 127-112 */
4081adfc5217SJeff Kirsher #define QM_REG_PAUSESTATE7					 0x16e698
4082adfc5217SJeff Kirsher /* [RW 2] The PCI attributes field used in the PCI request. */
4083adfc5217SJeff Kirsher #define QM_REG_PCIREQAT 					 0x168054
4084adfc5217SJeff Kirsher #define QM_REG_PF_EN						 0x16e70c
4085adfc5217SJeff Kirsher /* [R 24] The number of tasks stored in the QM for the PF. only even
4086adfc5217SJeff Kirsher  * functions are valid in E2 (odd I registers will be hard wired to 0) */
4087adfc5217SJeff Kirsher #define QM_REG_PF_USG_CNT_0					 0x16e040
4088adfc5217SJeff Kirsher /* [R 16] NOT USED */
4089adfc5217SJeff Kirsher #define QM_REG_PORT0BYTECRD					 0x168300
4090adfc5217SJeff Kirsher /* [R 16] The byte credit of port 1 */
4091adfc5217SJeff Kirsher #define QM_REG_PORT1BYTECRD					 0x168304
4092adfc5217SJeff Kirsher /* [RW 3] pci function number of queues 15-0 */
4093adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_0					 0x16e6bc
4094adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_1					 0x16e6c0
4095adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_2					 0x16e6c4
4096adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_3					 0x16e6c8
4097adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_4					 0x16e6cc
4098adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_5					 0x16e6d0
4099adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_6					 0x16e6d4
4100adfc5217SJeff Kirsher #define QM_REG_PQ2PCIFUNC_7					 0x16e6d8
4101adfc5217SJeff Kirsher /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
4102adfc5217SJeff Kirsher    ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
4103adfc5217SJeff Kirsher    bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
4104adfc5217SJeff Kirsher #define QM_REG_PTRTBL						 0x168a00
4105adfc5217SJeff Kirsher /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
4106adfc5217SJeff Kirsher    ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
4107adfc5217SJeff Kirsher    bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
4108adfc5217SJeff Kirsher #define QM_REG_PTRTBL_EXT_A					 0x16e200
4109adfc5217SJeff Kirsher /* [RW 2] Interrupt mask register #0 read/write */
4110adfc5217SJeff Kirsher #define QM_REG_QM_INT_MASK					 0x168444
4111adfc5217SJeff Kirsher /* [R 2] Interrupt register #0 read */
4112adfc5217SJeff Kirsher #define QM_REG_QM_INT_STS					 0x168438
4113adfc5217SJeff Kirsher /* [RW 12] Parity mask register #0 read/write */
4114adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_MASK					 0x168454
4115adfc5217SJeff Kirsher /* [R 12] Parity register #0 read */
4116adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_STS					 0x168448
4117adfc5217SJeff Kirsher /* [RC 12] Parity register #0 read clear */
4118adfc5217SJeff Kirsher #define QM_REG_QM_PRTY_STS_CLR					 0x16844c
4119adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
4120adfc5217SJeff Kirsher #define QM_REG_QSTATUS_HIGH					 0x16802c
4121adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
4122adfc5217SJeff Kirsher #define QM_REG_QSTATUS_HIGH_EXT_A				 0x16e408
4123adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
4124adfc5217SJeff Kirsher #define QM_REG_QSTATUS_LOW					 0x168028
4125adfc5217SJeff Kirsher /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
4126adfc5217SJeff Kirsher #define QM_REG_QSTATUS_LOW_EXT_A				 0x16e404
4127adfc5217SJeff Kirsher /* [R 24] The number of tasks queued for each queue; queues 63-0 */
4128adfc5217SJeff Kirsher #define QM_REG_QTASKCTR_0					 0x168308
4129adfc5217SJeff Kirsher /* [R 24] The number of tasks queued for each queue; queues 127-64 */
4130adfc5217SJeff Kirsher #define QM_REG_QTASKCTR_EXT_A_0 				 0x16e584
4131adfc5217SJeff Kirsher /* [RW 4] Queue tied to VOQ */
4132adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_0					 0x1680f4
4133adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_10					 0x16811c
4134adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_100					 0x16e49c
4135adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_101					 0x16e4a0
4136adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_102					 0x16e4a4
4137adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_103					 0x16e4a8
4138adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_104					 0x16e4ac
4139adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_105					 0x16e4b0
4140adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_106					 0x16e4b4
4141adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_107					 0x16e4b8
4142adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_108					 0x16e4bc
4143adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_109					 0x16e4c0
4144adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_11					 0x168120
4145adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_110					 0x16e4c4
4146adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_111					 0x16e4c8
4147adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_112					 0x16e4cc
4148adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_113					 0x16e4d0
4149adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_114					 0x16e4d4
4150adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_115					 0x16e4d8
4151adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_116					 0x16e4dc
4152adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_117					 0x16e4e0
4153adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_118					 0x16e4e4
4154adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_119					 0x16e4e8
4155adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_12					 0x168124
4156adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_120					 0x16e4ec
4157adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_121					 0x16e4f0
4158adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_122					 0x16e4f4
4159adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_123					 0x16e4f8
4160adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_124					 0x16e4fc
4161adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_125					 0x16e500
4162adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_126					 0x16e504
4163adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_127					 0x16e508
4164adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_13					 0x168128
4165adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_14					 0x16812c
4166adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_15					 0x168130
4167adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_16					 0x168134
4168adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_17					 0x168138
4169adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_21					 0x168148
4170adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_22					 0x16814c
4171adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_23					 0x168150
4172adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_24					 0x168154
4173adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_25					 0x168158
4174adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_26					 0x16815c
4175adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_27					 0x168160
4176adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_28					 0x168164
4177adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_29					 0x168168
4178adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_30					 0x16816c
4179adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_31					 0x168170
4180adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_32					 0x168174
4181adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_33					 0x168178
4182adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_34					 0x16817c
4183adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_35					 0x168180
4184adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_36					 0x168184
4185adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_37					 0x168188
4186adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_38					 0x16818c
4187adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_39					 0x168190
4188adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_40					 0x168194
4189adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_41					 0x168198
4190adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_42					 0x16819c
4191adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_43					 0x1681a0
4192adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_44					 0x1681a4
4193adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_45					 0x1681a8
4194adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_46					 0x1681ac
4195adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_47					 0x1681b0
4196adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_48					 0x1681b4
4197adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_49					 0x1681b8
4198adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_5					 0x168108
4199adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_50					 0x1681bc
4200adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_51					 0x1681c0
4201adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_52					 0x1681c4
4202adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_53					 0x1681c8
4203adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_54					 0x1681cc
4204adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_55					 0x1681d0
4205adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_56					 0x1681d4
4206adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_57					 0x1681d8
4207adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_58					 0x1681dc
4208adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_59					 0x1681e0
4209adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_6					 0x16810c
4210adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_60					 0x1681e4
4211adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_61					 0x1681e8
4212adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_62					 0x1681ec
4213adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_63					 0x1681f0
4214adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_64					 0x16e40c
4215adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_65					 0x16e410
4216adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_69					 0x16e420
4217adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_7					 0x168110
4218adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_70					 0x16e424
4219adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_71					 0x16e428
4220adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_72					 0x16e42c
4221adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_73					 0x16e430
4222adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_74					 0x16e434
4223adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_75					 0x16e438
4224adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_76					 0x16e43c
4225adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_77					 0x16e440
4226adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_78					 0x16e444
4227adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_79					 0x16e448
4228adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_8					 0x168114
4229adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_80					 0x16e44c
4230adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_81					 0x16e450
4231adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_85					 0x16e460
4232adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_86					 0x16e464
4233adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_87					 0x16e468
4234adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_88					 0x16e46c
4235adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_89					 0x16e470
4236adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_9					 0x168118
4237adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_90					 0x16e474
4238adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_91					 0x16e478
4239adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_92					 0x16e47c
4240adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_93					 0x16e480
4241adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_94					 0x16e484
4242adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_95					 0x16e488
4243adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_96					 0x16e48c
4244adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_97					 0x16e490
4245adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_98					 0x16e494
4246adfc5217SJeff Kirsher #define QM_REG_QVOQIDX_99					 0x16e498
4247adfc5217SJeff Kirsher /* [RW 1] Initialization bit command */
4248adfc5217SJeff Kirsher #define QM_REG_SOFT_RESET					 0x168428
4249adfc5217SJeff Kirsher /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
4250adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_0					 0x16809c
4251adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_1					 0x1680a0
4252adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_2					 0x1680a4
4253adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_4					 0x1680ac
4254adfc5217SJeff Kirsher #define QM_REG_TASKCRDCOST_5					 0x1680b0
4255adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 3 */
4256adfc5217SJeff Kirsher #define QM_REG_TQM_WRC_FIFOLVL					 0x168010
4257adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 2 */
4258adfc5217SJeff Kirsher #define QM_REG_UQM_WRC_FIFOLVL					 0x168008
4259adfc5217SJeff Kirsher /* [RC 32] Credit update error register */
4260adfc5217SJeff Kirsher #define QM_REG_VOQCRDERRREG					 0x168408
4261adfc5217SJeff Kirsher /* [R 16] The credit value for each VOQ */
4262adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_0					 0x1682d0
4263adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_1					 0x1682d4
4264adfc5217SJeff Kirsher #define QM_REG_VOQCREDIT_4					 0x1682e0
4265adfc5217SJeff Kirsher /* [RW 16] The credit value that if above the QM is considered almost full */
4266adfc5217SJeff Kirsher #define QM_REG_VOQCREDITAFULLTHR				 0x168090
4267adfc5217SJeff Kirsher /* [RW 16] The init and maximum credit for each VoQ */
4268adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_0					 0x168060
4269adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_1					 0x168064
4270adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_2					 0x168068
4271adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_4					 0x168070
4272adfc5217SJeff Kirsher #define QM_REG_VOQINITCREDIT_5					 0x168074
4273adfc5217SJeff Kirsher /* [RW 1] The port of which VOQ belongs */
4274adfc5217SJeff Kirsher #define QM_REG_VOQPORT_0					 0x1682a0
4275adfc5217SJeff Kirsher #define QM_REG_VOQPORT_1					 0x1682a4
4276adfc5217SJeff Kirsher #define QM_REG_VOQPORT_2					 0x1682a8
4277adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4278adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_LSB					 0x168240
4279adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4280adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_LSB_EXT_A				 0x16e524
4281adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4282adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_MSB					 0x168244
4283adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4284adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_0_MSB_EXT_A				 0x16e528
4285adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4286adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_LSB					 0x168290
4287adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4288adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_LSB_EXT_A				 0x16e574
4289adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4290adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_MSB					 0x168294
4291adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4292adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_10_MSB_EXT_A				 0x16e578
4293adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4294adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_LSB					 0x168298
4295adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4296adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_LSB_EXT_A				 0x16e57c
4297adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4298adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_MSB					 0x16829c
4299adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4300adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_11_MSB_EXT_A				 0x16e580
4301adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4302adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_LSB					 0x168248
4303adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4304adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_LSB_EXT_A				 0x16e52c
4305adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4306adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_MSB					 0x16824c
4307adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4308adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_1_MSB_EXT_A				 0x16e530
4309adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4310adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_LSB					 0x168250
4311adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4312adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_LSB_EXT_A				 0x16e534
4313adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4314adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_MSB					 0x168254
4315adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4316adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_2_MSB_EXT_A				 0x16e538
4317adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4318adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_LSB					 0x168258
4319adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4320adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_LSB_EXT_A				 0x16e53c
4321adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4322adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_3_MSB_EXT_A				 0x16e540
4323adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4324adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_LSB					 0x168260
4325adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4326adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_LSB_EXT_A				 0x16e544
4327adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4328adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_MSB					 0x168264
4329adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4330adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_4_MSB_EXT_A				 0x16e548
4331adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4332adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_LSB					 0x168268
4333adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4334adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_LSB_EXT_A				 0x16e54c
4335adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4336adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_MSB					 0x16826c
4337adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4338adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_5_MSB_EXT_A				 0x16e550
4339adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4340adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_LSB					 0x168270
4341adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4342adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_LSB_EXT_A				 0x16e554
4343adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4344adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_MSB					 0x168274
4345adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4346adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_6_MSB_EXT_A				 0x16e558
4347adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4348adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_LSB					 0x168278
4349adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4350adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_LSB_EXT_A				 0x16e55c
4351adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4352adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_MSB					 0x16827c
4353adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4354adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_7_MSB_EXT_A				 0x16e560
4355adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4356adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_LSB					 0x168280
4357adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4358adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_LSB_EXT_A				 0x16e564
4359adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4360adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_MSB					 0x168284
4361adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4362adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_8_MSB_EXT_A				 0x16e568
4363adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4364adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_LSB					 0x168288
4365adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4366adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_LSB_EXT_A				 0x16e56c
4367adfc5217SJeff Kirsher /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4368adfc5217SJeff Kirsher #define QM_REG_VOQQMASK_9_MSB_EXT_A				 0x16e570
4369adfc5217SJeff Kirsher /* [RW 32] Wrr weights */
4370adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_0					 0x16880c
4371adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_1					 0x168810
4372adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_10					 0x168814
4373adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_11					 0x168818
4374adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_12					 0x16881c
4375adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_13					 0x168820
4376adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_14					 0x168824
4377adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_15					 0x168828
4378adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_16					 0x16e000
4379adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_17					 0x16e004
4380adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_18					 0x16e008
4381adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_19					 0x16e00c
4382adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_2					 0x16882c
4383adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_20					 0x16e010
4384adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_21					 0x16e014
4385adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_22					 0x16e018
4386adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_23					 0x16e01c
4387adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_24					 0x16e020
4388adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_25					 0x16e024
4389adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_26					 0x16e028
4390adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_27					 0x16e02c
4391adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_28					 0x16e030
4392adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_29					 0x16e034
4393adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_3					 0x168830
4394adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_30					 0x16e038
4395adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_31					 0x16e03c
4396adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_4					 0x168834
4397adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_5					 0x168838
4398adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_6					 0x16883c
4399adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_7					 0x168840
4400adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_8					 0x168844
4401adfc5217SJeff Kirsher #define QM_REG_WRRWEIGHTS_9					 0x168848
4402adfc5217SJeff Kirsher /* [R 6] Keep the fill level of the fifo from write client 1 */
4403adfc5217SJeff Kirsher #define QM_REG_XQM_WRC_FIFOLVL					 0x168000
4404adfc5217SJeff Kirsher /* [W 1] reset to parity interrupt */
4405adfc5217SJeff Kirsher #define SEM_FAST_REG_PARITY_RST					 0x18840
4406adfc5217SJeff Kirsher #define SRC_REG_COUNTFREE0					 0x40500
4407adfc5217SJeff Kirsher /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
4408adfc5217SJeff Kirsher    ports. If set the searcher support 8 functions. */
4409adfc5217SJeff Kirsher #define SRC_REG_E1HMF_ENABLE					 0x404cc
4410adfc5217SJeff Kirsher #define SRC_REG_FIRSTFREE0					 0x40510
4411adfc5217SJeff Kirsher #define SRC_REG_KEYRSS0_0					 0x40408
4412adfc5217SJeff Kirsher #define SRC_REG_KEYRSS0_7					 0x40424
4413adfc5217SJeff Kirsher #define SRC_REG_KEYRSS1_9					 0x40454
4414adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_0					 0x40458
4415adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_1					 0x4045c
4416adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_2					 0x40460
4417adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_3					 0x40464
4418adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_4					 0x40468
4419adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_5					 0x4046c
4420adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_6					 0x40470
4421adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_7					 0x40474
4422adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_8					 0x40478
4423adfc5217SJeff Kirsher #define SRC_REG_KEYSEARCH_9					 0x4047c
4424adfc5217SJeff Kirsher #define SRC_REG_LASTFREE0					 0x40530
4425adfc5217SJeff Kirsher #define SRC_REG_NUMBER_HASH_BITS0				 0x40400
4426adfc5217SJeff Kirsher /* [RW 1] Reset internal state machines. */
4427adfc5217SJeff Kirsher #define SRC_REG_SOFT_RST					 0x4049c
4428adfc5217SJeff Kirsher /* [R 3] Interrupt register #0 read */
4429adfc5217SJeff Kirsher #define SRC_REG_SRC_INT_STS					 0x404ac
4430adfc5217SJeff Kirsher /* [RW 3] Parity mask register #0 read/write */
4431adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_MASK					 0x404c8
4432adfc5217SJeff Kirsher /* [R 3] Parity register #0 read */
4433adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_STS					 0x404bc
4434adfc5217SJeff Kirsher /* [RC 3] Parity register #0 read clear */
4435adfc5217SJeff Kirsher #define SRC_REG_SRC_PRTY_STS_CLR				 0x404c0
4436adfc5217SJeff Kirsher /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
4437adfc5217SJeff Kirsher #define TCM_REG_CAM_OCCUP					 0x5017c
4438adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4439adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4440adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4441adfc5217SJeff Kirsher #define TCM_REG_CDU_AG_RD_IFEN					 0x50034
4442adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4443adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
4444adfc5217SJeff Kirsher    activity. */
4445adfc5217SJeff Kirsher #define TCM_REG_CDU_AG_WR_IFEN					 0x50030
4446adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4447adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4448adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4449adfc5217SJeff Kirsher #define TCM_REG_CDU_SM_RD_IFEN					 0x5003c
4450adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4451adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
4452adfc5217SJeff Kirsher    normal activity. */
4453adfc5217SJeff Kirsher #define TCM_REG_CDU_SM_WR_IFEN					 0x50038
4454adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4455adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4456adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
4457adfc5217SJeff Kirsher #define TCM_REG_CFC_INIT_CRD					 0x50204
4458adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4459adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4460adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4461adfc5217SJeff Kirsher #define TCM_REG_CP_WEIGHT					 0x500c0
4462adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4463adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4464adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4465adfc5217SJeff Kirsher #define TCM_REG_CSEM_IFEN					 0x5002c
4466adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#9
4467adfc5217SJeff Kirsher    interface. */
4468adfc5217SJeff Kirsher #define TCM_REG_CSEM_LENGTH_MIS 				 0x50174
4469adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4470adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4471adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4472adfc5217SJeff Kirsher #define TCM_REG_CSEM_WEIGHT					 0x500bc
4473adfc5217SJeff Kirsher /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
4474adfc5217SJeff Kirsher #define TCM_REG_ERR_EVNT_ID					 0x500a0
4475adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
4476adfc5217SJeff Kirsher #define TCM_REG_ERR_TCM_HDR					 0x5009c
4477adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
4478adfc5217SJeff Kirsher #define TCM_REG_EXPR_EVNT_ID					 0x500a4
4479adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4480adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4481adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4482adfc5217SJeff Kirsher #define TCM_REG_FIC0_INIT_CRD					 0x5020c
4483adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4484adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
4485adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
4486adfc5217SJeff Kirsher #define TCM_REG_FIC1_INIT_CRD					 0x50210
4487adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4488adfc5217SJeff Kirsher    - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
4489adfc5217SJeff Kirsher    ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
4490adfc5217SJeff Kirsher    ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
4491adfc5217SJeff Kirsher #define TCM_REG_GR_ARB_TYPE					 0x50114
4492adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4493adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel is the
44940eb11dfeSWang Qing    complement of the other 3 groups. */
4495adfc5217SJeff Kirsher #define TCM_REG_GR_LD0_PR					 0x5011c
4496adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4497adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel is the
44980eb11dfeSWang Qing    complement of the other 3 groups. */
4499adfc5217SJeff Kirsher #define TCM_REG_GR_LD1_PR					 0x50120
4500adfc5217SJeff Kirsher /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
4501adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. The double REG-pairs are
4502adfc5217SJeff Kirsher    used to align to STORM context row size of 128 bits. The offset of these
4503adfc5217SJeff Kirsher    data in the STORM context is always 0. Index _i stands for the connection
4504adfc5217SJeff Kirsher    type (one of 16). */
4505adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_0					 0x50050
4506adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_1					 0x50054
4507adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_2					 0x50058
4508adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_3					 0x5005c
4509adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_4					 0x50060
4510adfc5217SJeff Kirsher #define TCM_REG_N_SM_CTX_LD_5					 0x50064
4511adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
4512adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4513adfc5217SJeff Kirsher    if 1 - normal activity. */
4514adfc5217SJeff Kirsher #define TCM_REG_PBF_IFEN					 0x50024
4515adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#7
4516adfc5217SJeff Kirsher    interface. */
4517adfc5217SJeff Kirsher #define TCM_REG_PBF_LENGTH_MIS					 0x5016c
4518adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
4519adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4520adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4521adfc5217SJeff Kirsher #define TCM_REG_PBF_WEIGHT					 0x500b4
4522adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM0_0					 0x500e0
4523adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM0_1					 0x500e4
4524adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM1_0					 0x500e8
4525adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM1_1					 0x500ec
4526adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM2_0					 0x500f0
4527adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM2_1					 0x500f4
4528adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM3_0					 0x500f8
4529adfc5217SJeff Kirsher #define TCM_REG_PHYS_QNUM3_1					 0x500fc
4530adfc5217SJeff Kirsher /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
4531adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4532adfc5217SJeff Kirsher    if 1 - normal activity. */
4533adfc5217SJeff Kirsher #define TCM_REG_PRS_IFEN					 0x50020
4534adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#6
4535adfc5217SJeff Kirsher    interface. */
4536adfc5217SJeff Kirsher #define TCM_REG_PRS_LENGTH_MIS					 0x50168
4537adfc5217SJeff Kirsher /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
4538adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4539adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4540adfc5217SJeff Kirsher #define TCM_REG_PRS_WEIGHT					 0x500b0
4541adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
4542adfc5217SJeff Kirsher #define TCM_REG_STOP_EVNT_ID					 0x500a8
4543adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the STORM
4544adfc5217SJeff Kirsher    interface. */
4545adfc5217SJeff Kirsher #define TCM_REG_STORM_LENGTH_MIS				 0x50160
4546adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4547adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4548adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4549adfc5217SJeff Kirsher #define TCM_REG_STORM_TCM_IFEN					 0x50010
4550adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4551adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4552adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4553adfc5217SJeff Kirsher #define TCM_REG_STORM_WEIGHT					 0x500ac
4554adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4555adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4556adfc5217SJeff Kirsher    if 1 - normal activity. */
4557adfc5217SJeff Kirsher #define TCM_REG_TCM_CFC_IFEN					 0x50040
4558adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
4559adfc5217SJeff Kirsher #define TCM_REG_TCM_INT_MASK					 0x501dc
4560adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
4561adfc5217SJeff Kirsher #define TCM_REG_TCM_INT_STS					 0x501d0
4562adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
4563adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_MASK					 0x501ec
4564adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
4565adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_STS					 0x501e0
4566adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
4567adfc5217SJeff Kirsher #define TCM_REG_TCM_PRTY_STS_CLR				 0x501e4
4568adfc5217SJeff Kirsher /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
4569adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4570adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
4571adfc5217SJeff Kirsher    when the input message Reg1WbFlg isn't set. */
4572adfc5217SJeff Kirsher #define TCM_REG_TCM_REG0_SZ					 0x500d8
4573adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4574adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4575adfc5217SJeff Kirsher    if 1 - normal activity. */
4576adfc5217SJeff Kirsher #define TCM_REG_TCM_STORM0_IFEN 				 0x50004
4577adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4578adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4579adfc5217SJeff Kirsher    if 1 - normal activity. */
4580adfc5217SJeff Kirsher #define TCM_REG_TCM_STORM1_IFEN 				 0x50008
4581adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4582adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
4583adfc5217SJeff Kirsher    if 1 - normal activity. */
4584adfc5217SJeff Kirsher #define TCM_REG_TCM_TQM_IFEN					 0x5000c
4585adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4586adfc5217SJeff Kirsher #define TCM_REG_TCM_TQM_USE_Q					 0x500d4
4587adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
4588adfc5217SJeff Kirsher #define TCM_REG_TM_TCM_HDR					 0x50098
4589adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4590adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4591adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4592adfc5217SJeff Kirsher #define TCM_REG_TM_TCM_IFEN					 0x5001c
4593adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4594adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4595adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4596adfc5217SJeff Kirsher #define TCM_REG_TM_WEIGHT					 0x500d0
4597adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4598adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4599adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
4600adfc5217SJeff Kirsher #define TCM_REG_TQM_INIT_CRD					 0x5021c
4601adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4602adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4603adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4604adfc5217SJeff Kirsher #define TCM_REG_TQM_P_WEIGHT					 0x500c8
4605adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4606adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4607adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4608adfc5217SJeff Kirsher #define TCM_REG_TQM_S_WEIGHT					 0x500cc
4609adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
4610adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_HDR_P					 0x50090
4611adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
4612adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_HDR_S					 0x50094
4613adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4614adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4615adfc5217SJeff Kirsher    if 1 - normal activity. */
4616adfc5217SJeff Kirsher #define TCM_REG_TQM_TCM_IFEN					 0x50014
4617adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4618adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
4619adfc5217SJeff Kirsher    if 1 - normal activity. */
4620adfc5217SJeff Kirsher #define TCM_REG_TSDM_IFEN					 0x50018
4621adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the SDM
4622adfc5217SJeff Kirsher    interface. */
4623adfc5217SJeff Kirsher #define TCM_REG_TSDM_LENGTH_MIS 				 0x50164
4624adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4625adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4626adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4627adfc5217SJeff Kirsher #define TCM_REG_TSDM_WEIGHT					 0x500c4
4628adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
4629adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4630adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4631adfc5217SJeff Kirsher #define TCM_REG_USEM_IFEN					 0x50028
4632adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the In#8
4633adfc5217SJeff Kirsher    interface. */
4634adfc5217SJeff Kirsher #define TCM_REG_USEM_LENGTH_MIS 				 0x50170
4635adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
4636adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4637adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4638adfc5217SJeff Kirsher #define TCM_REG_USEM_WEIGHT					 0x500b8
4639adfc5217SJeff Kirsher /* [RW 21] Indirect access to the descriptor table of the XX protection
4640adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - length of the message; 15:6] - message
4641adfc5217SJeff Kirsher    pointer; 20:16] - next pointer. */
4642adfc5217SJeff Kirsher #define TCM_REG_XX_DESCR_TABLE					 0x50280
4643adfc5217SJeff Kirsher #define TCM_REG_XX_DESCR_TABLE_SIZE				 29
4644adfc5217SJeff Kirsher /* [R 6] Use to read the value of XX protection Free counter. */
4645adfc5217SJeff Kirsher #define TCM_REG_XX_FREE 					 0x50178
4646adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
4647adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
4648adfc5217SJeff Kirsher    messages. Max credit available - 127.Write writes the initial credit
4649adfc5217SJeff Kirsher    value; read returns the current value of the credit counter. Must be
4650adfc5217SJeff Kirsher    initialized to 19 at start-up. */
4651adfc5217SJeff Kirsher #define TCM_REG_XX_INIT_CRD					 0x50220
4652adfc5217SJeff Kirsher /* [RW 6] Maximum link list size (messages locked) per connection in the XX
4653adfc5217SJeff Kirsher    protection. */
4654adfc5217SJeff Kirsher #define TCM_REG_XX_MAX_LL_SZ					 0x50044
4655adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
4656adfc5217SJeff Kirsher    protection. ~tcm_registers_xx_free.xx_free is read on read. */
4657adfc5217SJeff Kirsher #define TCM_REG_XX_MSG_NUM					 0x50224
4658adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4659adfc5217SJeff Kirsher #define TCM_REG_XX_OVFL_EVNT_ID 				 0x50048
4660adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4661adfc5217SJeff Kirsher    The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
4662adfc5217SJeff Kirsher    header pointer. */
4663adfc5217SJeff Kirsher #define TCM_REG_XX_TABLE					 0x50240
4664adfc5217SJeff Kirsher /* [RW 4] Load value for cfc ac credit cnt. */
4665adfc5217SJeff Kirsher #define TM_REG_CFC_AC_CRDCNT_VAL				 0x164208
4666adfc5217SJeff Kirsher /* [RW 4] Load value for cfc cld credit cnt. */
4667adfc5217SJeff Kirsher #define TM_REG_CFC_CLD_CRDCNT_VAL				 0x164210
4668adfc5217SJeff Kirsher /* [RW 8] Client0 context region. */
4669adfc5217SJeff Kirsher #define TM_REG_CL0_CONT_REGION					 0x164030
4670adfc5217SJeff Kirsher /* [RW 8] Client1 context region. */
4671adfc5217SJeff Kirsher #define TM_REG_CL1_CONT_REGION					 0x164034
4672adfc5217SJeff Kirsher /* [RW 8] Client2 context region. */
4673adfc5217SJeff Kirsher #define TM_REG_CL2_CONT_REGION					 0x164038
4674adfc5217SJeff Kirsher /* [RW 2] Client in High priority client number. */
4675adfc5217SJeff Kirsher #define TM_REG_CLIN_PRIOR0_CLIENT				 0x164024
4676adfc5217SJeff Kirsher /* [RW 4] Load value for clout0 cred cnt. */
4677adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT0_VAL				 0x164220
4678adfc5217SJeff Kirsher /* [RW 4] Load value for clout1 cred cnt. */
4679adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT1_VAL				 0x164228
4680adfc5217SJeff Kirsher /* [RW 4] Load value for clout2 cred cnt. */
4681adfc5217SJeff Kirsher #define TM_REG_CLOUT_CRDCNT2_VAL				 0x164230
4682adfc5217SJeff Kirsher /* [RW 1] Enable client0 input. */
4683adfc5217SJeff Kirsher #define TM_REG_EN_CL0_INPUT					 0x164008
4684adfc5217SJeff Kirsher /* [RW 1] Enable client1 input. */
4685adfc5217SJeff Kirsher #define TM_REG_EN_CL1_INPUT					 0x16400c
4686adfc5217SJeff Kirsher /* [RW 1] Enable client2 input. */
4687adfc5217SJeff Kirsher #define TM_REG_EN_CL2_INPUT					 0x164010
4688adfc5217SJeff Kirsher #define TM_REG_EN_LINEAR0_TIMER 				 0x164014
4689adfc5217SJeff Kirsher /* [RW 1] Enable real time counter. */
4690adfc5217SJeff Kirsher #define TM_REG_EN_REAL_TIME_CNT 				 0x1640d8
4691adfc5217SJeff Kirsher /* [RW 1] Enable for Timers state machines. */
4692adfc5217SJeff Kirsher #define TM_REG_EN_TIMERS					 0x164000
4693adfc5217SJeff Kirsher /* [RW 4] Load value for expiration credit cnt. CFC max number of
4694adfc5217SJeff Kirsher    outstanding load requests for timers (expiration) context loading. */
4695adfc5217SJeff Kirsher #define TM_REG_EXP_CRDCNT_VAL					 0x164238
4696adfc5217SJeff Kirsher /* [RW 32] Linear0 logic address. */
4697adfc5217SJeff Kirsher #define TM_REG_LIN0_LOGIC_ADDR					 0x164240
4698adfc5217SJeff Kirsher /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
4699adfc5217SJeff Kirsher #define TM_REG_LIN0_MAX_ACTIVE_CID				 0x164048
4700adfc5217SJeff Kirsher /* [ST 16] Linear0 Number of scans counter. */
4701adfc5217SJeff Kirsher #define TM_REG_LIN0_NUM_SCANS					 0x1640a0
4702adfc5217SJeff Kirsher /* [WB 64] Linear0 phy address. */
4703adfc5217SJeff Kirsher #define TM_REG_LIN0_PHY_ADDR					 0x164270
4704adfc5217SJeff Kirsher /* [RW 1] Linear0 physical address valid. */
4705adfc5217SJeff Kirsher #define TM_REG_LIN0_PHY_ADDR_VALID				 0x164248
4706adfc5217SJeff Kirsher #define TM_REG_LIN0_SCAN_ON					 0x1640d0
4707adfc5217SJeff Kirsher /* [RW 24] Linear0 array scan timeout. */
4708adfc5217SJeff Kirsher #define TM_REG_LIN0_SCAN_TIME					 0x16403c
4709adfc5217SJeff Kirsher #define TM_REG_LIN0_VNIC_UC					 0x164128
4710adfc5217SJeff Kirsher /* [RW 32] Linear1 logic address. */
4711adfc5217SJeff Kirsher #define TM_REG_LIN1_LOGIC_ADDR					 0x164250
4712adfc5217SJeff Kirsher /* [WB 64] Linear1 phy address. */
4713adfc5217SJeff Kirsher #define TM_REG_LIN1_PHY_ADDR					 0x164280
4714adfc5217SJeff Kirsher /* [RW 1] Linear1 physical address valid. */
4715adfc5217SJeff Kirsher #define TM_REG_LIN1_PHY_ADDR_VALID				 0x164258
4716adfc5217SJeff Kirsher /* [RW 6] Linear timer set_clear fifo threshold. */
4717adfc5217SJeff Kirsher #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR			 0x164070
4718adfc5217SJeff Kirsher /* [RW 2] Load value for pci arbiter credit cnt. */
4719adfc5217SJeff Kirsher #define TM_REG_PCIARB_CRDCNT_VAL				 0x164260
4720adfc5217SJeff Kirsher /* [RW 20] The amount of hardware cycles for each timer tick. */
4721adfc5217SJeff Kirsher #define TM_REG_TIMER_TICK_SIZE					 0x16401c
4722adfc5217SJeff Kirsher /* [RW 8] Timers Context region. */
4723adfc5217SJeff Kirsher #define TM_REG_TM_CONTEXT_REGION				 0x164044
4724adfc5217SJeff Kirsher /* [RW 1] Interrupt mask register #0 read/write */
4725adfc5217SJeff Kirsher #define TM_REG_TM_INT_MASK					 0x1640fc
4726adfc5217SJeff Kirsher /* [R 1] Interrupt register #0 read */
4727adfc5217SJeff Kirsher #define TM_REG_TM_INT_STS					 0x1640f0
4728adfc5217SJeff Kirsher /* [RW 7] Parity mask register #0 read/write */
4729adfc5217SJeff Kirsher #define TM_REG_TM_PRTY_MASK					 0x16410c
47306bf07b8eSYuval Mintz /* [R 7] Parity register #0 read */
47316bf07b8eSYuval Mintz #define TM_REG_TM_PRTY_STS					 0x164100
4732adfc5217SJeff Kirsher /* [RC 7] Parity register #0 read clear */
4733adfc5217SJeff Kirsher #define TM_REG_TM_PRTY_STS_CLR					 0x164104
4734adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
4735adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_0				 0x42038
4736adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_1				 0x4203c
4737adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_2				 0x42040
4738adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_3				 0x42044
4739adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_EVENT_4				 0x42048
4740adfc5217SJeff Kirsher /* [RW 1] The T bit for aggregated interrupt 0 */
4741adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_T_0					 0x420b8
4742adfc5217SJeff Kirsher #define TSDM_REG_AGG_INT_T_1					 0x420bc
4743adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4744adfc5217SJeff Kirsher #define TSDM_REG_CFC_RSP_START_ADDR				 0x42008
4745adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
4746adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX0				 0x4201c
4747adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
4748adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX1				 0x42020
4749adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
4750adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX2				 0x42024
4751adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
4752adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_MAX3				 0x42028
4753adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
4754adfc5217SJeff Kirsher    counters. */
4755adfc5217SJeff Kirsher #define TSDM_REG_CMP_COUNTER_START_ADDR 			 0x4200c
4756adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_IN1					 0x42238
4757adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_IN2					 0x4223c
4758adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_OUT1					 0x42240
4759adfc5217SJeff Kirsher #define TSDM_REG_ENABLE_OUT2					 0x42244
4760adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
4761adfc5217SJeff Kirsher    interface without receiving any ACK. */
4762adfc5217SJeff Kirsher #define TSDM_REG_INIT_CREDIT_PXP_CTRL				 0x424bc
4763adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
4764adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0x4227c
4765adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
4766adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_PKT_END_MSG				 0x42274
4767adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
4768adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0x42278
4769adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
4770adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q0_CMD					 0x42248
4771adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
4772adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q10_CMD 				 0x4226c
4773adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
4774adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q11_CMD 				 0x42270
4775adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
4776adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q1_CMD					 0x4224c
4777adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
4778adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q3_CMD					 0x42250
4779adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
4780adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q4_CMD					 0x42254
4781adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
4782adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q5_CMD					 0x42258
4783adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
4784adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q6_CMD					 0x4225c
4785adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
4786adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q7_CMD					 0x42260
4787adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
4788adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q8_CMD					 0x42264
4789adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
4790adfc5217SJeff Kirsher #define TSDM_REG_NUM_OF_Q9_CMD					 0x42268
4791adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the packet end message */
4792adfc5217SJeff Kirsher #define TSDM_REG_PCK_END_MSG_START_ADDR 			 0x42014
4793adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
4794adfc5217SJeff Kirsher #define TSDM_REG_Q_COUNTER_START_ADDR				 0x42010
4795adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4796adfc5217SJeff Kirsher #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0x42548
4797adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
4798adfc5217SJeff Kirsher #define TSDM_REG_SYNC_PARSER_EMPTY				 0x42550
4799adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
4800adfc5217SJeff Kirsher #define TSDM_REG_SYNC_SYNC_EMPTY				 0x42558
4801adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
4802adfc5217SJeff Kirsher    ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
4803adfc5217SJeff Kirsher #define TSDM_REG_TIMER_TICK					 0x42000
4804adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
4805adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_MASK_0				 0x4229c
4806adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_MASK_1				 0x422ac
4807adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
4808adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_STS_0 				 0x42290
4809adfc5217SJeff Kirsher #define TSDM_REG_TSDM_INT_STS_1 				 0x422a0
4810adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
4811adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_MASK 				 0x422bc
4812adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
4813adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_STS					 0x422b0
4814adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
4815adfc5217SJeff Kirsher #define TSDM_REG_TSDM_PRTY_STS_CLR				 0x422b4
4816adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
4817adfc5217SJeff Kirsher #define TSEM_REG_ARB_CYCLE_SIZE 				 0x180034
4818adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
4819adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4820adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4821adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT0					 0x180020
4822adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
4823adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4824adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4825adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
4826adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT1					 0x180024
4827adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
4828adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4829adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4830adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4831adfc5217SJeff Kirsher    and ~tsem_registers_arb_element1.arb_element1 */
4832adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT2					 0x180028
4833adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
4834adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4835adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4836adfc5217SJeff Kirsher    not be equal to register ~tsem_registers_arb_element0.arb_element0 and
4837adfc5217SJeff Kirsher    ~tsem_registers_arb_element1.arb_element1 and
4838adfc5217SJeff Kirsher    ~tsem_registers_arb_element2.arb_element2 */
4839adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT3					 0x18002c
4840adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
4841adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4842adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
4843adfc5217SJeff Kirsher    Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4844adfc5217SJeff Kirsher    and ~tsem_registers_arb_element1.arb_element1 and
4845adfc5217SJeff Kirsher    ~tsem_registers_arb_element2.arb_element2 and
4846adfc5217SJeff Kirsher    ~tsem_registers_arb_element3.arb_element3 */
4847adfc5217SJeff Kirsher #define TSEM_REG_ARB_ELEMENT4					 0x180030
4848adfc5217SJeff Kirsher #define TSEM_REG_ENABLE_IN					 0x1800a4
4849adfc5217SJeff Kirsher #define TSEM_REG_ENABLE_OUT					 0x1800a8
4850adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
4851adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
4852adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
4853adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
4854adfc5217SJeff Kirsher #define TSEM_REG_FAST_MEMORY					 0x1a0000
4855adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
4856adfc5217SJeff Kirsher    by the microcode */
4857adfc5217SJeff Kirsher #define TSEM_REG_FIC0_DISABLE					 0x180224
4858adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
4859adfc5217SJeff Kirsher    by the microcode */
4860adfc5217SJeff Kirsher #define TSEM_REG_FIC1_DISABLE					 0x180234
4861adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
4862adfc5217SJeff Kirsher    the middle of the work */
4863adfc5217SJeff Kirsher #define TSEM_REG_INT_TABLE					 0x180400
4864adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4865adfc5217SJeff Kirsher    FIC0 */
4866adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FIC0					 0x180000
4867adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
4868adfc5217SJeff Kirsher    FIC1 */
4869adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FIC1					 0x180004
4870adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4871adfc5217SJeff Kirsher    FOC0 */
4872adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC0					 0x180008
4873adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4874adfc5217SJeff Kirsher    FOC1 */
4875adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC1					 0x18000c
4876adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4877adfc5217SJeff Kirsher    FOC2 */
4878adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC2					 0x180010
4879adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
4880adfc5217SJeff Kirsher    FOC3 */
4881adfc5217SJeff Kirsher #define TSEM_REG_MSG_NUM_FOC3					 0x180014
4882adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
4883adfc5217SJeff Kirsher    during run_time by the microcode */
4884adfc5217SJeff Kirsher #define TSEM_REG_PAS_DISABLE					 0x18024c
4885adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
4886adfc5217SJeff Kirsher #define TSEM_REG_PASSIVE_BUFFER 				 0x181000
4887adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4888adfc5217SJeff Kirsher #define TSEM_REG_PRAM						 0x1c0000
4889adfc5217SJeff Kirsher /* [R 8] Valid sleeping threads indication have bit per thread */
4890adfc5217SJeff Kirsher #define TSEM_REG_SLEEP_THREADS_VALID				 0x18026c
4891adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
4892adfc5217SJeff Kirsher #define TSEM_REG_SLOW_EXT_STORE_EMPTY				 0x1802a0
4893adfc5217SJeff Kirsher /* [RW 8] List of free threads . There is a bit per thread. */
4894adfc5217SJeff Kirsher #define TSEM_REG_THREADS_LIST					 0x1802e4
4895adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
4896adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_CLR_0				 0x180118
4897adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_CLR_1				 0x180128
4898adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
4899adfc5217SJeff Kirsher #define TSEM_REG_TS_0_AS					 0x180038
4900adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
4901adfc5217SJeff Kirsher #define TSEM_REG_TS_10_AS					 0x180060
4902adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
4903adfc5217SJeff Kirsher #define TSEM_REG_TS_11_AS					 0x180064
4904adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
4905adfc5217SJeff Kirsher #define TSEM_REG_TS_12_AS					 0x180068
4906adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
4907adfc5217SJeff Kirsher #define TSEM_REG_TS_13_AS					 0x18006c
4908adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
4909adfc5217SJeff Kirsher #define TSEM_REG_TS_14_AS					 0x180070
4910adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
4911adfc5217SJeff Kirsher #define TSEM_REG_TS_15_AS					 0x180074
4912adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
4913adfc5217SJeff Kirsher #define TSEM_REG_TS_16_AS					 0x180078
4914adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
4915adfc5217SJeff Kirsher #define TSEM_REG_TS_17_AS					 0x18007c
4916adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
4917adfc5217SJeff Kirsher #define TSEM_REG_TS_18_AS					 0x180080
4918adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
4919adfc5217SJeff Kirsher #define TSEM_REG_TS_1_AS					 0x18003c
4920adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
4921adfc5217SJeff Kirsher #define TSEM_REG_TS_2_AS					 0x180040
4922adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
4923adfc5217SJeff Kirsher #define TSEM_REG_TS_3_AS					 0x180044
4924adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
4925adfc5217SJeff Kirsher #define TSEM_REG_TS_4_AS					 0x180048
4926adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
4927adfc5217SJeff Kirsher #define TSEM_REG_TS_5_AS					 0x18004c
4928adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
4929adfc5217SJeff Kirsher #define TSEM_REG_TS_6_AS					 0x180050
4930adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
4931adfc5217SJeff Kirsher #define TSEM_REG_TS_7_AS					 0x180054
4932adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
4933adfc5217SJeff Kirsher #define TSEM_REG_TS_8_AS					 0x180058
4934adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
4935adfc5217SJeff Kirsher #define TSEM_REG_TS_9_AS					 0x18005c
4936adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
4937adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_MASK_0				 0x180100
4938adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_MASK_1				 0x180110
4939adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
4940adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_STS_0 				 0x1800f4
4941adfc5217SJeff Kirsher #define TSEM_REG_TSEM_INT_STS_1 				 0x180104
4942adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
4943adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_MASK_0				 0x180120
4944adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_MASK_1				 0x180130
4945adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
4946adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_0				 0x180114
4947adfc5217SJeff Kirsher #define TSEM_REG_TSEM_PRTY_STS_1				 0x180124
4948adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
4949adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
4950adfc5217SJeff Kirsher #define TSEM_REG_VFPF_ERR_NUM					 0x180380
4951adfc5217SJeff Kirsher /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
4952adfc5217SJeff Kirsher  * [10:8] of the address should be the offset within the accessed LCID
4953adfc5217SJeff Kirsher  * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
4954adfc5217SJeff Kirsher  * LCID100. The RBC address should be 12'ha64. */
4955adfc5217SJeff Kirsher #define UCM_REG_AG_CTX						 0xe2000
4956adfc5217SJeff Kirsher /* [R 5] Used to read the XX protection CAM occupancy counter. */
4957adfc5217SJeff Kirsher #define UCM_REG_CAM_OCCUP					 0xe0170
4958adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4959adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4960adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4961adfc5217SJeff Kirsher #define UCM_REG_CDU_AG_RD_IFEN					 0xe0038
4962adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4963adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
4964adfc5217SJeff Kirsher    activity. */
4965adfc5217SJeff Kirsher #define UCM_REG_CDU_AG_WR_IFEN					 0xe0034
4966adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4967adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
4968adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
4969adfc5217SJeff Kirsher #define UCM_REG_CDU_SM_RD_IFEN					 0xe0040
4970adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4971adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
4972adfc5217SJeff Kirsher    normal activity. */
4973adfc5217SJeff Kirsher #define UCM_REG_CDU_SM_WR_IFEN					 0xe003c
4974adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4975adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
4976adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
4977adfc5217SJeff Kirsher #define UCM_REG_CFC_INIT_CRD					 0xe0204
4978adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4979adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4980adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4981adfc5217SJeff Kirsher #define UCM_REG_CP_WEIGHT					 0xe00c4
4982adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4983adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4984adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4985adfc5217SJeff Kirsher #define UCM_REG_CSEM_IFEN					 0xe0028
4986adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4987adfc5217SJeff Kirsher    at the csem interface is detected. */
4988adfc5217SJeff Kirsher #define UCM_REG_CSEM_LENGTH_MIS 				 0xe0160
4989adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4990adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
4991adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
4992adfc5217SJeff Kirsher #define UCM_REG_CSEM_WEIGHT					 0xe00b8
4993adfc5217SJeff Kirsher /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
4994adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
4995adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
4996adfc5217SJeff Kirsher #define UCM_REG_DORQ_IFEN					 0xe0030
4997adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
4998adfc5217SJeff Kirsher    at the dorq interface is detected. */
4999adfc5217SJeff Kirsher #define UCM_REG_DORQ_LENGTH_MIS 				 0xe0168
5000adfc5217SJeff Kirsher /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5001adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5002adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5003adfc5217SJeff Kirsher #define UCM_REG_DORQ_WEIGHT					 0xe00c0
5004adfc5217SJeff Kirsher /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
5005adfc5217SJeff Kirsher #define UCM_REG_ERR_EVNT_ID					 0xe00a4
5006adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
5007adfc5217SJeff Kirsher #define UCM_REG_ERR_UCM_HDR					 0xe00a0
5008adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
5009adfc5217SJeff Kirsher #define UCM_REG_EXPR_EVNT_ID					 0xe00a8
5010adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
5011adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5012adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5013adfc5217SJeff Kirsher #define UCM_REG_FIC0_INIT_CRD					 0xe020c
5014adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
5015adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5016adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5017adfc5217SJeff Kirsher #define UCM_REG_FIC1_INIT_CRD					 0xe0210
5018adfc5217SJeff Kirsher /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
5019adfc5217SJeff Kirsher    - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
5020adfc5217SJeff Kirsher    ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
5021adfc5217SJeff Kirsher    ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
5022adfc5217SJeff Kirsher #define UCM_REG_GR_ARB_TYPE					 0xe0144
5023adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5024adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel group is
50250eb11dfeSWang Qing    complement to the others. */
5026adfc5217SJeff Kirsher #define UCM_REG_GR_LD0_PR					 0xe014c
5027adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5028adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Store channel group is
50290eb11dfeSWang Qing    complement to the others. */
5030adfc5217SJeff Kirsher #define UCM_REG_GR_LD1_PR					 0xe0150
5031adfc5217SJeff Kirsher /* [RW 2] The queue index for invalidate counter flag decision. */
5032adfc5217SJeff Kirsher #define UCM_REG_INV_CFLG_Q					 0xe00e4
5033adfc5217SJeff Kirsher /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
5034adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. the double REG-pairs are
5035adfc5217SJeff Kirsher    used in order to align to STORM context row size of 128 bits. The offset
5036adfc5217SJeff Kirsher    of these data in the STORM context is always 0. Index _i stands for the
5037adfc5217SJeff Kirsher    connection type (one of 16). */
5038adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_0					 0xe0054
5039adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_1					 0xe0058
5040adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_2					 0xe005c
5041adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_3					 0xe0060
5042adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_4					 0xe0064
5043adfc5217SJeff Kirsher #define UCM_REG_N_SM_CTX_LD_5					 0xe0068
5044adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM0_0					 0xe0110
5045adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM0_1					 0xe0114
5046adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM1_0					 0xe0118
5047adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM1_1					 0xe011c
5048adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM2_0					 0xe0120
5049adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM2_1					 0xe0124
5050adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM3_0					 0xe0128
5051adfc5217SJeff Kirsher #define UCM_REG_PHYS_QNUM3_1					 0xe012c
5052adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
5053adfc5217SJeff Kirsher #define UCM_REG_STOP_EVNT_ID					 0xe00ac
5054adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
5055adfc5217SJeff Kirsher    at the STORM interface is detected. */
5056adfc5217SJeff Kirsher #define UCM_REG_STORM_LENGTH_MIS				 0xe0154
5057adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5058adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5059adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5060adfc5217SJeff Kirsher #define UCM_REG_STORM_UCM_IFEN					 0xe0010
5061adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5062adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5063adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5064adfc5217SJeff Kirsher #define UCM_REG_STORM_WEIGHT					 0xe00b0
5065adfc5217SJeff Kirsher /* [RW 4] Timers output initial credit. Max credit available - 15.Write
5066adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5067adfc5217SJeff Kirsher    credit counter. Must be initialized to 4 at start-up. */
5068adfc5217SJeff Kirsher #define UCM_REG_TM_INIT_CRD					 0xe021c
5069adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
5070adfc5217SJeff Kirsher #define UCM_REG_TM_UCM_HDR					 0xe009c
5071adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5072adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5073adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5074adfc5217SJeff Kirsher #define UCM_REG_TM_UCM_IFEN					 0xe001c
5075adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5076adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5077adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5078adfc5217SJeff Kirsher #define UCM_REG_TM_WEIGHT					 0xe00d4
5079adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5080adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5081adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5082adfc5217SJeff Kirsher #define UCM_REG_TSEM_IFEN					 0xe0024
5083adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
5084adfc5217SJeff Kirsher    at the tsem interface is detected. */
5085adfc5217SJeff Kirsher #define UCM_REG_TSEM_LENGTH_MIS 				 0xe015c
5086adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5087adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5088adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5089adfc5217SJeff Kirsher #define UCM_REG_TSEM_WEIGHT					 0xe00b4
5090adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5091adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5092adfc5217SJeff Kirsher    if 1 - normal activity. */
5093adfc5217SJeff Kirsher #define UCM_REG_UCM_CFC_IFEN					 0xe0044
5094adfc5217SJeff Kirsher /* [RW 11] Interrupt mask register #0 read/write */
5095adfc5217SJeff Kirsher #define UCM_REG_UCM_INT_MASK					 0xe01d4
5096adfc5217SJeff Kirsher /* [R 11] Interrupt register #0 read */
5097adfc5217SJeff Kirsher #define UCM_REG_UCM_INT_STS					 0xe01c8
5098adfc5217SJeff Kirsher /* [RW 27] Parity mask register #0 read/write */
5099adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_MASK					 0xe01e4
5100adfc5217SJeff Kirsher /* [R 27] Parity register #0 read */
5101adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_STS					 0xe01d8
5102adfc5217SJeff Kirsher /* [RC 27] Parity register #0 read clear */
5103adfc5217SJeff Kirsher #define UCM_REG_UCM_PRTY_STS_CLR				 0xe01dc
5104adfc5217SJeff Kirsher /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
5105adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5106adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
5107adfc5217SJeff Kirsher    when the Reg1WbFlg isn't set. */
5108adfc5217SJeff Kirsher #define UCM_REG_UCM_REG0_SZ					 0xe00dc
5109adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5110adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5111adfc5217SJeff Kirsher    if 1 - normal activity. */
5112adfc5217SJeff Kirsher #define UCM_REG_UCM_STORM0_IFEN 				 0xe0004
5113adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5114adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5115adfc5217SJeff Kirsher    if 1 - normal activity. */
5116adfc5217SJeff Kirsher #define UCM_REG_UCM_STORM1_IFEN 				 0xe0008
5117adfc5217SJeff Kirsher /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5118adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5119adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5120adfc5217SJeff Kirsher #define UCM_REG_UCM_TM_IFEN					 0xe0020
5121adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5122adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5123adfc5217SJeff Kirsher    if 1 - normal activity. */
5124adfc5217SJeff Kirsher #define UCM_REG_UCM_UQM_IFEN					 0xe000c
5125adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
5126adfc5217SJeff Kirsher #define UCM_REG_UCM_UQM_USE_Q					 0xe00d8
5127adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
5128adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
5129adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
5130adfc5217SJeff Kirsher #define UCM_REG_UQM_INIT_CRD					 0xe0220
5131adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5132adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5133adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5134adfc5217SJeff Kirsher #define UCM_REG_UQM_P_WEIGHT					 0xe00cc
5135adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5136adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5137adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5138adfc5217SJeff Kirsher #define UCM_REG_UQM_S_WEIGHT					 0xe00d0
5139adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
5140adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_HDR_P					 0xe0094
5141adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
5142adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_HDR_S					 0xe0098
5143adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5144adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5145adfc5217SJeff Kirsher    if 1 - normal activity. */
5146adfc5217SJeff Kirsher #define UCM_REG_UQM_UCM_IFEN					 0xe0014
5147adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5148adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5149adfc5217SJeff Kirsher    if 1 - normal activity. */
5150adfc5217SJeff Kirsher #define UCM_REG_USDM_IFEN					 0xe0018
5151adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
5152adfc5217SJeff Kirsher    at the SDM interface is detected. */
5153adfc5217SJeff Kirsher #define UCM_REG_USDM_LENGTH_MIS 				 0xe0158
5154adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5155adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5156adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5157adfc5217SJeff Kirsher #define UCM_REG_USDM_WEIGHT					 0xe00c8
5158adfc5217SJeff Kirsher /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
5159adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5160adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5161adfc5217SJeff Kirsher #define UCM_REG_XSEM_IFEN					 0xe002c
5162adfc5217SJeff Kirsher /* [RC 1] Set when the message length mismatch (relative to last indication)
5163adfc5217SJeff Kirsher    at the xsem interface isdetected. */
5164adfc5217SJeff Kirsher #define UCM_REG_XSEM_LENGTH_MIS 				 0xe0164
5165adfc5217SJeff Kirsher /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
5166adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5167adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5168adfc5217SJeff Kirsher #define UCM_REG_XSEM_WEIGHT					 0xe00bc
5169adfc5217SJeff Kirsher /* [RW 20] Indirect access to the descriptor table of the XX protection
5170adfc5217SJeff Kirsher    mechanism. The fields are:[5:0] - message length; 14:6] - message
5171adfc5217SJeff Kirsher    pointer; 19:15] - next pointer. */
5172adfc5217SJeff Kirsher #define UCM_REG_XX_DESCR_TABLE					 0xe0280
5173adfc5217SJeff Kirsher #define UCM_REG_XX_DESCR_TABLE_SIZE				 27
5174adfc5217SJeff Kirsher /* [R 6] Use to read the XX protection Free counter. */
5175adfc5217SJeff Kirsher #define UCM_REG_XX_FREE 					 0xe016c
5176adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
5177adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
5178adfc5217SJeff Kirsher    messages. Write writes the initial credit value; read returns the current
5179adfc5217SJeff Kirsher    value of the credit counter. Must be initialized to 12 at start-up. */
5180adfc5217SJeff Kirsher #define UCM_REG_XX_INIT_CRD					 0xe0224
5181adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
5182adfc5217SJeff Kirsher    protection. ~ucm_registers_xx_free.xx_free read on read. */
5183adfc5217SJeff Kirsher #define UCM_REG_XX_MSG_NUM					 0xe0228
5184adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
5185adfc5217SJeff Kirsher #define UCM_REG_XX_OVFL_EVNT_ID 				 0xe004c
5186adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
5187adfc5217SJeff Kirsher    The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
5188adfc5217SJeff Kirsher    header pointer. */
5189adfc5217SJeff Kirsher #define UCM_REG_XX_TABLE					 0xe0300
5190e18c56b2SMintz Yuval #define UMAC_COMMAND_CONFIG_REG_HD_ENA				 (0x1<<10)
5191adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE			 (0x1<<28)
5192adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_LOOP_ENA			 (0x1<<15)
5193adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK			 (0x1<<24)
5194adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PAD_EN				 (0x1<<5)
5195adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE			 (0x1<<8)
5196adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_PROMIS_EN			 (0x1<<4)
5197adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_RX_ENA				 (0x1<<1)
5198adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_SW_RESET			 (0x1<<13)
5199adfc5217SJeff Kirsher #define UMAC_COMMAND_CONFIG_REG_TX_ENA				 (0x1<<0)
5200adfc5217SJeff Kirsher #define UMAC_REG_COMMAND_CONFIG					 0x8
520126964bb7SYuval Mintz /* [RW 16] This is the duration for which MAC must wait to go back to ACTIVE
520226964bb7SYuval Mintz  * state from LPI state when it receives packet for transmission. The
520326964bb7SYuval Mintz  * decrement unit is 1 micro-second. */
520426964bb7SYuval Mintz #define UMAC_REG_EEE_WAKE_TIMER					 0x6c
5205adfc5217SJeff Kirsher /* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
5206adfc5217SJeff Kirsher  * to bit 17 of the MAC address etc. */
5207adfc5217SJeff Kirsher #define UMAC_REG_MAC_ADDR0					 0xc
5208adfc5217SJeff Kirsher /* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
5209adfc5217SJeff Kirsher  * refers to Bit 1 of the MAC address etc. Bits 16 to 31 are reserved. */
5210adfc5217SJeff Kirsher #define UMAC_REG_MAC_ADDR1					 0x10
5211adfc5217SJeff Kirsher /* [RW 14] Defines a 14-Bit maximum frame length used by the MAC receive
5212adfc5217SJeff Kirsher  * logic to check frames. */
5213adfc5217SJeff Kirsher #define UMAC_REG_MAXFR						 0x14
521426964bb7SYuval Mintz #define UMAC_REG_UMAC_EEE_CTRL					 0x64
521526964bb7SYuval Mintz #define UMAC_UMAC_EEE_CTRL_REG_EEE_EN				 (0x1<<3)
5216adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
5217adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_0				 0xc4038
5218adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_1				 0xc403c
5219adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_2				 0xc4040
5220adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_4				 0xc4048
5221adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_5				 0xc404c
5222adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_EVENT_6				 0xc4050
5223adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5224adfc5217SJeff Kirsher    or auto-mask-mode (1) */
5225adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_0 				 0xc41b8
5226adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_1 				 0xc41bc
5227adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_4 				 0xc41c8
5228adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_5 				 0xc41cc
5229adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_MODE_6 				 0xc41d0
5230adfc5217SJeff Kirsher /* [RW 1] The T bit for aggregated interrupt 5 */
5231adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_T_5					 0xc40cc
5232adfc5217SJeff Kirsher #define USDM_REG_AGG_INT_T_6					 0xc40d0
5233adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5234adfc5217SJeff Kirsher #define USDM_REG_CFC_RSP_START_ADDR				 0xc4008
5235adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
5236adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX0				 0xc401c
5237adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
5238adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX1				 0xc4020
5239adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
5240adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX2				 0xc4024
5241adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
5242adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_MAX3				 0xc4028
5243adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
5244adfc5217SJeff Kirsher    counters. */
5245adfc5217SJeff Kirsher #define USDM_REG_CMP_COUNTER_START_ADDR 			 0xc400c
5246adfc5217SJeff Kirsher #define USDM_REG_ENABLE_IN1					 0xc4238
5247adfc5217SJeff Kirsher #define USDM_REG_ENABLE_IN2					 0xc423c
5248adfc5217SJeff Kirsher #define USDM_REG_ENABLE_OUT1					 0xc4240
5249adfc5217SJeff Kirsher #define USDM_REG_ENABLE_OUT2					 0xc4244
5250adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
5251adfc5217SJeff Kirsher    interface without receiving any ACK. */
5252adfc5217SJeff Kirsher #define USDM_REG_INIT_CREDIT_PXP_CTRL				 0xc44c0
5253adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
5254adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0xc4280
5255adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
5256adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_PKT_END_MSG				 0xc4278
5257adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
5258adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_PXP_ASYNC_REQ				 0xc427c
5259adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
5260adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q0_CMD					 0xc4248
5261adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
5262adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q10_CMD 				 0xc4270
5263adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
5264adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q11_CMD 				 0xc4274
5265adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
5266adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q1_CMD					 0xc424c
5267adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 2 */
5268adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q2_CMD					 0xc4250
5269adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
5270adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q3_CMD					 0xc4254
5271adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
5272adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q4_CMD					 0xc4258
5273adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
5274adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q5_CMD					 0xc425c
5275adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
5276adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q6_CMD					 0xc4260
5277adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
5278adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q7_CMD					 0xc4264
5279adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
5280adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q8_CMD					 0xc4268
5281adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
5282adfc5217SJeff Kirsher #define USDM_REG_NUM_OF_Q9_CMD					 0xc426c
5283adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the packet end message */
5284adfc5217SJeff Kirsher #define USDM_REG_PCK_END_MSG_START_ADDR 			 0xc4014
5285adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
5286adfc5217SJeff Kirsher #define USDM_REG_Q_COUNTER_START_ADDR				 0xc4010
5287adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5288adfc5217SJeff Kirsher #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0xc4550
5289adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
5290adfc5217SJeff Kirsher #define USDM_REG_SYNC_PARSER_EMPTY				 0xc4558
5291adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
5292adfc5217SJeff Kirsher #define USDM_REG_SYNC_SYNC_EMPTY				 0xc4560
5293adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
5294adfc5217SJeff Kirsher    ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
5295adfc5217SJeff Kirsher #define USDM_REG_TIMER_TICK					 0xc4000
5296adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5297adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_MASK_0				 0xc42a0
5298adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_MASK_1				 0xc42b0
5299adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5300adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_STS_0 				 0xc4294
5301adfc5217SJeff Kirsher #define USDM_REG_USDM_INT_STS_1 				 0xc42a4
5302adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
5303adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_MASK 				 0xc42c0
5304adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
5305adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_STS					 0xc42b4
5306adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
5307adfc5217SJeff Kirsher #define USDM_REG_USDM_PRTY_STS_CLR				 0xc42b8
5308adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
5309adfc5217SJeff Kirsher #define USEM_REG_ARB_CYCLE_SIZE 				 0x300034
5310adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
5311adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5312adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5313adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT0					 0x300020
5314adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
5315adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5316adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5317adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
5318adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT1					 0x300024
5319adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
5320adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5321adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5322adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0
5323adfc5217SJeff Kirsher    and ~usem_registers_arb_element1.arb_element1 */
5324adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT2					 0x300028
5325adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
5326adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5327adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5328adfc5217SJeff Kirsher    not be equal to register ~usem_registers_arb_element0.arb_element0 and
5329adfc5217SJeff Kirsher    ~usem_registers_arb_element1.arb_element1 and
5330adfc5217SJeff Kirsher    ~usem_registers_arb_element2.arb_element2 */
5331adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT3					 0x30002c
5332adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
5333adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5334adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5335adfc5217SJeff Kirsher    Could not be equal to register ~usem_registers_arb_element0.arb_element0
5336adfc5217SJeff Kirsher    and ~usem_registers_arb_element1.arb_element1 and
5337adfc5217SJeff Kirsher    ~usem_registers_arb_element2.arb_element2 and
5338adfc5217SJeff Kirsher    ~usem_registers_arb_element3.arb_element3 */
5339adfc5217SJeff Kirsher #define USEM_REG_ARB_ELEMENT4					 0x300030
5340adfc5217SJeff Kirsher #define USEM_REG_ENABLE_IN					 0x3000a4
5341adfc5217SJeff Kirsher #define USEM_REG_ENABLE_OUT					 0x3000a8
5342adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
5343adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
5344adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
5345adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
5346adfc5217SJeff Kirsher #define USEM_REG_FAST_MEMORY					 0x320000
5347adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
5348adfc5217SJeff Kirsher    by the microcode */
5349adfc5217SJeff Kirsher #define USEM_REG_FIC0_DISABLE					 0x300224
5350adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
5351adfc5217SJeff Kirsher    by the microcode */
5352adfc5217SJeff Kirsher #define USEM_REG_FIC1_DISABLE					 0x300234
5353adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
5354adfc5217SJeff Kirsher    the middle of the work */
5355adfc5217SJeff Kirsher #define USEM_REG_INT_TABLE					 0x300400
5356adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5357adfc5217SJeff Kirsher    FIC0 */
5358adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FIC0					 0x300000
5359adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5360adfc5217SJeff Kirsher    FIC1 */
5361adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FIC1					 0x300004
5362adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5363adfc5217SJeff Kirsher    FOC0 */
5364adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC0					 0x300008
5365adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5366adfc5217SJeff Kirsher    FOC1 */
5367adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC1					 0x30000c
5368adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5369adfc5217SJeff Kirsher    FOC2 */
5370adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC2					 0x300010
5371adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5372adfc5217SJeff Kirsher    FOC3 */
5373adfc5217SJeff Kirsher #define USEM_REG_MSG_NUM_FOC3					 0x300014
5374adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
5375adfc5217SJeff Kirsher    during run_time by the microcode */
5376adfc5217SJeff Kirsher #define USEM_REG_PAS_DISABLE					 0x30024c
5377adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
5378adfc5217SJeff Kirsher #define USEM_REG_PASSIVE_BUFFER 				 0x302000
5379adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5380adfc5217SJeff Kirsher #define USEM_REG_PRAM						 0x340000
5381adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
5382adfc5217SJeff Kirsher #define USEM_REG_SLEEP_THREADS_VALID				 0x30026c
5383adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5384adfc5217SJeff Kirsher #define USEM_REG_SLOW_EXT_STORE_EMPTY				 0x3002a0
5385adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
5386adfc5217SJeff Kirsher #define USEM_REG_THREADS_LIST					 0x3002e4
5387adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
5388adfc5217SJeff Kirsher #define USEM_REG_TS_0_AS					 0x300038
5389adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
5390adfc5217SJeff Kirsher #define USEM_REG_TS_10_AS					 0x300060
5391adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
5392adfc5217SJeff Kirsher #define USEM_REG_TS_11_AS					 0x300064
5393adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
5394adfc5217SJeff Kirsher #define USEM_REG_TS_12_AS					 0x300068
5395adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
5396adfc5217SJeff Kirsher #define USEM_REG_TS_13_AS					 0x30006c
5397adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
5398adfc5217SJeff Kirsher #define USEM_REG_TS_14_AS					 0x300070
5399adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
5400adfc5217SJeff Kirsher #define USEM_REG_TS_15_AS					 0x300074
5401adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
5402adfc5217SJeff Kirsher #define USEM_REG_TS_16_AS					 0x300078
5403adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
5404adfc5217SJeff Kirsher #define USEM_REG_TS_17_AS					 0x30007c
5405adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
5406adfc5217SJeff Kirsher #define USEM_REG_TS_18_AS					 0x300080
5407adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
5408adfc5217SJeff Kirsher #define USEM_REG_TS_1_AS					 0x30003c
5409adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
5410adfc5217SJeff Kirsher #define USEM_REG_TS_2_AS					 0x300040
5411adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
5412adfc5217SJeff Kirsher #define USEM_REG_TS_3_AS					 0x300044
5413adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
5414adfc5217SJeff Kirsher #define USEM_REG_TS_4_AS					 0x300048
5415adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
5416adfc5217SJeff Kirsher #define USEM_REG_TS_5_AS					 0x30004c
5417adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
5418adfc5217SJeff Kirsher #define USEM_REG_TS_6_AS					 0x300050
5419adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
5420adfc5217SJeff Kirsher #define USEM_REG_TS_7_AS					 0x300054
5421adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
5422adfc5217SJeff Kirsher #define USEM_REG_TS_8_AS					 0x300058
5423adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
5424adfc5217SJeff Kirsher #define USEM_REG_TS_9_AS					 0x30005c
5425adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5426adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_MASK_0				 0x300110
5427adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_MASK_1				 0x300120
5428adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5429adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_STS_0 				 0x300104
5430adfc5217SJeff Kirsher #define USEM_REG_USEM_INT_STS_1 				 0x300114
5431adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
5432adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_MASK_0				 0x300130
5433adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_MASK_1				 0x300140
5434adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
5435adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_0				 0x300124
5436adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_1				 0x300134
5437adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
5438adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_CLR_0				 0x300128
5439adfc5217SJeff Kirsher #define USEM_REG_USEM_PRTY_STS_CLR_1				 0x300138
5440adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5441adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5442adfc5217SJeff Kirsher #define USEM_REG_VFPF_ERR_NUM					 0x300380
5443adfc5217SJeff Kirsher #define VFC_MEMORIES_RST_REG_CAM_RST				 (0x1<<0)
5444adfc5217SJeff Kirsher #define VFC_MEMORIES_RST_REG_RAM_RST				 (0x1<<1)
5445adfc5217SJeff Kirsher #define VFC_REG_MEMORIES_RST					 0x1943c
5446adfc5217SJeff Kirsher /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
5447adfc5217SJeff Kirsher  * [12:8] of the address should be the offset within the accessed LCID
5448adfc5217SJeff Kirsher  * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
5449adfc5217SJeff Kirsher  * LCID100. The RBC address should be 13'ha64. */
5450adfc5217SJeff Kirsher #define XCM_REG_AG_CTX						 0x28000
5451adfc5217SJeff Kirsher /* [RW 2] The queue index for registration on Aux1 counter flag. */
5452adfc5217SJeff Kirsher #define XCM_REG_AUX1_Q						 0x20134
5453adfc5217SJeff Kirsher /* [RW 2] Per each decision rule the queue index to register to. */
5454adfc5217SJeff Kirsher #define XCM_REG_AUX_CNT_FLG_Q_19				 0x201b0
5455adfc5217SJeff Kirsher /* [R 5] Used to read the XX protection CAM occupancy counter. */
5456adfc5217SJeff Kirsher #define XCM_REG_CAM_OCCUP					 0x20244
5457adfc5217SJeff Kirsher /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
5458adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
5459adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
5460adfc5217SJeff Kirsher #define XCM_REG_CDU_AG_RD_IFEN					 0x20044
5461adfc5217SJeff Kirsher /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
5462adfc5217SJeff Kirsher    are disregarded; all other signals are treated as usual; if 1 - normal
5463adfc5217SJeff Kirsher    activity. */
5464adfc5217SJeff Kirsher #define XCM_REG_CDU_AG_WR_IFEN					 0x20040
5465adfc5217SJeff Kirsher /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
5466adfc5217SJeff Kirsher    disregarded; valid output is deasserted; all other signals are treated as
5467adfc5217SJeff Kirsher    usual; if 1 - normal activity. */
5468adfc5217SJeff Kirsher #define XCM_REG_CDU_SM_RD_IFEN					 0x2004c
5469adfc5217SJeff Kirsher /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
5470adfc5217SJeff Kirsher    input is disregarded; all other signals are treated as usual; if 1 -
5471adfc5217SJeff Kirsher    normal activity. */
5472adfc5217SJeff Kirsher #define XCM_REG_CDU_SM_WR_IFEN					 0x20048
5473adfc5217SJeff Kirsher /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
5474adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
5475adfc5217SJeff Kirsher    counter. Must be initialized to 1 at start-up. */
5476adfc5217SJeff Kirsher #define XCM_REG_CFC_INIT_CRD					 0x20404
5477adfc5217SJeff Kirsher /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
5478adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5479adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5480adfc5217SJeff Kirsher #define XCM_REG_CP_WEIGHT					 0x200dc
5481adfc5217SJeff Kirsher /* [RW 1] Input csem Interface enable. If 0 - the valid input is
5482adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5483adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5484adfc5217SJeff Kirsher #define XCM_REG_CSEM_IFEN					 0x20028
5485adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5486adfc5217SJeff Kirsher    the csem interface. */
5487adfc5217SJeff Kirsher #define XCM_REG_CSEM_LENGTH_MIS 				 0x20228
5488adfc5217SJeff Kirsher /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
5489adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5490adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5491adfc5217SJeff Kirsher #define XCM_REG_CSEM_WEIGHT					 0x200c4
5492adfc5217SJeff Kirsher /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
5493adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5494adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5495adfc5217SJeff Kirsher #define XCM_REG_DORQ_IFEN					 0x20030
5496adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5497adfc5217SJeff Kirsher    the dorq interface. */
5498adfc5217SJeff Kirsher #define XCM_REG_DORQ_LENGTH_MIS 				 0x20230
5499adfc5217SJeff Kirsher /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5500adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5501adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5502adfc5217SJeff Kirsher #define XCM_REG_DORQ_WEIGHT					 0x200cc
5503adfc5217SJeff Kirsher /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
5504adfc5217SJeff Kirsher #define XCM_REG_ERR_EVNT_ID					 0x200b0
5505adfc5217SJeff Kirsher /* [RW 28] The CM erroneous header for QM and Timers formatting. */
5506adfc5217SJeff Kirsher #define XCM_REG_ERR_XCM_HDR					 0x200ac
5507adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers expiration. */
5508adfc5217SJeff Kirsher #define XCM_REG_EXPR_EVNT_ID					 0x200b4
5509adfc5217SJeff Kirsher /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
5510adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5511adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5512adfc5217SJeff Kirsher #define XCM_REG_FIC0_INIT_CRD					 0x2040c
5513adfc5217SJeff Kirsher /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
5514adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5515adfc5217SJeff Kirsher    credit counter. Must be initialized to 64 at start-up. */
5516adfc5217SJeff Kirsher #define XCM_REG_FIC1_INIT_CRD					 0x20410
5517adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0				 0x20118
5518adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1				 0x2011c
5519adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0				 0x20108
5520adfc5217SJeff Kirsher #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1				 0x2010c
5521adfc5217SJeff Kirsher /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
5522adfc5217SJeff Kirsher    - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
5523adfc5217SJeff Kirsher    ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
5524adfc5217SJeff Kirsher    ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
5525adfc5217SJeff Kirsher #define XCM_REG_GR_ARB_TYPE					 0x2020c
5526adfc5217SJeff Kirsher /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5527adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Channel group is the
55280eb11dfeSWang Qing    complement of the other 3 groups. */
5529adfc5217SJeff Kirsher #define XCM_REG_GR_LD0_PR					 0x20214
5530adfc5217SJeff Kirsher /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5531adfc5217SJeff Kirsher    highest priority is 3. It is supposed that the Channel group is the
55320eb11dfeSWang Qing    complement of the other 3 groups. */
5533adfc5217SJeff Kirsher #define XCM_REG_GR_LD1_PR					 0x20218
5534adfc5217SJeff Kirsher /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
5535adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5536adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5537adfc5217SJeff Kirsher #define XCM_REG_NIG0_IFEN					 0x20038
5538adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5539adfc5217SJeff Kirsher    the nig0 interface. */
5540adfc5217SJeff Kirsher #define XCM_REG_NIG0_LENGTH_MIS 				 0x20238
5541adfc5217SJeff Kirsher /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
5542adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5543adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5544adfc5217SJeff Kirsher #define XCM_REG_NIG0_WEIGHT					 0x200d4
5545adfc5217SJeff Kirsher /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
5546adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5547adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5548adfc5217SJeff Kirsher #define XCM_REG_NIG1_IFEN					 0x2003c
5549adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5550adfc5217SJeff Kirsher    the nig1 interface. */
5551adfc5217SJeff Kirsher #define XCM_REG_NIG1_LENGTH_MIS 				 0x2023c
5552adfc5217SJeff Kirsher /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
5553adfc5217SJeff Kirsher    sent to STORM; for a specific connection type. The double REG-pairs are
5554adfc5217SJeff Kirsher    used in order to align to STORM context row size of 128 bits. The offset
5555adfc5217SJeff Kirsher    of these data in the STORM context is always 0. Index _i stands for the
5556adfc5217SJeff Kirsher    connection type (one of 16). */
5557adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_0					 0x20060
5558adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_1					 0x20064
5559adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_2					 0x20068
5560adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_3					 0x2006c
5561adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_4					 0x20070
5562adfc5217SJeff Kirsher #define XCM_REG_N_SM_CTX_LD_5					 0x20074
5563adfc5217SJeff Kirsher /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
5564adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5565adfc5217SJeff Kirsher    if 1 - normal activity. */
5566adfc5217SJeff Kirsher #define XCM_REG_PBF_IFEN					 0x20034
5567adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5568adfc5217SJeff Kirsher    the pbf interface. */
5569adfc5217SJeff Kirsher #define XCM_REG_PBF_LENGTH_MIS					 0x20234
5570adfc5217SJeff Kirsher /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
5571adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5572adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5573adfc5217SJeff Kirsher #define XCM_REG_PBF_WEIGHT					 0x200d0
5574adfc5217SJeff Kirsher #define XCM_REG_PHYS_QNUM3_0					 0x20100
5575adfc5217SJeff Kirsher #define XCM_REG_PHYS_QNUM3_1					 0x20104
5576adfc5217SJeff Kirsher /* [RW 8] The Event ID for Timers formatting in case of stop done. */
5577adfc5217SJeff Kirsher #define XCM_REG_STOP_EVNT_ID					 0x200b8
5578adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5579adfc5217SJeff Kirsher    the STORM interface. */
5580adfc5217SJeff Kirsher #define XCM_REG_STORM_LENGTH_MIS				 0x2021c
5581adfc5217SJeff Kirsher /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5582adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5583adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5584adfc5217SJeff Kirsher #define XCM_REG_STORM_WEIGHT					 0x200bc
5585adfc5217SJeff Kirsher /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5586adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5587adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5588adfc5217SJeff Kirsher #define XCM_REG_STORM_XCM_IFEN					 0x20010
5589adfc5217SJeff Kirsher /* [RW 4] Timers output initial credit. Max credit available - 15.Write
5590adfc5217SJeff Kirsher    writes the initial credit value; read returns the current value of the
5591adfc5217SJeff Kirsher    credit counter. Must be initialized to 4 at start-up. */
5592adfc5217SJeff Kirsher #define XCM_REG_TM_INIT_CRD					 0x2041c
5593adfc5217SJeff Kirsher /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5594adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5595adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5596adfc5217SJeff Kirsher #define XCM_REG_TM_WEIGHT					 0x200ec
5597adfc5217SJeff Kirsher /* [RW 28] The CM header for Timers expiration command. */
5598adfc5217SJeff Kirsher #define XCM_REG_TM_XCM_HDR					 0x200a8
5599adfc5217SJeff Kirsher /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5600adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5601adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5602adfc5217SJeff Kirsher #define XCM_REG_TM_XCM_IFEN					 0x2001c
5603adfc5217SJeff Kirsher /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5604adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5605adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5606adfc5217SJeff Kirsher #define XCM_REG_TSEM_IFEN					 0x20024
5607adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5608adfc5217SJeff Kirsher    the tsem interface. */
5609adfc5217SJeff Kirsher #define XCM_REG_TSEM_LENGTH_MIS 				 0x20224
5610adfc5217SJeff Kirsher /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5611adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5612adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5613adfc5217SJeff Kirsher #define XCM_REG_TSEM_WEIGHT					 0x200c0
5614adfc5217SJeff Kirsher /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
5615adfc5217SJeff Kirsher #define XCM_REG_UNA_GT_NXT_Q					 0x20120
5616adfc5217SJeff Kirsher /* [RW 1] Input usem Interface enable. If 0 - the valid input is
5617adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5618adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5619adfc5217SJeff Kirsher #define XCM_REG_USEM_IFEN					 0x2002c
5620adfc5217SJeff Kirsher /* [RC 1] Message length mismatch (relative to last indication) at the usem
5621adfc5217SJeff Kirsher    interface. */
5622adfc5217SJeff Kirsher #define XCM_REG_USEM_LENGTH_MIS 				 0x2022c
5623adfc5217SJeff Kirsher /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
5624adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5625adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5626adfc5217SJeff Kirsher #define XCM_REG_USEM_WEIGHT					 0x200c8
5627adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD00 				 0x201d4
5628adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD01 				 0x201d8
5629adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD10 				 0x201dc
5630adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_CMD11 				 0x201e0
5631adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL00				 0x201e4
5632adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL01				 0x201e8
5633adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL10				 0x201ec
5634adfc5217SJeff Kirsher #define XCM_REG_WU_DA_CNT_UPD_VAL11				 0x201f0
5635adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00			 0x201c4
5636adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01			 0x201c8
5637adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10			 0x201cc
5638adfc5217SJeff Kirsher #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11			 0x201d0
5639adfc5217SJeff Kirsher /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5640adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5641adfc5217SJeff Kirsher    if 1 - normal activity. */
5642adfc5217SJeff Kirsher #define XCM_REG_XCM_CFC_IFEN					 0x20050
5643adfc5217SJeff Kirsher /* [RW 14] Interrupt mask register #0 read/write */
5644adfc5217SJeff Kirsher #define XCM_REG_XCM_INT_MASK					 0x202b4
5645adfc5217SJeff Kirsher /* [R 14] Interrupt register #0 read */
5646adfc5217SJeff Kirsher #define XCM_REG_XCM_INT_STS					 0x202a8
5647adfc5217SJeff Kirsher /* [RW 30] Parity mask register #0 read/write */
5648adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_MASK					 0x202c4
5649adfc5217SJeff Kirsher /* [R 30] Parity register #0 read */
5650adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_STS					 0x202b8
5651adfc5217SJeff Kirsher /* [RC 30] Parity register #0 read clear */
5652adfc5217SJeff Kirsher #define XCM_REG_XCM_PRTY_STS_CLR				 0x202bc
5653adfc5217SJeff Kirsher 
5654adfc5217SJeff Kirsher /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
5655adfc5217SJeff Kirsher    REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5656adfc5217SJeff Kirsher    Is used to determine the number of the AG context REG-pairs written back;
5657adfc5217SJeff Kirsher    when the Reg1WbFlg isn't set. */
5658adfc5217SJeff Kirsher #define XCM_REG_XCM_REG0_SZ					 0x200f4
5659adfc5217SJeff Kirsher /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5660adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5661adfc5217SJeff Kirsher    if 1 - normal activity. */
5662adfc5217SJeff Kirsher #define XCM_REG_XCM_STORM0_IFEN 				 0x20004
5663adfc5217SJeff Kirsher /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5664adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5665adfc5217SJeff Kirsher    if 1 - normal activity. */
5666adfc5217SJeff Kirsher #define XCM_REG_XCM_STORM1_IFEN 				 0x20008
5667adfc5217SJeff Kirsher /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5668adfc5217SJeff Kirsher    disregarded; acknowledge output is deasserted; all other signals are
5669adfc5217SJeff Kirsher    treated as usual; if 1 - normal activity. */
5670adfc5217SJeff Kirsher #define XCM_REG_XCM_TM_IFEN					 0x20020
5671adfc5217SJeff Kirsher /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5672adfc5217SJeff Kirsher    disregarded; valid is deasserted; all other signals are treated as usual;
5673adfc5217SJeff Kirsher    if 1 - normal activity. */
5674adfc5217SJeff Kirsher #define XCM_REG_XCM_XQM_IFEN					 0x2000c
5675adfc5217SJeff Kirsher /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
5676adfc5217SJeff Kirsher #define XCM_REG_XCM_XQM_USE_Q					 0x200f0
5677adfc5217SJeff Kirsher /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
5678adfc5217SJeff Kirsher #define XCM_REG_XQM_BYP_ACT_UPD 				 0x200fc
5679adfc5217SJeff Kirsher /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
5680adfc5217SJeff Kirsher    the initial credit value; read returns the current value of the credit
5681adfc5217SJeff Kirsher    counter. Must be initialized to 32 at start-up. */
5682adfc5217SJeff Kirsher #define XCM_REG_XQM_INIT_CRD					 0x20420
5683adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5684adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5685adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5686adfc5217SJeff Kirsher #define XCM_REG_XQM_P_WEIGHT					 0x200e4
5687adfc5217SJeff Kirsher /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5688adfc5217SJeff Kirsher    stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5689adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5690adfc5217SJeff Kirsher #define XCM_REG_XQM_S_WEIGHT					 0x200e8
5691adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (primary). */
5692adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_HDR_P					 0x200a0
5693adfc5217SJeff Kirsher /* [RW 28] The CM header value for QM request (secondary). */
5694adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_HDR_S					 0x200a4
5695adfc5217SJeff Kirsher /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5696adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5697adfc5217SJeff Kirsher    if 1 - normal activity. */
5698adfc5217SJeff Kirsher #define XCM_REG_XQM_XCM_IFEN					 0x20014
5699adfc5217SJeff Kirsher /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5700adfc5217SJeff Kirsher    acknowledge output is deasserted; all other signals are treated as usual;
5701adfc5217SJeff Kirsher    if 1 - normal activity. */
5702adfc5217SJeff Kirsher #define XCM_REG_XSDM_IFEN					 0x20018
5703adfc5217SJeff Kirsher /* [RC 1] Set at message length mismatch (relative to last indication) at
5704adfc5217SJeff Kirsher    the SDM interface. */
5705adfc5217SJeff Kirsher #define XCM_REG_XSDM_LENGTH_MIS 				 0x20220
5706adfc5217SJeff Kirsher /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5707adfc5217SJeff Kirsher    weight 8 (the most prioritised); 1 stands for weight 1(least
5708adfc5217SJeff Kirsher    prioritised); 2 stands for weight 2; tc. */
5709adfc5217SJeff Kirsher #define XCM_REG_XSDM_WEIGHT					 0x200e0
5710adfc5217SJeff Kirsher /* [RW 17] Indirect access to the descriptor table of the XX protection
5711adfc5217SJeff Kirsher    mechanism. The fields are: [5:0] - message length; 11:6] - message
5712adfc5217SJeff Kirsher    pointer; 16:12] - next pointer. */
5713adfc5217SJeff Kirsher #define XCM_REG_XX_DESCR_TABLE					 0x20480
5714adfc5217SJeff Kirsher #define XCM_REG_XX_DESCR_TABLE_SIZE				 32
5715adfc5217SJeff Kirsher /* [R 6] Used to read the XX protection Free counter. */
5716adfc5217SJeff Kirsher #define XCM_REG_XX_FREE 					 0x20240
5717adfc5217SJeff Kirsher /* [RW 6] Initial value for the credit counter; responsible for fulfilling
5718adfc5217SJeff Kirsher    of the Input Stage XX protection buffer by the XX protection pending
5719adfc5217SJeff Kirsher    messages. Max credit available - 3.Write writes the initial credit value;
5720adfc5217SJeff Kirsher    read returns the current value of the credit counter. Must be initialized
5721adfc5217SJeff Kirsher    to 2 at start-up. */
5722adfc5217SJeff Kirsher #define XCM_REG_XX_INIT_CRD					 0x20424
5723adfc5217SJeff Kirsher /* [RW 6] The maximum number of pending messages; which may be stored in XX
5724adfc5217SJeff Kirsher    protection. ~xcm_registers_xx_free.xx_free read on read. */
5725adfc5217SJeff Kirsher #define XCM_REG_XX_MSG_NUM					 0x20428
5726adfc5217SJeff Kirsher /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
5727adfc5217SJeff Kirsher #define XCM_REG_XX_OVFL_EVNT_ID 				 0x20058
5728adfc5217SJeff Kirsher #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS	 (0x1<<0)
5729adfc5217SJeff Kirsher #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS	 (0x1<<1)
57308decf868SDavid S. Miller #define XMAC_CTRL_REG_LINE_LOCAL_LPBK				 (0x1<<2)
5731adfc5217SJeff Kirsher #define XMAC_CTRL_REG_RX_EN					 (0x1<<1)
5732adfc5217SJeff Kirsher #define XMAC_CTRL_REG_SOFT_RESET				 (0x1<<6)
5733adfc5217SJeff Kirsher #define XMAC_CTRL_REG_TX_EN					 (0x1<<0)
57344e7b4997SYaniv Rosner #define XMAC_CTRL_REG_XLGMII_ALIGN_ENB				 (0x1<<7)
5735adfc5217SJeff Kirsher #define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN				 (0x1<<18)
5736adfc5217SJeff Kirsher #define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN				 (0x1<<17)
573727d9129fSYaniv Rosner #define XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON			 (0x1<<1)
5738adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN			 (0x1<<0)
5739adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN			 (0x1<<3)
5740adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN				 (0x1<<4)
5741adfc5217SJeff Kirsher #define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN				 (0x1<<5)
5742adfc5217SJeff Kirsher #define XMAC_REG_CLEAR_RX_LSS_STATUS				 0x60
5743adfc5217SJeff Kirsher #define XMAC_REG_CTRL						 0
5744adfc5217SJeff Kirsher /* [RW 16] Upper 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5745adfc5217SJeff Kirsher  * packets transmitted by the MAC */
5746adfc5217SJeff Kirsher #define XMAC_REG_CTRL_SA_HI					 0x2c
5747adfc5217SJeff Kirsher /* [RW 32] Lower 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5748adfc5217SJeff Kirsher  * packets transmitted by the MAC */
5749adfc5217SJeff Kirsher #define XMAC_REG_CTRL_SA_LO					 0x28
5750c8c60d88SYuval Mintz #define XMAC_REG_EEE_CTRL					 0xd8
5751c8c60d88SYuval Mintz #define XMAC_REG_EEE_TIMERS_HI					 0xe4
5752adfc5217SJeff Kirsher #define XMAC_REG_PAUSE_CTRL					 0x68
5753adfc5217SJeff Kirsher #define XMAC_REG_PFC_CTRL					 0x70
5754adfc5217SJeff Kirsher #define XMAC_REG_PFC_CTRL_HI					 0x74
57554e7b4997SYaniv Rosner #define XMAC_REG_RX_LSS_CTRL					 0x50
5756adfc5217SJeff Kirsher #define XMAC_REG_RX_LSS_STATUS					 0x58
5757adfc5217SJeff Kirsher /* [RW 14] Maximum packet size in receive direction; exclusive of preamble &
5758adfc5217SJeff Kirsher  * CRC in strip mode */
5759adfc5217SJeff Kirsher #define XMAC_REG_RX_MAX_SIZE					 0x40
5760adfc5217SJeff Kirsher #define XMAC_REG_TX_CTRL					 0x20
57614e7b4997SYaniv Rosner #define XMAC_RX_LSS_CTRL_REG_LOCAL_FAULT_DISABLE		 (0x1<<0)
57624e7b4997SYaniv Rosner #define XMAC_RX_LSS_CTRL_REG_REMOTE_FAULT_DISABLE		 (0x1<<1)
5763adfc5217SJeff Kirsher /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
5764adfc5217SJeff Kirsher    The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
5765adfc5217SJeff Kirsher    header pointer. */
5766adfc5217SJeff Kirsher #define XCM_REG_XX_TABLE					 0x20500
5767adfc5217SJeff Kirsher /* [RW 8] The event id for aggregated interrupt 0 */
5768adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_0				 0x166038
5769adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_1				 0x16603c
5770adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_10				 0x166060
5771adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_11				 0x166064
5772adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_12				 0x166068
5773adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_13				 0x16606c
5774adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_14				 0x166070
5775adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_2				 0x166040
5776adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_3				 0x166044
5777adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_4				 0x166048
5778adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_5				 0x16604c
5779adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_6				 0x166050
5780adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_7				 0x166054
5781adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_8				 0x166058
5782adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_EVENT_9				 0x16605c
5783adfc5217SJeff Kirsher /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5784adfc5217SJeff Kirsher    or auto-mask-mode (1) */
5785adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_MODE_0 				 0x1661b8
5786adfc5217SJeff Kirsher #define XSDM_REG_AGG_INT_MODE_1 				 0x1661bc
5787adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5788adfc5217SJeff Kirsher #define XSDM_REG_CFC_RSP_START_ADDR				 0x166008
5789adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #0 */
5790adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX0				 0x16601c
5791adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #1 */
5792adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX1				 0x166020
5793adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #2 */
5794adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX2				 0x166024
5795adfc5217SJeff Kirsher /* [RW 16] The maximum value of the completion counter #3 */
5796adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_MAX3				 0x166028
5797adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for the completion
5798adfc5217SJeff Kirsher    counters. */
5799adfc5217SJeff Kirsher #define XSDM_REG_CMP_COUNTER_START_ADDR 			 0x16600c
5800adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_IN1					 0x166238
5801adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_IN2					 0x16623c
5802adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_OUT1					 0x166240
5803adfc5217SJeff Kirsher #define XSDM_REG_ENABLE_OUT2					 0x166244
5804adfc5217SJeff Kirsher /* [RW 4] The initial number of messages that can be sent to the pxp control
5805adfc5217SJeff Kirsher    interface without receiving any ACK. */
5806adfc5217SJeff Kirsher #define XSDM_REG_INIT_CREDIT_PXP_CTRL				 0x1664bc
5807adfc5217SJeff Kirsher /* [ST 32] The number of ACK after placement messages received */
5808adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 			 0x16627c
5809adfc5217SJeff Kirsher /* [ST 32] The number of packet end messages received from the parser */
5810adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_PKT_END_MSG				 0x166274
5811adfc5217SJeff Kirsher /* [ST 32] The number of requests received from the pxp async if */
5812adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ				 0x166278
5813adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 0 */
5814adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q0_CMD					 0x166248
5815adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 10 */
5816adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q10_CMD 				 0x16626c
5817adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 11 */
5818adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q11_CMD 				 0x166270
5819adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 1 */
5820adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q1_CMD					 0x16624c
5821adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 3 */
5822adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q3_CMD					 0x166250
5823adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 4 */
5824adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q4_CMD					 0x166254
5825adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 5 */
5826adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q5_CMD					 0x166258
5827adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 6 */
5828adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q6_CMD					 0x16625c
5829adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 7 */
5830adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q7_CMD					 0x166260
5831adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 8 */
5832adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q8_CMD					 0x166264
5833adfc5217SJeff Kirsher /* [ST 32] The number of commands received in queue 9 */
5834adfc5217SJeff Kirsher #define XSDM_REG_NUM_OF_Q9_CMD					 0x166268
5835adfc5217SJeff Kirsher /* [RW 13] The start address in the internal RAM for queue counters */
5836adfc5217SJeff Kirsher #define XSDM_REG_Q_COUNTER_START_ADDR				 0x166010
5837adfc5217SJeff Kirsher /* [W 17] Generate an operation after completion; bit-16 is
5838adfc5217SJeff Kirsher  * AggVectIdx_valid; bits 15:8 are AggVectIdx; bits 7:5 are the TRIG and
5839adfc5217SJeff Kirsher  * bits 4:0 are the T124Param[4:0] */
5840adfc5217SJeff Kirsher #define XSDM_REG_OPERATION_GEN					 0x1664c4
5841adfc5217SJeff Kirsher /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5842adfc5217SJeff Kirsher #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY			 0x166548
5843adfc5217SJeff Kirsher /* [R 1] parser fifo empty in sdm_sync block */
5844adfc5217SJeff Kirsher #define XSDM_REG_SYNC_PARSER_EMPTY				 0x166550
5845adfc5217SJeff Kirsher /* [R 1] parser serial fifo empty in sdm_sync block */
5846adfc5217SJeff Kirsher #define XSDM_REG_SYNC_SYNC_EMPTY				 0x166558
5847adfc5217SJeff Kirsher /* [RW 32] Tick for timer counter. Applicable only when
5848adfc5217SJeff Kirsher    ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
5849adfc5217SJeff Kirsher #define XSDM_REG_TIMER_TICK					 0x166000
5850adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5851adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_MASK_0				 0x16629c
5852adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_MASK_1				 0x1662ac
5853adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5854adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_STS_0 				 0x166290
5855adfc5217SJeff Kirsher #define XSDM_REG_XSDM_INT_STS_1 				 0x1662a0
5856adfc5217SJeff Kirsher /* [RW 11] Parity mask register #0 read/write */
5857adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_MASK 				 0x1662bc
5858adfc5217SJeff Kirsher /* [R 11] Parity register #0 read */
5859adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_STS					 0x1662b0
5860adfc5217SJeff Kirsher /* [RC 11] Parity register #0 read clear */
5861adfc5217SJeff Kirsher #define XSDM_REG_XSDM_PRTY_STS_CLR				 0x1662b4
5862adfc5217SJeff Kirsher /* [RW 5] The number of time_slots in the arbitration cycle */
5863adfc5217SJeff Kirsher #define XSEM_REG_ARB_CYCLE_SIZE 				 0x280034
5864adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 0. Source
5865adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5866adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5867adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT0					 0x280020
5868adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 1. Source
5869adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5870adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5871adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
5872adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT1					 0x280024
5873adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 2. Source
5874adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5875adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5876adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5877adfc5217SJeff Kirsher    and ~xsem_registers_arb_element1.arb_element1 */
5878adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT2					 0x280028
5879adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 3. Source
5880adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5881adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5882adfc5217SJeff Kirsher    not be equal to register ~xsem_registers_arb_element0.arb_element0 and
5883adfc5217SJeff Kirsher    ~xsem_registers_arb_element1.arb_element1 and
5884adfc5217SJeff Kirsher    ~xsem_registers_arb_element2.arb_element2 */
5885adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT3					 0x28002c
5886adfc5217SJeff Kirsher /* [RW 3] The source that is associated with arbitration element 4. Source
5887adfc5217SJeff Kirsher    decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5888adfc5217SJeff Kirsher    sleeping thread with priority 1; 4- sleeping thread with priority 2.
5889adfc5217SJeff Kirsher    Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5890adfc5217SJeff Kirsher    and ~xsem_registers_arb_element1.arb_element1 and
5891adfc5217SJeff Kirsher    ~xsem_registers_arb_element2.arb_element2 and
5892adfc5217SJeff Kirsher    ~xsem_registers_arb_element3.arb_element3 */
5893adfc5217SJeff Kirsher #define XSEM_REG_ARB_ELEMENT4					 0x280030
5894adfc5217SJeff Kirsher #define XSEM_REG_ENABLE_IN					 0x2800a4
5895adfc5217SJeff Kirsher #define XSEM_REG_ENABLE_OUT					 0x2800a8
5896adfc5217SJeff Kirsher /* [RW 32] This address space contains all registers and memories that are
5897adfc5217SJeff Kirsher    placed in SEM_FAST block. The SEM_FAST registers are described in
5898adfc5217SJeff Kirsher    appendix B. In order to access the sem_fast registers the base address
5899adfc5217SJeff Kirsher    ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
5900adfc5217SJeff Kirsher #define XSEM_REG_FAST_MEMORY					 0x2a0000
5901adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC0 May be updated during run_time
5902adfc5217SJeff Kirsher    by the microcode */
5903adfc5217SJeff Kirsher #define XSEM_REG_FIC0_DISABLE					 0x280224
5904adfc5217SJeff Kirsher /* [RW 1] Disables input messages from FIC1 May be updated during run_time
5905adfc5217SJeff Kirsher    by the microcode */
5906adfc5217SJeff Kirsher #define XSEM_REG_FIC1_DISABLE					 0x280234
5907adfc5217SJeff Kirsher /* [RW 15] Interrupt table Read and write access to it is not possible in
5908adfc5217SJeff Kirsher    the middle of the work */
5909adfc5217SJeff Kirsher #define XSEM_REG_INT_TABLE					 0x280400
5910adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5911adfc5217SJeff Kirsher    FIC0 */
5912adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FIC0					 0x280000
5913adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that entered through
5914adfc5217SJeff Kirsher    FIC1 */
5915adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FIC1					 0x280004
5916adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5917adfc5217SJeff Kirsher    FOC0 */
5918adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC0					 0x280008
5919adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5920adfc5217SJeff Kirsher    FOC1 */
5921adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC1					 0x28000c
5922adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5923adfc5217SJeff Kirsher    FOC2 */
5924adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC2					 0x280010
5925adfc5217SJeff Kirsher /* [ST 24] Statistics register. The number of messages that were sent to
5926adfc5217SJeff Kirsher    FOC3 */
5927adfc5217SJeff Kirsher #define XSEM_REG_MSG_NUM_FOC3					 0x280014
5928adfc5217SJeff Kirsher /* [RW 1] Disables input messages from the passive buffer May be updated
5929adfc5217SJeff Kirsher    during run_time by the microcode */
5930adfc5217SJeff Kirsher #define XSEM_REG_PAS_DISABLE					 0x28024c
5931adfc5217SJeff Kirsher /* [WB 128] Debug only. Passive buffer memory */
5932adfc5217SJeff Kirsher #define XSEM_REG_PASSIVE_BUFFER 				 0x282000
5933adfc5217SJeff Kirsher /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5934adfc5217SJeff Kirsher #define XSEM_REG_PRAM						 0x2c0000
5935adfc5217SJeff Kirsher /* [R 16] Valid sleeping threads indication have bit per thread */
5936adfc5217SJeff Kirsher #define XSEM_REG_SLEEP_THREADS_VALID				 0x28026c
5937adfc5217SJeff Kirsher /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5938adfc5217SJeff Kirsher #define XSEM_REG_SLOW_EXT_STORE_EMPTY				 0x2802a0
5939adfc5217SJeff Kirsher /* [RW 16] List of free threads . There is a bit per thread. */
5940adfc5217SJeff Kirsher #define XSEM_REG_THREADS_LIST					 0x2802e4
5941adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 0 */
5942adfc5217SJeff Kirsher #define XSEM_REG_TS_0_AS					 0x280038
5943adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 10 */
5944adfc5217SJeff Kirsher #define XSEM_REG_TS_10_AS					 0x280060
5945adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 11 */
5946adfc5217SJeff Kirsher #define XSEM_REG_TS_11_AS					 0x280064
5947adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 12 */
5948adfc5217SJeff Kirsher #define XSEM_REG_TS_12_AS					 0x280068
5949adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 13 */
5950adfc5217SJeff Kirsher #define XSEM_REG_TS_13_AS					 0x28006c
5951adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 14 */
5952adfc5217SJeff Kirsher #define XSEM_REG_TS_14_AS					 0x280070
5953adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 15 */
5954adfc5217SJeff Kirsher #define XSEM_REG_TS_15_AS					 0x280074
5955adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 16 */
5956adfc5217SJeff Kirsher #define XSEM_REG_TS_16_AS					 0x280078
5957adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 17 */
5958adfc5217SJeff Kirsher #define XSEM_REG_TS_17_AS					 0x28007c
5959adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 18 */
5960adfc5217SJeff Kirsher #define XSEM_REG_TS_18_AS					 0x280080
5961adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 1 */
5962adfc5217SJeff Kirsher #define XSEM_REG_TS_1_AS					 0x28003c
5963adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 2 */
5964adfc5217SJeff Kirsher #define XSEM_REG_TS_2_AS					 0x280040
5965adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 3 */
5966adfc5217SJeff Kirsher #define XSEM_REG_TS_3_AS					 0x280044
5967adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 4 */
5968adfc5217SJeff Kirsher #define XSEM_REG_TS_4_AS					 0x280048
5969adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 5 */
5970adfc5217SJeff Kirsher #define XSEM_REG_TS_5_AS					 0x28004c
5971adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 6 */
5972adfc5217SJeff Kirsher #define XSEM_REG_TS_6_AS					 0x280050
5973adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 7 */
5974adfc5217SJeff Kirsher #define XSEM_REG_TS_7_AS					 0x280054
5975adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 8 */
5976adfc5217SJeff Kirsher #define XSEM_REG_TS_8_AS					 0x280058
5977adfc5217SJeff Kirsher /* [RW 3] The arbitration scheme of time_slot 9 */
5978adfc5217SJeff Kirsher #define XSEM_REG_TS_9_AS					 0x28005c
5979adfc5217SJeff Kirsher /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5980adfc5217SJeff Kirsher  * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5981adfc5217SJeff Kirsher #define XSEM_REG_VFPF_ERR_NUM					 0x280380
5982adfc5217SJeff Kirsher /* [RW 32] Interrupt mask register #0 read/write */
5983adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_MASK_0				 0x280110
5984adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_MASK_1				 0x280120
5985adfc5217SJeff Kirsher /* [R 32] Interrupt register #0 read */
5986adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_STS_0 				 0x280104
5987adfc5217SJeff Kirsher #define XSEM_REG_XSEM_INT_STS_1 				 0x280114
5988adfc5217SJeff Kirsher /* [RW 32] Parity mask register #0 read/write */
5989adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_MASK_0				 0x280130
5990adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_MASK_1				 0x280140
5991adfc5217SJeff Kirsher /* [R 32] Parity register #0 read */
5992adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_0				 0x280124
5993adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_1				 0x280134
5994adfc5217SJeff Kirsher /* [RC 32] Parity register #0 read clear */
5995adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_CLR_0				 0x280128
5996adfc5217SJeff Kirsher #define XSEM_REG_XSEM_PRTY_STS_CLR_1				 0x280138
5997452427b0SYuval Mintz #define MCPR_ACCESS_LOCK_LOCK					 (1L<<31)
5998adfc5217SJeff Kirsher #define MCPR_NVM_ACCESS_ENABLE_EN				 (1L<<0)
5999adfc5217SJeff Kirsher #define MCPR_NVM_ACCESS_ENABLE_WR_EN				 (1L<<1)
6000adfc5217SJeff Kirsher #define MCPR_NVM_ADDR_NVM_ADDR_VALUE				 (0xffffffL<<0)
6001adfc5217SJeff Kirsher #define MCPR_NVM_CFG4_FLASH_SIZE				 (0x7L<<0)
6002adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_DOIT					 (1L<<4)
6003adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_DONE					 (1L<<3)
6004adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_FIRST					 (1L<<7)
6005adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_LAST					 (1L<<8)
6006adfc5217SJeff Kirsher #define MCPR_NVM_COMMAND_WR					 (1L<<5)
6007adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_ARB1				 (1L<<9)
6008adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1				 (1L<<5)
6009adfc5217SJeff Kirsher #define MCPR_NVM_SW_ARB_ARB_REQ_SET1				 (1L<<1)
6010adfc5217SJeff Kirsher #define BIGMAC_REGISTER_BMAC_CONTROL				 (0x00<<3)
6011adfc5217SJeff Kirsher #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL			 (0x01<<3)
6012adfc5217SJeff Kirsher #define BIGMAC_REGISTER_CNT_MAX_SIZE				 (0x05<<3)
6013adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_CONTROL				 (0x21<<3)
6014adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS			 (0x46<<3)
6015adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_LSS_STATUS				 (0x43<<3)
6016adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_MAX_SIZE				 (0x23<<3)
6017adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_STAT_GR64				 (0x26<<3)
6018adfc5217SJeff Kirsher #define BIGMAC_REGISTER_RX_STAT_GRIPJ				 (0x42<<3)
6019adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_CONTROL				 (0x07<<3)
6020adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_MAX_SIZE				 (0x09<<3)
6021adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD			 (0x0A<<3)
6022adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_SOURCE_ADDR				 (0x08<<3)
6023adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_STAT_GTBYT				 (0x20<<3)
6024adfc5217SJeff Kirsher #define BIGMAC_REGISTER_TX_STAT_GTPKT				 (0x0C<<3)
6025adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_BMAC_CONTROL				 (0x00<<3)
6026adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL			 (0x01<<3)
6027adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_CNT_MAX_SIZE				 (0x05<<3)
6028adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_PFC_CONTROL				 (0x06<<3)
6029adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_CONTROL				 (0x3A<<3)
6030adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS			 (0x62<<3)
6031adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_LSS_STAT				 (0x3E<<3)
6032adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_MAX_SIZE				 (0x3C<<3)
6033adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GR64				 (0x40<<3)
6034adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GRIPJ				 (0x5f<<3)
6035adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_RX_STAT_GRPP				 (0x51<<3)
6036adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_CONTROL				 (0x1C<<3)
6037adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_MAX_SIZE				 (0x1E<<3)
6038adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_PAUSE_CONTROL			 (0x20<<3)
6039adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_SOURCE_ADDR			 (0x1D<<3)
6040adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTBYT				 (0x39<<3)
6041adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTPOK				 (0x22<<3)
6042adfc5217SJeff Kirsher #define BIGMAC2_REGISTER_TX_STAT_GTPP				 (0x24<<3)
6043adfc5217SJeff Kirsher #define EMAC_LED_1000MB_OVERRIDE				 (1L<<1)
6044adfc5217SJeff Kirsher #define EMAC_LED_100MB_OVERRIDE 				 (1L<<2)
6045adfc5217SJeff Kirsher #define EMAC_LED_10MB_OVERRIDE					 (1L<<3)
6046adfc5217SJeff Kirsher #define EMAC_LED_2500MB_OVERRIDE				 (1L<<12)
6047adfc5217SJeff Kirsher #define EMAC_LED_OVERRIDE					 (1L<<0)
6048adfc5217SJeff Kirsher #define EMAC_LED_TRAFFIC					 (1L<<6)
6049adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_ADDRESS				 (0L<<26)
6050adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_READ_22				 (2L<<26)
6051adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_READ_45				 (3L<<26)
6052adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_WRITE_22				 (1L<<26)
6053adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_COMMAND_WRITE_45 			 (1L<<26)
6054adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_DATA					 (0xffffL<<0)
6055adfc5217SJeff Kirsher #define EMAC_MDIO_COMM_START_BUSY				 (1L<<29)
6056adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_AUTO_POLL				 (1L<<4)
6057adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLAUSE_45				 (1L<<31)
6058adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLOCK_CNT				 (0x3ffL<<16)
6059adfc5217SJeff Kirsher #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT			 16
6060adfc5217SJeff Kirsher #define EMAC_MDIO_STATUS_10MB					 (1L<<1)
6061adfc5217SJeff Kirsher #define EMAC_MODE_25G_MODE					 (1L<<5)
6062adfc5217SJeff Kirsher #define EMAC_MODE_HALF_DUPLEX					 (1L<<1)
6063adfc5217SJeff Kirsher #define EMAC_MODE_PORT_GMII					 (2L<<2)
6064adfc5217SJeff Kirsher #define EMAC_MODE_PORT_MII					 (1L<<2)
6065adfc5217SJeff Kirsher #define EMAC_MODE_PORT_MII_10M					 (3L<<2)
6066adfc5217SJeff Kirsher #define EMAC_MODE_RESET 					 (1L<<0)
6067adfc5217SJeff Kirsher #define EMAC_REG_EMAC_LED					 0xc
6068adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MAC_MATCH 				 0x10
6069adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_COMM 				 0xac
6070adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_MODE 				 0xb4
6071adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MDIO_STATUS				 0xb0
6072adfc5217SJeff Kirsher #define EMAC_REG_EMAC_MODE					 0x0
6073adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_MODE					 0xc8
6074adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_MTU_SIZE				 0x9c
6075adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC				 0x180
6076adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC_28				 0x1f4
6077adfc5217SJeff Kirsher #define EMAC_REG_EMAC_RX_STAT_AC_COUNT				 23
6078adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_MODE					 0xbc
6079adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_STAT_AC				 0x280
6080adfc5217SJeff Kirsher #define EMAC_REG_EMAC_TX_STAT_AC_COUNT				 22
6081adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE					 0x320
6082adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_PRIORITIES				 (1L<<2)
6083adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_RX_EN				 (1L<<1)
6084adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_MODE_TX_EN				 (1L<<0)
6085adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM					 0x324
6086adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT			 0
6087adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT		 16
6088adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD				 0x328
6089adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT			 (0xffff<<0)
6090adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_SENT				 0x330
6091adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT			 (0xffff<<0)
6092adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_RCVD				 0x32c
6093adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT			 (0xffff<<0)
6094adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_SENT				 0x334
6095adfc5217SJeff Kirsher #define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT			 (0xffff<<0)
6096adfc5217SJeff Kirsher #define EMAC_RX_MODE_FLOW_EN					 (1L<<2)
6097adfc5217SJeff Kirsher #define EMAC_RX_MODE_KEEP_MAC_CONTROL				 (1L<<3)
6098adfc5217SJeff Kirsher #define EMAC_RX_MODE_KEEP_VLAN_TAG				 (1L<<10)
6099adfc5217SJeff Kirsher #define EMAC_RX_MODE_PROMISCUOUS				 (1L<<8)
6100adfc5217SJeff Kirsher #define EMAC_RX_MODE_RESET					 (1L<<0)
6101adfc5217SJeff Kirsher #define EMAC_RX_MTU_SIZE_JUMBO_ENA				 (1L<<31)
6102adfc5217SJeff Kirsher #define EMAC_TX_MODE_EXT_PAUSE_EN				 (1L<<3)
6103adfc5217SJeff Kirsher #define EMAC_TX_MODE_FLOW_EN					 (1L<<4)
6104adfc5217SJeff Kirsher #define EMAC_TX_MODE_RESET					 (1L<<0)
6105adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_0					 0
6106adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_1					 1
6107adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_2					 2
6108adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_3					 3
6109adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_CLR_POS				 16
6110adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_FLOAT				 (0xffL<<24)
6111adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_FLOAT_POS				 24
6112adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_HIGH				 1
6113adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INPUT_HI_Z				 2
6114adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_CLR_POS 			 24
6115adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR			 0
6116adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_OUTPUT_SET			 1
6117adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_INT_SET_POS 			 16
6118adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_LOW 				 0
6119adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 			 1
6120adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_OUTPUT_LOW				 0
6121adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_PORT_SHIFT				 4
6122adfc5217SJeff Kirsher #define MISC_REGISTERS_GPIO_SET_POS				 8
6123adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_CLEAR			 0x588
6124452427b0SYuval Mintz #define MISC_REGISTERS_RESET_REG_1_RST_BRB1			 (0x1<<0)
6125f16da43bSAriel Elior #define MISC_REGISTERS_RESET_REG_1_RST_DORQ			 (0x1<<19)
6126adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_HC			 (0x1<<29)
6127adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_NIG			 (0x1<<7)
6128adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_PXP			 (0x1<<26)
6129adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_RST_PXPV			 (0x1<<27)
613091ebb929SYuval Mintz #define MISC_REGISTERS_RESET_REG_1_RST_XSEM			 (0x1<<22)
6131adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_1_SET				 0x584
6132adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_CLEAR			 0x598
6133adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_MSTAT0			 (0x1<<24)
6134adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_MSTAT1			 (0x1<<25)
6135adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_PGLC				 (0x1<<19)
6136adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_ATC			 (0x1<<17)
6137adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0			 (0x1<<0)
6138adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_BMAC1			 (0x1<<1)
6139adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0			 (0x1<<2)
6140adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE		 (0x1<<14)
6141adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1			 (0x1<<3)
6142adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE		 (0x1<<15)
6143adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_GRC			 (0x1<<4)
6144adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B	 (0x1<<6)
6145adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE	 (0x1<<8)
6146adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU	 (0x1<<7)
6147adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
6148adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MDIO			 (0x1<<13)
6149adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE		 (0x1<<11)
6150adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO			 (0x1<<13)
6151adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_RST_RBCN			 (0x1<<9)
6152adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_SET				 0x594
6153adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_UMAC0			 (0x1<<20)
6154adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_UMAC1			 (0x1<<21)
6155adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_XMAC				 (0x1<<22)
6156adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT			 (0x1<<23)
6157adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_CLEAR			 0x5a8
6158adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ	 (0x1<<1)
6159adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN	 (0x1<<2)
6160adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
6161adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW  (0x1<<0)
6162adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ	 (0x1<<5)
6163adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN	 (0x1<<6)
6164adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD  (0x1<<7)
6165adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW	 (0x1<<4)
6166adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
6167adfc5217SJeff Kirsher #define MISC_REGISTERS_RESET_REG_3_SET				 0x5a4
6168adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_4					 4
6169adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_5					 5
6170adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_7					 7
6171adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_CLR_POS				 16
6172adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_FLOAT				 (0xffL<<24)
6173adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_FLOAT_POS				 24
6174adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_INPUT_HI_Z				 2
6175adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS			 16
6176adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 			 1
6177adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_OUTPUT_LOW				 0
6178adfc5217SJeff Kirsher #define MISC_REGISTERS_SPIO_SET_POS				 8
6179d6d99a3fSYuval Mintz #define MISC_SPIO_CLR_POS					 16
6180d6d99a3fSYuval Mintz #define MISC_SPIO_FLOAT					 (0xffL<<24)
6181d6d99a3fSYuval Mintz #define MISC_SPIO_FLOAT_POS					 24
6182d6d99a3fSYuval Mintz #define MISC_SPIO_INPUT_HI_Z					 2
6183d6d99a3fSYuval Mintz #define MISC_SPIO_INT_OLD_SET_POS				 16
6184d6d99a3fSYuval Mintz #define MISC_SPIO_OUTPUT_HIGH					 1
6185d6d99a3fSYuval Mintz #define MISC_SPIO_OUTPUT_LOW					 0
6186d6d99a3fSYuval Mintz #define MISC_SPIO_SET_POS					 8
6187d6d99a3fSYuval Mintz #define MISC_SPIO_SPIO4					 0x10
6188d6d99a3fSYuval Mintz #define MISC_SPIO_SPIO5					 0x20
6189adfc5217SJeff Kirsher #define HW_LOCK_MAX_RESOURCE_VALUE				 31
61909876879fSBarak Witkowski #define HW_LOCK_RESOURCE_DCBX_ADMIN_MIB				 13
6191f16da43bSAriel Elior #define HW_LOCK_RESOURCE_DRV_FLAGS				 10
6192adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_GPIO					 1
6193adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_MDIO					 0
6194f16da43bSAriel Elior #define HW_LOCK_RESOURCE_NVRAM					 12
6195adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_PORT0_ATT_MASK				 3
6196adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_RECOVERY_LEADER_0			 8
6197adfc5217SJeff Kirsher #define HW_LOCK_RESOURCE_RECOVERY_LEADER_1			 9
6198f16da43bSAriel Elior #define HW_LOCK_RESOURCE_RECOVERY_REG				 11
61998decf868SDavid S. Miller #define HW_LOCK_RESOURCE_RESET					 5
6200f16da43bSAriel Elior #define HW_LOCK_RESOURCE_SPIO					 2
6201adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT			 (0x1<<4)
6202adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR			 (0x1<<5)
6203c14a09b7SDmitry Kravkov #define AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT			 (0x1<<19)
6204adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR			 (0x1<<18)
6205adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT			 (0x1<<31)
6206adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR			 (0x1<<30)
6207adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT			 (0x1<<9)
6208adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR			 (0x1<<8)
6209adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT			 (0x1<<7)
6210adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR			 (0x1<<6)
6211adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT			 (0x1<<29)
6212adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR			 (0x1<<28)
6213adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT			 (0x1<<1)
6214adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR			 (0x1<<0)
6215adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR			 (0x1<<18)
6216adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT			 (0x1<<11)
6217adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR			 (0x1<<10)
6218adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT		 (0x1<<13)
6219adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR		 (0x1<<12)
6220adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0			 (0x1<<2)
6221adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR			 (0x1<<12)
6222adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY		 (0x1<<28)
62238dd7cdb0SBorislav Petkov #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY		 (0x1U<<31)
6224adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY		 (0x1<<29)
6225adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY		 (0x1<<30)
6226adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT			 (0x1<<15)
6227adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR			 (0x1<<14)
6228adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR			 (0x1<<14)
6229adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR		 (0x1<<20)
6230adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT		 (0x1<<31)
6231adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR		 (0x1<<30)
6232adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR			 (0x1<<0)
6233adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT			 (0x1<<2)
6234adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR			 (0x1<<3)
6235adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT	 (0x1<<5)
6236adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR	 (0x1<<4)
6237adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT			 (0x1<<3)
6238adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR			 (0x1<<2)
6239adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT			 (0x1<<3)
6240adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR			 (0x1<<2)
6241adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR		 (0x1<<22)
6242adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_SPIO5				 (0x1<<15)
6243adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT			 (0x1<<27)
6244adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR			 (0x1<<26)
6245adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT		 (0x1<<5)
6246adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR		 (0x1<<4)
6247adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT			 (0x1<<25)
6248adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR			 (0x1<<24)
6249adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT			 (0x1<<29)
6250adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR			 (0x1<<28)
6251adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT			 (0x1<<23)
6252adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR			 (0x1<<22)
6253adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT			 (0x1<<27)
6254adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR			 (0x1<<26)
6255adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT			 (0x1<<21)
6256adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR			 (0x1<<20)
6257adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT			 (0x1<<25)
6258adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR			 (0x1<<24)
6259adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR		 (0x1<<16)
6260adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT			 (0x1<<9)
6261adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR			 (0x1<<8)
6262adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT			 (0x1<<7)
6263adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR			 (0x1<<6)
6264adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT			 (0x1<<11)
6265adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR			 (0x1<<10)
6266adfc5217SJeff Kirsher 
6267adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0			(0x1<<5)
6268adfc5217SJeff Kirsher #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1			(0x1<<9)
6269adfc5217SJeff Kirsher 
6270adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_0	0
6271adfc5217SJeff Kirsher 
6272adfc5217SJeff Kirsher #define EVEREST_GEN_ATTN_IN_USE_MASK		0x7ffe0
6273adfc5217SJeff Kirsher #define EVEREST_LATCHED_ATTN_IN_USE_MASK	0xffe00000
6274adfc5217SJeff Kirsher 
6275adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_6	6
6276adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_7	7
6277adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_8	8
6278adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_9	9
6279adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_10	10
6280adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_11	11
6281adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_12	12
6282adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_13	13
6283adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_14	14
6284adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_15	15
6285adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_16	16
6286adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_17	17
6287adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_18	18
6288adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_19	19
6289adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_20	20
6290adfc5217SJeff Kirsher #define RESERVED_GENERAL_ATTENTION_BIT_21	21
6291adfc5217SJeff Kirsher 
6292adfc5217SJeff Kirsher /* storm asserts attention bits */
6293adfc5217SJeff Kirsher #define TSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_7
6294adfc5217SJeff Kirsher #define USTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_8
6295adfc5217SJeff Kirsher #define CSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_9
6296adfc5217SJeff Kirsher #define XSTORM_FATAL_ASSERT_ATTENTION_BIT     RESERVED_GENERAL_ATTENTION_BIT_10
6297adfc5217SJeff Kirsher 
6298adfc5217SJeff Kirsher /* mcp error attention bit */
6299adfc5217SJeff Kirsher #define MCP_FATAL_ASSERT_ATTENTION_BIT	      RESERVED_GENERAL_ATTENTION_BIT_11
6300adfc5217SJeff Kirsher 
6301adfc5217SJeff Kirsher /*E1H NIG status sync attention mapped to group 4-7*/
6302adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_0	    RESERVED_GENERAL_ATTENTION_BIT_12
6303adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_1	    RESERVED_GENERAL_ATTENTION_BIT_13
6304adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_2	    RESERVED_GENERAL_ATTENTION_BIT_14
6305adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_3	    RESERVED_GENERAL_ATTENTION_BIT_15
6306adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_4	    RESERVED_GENERAL_ATTENTION_BIT_16
6307adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_5	    RESERVED_GENERAL_ATTENTION_BIT_17
6308adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_6	    RESERVED_GENERAL_ATTENTION_BIT_18
6309adfc5217SJeff Kirsher #define LINK_SYNC_ATTENTION_BIT_FUNC_7	    RESERVED_GENERAL_ATTENTION_BIT_19
6310adfc5217SJeff Kirsher 
6311adfc5217SJeff Kirsher 
6312adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCR			23
6313adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCT			24
6314adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCN			25
6315adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCU			26
6316adfc5217SJeff Kirsher #define LATCHED_ATTN_RBCP			27
6317adfc5217SJeff Kirsher #define LATCHED_ATTN_TIMEOUT_GRC		28
6318adfc5217SJeff Kirsher #define LATCHED_ATTN_RSVD_GRC			29
6319adfc5217SJeff Kirsher #define LATCHED_ATTN_ROM_PARITY_MCP		30
6320adfc5217SJeff Kirsher #define LATCHED_ATTN_UM_RX_PARITY_MCP		31
6321adfc5217SJeff Kirsher #define LATCHED_ATTN_UM_TX_PARITY_MCP		32
6322adfc5217SJeff Kirsher #define LATCHED_ATTN_SCPAD_PARITY_MCP		33
6323adfc5217SJeff Kirsher 
6324adfc5217SJeff Kirsher #define GENERAL_ATTEN_WORD(atten_name)	       ((94 + atten_name) / 32)
6325adfc5217SJeff Kirsher #define GENERAL_ATTEN_OFFSET(atten_name)\
6326adfc5217SJeff Kirsher 	(1UL << ((94 + atten_name) % 32))
6327adfc5217SJeff Kirsher /*
6328adfc5217SJeff Kirsher  * This file defines GRC base address for every block.
6329adfc5217SJeff Kirsher  * This file is included by chipsim, asm microcode and cpp microcode.
6330adfc5217SJeff Kirsher  * These values are used in Design.xml on regBase attribute
6331adfc5217SJeff Kirsher  * Use the base with the generated offsets of specific registers.
6332adfc5217SJeff Kirsher  */
6333adfc5217SJeff Kirsher 
6334adfc5217SJeff Kirsher #define GRCBASE_PXPCS		0x000000
6335adfc5217SJeff Kirsher #define GRCBASE_PCICONFIG	0x002000
6336adfc5217SJeff Kirsher #define GRCBASE_PCIREG		0x002400
6337adfc5217SJeff Kirsher #define GRCBASE_EMAC0		0x008000
6338adfc5217SJeff Kirsher #define GRCBASE_EMAC1		0x008400
6339adfc5217SJeff Kirsher #define GRCBASE_DBU		0x008800
6340adfc5217SJeff Kirsher #define GRCBASE_MISC		0x00A000
6341adfc5217SJeff Kirsher #define GRCBASE_DBG		0x00C000
6342adfc5217SJeff Kirsher #define GRCBASE_NIG		0x010000
6343adfc5217SJeff Kirsher #define GRCBASE_XCM		0x020000
6344adfc5217SJeff Kirsher #define GRCBASE_PRS		0x040000
6345adfc5217SJeff Kirsher #define GRCBASE_SRCH		0x040400
6346adfc5217SJeff Kirsher #define GRCBASE_TSDM		0x042000
6347adfc5217SJeff Kirsher #define GRCBASE_TCM		0x050000
6348adfc5217SJeff Kirsher #define GRCBASE_BRB1		0x060000
6349adfc5217SJeff Kirsher #define GRCBASE_MCP		0x080000
6350adfc5217SJeff Kirsher #define GRCBASE_UPB		0x0C1000
6351adfc5217SJeff Kirsher #define GRCBASE_CSDM		0x0C2000
6352adfc5217SJeff Kirsher #define GRCBASE_USDM		0x0C4000
6353adfc5217SJeff Kirsher #define GRCBASE_CCM		0x0D0000
6354adfc5217SJeff Kirsher #define GRCBASE_UCM		0x0E0000
6355adfc5217SJeff Kirsher #define GRCBASE_CDU		0x101000
6356adfc5217SJeff Kirsher #define GRCBASE_DMAE		0x102000
6357adfc5217SJeff Kirsher #define GRCBASE_PXP		0x103000
6358adfc5217SJeff Kirsher #define GRCBASE_CFC		0x104000
6359adfc5217SJeff Kirsher #define GRCBASE_HC		0x108000
6360adfc5217SJeff Kirsher #define GRCBASE_PXP2		0x120000
6361adfc5217SJeff Kirsher #define GRCBASE_PBF		0x140000
6362adfc5217SJeff Kirsher #define GRCBASE_UMAC0		0x160000
6363adfc5217SJeff Kirsher #define GRCBASE_UMAC1		0x160400
6364adfc5217SJeff Kirsher #define GRCBASE_XPB		0x161000
6365adfc5217SJeff Kirsher #define GRCBASE_MSTAT0	    0x162000
6366adfc5217SJeff Kirsher #define GRCBASE_MSTAT1	    0x162800
6367adfc5217SJeff Kirsher #define GRCBASE_XMAC0		0x163000
6368adfc5217SJeff Kirsher #define GRCBASE_XMAC1		0x163800
6369adfc5217SJeff Kirsher #define GRCBASE_TIMERS		0x164000
6370adfc5217SJeff Kirsher #define GRCBASE_XSDM		0x166000
6371adfc5217SJeff Kirsher #define GRCBASE_QM		0x168000
6372adfc5217SJeff Kirsher #define GRCBASE_DQ		0x170000
6373adfc5217SJeff Kirsher #define GRCBASE_TSEM		0x180000
6374adfc5217SJeff Kirsher #define GRCBASE_CSEM		0x200000
6375adfc5217SJeff Kirsher #define GRCBASE_XSEM		0x280000
6376adfc5217SJeff Kirsher #define GRCBASE_USEM		0x300000
6377adfc5217SJeff Kirsher #define GRCBASE_MISC_AEU	GRCBASE_MISC
6378adfc5217SJeff Kirsher 
6379adfc5217SJeff Kirsher 
6380adfc5217SJeff Kirsher /* offset of configuration space in the pci core register */
6381adfc5217SJeff Kirsher #define PCICFG_OFFSET					0x2000
6382adfc5217SJeff Kirsher #define PCICFG_VENDOR_ID_OFFSET 			0x00
6383adfc5217SJeff Kirsher #define PCICFG_DEVICE_ID_OFFSET 			0x02
6384adfc5217SJeff Kirsher #define PCICFG_COMMAND_OFFSET				0x04
6385adfc5217SJeff Kirsher #define PCICFG_COMMAND_IO_SPACE 		(1<<0)
6386adfc5217SJeff Kirsher #define PCICFG_COMMAND_MEM_SPACE		(1<<1)
6387adfc5217SJeff Kirsher #define PCICFG_COMMAND_BUS_MASTER		(1<<2)
6388adfc5217SJeff Kirsher #define PCICFG_COMMAND_SPECIAL_CYCLES		(1<<3)
6389adfc5217SJeff Kirsher #define PCICFG_COMMAND_MWI_CYCLES		(1<<4)
6390adfc5217SJeff Kirsher #define PCICFG_COMMAND_VGA_SNOOP		(1<<5)
6391adfc5217SJeff Kirsher #define PCICFG_COMMAND_PERR_ENA 		(1<<6)
6392adfc5217SJeff Kirsher #define PCICFG_COMMAND_STEPPING 		(1<<7)
6393adfc5217SJeff Kirsher #define PCICFG_COMMAND_SERR_ENA 		(1<<8)
6394adfc5217SJeff Kirsher #define PCICFG_COMMAND_FAST_B2B 		(1<<9)
6395adfc5217SJeff Kirsher #define PCICFG_COMMAND_INT_DISABLE		(1<<10)
6396adfc5217SJeff Kirsher #define PCICFG_COMMAND_RESERVED 		(0x1f<<11)
6397adfc5217SJeff Kirsher #define PCICFG_STATUS_OFFSET				0x06
6398092a5fc9SYaniv Rosner #define PCICFG_REVISION_ID_OFFSET			0x08
6399092a5fc9SYaniv Rosner #define PCICFG_REVESION_ID_MASK			0xff
6400092a5fc9SYaniv Rosner #define PCICFG_REVESION_ID_ERROR_VAL		0xff
6401adfc5217SJeff Kirsher #define PCICFG_CACHE_LINE_SIZE				0x0c
6402adfc5217SJeff Kirsher #define PCICFG_LATENCY_TIMER				0x0d
6403adfc5217SJeff Kirsher #define PCICFG_BAR_1_LOW				0x10
6404adfc5217SJeff Kirsher #define PCICFG_BAR_1_HIGH				0x14
6405adfc5217SJeff Kirsher #define PCICFG_BAR_2_LOW				0x18
6406adfc5217SJeff Kirsher #define PCICFG_BAR_2_HIGH				0x1c
6407adfc5217SJeff Kirsher #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET		0x2c
6408adfc5217SJeff Kirsher #define PCICFG_SUBSYSTEM_ID_OFFSET			0x2e
6409adfc5217SJeff Kirsher #define PCICFG_INT_LINE 				0x3c
6410adfc5217SJeff Kirsher #define PCICFG_INT_PIN					0x3d
6411adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY				0x48
6412adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_VERSION		(0x3<<16)
6413adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_CLOCK		(1<<19)
6414adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_RESERVED		(1<<20)
6415adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_DSI		(1<<21)
6416adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_AUX_CURRENT	(0x7<<22)
6417adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_D1_SUPPORT 	(1<<25)
6418adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_D2_SUPPORT 	(1<<26)
6419adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D0		(1<<27)
6420adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D1		(1<<28)
6421adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D2		(1<<29)
6422adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT	(1<<30)
6423adfc5217SJeff Kirsher #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD	(1<<31)
6424adfc5217SJeff Kirsher #define PCICFG_PM_CSR_OFFSET				0x4c
6425adfc5217SJeff Kirsher #define PCICFG_PM_CSR_STATE			(0x3<<0)
6426adfc5217SJeff Kirsher #define PCICFG_PM_CSR_PME_ENABLE		(1<<8)
6427adfc5217SJeff Kirsher #define PCICFG_PM_CSR_PME_STATUS		(1<<15)
6428adfc5217SJeff Kirsher #define PCICFG_MSI_CAP_ID_OFFSET			0x58
6429adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_ENABLE		(0x1<<16)
6430adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MCAP 		(0x7<<17)
6431adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MENA 		(0x7<<20)
6432adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP	(0x1<<23)
6433adfc5217SJeff Kirsher #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE	(0x1<<24)
6434adfc5217SJeff Kirsher #define PCICFG_GRC_ADDRESS				0x78
6435adfc5217SJeff Kirsher #define PCICFG_GRC_DATA				0x80
6436c22610d0SAriel Elior #define PCICFG_ME_REGISTER				0x98
6437adfc5217SJeff Kirsher #define PCICFG_MSIX_CAP_ID_OFFSET			0xa0
6438adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_TABLE_SIZE		(0x7ff<<16)
6439adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_RESERVED		(0x7<<27)
6440adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_FUNC_MASK		(0x1<<30)
6441adfc5217SJeff Kirsher #define PCICFG_MSIX_CONTROL_MSIX_ENABLE 	(0x1<<31)
6442adfc5217SJeff Kirsher 
6443adfc5217SJeff Kirsher #define PCICFG_DEVICE_CONTROL				0xb4
6444adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS				0xb6
6445adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_CORR_ERR_DET	(1<<0)
6446adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET	(1<<1)
6447adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_FATAL_ERR_DET	(1<<2)
6448adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET	(1<<3)
6449adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_AUX_PWR_DET	(1<<4)
6450adfc5217SJeff Kirsher #define PCICFG_DEVICE_STATUS_NO_PEND		(1<<5)
6451adfc5217SJeff Kirsher #define PCICFG_LINK_CONTROL				0xbc
6452adfc5217SJeff Kirsher 
6453adfc5217SJeff Kirsher 
6454adfc5217SJeff Kirsher #define BAR_USTRORM_INTMEM				0x400000
6455adfc5217SJeff Kirsher #define BAR_CSTRORM_INTMEM				0x410000
6456adfc5217SJeff Kirsher #define BAR_XSTRORM_INTMEM				0x420000
6457adfc5217SJeff Kirsher #define BAR_TSTRORM_INTMEM				0x430000
6458adfc5217SJeff Kirsher 
6459adfc5217SJeff Kirsher /* for accessing the IGU in case of status block ACK */
6460adfc5217SJeff Kirsher #define BAR_IGU_INTMEM					0x440000
6461adfc5217SJeff Kirsher 
6462adfc5217SJeff Kirsher #define BAR_DOORBELL_OFFSET				0x800000
6463adfc5217SJeff Kirsher 
6464adfc5217SJeff Kirsher #define BAR_ME_REGISTER 				0x450000
6465adfc5217SJeff Kirsher 
6466adfc5217SJeff Kirsher /* config_2 offset */
6467adfc5217SJeff Kirsher #define GRC_CONFIG_2_SIZE_REG				0x408
6468adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE			(0xfL<<0)
6469adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_DISABLED 	(0L<<0)
6470adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_64K		(1L<<0)
6471adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_128K		(2L<<0)
6472adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_256K		(3L<<0)
6473adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_512K		(4L<<0)
6474adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_1M		(5L<<0)
6475adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_2M		(6L<<0)
6476adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_4M		(7L<<0)
6477adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_8M		(8L<<0)
6478adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_16M		(9L<<0)
6479adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_32M		(10L<<0)
6480adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_64M		(11L<<0)
6481adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_128M		(12L<<0)
6482adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_256M		(13L<<0)
6483adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_512M		(14L<<0)
6484adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_SIZE_1G		(15L<<0)
6485adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR1_64ENA 		(1L<<4)
6486adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_RETRY		(1L<<5)
6487adfc5217SJeff Kirsher #define PCI_CONFIG_2_CFG_CYCLE_RETRY		(1L<<6)
6488adfc5217SJeff Kirsher #define PCI_CONFIG_2_FIRST_CFG_DONE		(1L<<7)
6489adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE		(0xffL<<8)
6490adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED	(0L<<8)
6491adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_2K		(1L<<8)
6492adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_4K		(2L<<8)
6493adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_8K		(3L<<8)
6494adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_16K		(4L<<8)
6495adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_32K		(5L<<8)
6496adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_64K		(6L<<8)
6497adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_128K		(7L<<8)
6498adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_256K		(8L<<8)
6499adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_512K		(9L<<8)
6500adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_1M		(10L<<8)
6501adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_2M		(11L<<8)
6502adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_4M		(12L<<8)
6503adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_8M		(13L<<8)
6504adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_16M		(14L<<8)
6505adfc5217SJeff Kirsher #define PCI_CONFIG_2_EXP_ROM_SIZE_32M		(15L<<8)
6506adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR_PREFETCH		(1L<<16)
6507adfc5217SJeff Kirsher #define PCI_CONFIG_2_RESERVED0			(0x7fffL<<17)
6508adfc5217SJeff Kirsher 
6509adfc5217SJeff Kirsher /* config_3 offset */
6510adfc5217SJeff Kirsher #define GRC_CONFIG_3_SIZE_REG				0x40c
6511adfc5217SJeff Kirsher #define PCI_CONFIG_3_STICKY_BYTE		(0xffL<<0)
6512adfc5217SJeff Kirsher #define PCI_CONFIG_3_FORCE_PME			(1L<<24)
6513adfc5217SJeff Kirsher #define PCI_CONFIG_3_PME_STATUS 		(1L<<25)
6514adfc5217SJeff Kirsher #define PCI_CONFIG_3_PME_ENABLE 		(1L<<26)
6515adfc5217SJeff Kirsher #define PCI_CONFIG_3_PM_STATE			(0x3L<<27)
6516adfc5217SJeff Kirsher #define PCI_CONFIG_3_VAUX_PRESET		(1L<<30)
6517adfc5217SJeff Kirsher #define PCI_CONFIG_3_PCI_POWER			(1L<<31)
6518adfc5217SJeff Kirsher 
6519adfc5217SJeff Kirsher #define GRC_BAR2_CONFIG 				0x4e0
6520adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE			(0xfL<<0)
6521adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_DISABLED 	(0L<<0)
6522adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_64K		(1L<<0)
6523adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_128K		(2L<<0)
6524adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_256K		(3L<<0)
6525adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_512K		(4L<<0)
6526adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_1M		(5L<<0)
6527adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_2M		(6L<<0)
6528adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_4M		(7L<<0)
6529adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_8M		(8L<<0)
6530adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_16M		(9L<<0)
6531adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_32M		(10L<<0)
6532adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_64M		(11L<<0)
6533adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_128M		(12L<<0)
6534adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_256M		(13L<<0)
6535adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_512M		(14L<<0)
6536adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_SIZE_1G		(15L<<0)
6537adfc5217SJeff Kirsher #define PCI_CONFIG_2_BAR2_64ENA 		(1L<<4)
6538adfc5217SJeff Kirsher 
6539adfc5217SJeff Kirsher #define PCI_PM_DATA_A					0x410
6540adfc5217SJeff Kirsher #define PCI_PM_DATA_B					0x414
6541adfc5217SJeff Kirsher #define PCI_ID_VAL1					0x434
6542adfc5217SJeff Kirsher #define PCI_ID_VAL2					0x438
6543f22fdf25SYuval Mintz #define PCI_ID_VAL3					0x43c
6544f22fdf25SYuval Mintz 
6545b9871bcfSAriel Elior #define GRC_CONFIG_REG_VF_MSIX_CONTROL		    0x61C
6546290ca2bbSAriel Elior #define GRC_CONFIG_REG_PF_INIT_VF		0x624
6547290ca2bbSAriel Elior #define GRC_CR_PF_INIT_VF_PF_FIRST_VF_NUM_MASK	0xf
6548290ca2bbSAriel Elior /* First VF_NUM for PF is encoded in this register.
6549290ca2bbSAriel Elior  * The number of VFs assigned to a PF is assumed to be a multiple of 8.
6550290ca2bbSAriel Elior  * Software should program these bits based on Total Number of VFs \
6551290ca2bbSAriel Elior  * programmed for each PF.
6552290ca2bbSAriel Elior  * Since registers from 0x000-0x7ff are split across functions, each PF will
6553290ca2bbSAriel Elior  * have the same location for the same 4 bits
6554290ca2bbSAriel Elior  */
6555adfc5217SJeff Kirsher 
6556adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5		    0x814
6557adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_UNKNOWNTYPE_ERR_ATTN    (1 << 29) /*WC*/
6558adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_BOUNDARY4K_ERR_ATTN	   (1 << 28)   /*WC*/
6559adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_MRRS_ERR_ATTN   (1 << 27)   /*WC*/
6560adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_MPS_ERR_ATTN    (1 << 26)   /*WC*/
6561adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_BRIDGE_FORWARD_ERR  (1 << 25)   /*WC*/
6562adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_TXINTF_OVERFLOW	   (1 << 24)   /*WC*/
6563adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PHY_ERR_ATTN    (1 << 23)   /*RO*/
6564adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_DL_ERR_ATTN	   (1 << 22)   /*RO*/
6565adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TTX_ERR_NP_TAG_IN_USE   (1 << 21)   /*WC*/
6566adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_TRX_ERR_UNEXP_RTAG  (1 << 20)   /*WC*/
6567adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT1   (1 << 19)   /*WC*/
6568adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT1   (1 << 18)   /*WC*/
6569adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_ECRC1   (1 << 17)   /*WC*/
6570adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP1   (1 << 16)   /*WC*/
6571adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW1   (1 << 15)   /*WC*/
6572adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL1  (1 << 14)   /*WC*/
6573adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT1    (1 << 13)   /*WC*/
6574adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT1    (1 << 12)   /*WC*/
6575adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL1    (1 << 11)   /*WC*/
6576adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP1   (1 << 10)   /*WC*/
6577adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT    (1 << 9)    /*WC*/
6578adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT    (1 << 8)    /*WC*/
6579adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_ECRC    (1 << 7)    /*WC*/
6580adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP    (1 << 6)    /*WC*/
6581adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW    (1 << 5)    /*WC*/
6582adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL   (1 << 4)    /*WC*/
6583adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT     (1 << 3)    /*WC*/
6584adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT     (1 << 2)    /*WC*/
6585adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL	   (1 << 1)    /*WC*/
6586adfc5217SJeff Kirsher #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP    (1 << 0)    /*WC*/
6587adfc5217SJeff Kirsher 
6588adfc5217SJeff Kirsher 
6589adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT	   0x854
6590adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT4    (1 << 29)   /* WC */
6591adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4\
6592adfc5217SJeff Kirsher 	(1 << 28) /* Unsupported Request Error Status in function4, if \
6593adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6594adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC4\
6595adfc5217SJeff Kirsher 	(1 << 27) /* ECRC Error TLP Status Status in function 4, if set, \
6596adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6597adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP4\
6598adfc5217SJeff Kirsher 	(1 << 26) /* Malformed TLP Status Status in function 4, if set, \
6599adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6600adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW4\
6601adfc5217SJeff Kirsher 	(1 << 25) /* Receiver Overflow Status Status in function 4, if \
6602adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6603adfc5217SJeff Kirsher 	*/
6604adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL4\
6605adfc5217SJeff Kirsher 	(1 << 24) /* Unexpected Completion Status Status in function 4, \
6606adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6607adfc5217SJeff Kirsher 	*/
6608adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT4\
6609adfc5217SJeff Kirsher 	(1 << 23) /* Receive UR Statusin function 4. If set, generate \
6610adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6611adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT4\
6612adfc5217SJeff Kirsher 	(1 << 22) /* Completer Timeout Status Status in function 4, if \
6613adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6614adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL4\
6615adfc5217SJeff Kirsher 	(1 << 21) /* Flow Control Protocol Error Status Status in \
6616adfc5217SJeff Kirsher 	function 4, if set, generate pcie_err_attn output when this error \
6617adfc5217SJeff Kirsher 	is seen. WC */
6618adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP4\
6619adfc5217SJeff Kirsher 	(1 << 20) /* Poisoned Error Status Status in function 4, if set, \
6620adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6621adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT3    (1 << 19)   /* WC */
6622adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3\
6623adfc5217SJeff Kirsher 	(1 << 18) /* Unsupported Request Error Status in function3, if \
6624adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6625adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC3\
6626adfc5217SJeff Kirsher 	(1 << 17) /* ECRC Error TLP Status Status in function 3, if set, \
6627adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6628adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP3\
6629adfc5217SJeff Kirsher 	(1 << 16) /* Malformed TLP Status Status in function 3, if set, \
6630adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6631adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW3\
6632adfc5217SJeff Kirsher 	(1 << 15) /* Receiver Overflow Status Status in function 3, if \
6633adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6634adfc5217SJeff Kirsher 	*/
6635adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL3\
6636adfc5217SJeff Kirsher 	(1 << 14) /* Unexpected Completion Status Status in function 3, \
6637adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6638adfc5217SJeff Kirsher 	*/
6639adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT3\
6640adfc5217SJeff Kirsher 	(1 << 13) /* Receive UR Statusin function 3. If set, generate \
6641adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6642adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT3\
6643adfc5217SJeff Kirsher 	(1 << 12) /* Completer Timeout Status Status in function 3, if \
6644adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6645adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL3\
6646adfc5217SJeff Kirsher 	(1 << 11) /* Flow Control Protocol Error Status Status in \
6647adfc5217SJeff Kirsher 	function 3, if set, generate pcie_err_attn output when this error \
6648adfc5217SJeff Kirsher 	is seen. WC */
6649adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP3\
6650adfc5217SJeff Kirsher 	(1 << 10) /* Poisoned Error Status Status in function 3, if set, \
6651adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6652adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT2    (1 << 9)    /* WC */
6653adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2\
6654adfc5217SJeff Kirsher 	(1 << 8) /* Unsupported Request Error Status for Function 2, if \
6655adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6656adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_ECRC2\
6657adfc5217SJeff Kirsher 	(1 << 7) /* ECRC Error TLP Status Status for Function 2, if set, \
6658adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6659adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP2\
6660adfc5217SJeff Kirsher 	(1 << 6) /* Malformed TLP Status Status for Function 2, if set, \
6661adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6662adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW2\
6663adfc5217SJeff Kirsher 	(1 << 5) /* Receiver Overflow Status Status for Function 2, if \
6664adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6665adfc5217SJeff Kirsher 	*/
6666adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL2\
6667adfc5217SJeff Kirsher 	(1 << 4) /* Unexpected Completion Status Status for Function 2, \
6668adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6669adfc5217SJeff Kirsher 	*/
6670adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT2\
6671adfc5217SJeff Kirsher 	(1 << 3) /* Receive UR Statusfor Function 2. If set, generate \
6672adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6673adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT2\
6674adfc5217SJeff Kirsher 	(1 << 2) /* Completer Timeout Status Status for Function 2, if \
6675adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6676adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL2\
6677adfc5217SJeff Kirsher 	(1 << 1) /* Flow Control Protocol Error Status Status for \
6678adfc5217SJeff Kirsher 	Function 2, if set, generate pcie_err_attn output when this error \
6679adfc5217SJeff Kirsher 	is seen. WC */
6680adfc5217SJeff Kirsher #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP2\
6681adfc5217SJeff Kirsher 	(1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
6682adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6683adfc5217SJeff Kirsher 
6684adfc5217SJeff Kirsher 
6685adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT  0x85C
6686adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT7    (1 << 29)   /*	 WC */
6687adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7\
6688adfc5217SJeff Kirsher 	(1 << 28) /* Unsupported Request Error Status in function7, if \
6689adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6690adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC7\
6691adfc5217SJeff Kirsher 	(1 << 27) /* ECRC Error TLP Status Status in function 7, if set, \
6692adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6693adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP7\
6694adfc5217SJeff Kirsher 	(1 << 26) /* Malformed TLP Status Status in function 7, if set, \
6695adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6696adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW7\
6697adfc5217SJeff Kirsher 	(1 << 25) /* Receiver Overflow Status Status in function 7, if \
6698adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6699adfc5217SJeff Kirsher 	*/
6700adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL7\
6701adfc5217SJeff Kirsher 	(1 << 24) /* Unexpected Completion Status Status in function 7, \
6702adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6703adfc5217SJeff Kirsher 	*/
6704adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT7\
6705adfc5217SJeff Kirsher 	(1 << 23) /* Receive UR Statusin function 7. If set, generate \
6706adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6707adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT7\
6708adfc5217SJeff Kirsher 	(1 << 22) /* Completer Timeout Status Status in function 7, if \
6709adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6710adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL7\
6711adfc5217SJeff Kirsher 	(1 << 21) /* Flow Control Protocol Error Status Status in \
6712adfc5217SJeff Kirsher 	function 7, if set, generate pcie_err_attn output when this error \
6713adfc5217SJeff Kirsher 	is seen. WC */
6714adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP7\
6715adfc5217SJeff Kirsher 	(1 << 20) /* Poisoned Error Status Status in function 7, if set, \
6716adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6717adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT6    (1 << 19)    /*	  WC */
6718adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6\
6719adfc5217SJeff Kirsher 	(1 << 18) /* Unsupported Request Error Status in function6, if \
6720adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6721adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC6\
6722adfc5217SJeff Kirsher 	(1 << 17) /* ECRC Error TLP Status Status in function 6, if set, \
6723adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6724adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP6\
6725adfc5217SJeff Kirsher 	(1 << 16) /* Malformed TLP Status Status in function 6, if set, \
6726adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6727adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW6\
6728adfc5217SJeff Kirsher 	(1 << 15) /* Receiver Overflow Status Status in function 6, if \
6729adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6730adfc5217SJeff Kirsher 	*/
6731adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL6\
6732adfc5217SJeff Kirsher 	(1 << 14) /* Unexpected Completion Status Status in function 6, \
6733adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6734adfc5217SJeff Kirsher 	*/
6735adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT6\
6736adfc5217SJeff Kirsher 	(1 << 13) /* Receive UR Statusin function 6. If set, generate \
6737adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6738adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT6\
6739adfc5217SJeff Kirsher 	(1 << 12) /* Completer Timeout Status Status in function 6, if \
6740adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6741adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL6\
6742adfc5217SJeff Kirsher 	(1 << 11) /* Flow Control Protocol Error Status Status in \
6743adfc5217SJeff Kirsher 	function 6, if set, generate pcie_err_attn output when this error \
6744adfc5217SJeff Kirsher 	is seen. WC */
6745adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP6\
6746adfc5217SJeff Kirsher 	(1 << 10) /* Poisoned Error Status Status in function 6, if set, \
6747adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6748adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT5    (1 << 9) /*    WC */
6749adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5\
6750adfc5217SJeff Kirsher 	(1 << 8) /* Unsupported Request Error Status for Function 5, if \
6751adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6752adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_ECRC5\
6753adfc5217SJeff Kirsher 	(1 << 7) /* ECRC Error TLP Status Status for Function 5, if set, \
6754adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6755adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP5\
6756adfc5217SJeff Kirsher 	(1 << 6) /* Malformed TLP Status Status for Function 5, if set, \
6757adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6758adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW5\
6759adfc5217SJeff Kirsher 	(1 << 5) /* Receiver Overflow Status Status for Function 5, if \
6760adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen.. WC \
6761adfc5217SJeff Kirsher 	*/
6762adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL5\
6763adfc5217SJeff Kirsher 	(1 << 4) /* Unexpected Completion Status Status for Function 5, \
6764adfc5217SJeff Kirsher 	if set, generate pcie_err_attn output when this error is seen. WC \
6765adfc5217SJeff Kirsher 	*/
6766adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT5\
6767adfc5217SJeff Kirsher 	(1 << 3) /* Receive UR Statusfor Function 5. If set, generate \
6768adfc5217SJeff Kirsher 	pcie_err_attn output when this error is seen. WC */
6769adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT5\
6770adfc5217SJeff Kirsher 	(1 << 2) /* Completer Timeout Status Status for Function 5, if \
6771adfc5217SJeff Kirsher 	set, generate pcie_err_attn output when this error is seen. WC */
6772adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL5\
6773adfc5217SJeff Kirsher 	(1 << 1) /* Flow Control Protocol Error Status Status for \
6774adfc5217SJeff Kirsher 	Function 5, if set, generate pcie_err_attn output when this error \
6775adfc5217SJeff Kirsher 	is seen. WC */
6776adfc5217SJeff Kirsher #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP5\
6777adfc5217SJeff Kirsher 	(1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
6778adfc5217SJeff Kirsher 	generate pcie_err_attn output when this error is seen.. WC */
6779adfc5217SJeff Kirsher 
6780adfc5217SJeff Kirsher 
6781adfc5217SJeff Kirsher #define BAR_USTRORM_INTMEM				0x400000
6782adfc5217SJeff Kirsher #define BAR_CSTRORM_INTMEM				0x410000
6783adfc5217SJeff Kirsher #define BAR_XSTRORM_INTMEM				0x420000
6784adfc5217SJeff Kirsher #define BAR_TSTRORM_INTMEM				0x430000
6785adfc5217SJeff Kirsher 
6786adfc5217SJeff Kirsher /* for accessing the IGU in case of status block ACK */
6787adfc5217SJeff Kirsher #define BAR_IGU_INTMEM					0x440000
6788adfc5217SJeff Kirsher 
6789adfc5217SJeff Kirsher #define BAR_DOORBELL_OFFSET				0x800000
6790adfc5217SJeff Kirsher 
6791adfc5217SJeff Kirsher #define BAR_ME_REGISTER				0x450000
6792adfc5217SJeff Kirsher #define ME_REG_PF_NUM_SHIFT		0
6793adfc5217SJeff Kirsher #define ME_REG_PF_NUM\
6794adfc5217SJeff Kirsher 	(7L<<ME_REG_PF_NUM_SHIFT) /* Relative PF Num */
6795adfc5217SJeff Kirsher #define ME_REG_VF_VALID		(1<<8)
6796adfc5217SJeff Kirsher #define ME_REG_VF_NUM_SHIFT		9
6797adfc5217SJeff Kirsher #define ME_REG_VF_NUM_MASK		(0x3f<<ME_REG_VF_NUM_SHIFT)
6798adfc5217SJeff Kirsher #define ME_REG_VF_ERR			(0x1<<3)
6799adfc5217SJeff Kirsher #define ME_REG_ABS_PF_NUM_SHIFT	16
6800adfc5217SJeff Kirsher #define ME_REG_ABS_PF_NUM\
6801adfc5217SJeff Kirsher 	(7L<<ME_REG_ABS_PF_NUM_SHIFT) /* Absolute PF Num */
6802adfc5217SJeff Kirsher 
6803adfc5217SJeff Kirsher 
68041ab4434cSAriel Elior #define PXP_VF_ADDR_IGU_START				0
68051ab4434cSAriel Elior #define PXP_VF_ADDR_IGU_SIZE				0x3000
68061ab4434cSAriel Elior #define PXP_VF_ADDR_IGU_END\
68071ab4434cSAriel Elior 	((PXP_VF_ADDR_IGU_START) + (PXP_VF_ADDR_IGU_SIZE) - 1)
6808be1f1ffaSAriel Elior 
6809ad5afc89SAriel Elior #define PXP_VF_ADDR_USDM_QUEUES_START			0x3000
6810ad5afc89SAriel Elior #define PXP_VF_ADDR_USDM_QUEUES_SIZE\
6811ad5afc89SAriel Elior 	(PXP_VF_ADRR_NUM_QUEUES * PXP_ADDR_QUEUE_SIZE)
6812ad5afc89SAriel Elior #define PXP_VF_ADDR_USDM_QUEUES_END\
6813ad5afc89SAriel Elior 	((PXP_VF_ADDR_USDM_QUEUES_START) + (PXP_VF_ADDR_USDM_QUEUES_SIZE) - 1)
6814ad5afc89SAriel Elior 
6815be1f1ffaSAriel Elior #define PXP_VF_ADDR_CSDM_GLOBAL_START			0x7600
6816be1f1ffaSAriel Elior #define PXP_VF_ADDR_CSDM_GLOBAL_SIZE			(PXP_ADDR_REG_SIZE)
6817be1f1ffaSAriel Elior #define PXP_VF_ADDR_CSDM_GLOBAL_END\
6818be1f1ffaSAriel Elior 	((PXP_VF_ADDR_CSDM_GLOBAL_START) + (PXP_VF_ADDR_CSDM_GLOBAL_SIZE) - 1)
6819be1f1ffaSAriel Elior 
68201ab4434cSAriel Elior #define PXP_VF_ADDR_DB_START				0x7c00
68211ab4434cSAriel Elior #define PXP_VF_ADDR_DB_SIZE				0x200
68221ab4434cSAriel Elior #define PXP_VF_ADDR_DB_END\
68231ab4434cSAriel Elior 	((PXP_VF_ADDR_DB_START) + (PXP_VF_ADDR_DB_SIZE) - 1)
68241ab4434cSAriel Elior 
6825adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_IEEEB0	0x0
6826adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL	0x0
6827adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN	0x0200
6828adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN		0x1000
6829adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST	0x8000
6830adfc5217SJeff Kirsher 
6831adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_IEEEB1	0x10
6832adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1		0x00
6833adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE			0x0400
6834adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC		0x0800
6835adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH		0x0C00
6836adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK		0x0C00
6837adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2		0x01
6838adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M		0x0000
6839adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX		0x0020
6840adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4		0x0040
6841adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR		0x0080
6842adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1		0x03
6843adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE		0x0400
6844adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC		0x0800
6845adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH		0x0C00
6846adfc5217SJeff Kirsher #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK		0x0C00
68479e7e8399SMintz Yuval #define MDIO_CL73_IEEEB1_AN_LP_ADV2			0x04
6848adfc5217SJeff Kirsher 
6849adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX0				0x80b0
6850adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS				0x10
6851adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS_SIGDET			0x8000
6852adfc5217SJeff Kirsher #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE			0x1000
6853adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST				0x1c
6854adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6855adfc5217SJeff Kirsher #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL		0x10
6856adfc5217SJeff Kirsher 
6857adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX1				0x80c0
6858adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST				0x1c
6859adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6860adfc5217SJeff Kirsher #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL		0x10
6861adfc5217SJeff Kirsher 
6862adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX2				0x80d0
6863adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST				0x1c
6864adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6865adfc5217SJeff Kirsher #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL		0x10
6866adfc5217SJeff Kirsher 
6867adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX3				0x80e0
6868adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST				0x1c
6869adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6870adfc5217SJeff Kirsher #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL		0x10
6871adfc5217SJeff Kirsher 
6872adfc5217SJeff Kirsher #define MDIO_REG_BANK_RX_ALL				0x80f0
6873adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST 			0x1c
6874adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK	0x7
6875adfc5217SJeff Kirsher #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL	0x10
6876adfc5217SJeff Kirsher 
6877adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX0				0x8060
6878adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER				0x17
6879adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6880adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6881adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6882adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6883adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6884adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6885adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6886adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6887adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6888adfc5217SJeff Kirsher 
6889adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX1				0x8070
6890adfc5217SJeff Kirsher #define MDIO_TX1_TX_DRIVER				0x17
6891adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6892adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6893adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6894adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6895adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6896adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6897adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6898adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6899adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6900adfc5217SJeff Kirsher 
6901adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX2				0x8080
6902adfc5217SJeff Kirsher #define MDIO_TX2_TX_DRIVER				0x17
6903adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6904adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6905adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6906adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6907adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6908adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6909adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6910adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6911adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6912adfc5217SJeff Kirsher 
6913adfc5217SJeff Kirsher #define MDIO_REG_BANK_TX3				0x8090
6914adfc5217SJeff Kirsher #define MDIO_TX3_TX_DRIVER				0x17
6915adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK		0xf000
6916adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT		12
6917adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 		0x0f00
6918adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT		8
6919adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK		0x00f0
6920adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT		4
6921adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK		0x000e
6922adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT		1
6923adfc5217SJeff Kirsher #define MDIO_TX0_TX_DRIVER_ICBUF1T			1
6924adfc5217SJeff Kirsher 
6925adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK0			0x8000
6926adfc5217SJeff Kirsher #define MDIO_BLOCK0_XGXS_CONTROL			0x10
6927adfc5217SJeff Kirsher 
6928adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK1			0x8010
6929adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL0				0x15
6930adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL1				0x16
6931adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_CTRL2				0x17
6932adfc5217SJeff Kirsher #define MDIO_BLOCK1_LANE_PRBS				0x19
6933adfc5217SJeff Kirsher 
6934adfc5217SJeff Kirsher #define MDIO_REG_BANK_XGXS_BLOCK2			0x8100
6935adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP			0x10
6936adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE		0x8000
6937adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE	0x4000
6938adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TX_LN_SWAP		0x11
6939adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE		0x8000
6940adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G	0x14
6941adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS	0x0001
6942adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS	0x0010
6943adfc5217SJeff Kirsher #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 	0x15
6944adfc5217SJeff Kirsher 
6945adfc5217SJeff Kirsher #define MDIO_REG_BANK_GP_STATUS 			0x8120
6946adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1				0x1B
6947adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE	0x0001
6948adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE	0x0002
6949adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS		0x0004
6950adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS		0x0008
6951adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE	0x0010
6952adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE	0x0020
6953adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE	0x0040
6954adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE	0x0080
6955adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 	0x3f00
6956adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M		0x0000
6957adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 	0x0100
6958adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G		0x0200
6959adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 	0x0300
6960adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G		0x0400
6961adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G		0x0500
6962adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG	0x0600
6963adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4	0x0700
6964adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG	0x0800
6965adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G	0x0900
6966adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G		0x0A00
6967adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G		0x0B00
6968adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G		0x0C00
6969adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX	0x0D00
6970adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4	0x0E00
6971adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR	0x0F00
6972adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI	0x1B00
6973adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS	0x1E00
6974adfc5217SJeff Kirsher #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI	0x1F00
69754e7b4997SYaniv Rosner #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2	0x3900
6976adfc5217SJeff Kirsher 
6977adfc5217SJeff Kirsher 
6978adfc5217SJeff Kirsher #define MDIO_REG_BANK_10G_PARALLEL_DETECT		0x8130
6979adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS		0x10
6980adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK		0x8000
6981adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL		0x11
6982adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN	0x1
6983adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK		0x13
6984adfc5217SJeff Kirsher #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT		(0xb71<<1)
6985adfc5217SJeff Kirsher 
6986adfc5217SJeff Kirsher #define MDIO_REG_BANK_SERDES_DIGITAL			0x8300
6987adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1			0x10
6988adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 		0x0001
6989adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF			0x0002
6990adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN		0x0004
6991adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT	0x0008
6992adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET			0x0010
6993adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE			0x0020
6994adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2			0x11
6995adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN			0x0001
6996adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 		0x0040
6997adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1			0x14
6998adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII			0x0001
6999adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK			0x0002
7000adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX			0x0004
7001adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK			0x0018
7002adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 		3
7003adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G			0x0018
7004adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G			0x0010
7005adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M			0x0008
7006adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M			0x0000
7007adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2			0x15
7008adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 		0x0002
7009adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1				0x18
7010adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK			0xE000
7011adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M			0x0000
7012adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M			0x2000
7013adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M			0x4000
7014adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M			0x6000
7015adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M			0x8000
7016adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL			0x0010
7017adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK			0x000f
7018adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G			0x0000
7019adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G			0x0001
7020adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G			0x0002
7021adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG			0x0003
7022adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4			0x0004
7023adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G			0x0005
7024adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G			0x0006
7025adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G			0x0007
7026adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G			0x0008
7027adfc5217SJeff Kirsher #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G			0x0009
7028adfc5217SJeff Kirsher 
7029adfc5217SJeff Kirsher #define MDIO_REG_BANK_OVER_1G				0x8320
7030adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4 				0x14
7031adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK				0xffe0
7032adfc5217SJeff Kirsher #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT				5
7033adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1					0x19
7034adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_2_5G						0x0001
7035adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_5G						0x0002
7036adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_6G						0x0004
7037adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_10G						0x0010
7038adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_10GH						0x0008
7039adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_12G						0x0020
7040adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_12_5G						0x0040
7041adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_13G						0x0080
7042adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_15G						0x0100
7043adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP1_16G						0x0200
7044adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2					0x1A
7045adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK				0x0007
7046adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_IDRIVER_MASK					0x0038
7047adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK				0x03C0
7048adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP3					0x1B
7049adfc5217SJeff Kirsher #define MDIO_OVER_1G_UP3_HIGIG2 					0x0001
7050adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP1					0x1C
7051adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2					0x1D
7052adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 			0x03ff
7053adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK				0x0780
7054adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT				7
7055adfc5217SJeff Kirsher #define MDIO_OVER_1G_LP_UP3						0x1E
7056adfc5217SJeff Kirsher 
7057adfc5217SJeff Kirsher #define MDIO_REG_BANK_REMOTE_PHY			0x8330
7058adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS				0x10
7059adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG	0x0010
7060adfc5217SJeff Kirsher #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG	0x0600
7061adfc5217SJeff Kirsher 
7062adfc5217SJeff Kirsher #define MDIO_REG_BANK_BAM_NEXT_PAGE			0x8350
7063adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL			0x10
7064adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE			0x0001
7065adfc5217SJeff Kirsher #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN			0x0002
7066adfc5217SJeff Kirsher 
7067adfc5217SJeff Kirsher #define MDIO_REG_BANK_CL73_USERB0		0x8370
7068adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_UCTRL				0x10
7069adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL			0x0002
7070adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1				0x11
7071adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK			0x0100
7072adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37		0x0400
7073adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 			0x12
7074adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN				0x8000
7075adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN		0x4000
7076adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN		0x2000
7077adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 			0x14
7078adfc5217SJeff Kirsher #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 		0x0001
7079adfc5217SJeff Kirsher 
7080adfc5217SJeff Kirsher #define MDIO_REG_BANK_AER_BLOCK 		0xFFD0
7081adfc5217SJeff Kirsher #define MDIO_AER_BLOCK_AER_REG					0x1E
7082adfc5217SJeff Kirsher 
7083adfc5217SJeff Kirsher #define MDIO_REG_BANK_COMBO_IEEE0		0xFFE0
7084adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_CONTROL				0x10
7085adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK			0x2040
7086adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10			0x0000
7087adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100			0x2000
7088adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000			0x0040
7089adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 			0x0100
7090adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN				0x0200
7091adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN				0x1000
7092adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK				0x4000
7093adfc5217SJeff Kirsher #define MDIO_COMBO_IEEO_MII_CONTROL_RESET				0x8000
7094adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS				0x11
7095adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS				0x0004
7096adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE			0x0020
7097adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV				0x14
7098adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX			0x0020
7099adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX			0x0040
7100adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK			0x0180
7101adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE			0x0000
7102adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC			0x0080
7103adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC			0x0100
7104adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH			0x0180
7105adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 			0x8000
7106adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 	0x15
7107adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE	0x8000
7108adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK		0x4000
7109adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK	0x0180
7110adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE	0x0000
7111adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH	0x0180
7112adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP	0x0040
7113adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP	0x0020
7114adfc5217SJeff Kirsher /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
7115adfc5217SJeff Kirsher bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
7116adfc5217SJeff Kirsher Theotherbitsarereservedandshouldbezero*/
7117adfc5217SJeff Kirsher #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE	0x0001
7118adfc5217SJeff Kirsher 
7119adfc5217SJeff Kirsher 
7120adfc5217SJeff Kirsher #define MDIO_PMA_DEVAD			0x1
7121adfc5217SJeff Kirsher /*ieee*/
7122adfc5217SJeff Kirsher #define MDIO_PMA_REG_CTRL		0x0
7123adfc5217SJeff Kirsher #define MDIO_PMA_REG_STATUS		0x1
7124adfc5217SJeff Kirsher #define MDIO_PMA_REG_10G_CTRL2		0x7
7125adfc5217SJeff Kirsher #define MDIO_PMA_REG_TX_DISABLE		0x0009
7126adfc5217SJeff Kirsher #define MDIO_PMA_REG_RX_SD		0xa
7127adfc5217SJeff Kirsher /*bcm*/
7128adfc5217SJeff Kirsher #define MDIO_PMA_REG_BCM_CTRL		0x0096
7129adfc5217SJeff Kirsher #define MDIO_PMA_REG_FEC_CTRL		0x00ab
7130adfc5217SJeff Kirsher #define MDIO_PMA_REG_PHY_IDENTIFIER	0xc800
7131adfc5217SJeff Kirsher #define MDIO_PMA_REG_DIGITAL_CTRL	0xc808
7132adfc5217SJeff Kirsher #define MDIO_PMA_REG_DIGITAL_STATUS	0xc809
7133adfc5217SJeff Kirsher #define MDIO_PMA_REG_TX_POWER_DOWN	0xca02
7134adfc5217SJeff Kirsher #define MDIO_PMA_REG_CMU_PLL_BYPASS	0xca09
7135adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL		0xca0a
7136adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL		0xca10
7137adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP	0x0188
7138adfc5217SJeff Kirsher #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET		0x018a
7139adfc5217SJeff Kirsher #define MDIO_PMA_REG_M8051_MSGIN_REG	0xca12
7140adfc5217SJeff Kirsher #define MDIO_PMA_REG_M8051_MSGOUT_REG	0xca13
7141adfc5217SJeff Kirsher #define MDIO_PMA_REG_ROM_VER1		0xca19
7142adfc5217SJeff Kirsher #define MDIO_PMA_REG_ROM_VER2		0xca1a
7143adfc5217SJeff Kirsher #define MDIO_PMA_REG_EDC_FFE_MAIN	0xca1b
7144adfc5217SJeff Kirsher #define MDIO_PMA_REG_PLL_BANDWIDTH	0xca1d
7145adfc5217SJeff Kirsher #define MDIO_PMA_REG_PLL_CTRL		0xca1e
7146adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL0 	0xca23
7147adfc5217SJeff Kirsher #define MDIO_PMA_REG_LRM_MODE		0xca3f
7148adfc5217SJeff Kirsher #define MDIO_PMA_REG_CDR_BANDWIDTH	0xca46
7149adfc5217SJeff Kirsher #define MDIO_PMA_REG_MISC_CTRL1 	0xca85
7150adfc5217SJeff Kirsher 
7151adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL		0x8000
7152adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK	0x000c
7153adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE		0x0000
7154adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE	0x0004
7155adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS	0x0008
7156adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 	0x000c
7157adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT	0x8002
7158adfc5217SJeff Kirsher #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR	0x8003
7159adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF	0xc820
7160adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
7161adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TX_CTRL1		0xca01
7162adfc5217SJeff Kirsher #define MDIO_PMA_REG_8726_TX_CTRL2		0xca05
7163adfc5217SJeff Kirsher 
7164adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR	0x8005
7165adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF	0x8007
7166adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
7167adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TX_CTRL1		0xca02
7168adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_TX_CTRL2		0xca05
7169adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_PCS_OPT_CTRL		0xc808
7170adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_GPIO_CTRL		0xc80e
7171adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_PCS_GP		0xc842
7172adfc5217SJeff Kirsher #define MDIO_PMA_REG_8727_OPT_CFG_REG		0xc8e4
7173adfc5217SJeff Kirsher 
7174adfc5217SJeff Kirsher #define MDIO_AN_REG_8727_MISC_CTRL		0x8309
7175adfc5217SJeff Kirsher 
7176adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_CHIP_REV			0xc801
7177adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS		0xc820
7178adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_XAUI_WA			0xc841
7179adfc5217SJeff Kirsher #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL		0xcd08
7180adfc5217SJeff Kirsher 
7181adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_RESET 	0xc000
7182adfc5217SJeff Kirsher #define MDIO_PMA_REG_7107_LED_CNTL	0xc007
7183adfc5217SJeff Kirsher #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
7184adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_VER1		0xc026
7185adfc5217SJeff Kirsher #define MDIO_PMA_REG_7101_VER2		0xc027
7186adfc5217SJeff Kirsher 
7187adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_PMD_SIGNAL			0xa811
7188adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED1_MASK			0xa82c
7189adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED2_MASK			0xa82f
7190adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED3_MASK			0xa832
7191adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED3_BLINK			0xa834
7192adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LED5_MASK			0xa838
7193adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_SIGNAL_MASK			0xa835
7194adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL			0xa83b
7195adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK	0x800
7196adfc5217SJeff Kirsher #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
7197adfc5217SJeff Kirsher 
7198adfc5217SJeff Kirsher 
7199adfc5217SJeff Kirsher #define MDIO_WIS_DEVAD			0x2
7200adfc5217SJeff Kirsher /*bcm*/
7201adfc5217SJeff Kirsher #define MDIO_WIS_REG_LASI_CNTL		0x9002
7202adfc5217SJeff Kirsher #define MDIO_WIS_REG_LASI_STATUS	0x9005
7203adfc5217SJeff Kirsher 
7204adfc5217SJeff Kirsher #define MDIO_PCS_DEVAD			0x3
7205adfc5217SJeff Kirsher #define MDIO_PCS_REG_STATUS		0x0020
7206adfc5217SJeff Kirsher #define MDIO_PCS_REG_LASI_STATUS	0x9005
7207adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_DSP_ACCESS	0xD000
7208adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_MUX	0xD008
7209adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
7210adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
7211adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
7212adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
7213adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD	 (0xC7)
7214adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
7215adfc5217SJeff Kirsher #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
7216adfc5217SJeff Kirsher 
7217adfc5217SJeff Kirsher 
7218adfc5217SJeff Kirsher #define MDIO_XS_DEVAD			0x4
7219adfc5217SJeff Kirsher #define MDIO_XS_PLL_SEQUENCER		0x8000
7220adfc5217SJeff Kirsher #define MDIO_XS_SFX7101_XGXS_TEST1	0xc00a
7221adfc5217SJeff Kirsher 
7222adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX0	0x80bc
7223adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX1	0x80cc
7224adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX2	0x80dc
7225adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RX3	0x80ec
7226adfc5217SJeff Kirsher #define MDIO_XS_8706_REG_BANK_RXA	0x80fc
7227adfc5217SJeff Kirsher 
7228adfc5217SJeff Kirsher #define MDIO_XS_REG_8073_RX_CTRL_PCIE	0x80FA
7229adfc5217SJeff Kirsher 
7230adfc5217SJeff Kirsher #define MDIO_AN_DEVAD			0x7
7231adfc5217SJeff Kirsher /*ieee*/
7232adfc5217SJeff Kirsher #define MDIO_AN_REG_CTRL		0x0000
7233adfc5217SJeff Kirsher #define MDIO_AN_REG_STATUS		0x0001
7234adfc5217SJeff Kirsher #define MDIO_AN_REG_STATUS_AN_COMPLETE		0x0020
7235adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE		0x0010
7236adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_PAUSE		0x0400
7237adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC	0x0800
7238adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_BOTH		0x0C00
7239adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV_PAUSE_MASK		0x0C00
7240adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV 		0x0011
7241adfc5217SJeff Kirsher #define MDIO_AN_REG_ADV2		0x0012
7242adfc5217SJeff Kirsher #define MDIO_AN_REG_LP_AUTO_NEG		0x0013
72439e7e8399SMintz Yuval #define MDIO_AN_REG_LP_AUTO_NEG2	0x0014
7244adfc5217SJeff Kirsher #define MDIO_AN_REG_MASTER_STATUS	0x0021
7245c8c60d88SYuval Mintz #define MDIO_AN_REG_EEE_ADV		0x003c
7246c8c60d88SYuval Mintz #define MDIO_AN_REG_LP_EEE_ADV		0x003d
7247adfc5217SJeff Kirsher /*bcm*/
7248adfc5217SJeff Kirsher #define MDIO_AN_REG_LINK_STATUS 	0x8304
7249adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_CL73		0x8370
7250adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_AN		0xffe0
7251adfc5217SJeff Kirsher #define MDIO_AN_REG_CL37_FC_LD		0xffe4
7252adfc5217SJeff Kirsher #define		MDIO_AN_REG_CL37_FC_LP		0xffe5
72539e7e8399SMintz Yuval #define		MDIO_AN_REG_1000T_STATUS	0xffea
7254adfc5217SJeff Kirsher 
7255adfc5217SJeff Kirsher #define MDIO_AN_REG_8073_2_5G		0x8329
7256adfc5217SJeff Kirsher #define MDIO_AN_REG_8073_BAM		0x8350
7257adfc5217SJeff Kirsher 
7258adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL	0x0020
7259adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_MII_CTRL	0xffe0
726099bf7f34SYaniv Rosner #define MDIO_AN_REG_8481_MII_CTRL_FORCE_1G	0x40
7261adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_MII_STATUS	0xffe1
7262924c6216SYaniv Rosner #define MDIO_AN_REG_848xx_ID_MSB		0xffe2
7263924c6216SYaniv Rosner #define BCM84858_PHY_ID					0x600d
7264924c6216SYaniv Rosner #define MDIO_AN_REG_848xx_ID_LSB		0xffe3
7265adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_AN_ADV		0xffe4
7266adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION	0xffe6
7267adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_1000T_CTRL		0xffe9
726899bf7f34SYaniv Rosner #define MDIO_AN_REG_8481_1G_100T_EXT_CTRL	0xfff0
726999bf7f34SYaniv Rosner #define MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF	0x0008
7270adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW	0xfff5
7271adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS	0xfff7
7272adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_AUX_CTRL		0xfff8
7273adfc5217SJeff Kirsher #define MDIO_AN_REG_8481_LEGACY_SHADOW		0xfffc
7274adfc5217SJeff Kirsher 
7275adfc5217SJeff Kirsher /* BCM84823 only */
7276adfc5217SJeff Kirsher #define MDIO_CTL_DEVAD			0x1e
7277adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA		0x401a
7278adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK		0x0018
7279adfc5217SJeff Kirsher 	/* These pins configure the BCM84823 interface to MAC after reset. */
7280adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_CTRL_MAC_XFI			0x0008
7281adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M		0x0010
7282adfc5217SJeff Kirsher 	/* These pins configure the BCM84823 interface to Line after reset. */
7283adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK		0x0060
7284adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L		0x0020
7285adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI		0x0040
7286adfc5217SJeff Kirsher 	/* When this pin is active high during reset, 10GBASE-T core is power
7287adfc5217SJeff Kirsher 	 * down, When it is active low the 10GBASE-T is power up
7288adfc5217SJeff Kirsher 	 */
7289adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN	0x0080
7290adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK		0x0100
7291adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER	0x0000
7292adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER		0x0100
7293adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G			0x1000
7294adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_USER_CTRL_REG			0x4005
7295adfc5217SJeff Kirsher #define MDIO_CTL_REG_84823_USER_CTRL_CMS			0x0080
7296521683daSYaniv Rosner #define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH		0xa82b
7297521683daSYaniv Rosner #define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ	0x2f
7298adfc5217SJeff Kirsher #define MDIO_PMA_REG_84823_CTL_LED_CTL_1			0xa8e3
7299521683daSYaniv Rosner #define MDIO_PMA_REG_84833_CTL_LED_CTL_1			0xa8ec
7300adfc5217SJeff Kirsher #define MDIO_PMA_REG_84823_LED3_STRETCH_EN			0x0080
7301bb1187afSYuval Mintz /* BCM84858 only */
7302bb1187afSYuval Mintz #define MDIO_PMA_REG_84858_ALLOW_GPHY_ACT			0x8000
7303adfc5217SJeff Kirsher 
7304adfc5217SJeff Kirsher /* BCM84833 only */
7305c8c60d88SYuval Mintz #define MDIO_84833_TOP_CFG_FW_REV			0x400f
7306c8c60d88SYuval Mintz #define MDIO_84833_TOP_CFG_FW_EEE		0x10b1
7307f6b6eb69SYuval Mintz #define MDIO_84833_TOP_CFG_FW_NO_EEE		0x1f81
7308adfc5217SJeff Kirsher #define MDIO_84833_TOP_CFG_XGPHY_STRAP1			0x401a
7309adfc5217SJeff Kirsher #define MDIO_84833_SUPER_ISOLATE		0x8000
7310924c6216SYaniv Rosner /* These are mailbox register set used by 84833/84858. */
7311924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG0			0x4005
7312924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG1			0x4006
7313924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG2			0x4007
7314924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG3			0x4008
7315924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG4			0x4009
7316924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG26		0x4037
7317924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG27		0x4038
7318924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG28		0x4039
7319924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG29		0x403a
7320924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG30		0x403b
7321924c6216SYaniv Rosner #define MDIO_848xx_TOP_CFG_SCRATCH_REG31		0x403c
7322924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_COMMAND	(MDIO_848xx_TOP_CFG_SCRATCH_REG0)
7323924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_STATUS	(MDIO_848xx_TOP_CFG_SCRATCH_REG26)
7324924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_DATA1	(MDIO_848xx_TOP_CFG_SCRATCH_REG27)
7325924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_DATA2	(MDIO_848xx_TOP_CFG_SCRATCH_REG28)
7326924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_DATA3	(MDIO_848xx_TOP_CFG_SCRATCH_REG29)
7327924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_DATA4	(MDIO_848xx_TOP_CFG_SCRATCH_REG30)
7328924c6216SYaniv Rosner #define MDIO_848xx_CMD_HDLR_DATA5	(MDIO_848xx_TOP_CFG_SCRATCH_REG31)
7329adfc5217SJeff Kirsher 
7330924c6216SYaniv Rosner /* Mailbox command set used by 84833/84858 */
7331924c6216SYaniv Rosner #define PHY848xx_CMD_SET_PAIR_SWAP			0x8001
7332924c6216SYaniv Rosner #define PHY848xx_CMD_GET_EEE_MODE			0x8008
7333924c6216SYaniv Rosner #define PHY848xx_CMD_SET_EEE_MODE			0x8009
7334924c6216SYaniv Rosner /* Mailbox status set used by 84833 only */
7335521683daSYaniv Rosner #define PHY84833_STATUS_CMD_RECEIVED			0x0001
7336521683daSYaniv Rosner #define PHY84833_STATUS_CMD_IN_PROGRESS			0x0002
7337521683daSYaniv Rosner #define PHY84833_STATUS_CMD_COMPLETE_PASS		0x0004
7338521683daSYaniv Rosner #define PHY84833_STATUS_CMD_COMPLETE_ERROR		0x0008
7339521683daSYaniv Rosner #define PHY84833_STATUS_CMD_OPEN_FOR_CMDS		0x0010
7340521683daSYaniv Rosner #define PHY84833_STATUS_CMD_SYSTEM_BOOT			0x0020
7341521683daSYaniv Rosner #define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS		0x0040
7342521683daSYaniv Rosner #define PHY84833_STATUS_CMD_CLEAR_COMPLETE		0x0080
7343521683daSYaniv Rosner #define PHY84833_STATUS_CMD_OPEN_OVERRIDE		0xa5a5
73444ec0b6d5SYuval Mintz /* Mailbox Process */
73454ec0b6d5SYuval Mintz #define PHY84833_MB_PROCESS1				1
73464ec0b6d5SYuval Mintz #define PHY84833_MB_PROCESS2				2
73474ec0b6d5SYuval Mintz #define PHY84833_MB_PROCESS3				3
7348adfc5217SJeff Kirsher 
7349924c6216SYaniv Rosner /* Mailbox status set used by 84858 only */
7350924c6216SYaniv Rosner #define PHY84858_STATUS_CMD_RECEIVED			0x0001
7351924c6216SYaniv Rosner #define PHY84858_STATUS_CMD_IN_PROGRESS			0x0002
7352924c6216SYaniv Rosner #define PHY84858_STATUS_CMD_COMPLETE_PASS		0x0004
7353924c6216SYaniv Rosner #define PHY84858_STATUS_CMD_COMPLETE_ERROR		0x0008
7354924c6216SYaniv Rosner #define PHY84858_STATUS_CMD_SYSTEM_BUSY			0xbbbb
7355924c6216SYaniv Rosner 
7356adfc5217SJeff Kirsher 
7357adfc5217SJeff Kirsher /* Warpcore clause 45 addressing */
7358adfc5217SJeff Kirsher #define MDIO_WC_DEVAD					0x3
7359adfc5217SJeff Kirsher #define MDIO_WC_REG_IEEE0BLK_MIICNTL			0x0
7360adfc5217SJeff Kirsher #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP			0x7
7361adfc5217SJeff Kirsher #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0	0x10
7362adfc5217SJeff Kirsher #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1	0x11
73638decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2	0x12
73648decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY	0x4000
73658decf868SDavid S. Miller #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ		0x8000
73664e7b4997SYaniv Rosner #define MDIO_WC_REG_PCS_STATUS2				0x0021
73674e7b4997SYaniv Rosner #define MDIO_WC_REG_PMD_KR_CONTROL			0x0096
7368adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL		0x8000
7369adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1		0x800e
7370adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_DESKEW			0x8010
7371adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL0			0x8015
7372adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL1			0x8016
7373adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK1_LANECTRL2			0x8017
7374adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_ANA_CTRL0			0x8061
7375adfc5217SJeff Kirsher #define MDIO_WC_REG_TX1_ANA_CTRL0			0x8071
7376adfc5217SJeff Kirsher #define MDIO_WC_REG_TX2_ANA_CTRL0			0x8081
7377adfc5217SJeff Kirsher #define MDIO_WC_REG_TX3_ANA_CTRL0			0x8091
7378adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER			0x8067
737930fd9ff0SYaniv Rosner #define MDIO_WC_REG_TX0_TX_DRIVER_IFIR_OFFSET			0x01
738030fd9ff0SYaniv Rosner #define MDIO_WC_REG_TX0_TX_DRIVER_IFIR_MASK				0x000e
7381adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET		0x04
7382adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK			0x00f0
7383adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET		0x08
7384adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK				0x0f00
7385adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET		0x0c
7386adfc5217SJeff Kirsher #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK			0x7000
7387adfc5217SJeff Kirsher #define MDIO_WC_REG_TX1_TX_DRIVER			0x8077
7388adfc5217SJeff Kirsher #define MDIO_WC_REG_TX2_TX_DRIVER			0x8087
7389adfc5217SJeff Kirsher #define MDIO_WC_REG_TX3_TX_DRIVER			0x8097
7390adfc5217SJeff Kirsher #define MDIO_WC_REG_RX0_ANARXCONTROL1G			0x80b9
7391adfc5217SJeff Kirsher #define MDIO_WC_REG_RX2_ANARXCONTROL1G			0x80d9
7392adfc5217SJeff Kirsher #define MDIO_WC_REG_RX0_PCI_CTRL			0x80ba
7393adfc5217SJeff Kirsher #define MDIO_WC_REG_RX1_PCI_CTRL			0x80ca
7394adfc5217SJeff Kirsher #define MDIO_WC_REG_RX2_PCI_CTRL			0x80da
7395adfc5217SJeff Kirsher #define MDIO_WC_REG_RX3_PCI_CTRL			0x80ea
7396b899e698SYaniv Rosner #define MDIO_WC_REG_RXB_ANA_RX_CONTROL_PCI		0x80fa
7397adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G		0x8104
7398adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_STATUS3			0x8129
7399adfc5217SJeff Kirsher #define MDIO_WC_REG_PAR_DET_10G_STATUS			0x8130
7400adfc5217SJeff Kirsher #define MDIO_WC_REG_PAR_DET_10G_CTRL			0x8131
7401adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_X2_CONTROL2			0x8141
74024e7b4997SYaniv Rosner #define MDIO_WC_REG_XGXS_X2_CONTROL3			0x8142
7403adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_RX_LN_SWAP1			0x816B
7404adfc5217SJeff Kirsher #define MDIO_WC_REG_XGXS_TX_LN_SWAP1			0x8169
7405adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_0			0x81d0
7406adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_1			0x81d1
7407adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_2			0x81d2
7408adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_3			0x81d3
7409adfc5217SJeff Kirsher #define MDIO_WC_REG_GP2_STATUS_GP_2_4			0x81d4
7410ca05f29cSYaniv Rosner #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL 0x1000
7411ca05f29cSYaniv Rosner #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CMPL 0x0100
7412ca05f29cSYaniv Rosner #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP 0x0010
7413ca05f29cSYaniv Rosner #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CAP 0x1
7414adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP		0x81EE
7415adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_VERSION			0x81F0
7416adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE		0x81F2
7417adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET	0x0
7418adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT	    0x0
7419adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR	    0x1
7420adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC	    0x2
7421adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI	    0x3
7422adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G	    0x4
7423adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET	0x4
7424adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET	0x8
7425adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET	0xc
7426adfc5217SJeff Kirsher #define MDIO_WC_REG_UC_INFO_B1_CRC			0x81FE
7427adfc5217SJeff Kirsher #define MDIO_WC_REG_DSC_SMC				0x8213
7428adfc5217SJeff Kirsher #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0		0x821e
7429adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP				0x82e2
7430adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET		0x00
7431adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK			0x000f
7432adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET		0x04
7433adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK		0x03f0
7434adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET		0x0a
7435adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK		0x7c00
7436adfc5217SJeff Kirsher #define MDIO_WC_REG_TX_FIR_TAP_ENABLE		0x8000
74374e7b4997SYaniv Rosner #define MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP		0x82e2
7438adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL	0x82e3
7439adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL	0x82e6
7440adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL	0x82e7
7441adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL	0x82e8
7442adfc5217SJeff Kirsher #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL	0x82ec
7443adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1		0x8300
7444adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2		0x8301
7445adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3		0x8302
7446adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1		0x8304
7447adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_MISC1			0x8308
7448adfc5217SJeff Kirsher #define MDIO_WC_REG_SERDESDIGITAL_MISC2			0x8309
7449adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL3_UP1			0x8329
74509e7e8399SMintz Yuval #define MDIO_WC_REG_DIGITAL3_LP_UP1			 0x832c
7451adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL4_MISC3			0x833c
7452c8c60d88SYuval Mintz #define MDIO_WC_REG_DIGITAL4_MISC5			0x833e
7453adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_MISC6			0x8345
7454adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_MISC7			0x8349
74554e7b4997SYaniv Rosner #define MDIO_WC_REG_DIGITAL5_LINK_STATUS		0x834d
7456adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED		0x834e
7457adfc5217SJeff Kirsher #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL		0x8350
7458adfc5217SJeff Kirsher #define MDIO_WC_REG_CL49_USERB0_CTRL			0x8368
74594e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_USERB0_CTRL			0x8370
74604e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_USERB0_USTAT			0x8371
74614e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_BAM_CTRL1			0x8372
74624e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_BAM_CTRL2			0x8373
74634e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_BAM_CTRL3			0x8374
74644e7b4997SYaniv Rosner #define MDIO_WC_REG_CL73_BAM_CODE_FIELD			0x837b
7465c8c60d88SYuval Mintz #define MDIO_WC_REG_EEE_COMBO_CONTROL0			0x8390
7466adfc5217SJeff Kirsher #define MDIO_WC_REG_TX66_CONTROL			0x83b0
7467adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_CONTROL			0x83c0
7468adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW0				0x83c2
7469adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW1				0x83c3
7470adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW2				0x83c4
7471adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW3				0x83c5
7472adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW0_MASK			0x83c6
7473adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW1_MASK			0x83c7
7474adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW2_MASK			0x83c8
7475adfc5217SJeff Kirsher #define MDIO_WC_REG_RX66_SCW3_MASK			0x83c9
7476adfc5217SJeff Kirsher #define MDIO_WC_REG_FX100_CTRL1				0x8400
7477adfc5217SJeff Kirsher #define MDIO_WC_REG_FX100_CTRL3				0x8402
74784e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_TX_CTRL5		0x8436
74794e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_TX_CTRL6		0x8437
74804e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_TX_CTRL7		0x8438
74814e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_TX_CTRL9		0x8439
74824e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_RX_CTRL10		0x843a
74834e7b4997SYaniv Rosner #define MDIO_WC_REG_CL82_USERB1_RX_CTRL11		0x843b
74844e7b4997SYaniv Rosner #define MDIO_WC_REG_ETA_CL73_OUI1			0x8453
74854e7b4997SYaniv Rosner #define MDIO_WC_REG_ETA_CL73_OUI2			0x8454
74864e7b4997SYaniv Rosner #define MDIO_WC_REG_ETA_CL73_OUI3			0x8455
74874e7b4997SYaniv Rosner #define MDIO_WC_REG_ETA_CL73_LD_BAM_CODE		0x8456
74884e7b4997SYaniv Rosner #define MDIO_WC_REG_ETA_CL73_LD_UD_CODE			0x8457
7489adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_CMD			0xffc2
7490adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_DL_STATUS			0xffc5
7491adfc5217SJeff Kirsher #define MDIO_WC_REG_MICROBLK_CMD3			0xffcc
7492adfc5217SJeff Kirsher 
7493adfc5217SJeff Kirsher #define MDIO_WC_REG_AERBLK_AER				0xffde
7494adfc5217SJeff Kirsher #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL			0xffe0
7495adfc5217SJeff Kirsher #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT		0xffe1
7496adfc5217SJeff Kirsher 
7497adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET			0x810A
7498adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT	0
7499adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT	4
7500adfc5217SJeff Kirsher 
7501adfc5217SJeff Kirsher #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2		0x8141
7502adfc5217SJeff Kirsher 
7503adfc5217SJeff Kirsher #define DIGITAL5_ACTUAL_SPEED_TX_MASK			0x003f
7504adfc5217SJeff Kirsher 
7505adfc5217SJeff Kirsher /* 54618se */
7506adfc5217SJeff Kirsher #define MDIO_REG_GPHY_PHYID_LSB				0x3
7507adfc5217SJeff Kirsher #define MDIO_REG_GPHY_ID_54618SE		0x5cd5
7508adfc5217SJeff Kirsher #define MDIO_REG_GPHY_CL45_ADDR_REG			0xd
7509adfc5217SJeff Kirsher #define MDIO_REG_GPHY_CL45_DATA_REG			0xe
7510adfc5217SJeff Kirsher #define MDIO_REG_GPHY_EEE_RESOLVED		0x803e
751126964bb7SYuval Mintz #define MDIO_REG_GPHY_EXP_ACCESS_GATE			0x15
751226964bb7SYuval Mintz #define MDIO_REG_GPHY_EXP_ACCESS			0x17
751326964bb7SYuval Mintz #define MDIO_REG_GPHY_EXP_ACCESS_TOP		0xd00
751426964bb7SYuval Mintz #define MDIO_REG_GPHY_EXP_TOP_2K_BUF		0x40
7515a351d497SYuval Mintz #define MDIO_REG_GPHY_AUX_STATUS			0x19
7516adfc5217SJeff Kirsher #define MDIO_REG_INTR_STATUS				0x1a
7517adfc5217SJeff Kirsher #define MDIO_REG_INTR_MASK				0x1b
7518adfc5217SJeff Kirsher #define MDIO_REG_INTR_MASK_LINK_STATUS			(0x1 << 1)
7519adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW				0x1c
75201d125bd5SYaniv Rosner #define MDIO_REG_GPHY_SHADOW_LED_SEL1			(0x0d << 10)
7521adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_LED_SEL2			(0x0e << 10)
7522adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_WR_ENA			(0x1 << 15)
7523adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED		(0x1e << 10)
7524adfc5217SJeff Kirsher #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD		(0x1 << 8)
7525adfc5217SJeff Kirsher 
7526adfc5217SJeff Kirsher #define IGU_FUNC_BASE			0x0400
7527adfc5217SJeff Kirsher 
7528adfc5217SJeff Kirsher #define IGU_ADDR_MSIX			0x0000
7529adfc5217SJeff Kirsher #define IGU_ADDR_INT_ACK		0x0200
7530adfc5217SJeff Kirsher #define IGU_ADDR_PROD_UPD		0x0201
7531adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_UPD	0x0202
7532adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_SET	0x0203
7533adfc5217SJeff Kirsher #define IGU_ADDR_ATTN_BITS_CLR	0x0204
7534adfc5217SJeff Kirsher #define IGU_ADDR_COALESCE_NOW	0x0205
7535adfc5217SJeff Kirsher #define IGU_ADDR_SIMD_MASK		0x0206
7536adfc5217SJeff Kirsher #define IGU_ADDR_SIMD_NOMASK	0x0207
7537adfc5217SJeff Kirsher #define IGU_ADDR_MSI_CTL		0x0210
7538adfc5217SJeff Kirsher #define IGU_ADDR_MSI_ADDR_LO	0x0211
7539adfc5217SJeff Kirsher #define IGU_ADDR_MSI_ADDR_HI	0x0212
7540adfc5217SJeff Kirsher #define IGU_ADDR_MSI_DATA		0x0213
7541adfc5217SJeff Kirsher 
7542adfc5217SJeff Kirsher #define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup  0
7543adfc5217SJeff Kirsher #define IGU_USE_REGISTER_ustorm_type_1_sb_cleanup  1
7544adfc5217SJeff Kirsher #define IGU_USE_REGISTER_cstorm_type_0_sb_cleanup  2
7545adfc5217SJeff Kirsher #define IGU_USE_REGISTER_cstorm_type_1_sb_cleanup  3
7546adfc5217SJeff Kirsher 
7547adfc5217SJeff Kirsher #define COMMAND_REG_INT_ACK	    0x0
7548adfc5217SJeff Kirsher #define COMMAND_REG_PROD_UPD	    0x4
7549adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_UPD   0x8
7550adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_SET   0xc
7551adfc5217SJeff Kirsher #define COMMAND_REG_ATTN_BITS_CLR   0x10
7552adfc5217SJeff Kirsher #define COMMAND_REG_COALESCE_NOW    0x14
7553adfc5217SJeff Kirsher #define COMMAND_REG_SIMD_MASK	    0x18
7554adfc5217SJeff Kirsher #define COMMAND_REG_SIMD_NOMASK     0x1c
7555adfc5217SJeff Kirsher 
7556adfc5217SJeff Kirsher 
7557adfc5217SJeff Kirsher #define IGU_MEM_BASE						0x0000
7558adfc5217SJeff Kirsher 
7559adfc5217SJeff Kirsher #define IGU_MEM_MSIX_BASE					0x0000
7560adfc5217SJeff Kirsher #define IGU_MEM_MSIX_UPPER					0x007f
7561adfc5217SJeff Kirsher #define IGU_MEM_MSIX_RESERVED_UPPER			0x01ff
7562adfc5217SJeff Kirsher 
7563adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_BASE				0x0200
7564adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_UPPER				0x0200
7565adfc5217SJeff Kirsher 
7566adfc5217SJeff Kirsher #define IGU_CMD_BACKWARD_COMP_PROD_UPD		0x0201
7567adfc5217SJeff Kirsher #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 	0x03ff
7568adfc5217SJeff Kirsher 
7569adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_BASE				0x0400
7570adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_UPPER\
7571adfc5217SJeff Kirsher 	(IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7572adfc5217SJeff Kirsher #define IGU_CMD_INT_ACK_RESERVED_UPPER		0x04ff
7573adfc5217SJeff Kirsher 
7574adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_BASE			0x0500
7575adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_UPPER\
7576adfc5217SJeff Kirsher 	(IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7577adfc5217SJeff Kirsher #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER	0x059f
7578adfc5217SJeff Kirsher 
7579adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_UPD_UPPER			0x05a0
7580adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_SET_UPPER			0x05a1
7581adfc5217SJeff Kirsher #define IGU_CMD_ATTN_BIT_CLR_UPPER			0x05a2
7582adfc5217SJeff Kirsher 
7583adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_UPPER		0x05a3
7584adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER	0x05a4
7585adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER	0x05a5
7586adfc5217SJeff Kirsher #define IGU_REG_SISR_MDPC_WOMASK_UPPER		0x05a6
7587adfc5217SJeff Kirsher 
7588adfc5217SJeff Kirsher #define IGU_REG_RESERVED_UPPER				0x05ff
7589bf27c353SJiri Benc /* Fields of IGU PF CONFIGURATION REGISTER */
7590adfc5217SJeff Kirsher #define IGU_PF_CONF_FUNC_EN	  (0x1<<0)  /* function enable	      */
7591adfc5217SJeff Kirsher #define IGU_PF_CONF_MSI_MSIX_EN   (0x1<<1)  /* MSI/MSIX enable	      */
7592adfc5217SJeff Kirsher #define IGU_PF_CONF_INT_LINE_EN   (0x1<<2)  /* INT enable	      */
7593adfc5217SJeff Kirsher #define IGU_PF_CONF_ATTN_BIT_EN   (0x1<<3)  /* attention enable       */
7594adfc5217SJeff Kirsher #define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4)  /* single ISR mode enable */
7595adfc5217SJeff Kirsher #define IGU_PF_CONF_SIMD_MODE	  (0x1<<5)  /* simd all ones mode     */
7596adfc5217SJeff Kirsher 
7597bf27c353SJiri Benc /* Fields of IGU VF CONFIGURATION REGISTER */
7598adfc5217SJeff Kirsher #define IGU_VF_CONF_FUNC_EN	   (0x1<<0)  /* function enable        */
7599adfc5217SJeff Kirsher #define IGU_VF_CONF_MSI_MSIX_EN    (0x1<<1)  /* MSI/MSIX enable        */
7600adfc5217SJeff Kirsher #define IGU_VF_CONF_PARENT_MASK    (0x3<<2)  /* Parent PF	       */
7601adfc5217SJeff Kirsher #define IGU_VF_CONF_PARENT_SHIFT   2	     /* Parent PF	       */
7602adfc5217SJeff Kirsher #define IGU_VF_CONF_SINGLE_ISR_EN  (0x1<<4)  /* single ISR mode enable */
7603adfc5217SJeff Kirsher 
7604adfc5217SJeff Kirsher 
7605adfc5217SJeff Kirsher #define IGU_BC_DSB_NUM_SEGS    5
7606adfc5217SJeff Kirsher #define IGU_BC_NDSB_NUM_SEGS   2
7607adfc5217SJeff Kirsher #define IGU_NORM_DSB_NUM_SEGS  2
7608adfc5217SJeff Kirsher #define IGU_NORM_NDSB_NUM_SEGS 1
7609adfc5217SJeff Kirsher #define IGU_BC_BASE_DSB_PROD   128
7610adfc5217SJeff Kirsher #define IGU_NORM_BASE_DSB_PROD 136
7611adfc5217SJeff Kirsher 
7612adfc5217SJeff Kirsher 	/* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
7613adfc5217SJeff Kirsher 	[5:2] = 0; [1:0] = PF number) */
7614adfc5217SJeff Kirsher #define IGU_FID_ENCODE_IS_PF	    (0x1<<6)
7615adfc5217SJeff Kirsher #define IGU_FID_ENCODE_IS_PF_SHIFT  6
7616adfc5217SJeff Kirsher #define IGU_FID_VF_NUM_MASK	    (0x3f)
7617adfc5217SJeff Kirsher #define IGU_FID_PF_NUM_MASK	    (0x7)
7618adfc5217SJeff Kirsher 
7619adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VALID		(1<<0)
7620adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VECTOR_MASK	(0x3F<<1)
7621adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_VECTOR_SHIFT	1
7622adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_FID_MASK	(0x7F<<7)
7623adfc5217SJeff Kirsher #define IGU_REG_MAPPING_MEMORY_FID_SHIFT	7
7624adfc5217SJeff Kirsher 
7625adfc5217SJeff Kirsher 
7626adfc5217SJeff Kirsher #define CDU_REGION_NUMBER_XCM_AG 2
7627adfc5217SJeff Kirsher #define CDU_REGION_NUMBER_UCM_AG 4
7628adfc5217SJeff Kirsher 
7629adfc5217SJeff Kirsher 
76301aa8b471SBen Hutchings /* String-to-compress [31:8] = CID (all 24 bits)
7631adfc5217SJeff Kirsher  * String-to-compress [7:4] = Region
7632adfc5217SJeff Kirsher  * String-to-compress [3:0] = Type
7633adfc5217SJeff Kirsher  */
7634adfc5217SJeff Kirsher #define CDU_VALID_DATA(_cid, _region, _type)\
7635adfc5217SJeff Kirsher 	(((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
7636adfc5217SJeff Kirsher #define CDU_CRC8(_cid, _region, _type)\
7637adfc5217SJeff Kirsher 	(calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
7638adfc5217SJeff Kirsher #define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
7639adfc5217SJeff Kirsher 	(0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
7640adfc5217SJeff Kirsher #define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
7641adfc5217SJeff Kirsher 	(0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
7642adfc5217SJeff Kirsher #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
7643adfc5217SJeff Kirsher 
76444365f35bSSudarsana Reddy Kalluru /* IdleChk registers */
76454365f35bSSudarsana Reddy Kalluru #define PXP_REG_HST_VF_DISABLED_ERROR_VALID			 0x1030bc
76464365f35bSSudarsana Reddy Kalluru #define PXP_REG_HST_VF_DISABLED_ERROR_DATA			 0x1030b8
76474365f35bSSudarsana Reddy Kalluru #define PXP_REG_HST_PER_VIOLATION_VALID				 0x1030e0
76484365f35bSSudarsana Reddy Kalluru #define PXP_REG_HST_INCORRECT_ACCESS_VALID			 0x1030cc
76494365f35bSSudarsana Reddy Kalluru #define PXP2_REG_RD_CPL_ERR_DETAILS				 0x120778
76504365f35bSSudarsana Reddy Kalluru #define PXP2_REG_RD_CPL_ERR_DETAILS2				 0x12077c
76514365f35bSSudarsana Reddy Kalluru #define PXP2_REG_RQ_GARB					 0x120748
76524365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q0			 0x15c1bc
76534365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q1			 0x15c1c0
76544365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q2			 0x15c1c4
76554365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q3			 0x15c1c8
76564365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q4			 0x15c1cc
76574365f35bSSudarsana Reddy Kalluru #define PBF_REG_DISABLE_NEW_TASK_PROC_Q5			 0x15c1d0
76584365f35bSSudarsana Reddy Kalluru #define PBF_REG_CREDIT_Q2					 0x140344
76594365f35bSSudarsana Reddy Kalluru #define PBF_REG_CREDIT_Q3					 0x140348
76604365f35bSSudarsana Reddy Kalluru #define PBF_REG_CREDIT_Q4					 0x14034c
76614365f35bSSudarsana Reddy Kalluru #define PBF_REG_CREDIT_Q5					 0x140350
76624365f35bSSudarsana Reddy Kalluru #define PBF_REG_INIT_CRD_Q2					 0x15c238
76634365f35bSSudarsana Reddy Kalluru #define PBF_REG_INIT_CRD_Q3					 0x15c23c
76644365f35bSSudarsana Reddy Kalluru #define PBF_REG_INIT_CRD_Q4					 0x15c240
76654365f35bSSudarsana Reddy Kalluru #define PBF_REG_INIT_CRD_Q5					 0x15c244
76664365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q0					 0x140374
76674365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q1					 0x140378
76684365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q2					 0x14037c
76694365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q3					 0x140380
76704365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q4					 0x140384
76714365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_Q5					 0x140388
76724365f35bSSudarsana Reddy Kalluru #define PBF_REG_TASK_CNT_LB_Q					 0x140370
76734365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD0						 0x16e6fc
76744365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD1						 0x16e700
76754365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD2						 0x16e704
76764365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD3						 0x16e7ac
76774365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD4						 0x16e7b0
76784365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD5						 0x16e7b4
76794365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRD6						 0x16e7b8
76804365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRDCMDQ_0					 0x16e6e8
76814365f35bSSudarsana Reddy Kalluru #define QM_REG_BYTECRDERRREG					 0x16e708
76824365f35bSSudarsana Reddy Kalluru #define MISC_REG_GRC_TIMEOUT_ATTN_FULL_FID			 0xa714
76834365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQCREDIT_2					 0x1682d8
76844365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQCREDIT_3					 0x1682dc
76854365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQCREDIT_5					 0x1682e4
76864365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQCREDIT_6					 0x1682e8
76874365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQINITCREDIT_3					 0x16806c
76884365f35bSSudarsana Reddy Kalluru #define QM_REG_VOQINITCREDIT_6					 0x168078
76894365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ0TOHWVOQ					 0x16e7bc
76904365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ1TOHWVOQ					 0x16e7c0
76914365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ2TOHWVOQ					 0x16e7c4
76924365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ3TOHWVOQ					 0x16e7c8
76934365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ4TOHWVOQ					 0x16e7cc
76944365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ5TOHWVOQ					 0x16e7d0
76954365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ6TOHWVOQ					 0x16e7d4
76964365f35bSSudarsana Reddy Kalluru #define QM_REG_FWVOQ7TOHWVOQ					 0x16e7d8
76974365f35bSSudarsana Reddy Kalluru #define NIG_REG_INGRESS_EOP_PORT0_EMPTY				 0x104ec
76984365f35bSSudarsana Reddy Kalluru #define NIG_REG_INGRESS_EOP_PORT1_EMPTY				 0x104f8
76994365f35bSSudarsana Reddy Kalluru #define NIG_REG_INGRESS_RMP0_DSCR_EMPTY				 0x10530
77004365f35bSSudarsana Reddy Kalluru #define NIG_REG_INGRESS_RMP1_DSCR_EMPTY				 0x10538
77014365f35bSSudarsana Reddy Kalluru #define NIG_REG_INGRESS_LB_PBF_DELAY_EMPTY			 0x10508
77024365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_MNG0_FIFO_EMPTY				 0x10460
77034365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_MNG1_FIFO_EMPTY				 0x10474
77044365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DEBUG_FIFO_EMPTY				 0x10418
77054365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY0_EMPTY				 0x10420
77064365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY1_EMPTY				 0x10428
77074365f35bSSudarsana Reddy Kalluru #define NIG_REG_LLH0_FIFO_EMPTY					 0x10548
77084365f35bSSudarsana Reddy Kalluru #define NIG_REG_LLH1_FIFO_EMPTY					 0x10558
77094365f35bSSudarsana Reddy Kalluru #define NIG_REG_P0_TX_MNG_HOST_FIFO_EMPTY			 0x182a8
77104365f35bSSudarsana Reddy Kalluru #define NIG_REG_P0_TLLH_FIFO_EMPTY				 0x18308
77114365f35bSSudarsana Reddy Kalluru #define NIG_REG_P0_HBUF_DSCR_EMPTY				 0x18318
77124365f35bSSudarsana Reddy Kalluru #define NIG_REG_P1_HBUF_DSCR_EMPTY				 0x18348
77134365f35bSSudarsana Reddy Kalluru #define NIG_REG_P0_RX_MACFIFO_EMPTY				 0x18570
77144365f35bSSudarsana Reddy Kalluru #define NIG_REG_P0_TX_MACFIFO_EMPTY				 0x18578
77154365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY2_EMPTY				 0x1862c
77164365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY3_EMPTY				 0x18630
77174365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY4_EMPTY				 0x18634
77184365f35bSSudarsana Reddy Kalluru #define NIG_REG_EGRESS_DELAY5_EMPTY				 0x18638
77194365f35bSSudarsana Reddy Kalluru 
7720adfc5217SJeff Kirsher /******************************************************************************
7721adfc5217SJeff Kirsher  * Description:
7722adfc5217SJeff Kirsher  *	   Calculates crc 8 on a word value: polynomial 0-1-2-8
7723adfc5217SJeff Kirsher  *	   Code was translated from Verilog.
7724adfc5217SJeff Kirsher  * Return:
7725adfc5217SJeff Kirsher  *****************************************************************************/
calc_crc8(u32 data,u8 crc)7726adfc5217SJeff Kirsher static inline u8 calc_crc8(u32 data, u8 crc)
7727adfc5217SJeff Kirsher {
7728adfc5217SJeff Kirsher 	u8 D[32];
7729adfc5217SJeff Kirsher 	u8 NewCRC[8];
7730adfc5217SJeff Kirsher 	u8 C[8];
7731adfc5217SJeff Kirsher 	u8 crc_res;
7732adfc5217SJeff Kirsher 	u8 i;
7733adfc5217SJeff Kirsher 
7734adfc5217SJeff Kirsher 	/* split the data into 31 bits */
7735adfc5217SJeff Kirsher 	for (i = 0; i < 32; i++) {
7736adfc5217SJeff Kirsher 		D[i] = (u8)(data & 1);
7737adfc5217SJeff Kirsher 		data = data >> 1;
7738adfc5217SJeff Kirsher 	}
7739adfc5217SJeff Kirsher 
7740adfc5217SJeff Kirsher 	/* split the crc into 8 bits */
7741adfc5217SJeff Kirsher 	for (i = 0; i < 8; i++) {
7742adfc5217SJeff Kirsher 		C[i] = crc & 1;
7743adfc5217SJeff Kirsher 		crc = crc >> 1;
7744adfc5217SJeff Kirsher 	}
7745adfc5217SJeff Kirsher 
7746adfc5217SJeff Kirsher 	NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
7747adfc5217SJeff Kirsher 		    D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
7748adfc5217SJeff Kirsher 		    C[6] ^ C[7];
7749adfc5217SJeff Kirsher 	NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
7750adfc5217SJeff Kirsher 		    D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
7751adfc5217SJeff Kirsher 		    D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
7752adfc5217SJeff Kirsher 		    C[6];
7753adfc5217SJeff Kirsher 	NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
7754adfc5217SJeff Kirsher 		    D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
7755adfc5217SJeff Kirsher 		    C[0] ^ C[1] ^ C[4] ^ C[5];
7756adfc5217SJeff Kirsher 	NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
7757adfc5217SJeff Kirsher 		    D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
7758adfc5217SJeff Kirsher 		    C[1] ^ C[2] ^ C[5] ^ C[6];
7759adfc5217SJeff Kirsher 	NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
7760adfc5217SJeff Kirsher 		    D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
7761adfc5217SJeff Kirsher 		    C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
7762adfc5217SJeff Kirsher 	NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
7763adfc5217SJeff Kirsher 		    D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
7764adfc5217SJeff Kirsher 		    C[3] ^ C[4] ^ C[7];
7765adfc5217SJeff Kirsher 	NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
7766adfc5217SJeff Kirsher 		    D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
7767adfc5217SJeff Kirsher 		    C[5];
7768adfc5217SJeff Kirsher 	NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
7769adfc5217SJeff Kirsher 		    D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
7770adfc5217SJeff Kirsher 		    C[6];
7771adfc5217SJeff Kirsher 
7772adfc5217SJeff Kirsher 	crc_res = 0;
7773adfc5217SJeff Kirsher 	for (i = 0; i < 8; i++)
7774adfc5217SJeff Kirsher 		crc_res |= (NewCRC[i] << i);
7775adfc5217SJeff Kirsher 
7776adfc5217SJeff Kirsher 	return crc_res;
7777adfc5217SJeff Kirsher }
7778adfc5217SJeff Kirsher #endif /* BNX2X_REG_H */
7779