1 /* bnx2x.h: Broadcom Everest network driver. 2 * 3 * Copyright (c) 2007-2011 Broadcom Corporation 4 * 5 * This program is free software; you can redistribute it and/or modify 6 * it under the terms of the GNU General Public License as published by 7 * the Free Software Foundation. 8 * 9 * Maintained by: Eilon Greenstein <eilong@broadcom.com> 10 * Written by: Eliezer Tamir 11 * Based on code from Michael Chan's bnx2 driver 12 */ 13 14 #ifndef BNX2X_H 15 #define BNX2X_H 16 #include <linux/netdevice.h> 17 #include <linux/dma-mapping.h> 18 #include <linux/types.h> 19 20 /* compilation time flags */ 21 22 /* define this to make the driver freeze on error to allow getting debug info 23 * (you will need to reboot afterwards) */ 24 /* #define BNX2X_STOP_ON_ERROR */ 25 26 #define DRV_MODULE_VERSION "1.70.35-0" 27 #define DRV_MODULE_RELDATE "2011/11/10" 28 #define BNX2X_BC_VER 0x040200 29 30 #if defined(CONFIG_DCB) 31 #define BCM_DCBNL 32 #endif 33 #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE) 34 #define BCM_CNIC 1 35 #include "../cnic_if.h" 36 #endif 37 38 #ifdef BCM_CNIC 39 #define BNX2X_MIN_MSIX_VEC_CNT 3 40 #define BNX2X_MSIX_VEC_FP_START 2 41 #else 42 #define BNX2X_MIN_MSIX_VEC_CNT 2 43 #define BNX2X_MSIX_VEC_FP_START 1 44 #endif 45 46 #include <linux/mdio.h> 47 48 #include "bnx2x_reg.h" 49 #include "bnx2x_fw_defs.h" 50 #include "bnx2x_hsi.h" 51 #include "bnx2x_link.h" 52 #include "bnx2x_sp.h" 53 #include "bnx2x_dcb.h" 54 #include "bnx2x_stats.h" 55 56 /* error/debug prints */ 57 58 #define DRV_MODULE_NAME "bnx2x" 59 60 /* for messages that are currently off */ 61 #define BNX2X_MSG_OFF 0 62 #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */ 63 #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */ 64 #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */ 65 #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */ 66 #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */ 67 #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */ 68 69 /* regular debug print */ 70 #define DP(__mask, fmt, ...) \ 71 do { \ 72 if (bp->msg_enable & (__mask)) \ 73 pr_notice("[%s:%d(%s)]" fmt, \ 74 __func__, __LINE__, \ 75 bp->dev ? (bp->dev->name) : "?", \ 76 ##__VA_ARGS__); \ 77 } while (0) 78 79 #define DP_CONT(__mask, fmt, ...) \ 80 do { \ 81 if (bp->msg_enable & (__mask)) \ 82 pr_cont(fmt, ##__VA_ARGS__); \ 83 } while (0) 84 85 /* errors debug print */ 86 #define BNX2X_DBG_ERR(fmt, ...) \ 87 do { \ 88 if (netif_msg_probe(bp)) \ 89 pr_err("[%s:%d(%s)]" fmt, \ 90 __func__, __LINE__, \ 91 bp->dev ? (bp->dev->name) : "?", \ 92 ##__VA_ARGS__); \ 93 } while (0) 94 95 /* for errors (never masked) */ 96 #define BNX2X_ERR(fmt, ...) \ 97 do { \ 98 pr_err("[%s:%d(%s)]" fmt, \ 99 __func__, __LINE__, \ 100 bp->dev ? (bp->dev->name) : "?", \ 101 ##__VA_ARGS__); \ 102 } while (0) 103 104 #define BNX2X_ERROR(fmt, ...) \ 105 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__) 106 107 108 /* before we have a dev->name use dev_info() */ 109 #define BNX2X_DEV_INFO(fmt, ...) \ 110 do { \ 111 if (netif_msg_probe(bp)) \ 112 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \ 113 } while (0) 114 115 #ifdef BNX2X_STOP_ON_ERROR 116 void bnx2x_int_disable(struct bnx2x *bp); 117 #define bnx2x_panic() \ 118 do { \ 119 bp->panic = 1; \ 120 BNX2X_ERR("driver assert\n"); \ 121 bnx2x_int_disable(bp); \ 122 bnx2x_panic_dump(bp); \ 123 } while (0) 124 #else 125 #define bnx2x_panic() \ 126 do { \ 127 bp->panic = 1; \ 128 BNX2X_ERR("driver assert\n"); \ 129 bnx2x_panic_dump(bp); \ 130 } while (0) 131 #endif 132 133 #define bnx2x_mc_addr(ha) ((ha)->addr) 134 #define bnx2x_uc_addr(ha) ((ha)->addr) 135 136 #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff) 137 #define U64_HI(x) (u32)(((u64)(x)) >> 32) 138 #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 139 140 141 #define REG_ADDR(bp, offset) ((bp->regview) + (offset)) 142 143 #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset)) 144 #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset)) 145 #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset)) 146 147 #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset)) 148 #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset)) 149 #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset)) 150 151 #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset) 152 #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val) 153 154 #define REG_RD_DMAE(bp, offset, valp, len32) \ 155 do { \ 156 bnx2x_read_dmae(bp, offset, len32);\ 157 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \ 158 } while (0) 159 160 #define REG_WR_DMAE(bp, offset, valp, len32) \ 161 do { \ 162 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \ 163 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \ 164 offset, len32); \ 165 } while (0) 166 167 #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \ 168 REG_WR_DMAE(bp, offset, valp, len32) 169 170 #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \ 171 do { \ 172 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \ 173 bnx2x_write_big_buf_wb(bp, addr, len32); \ 174 } while (0) 175 176 #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \ 177 offsetof(struct shmem_region, field)) 178 #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field)) 179 #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val) 180 181 #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \ 182 offsetof(struct shmem2_region, field)) 183 #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field)) 184 #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val) 185 #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \ 186 offsetof(struct mf_cfg, field)) 187 #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \ 188 offsetof(struct mf2_cfg, field)) 189 190 #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field)) 191 #define MF_CFG_WR(bp, field, val) REG_WR(bp,\ 192 MF_CFG_ADDR(bp, field), (val)) 193 #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field)) 194 195 #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \ 196 (SHMEM2_RD((bp), size) > \ 197 offsetof(struct shmem2_region, field))) 198 199 #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg) 200 #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val) 201 202 /* SP SB indices */ 203 204 /* General SP events - stats query, cfc delete, etc */ 205 #define HC_SP_INDEX_ETH_DEF_CONS 3 206 207 /* EQ completions */ 208 #define HC_SP_INDEX_EQ_CONS 7 209 210 /* FCoE L2 connection completions */ 211 #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6 212 #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4 213 /* iSCSI L2 */ 214 #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5 215 #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1 216 217 /* Special clients parameters */ 218 219 /* SB indices */ 220 /* FCoE L2 */ 221 #define BNX2X_FCOE_L2_RX_INDEX \ 222 (&bp->def_status_blk->sp_sb.\ 223 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS]) 224 225 #define BNX2X_FCOE_L2_TX_INDEX \ 226 (&bp->def_status_blk->sp_sb.\ 227 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS]) 228 229 /** 230 * CIDs and CLIDs: 231 * CLIDs below is a CLID for func 0, then the CLID for other 232 * functions will be calculated by the formula: 233 * 234 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X 235 * 236 */ 237 enum { 238 BNX2X_ISCSI_ETH_CL_ID_IDX, 239 BNX2X_FCOE_ETH_CL_ID_IDX, 240 BNX2X_MAX_CNIC_ETH_CL_ID_IDX, 241 }; 242 243 #define BNX2X_CNIC_START_ETH_CID 48 244 enum { 245 /* iSCSI L2 */ 246 BNX2X_ISCSI_ETH_CID = BNX2X_CNIC_START_ETH_CID, 247 /* FCoE L2 */ 248 BNX2X_FCOE_ETH_CID, 249 }; 250 251 /** Additional rings budgeting */ 252 #ifdef BCM_CNIC 253 #define CNIC_PRESENT 1 254 #define FCOE_PRESENT 1 255 #else 256 #define CNIC_PRESENT 0 257 #define FCOE_PRESENT 0 258 #endif /* BCM_CNIC */ 259 #define NON_ETH_CONTEXT_USE (FCOE_PRESENT) 260 261 #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \ 262 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR 263 264 #define SM_RX_ID 0 265 #define SM_TX_ID 1 266 267 /* defines for multiple tx priority indices */ 268 #define FIRST_TX_ONLY_COS_INDEX 1 269 #define FIRST_TX_COS_INDEX 0 270 271 /* defines for decodeing the fastpath index and the cos index out of the 272 * transmission queue index 273 */ 274 #define MAX_TXQS_PER_COS FP_SB_MAX_E1x 275 276 #define TXQ_TO_FP(txq_index) ((txq_index) % MAX_TXQS_PER_COS) 277 #define TXQ_TO_COS(txq_index) ((txq_index) / MAX_TXQS_PER_COS) 278 279 /* rules for calculating the cids of tx-only connections */ 280 #define CID_TO_FP(cid) ((cid) % MAX_TXQS_PER_COS) 281 #define CID_COS_TO_TX_ONLY_CID(cid, cos) (cid + cos * MAX_TXQS_PER_COS) 282 283 /* fp index inside class of service range */ 284 #define FP_COS_TO_TXQ(fp, cos) ((fp)->index + cos * MAX_TXQS_PER_COS) 285 286 /* 287 * 0..15 eth cos0 288 * 16..31 eth cos1 if applicable 289 * 32..47 eth cos2 If applicable 290 * fcoe queue follows eth queues (16, 32, 48 depending on cos) 291 */ 292 #define MAX_ETH_TXQ_IDX(bp) (MAX_TXQS_PER_COS * (bp)->max_cos) 293 #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp)) 294 295 /* fast path */ 296 /* 297 * This driver uses new build_skb() API : 298 * RX ring buffer contains pointer to kmalloc() data only, 299 * skb are built only after Hardware filled the frame. 300 */ 301 struct sw_rx_bd { 302 u8 *data; 303 DEFINE_DMA_UNMAP_ADDR(mapping); 304 }; 305 306 struct sw_tx_bd { 307 struct sk_buff *skb; 308 u16 first_bd; 309 u8 flags; 310 /* Set on the first BD descriptor when there is a split BD */ 311 #define BNX2X_TSO_SPLIT_BD (1<<0) 312 }; 313 314 struct sw_rx_page { 315 struct page *page; 316 DEFINE_DMA_UNMAP_ADDR(mapping); 317 }; 318 319 union db_prod { 320 struct doorbell_set_prod data; 321 u32 raw; 322 }; 323 324 /* dropless fc FW/HW related params */ 325 #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512) 326 #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \ 327 ETH_MAX_AGGREGATION_QUEUES_E1 :\ 328 ETH_MAX_AGGREGATION_QUEUES_E1H_E2) 329 #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp)) 330 #define FW_PREFETCH_CNT 16 331 #define DROPLESS_FC_HEADROOM 100 332 333 /* MC hsi */ 334 #define BCM_PAGE_SHIFT 12 335 #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT) 336 #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1)) 337 #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) 338 339 #define PAGES_PER_SGE_SHIFT 0 340 #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT) 341 #define SGE_PAGE_SIZE PAGE_SIZE 342 #define SGE_PAGE_SHIFT PAGE_SHIFT 343 #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr)) 344 345 /* SGE ring related macros */ 346 #define NUM_RX_SGE_PAGES 2 347 #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge)) 348 #define NEXT_PAGE_SGE_DESC_CNT 2 349 #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT) 350 /* RX_SGE_CNT is promised to be a power of 2 */ 351 #define RX_SGE_MASK (RX_SGE_CNT - 1) 352 #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES) 353 #define MAX_RX_SGE (NUM_RX_SGE - 1) 354 #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \ 355 (MAX_RX_SGE_CNT - 1)) ? \ 356 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \ 357 (x) + 1) 358 #define RX_SGE(x) ((x) & MAX_RX_SGE) 359 360 /* 361 * Number of required SGEs is the sum of two: 362 * 1. Number of possible opened aggregations (next packet for 363 * these aggregations will probably consume SGE immidiatelly) 364 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only 365 * after placement on BD for new TPA aggregation) 366 * 367 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page 368 */ 369 #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \ 370 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2) 371 #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \ 372 MAX_RX_SGE_CNT) 373 #define SGE_TH_LO(bp) (NUM_SGE_REQ + \ 374 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT) 375 #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM) 376 377 /* Manipulate a bit vector defined as an array of u64 */ 378 379 /* Number of bits in one sge_mask array element */ 380 #define BIT_VEC64_ELEM_SZ 64 381 #define BIT_VEC64_ELEM_SHIFT 6 382 #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1) 383 384 385 #define __BIT_VEC64_SET_BIT(el, bit) \ 386 do { \ 387 el = ((el) | ((u64)0x1 << (bit))); \ 388 } while (0) 389 390 #define __BIT_VEC64_CLEAR_BIT(el, bit) \ 391 do { \ 392 el = ((el) & (~((u64)0x1 << (bit)))); \ 393 } while (0) 394 395 396 #define BIT_VEC64_SET_BIT(vec64, idx) \ 397 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 398 (idx) & BIT_VEC64_ELEM_MASK) 399 400 #define BIT_VEC64_CLEAR_BIT(vec64, idx) \ 401 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 402 (idx) & BIT_VEC64_ELEM_MASK) 403 404 #define BIT_VEC64_TEST_BIT(vec64, idx) \ 405 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \ 406 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1) 407 408 /* Creates a bitmask of all ones in less significant bits. 409 idx - index of the most significant bit in the created mask */ 410 #define BIT_VEC64_ONES_MASK(idx) \ 411 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1) 412 #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0)) 413 414 /*******************************************************/ 415 416 417 418 /* Number of u64 elements in SGE mask array */ 419 #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ) 420 #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1) 421 #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK) 422 423 union host_hc_status_block { 424 /* pointer to fp status block e1x */ 425 struct host_hc_status_block_e1x *e1x_sb; 426 /* pointer to fp status block e2 */ 427 struct host_hc_status_block_e2 *e2_sb; 428 }; 429 430 struct bnx2x_agg_info { 431 /* 432 * First aggregation buffer is a data buffer, the following - are pages. 433 * We will preallocate the data buffer for each aggregation when 434 * we open the interface and will replace the BD at the consumer 435 * with this one when we receive the TPA_START CQE in order to 436 * keep the Rx BD ring consistent. 437 */ 438 struct sw_rx_bd first_buf; 439 u8 tpa_state; 440 #define BNX2X_TPA_START 1 441 #define BNX2X_TPA_STOP 2 442 #define BNX2X_TPA_ERROR 3 443 u8 placement_offset; 444 u16 parsing_flags; 445 u16 vlan_tag; 446 u16 len_on_bd; 447 u32 rxhash; 448 }; 449 450 #define Q_STATS_OFFSET32(stat_name) \ 451 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4) 452 453 struct bnx2x_fp_txdata { 454 455 struct sw_tx_bd *tx_buf_ring; 456 457 union eth_tx_bd_types *tx_desc_ring; 458 dma_addr_t tx_desc_mapping; 459 460 u32 cid; 461 462 union db_prod tx_db; 463 464 u16 tx_pkt_prod; 465 u16 tx_pkt_cons; 466 u16 tx_bd_prod; 467 u16 tx_bd_cons; 468 469 unsigned long tx_pkt; 470 471 __le16 *tx_cons_sb; 472 473 int txq_index; 474 }; 475 476 struct bnx2x_fastpath { 477 struct bnx2x *bp; /* parent */ 478 479 #define BNX2X_NAPI_WEIGHT 128 480 struct napi_struct napi; 481 union host_hc_status_block status_blk; 482 /* chip independed shortcuts into sb structure */ 483 __le16 *sb_index_values; 484 __le16 *sb_running_index; 485 /* chip independed shortcut into rx_prods_offset memory */ 486 u32 ustorm_rx_prods_offset; 487 488 u32 rx_buf_size; 489 490 dma_addr_t status_blk_mapping; 491 492 u8 max_cos; /* actual number of active tx coses */ 493 struct bnx2x_fp_txdata txdata[BNX2X_MULTI_TX_COS]; 494 495 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */ 496 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */ 497 498 struct eth_rx_bd *rx_desc_ring; 499 dma_addr_t rx_desc_mapping; 500 501 union eth_rx_cqe *rx_comp_ring; 502 dma_addr_t rx_comp_mapping; 503 504 /* SGE ring */ 505 struct eth_rx_sge *rx_sge_ring; 506 dma_addr_t rx_sge_mapping; 507 508 u64 sge_mask[RX_SGE_MASK_LEN]; 509 510 u32 cid; 511 512 __le16 fp_hc_idx; 513 514 u8 index; /* number in fp array */ 515 u8 rx_queue; /* index for skb_record */ 516 u8 cl_id; /* eth client id */ 517 u8 cl_qzone_id; 518 u8 fw_sb_id; /* status block number in FW */ 519 u8 igu_sb_id; /* status block number in HW */ 520 521 u16 rx_bd_prod; 522 u16 rx_bd_cons; 523 u16 rx_comp_prod; 524 u16 rx_comp_cons; 525 u16 rx_sge_prod; 526 /* The last maximal completed SGE */ 527 u16 last_max_sge; 528 __le16 *rx_cons_sb; 529 unsigned long rx_pkt, 530 rx_calls; 531 532 /* TPA related */ 533 struct bnx2x_agg_info tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2]; 534 u8 disable_tpa; 535 #ifdef BNX2X_STOP_ON_ERROR 536 u64 tpa_queue_used; 537 #endif 538 539 struct tstorm_per_queue_stats old_tclient; 540 struct ustorm_per_queue_stats old_uclient; 541 struct xstorm_per_queue_stats old_xclient; 542 struct bnx2x_eth_q_stats eth_q_stats; 543 544 /* The size is calculated using the following: 545 sizeof name field from netdev structure + 546 4 ('-Xx-' string) + 547 4 (for the digits and to make it DWORD aligned) */ 548 #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8) 549 char name[FP_NAME_SIZE]; 550 551 /* MACs object */ 552 struct bnx2x_vlan_mac_obj mac_obj; 553 554 /* Queue State object */ 555 struct bnx2x_queue_sp_obj q_obj; 556 557 }; 558 559 #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var) 560 561 /* Use 2500 as a mini-jumbo MTU for FCoE */ 562 #define BNX2X_FCOE_MINI_JUMBO_MTU 2500 563 564 /* FCoE L2 `fastpath' entry is right after the eth entries */ 565 #define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp) 566 #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX]) 567 #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var) 568 #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \ 569 txdata[FIRST_TX_COS_INDEX].var) 570 571 572 #define IS_ETH_FP(fp) (fp->index < \ 573 BNX2X_NUM_ETH_QUEUES(fp->bp)) 574 #ifdef BCM_CNIC 575 #define IS_FCOE_FP(fp) (fp->index == FCOE_IDX) 576 #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX) 577 #else 578 #define IS_FCOE_FP(fp) false 579 #define IS_FCOE_IDX(idx) false 580 #endif 581 582 583 /* MC hsi */ 584 #define MAX_FETCH_BD 13 /* HW max BDs per packet */ 585 #define RX_COPY_THRESH 92 586 587 #define NUM_TX_RINGS 16 588 #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types)) 589 #define NEXT_PAGE_TX_DESC_CNT 1 590 #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT) 591 #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS) 592 #define MAX_TX_BD (NUM_TX_BD - 1) 593 #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2) 594 #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \ 595 (MAX_TX_DESC_CNT - 1)) ? \ 596 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \ 597 (x) + 1) 598 #define TX_BD(x) ((x) & MAX_TX_BD) 599 #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT) 600 601 /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */ 602 #define NUM_RX_RINGS 8 603 #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd)) 604 #define NEXT_PAGE_RX_DESC_CNT 2 605 #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT) 606 #define RX_DESC_MASK (RX_DESC_CNT - 1) 607 #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS) 608 #define MAX_RX_BD (NUM_RX_BD - 1) 609 #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2) 610 611 /* dropless fc calculations for BDs 612 * 613 * Number of BDs should as number of buffers in BRB: 614 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT 615 * "next" elements on each page 616 */ 617 #define NUM_BD_REQ BRB_SIZE(bp) 618 #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \ 619 MAX_RX_DESC_CNT) 620 #define BD_TH_LO(bp) (NUM_BD_REQ + \ 621 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \ 622 FW_DROP_LEVEL(bp)) 623 #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM) 624 625 #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128) 626 627 #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \ 628 ETH_MIN_RX_CQES_WITH_TPA_E1 : \ 629 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2) 630 #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA 631 #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL)) 632 #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\ 633 MIN_RX_AVAIL)) 634 635 #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \ 636 (MAX_RX_DESC_CNT - 1)) ? \ 637 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \ 638 (x) + 1) 639 #define RX_BD(x) ((x) & MAX_RX_BD) 640 641 /* 642 * As long as CQE is X times bigger than BD entry we have to allocate X times 643 * more pages for CQ ring in order to keep it balanced with BD ring 644 */ 645 #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd)) 646 #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL) 647 #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe)) 648 #define NEXT_PAGE_RCQ_DESC_CNT 1 649 #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT) 650 #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS) 651 #define MAX_RCQ_BD (NUM_RCQ_BD - 1) 652 #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2) 653 #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \ 654 (MAX_RCQ_DESC_CNT - 1)) ? \ 655 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \ 656 (x) + 1) 657 #define RCQ_BD(x) ((x) & MAX_RCQ_BD) 658 659 /* dropless fc calculations for RCQs 660 * 661 * Number of RCQs should be as number of buffers in BRB: 662 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT 663 * "next" elements on each page 664 */ 665 #define NUM_RCQ_REQ BRB_SIZE(bp) 666 #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \ 667 MAX_RCQ_DESC_CNT) 668 #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \ 669 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \ 670 FW_DROP_LEVEL(bp)) 671 #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM) 672 673 674 /* This is needed for determining of last_max */ 675 #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b)) 676 #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b)) 677 678 679 #define BNX2X_SWCID_SHIFT 17 680 #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1) 681 682 /* used on a CID received from the HW */ 683 #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK) 684 #define CQE_CMD(x) (le32_to_cpu(x) >> \ 685 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT) 686 687 #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \ 688 le32_to_cpu((bd)->addr_lo)) 689 #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes)) 690 691 #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */ 692 #define BNX2X_DB_SHIFT 7 /* 128 bytes*/ 693 #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT) 694 #error "Min DB doorbell stride is 8" 695 #endif 696 #define DPM_TRIGER_TYPE 0x40 697 #define DOORBELL(bp, cid, val) \ 698 do { \ 699 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \ 700 DPM_TRIGER_TYPE); \ 701 } while (0) 702 703 704 /* TX CSUM helpers */ 705 #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \ 706 skb->csum_offset) 707 #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \ 708 skb->csum_offset)) 709 710 #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff) 711 712 #define XMIT_PLAIN 0 713 #define XMIT_CSUM_V4 0x1 714 #define XMIT_CSUM_V6 0x2 715 #define XMIT_CSUM_TCP 0x4 716 #define XMIT_GSO_V4 0x8 717 #define XMIT_GSO_V6 0x10 718 719 #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6) 720 #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6) 721 722 723 /* stuff added to make the code fit 80Col */ 724 #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE) 725 #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG) 726 #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG) 727 #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD) 728 #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH) 729 730 #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG 731 732 #define BNX2X_IP_CSUM_ERR(cqe) \ 733 (!((cqe)->fast_path_cqe.status_flags & \ 734 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \ 735 ((cqe)->fast_path_cqe.type_error_flags & \ 736 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG)) 737 738 #define BNX2X_L4_CSUM_ERR(cqe) \ 739 (!((cqe)->fast_path_cqe.status_flags & \ 740 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \ 741 ((cqe)->fast_path_cqe.type_error_flags & \ 742 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)) 743 744 #define BNX2X_RX_CSUM_OK(cqe) \ 745 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe))) 746 747 #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \ 748 (((le16_to_cpu(flags) & \ 749 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \ 750 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \ 751 == PRS_FLAG_OVERETH_IPV4) 752 #define BNX2X_RX_SUM_FIX(cqe) \ 753 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags) 754 755 756 #define FP_USB_FUNC_OFF \ 757 offsetof(struct cstorm_status_block_u, func) 758 #define FP_CSB_FUNC_OFF \ 759 offsetof(struct cstorm_status_block_c, func) 760 761 #define HC_INDEX_ETH_RX_CQ_CONS 1 762 763 #define HC_INDEX_OOO_TX_CQ_CONS 4 764 765 #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5 766 767 #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6 768 769 #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7 770 771 #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0 772 773 #define BNX2X_RX_SB_INDEX \ 774 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS]) 775 776 #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0 777 778 #define BNX2X_TX_SB_INDEX_COS0 \ 779 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0]) 780 781 /* end of fast path */ 782 783 /* common */ 784 785 struct bnx2x_common { 786 787 u32 chip_id; 788 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ 789 #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0) 790 791 #define CHIP_NUM(bp) (bp->common.chip_id >> 16) 792 #define CHIP_NUM_57710 0x164e 793 #define CHIP_NUM_57711 0x164f 794 #define CHIP_NUM_57711E 0x1650 795 #define CHIP_NUM_57712 0x1662 796 #define CHIP_NUM_57712_MF 0x1663 797 #define CHIP_NUM_57713 0x1651 798 #define CHIP_NUM_57713E 0x1652 799 #define CHIP_NUM_57800 0x168a 800 #define CHIP_NUM_57800_MF 0x16a5 801 #define CHIP_NUM_57810 0x168e 802 #define CHIP_NUM_57810_MF 0x16ae 803 #define CHIP_NUM_57840 0x168d 804 #define CHIP_NUM_57840_MF 0x16ab 805 #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710) 806 #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711) 807 #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E) 808 #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712) 809 #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF) 810 #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800) 811 #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF) 812 #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810) 813 #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF) 814 #define CHIP_IS_57840(bp) (CHIP_NUM(bp) == CHIP_NUM_57840) 815 #define CHIP_IS_57840_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_MF) 816 #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \ 817 CHIP_IS_57711E(bp)) 818 #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \ 819 CHIP_IS_57712_MF(bp)) 820 #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \ 821 CHIP_IS_57800_MF(bp) || \ 822 CHIP_IS_57810(bp) || \ 823 CHIP_IS_57810_MF(bp) || \ 824 CHIP_IS_57840(bp) || \ 825 CHIP_IS_57840_MF(bp)) 826 #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp))) 827 #define USES_WARPCORE(bp) (CHIP_IS_E3(bp)) 828 #define IS_E1H_OFFSET (!CHIP_IS_E1(bp)) 829 830 #define CHIP_REV_SHIFT 12 831 #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT) 832 #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK) 833 #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT) 834 #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT) 835 /* assume maximum 5 revisions */ 836 #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000) 837 /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */ 838 #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 839 !(CHIP_REV_VAL(bp) & 0x00001000)) 840 /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */ 841 #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 842 (CHIP_REV_VAL(bp) & 0x00001000)) 843 844 #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \ 845 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1)) 846 847 #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0) 848 #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f) 849 #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\ 850 (CHIP_REV_SHIFT + 1)) \ 851 << CHIP_REV_SHIFT) 852 #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \ 853 CHIP_REV_SIM(bp) :\ 854 CHIP_REV_VAL(bp)) 855 #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \ 856 (CHIP_REV(bp) == CHIP_REV_Bx)) 857 #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \ 858 (CHIP_REV(bp) == CHIP_REV_Ax)) 859 860 int flash_size; 861 #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */ 862 #define BNX2X_NVRAM_TIMEOUT_COUNT 30000 863 #define BNX2X_NVRAM_PAGE_SIZE 256 864 865 u32 shmem_base; 866 u32 shmem2_base; 867 u32 mf_cfg_base; 868 u32 mf2_cfg_base; 869 870 u32 hw_config; 871 872 u32 bc_ver; 873 874 u8 int_block; 875 #define INT_BLOCK_HC 0 876 #define INT_BLOCK_IGU 1 877 #define INT_BLOCK_MODE_NORMAL 0 878 #define INT_BLOCK_MODE_BW_COMP 2 879 #define CHIP_INT_MODE_IS_NBC(bp) \ 880 (!CHIP_IS_E1x(bp) && \ 881 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP)) 882 #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp)) 883 884 u8 chip_port_mode; 885 #define CHIP_4_PORT_MODE 0x0 886 #define CHIP_2_PORT_MODE 0x1 887 #define CHIP_PORT_MODE_NONE 0x2 888 #define CHIP_MODE(bp) (bp->common.chip_port_mode) 889 #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE) 890 891 u32 boot_mode; 892 }; 893 894 /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */ 895 #define BNX2X_IGU_STAS_MSG_VF_CNT 64 896 #define BNX2X_IGU_STAS_MSG_PF_CNT 4 897 898 /* end of common */ 899 900 /* port */ 901 902 struct bnx2x_port { 903 u32 pmf; 904 905 u32 link_config[LINK_CONFIG_SIZE]; 906 907 u32 supported[LINK_CONFIG_SIZE]; 908 /* link settings - missing defines */ 909 #define SUPPORTED_2500baseX_Full (1 << 15) 910 911 u32 advertising[LINK_CONFIG_SIZE]; 912 /* link settings - missing defines */ 913 #define ADVERTISED_2500baseX_Full (1 << 15) 914 915 u32 phy_addr; 916 917 /* used to synchronize phy accesses */ 918 struct mutex phy_mutex; 919 int need_hw_lock; 920 921 u32 port_stx; 922 923 struct nig_stats old_nig_stats; 924 }; 925 926 /* end of port */ 927 928 #define STATS_OFFSET32(stat_name) \ 929 (offsetof(struct bnx2x_eth_stats, stat_name) / 4) 930 931 /* slow path */ 932 933 /* slow path work-queue */ 934 extern struct workqueue_struct *bnx2x_wq; 935 936 #define BNX2X_MAX_NUM_OF_VFS 64 937 #define BNX2X_VF_ID_INVALID 0xFF 938 939 /* 940 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is 941 * control by the number of fast-path status blocks supported by the 942 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default 943 * status block represents an independent interrupts context that can 944 * serve a regular L2 networking queue. However special L2 queues such 945 * as the FCoE queue do not require a FP-SB and other components like 946 * the CNIC may consume FP-SB reducing the number of possible L2 queues 947 * 948 * If the maximum number of FP-SB available is X then: 949 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of 950 * regular L2 queues is Y=X-1 951 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor) 952 * c. If the FCoE L2 queue is supported the actual number of L2 queues 953 * is Y+1 954 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for 955 * slow-path interrupts) or Y+2 if CNIC is supported (one additional 956 * FP interrupt context for the CNIC). 957 * e. The number of HW context (CID count) is always X or X+1 if FCoE 958 * L2 queue is supported. the cid for the FCoE L2 queue is always X. 959 */ 960 961 /* fast-path interrupt contexts E1x */ 962 #define FP_SB_MAX_E1x 16 963 /* fast-path interrupt contexts E2 */ 964 #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2 965 966 union cdu_context { 967 struct eth_context eth; 968 char pad[1024]; 969 }; 970 971 /* CDU host DB constants */ 972 #define CDU_ILT_PAGE_SZ_HW 3 973 #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */ 974 #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context)) 975 976 #ifdef BCM_CNIC 977 #define CNIC_ISCSI_CID_MAX 256 978 #define CNIC_FCOE_CID_MAX 2048 979 #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX) 980 #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS) 981 #endif 982 983 #define QM_ILT_PAGE_SZ_HW 0 984 #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */ 985 #define QM_CID_ROUND 1024 986 987 #ifdef BCM_CNIC 988 /* TM (timers) host DB constants */ 989 #define TM_ILT_PAGE_SZ_HW 0 990 #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */ 991 /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */ 992 #define TM_CONN_NUM 1024 993 #define TM_ILT_SZ (8 * TM_CONN_NUM) 994 #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ) 995 996 /* SRC (Searcher) host DB constants */ 997 #define SRC_ILT_PAGE_SZ_HW 0 998 #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */ 999 #define SRC_HASH_BITS 10 1000 #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */ 1001 #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM) 1002 #define SRC_T2_SZ SRC_ILT_SZ 1003 #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ) 1004 1005 #endif 1006 1007 #define MAX_DMAE_C 8 1008 1009 /* DMA memory not used in fastpath */ 1010 struct bnx2x_slowpath { 1011 union { 1012 struct mac_configuration_cmd e1x; 1013 struct eth_classify_rules_ramrod_data e2; 1014 } mac_rdata; 1015 1016 1017 union { 1018 struct tstorm_eth_mac_filter_config e1x; 1019 struct eth_filter_rules_ramrod_data e2; 1020 } rx_mode_rdata; 1021 1022 union { 1023 struct mac_configuration_cmd e1; 1024 struct eth_multicast_rules_ramrod_data e2; 1025 } mcast_rdata; 1026 1027 struct eth_rss_update_ramrod_data rss_rdata; 1028 1029 /* Queue State related ramrods are always sent under rtnl_lock */ 1030 union { 1031 struct client_init_ramrod_data init_data; 1032 struct client_update_ramrod_data update_data; 1033 } q_rdata; 1034 1035 union { 1036 struct function_start_data func_start; 1037 /* pfc configuration for DCBX ramrod */ 1038 struct flow_control_configuration pfc_config; 1039 } func_rdata; 1040 1041 /* used by dmae command executer */ 1042 struct dmae_command dmae[MAX_DMAE_C]; 1043 1044 u32 stats_comp; 1045 union mac_stats mac_stats; 1046 struct nig_stats nig_stats; 1047 struct host_port_stats port_stats; 1048 struct host_func_stats func_stats; 1049 struct host_func_stats func_stats_base; 1050 1051 u32 wb_comp; 1052 u32 wb_data[4]; 1053 1054 union drv_info_to_mcp drv_info_to_mcp; 1055 }; 1056 1057 #define bnx2x_sp(bp, var) (&bp->slowpath->var) 1058 #define bnx2x_sp_mapping(bp, var) \ 1059 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var)) 1060 1061 1062 /* attn group wiring */ 1063 #define MAX_DYNAMIC_ATTN_GRPS 8 1064 1065 struct attn_route { 1066 u32 sig[5]; 1067 }; 1068 1069 struct iro { 1070 u32 base; 1071 u16 m1; 1072 u16 m2; 1073 u16 m3; 1074 u16 size; 1075 }; 1076 1077 struct hw_context { 1078 union cdu_context *vcxt; 1079 dma_addr_t cxt_mapping; 1080 size_t size; 1081 }; 1082 1083 /* forward */ 1084 struct bnx2x_ilt; 1085 1086 1087 enum bnx2x_recovery_state { 1088 BNX2X_RECOVERY_DONE, 1089 BNX2X_RECOVERY_INIT, 1090 BNX2X_RECOVERY_WAIT, 1091 BNX2X_RECOVERY_FAILED 1092 }; 1093 1094 /* 1095 * Event queue (EQ or event ring) MC hsi 1096 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2 1097 */ 1098 #define NUM_EQ_PAGES 1 1099 #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem)) 1100 #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1) 1101 #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES) 1102 #define EQ_DESC_MASK (NUM_EQ_DESC - 1) 1103 #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2) 1104 1105 /* depends on EQ_DESC_CNT_PAGE being a power of 2 */ 1106 #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \ 1107 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1) 1108 1109 /* depends on the above and on NUM_EQ_PAGES being a power of 2 */ 1110 #define EQ_DESC(x) ((x) & EQ_DESC_MASK) 1111 1112 #define BNX2X_EQ_INDEX \ 1113 (&bp->def_status_blk->sp_sb.\ 1114 index_values[HC_SP_INDEX_EQ_CONS]) 1115 1116 /* This is a data that will be used to create a link report message. 1117 * We will keep the data used for the last link report in order 1118 * to prevent reporting the same link parameters twice. 1119 */ 1120 struct bnx2x_link_report_data { 1121 u16 line_speed; /* Effective line speed */ 1122 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */ 1123 }; 1124 1125 enum { 1126 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */ 1127 BNX2X_LINK_REPORT_LINK_DOWN, 1128 BNX2X_LINK_REPORT_RX_FC_ON, 1129 BNX2X_LINK_REPORT_TX_FC_ON, 1130 }; 1131 1132 enum { 1133 BNX2X_PORT_QUERY_IDX, 1134 BNX2X_PF_QUERY_IDX, 1135 BNX2X_FCOE_QUERY_IDX, 1136 BNX2X_FIRST_QUEUE_QUERY_IDX, 1137 }; 1138 1139 struct bnx2x_fw_stats_req { 1140 struct stats_query_header hdr; 1141 struct stats_query_entry query[FP_SB_MAX_E1x+ 1142 BNX2X_FIRST_QUEUE_QUERY_IDX]; 1143 }; 1144 1145 struct bnx2x_fw_stats_data { 1146 struct stats_counter storm_counters; 1147 struct per_port_stats port; 1148 struct per_pf_stats pf; 1149 struct fcoe_statistics_params fcoe; 1150 struct per_queue_stats queue_stats[1]; 1151 }; 1152 1153 /* Public slow path states */ 1154 enum { 1155 BNX2X_SP_RTNL_SETUP_TC, 1156 BNX2X_SP_RTNL_TX_TIMEOUT, 1157 BNX2X_SP_RTNL_FAN_FAILURE, 1158 }; 1159 1160 1161 struct bnx2x { 1162 /* Fields used in the tx and intr/napi performance paths 1163 * are grouped together in the beginning of the structure 1164 */ 1165 struct bnx2x_fastpath *fp; 1166 void __iomem *regview; 1167 void __iomem *doorbells; 1168 u16 db_size; 1169 1170 u8 pf_num; /* absolute PF number */ 1171 u8 pfid; /* per-path PF number */ 1172 int base_fw_ndsb; /**/ 1173 #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1)) 1174 #define BP_PORT(bp) (bp->pfid & 1) 1175 #define BP_FUNC(bp) (bp->pfid) 1176 #define BP_ABS_FUNC(bp) (bp->pf_num) 1177 #define BP_VN(bp) ((bp)->pfid >> 1) 1178 #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4) 1179 #define BP_L_ID(bp) (BP_VN(bp) << 2) 1180 #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\ 1181 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1)) 1182 #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp)) 1183 1184 struct net_device *dev; 1185 struct pci_dev *pdev; 1186 1187 const struct iro *iro_arr; 1188 #define IRO (bp->iro_arr) 1189 1190 enum bnx2x_recovery_state recovery_state; 1191 int is_leader; 1192 struct msix_entry *msix_table; 1193 1194 int tx_ring_size; 1195 1196 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */ 1197 #define ETH_OVREHEAD (ETH_HLEN + 8 + 8) 1198 #define ETH_MIN_PACKET_SIZE 60 1199 #define ETH_MAX_PACKET_SIZE 1500 1200 #define ETH_MAX_JUMBO_PACKET_SIZE 9600 1201 1202 /* Max supported alignment is 256 (8 shift) */ 1203 #define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT) 1204 1205 /* FW uses 2 Cache lines Alignment for start packet and size 1206 * 1207 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes 1208 * at the end of skb->data, to avoid wasting a full cache line. 1209 * This reduces memory use (skb->truesize). 1210 */ 1211 #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT) 1212 1213 #define BNX2X_FW_RX_ALIGN_END \ 1214 max(1UL << BNX2X_RX_ALIGN_SHIFT, \ 1215 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))) 1216 1217 #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5) 1218 1219 struct host_sp_status_block *def_status_blk; 1220 #define DEF_SB_IGU_ID 16 1221 #define DEF_SB_ID HC_SP_SB_ID 1222 __le16 def_idx; 1223 __le16 def_att_idx; 1224 u32 attn_state; 1225 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS]; 1226 1227 /* slow path ring */ 1228 struct eth_spe *spq; 1229 dma_addr_t spq_mapping; 1230 u16 spq_prod_idx; 1231 struct eth_spe *spq_prod_bd; 1232 struct eth_spe *spq_last_bd; 1233 __le16 *dsb_sp_prod; 1234 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */ 1235 /* used to synchronize spq accesses */ 1236 spinlock_t spq_lock; 1237 1238 /* event queue */ 1239 union event_ring_elem *eq_ring; 1240 dma_addr_t eq_mapping; 1241 u16 eq_prod; 1242 u16 eq_cons; 1243 __le16 *eq_cons_sb; 1244 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */ 1245 1246 1247 1248 /* Counter for marking that there is a STAT_QUERY ramrod pending */ 1249 u16 stats_pending; 1250 /* Counter for completed statistics ramrods */ 1251 u16 stats_comp; 1252 1253 /* End of fields used in the performance code paths */ 1254 1255 int panic; 1256 int msg_enable; 1257 1258 u32 flags; 1259 #define PCIX_FLAG (1 << 0) 1260 #define PCI_32BIT_FLAG (1 << 1) 1261 #define ONE_PORT_FLAG (1 << 2) 1262 #define NO_WOL_FLAG (1 << 3) 1263 #define USING_DAC_FLAG (1 << 4) 1264 #define USING_MSIX_FLAG (1 << 5) 1265 #define USING_MSI_FLAG (1 << 6) 1266 #define DISABLE_MSI_FLAG (1 << 7) 1267 #define TPA_ENABLE_FLAG (1 << 8) 1268 #define NO_MCP_FLAG (1 << 9) 1269 1270 #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG) 1271 #define MF_FUNC_DIS (1 << 11) 1272 #define OWN_CNIC_IRQ (1 << 12) 1273 #define NO_ISCSI_OOO_FLAG (1 << 13) 1274 #define NO_ISCSI_FLAG (1 << 14) 1275 #define NO_FCOE_FLAG (1 << 15) 1276 #define BC_SUPPORTS_PFC_STATS (1 << 17) 1277 1278 #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG) 1279 #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG) 1280 #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG) 1281 1282 int pm_cap; 1283 int mrrs; 1284 1285 struct delayed_work sp_task; 1286 struct delayed_work sp_rtnl_task; 1287 1288 struct delayed_work period_task; 1289 struct timer_list timer; 1290 int current_interval; 1291 1292 u16 fw_seq; 1293 u16 fw_drv_pulse_wr_seq; 1294 u32 func_stx; 1295 1296 struct link_params link_params; 1297 struct link_vars link_vars; 1298 u32 link_cnt; 1299 struct bnx2x_link_report_data last_reported_link; 1300 1301 struct mdio_if_info mdio; 1302 1303 struct bnx2x_common common; 1304 struct bnx2x_port port; 1305 1306 struct cmng_struct_per_port cmng; 1307 u32 vn_weight_sum; 1308 u32 mf_config[E1HVN_MAX]; 1309 u32 mf2_config[E2_FUNC_MAX]; 1310 u32 path_has_ovlan; /* E3 */ 1311 u16 mf_ov; 1312 u8 mf_mode; 1313 #define IS_MF(bp) (bp->mf_mode != 0) 1314 #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI) 1315 #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD) 1316 1317 u8 wol; 1318 1319 int rx_ring_size; 1320 1321 u16 tx_quick_cons_trip_int; 1322 u16 tx_quick_cons_trip; 1323 u16 tx_ticks_int; 1324 u16 tx_ticks; 1325 1326 u16 rx_quick_cons_trip_int; 1327 u16 rx_quick_cons_trip; 1328 u16 rx_ticks_int; 1329 u16 rx_ticks; 1330 /* Maximal coalescing timeout in us */ 1331 #define BNX2X_MAX_COALESCE_TOUT (0xf0*12) 1332 1333 u32 lin_cnt; 1334 1335 u16 state; 1336 #define BNX2X_STATE_CLOSED 0 1337 #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000 1338 #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000 1339 #define BNX2X_STATE_OPEN 0x3000 1340 #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000 1341 #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000 1342 1343 #define BNX2X_STATE_DIAG 0xe000 1344 #define BNX2X_STATE_ERROR 0xf000 1345 1346 int multi_mode; 1347 #define BNX2X_MAX_PRIORITY 8 1348 #define BNX2X_MAX_ENTRIES_PER_PRI 16 1349 #define BNX2X_MAX_COS 3 1350 #define BNX2X_MAX_TX_COS 2 1351 int num_queues; 1352 int disable_tpa; 1353 1354 u32 rx_mode; 1355 #define BNX2X_RX_MODE_NONE 0 1356 #define BNX2X_RX_MODE_NORMAL 1 1357 #define BNX2X_RX_MODE_ALLMULTI 2 1358 #define BNX2X_RX_MODE_PROMISC 3 1359 #define BNX2X_MAX_MULTICAST 64 1360 1361 u8 igu_dsb_id; 1362 u8 igu_base_sb; 1363 u8 igu_sb_cnt; 1364 dma_addr_t def_status_blk_mapping; 1365 1366 struct bnx2x_slowpath *slowpath; 1367 dma_addr_t slowpath_mapping; 1368 1369 /* Total number of FW statistics requests */ 1370 u8 fw_stats_num; 1371 1372 /* 1373 * This is a memory buffer that will contain both statistics 1374 * ramrod request and data. 1375 */ 1376 void *fw_stats; 1377 dma_addr_t fw_stats_mapping; 1378 1379 /* 1380 * FW statistics request shortcut (points at the 1381 * beginning of fw_stats buffer). 1382 */ 1383 struct bnx2x_fw_stats_req *fw_stats_req; 1384 dma_addr_t fw_stats_req_mapping; 1385 int fw_stats_req_sz; 1386 1387 /* 1388 * FW statistics data shortcut (points at the begining of 1389 * fw_stats buffer + fw_stats_req_sz). 1390 */ 1391 struct bnx2x_fw_stats_data *fw_stats_data; 1392 dma_addr_t fw_stats_data_mapping; 1393 int fw_stats_data_sz; 1394 1395 struct hw_context context; 1396 1397 struct bnx2x_ilt *ilt; 1398 #define BP_ILT(bp) ((bp)->ilt) 1399 #define ILT_MAX_LINES 256 1400 /* 1401 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes 1402 * to CNIC. 1403 */ 1404 #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_PRESENT) 1405 1406 /* 1407 * Maximum CID count that might be required by the bnx2x: 1408 * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related) 1409 */ 1410 #define BNX2X_L2_CID_COUNT(bp) (MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\ 1411 NON_ETH_CONTEXT_USE + CNIC_PRESENT) 1412 #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\ 1413 ILT_PAGE_CIDS)) 1414 #define BNX2X_DB_SIZE(bp) (BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT)) 1415 1416 int qm_cid_count; 1417 1418 int dropless_fc; 1419 1420 #ifdef BCM_CNIC 1421 u32 cnic_flags; 1422 #define BNX2X_CNIC_FLAG_MAC_SET 1 1423 void *t2; 1424 dma_addr_t t2_mapping; 1425 struct cnic_ops __rcu *cnic_ops; 1426 void *cnic_data; 1427 u32 cnic_tag; 1428 struct cnic_eth_dev cnic_eth_dev; 1429 union host_hc_status_block cnic_sb; 1430 dma_addr_t cnic_sb_mapping; 1431 struct eth_spe *cnic_kwq; 1432 struct eth_spe *cnic_kwq_prod; 1433 struct eth_spe *cnic_kwq_cons; 1434 struct eth_spe *cnic_kwq_last; 1435 u16 cnic_kwq_pending; 1436 u16 cnic_spq_pending; 1437 u8 fip_mac[ETH_ALEN]; 1438 struct mutex cnic_mutex; 1439 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj; 1440 1441 /* Start index of the "special" (CNIC related) L2 cleints */ 1442 u8 cnic_base_cl_id; 1443 #endif 1444 1445 int dmae_ready; 1446 /* used to synchronize dmae accesses */ 1447 spinlock_t dmae_lock; 1448 1449 /* used to protect the FW mail box */ 1450 struct mutex fw_mb_mutex; 1451 1452 /* used to synchronize stats collecting */ 1453 int stats_state; 1454 1455 /* used for synchronization of concurrent threads statistics handling */ 1456 spinlock_t stats_lock; 1457 1458 /* used by dmae command loader */ 1459 struct dmae_command stats_dmae; 1460 int executer_idx; 1461 1462 u16 stats_counter; 1463 struct bnx2x_eth_stats eth_stats; 1464 1465 struct z_stream_s *strm; 1466 void *gunzip_buf; 1467 dma_addr_t gunzip_mapping; 1468 int gunzip_outlen; 1469 #define FW_BUF_SIZE 0x8000 1470 #define GUNZIP_BUF(bp) (bp->gunzip_buf) 1471 #define GUNZIP_PHYS(bp) (bp->gunzip_mapping) 1472 #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen) 1473 1474 struct raw_op *init_ops; 1475 /* Init blocks offsets inside init_ops */ 1476 u16 *init_ops_offsets; 1477 /* Data blob - has 32 bit granularity */ 1478 u32 *init_data; 1479 u32 init_mode_flags; 1480 #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags) 1481 /* Zipped PRAM blobs - raw data */ 1482 const u8 *tsem_int_table_data; 1483 const u8 *tsem_pram_data; 1484 const u8 *usem_int_table_data; 1485 const u8 *usem_pram_data; 1486 const u8 *xsem_int_table_data; 1487 const u8 *xsem_pram_data; 1488 const u8 *csem_int_table_data; 1489 const u8 *csem_pram_data; 1490 #define INIT_OPS(bp) (bp->init_ops) 1491 #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets) 1492 #define INIT_DATA(bp) (bp->init_data) 1493 #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data) 1494 #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data) 1495 #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data) 1496 #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data) 1497 #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data) 1498 #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data) 1499 #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data) 1500 #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data) 1501 1502 #define PHY_FW_VER_LEN 20 1503 char fw_ver[32]; 1504 const struct firmware *firmware; 1505 1506 /* DCB support on/off */ 1507 u16 dcb_state; 1508 #define BNX2X_DCB_STATE_OFF 0 1509 #define BNX2X_DCB_STATE_ON 1 1510 1511 /* DCBX engine mode */ 1512 int dcbx_enabled; 1513 #define BNX2X_DCBX_ENABLED_OFF 0 1514 #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1 1515 #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2 1516 #define BNX2X_DCBX_ENABLED_INVALID (-1) 1517 1518 bool dcbx_mode_uset; 1519 1520 struct bnx2x_config_dcbx_params dcbx_config_params; 1521 struct bnx2x_dcbx_port_params dcbx_port_params; 1522 int dcb_version; 1523 1524 /* CAM credit pools */ 1525 struct bnx2x_credit_pool_obj macs_pool; 1526 1527 /* RX_MODE object */ 1528 struct bnx2x_rx_mode_obj rx_mode_obj; 1529 1530 /* MCAST object */ 1531 struct bnx2x_mcast_obj mcast_obj; 1532 1533 /* RSS configuration object */ 1534 struct bnx2x_rss_config_obj rss_conf_obj; 1535 1536 /* Function State controlling object */ 1537 struct bnx2x_func_sp_obj func_obj; 1538 1539 unsigned long sp_state; 1540 1541 /* operation indication for the sp_rtnl task */ 1542 unsigned long sp_rtnl_state; 1543 1544 /* DCBX Negotation results */ 1545 struct dcbx_features dcbx_local_feat; 1546 u32 dcbx_error; 1547 1548 #ifdef BCM_DCBNL 1549 struct dcbx_features dcbx_remote_feat; 1550 u32 dcbx_remote_flags; 1551 #endif 1552 u32 pending_max; 1553 1554 /* multiple tx classes of service */ 1555 u8 max_cos; 1556 1557 /* priority to cos mapping */ 1558 u8 prio_to_cos[8]; 1559 }; 1560 1561 /* Tx queues may be less or equal to Rx queues */ 1562 extern int num_queues; 1563 #define BNX2X_NUM_QUEUES(bp) (bp->num_queues) 1564 #define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE) 1565 #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp) 1566 1567 #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1) 1568 1569 #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp) 1570 /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */ 1571 1572 #define RSS_IPV4_CAP_MASK \ 1573 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY 1574 1575 #define RSS_IPV4_TCP_CAP_MASK \ 1576 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY 1577 1578 #define RSS_IPV6_CAP_MASK \ 1579 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY 1580 1581 #define RSS_IPV6_TCP_CAP_MASK \ 1582 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY 1583 1584 /* func init flags */ 1585 #define FUNC_FLG_RSS 0x0001 1586 #define FUNC_FLG_STATS 0x0002 1587 /* removed FUNC_FLG_UNMATCHED 0x0004 */ 1588 #define FUNC_FLG_TPA 0x0008 1589 #define FUNC_FLG_SPQ 0x0010 1590 #define FUNC_FLG_LEADING 0x0020 /* PF only */ 1591 1592 1593 struct bnx2x_func_init_params { 1594 /* dma */ 1595 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */ 1596 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */ 1597 1598 u16 func_flgs; 1599 u16 func_id; /* abs fid */ 1600 u16 pf_id; 1601 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */ 1602 }; 1603 1604 #define for_each_eth_queue(bp, var) \ 1605 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 1606 1607 #define for_each_nondefault_eth_queue(bp, var) \ 1608 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 1609 1610 #define for_each_queue(bp, var) \ 1611 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1612 if (skip_queue(bp, var)) \ 1613 continue; \ 1614 else 1615 1616 /* Skip forwarding FP */ 1617 #define for_each_rx_queue(bp, var) \ 1618 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1619 if (skip_rx_queue(bp, var)) \ 1620 continue; \ 1621 else 1622 1623 /* Skip OOO FP */ 1624 #define for_each_tx_queue(bp, var) \ 1625 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1626 if (skip_tx_queue(bp, var)) \ 1627 continue; \ 1628 else 1629 1630 #define for_each_nondefault_queue(bp, var) \ 1631 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1632 if (skip_queue(bp, var)) \ 1633 continue; \ 1634 else 1635 1636 #define for_each_cos_in_tx_queue(fp, var) \ 1637 for ((var) = 0; (var) < (fp)->max_cos; (var)++) 1638 1639 /* skip rx queue 1640 * if FCOE l2 support is disabled and this is the fcoe L2 queue 1641 */ 1642 #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 1643 1644 /* skip tx queue 1645 * if FCOE l2 support is disabled and this is the fcoe L2 queue 1646 */ 1647 #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 1648 1649 #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 1650 1651 1652 1653 1654 /** 1655 * bnx2x_set_mac_one - configure a single MAC address 1656 * 1657 * @bp: driver handle 1658 * @mac: MAC to configure 1659 * @obj: MAC object handle 1660 * @set: if 'true' add a new MAC, otherwise - delete 1661 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list) 1662 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT) 1663 * 1664 * Configures one MAC according to provided parameters or continues the 1665 * execution of previously scheduled commands if RAMROD_CONT is set in 1666 * ramrod_flags. 1667 * 1668 * Returns zero if operation has successfully completed, a positive value if the 1669 * operation has been successfully scheduled and a negative - if a requested 1670 * operations has failed. 1671 */ 1672 int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac, 1673 struct bnx2x_vlan_mac_obj *obj, bool set, 1674 int mac_type, unsigned long *ramrod_flags); 1675 /** 1676 * Deletes all MACs configured for the specific MAC object. 1677 * 1678 * @param bp Function driver instance 1679 * @param mac_obj MAC object to cleanup 1680 * 1681 * @return zero if all MACs were cleaned 1682 */ 1683 1684 /** 1685 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object 1686 * 1687 * @bp: driver handle 1688 * @mac_obj: MAC object handle 1689 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC) 1690 * @wait_for_comp: if 'true' block until completion 1691 * 1692 * Deletes all MACs of the specific type (e.g. ETH, UC list). 1693 * 1694 * Returns zero if operation has successfully completed, a positive value if the 1695 * operation has been successfully scheduled and a negative - if a requested 1696 * operations has failed. 1697 */ 1698 int bnx2x_del_all_macs(struct bnx2x *bp, 1699 struct bnx2x_vlan_mac_obj *mac_obj, 1700 int mac_type, bool wait_for_comp); 1701 1702 /* Init Function API */ 1703 void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p); 1704 int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port); 1705 int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 1706 int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode); 1707 int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 1708 void bnx2x_read_mf_cfg(struct bnx2x *bp); 1709 1710 1711 /* dmae */ 1712 void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32); 1713 void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, 1714 u32 len32); 1715 void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx); 1716 u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type); 1717 u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode); 1718 u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type, 1719 bool with_comp, u8 comp_type); 1720 1721 1722 void bnx2x_calc_fc_adv(struct bnx2x *bp); 1723 int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, 1724 u32 data_hi, u32 data_lo, int cmd_type); 1725 void bnx2x_update_coalesce(struct bnx2x *bp); 1726 int bnx2x_get_cur_phy_idx(struct bnx2x *bp); 1727 1728 static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms, 1729 int wait) 1730 { 1731 u32 val; 1732 1733 do { 1734 val = REG_RD(bp, reg); 1735 if (val == expected) 1736 break; 1737 ms -= wait; 1738 msleep(wait); 1739 1740 } while (ms > 0); 1741 1742 return val; 1743 } 1744 1745 #define BNX2X_ILT_ZALLOC(x, y, size) \ 1746 do { \ 1747 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \ 1748 if (x) \ 1749 memset(x, 0, size); \ 1750 } while (0) 1751 1752 #define BNX2X_ILT_FREE(x, y, size) \ 1753 do { \ 1754 if (x) { \ 1755 dma_free_coherent(&bp->pdev->dev, size, x, y); \ 1756 x = NULL; \ 1757 y = 0; \ 1758 } \ 1759 } while (0) 1760 1761 #define ILOG2(x) (ilog2((x))) 1762 1763 #define ILT_NUM_PAGE_ENTRIES (3072) 1764 /* In 57710/11 we use whole table since we have 8 func 1765 * In 57712 we have only 4 func, but use same size per func, then only half of 1766 * the table in use 1767 */ 1768 #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8) 1769 1770 #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC) 1771 /* 1772 * the phys address is shifted right 12 bits and has an added 1773 * 1=valid bit added to the 53rd bit 1774 * then since this is a wide register(TM) 1775 * we split it into two 32 bit writes 1776 */ 1777 #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF)) 1778 #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44))) 1779 1780 /* load/unload mode */ 1781 #define LOAD_NORMAL 0 1782 #define LOAD_OPEN 1 1783 #define LOAD_DIAG 2 1784 #define UNLOAD_NORMAL 0 1785 #define UNLOAD_CLOSE 1 1786 #define UNLOAD_RECOVERY 2 1787 1788 1789 /* DMAE command defines */ 1790 #define DMAE_TIMEOUT -1 1791 #define DMAE_PCI_ERROR -2 /* E2 and onward */ 1792 #define DMAE_NOT_RDY -3 1793 #define DMAE_PCI_ERR_FLAG 0x80000000 1794 1795 #define DMAE_SRC_PCI 0 1796 #define DMAE_SRC_GRC 1 1797 1798 #define DMAE_DST_NONE 0 1799 #define DMAE_DST_PCI 1 1800 #define DMAE_DST_GRC 2 1801 1802 #define DMAE_COMP_PCI 0 1803 #define DMAE_COMP_GRC 1 1804 1805 /* E2 and onward - PCI error handling in the completion */ 1806 1807 #define DMAE_COMP_REGULAR 0 1808 #define DMAE_COM_SET_ERR 1 1809 1810 #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \ 1811 DMAE_COMMAND_SRC_SHIFT) 1812 #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \ 1813 DMAE_COMMAND_SRC_SHIFT) 1814 1815 #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \ 1816 DMAE_COMMAND_DST_SHIFT) 1817 #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \ 1818 DMAE_COMMAND_DST_SHIFT) 1819 1820 #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \ 1821 DMAE_COMMAND_C_DST_SHIFT) 1822 #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \ 1823 DMAE_COMMAND_C_DST_SHIFT) 1824 1825 #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE 1826 1827 #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT) 1828 #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT) 1829 #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT) 1830 #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT) 1831 1832 #define DMAE_CMD_PORT_0 0 1833 #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT 1834 1835 #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET 1836 #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET 1837 #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT 1838 1839 #define DMAE_SRC_PF 0 1840 #define DMAE_SRC_VF 1 1841 1842 #define DMAE_DST_PF 0 1843 #define DMAE_DST_VF 1 1844 1845 #define DMAE_C_SRC 0 1846 #define DMAE_C_DST 1 1847 1848 #define DMAE_LEN32_RD_MAX 0x80 1849 #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000) 1850 1851 #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit 1852 indicates eror */ 1853 1854 #define MAX_DMAE_C_PER_PORT 8 1855 #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 1856 BP_VN(bp)) 1857 #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 1858 E1HVN_MAX) 1859 1860 /* PCIE link and speed */ 1861 #define PCICFG_LINK_WIDTH 0x1f00000 1862 #define PCICFG_LINK_WIDTH_SHIFT 20 1863 #define PCICFG_LINK_SPEED 0xf0000 1864 #define PCICFG_LINK_SPEED_SHIFT 16 1865 1866 1867 #define BNX2X_NUM_TESTS 7 1868 1869 #define BNX2X_PHY_LOOPBACK 0 1870 #define BNX2X_MAC_LOOPBACK 1 1871 #define BNX2X_PHY_LOOPBACK_FAILED 1 1872 #define BNX2X_MAC_LOOPBACK_FAILED 2 1873 #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \ 1874 BNX2X_PHY_LOOPBACK_FAILED) 1875 1876 1877 #define STROM_ASSERT_ARRAY_SIZE 50 1878 1879 1880 /* must be used on a CID before placing it on a HW ring */ 1881 #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \ 1882 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \ 1883 (x)) 1884 1885 #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe)) 1886 #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1) 1887 1888 1889 #define BNX2X_BTR 4 1890 #define MAX_SPQ_PENDING 8 1891 1892 /* CMNG constants, as derived from system spec calculations */ 1893 /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */ 1894 #define DEF_MIN_RATE 100 1895 /* resolution of the rate shaping timer - 400 usec */ 1896 #define RS_PERIODIC_TIMEOUT_USEC 400 1897 /* number of bytes in single QM arbitration cycle - 1898 * coefficient for calculating the fairness timer */ 1899 #define QM_ARB_BYTES 160000 1900 /* resolution of Min algorithm 1:100 */ 1901 #define MIN_RES 100 1902 /* how many bytes above threshold for the minimal credit of Min algorithm*/ 1903 #define MIN_ABOVE_THRESH 32768 1904 /* Fairness algorithm integration time coefficient - 1905 * for calculating the actual Tfair */ 1906 #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES) 1907 /* Memory of fairness algorithm . 2 cycles */ 1908 #define FAIR_MEM 2 1909 1910 1911 #define ATTN_NIG_FOR_FUNC (1L << 8) 1912 #define ATTN_SW_TIMER_4_FUNC (1L << 9) 1913 #define GPIO_2_FUNC (1L << 10) 1914 #define GPIO_3_FUNC (1L << 11) 1915 #define GPIO_4_FUNC (1L << 12) 1916 #define ATTN_GENERAL_ATTN_1 (1L << 13) 1917 #define ATTN_GENERAL_ATTN_2 (1L << 14) 1918 #define ATTN_GENERAL_ATTN_3 (1L << 15) 1919 #define ATTN_GENERAL_ATTN_4 (1L << 13) 1920 #define ATTN_GENERAL_ATTN_5 (1L << 14) 1921 #define ATTN_GENERAL_ATTN_6 (1L << 15) 1922 1923 #define ATTN_HARD_WIRED_MASK 0xff00 1924 #define ATTENTION_ID 4 1925 1926 1927 /* stuff added to make the code fit 80Col */ 1928 1929 #define BNX2X_PMF_LINK_ASSERT \ 1930 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp)) 1931 1932 #define BNX2X_MC_ASSERT_BITS \ 1933 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 1934 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 1935 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 1936 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT)) 1937 1938 #define BNX2X_MCP_ASSERT \ 1939 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT) 1940 1941 #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC) 1942 #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \ 1943 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \ 1944 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \ 1945 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \ 1946 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \ 1947 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC)) 1948 1949 #define HW_INTERRUT_ASSERT_SET_0 \ 1950 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \ 1951 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \ 1952 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \ 1953 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT) 1954 #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \ 1955 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \ 1956 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \ 1957 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\ 1958 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\ 1959 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\ 1960 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR) 1961 #define HW_INTERRUT_ASSERT_SET_1 \ 1962 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \ 1963 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \ 1964 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \ 1965 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \ 1966 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \ 1967 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \ 1968 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \ 1969 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \ 1970 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \ 1971 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \ 1972 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT) 1973 #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\ 1974 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \ 1975 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\ 1976 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \ 1977 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\ 1978 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \ 1979 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\ 1980 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\ 1981 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\ 1982 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \ 1983 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \ 1984 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\ 1985 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \ 1986 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \ 1987 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\ 1988 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR) 1989 #define HW_INTERRUT_ASSERT_SET_2 \ 1990 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \ 1991 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \ 1992 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \ 1993 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\ 1994 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT) 1995 #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \ 1996 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \ 1997 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\ 1998 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \ 1999 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \ 2000 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\ 2001 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \ 2002 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR) 2003 2004 #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \ 2005 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \ 2006 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \ 2007 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY) 2008 2009 #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \ 2010 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR) 2011 2012 #define MULTI_MASK 0x7f 2013 2014 2015 #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func) 2016 #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func) 2017 #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func) 2018 #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func) 2019 2020 #define DEF_USB_IGU_INDEX_OFF \ 2021 offsetof(struct cstorm_def_status_block_u, igu_index) 2022 #define DEF_CSB_IGU_INDEX_OFF \ 2023 offsetof(struct cstorm_def_status_block_c, igu_index) 2024 #define DEF_XSB_IGU_INDEX_OFF \ 2025 offsetof(struct xstorm_def_status_block, igu_index) 2026 #define DEF_TSB_IGU_INDEX_OFF \ 2027 offsetof(struct tstorm_def_status_block, igu_index) 2028 2029 #define DEF_USB_SEGMENT_OFF \ 2030 offsetof(struct cstorm_def_status_block_u, segment) 2031 #define DEF_CSB_SEGMENT_OFF \ 2032 offsetof(struct cstorm_def_status_block_c, segment) 2033 #define DEF_XSB_SEGMENT_OFF \ 2034 offsetof(struct xstorm_def_status_block, segment) 2035 #define DEF_TSB_SEGMENT_OFF \ 2036 offsetof(struct tstorm_def_status_block, segment) 2037 2038 #define BNX2X_SP_DSB_INDEX \ 2039 (&bp->def_status_blk->sp_sb.\ 2040 index_values[HC_SP_INDEX_ETH_DEF_CONS]) 2041 2042 #define SET_FLAG(value, mask, flag) \ 2043 do {\ 2044 (value) &= ~(mask);\ 2045 (value) |= ((flag) << (mask##_SHIFT));\ 2046 } while (0) 2047 2048 #define GET_FLAG(value, mask) \ 2049 (((value) & (mask)) >> (mask##_SHIFT)) 2050 2051 #define GET_FIELD(value, fname) \ 2052 (((value) & (fname##_MASK)) >> (fname##_SHIFT)) 2053 2054 #define CAM_IS_INVALID(x) \ 2055 (GET_FLAG(x.flags, \ 2056 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \ 2057 (T_ETH_MAC_COMMAND_INVALIDATE)) 2058 2059 /* Number of u32 elements in MC hash array */ 2060 #define MC_HASH_SIZE 8 2061 #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \ 2062 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4) 2063 2064 2065 #ifndef PXP2_REG_PXP2_INT_STS 2066 #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0 2067 #endif 2068 2069 #ifndef ETH_MAX_RX_CLIENTS_E2 2070 #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H 2071 #endif 2072 2073 #define BNX2X_VPD_LEN 128 2074 #define VENDOR_ID_LEN 4 2075 2076 int bnx2x_close(struct net_device *dev); 2077 2078 /* Congestion management fairness mode */ 2079 #define CMNG_FNS_NONE 0 2080 #define CMNG_FNS_MINMAX 1 2081 2082 #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/ 2083 #define HC_SEG_ACCESS_ATTN 4 2084 #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/ 2085 2086 static const u32 dmae_reg_go_c[] = { 2087 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3, 2088 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7, 2089 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11, 2090 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15 2091 }; 2092 2093 void bnx2x_set_ethtool_ops(struct net_device *netdev); 2094 void bnx2x_notify_link_changed(struct bnx2x *bp); 2095 2096 2097 #define BNX2X_MF_PROTOCOL(bp) \ 2098 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK) 2099 2100 #ifdef BCM_CNIC 2101 #define BNX2X_IS_MF_PROTOCOL_ISCSI(bp) \ 2102 (BNX2X_MF_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI) 2103 2104 #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_PROTOCOL_ISCSI(bp)) 2105 #endif 2106 2107 #endif /* bnx2x.h */ 2108