1ec663d9aSLorenzo Bianconi /* SPDX-License-Identifier: GPL-2.0-only */ 2ec663d9aSLorenzo Bianconi /* 3ec663d9aSLorenzo Bianconi * Copyright (c) 2024 AIROHA Inc 4ec663d9aSLorenzo Bianconi * Author: Lorenzo Bianconi <lorenzo@kernel.org> 5ec663d9aSLorenzo Bianconi */ 6ec663d9aSLorenzo Bianconi 7ec663d9aSLorenzo Bianconi #ifndef AIROHA_REGS_H 8ec663d9aSLorenzo Bianconi #define AIROHA_REGS_H 9ec663d9aSLorenzo Bianconi 10ec663d9aSLorenzo Bianconi #include <linux/types.h> 11ec663d9aSLorenzo Bianconi 12ec663d9aSLorenzo Bianconi /* FE */ 13ec663d9aSLorenzo Bianconi #define PSE_BASE 0x0100 14ec663d9aSLorenzo Bianconi #define CSR_IFC_BASE 0x0200 15ec663d9aSLorenzo Bianconi #define CDM1_BASE 0x0400 16ec663d9aSLorenzo Bianconi #define GDM1_BASE 0x0500 17ec663d9aSLorenzo Bianconi #define PPE1_BASE 0x0c00 1800a76783SLorenzo Bianconi #define PPE2_BASE 0x1c00 19ec663d9aSLorenzo Bianconi 20ec663d9aSLorenzo Bianconi #define CDM2_BASE 0x1400 21ec663d9aSLorenzo Bianconi #define GDM2_BASE 0x1500 22ec663d9aSLorenzo Bianconi 23ec663d9aSLorenzo Bianconi #define GDM3_BASE 0x1100 24ec663d9aSLorenzo Bianconi #define GDM4_BASE 0x2500 25ec663d9aSLorenzo Bianconi 26ec663d9aSLorenzo Bianconi #define GDM_BASE(_n) \ 27ec663d9aSLorenzo Bianconi ((_n) == 4 ? GDM4_BASE : \ 28ec663d9aSLorenzo Bianconi (_n) == 3 ? GDM3_BASE : \ 29ec663d9aSLorenzo Bianconi (_n) == 2 ? GDM2_BASE : GDM1_BASE) 30ec663d9aSLorenzo Bianconi 31ec663d9aSLorenzo Bianconi #define REG_FE_DMA_GLO_CFG 0x0000 32ec663d9aSLorenzo Bianconi #define FE_DMA_GLO_L2_SPACE_MASK GENMASK(7, 4) 33ec663d9aSLorenzo Bianconi #define FE_DMA_GLO_PG_SZ_MASK BIT(3) 34ec663d9aSLorenzo Bianconi 35ec663d9aSLorenzo Bianconi #define REG_FE_RST_GLO_CFG 0x0004 36ec663d9aSLorenzo Bianconi #define FE_RST_GDM4_MBI_ARB_MASK BIT(3) 37ec663d9aSLorenzo Bianconi #define FE_RST_GDM3_MBI_ARB_MASK BIT(2) 38ec663d9aSLorenzo Bianconi #define FE_RST_CORE_MASK BIT(0) 39ec663d9aSLorenzo Bianconi 4000a76783SLorenzo Bianconi #define REG_FE_FOE_TS 0x0010 419cd451d4SLorenzo Bianconi 429cd451d4SLorenzo Bianconi #define REG_FE_WAN_PORT 0x0024 439cd451d4SLorenzo Bianconi #define WAN1_EN_MASK BIT(16) 449cd451d4SLorenzo Bianconi #define WAN1_MASK GENMASK(12, 8) 459cd451d4SLorenzo Bianconi #define WAN0_MASK GENMASK(4, 0) 469cd451d4SLorenzo Bianconi 47ec663d9aSLorenzo Bianconi #define REG_FE_WAN_MAC_H 0x0030 48ec663d9aSLorenzo Bianconi #define REG_FE_LAN_MAC_H 0x0040 49ec663d9aSLorenzo Bianconi 50ec663d9aSLorenzo Bianconi #define REG_FE_MAC_LMIN(_n) ((_n) + 0x04) 51ec663d9aSLorenzo Bianconi #define REG_FE_MAC_LMAX(_n) ((_n) + 0x08) 52ec663d9aSLorenzo Bianconi 53ec663d9aSLorenzo Bianconi #define REG_FE_CDM1_OQ_MAP0 0x0050 54ec663d9aSLorenzo Bianconi #define REG_FE_CDM1_OQ_MAP1 0x0054 55ec663d9aSLorenzo Bianconi #define REG_FE_CDM1_OQ_MAP2 0x0058 56ec663d9aSLorenzo Bianconi #define REG_FE_CDM1_OQ_MAP3 0x005c 57ec663d9aSLorenzo Bianconi 58ec663d9aSLorenzo Bianconi #define REG_FE_PCE_CFG 0x0070 59ec663d9aSLorenzo Bianconi #define PCE_DPI_EN_MASK BIT(2) 60ec663d9aSLorenzo Bianconi #define PCE_KA_EN_MASK BIT(1) 61ec663d9aSLorenzo Bianconi #define PCE_MC_EN_MASK BIT(0) 62ec663d9aSLorenzo Bianconi 63ec663d9aSLorenzo Bianconi #define REG_FE_PSE_QUEUE_CFG_WR 0x0080 64ec663d9aSLorenzo Bianconi #define PSE_CFG_PORT_ID_MASK GENMASK(27, 24) 65ec663d9aSLorenzo Bianconi #define PSE_CFG_QUEUE_ID_MASK GENMASK(20, 16) 66ec663d9aSLorenzo Bianconi #define PSE_CFG_WR_EN_MASK BIT(8) 67ec663d9aSLorenzo Bianconi #define PSE_CFG_OQRSV_SEL_MASK BIT(0) 68ec663d9aSLorenzo Bianconi 69ec663d9aSLorenzo Bianconi #define REG_FE_PSE_QUEUE_CFG_VAL 0x0084 70ec663d9aSLorenzo Bianconi #define PSE_CFG_OQ_RSV_MASK GENMASK(13, 0) 71ec663d9aSLorenzo Bianconi 72ec663d9aSLorenzo Bianconi #define PSE_FQ_CFG 0x008c 73ec663d9aSLorenzo Bianconi #define PSE_FQ_LIMIT_MASK GENMASK(14, 0) 74ec663d9aSLorenzo Bianconi 75ec663d9aSLorenzo Bianconi #define REG_FE_PSE_BUF_SET 0x0090 76ec663d9aSLorenzo Bianconi #define PSE_SHARE_USED_LTHD_MASK GENMASK(31, 16) 77ec663d9aSLorenzo Bianconi #define PSE_ALLRSV_MASK GENMASK(14, 0) 78ec663d9aSLorenzo Bianconi 79ec663d9aSLorenzo Bianconi #define REG_PSE_SHARE_USED_THD 0x0094 80ec663d9aSLorenzo Bianconi #define PSE_SHARE_USED_MTHD_MASK GENMASK(31, 16) 81ec663d9aSLorenzo Bianconi #define PSE_SHARE_USED_HTHD_MASK GENMASK(15, 0) 82ec663d9aSLorenzo Bianconi 83ec663d9aSLorenzo Bianconi #define REG_GDM_MISC_CFG 0x0148 84ec663d9aSLorenzo Bianconi #define GDM2_RDM_ACK_WAIT_PREF_MASK BIT(9) 85ec663d9aSLorenzo Bianconi #define GDM2_CHN_VLD_MODE_MASK BIT(5) 86ec663d9aSLorenzo Bianconi 87ec663d9aSLorenzo Bianconi #define REG_FE_CSR_IFC_CFG CSR_IFC_BASE 88ec663d9aSLorenzo Bianconi #define FE_IFC_EN_MASK BIT(0) 89ec663d9aSLorenzo Bianconi 90ec663d9aSLorenzo Bianconi #define REG_FE_VIP_PORT_EN 0x01f0 91ec663d9aSLorenzo Bianconi #define REG_FE_IFC_PORT_EN 0x01f4 92ec663d9aSLorenzo Bianconi 93ec663d9aSLorenzo Bianconi #define REG_PSE_IQ_REV1 (PSE_BASE + 0x08) 94ec663d9aSLorenzo Bianconi #define PSE_IQ_RES1_P2_MASK GENMASK(23, 16) 95ec663d9aSLorenzo Bianconi 96ec663d9aSLorenzo Bianconi #define REG_PSE_IQ_REV2 (PSE_BASE + 0x0c) 97ec663d9aSLorenzo Bianconi #define PSE_IQ_RES2_P5_MASK GENMASK(15, 8) 98ec663d9aSLorenzo Bianconi #define PSE_IQ_RES2_P4_MASK GENMASK(7, 0) 99ec663d9aSLorenzo Bianconi 100ec663d9aSLorenzo Bianconi #define REG_FE_VIP_EN(_n) (0x0300 + ((_n) << 3)) 101ec663d9aSLorenzo Bianconi #define PATN_FCPU_EN_MASK BIT(7) 102ec663d9aSLorenzo Bianconi #define PATN_SWP_EN_MASK BIT(6) 103ec663d9aSLorenzo Bianconi #define PATN_DP_EN_MASK BIT(5) 104ec663d9aSLorenzo Bianconi #define PATN_SP_EN_MASK BIT(4) 105ec663d9aSLorenzo Bianconi #define PATN_TYPE_MASK GENMASK(3, 1) 106ec663d9aSLorenzo Bianconi #define PATN_EN_MASK BIT(0) 107ec663d9aSLorenzo Bianconi 108ec663d9aSLorenzo Bianconi #define REG_FE_VIP_PATN(_n) (0x0304 + ((_n) << 3)) 109ec663d9aSLorenzo Bianconi #define PATN_DP_MASK GENMASK(31, 16) 110ec663d9aSLorenzo Bianconi #define PATN_SP_MASK GENMASK(15, 0) 111ec663d9aSLorenzo Bianconi 112ec663d9aSLorenzo Bianconi #define REG_CDM1_VLAN_CTRL CDM1_BASE 113ec663d9aSLorenzo Bianconi #define CDM1_VLAN_MASK GENMASK(31, 16) 114ec663d9aSLorenzo Bianconi 115ec663d9aSLorenzo Bianconi #define REG_CDM1_FWD_CFG (CDM1_BASE + 0x08) 116ec663d9aSLorenzo Bianconi #define CDM1_VIP_QSEL_MASK GENMASK(24, 20) 117ec663d9aSLorenzo Bianconi 118ec663d9aSLorenzo Bianconi #define REG_CDM1_CRSN_QSEL(_n) (CDM1_BASE + 0x10 + ((_n) << 2)) 119ec663d9aSLorenzo Bianconi #define CDM1_CRSN_QSEL_REASON_MASK(_n) \ 120ec663d9aSLorenzo Bianconi GENMASK(4 + (((_n) % 4) << 3), (((_n) % 4) << 3)) 121ec663d9aSLorenzo Bianconi 122ec663d9aSLorenzo Bianconi #define REG_CDM2_FWD_CFG (CDM2_BASE + 0x08) 123ec663d9aSLorenzo Bianconi #define CDM2_OAM_QSEL_MASK GENMASK(31, 27) 124ec663d9aSLorenzo Bianconi #define CDM2_VIP_QSEL_MASK GENMASK(24, 20) 125ec663d9aSLorenzo Bianconi 126ec663d9aSLorenzo Bianconi #define REG_CDM2_CRSN_QSEL(_n) (CDM2_BASE + 0x10 + ((_n) << 2)) 127ec663d9aSLorenzo Bianconi #define CDM2_CRSN_QSEL_REASON_MASK(_n) \ 128ec663d9aSLorenzo Bianconi GENMASK(4 + (((_n) % 4) << 3), (((_n) % 4) << 3)) 129ec663d9aSLorenzo Bianconi 130ec663d9aSLorenzo Bianconi #define REG_GDM_FWD_CFG(_n) GDM_BASE(_n) 131ec663d9aSLorenzo Bianconi #define GDM_DROP_CRC_ERR BIT(23) 132ec663d9aSLorenzo Bianconi #define GDM_IP4_CKSUM BIT(22) 133ec663d9aSLorenzo Bianconi #define GDM_TCP_CKSUM BIT(21) 134ec663d9aSLorenzo Bianconi #define GDM_UDP_CKSUM BIT(20) 1359cd451d4SLorenzo Bianconi #define GDM_STRIP_CRC BIT(16) 136ec663d9aSLorenzo Bianconi #define GDM_UCFQ_MASK GENMASK(15, 12) 137ec663d9aSLorenzo Bianconi #define GDM_BCFQ_MASK GENMASK(11, 8) 138ec663d9aSLorenzo Bianconi #define GDM_MCFQ_MASK GENMASK(7, 4) 139ec663d9aSLorenzo Bianconi #define GDM_OCFQ_MASK GENMASK(3, 0) 140ec663d9aSLorenzo Bianconi 141ec663d9aSLorenzo Bianconi #define REG_GDM_INGRESS_CFG(_n) (GDM_BASE(_n) + 0x10) 142ec663d9aSLorenzo Bianconi #define GDM_INGRESS_FC_EN_MASK BIT(1) 143ec663d9aSLorenzo Bianconi #define GDM_STAG_EN_MASK BIT(0) 144ec663d9aSLorenzo Bianconi 145ec663d9aSLorenzo Bianconi #define REG_GDM_LEN_CFG(_n) (GDM_BASE(_n) + 0x14) 146ec663d9aSLorenzo Bianconi #define GDM_SHORT_LEN_MASK GENMASK(13, 0) 147ec663d9aSLorenzo Bianconi #define GDM_LONG_LEN_MASK GENMASK(29, 16) 148ec663d9aSLorenzo Bianconi 1499cd451d4SLorenzo Bianconi #define REG_GDM_LPBK_CFG(_n) (GDM_BASE(_n) + 0x1c) 1509cd451d4SLorenzo Bianconi #define LPBK_GAP_MASK GENMASK(31, 24) 1519cd451d4SLorenzo Bianconi #define LPBK_LEN_MASK GENMASK(23, 10) 1529cd451d4SLorenzo Bianconi #define LPBK_CHAN_MASK GENMASK(8, 4) 1539cd451d4SLorenzo Bianconi #define LPBK_MODE_MASK GENMASK(3, 1) 1549cd451d4SLorenzo Bianconi #define LPBK_EN_MASK BIT(0) 1559cd451d4SLorenzo Bianconi 1569cd451d4SLorenzo Bianconi #define REG_GDM_TXCHN_EN(_n) (GDM_BASE(_n) + 0x24) 1579cd451d4SLorenzo Bianconi #define REG_GDM_RXCHN_EN(_n) (GDM_BASE(_n) + 0x28) 1589cd451d4SLorenzo Bianconi 159ec663d9aSLorenzo Bianconi #define REG_FE_CPORT_CFG (GDM1_BASE + 0x40) 160ec663d9aSLorenzo Bianconi #define FE_CPORT_PAD BIT(26) 161ec663d9aSLorenzo Bianconi #define FE_CPORT_PORT_XFC_MASK BIT(25) 162ec663d9aSLorenzo Bianconi #define FE_CPORT_QUEUE_XFC_MASK BIT(24) 163ec663d9aSLorenzo Bianconi 164ec663d9aSLorenzo Bianconi #define REG_FE_GDM_MIB_CLEAR(_n) (GDM_BASE(_n) + 0xf0) 165ec663d9aSLorenzo Bianconi #define FE_GDM_MIB_RX_CLEAR_MASK BIT(1) 166ec663d9aSLorenzo Bianconi #define FE_GDM_MIB_TX_CLEAR_MASK BIT(0) 167ec663d9aSLorenzo Bianconi 168ec663d9aSLorenzo Bianconi #define REG_FE_GDM1_MIB_CFG (GDM1_BASE + 0xf4) 169ec663d9aSLorenzo Bianconi #define FE_STRICT_RFC2819_MODE_MASK BIT(31) 170ec663d9aSLorenzo Bianconi #define FE_GDM1_TX_MIB_SPLIT_EN_MASK BIT(17) 171ec663d9aSLorenzo Bianconi #define FE_GDM1_RX_MIB_SPLIT_EN_MASK BIT(16) 172ec663d9aSLorenzo Bianconi #define FE_TX_MIB_ID_MASK GENMASK(15, 8) 173ec663d9aSLorenzo Bianconi #define FE_RX_MIB_ID_MASK GENMASK(7, 0) 174ec663d9aSLorenzo Bianconi 175ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_OK_PKT_CNT_L(_n) (GDM_BASE(_n) + 0x104) 176ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_OK_BYTE_CNT_L(_n) (GDM_BASE(_n) + 0x10c) 177ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_PKT_CNT_L(_n) (GDM_BASE(_n) + 0x110) 178ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_BYTE_CNT_L(_n) (GDM_BASE(_n) + 0x114) 179ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_DROP_CNT(_n) (GDM_BASE(_n) + 0x118) 180ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_BC_CNT(_n) (GDM_BASE(_n) + 0x11c) 181ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_MC_CNT(_n) (GDM_BASE(_n) + 0x120) 182ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_RUNT_CNT(_n) (GDM_BASE(_n) + 0x124) 183ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_LONG_CNT(_n) (GDM_BASE(_n) + 0x128) 184ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_E64_CNT_L(_n) (GDM_BASE(_n) + 0x12c) 185ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L64_CNT_L(_n) (GDM_BASE(_n) + 0x130) 186ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L127_CNT_L(_n) (GDM_BASE(_n) + 0x134) 187ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L255_CNT_L(_n) (GDM_BASE(_n) + 0x138) 188ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L511_CNT_L(_n) (GDM_BASE(_n) + 0x13c) 189ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L1023_CNT_L(_n) (GDM_BASE(_n) + 0x140) 190ec663d9aSLorenzo Bianconi 191ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_OK_PKT_CNT_L(_n) (GDM_BASE(_n) + 0x148) 192ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_FC_DROP_CNT(_n) (GDM_BASE(_n) + 0x14c) 193ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_RC_DROP_CNT(_n) (GDM_BASE(_n) + 0x150) 194ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_OVERFLOW_DROP_CNT(_n) (GDM_BASE(_n) + 0x154) 195ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ERROR_DROP_CNT(_n) (GDM_BASE(_n) + 0x158) 196ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_OK_BYTE_CNT_L(_n) (GDM_BASE(_n) + 0x15c) 197ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_PKT_CNT_L(_n) (GDM_BASE(_n) + 0x160) 198ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_BYTE_CNT_L(_n) (GDM_BASE(_n) + 0x164) 199ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_DROP_CNT(_n) (GDM_BASE(_n) + 0x168) 200ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_BC_CNT(_n) (GDM_BASE(_n) + 0x16c) 201ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_MC_CNT(_n) (GDM_BASE(_n) + 0x170) 202ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_CRC_ERR_CNT(_n) (GDM_BASE(_n) + 0x174) 203ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_FRAG_CNT(_n) (GDM_BASE(_n) + 0x178) 204ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_JABBER_CNT(_n) (GDM_BASE(_n) + 0x17c) 205ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_RUNT_CNT(_n) (GDM_BASE(_n) + 0x180) 206ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_LONG_CNT(_n) (GDM_BASE(_n) + 0x184) 207ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_E64_CNT_L(_n) (GDM_BASE(_n) + 0x188) 208ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L64_CNT_L(_n) (GDM_BASE(_n) + 0x18c) 209ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L127_CNT_L(_n) (GDM_BASE(_n) + 0x190) 210ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L255_CNT_L(_n) (GDM_BASE(_n) + 0x194) 211ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L511_CNT_L(_n) (GDM_BASE(_n) + 0x198) 212ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L1023_CNT_L(_n) (GDM_BASE(_n) + 0x19c) 213ec663d9aSLorenzo Bianconi 21400a76783SLorenzo Bianconi #define REG_PPE_GLO_CFG(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x200) 21500a76783SLorenzo Bianconi #define PPE_GLO_CFG_BUSY_MASK BIT(31) 21600a76783SLorenzo Bianconi #define PPE_GLO_CFG_FLOW_DROP_UPDATE_MASK BIT(9) 21700a76783SLorenzo Bianconi #define PPE_GLO_CFG_PSE_HASH_OFS_MASK BIT(6) 21800a76783SLorenzo Bianconi #define PPE_GLO_CFG_PPE_BSWAP_MASK BIT(5) 21900a76783SLorenzo Bianconi #define PPE_GLO_CFG_TTL_DROP_MASK BIT(4) 22000a76783SLorenzo Bianconi #define PPE_GLO_CFG_IP4_CS_DROP_MASK BIT(3) 22100a76783SLorenzo Bianconi #define PPE_GLO_CFG_IP4_L4_CS_DROP_MASK BIT(2) 22200a76783SLorenzo Bianconi #define PPE_GLO_CFG_EN_MASK BIT(0) 22300a76783SLorenzo Bianconi 22400a76783SLorenzo Bianconi #define REG_PPE_PPE_FLOW_CFG(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x204) 22500a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP6_HASH_GRE_KEY_MASK BIT(20) 22600a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_HASH_GRE_KEY_MASK BIT(19) 22700a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_HASH_FLOW_LABEL_MASK BIT(18) 22800a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_NAT_FRAG_MASK BIT(17) 22900a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP_PROTO_BLACKLIST_MASK BIT(16) 23000a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_DSLITE_MASK BIT(14) 23100a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_NAPT_MASK BIT(13) 23200a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_NAT_MASK BIT(12) 23300a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP6_6RD_MASK BIT(10) 23400a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP6_5T_ROUTE_MASK BIT(9) 23500a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP6_3T_ROUTE_MASK BIT(8) 23600a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_UDP_FRAG_MASK BIT(7) 23700a76783SLorenzo Bianconi #define PPE_FLOW_CFG_IP4_TCP_FRAG_MASK BIT(6) 23800a76783SLorenzo Bianconi 23900a76783SLorenzo Bianconi #define REG_PPE_IP_PROTO_CHK(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x208) 24000a76783SLorenzo Bianconi #define PPE_IP_PROTO_CHK_IPV4_MASK GENMASK(15, 0) 24100a76783SLorenzo Bianconi #define PPE_IP_PROTO_CHK_IPV6_MASK GENMASK(31, 16) 24200a76783SLorenzo Bianconi 24300a76783SLorenzo Bianconi #define REG_PPE_TB_CFG(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x21c) 24400a76783SLorenzo Bianconi #define PPE_SRAM_TB_NUM_ENTRY_MASK GENMASK(26, 24) 24500a76783SLorenzo Bianconi #define PPE_TB_CFG_KEEPALIVE_MASK GENMASK(13, 12) 24600a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_TCP_FIN_MASK BIT(11) 24700a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_UDP_MASK BIT(10) 24800a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_TCP_MASK BIT(9) 24900a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_UNBIND_MASK BIT(8) 25000a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_NON_L4_MASK BIT(7) 25100a76783SLorenzo Bianconi #define PPE_TB_CFG_AGE_PREBIND_MASK BIT(6) 25200a76783SLorenzo Bianconi #define PPE_TB_CFG_SEARCH_MISS_MASK GENMASK(5, 4) 25300a76783SLorenzo Bianconi #define PPE_TB_ENTRY_SIZE_MASK BIT(3) 25400a76783SLorenzo Bianconi #define PPE_DRAM_TB_NUM_ENTRY_MASK GENMASK(2, 0) 25500a76783SLorenzo Bianconi 25600a76783SLorenzo Bianconi #define REG_PPE_TB_BASE(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x220) 25700a76783SLorenzo Bianconi 25800a76783SLorenzo Bianconi #define REG_PPE_BIND_RATE(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x228) 25900a76783SLorenzo Bianconi #define PPE_BIND_RATE_L2B_BIND_MASK GENMASK(31, 16) 26000a76783SLorenzo Bianconi #define PPE_BIND_RATE_BIND_MASK GENMASK(15, 0) 26100a76783SLorenzo Bianconi 26200a76783SLorenzo Bianconi #define REG_PPE_BIND_LIMIT0(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x22c) 26300a76783SLorenzo Bianconi #define PPE_BIND_LIMIT0_HALF_MASK GENMASK(29, 16) 26400a76783SLorenzo Bianconi #define PPE_BIND_LIMIT0_QUARTER_MASK GENMASK(13, 0) 26500a76783SLorenzo Bianconi 26600a76783SLorenzo Bianconi #define REG_PPE_BIND_LIMIT1(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x230) 26700a76783SLorenzo Bianconi #define PPE_BIND_LIMIT1_NON_L4_MASK GENMASK(23, 16) 26800a76783SLorenzo Bianconi #define PPE_BIND_LIMIT1_FULL_MASK GENMASK(13, 0) 26900a76783SLorenzo Bianconi 27000a76783SLorenzo Bianconi #define REG_PPE_BND_AGE0(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x23c) 27100a76783SLorenzo Bianconi #define PPE_BIND_AGE0_DELTA_NON_L4 GENMASK(30, 16) 27200a76783SLorenzo Bianconi #define PPE_BIND_AGE0_DELTA_UDP GENMASK(14, 0) 27300a76783SLorenzo Bianconi 27400a76783SLorenzo Bianconi #define REG_PPE_UNBIND_AGE(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x238) 27500a76783SLorenzo Bianconi #define PPE_UNBIND_AGE_MIN_PACKETS_MASK GENMASK(31, 16) 27600a76783SLorenzo Bianconi #define PPE_UNBIND_AGE_DELTA_MASK GENMASK(7, 0) 27700a76783SLorenzo Bianconi 27800a76783SLorenzo Bianconi #define REG_PPE_BND_AGE1(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x240) 27900a76783SLorenzo Bianconi #define PPE_BIND_AGE1_DELTA_TCP_FIN GENMASK(30, 16) 28000a76783SLorenzo Bianconi #define PPE_BIND_AGE1_DELTA_TCP GENMASK(14, 0) 28100a76783SLorenzo Bianconi 28200a76783SLorenzo Bianconi #define REG_PPE_HASH_SEED(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x244) 28300a76783SLorenzo Bianconi #define PPE_HASH_SEED 0x12345678 28400a76783SLorenzo Bianconi 28500a76783SLorenzo Bianconi #define REG_PPE_DFT_CPORT0(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x248) 286df8398fbSLorenzo Bianconi #define DFT_CPORT_MASK(_n) GENMASK(3 + ((_n) << 2), ((_n) << 2)) 28700a76783SLorenzo Bianconi 28800a76783SLorenzo Bianconi #define REG_PPE_DFT_CPORT1(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x24c) 28900a76783SLorenzo Bianconi 29000a76783SLorenzo Bianconi #define REG_PPE_TB_HASH_CFG(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x250) 29100a76783SLorenzo Bianconi #define PPE_DRAM_HASH1_MODE_MASK GENMASK(31, 28) 29200a76783SLorenzo Bianconi #define PPE_DRAM_HASH1_EN_MASK BIT(24) 29300a76783SLorenzo Bianconi #define PPE_DRAM_HASH0_MODE_MASK GENMASK(23, 20) 29400a76783SLorenzo Bianconi #define PPE_DRAM_TABLE_EN_MASK BIT(16) 29500a76783SLorenzo Bianconi #define PPE_SRAM_HASH1_MODE_MASK GENMASK(15, 12) 29600a76783SLorenzo Bianconi #define PPE_SRAM_HASH1_EN_MASK BIT(8) 29700a76783SLorenzo Bianconi #define PPE_SRAM_HASH0_MODE_MASK GENMASK(7, 4) 29800a76783SLorenzo Bianconi #define PPE_SRAM_TABLE_EN_MASK BIT(0) 29900a76783SLorenzo Bianconi 30000a76783SLorenzo Bianconi #define REG_PPE_MTU_BASE(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x304) 30100a76783SLorenzo Bianconi #define REG_PPE_MTU(_m, _n) (REG_PPE_MTU_BASE(_m) + ((_n) << 2)) 30200a76783SLorenzo Bianconi #define FP1_EGRESS_MTU_MASK GENMASK(29, 16) 30300a76783SLorenzo Bianconi #define FP0_EGRESS_MTU_MASK GENMASK(13, 0) 30400a76783SLorenzo Bianconi 30500a76783SLorenzo Bianconi #define REG_PPE_RAM_CTRL(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x31c) 30600a76783SLorenzo Bianconi #define PPE_SRAM_CTRL_ACK_MASK BIT(31) 30700a76783SLorenzo Bianconi #define PPE_SRAM_CTRL_DUAL_SUCESS_MASK BIT(30) 30800a76783SLorenzo Bianconi #define PPE_SRAM_CTRL_ENTRY_MASK GENMASK(23, 8) 30900a76783SLorenzo Bianconi #define PPE_SRAM_WR_DUAL_DIRECTION_MASK BIT(2) 31000a76783SLorenzo Bianconi #define PPE_SRAM_CTRL_WR_MASK BIT(1) 31100a76783SLorenzo Bianconi #define PPE_SRAM_CTRL_REQ_MASK BIT(0) 31200a76783SLorenzo Bianconi 31300a76783SLorenzo Bianconi #define REG_PPE_RAM_BASE(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x320) 31400a76783SLorenzo Bianconi #define REG_PPE_RAM_ENTRY(_m, _n) (REG_PPE_RAM_BASE(_m) + ((_n) << 2)) 315ec663d9aSLorenzo Bianconi 316a869d3a5SLorenzo Bianconi #define REG_UPDMEM_CTRL(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x370) 317a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_ACK_MASK BIT(31) 318a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_ADDR_MASK GENMASK(11, 8) 319a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_OFFSET_MASK GENMASK(7, 4) 320a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_SEL_MASK GENMASK(3, 2) 321a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_WR_MASK BIT(1) 322a869d3a5SLorenzo Bianconi #define PPE_UPDMEM_REQ_MASK BIT(0) 323a869d3a5SLorenzo Bianconi 324a869d3a5SLorenzo Bianconi #define REG_UPDMEM_DATA(_n) (((_n) ? PPE2_BASE : PPE1_BASE) + 0x374) 325a869d3a5SLorenzo Bianconi 326ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_OK_PKT_CNT_H(_n) (GDM_BASE(_n) + 0x280) 327ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_OK_BYTE_CNT_H(_n) (GDM_BASE(_n) + 0x284) 328ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_PKT_CNT_H(_n) (GDM_BASE(_n) + 0x288) 329ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_BYTE_CNT_H(_n) (GDM_BASE(_n) + 0x28c) 330ec663d9aSLorenzo Bianconi 331ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_OK_PKT_CNT_H(_n) (GDM_BASE(_n) + 0x290) 332ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_OK_BYTE_CNT_H(_n) (GDM_BASE(_n) + 0x294) 333ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_PKT_CNT_H(_n) (GDM_BASE(_n) + 0x298) 334ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_BYTE_CNT_H(_n) (GDM_BASE(_n) + 0x29c) 335ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_E64_CNT_H(_n) (GDM_BASE(_n) + 0x2b8) 336ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L64_CNT_H(_n) (GDM_BASE(_n) + 0x2bc) 337ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L127_CNT_H(_n) (GDM_BASE(_n) + 0x2c0) 338ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L255_CNT_H(_n) (GDM_BASE(_n) + 0x2c4) 339ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L511_CNT_H(_n) (GDM_BASE(_n) + 0x2c8) 340ec663d9aSLorenzo Bianconi #define REG_FE_GDM_TX_ETH_L1023_CNT_H(_n) (GDM_BASE(_n) + 0x2cc) 341ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_E64_CNT_H(_n) (GDM_BASE(_n) + 0x2e8) 342ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L64_CNT_H(_n) (GDM_BASE(_n) + 0x2ec) 343ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L127_CNT_H(_n) (GDM_BASE(_n) + 0x2f0) 344ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L255_CNT_H(_n) (GDM_BASE(_n) + 0x2f4) 345ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L511_CNT_H(_n) (GDM_BASE(_n) + 0x2f8) 346ec663d9aSLorenzo Bianconi #define REG_FE_GDM_RX_ETH_L1023_CNT_H(_n) (GDM_BASE(_n) + 0x2fc) 347ec663d9aSLorenzo Bianconi 348ec663d9aSLorenzo Bianconi #define REG_GDM2_CHN_RLS (GDM2_BASE + 0x20) 349ec663d9aSLorenzo Bianconi #define MBI_RX_AGE_SEL_MASK GENMASK(26, 25) 350ec663d9aSLorenzo Bianconi #define MBI_TX_AGE_SEL_MASK GENMASK(18, 17) 351ec663d9aSLorenzo Bianconi 352ec663d9aSLorenzo Bianconi #define REG_GDM3_FWD_CFG GDM3_BASE 353ec663d9aSLorenzo Bianconi #define GDM3_PAD_EN_MASK BIT(28) 354ec663d9aSLorenzo Bianconi 355ec663d9aSLorenzo Bianconi #define REG_GDM4_FWD_CFG GDM4_BASE 356ec663d9aSLorenzo Bianconi #define GDM4_PAD_EN_MASK BIT(28) 357ec663d9aSLorenzo Bianconi #define GDM4_SPORT_OFFSET0_MASK GENMASK(11, 8) 358ec663d9aSLorenzo Bianconi 359ec663d9aSLorenzo Bianconi #define REG_GDM4_SRC_PORT_SET (GDM4_BASE + 0x23c) 360ec663d9aSLorenzo Bianconi #define GDM4_SPORT_OFF2_MASK GENMASK(19, 16) 361ec663d9aSLorenzo Bianconi #define GDM4_SPORT_OFF1_MASK GENMASK(15, 12) 362ec663d9aSLorenzo Bianconi #define GDM4_SPORT_OFF0_MASK GENMASK(11, 8) 363ec663d9aSLorenzo Bianconi 364ec663d9aSLorenzo Bianconi #define REG_IP_FRAG_FP 0x2010 365ec663d9aSLorenzo Bianconi #define IP_ASSEMBLE_PORT_MASK GENMASK(24, 21) 366ec663d9aSLorenzo Bianconi #define IP_ASSEMBLE_NBQ_MASK GENMASK(20, 16) 367ec663d9aSLorenzo Bianconi #define IP_FRAGMENT_PORT_MASK GENMASK(8, 5) 368ec663d9aSLorenzo Bianconi #define IP_FRAGMENT_NBQ_MASK GENMASK(4, 0) 369ec663d9aSLorenzo Bianconi 370ec663d9aSLorenzo Bianconi #define REG_MC_VLAN_EN 0x2100 371ec663d9aSLorenzo Bianconi #define MC_VLAN_EN_MASK BIT(0) 372ec663d9aSLorenzo Bianconi 373ec663d9aSLorenzo Bianconi #define REG_MC_VLAN_CFG 0x2104 374ec663d9aSLorenzo Bianconi #define MC_VLAN_CFG_CMD_DONE_MASK BIT(31) 375ec663d9aSLorenzo Bianconi #define MC_VLAN_CFG_TABLE_ID_MASK GENMASK(21, 16) 376ec663d9aSLorenzo Bianconi #define MC_VLAN_CFG_PORT_ID_MASK GENMASK(11, 8) 377ec663d9aSLorenzo Bianconi #define MC_VLAN_CFG_TABLE_SEL_MASK BIT(4) 378ec663d9aSLorenzo Bianconi #define MC_VLAN_CFG_RW_MASK BIT(0) 379ec663d9aSLorenzo Bianconi 380ec663d9aSLorenzo Bianconi #define REG_MC_VLAN_DATA 0x2108 381ec663d9aSLorenzo Bianconi 3829cd451d4SLorenzo Bianconi #define REG_SP_DFT_CPORT(_n) (0x20e0 + ((_n) << 2)) 3839cd451d4SLorenzo Bianconi #define SP_CPORT_PCIE1_MASK GENMASK(31, 28) 3849cd451d4SLorenzo Bianconi #define SP_CPORT_PCIE0_MASK GENMASK(27, 24) 3859cd451d4SLorenzo Bianconi #define SP_CPORT_USB_MASK GENMASK(7, 4) 3869cd451d4SLorenzo Bianconi #define SP_CPORT_ETH_MASK GENMASK(7, 4) 3879cd451d4SLorenzo Bianconi 3889cd451d4SLorenzo Bianconi #define REG_SRC_PORT_FC_MAP6 0x2298 3899cd451d4SLorenzo Bianconi #define FC_ID_OF_SRC_PORT27_MASK GENMASK(28, 24) 3909cd451d4SLorenzo Bianconi #define FC_ID_OF_SRC_PORT26_MASK GENMASK(20, 16) 3919cd451d4SLorenzo Bianconi #define FC_ID_OF_SRC_PORT25_MASK GENMASK(12, 8) 3929cd451d4SLorenzo Bianconi #define FC_ID_OF_SRC_PORT24_MASK GENMASK(4, 0) 3939cd451d4SLorenzo Bianconi 394ec663d9aSLorenzo Bianconi #define REG_CDM5_RX_OQ1_DROP_CNT 0x29d4 395ec663d9aSLorenzo Bianconi 396ec663d9aSLorenzo Bianconi /* QDMA */ 397ec663d9aSLorenzo Bianconi #define REG_QDMA_GLOBAL_CFG 0x0004 398ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RX_2B_OFFSET_MASK BIT(31) 399ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_DMA_PREFERENCE_MASK GENMASK(30, 29) 400ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_CPU_TXR_RR_MASK BIT(28) 401ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_DSCP_BYTE_SWAP_MASK BIT(27) 402ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_PAYLOAD_BYTE_SWAP_MASK BIT(26) 403ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_MULTICAST_MODIFY_FP_MASK BIT(25) 404ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_OAM_MODIFY_MASK BIT(24) 405ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RESET_MASK BIT(23) 406ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RESET_DONE_MASK BIT(22) 407ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_MULTICAST_EN_MASK BIT(21) 408ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_IRQ1_EN_MASK BIT(20) 409ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_IRQ0_EN_MASK BIT(19) 410ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_LOOPCNT_EN_MASK BIT(18) 411ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RD_BYPASS_WR_MASK BIT(17) 412ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_QDMA_LOOPBACK_MASK BIT(16) 413ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_LPBK_RXQ_SEL_MASK GENMASK(13, 8) 414ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_CHECK_DONE_MASK BIT(7) 415ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_TX_WB_DONE_MASK BIT(6) 416ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_MAX_ISSUE_NUM_MASK GENMASK(5, 4) 417ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RX_DMA_BUSY_MASK BIT(3) 418ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_RX_DMA_EN_MASK BIT(2) 419ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_TX_DMA_BUSY_MASK BIT(1) 420ec663d9aSLorenzo Bianconi #define GLOBAL_CFG_TX_DMA_EN_MASK BIT(0) 421ec663d9aSLorenzo Bianconi 422ec663d9aSLorenzo Bianconi #define REG_FWD_DSCP_BASE 0x0010 423ec663d9aSLorenzo Bianconi #define REG_FWD_BUF_BASE 0x0014 424ec663d9aSLorenzo Bianconi 425ec663d9aSLorenzo Bianconi #define REG_HW_FWD_DSCP_CFG 0x0018 426ec663d9aSLorenzo Bianconi #define HW_FWD_DSCP_PAYLOAD_SIZE_MASK GENMASK(29, 28) 427ec663d9aSLorenzo Bianconi #define HW_FWD_DSCP_SCATTER_LEN_MASK GENMASK(17, 16) 428ec663d9aSLorenzo Bianconi #define HW_FWD_DSCP_MIN_SCATTER_LEN_MASK GENMASK(15, 0) 429ec663d9aSLorenzo Bianconi 430ec663d9aSLorenzo Bianconi #define REG_INT_STATUS(_n) \ 431ec663d9aSLorenzo Bianconi (((_n) == 4) ? 0x0730 : \ 432ec663d9aSLorenzo Bianconi ((_n) == 3) ? 0x0724 : \ 433ec663d9aSLorenzo Bianconi ((_n) == 2) ? 0x0720 : \ 434ec663d9aSLorenzo Bianconi ((_n) == 1) ? 0x0024 : 0x0020) 435ec663d9aSLorenzo Bianconi 4369439db26SLorenzo Bianconi #define REG_INT_ENABLE(_b, _n) \ 4379439db26SLorenzo Bianconi (((_n) == 4) ? 0x0750 + ((_b) << 5) : \ 4389439db26SLorenzo Bianconi ((_n) == 3) ? 0x0744 + ((_b) << 5) : \ 4399439db26SLorenzo Bianconi ((_n) == 2) ? 0x0740 + ((_b) << 5) : \ 4409439db26SLorenzo Bianconi ((_n) == 1) ? 0x002c + ((_b) << 3) : \ 4419439db26SLorenzo Bianconi 0x0028 + ((_b) << 3)) 442ec663d9aSLorenzo Bianconi 443ec663d9aSLorenzo Bianconi /* QDMA_CSR_INT_ENABLE1 */ 444ec663d9aSLorenzo Bianconi #define RX15_COHERENT_INT_MASK BIT(31) 445ec663d9aSLorenzo Bianconi #define RX14_COHERENT_INT_MASK BIT(30) 446ec663d9aSLorenzo Bianconi #define RX13_COHERENT_INT_MASK BIT(29) 447ec663d9aSLorenzo Bianconi #define RX12_COHERENT_INT_MASK BIT(28) 448ec663d9aSLorenzo Bianconi #define RX11_COHERENT_INT_MASK BIT(27) 449ec663d9aSLorenzo Bianconi #define RX10_COHERENT_INT_MASK BIT(26) 450ec663d9aSLorenzo Bianconi #define RX9_COHERENT_INT_MASK BIT(25) 451ec663d9aSLorenzo Bianconi #define RX8_COHERENT_INT_MASK BIT(24) 452ec663d9aSLorenzo Bianconi #define RX7_COHERENT_INT_MASK BIT(23) 453ec663d9aSLorenzo Bianconi #define RX6_COHERENT_INT_MASK BIT(22) 454ec663d9aSLorenzo Bianconi #define RX5_COHERENT_INT_MASK BIT(21) 455ec663d9aSLorenzo Bianconi #define RX4_COHERENT_INT_MASK BIT(20) 456ec663d9aSLorenzo Bianconi #define RX3_COHERENT_INT_MASK BIT(19) 457ec663d9aSLorenzo Bianconi #define RX2_COHERENT_INT_MASK BIT(18) 458ec663d9aSLorenzo Bianconi #define RX1_COHERENT_INT_MASK BIT(17) 459ec663d9aSLorenzo Bianconi #define RX0_COHERENT_INT_MASK BIT(16) 460ec663d9aSLorenzo Bianconi #define TX7_COHERENT_INT_MASK BIT(15) 461ec663d9aSLorenzo Bianconi #define TX6_COHERENT_INT_MASK BIT(14) 462ec663d9aSLorenzo Bianconi #define TX5_COHERENT_INT_MASK BIT(13) 463ec663d9aSLorenzo Bianconi #define TX4_COHERENT_INT_MASK BIT(12) 464ec663d9aSLorenzo Bianconi #define TX3_COHERENT_INT_MASK BIT(11) 465ec663d9aSLorenzo Bianconi #define TX2_COHERENT_INT_MASK BIT(10) 466ec663d9aSLorenzo Bianconi #define TX1_COHERENT_INT_MASK BIT(9) 467ec663d9aSLorenzo Bianconi #define TX0_COHERENT_INT_MASK BIT(8) 468ec663d9aSLorenzo Bianconi #define CNT_OVER_FLOW_INT_MASK BIT(7) 469ec663d9aSLorenzo Bianconi #define IRQ1_FULL_INT_MASK BIT(5) 470ec663d9aSLorenzo Bianconi #define IRQ1_INT_MASK BIT(4) 471ec663d9aSLorenzo Bianconi #define HWFWD_DSCP_LOW_INT_MASK BIT(3) 472ec663d9aSLorenzo Bianconi #define HWFWD_DSCP_EMPTY_INT_MASK BIT(2) 473ec663d9aSLorenzo Bianconi #define IRQ0_FULL_INT_MASK BIT(1) 474ec663d9aSLorenzo Bianconi #define IRQ0_INT_MASK BIT(0) 475ec663d9aSLorenzo Bianconi 476f252493eSLorenzo Bianconi #define RX_COHERENT_LOW_INT_MASK \ 477f252493eSLorenzo Bianconi (RX15_COHERENT_INT_MASK | RX14_COHERENT_INT_MASK | \ 478f252493eSLorenzo Bianconi RX13_COHERENT_INT_MASK | RX12_COHERENT_INT_MASK | \ 479f252493eSLorenzo Bianconi RX11_COHERENT_INT_MASK | RX10_COHERENT_INT_MASK | \ 480f252493eSLorenzo Bianconi RX9_COHERENT_INT_MASK | RX8_COHERENT_INT_MASK | \ 481f252493eSLorenzo Bianconi RX7_COHERENT_INT_MASK | RX6_COHERENT_INT_MASK | \ 482f252493eSLorenzo Bianconi RX5_COHERENT_INT_MASK | RX4_COHERENT_INT_MASK | \ 483f252493eSLorenzo Bianconi RX3_COHERENT_INT_MASK | RX2_COHERENT_INT_MASK | \ 484f252493eSLorenzo Bianconi RX1_COHERENT_INT_MASK | RX0_COHERENT_INT_MASK) 485f252493eSLorenzo Bianconi 486f252493eSLorenzo Bianconi #define RX_COHERENT_LOW_OFFSET __ffs(RX_COHERENT_LOW_INT_MASK) 487f252493eSLorenzo Bianconi #define INT_RX0_MASK(_n) \ 488f252493eSLorenzo Bianconi (((_n) << RX_COHERENT_LOW_OFFSET) & RX_COHERENT_LOW_INT_MASK) 489f252493eSLorenzo Bianconi 490f252493eSLorenzo Bianconi #define TX_COHERENT_LOW_INT_MASK \ 491f252493eSLorenzo Bianconi (TX7_COHERENT_INT_MASK | TX6_COHERENT_INT_MASK | \ 492f252493eSLorenzo Bianconi TX5_COHERENT_INT_MASK | TX4_COHERENT_INT_MASK | \ 493f252493eSLorenzo Bianconi TX3_COHERENT_INT_MASK | TX2_COHERENT_INT_MASK | \ 494f252493eSLorenzo Bianconi TX1_COHERENT_INT_MASK | TX0_COHERENT_INT_MASK) 495f252493eSLorenzo Bianconi 496ec663d9aSLorenzo Bianconi #define TX_DONE_INT_MASK(_n) \ 497ec663d9aSLorenzo Bianconi ((_n) ? IRQ1_INT_MASK | IRQ1_FULL_INT_MASK \ 498ec663d9aSLorenzo Bianconi : IRQ0_INT_MASK | IRQ0_FULL_INT_MASK) 499ec663d9aSLorenzo Bianconi 500ec663d9aSLorenzo Bianconi #define INT_TX_MASK \ 501ec663d9aSLorenzo Bianconi (IRQ1_INT_MASK | IRQ1_FULL_INT_MASK | \ 502ec663d9aSLorenzo Bianconi IRQ0_INT_MASK | IRQ0_FULL_INT_MASK) 503ec663d9aSLorenzo Bianconi 504ec663d9aSLorenzo Bianconi /* QDMA_CSR_INT_ENABLE2 */ 505ec663d9aSLorenzo Bianconi #define RX15_NO_CPU_DSCP_INT_MASK BIT(31) 506ec663d9aSLorenzo Bianconi #define RX14_NO_CPU_DSCP_INT_MASK BIT(30) 507ec663d9aSLorenzo Bianconi #define RX13_NO_CPU_DSCP_INT_MASK BIT(29) 508ec663d9aSLorenzo Bianconi #define RX12_NO_CPU_DSCP_INT_MASK BIT(28) 509ec663d9aSLorenzo Bianconi #define RX11_NO_CPU_DSCP_INT_MASK BIT(27) 510ec663d9aSLorenzo Bianconi #define RX10_NO_CPU_DSCP_INT_MASK BIT(26) 511ec663d9aSLorenzo Bianconi #define RX9_NO_CPU_DSCP_INT_MASK BIT(25) 512ec663d9aSLorenzo Bianconi #define RX8_NO_CPU_DSCP_INT_MASK BIT(24) 513ec663d9aSLorenzo Bianconi #define RX7_NO_CPU_DSCP_INT_MASK BIT(23) 514ec663d9aSLorenzo Bianconi #define RX6_NO_CPU_DSCP_INT_MASK BIT(22) 515ec663d9aSLorenzo Bianconi #define RX5_NO_CPU_DSCP_INT_MASK BIT(21) 516ec663d9aSLorenzo Bianconi #define RX4_NO_CPU_DSCP_INT_MASK BIT(20) 517ec663d9aSLorenzo Bianconi #define RX3_NO_CPU_DSCP_INT_MASK BIT(19) 518ec663d9aSLorenzo Bianconi #define RX2_NO_CPU_DSCP_INT_MASK BIT(18) 519ec663d9aSLorenzo Bianconi #define RX1_NO_CPU_DSCP_INT_MASK BIT(17) 520ec663d9aSLorenzo Bianconi #define RX0_NO_CPU_DSCP_INT_MASK BIT(16) 521ec663d9aSLorenzo Bianconi #define RX15_DONE_INT_MASK BIT(15) 522ec663d9aSLorenzo Bianconi #define RX14_DONE_INT_MASK BIT(14) 523ec663d9aSLorenzo Bianconi #define RX13_DONE_INT_MASK BIT(13) 524ec663d9aSLorenzo Bianconi #define RX12_DONE_INT_MASK BIT(12) 525ec663d9aSLorenzo Bianconi #define RX11_DONE_INT_MASK BIT(11) 526ec663d9aSLorenzo Bianconi #define RX10_DONE_INT_MASK BIT(10) 527ec663d9aSLorenzo Bianconi #define RX9_DONE_INT_MASK BIT(9) 528ec663d9aSLorenzo Bianconi #define RX8_DONE_INT_MASK BIT(8) 529ec663d9aSLorenzo Bianconi #define RX7_DONE_INT_MASK BIT(7) 530ec663d9aSLorenzo Bianconi #define RX6_DONE_INT_MASK BIT(6) 531ec663d9aSLorenzo Bianconi #define RX5_DONE_INT_MASK BIT(5) 532ec663d9aSLorenzo Bianconi #define RX4_DONE_INT_MASK BIT(4) 533ec663d9aSLorenzo Bianconi #define RX3_DONE_INT_MASK BIT(3) 534ec663d9aSLorenzo Bianconi #define RX2_DONE_INT_MASK BIT(2) 535ec663d9aSLorenzo Bianconi #define RX1_DONE_INT_MASK BIT(1) 536ec663d9aSLorenzo Bianconi #define RX0_DONE_INT_MASK BIT(0) 537ec663d9aSLorenzo Bianconi 538f252493eSLorenzo Bianconi #define RX_NO_CPU_DSCP_LOW_INT_MASK \ 539f252493eSLorenzo Bianconi (RX15_NO_CPU_DSCP_INT_MASK | RX14_NO_CPU_DSCP_INT_MASK | \ 540f252493eSLorenzo Bianconi RX13_NO_CPU_DSCP_INT_MASK | RX12_NO_CPU_DSCP_INT_MASK | \ 541f252493eSLorenzo Bianconi RX11_NO_CPU_DSCP_INT_MASK | RX10_NO_CPU_DSCP_INT_MASK | \ 542f252493eSLorenzo Bianconi RX9_NO_CPU_DSCP_INT_MASK | RX8_NO_CPU_DSCP_INT_MASK | \ 543f252493eSLorenzo Bianconi RX7_NO_CPU_DSCP_INT_MASK | RX6_NO_CPU_DSCP_INT_MASK | \ 544f252493eSLorenzo Bianconi RX5_NO_CPU_DSCP_INT_MASK | RX4_NO_CPU_DSCP_INT_MASK | \ 545f252493eSLorenzo Bianconi RX3_NO_CPU_DSCP_INT_MASK | RX2_NO_CPU_DSCP_INT_MASK | \ 546f252493eSLorenzo Bianconi RX1_NO_CPU_DSCP_INT_MASK | RX0_NO_CPU_DSCP_INT_MASK) 547f252493eSLorenzo Bianconi 548f252493eSLorenzo Bianconi #define RX_DONE_LOW_INT_MASK \ 549f252493eSLorenzo Bianconi (RX15_DONE_INT_MASK | RX14_DONE_INT_MASK | \ 550f252493eSLorenzo Bianconi RX13_DONE_INT_MASK | RX12_DONE_INT_MASK | \ 551f252493eSLorenzo Bianconi RX11_DONE_INT_MASK | RX10_DONE_INT_MASK | \ 552f252493eSLorenzo Bianconi RX9_DONE_INT_MASK | RX8_DONE_INT_MASK | \ 553f252493eSLorenzo Bianconi RX7_DONE_INT_MASK | RX6_DONE_INT_MASK | \ 554f252493eSLorenzo Bianconi RX5_DONE_INT_MASK | RX4_DONE_INT_MASK | \ 555f252493eSLorenzo Bianconi RX3_DONE_INT_MASK | RX2_DONE_INT_MASK | \ 556f252493eSLorenzo Bianconi RX1_DONE_INT_MASK | RX0_DONE_INT_MASK) 557f252493eSLorenzo Bianconi 558f252493eSLorenzo Bianconi #define RX_NO_CPU_DSCP_LOW_OFFSET __ffs(RX_NO_CPU_DSCP_LOW_INT_MASK) 559f252493eSLorenzo Bianconi #define INT_RX1_MASK(_n) \ 560f252493eSLorenzo Bianconi ((((_n) << RX_NO_CPU_DSCP_LOW_OFFSET) & RX_NO_CPU_DSCP_LOW_INT_MASK) | \ 561f252493eSLorenzo Bianconi (RX_DONE_LOW_INT_MASK & (_n))) 562f252493eSLorenzo Bianconi 563f252493eSLorenzo Bianconi /* QDMA_CSR_INT_ENABLE3 */ 564f252493eSLorenzo Bianconi #define RX31_NO_CPU_DSCP_INT_MASK BIT(31) 565f252493eSLorenzo Bianconi #define RX30_NO_CPU_DSCP_INT_MASK BIT(30) 566f252493eSLorenzo Bianconi #define RX29_NO_CPU_DSCP_INT_MASK BIT(29) 567f252493eSLorenzo Bianconi #define RX28_NO_CPU_DSCP_INT_MASK BIT(28) 568f252493eSLorenzo Bianconi #define RX27_NO_CPU_DSCP_INT_MASK BIT(27) 569f252493eSLorenzo Bianconi #define RX26_NO_CPU_DSCP_INT_MASK BIT(26) 570f252493eSLorenzo Bianconi #define RX25_NO_CPU_DSCP_INT_MASK BIT(25) 571f252493eSLorenzo Bianconi #define RX24_NO_CPU_DSCP_INT_MASK BIT(24) 572f252493eSLorenzo Bianconi #define RX23_NO_CPU_DSCP_INT_MASK BIT(23) 573f252493eSLorenzo Bianconi #define RX22_NO_CPU_DSCP_INT_MASK BIT(22) 574f252493eSLorenzo Bianconi #define RX21_NO_CPU_DSCP_INT_MASK BIT(21) 575f252493eSLorenzo Bianconi #define RX20_NO_CPU_DSCP_INT_MASK BIT(20) 576f252493eSLorenzo Bianconi #define RX19_NO_CPU_DSCP_INT_MASK BIT(19) 577f252493eSLorenzo Bianconi #define RX18_NO_CPU_DSCP_INT_MASK BIT(18) 578f252493eSLorenzo Bianconi #define RX17_NO_CPU_DSCP_INT_MASK BIT(17) 579f252493eSLorenzo Bianconi #define RX16_NO_CPU_DSCP_INT_MASK BIT(16) 580f252493eSLorenzo Bianconi #define RX31_DONE_INT_MASK BIT(15) 581f252493eSLorenzo Bianconi #define RX30_DONE_INT_MASK BIT(14) 582f252493eSLorenzo Bianconi #define RX29_DONE_INT_MASK BIT(13) 583f252493eSLorenzo Bianconi #define RX28_DONE_INT_MASK BIT(12) 584f252493eSLorenzo Bianconi #define RX27_DONE_INT_MASK BIT(11) 585f252493eSLorenzo Bianconi #define RX26_DONE_INT_MASK BIT(10) 586f252493eSLorenzo Bianconi #define RX25_DONE_INT_MASK BIT(9) 587f252493eSLorenzo Bianconi #define RX24_DONE_INT_MASK BIT(8) 588f252493eSLorenzo Bianconi #define RX23_DONE_INT_MASK BIT(7) 589f252493eSLorenzo Bianconi #define RX22_DONE_INT_MASK BIT(6) 590f252493eSLorenzo Bianconi #define RX21_DONE_INT_MASK BIT(5) 591f252493eSLorenzo Bianconi #define RX20_DONE_INT_MASK BIT(4) 592f252493eSLorenzo Bianconi #define RX19_DONE_INT_MASK BIT(3) 593f252493eSLorenzo Bianconi #define RX18_DONE_INT_MASK BIT(2) 594f252493eSLorenzo Bianconi #define RX17_DONE_INT_MASK BIT(1) 595f252493eSLorenzo Bianconi #define RX16_DONE_INT_MASK BIT(0) 596f252493eSLorenzo Bianconi 597f252493eSLorenzo Bianconi #define RX_NO_CPU_DSCP_HIGH_INT_MASK \ 598f252493eSLorenzo Bianconi (RX31_NO_CPU_DSCP_INT_MASK | RX30_NO_CPU_DSCP_INT_MASK | \ 599f252493eSLorenzo Bianconi RX29_NO_CPU_DSCP_INT_MASK | RX28_NO_CPU_DSCP_INT_MASK | \ 600f252493eSLorenzo Bianconi RX27_NO_CPU_DSCP_INT_MASK | RX26_NO_CPU_DSCP_INT_MASK | \ 601f252493eSLorenzo Bianconi RX25_NO_CPU_DSCP_INT_MASK | RX24_NO_CPU_DSCP_INT_MASK | \ 602f252493eSLorenzo Bianconi RX23_NO_CPU_DSCP_INT_MASK | RX22_NO_CPU_DSCP_INT_MASK | \ 603f252493eSLorenzo Bianconi RX21_NO_CPU_DSCP_INT_MASK | RX20_NO_CPU_DSCP_INT_MASK | \ 604f252493eSLorenzo Bianconi RX19_NO_CPU_DSCP_INT_MASK | RX18_NO_CPU_DSCP_INT_MASK | \ 605f252493eSLorenzo Bianconi RX17_NO_CPU_DSCP_INT_MASK | RX16_NO_CPU_DSCP_INT_MASK) 606f252493eSLorenzo Bianconi 607f252493eSLorenzo Bianconi #define RX_DONE_HIGH_INT_MASK \ 608f252493eSLorenzo Bianconi (RX31_DONE_INT_MASK | RX30_DONE_INT_MASK | \ 609f252493eSLorenzo Bianconi RX29_DONE_INT_MASK | RX28_DONE_INT_MASK | \ 610f252493eSLorenzo Bianconi RX27_DONE_INT_MASK | RX26_DONE_INT_MASK | \ 611f252493eSLorenzo Bianconi RX25_DONE_INT_MASK | RX24_DONE_INT_MASK | \ 612f252493eSLorenzo Bianconi RX23_DONE_INT_MASK | RX22_DONE_INT_MASK | \ 613f252493eSLorenzo Bianconi RX21_DONE_INT_MASK | RX20_DONE_INT_MASK | \ 614f252493eSLorenzo Bianconi RX19_DONE_INT_MASK | RX18_DONE_INT_MASK | \ 615f252493eSLorenzo Bianconi RX17_DONE_INT_MASK | RX16_DONE_INT_MASK) 616f252493eSLorenzo Bianconi 617f252493eSLorenzo Bianconi #define RX_DONE_HIGH_OFFSET fls(RX_DONE_HIGH_INT_MASK) 618*f478d68bSLorenzo Bianconi #define RX_DONE_INT_MASK \ 619*f478d68bSLorenzo Bianconi ((RX_DONE_HIGH_INT_MASK << RX_DONE_HIGH_OFFSET) | RX_DONE_LOW_INT_MASK) 620f252493eSLorenzo Bianconi 621f252493eSLorenzo Bianconi #define INT_RX2_MASK(_n) \ 622f252493eSLorenzo Bianconi ((RX_NO_CPU_DSCP_HIGH_INT_MASK & (_n)) | \ 623f252493eSLorenzo Bianconi (((_n) >> RX_DONE_HIGH_OFFSET) & RX_DONE_HIGH_INT_MASK)) 624f252493eSLorenzo Bianconi 625f252493eSLorenzo Bianconi /* QDMA_CSR_INT_ENABLE4 */ 626f252493eSLorenzo Bianconi #define RX31_COHERENT_INT_MASK BIT(31) 627f252493eSLorenzo Bianconi #define RX30_COHERENT_INT_MASK BIT(30) 628f252493eSLorenzo Bianconi #define RX29_COHERENT_INT_MASK BIT(29) 629f252493eSLorenzo Bianconi #define RX28_COHERENT_INT_MASK BIT(28) 630f252493eSLorenzo Bianconi #define RX27_COHERENT_INT_MASK BIT(27) 631f252493eSLorenzo Bianconi #define RX26_COHERENT_INT_MASK BIT(26) 632f252493eSLorenzo Bianconi #define RX25_COHERENT_INT_MASK BIT(25) 633f252493eSLorenzo Bianconi #define RX24_COHERENT_INT_MASK BIT(24) 634f252493eSLorenzo Bianconi #define RX23_COHERENT_INT_MASK BIT(23) 635f252493eSLorenzo Bianconi #define RX22_COHERENT_INT_MASK BIT(22) 636f252493eSLorenzo Bianconi #define RX21_COHERENT_INT_MASK BIT(21) 637f252493eSLorenzo Bianconi #define RX20_COHERENT_INT_MASK BIT(20) 638f252493eSLorenzo Bianconi #define RX19_COHERENT_INT_MASK BIT(19) 639f252493eSLorenzo Bianconi #define RX18_COHERENT_INT_MASK BIT(18) 640f252493eSLorenzo Bianconi #define RX17_COHERENT_INT_MASK BIT(17) 641f252493eSLorenzo Bianconi #define RX16_COHERENT_INT_MASK BIT(16) 642f252493eSLorenzo Bianconi 643f252493eSLorenzo Bianconi #define RX_COHERENT_HIGH_INT_MASK \ 644f252493eSLorenzo Bianconi (RX31_COHERENT_INT_MASK | RX30_COHERENT_INT_MASK | \ 645f252493eSLorenzo Bianconi RX29_COHERENT_INT_MASK | RX28_COHERENT_INT_MASK | \ 646f252493eSLorenzo Bianconi RX27_COHERENT_INT_MASK | RX26_COHERENT_INT_MASK | \ 647f252493eSLorenzo Bianconi RX25_COHERENT_INT_MASK | RX24_COHERENT_INT_MASK | \ 648f252493eSLorenzo Bianconi RX23_COHERENT_INT_MASK | RX22_COHERENT_INT_MASK | \ 649f252493eSLorenzo Bianconi RX21_COHERENT_INT_MASK | RX20_COHERENT_INT_MASK | \ 650f252493eSLorenzo Bianconi RX19_COHERENT_INT_MASK | RX18_COHERENT_INT_MASK | \ 651f252493eSLorenzo Bianconi RX17_COHERENT_INT_MASK | RX16_COHERENT_INT_MASK) 652f252493eSLorenzo Bianconi 653f252493eSLorenzo Bianconi #define INT_RX3_MASK(_n) (RX_COHERENT_HIGH_INT_MASK & (_n)) 654ec663d9aSLorenzo Bianconi 655ec663d9aSLorenzo Bianconi /* QDMA_CSR_INT_ENABLE5 */ 656ec663d9aSLorenzo Bianconi #define TX31_COHERENT_INT_MASK BIT(31) 657ec663d9aSLorenzo Bianconi #define TX30_COHERENT_INT_MASK BIT(30) 658ec663d9aSLorenzo Bianconi #define TX29_COHERENT_INT_MASK BIT(29) 659ec663d9aSLorenzo Bianconi #define TX28_COHERENT_INT_MASK BIT(28) 660ec663d9aSLorenzo Bianconi #define TX27_COHERENT_INT_MASK BIT(27) 661ec663d9aSLorenzo Bianconi #define TX26_COHERENT_INT_MASK BIT(26) 662ec663d9aSLorenzo Bianconi #define TX25_COHERENT_INT_MASK BIT(25) 663ec663d9aSLorenzo Bianconi #define TX24_COHERENT_INT_MASK BIT(24) 664ec663d9aSLorenzo Bianconi #define TX23_COHERENT_INT_MASK BIT(23) 665ec663d9aSLorenzo Bianconi #define TX22_COHERENT_INT_MASK BIT(22) 666ec663d9aSLorenzo Bianconi #define TX21_COHERENT_INT_MASK BIT(21) 667ec663d9aSLorenzo Bianconi #define TX20_COHERENT_INT_MASK BIT(20) 668ec663d9aSLorenzo Bianconi #define TX19_COHERENT_INT_MASK BIT(19) 669ec663d9aSLorenzo Bianconi #define TX18_COHERENT_INT_MASK BIT(18) 670ec663d9aSLorenzo Bianconi #define TX17_COHERENT_INT_MASK BIT(17) 671ec663d9aSLorenzo Bianconi #define TX16_COHERENT_INT_MASK BIT(16) 672ec663d9aSLorenzo Bianconi #define TX15_COHERENT_INT_MASK BIT(15) 673ec663d9aSLorenzo Bianconi #define TX14_COHERENT_INT_MASK BIT(14) 674ec663d9aSLorenzo Bianconi #define TX13_COHERENT_INT_MASK BIT(13) 675ec663d9aSLorenzo Bianconi #define TX12_COHERENT_INT_MASK BIT(12) 676ec663d9aSLorenzo Bianconi #define TX11_COHERENT_INT_MASK BIT(11) 677ec663d9aSLorenzo Bianconi #define TX10_COHERENT_INT_MASK BIT(10) 678ec663d9aSLorenzo Bianconi #define TX9_COHERENT_INT_MASK BIT(9) 679ec663d9aSLorenzo Bianconi #define TX8_COHERENT_INT_MASK BIT(8) 680ec663d9aSLorenzo Bianconi 681f252493eSLorenzo Bianconi #define TX_COHERENT_HIGH_INT_MASK \ 682f252493eSLorenzo Bianconi (TX31_COHERENT_INT_MASK | TX30_COHERENT_INT_MASK | \ 683f252493eSLorenzo Bianconi TX29_COHERENT_INT_MASK | TX28_COHERENT_INT_MASK | \ 684f252493eSLorenzo Bianconi TX27_COHERENT_INT_MASK | TX26_COHERENT_INT_MASK | \ 685f252493eSLorenzo Bianconi TX25_COHERENT_INT_MASK | TX24_COHERENT_INT_MASK | \ 686f252493eSLorenzo Bianconi TX23_COHERENT_INT_MASK | TX22_COHERENT_INT_MASK | \ 687f252493eSLorenzo Bianconi TX21_COHERENT_INT_MASK | TX20_COHERENT_INT_MASK | \ 688f252493eSLorenzo Bianconi TX19_COHERENT_INT_MASK | TX18_COHERENT_INT_MASK | \ 689f252493eSLorenzo Bianconi TX17_COHERENT_INT_MASK | TX16_COHERENT_INT_MASK | \ 690f252493eSLorenzo Bianconi TX15_COHERENT_INT_MASK | TX14_COHERENT_INT_MASK | \ 691f252493eSLorenzo Bianconi TX13_COHERENT_INT_MASK | TX12_COHERENT_INT_MASK | \ 692f252493eSLorenzo Bianconi TX11_COHERENT_INT_MASK | TX10_COHERENT_INT_MASK | \ 693f252493eSLorenzo Bianconi TX9_COHERENT_INT_MASK | TX8_COHERENT_INT_MASK) 694ec663d9aSLorenzo Bianconi 695ec663d9aSLorenzo Bianconi #define REG_TX_IRQ_BASE(_n) ((_n) ? 0x0048 : 0x0050) 696ec663d9aSLorenzo Bianconi 697ec663d9aSLorenzo Bianconi #define REG_TX_IRQ_CFG(_n) ((_n) ? 0x004c : 0x0054) 698ec663d9aSLorenzo Bianconi #define TX_IRQ_THR_MASK GENMASK(27, 16) 699ec663d9aSLorenzo Bianconi #define TX_IRQ_DEPTH_MASK GENMASK(11, 0) 700ec663d9aSLorenzo Bianconi 701ec663d9aSLorenzo Bianconi #define REG_IRQ_CLEAR_LEN(_n) ((_n) ? 0x0064 : 0x0058) 702ec663d9aSLorenzo Bianconi #define IRQ_CLEAR_LEN_MASK GENMASK(7, 0) 703ec663d9aSLorenzo Bianconi 704ec663d9aSLorenzo Bianconi #define REG_IRQ_STATUS(_n) ((_n) ? 0x0068 : 0x005c) 705ec663d9aSLorenzo Bianconi #define IRQ_ENTRY_LEN_MASK GENMASK(27, 16) 706ec663d9aSLorenzo Bianconi #define IRQ_HEAD_IDX_MASK GENMASK(11, 0) 707ec663d9aSLorenzo Bianconi 708ec663d9aSLorenzo Bianconi #define REG_TX_RING_BASE(_n) \ 709ec663d9aSLorenzo Bianconi (((_n) < 8) ? 0x0100 + ((_n) << 5) : 0x0b00 + (((_n) - 8) << 5)) 710ec663d9aSLorenzo Bianconi 711ec663d9aSLorenzo Bianconi #define REG_TX_RING_BLOCKING(_n) \ 712ec663d9aSLorenzo Bianconi (((_n) < 8) ? 0x0104 + ((_n) << 5) : 0x0b04 + (((_n) - 8) << 5)) 713ec663d9aSLorenzo Bianconi 714ec663d9aSLorenzo Bianconi #define TX_RING_IRQ_BLOCKING_MAP_MASK BIT(6) 715ec663d9aSLorenzo Bianconi #define TX_RING_IRQ_BLOCKING_CFG_MASK BIT(4) 716ec663d9aSLorenzo Bianconi #define TX_RING_IRQ_BLOCKING_TX_DROP_EN_MASK BIT(2) 717ec663d9aSLorenzo Bianconi #define TX_RING_IRQ_BLOCKING_MAX_TH_TXRING_EN_MASK BIT(1) 718ec663d9aSLorenzo Bianconi #define TX_RING_IRQ_BLOCKING_MIN_TH_TXRING_EN_MASK BIT(0) 719ec663d9aSLorenzo Bianconi 720ec663d9aSLorenzo Bianconi #define REG_TX_CPU_IDX(_n) \ 721ec663d9aSLorenzo Bianconi (((_n) < 8) ? 0x0108 + ((_n) << 5) : 0x0b08 + (((_n) - 8) << 5)) 722ec663d9aSLorenzo Bianconi 723ec663d9aSLorenzo Bianconi #define TX_RING_CPU_IDX_MASK GENMASK(15, 0) 724ec663d9aSLorenzo Bianconi 725ec663d9aSLorenzo Bianconi #define REG_TX_DMA_IDX(_n) \ 726ec663d9aSLorenzo Bianconi (((_n) < 8) ? 0x010c + ((_n) << 5) : 0x0b0c + (((_n) - 8) << 5)) 727ec663d9aSLorenzo Bianconi 728ec663d9aSLorenzo Bianconi #define TX_RING_DMA_IDX_MASK GENMASK(15, 0) 729ec663d9aSLorenzo Bianconi 730ec663d9aSLorenzo Bianconi #define IRQ_RING_IDX_MASK GENMASK(20, 16) 731ec663d9aSLorenzo Bianconi #define IRQ_DESC_IDX_MASK GENMASK(15, 0) 732ec663d9aSLorenzo Bianconi 733ec663d9aSLorenzo Bianconi #define REG_RX_RING_BASE(_n) \ 734ec663d9aSLorenzo Bianconi (((_n) < 16) ? 0x0200 + ((_n) << 5) : 0x0e00 + (((_n) - 16) << 5)) 735ec663d9aSLorenzo Bianconi 736ec663d9aSLorenzo Bianconi #define REG_RX_RING_SIZE(_n) \ 737ec663d9aSLorenzo Bianconi (((_n) < 16) ? 0x0204 + ((_n) << 5) : 0x0e04 + (((_n) - 16) << 5)) 738ec663d9aSLorenzo Bianconi 739ec663d9aSLorenzo Bianconi #define RX_RING_THR_MASK GENMASK(31, 16) 740ec663d9aSLorenzo Bianconi #define RX_RING_SIZE_MASK GENMASK(15, 0) 741ec663d9aSLorenzo Bianconi 742ec663d9aSLorenzo Bianconi #define REG_RX_CPU_IDX(_n) \ 743ec663d9aSLorenzo Bianconi (((_n) < 16) ? 0x0208 + ((_n) << 5) : 0x0e08 + (((_n) - 16) << 5)) 744ec663d9aSLorenzo Bianconi 745ec663d9aSLorenzo Bianconi #define RX_RING_CPU_IDX_MASK GENMASK(15, 0) 746ec663d9aSLorenzo Bianconi 747ec663d9aSLorenzo Bianconi #define REG_RX_DMA_IDX(_n) \ 748ec663d9aSLorenzo Bianconi (((_n) < 16) ? 0x020c + ((_n) << 5) : 0x0e0c + (((_n) - 16) << 5)) 749ec663d9aSLorenzo Bianconi 750ec663d9aSLorenzo Bianconi #define REG_RX_DELAY_INT_IDX(_n) \ 751ec663d9aSLorenzo Bianconi (((_n) < 16) ? 0x0210 + ((_n) << 5) : 0x0e10 + (((_n) - 16) << 5)) 752ec663d9aSLorenzo Bianconi 753e12182ddSLorenzo Bianconi #define REG_RX_SCATTER_CFG(_n) \ 754e12182ddSLorenzo Bianconi (((_n) < 16) ? 0x0214 + ((_n) << 5) : 0x0e14 + (((_n) - 16) << 5)) 755e12182ddSLorenzo Bianconi 756ec663d9aSLorenzo Bianconi #define RX_DELAY_INT_MASK GENMASK(15, 0) 757ec663d9aSLorenzo Bianconi 758ec663d9aSLorenzo Bianconi #define RX_RING_DMA_IDX_MASK GENMASK(15, 0) 759ec663d9aSLorenzo Bianconi 760e12182ddSLorenzo Bianconi #define RX_RING_SG_EN_MASK BIT(0) 761e12182ddSLorenzo Bianconi 762ec663d9aSLorenzo Bianconi #define REG_INGRESS_TRTCM_CFG 0x0070 763ec663d9aSLorenzo Bianconi #define INGRESS_TRTCM_EN_MASK BIT(31) 764ec663d9aSLorenzo Bianconi #define INGRESS_TRTCM_MODE_MASK BIT(30) 765ec663d9aSLorenzo Bianconi #define INGRESS_SLOW_TICK_RATIO_MASK GENMASK(29, 16) 766ec663d9aSLorenzo Bianconi #define INGRESS_FAST_TICK_MASK GENMASK(15, 0) 767ec663d9aSLorenzo Bianconi 768ec663d9aSLorenzo Bianconi #define REG_QUEUE_CLOSE_CFG(_n) (0x00a0 + ((_n) & 0xfc)) 769ec663d9aSLorenzo Bianconi #define TXQ_DISABLE_CHAN_QUEUE_MASK(_n, _m) BIT((_m) + (((_n) & 0x3) << 3)) 770ec663d9aSLorenzo Bianconi 771ec663d9aSLorenzo Bianconi #define REG_TXQ_DIS_CFG_BASE(_n) ((_n) ? 0x20a0 : 0x00a0) 772ec663d9aSLorenzo Bianconi #define REG_TXQ_DIS_CFG(_n, _m) (REG_TXQ_DIS_CFG_BASE((_n)) + (_m) << 2) 773ec663d9aSLorenzo Bianconi 774ec663d9aSLorenzo Bianconi #define REG_CNTR_CFG(_n) (0x0400 + ((_n) << 3)) 775ec663d9aSLorenzo Bianconi #define CNTR_EN_MASK BIT(31) 776ec663d9aSLorenzo Bianconi #define CNTR_ALL_CHAN_EN_MASK BIT(30) 777ec663d9aSLorenzo Bianconi #define CNTR_ALL_QUEUE_EN_MASK BIT(29) 778ec663d9aSLorenzo Bianconi #define CNTR_ALL_DSCP_RING_EN_MASK BIT(28) 779ec663d9aSLorenzo Bianconi #define CNTR_SRC_MASK GENMASK(27, 24) 780ec663d9aSLorenzo Bianconi #define CNTR_DSCP_RING_MASK GENMASK(20, 16) 781ec663d9aSLorenzo Bianconi #define CNTR_CHAN_MASK GENMASK(7, 3) 782ec663d9aSLorenzo Bianconi #define CNTR_QUEUE_MASK GENMASK(2, 0) 783ec663d9aSLorenzo Bianconi 784ec663d9aSLorenzo Bianconi #define REG_CNTR_VAL(_n) (0x0404 + ((_n) << 3)) 785ec663d9aSLorenzo Bianconi 786ec663d9aSLorenzo Bianconi #define REG_LMGR_INIT_CFG 0x1000 787ec663d9aSLorenzo Bianconi #define LMGR_INIT_START BIT(31) 788ec663d9aSLorenzo Bianconi #define LMGR_SRAM_MODE_MASK BIT(30) 789ec663d9aSLorenzo Bianconi #define HW_FWD_PKTSIZE_OVERHEAD_MASK GENMASK(27, 20) 790ec663d9aSLorenzo Bianconi #define HW_FWD_DESC_NUM_MASK GENMASK(16, 0) 791ec663d9aSLorenzo Bianconi 792ec663d9aSLorenzo Bianconi #define REG_FWD_DSCP_LOW_THR 0x1004 793ec663d9aSLorenzo Bianconi #define FWD_DSCP_LOW_THR_MASK GENMASK(17, 0) 794ec663d9aSLorenzo Bianconi 795ec663d9aSLorenzo Bianconi #define REG_EGRESS_RATE_METER_CFG 0x100c 796ec663d9aSLorenzo Bianconi #define EGRESS_RATE_METER_EN_MASK BIT(31) 797ec663d9aSLorenzo Bianconi #define EGRESS_RATE_METER_EQ_RATE_EN_MASK BIT(17) 798ec663d9aSLorenzo Bianconi #define EGRESS_RATE_METER_WINDOW_SZ_MASK GENMASK(16, 12) 799ec663d9aSLorenzo Bianconi #define EGRESS_RATE_METER_TIMESLICE_MASK GENMASK(10, 0) 800ec663d9aSLorenzo Bianconi 801ec663d9aSLorenzo Bianconi #define REG_EGRESS_TRTCM_CFG 0x1010 802ec663d9aSLorenzo Bianconi #define EGRESS_TRTCM_EN_MASK BIT(31) 803ec663d9aSLorenzo Bianconi #define EGRESS_TRTCM_MODE_MASK BIT(30) 804ec663d9aSLorenzo Bianconi #define EGRESS_SLOW_TICK_RATIO_MASK GENMASK(29, 16) 805ec663d9aSLorenzo Bianconi #define EGRESS_FAST_TICK_MASK GENMASK(15, 0) 806ec663d9aSLorenzo Bianconi 807ec663d9aSLorenzo Bianconi #define TRTCM_PARAM_RW_MASK BIT(31) 808ec663d9aSLorenzo Bianconi #define TRTCM_PARAM_RW_DONE_MASK BIT(30) 809ec663d9aSLorenzo Bianconi #define TRTCM_PARAM_TYPE_MASK GENMASK(29, 28) 810ec663d9aSLorenzo Bianconi #define TRTCM_METER_GROUP_MASK GENMASK(27, 26) 811ec663d9aSLorenzo Bianconi #define TRTCM_PARAM_INDEX_MASK GENMASK(23, 17) 812ec663d9aSLorenzo Bianconi #define TRTCM_PARAM_RATE_TYPE_MASK BIT(16) 813ec663d9aSLorenzo Bianconi 814ec663d9aSLorenzo Bianconi #define REG_TRTCM_CFG_PARAM(_n) ((_n) + 0x4) 815ec663d9aSLorenzo Bianconi #define REG_TRTCM_DATA_LOW(_n) ((_n) + 0x8) 816ec663d9aSLorenzo Bianconi #define REG_TRTCM_DATA_HIGH(_n) ((_n) + 0xc) 817ec663d9aSLorenzo Bianconi 818df8398fbSLorenzo Bianconi #define RATE_LIMIT_PARAM_RW_MASK BIT(31) 819df8398fbSLorenzo Bianconi #define RATE_LIMIT_PARAM_RW_DONE_MASK BIT(30) 820df8398fbSLorenzo Bianconi #define RATE_LIMIT_PARAM_TYPE_MASK GENMASK(29, 28) 821df8398fbSLorenzo Bianconi #define RATE_LIMIT_METER_GROUP_MASK GENMASK(27, 26) 822df8398fbSLorenzo Bianconi #define RATE_LIMIT_PARAM_INDEX_MASK GENMASK(23, 16) 823df8398fbSLorenzo Bianconi 824ec663d9aSLorenzo Bianconi #define REG_TXWRR_MODE_CFG 0x1020 825ec663d9aSLorenzo Bianconi #define TWRR_WEIGHT_SCALE_MASK BIT(31) 826ec663d9aSLorenzo Bianconi #define TWRR_WEIGHT_BASE_MASK BIT(3) 827ec663d9aSLorenzo Bianconi 828ec663d9aSLorenzo Bianconi #define REG_TXWRR_WEIGHT_CFG 0x1024 829ec663d9aSLorenzo Bianconi #define TWRR_RW_CMD_MASK BIT(31) 830ec663d9aSLorenzo Bianconi #define TWRR_RW_CMD_DONE BIT(30) 831ec663d9aSLorenzo Bianconi #define TWRR_CHAN_IDX_MASK GENMASK(23, 19) 832ec663d9aSLorenzo Bianconi #define TWRR_QUEUE_IDX_MASK GENMASK(18, 16) 833ec663d9aSLorenzo Bianconi #define TWRR_VALUE_MASK GENMASK(15, 0) 834ec663d9aSLorenzo Bianconi 835ec663d9aSLorenzo Bianconi #define REG_PSE_BUF_USAGE_CFG 0x1028 836ec663d9aSLorenzo Bianconi #define PSE_BUF_ESTIMATE_EN_MASK BIT(29) 837ec663d9aSLorenzo Bianconi 838ec663d9aSLorenzo Bianconi #define REG_CHAN_QOS_MODE(_n) (0x1040 + ((_n) << 2)) 839ec663d9aSLorenzo Bianconi #define CHAN_QOS_MODE_MASK(_n) GENMASK(2 + ((_n) << 2), (_n) << 2) 840ec663d9aSLorenzo Bianconi 841ec663d9aSLorenzo Bianconi #define REG_GLB_TRTCM_CFG 0x1080 842ec663d9aSLorenzo Bianconi #define GLB_TRTCM_EN_MASK BIT(31) 843ec663d9aSLorenzo Bianconi #define GLB_TRTCM_MODE_MASK BIT(30) 844ec663d9aSLorenzo Bianconi #define GLB_SLOW_TICK_RATIO_MASK GENMASK(29, 16) 845ec663d9aSLorenzo Bianconi #define GLB_FAST_TICK_MASK GENMASK(15, 0) 846ec663d9aSLorenzo Bianconi 847ec663d9aSLorenzo Bianconi #define REG_TXQ_CNGST_CFG 0x10a0 848ec663d9aSLorenzo Bianconi #define TXQ_CNGST_DROP_EN BIT(31) 849ec663d9aSLorenzo Bianconi #define TXQ_CNGST_DEI_DROP_EN BIT(30) 850ec663d9aSLorenzo Bianconi 851ec663d9aSLorenzo Bianconi #define REG_SLA_TRTCM_CFG 0x1150 852ec663d9aSLorenzo Bianconi #define SLA_TRTCM_EN_MASK BIT(31) 853ec663d9aSLorenzo Bianconi #define SLA_TRTCM_MODE_MASK BIT(30) 854ec663d9aSLorenzo Bianconi #define SLA_SLOW_TICK_RATIO_MASK GENMASK(29, 16) 855ec663d9aSLorenzo Bianconi #define SLA_FAST_TICK_MASK GENMASK(15, 0) 856ec663d9aSLorenzo Bianconi 857ec663d9aSLorenzo Bianconi /* CTRL */ 858ec663d9aSLorenzo Bianconi #define QDMA_DESC_DONE_MASK BIT(31) 859ec663d9aSLorenzo Bianconi #define QDMA_DESC_DROP_MASK BIT(30) /* tx: drop - rx: overflow */ 860ec663d9aSLorenzo Bianconi #define QDMA_DESC_MORE_MASK BIT(29) /* more SG elements */ 861ec663d9aSLorenzo Bianconi #define QDMA_DESC_DEI_MASK BIT(25) 862ec663d9aSLorenzo Bianconi #define QDMA_DESC_NO_DROP_MASK BIT(24) 863ec663d9aSLorenzo Bianconi #define QDMA_DESC_LEN_MASK GENMASK(15, 0) 864ec663d9aSLorenzo Bianconi /* DATA */ 865ec663d9aSLorenzo Bianconi #define QDMA_DESC_NEXT_ID_MASK GENMASK(15, 0) 866ec663d9aSLorenzo Bianconi /* TX MSG0 */ 867ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_MIC_IDX_MASK BIT(30) 868ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_SP_TAG_MASK GENMASK(29, 14) 869ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_ICO_MASK BIT(13) 870ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_UCO_MASK BIT(12) 871ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_TCO_MASK BIT(11) 872ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_TSO_MASK BIT(10) 873ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_FAST_MASK BIT(9) 874ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_OAM_MASK BIT(8) 875ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_CHAN_MASK GENMASK(7, 3) 876ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_QUEUE_MASK GENMASK(2, 0) 877ec663d9aSLorenzo Bianconi /* TX MSG1 */ 878ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_NO_DROP BIT(31) 879ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_METER_MASK GENMASK(30, 24) /* 0x7f no meters */ 880ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_FPORT_MASK GENMASK(23, 20) 881ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_NBOQ_MASK GENMASK(19, 15) 882ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_HWF_MASK BIT(14) 883ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_HOP_MASK BIT(13) 884ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_PTP_MASK BIT(12) 885ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_ACNT_G1_MASK GENMASK(10, 6) /* 0x1f do not count */ 886ec663d9aSLorenzo Bianconi #define QDMA_ETH_TXMSG_ACNT_G0_MASK GENMASK(5, 0) /* 0x3f do not count */ 887ec663d9aSLorenzo Bianconi 888af3cf757SLorenzo Bianconi /* RX MSG0 */ 889af3cf757SLorenzo Bianconi #define QDMA_ETH_RXMSG_SPTAG GENMASK(21, 14) 890ec663d9aSLorenzo Bianconi /* RX MSG1 */ 891ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_DEI_MASK BIT(31) 892ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_IP6_MASK BIT(30) 893ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_IP4_MASK BIT(29) 894ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_IP4F_MASK BIT(28) 895ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_L4_VALID_MASK BIT(27) 896ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_L4F_MASK BIT(26) 897ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_SPORT_MASK GENMASK(25, 21) 898ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_CRSN_MASK GENMASK(20, 16) 899ec663d9aSLorenzo Bianconi #define QDMA_ETH_RXMSG_PPE_ENTRY_MASK GENMASK(15, 0) 900ec663d9aSLorenzo Bianconi 901ec663d9aSLorenzo Bianconi struct airoha_qdma_desc { 902ec663d9aSLorenzo Bianconi __le32 rsv; 903ec663d9aSLorenzo Bianconi __le32 ctrl; 904ec663d9aSLorenzo Bianconi __le32 addr; 905ec663d9aSLorenzo Bianconi __le32 data; 906ec663d9aSLorenzo Bianconi __le32 msg0; 907ec663d9aSLorenzo Bianconi __le32 msg1; 908ec663d9aSLorenzo Bianconi __le32 msg2; 909ec663d9aSLorenzo Bianconi __le32 msg3; 910ec663d9aSLorenzo Bianconi }; 911ec663d9aSLorenzo Bianconi 912ec663d9aSLorenzo Bianconi /* CTRL0 */ 913ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_CTX_MASK BIT(31) 914ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_RING_MASK GENMASK(30, 28) 915ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_IDX_MASK GENMASK(27, 16) 916ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_LEN_MASK GENMASK(15, 0) 917ec663d9aSLorenzo Bianconi /* CTRL1 */ 918ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_FIRST_IDX_MASK GENMASK(15, 0) 919ec663d9aSLorenzo Bianconi /* CTRL2 */ 920ec663d9aSLorenzo Bianconi #define QDMA_FWD_DESC_MORE_PKT_NUM_MASK GENMASK(2, 0) 921ec663d9aSLorenzo Bianconi 922ec663d9aSLorenzo Bianconi struct airoha_qdma_fwd_desc { 923ec663d9aSLorenzo Bianconi __le32 addr; 924ec663d9aSLorenzo Bianconi __le32 ctrl0; 925ec663d9aSLorenzo Bianconi __le32 ctrl1; 926ec663d9aSLorenzo Bianconi __le32 ctrl2; 927ec663d9aSLorenzo Bianconi __le32 msg0; 928ec663d9aSLorenzo Bianconi __le32 msg1; 929ec663d9aSLorenzo Bianconi __le32 rsv0; 930ec663d9aSLorenzo Bianconi __le32 rsv1; 931ec663d9aSLorenzo Bianconi }; 932ec663d9aSLorenzo Bianconi 933ec663d9aSLorenzo Bianconi #endif /* AIROHA_REGS_H */ 934