xref: /linux/drivers/net/ethernet/airoha/airoha_eth.c (revision 0d2ab5f922e75d10162e7199826e14df9cfae5cc)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (c) 2024 AIROHA Inc
4  * Author: Lorenzo Bianconi <lorenzo@kernel.org>
5  */
6 #include <linux/of.h>
7 #include <linux/of_net.h>
8 #include <linux/of_reserved_mem.h>
9 #include <linux/platform_device.h>
10 #include <linux/tcp.h>
11 #include <linux/u64_stats_sync.h>
12 #include <net/dst_metadata.h>
13 #include <net/page_pool/helpers.h>
14 #include <net/pkt_cls.h>
15 #include <uapi/linux/ppp_defs.h>
16 
17 #include "airoha_regs.h"
18 #include "airoha_eth.h"
19 
20 u32 airoha_rr(void __iomem *base, u32 offset)
21 {
22 	return readl(base + offset);
23 }
24 
25 void airoha_wr(void __iomem *base, u32 offset, u32 val)
26 {
27 	writel(val, base + offset);
28 }
29 
30 u32 airoha_rmw(void __iomem *base, u32 offset, u32 mask, u32 val)
31 {
32 	val |= (airoha_rr(base, offset) & ~mask);
33 	airoha_wr(base, offset, val);
34 
35 	return val;
36 }
37 
38 static void airoha_qdma_set_irqmask(struct airoha_irq_bank *irq_bank,
39 				    int index, u32 clear, u32 set)
40 {
41 	struct airoha_qdma *qdma = irq_bank->qdma;
42 	int bank = irq_bank - &qdma->irq_banks[0];
43 	unsigned long flags;
44 
45 	if (WARN_ON_ONCE(index >= ARRAY_SIZE(irq_bank->irqmask)))
46 		return;
47 
48 	spin_lock_irqsave(&irq_bank->irq_lock, flags);
49 
50 	irq_bank->irqmask[index] &= ~clear;
51 	irq_bank->irqmask[index] |= set;
52 	airoha_qdma_wr(qdma, REG_INT_ENABLE(bank, index),
53 		       irq_bank->irqmask[index]);
54 	/* Read irq_enable register in order to guarantee the update above
55 	 * completes in the spinlock critical section.
56 	 */
57 	airoha_qdma_rr(qdma, REG_INT_ENABLE(bank, index));
58 
59 	spin_unlock_irqrestore(&irq_bank->irq_lock, flags);
60 }
61 
62 static void airoha_qdma_irq_enable(struct airoha_irq_bank *irq_bank,
63 				   int index, u32 mask)
64 {
65 	airoha_qdma_set_irqmask(irq_bank, index, 0, mask);
66 }
67 
68 static void airoha_qdma_irq_disable(struct airoha_irq_bank *irq_bank,
69 				    int index, u32 mask)
70 {
71 	airoha_qdma_set_irqmask(irq_bank, index, mask, 0);
72 }
73 
74 static void airoha_set_macaddr(struct airoha_gdm_port *port, const u8 *addr)
75 {
76 	struct airoha_eth *eth = port->qdma->eth;
77 	u32 val, reg;
78 
79 	reg = airhoa_is_lan_gdm_port(port) ? REG_FE_LAN_MAC_H
80 					   : REG_FE_WAN_MAC_H;
81 	val = (addr[0] << 16) | (addr[1] << 8) | addr[2];
82 	airoha_fe_wr(eth, reg, val);
83 
84 	val = (addr[3] << 16) | (addr[4] << 8) | addr[5];
85 	airoha_fe_wr(eth, REG_FE_MAC_LMIN(reg), val);
86 	airoha_fe_wr(eth, REG_FE_MAC_LMAX(reg), val);
87 
88 	airoha_ppe_init_upd_mem(port);
89 }
90 
91 static void airoha_set_gdm_port_fwd_cfg(struct airoha_eth *eth, u32 addr,
92 					u32 val)
93 {
94 	airoha_fe_rmw(eth, addr, GDM_OCFQ_MASK,
95 		      FIELD_PREP(GDM_OCFQ_MASK, val));
96 	airoha_fe_rmw(eth, addr, GDM_MCFQ_MASK,
97 		      FIELD_PREP(GDM_MCFQ_MASK, val));
98 	airoha_fe_rmw(eth, addr, GDM_BCFQ_MASK,
99 		      FIELD_PREP(GDM_BCFQ_MASK, val));
100 	airoha_fe_rmw(eth, addr, GDM_UCFQ_MASK,
101 		      FIELD_PREP(GDM_UCFQ_MASK, val));
102 }
103 
104 static int airoha_set_vip_for_gdm_port(struct airoha_gdm_port *port,
105 				       bool enable)
106 {
107 	struct airoha_eth *eth = port->qdma->eth;
108 	u32 vip_port;
109 
110 	switch (port->id) {
111 	case 3:
112 		/* FIXME: handle XSI_PCIE1_PORT */
113 		vip_port = XSI_PCIE0_VIP_PORT_MASK;
114 		break;
115 	case 4:
116 		/* FIXME: handle XSI_USB_PORT */
117 		vip_port = XSI_ETH_VIP_PORT_MASK;
118 		break;
119 	default:
120 		return 0;
121 	}
122 
123 	if (enable) {
124 		airoha_fe_set(eth, REG_FE_VIP_PORT_EN, vip_port);
125 		airoha_fe_set(eth, REG_FE_IFC_PORT_EN, vip_port);
126 	} else {
127 		airoha_fe_clear(eth, REG_FE_VIP_PORT_EN, vip_port);
128 		airoha_fe_clear(eth, REG_FE_IFC_PORT_EN, vip_port);
129 	}
130 
131 	return 0;
132 }
133 
134 static void airoha_fe_maccr_init(struct airoha_eth *eth)
135 {
136 	int p;
137 
138 	for (p = 1; p <= ARRAY_SIZE(eth->ports); p++)
139 		airoha_fe_set(eth, REG_GDM_FWD_CFG(p),
140 			      GDM_TCP_CKSUM | GDM_UDP_CKSUM | GDM_IP4_CKSUM |
141 			      GDM_DROP_CRC_ERR);
142 
143 	airoha_fe_rmw(eth, REG_CDM1_VLAN_CTRL, CDM1_VLAN_MASK,
144 		      FIELD_PREP(CDM1_VLAN_MASK, 0x8100));
145 
146 	airoha_fe_set(eth, REG_FE_CPORT_CFG, FE_CPORT_PAD);
147 }
148 
149 static void airoha_fe_vip_setup(struct airoha_eth *eth)
150 {
151 	airoha_fe_wr(eth, REG_FE_VIP_PATN(3), ETH_P_PPP_DISC);
152 	airoha_fe_wr(eth, REG_FE_VIP_EN(3), PATN_FCPU_EN_MASK | PATN_EN_MASK);
153 
154 	airoha_fe_wr(eth, REG_FE_VIP_PATN(4), PPP_LCP);
155 	airoha_fe_wr(eth, REG_FE_VIP_EN(4),
156 		     PATN_FCPU_EN_MASK | FIELD_PREP(PATN_TYPE_MASK, 1) |
157 		     PATN_EN_MASK);
158 
159 	airoha_fe_wr(eth, REG_FE_VIP_PATN(6), PPP_IPCP);
160 	airoha_fe_wr(eth, REG_FE_VIP_EN(6),
161 		     PATN_FCPU_EN_MASK | FIELD_PREP(PATN_TYPE_MASK, 1) |
162 		     PATN_EN_MASK);
163 
164 	airoha_fe_wr(eth, REG_FE_VIP_PATN(7), PPP_CHAP);
165 	airoha_fe_wr(eth, REG_FE_VIP_EN(7),
166 		     PATN_FCPU_EN_MASK | FIELD_PREP(PATN_TYPE_MASK, 1) |
167 		     PATN_EN_MASK);
168 
169 	/* BOOTP (0x43) */
170 	airoha_fe_wr(eth, REG_FE_VIP_PATN(8), 0x43);
171 	airoha_fe_wr(eth, REG_FE_VIP_EN(8),
172 		     PATN_FCPU_EN_MASK | PATN_SP_EN_MASK |
173 		     FIELD_PREP(PATN_TYPE_MASK, 4) | PATN_EN_MASK);
174 
175 	/* BOOTP (0x44) */
176 	airoha_fe_wr(eth, REG_FE_VIP_PATN(9), 0x44);
177 	airoha_fe_wr(eth, REG_FE_VIP_EN(9),
178 		     PATN_FCPU_EN_MASK | PATN_SP_EN_MASK |
179 		     FIELD_PREP(PATN_TYPE_MASK, 4) | PATN_EN_MASK);
180 
181 	/* ISAKMP */
182 	airoha_fe_wr(eth, REG_FE_VIP_PATN(10), 0x1f401f4);
183 	airoha_fe_wr(eth, REG_FE_VIP_EN(10),
184 		     PATN_FCPU_EN_MASK | PATN_DP_EN_MASK | PATN_SP_EN_MASK |
185 		     FIELD_PREP(PATN_TYPE_MASK, 4) | PATN_EN_MASK);
186 
187 	airoha_fe_wr(eth, REG_FE_VIP_PATN(11), PPP_IPV6CP);
188 	airoha_fe_wr(eth, REG_FE_VIP_EN(11),
189 		     PATN_FCPU_EN_MASK | FIELD_PREP(PATN_TYPE_MASK, 1) |
190 		     PATN_EN_MASK);
191 
192 	/* DHCPv6 */
193 	airoha_fe_wr(eth, REG_FE_VIP_PATN(12), 0x2220223);
194 	airoha_fe_wr(eth, REG_FE_VIP_EN(12),
195 		     PATN_FCPU_EN_MASK | PATN_DP_EN_MASK | PATN_SP_EN_MASK |
196 		     FIELD_PREP(PATN_TYPE_MASK, 4) | PATN_EN_MASK);
197 
198 	airoha_fe_wr(eth, REG_FE_VIP_PATN(19), PPP_PAP);
199 	airoha_fe_wr(eth, REG_FE_VIP_EN(19),
200 		     PATN_FCPU_EN_MASK | FIELD_PREP(PATN_TYPE_MASK, 1) |
201 		     PATN_EN_MASK);
202 
203 	/* ETH->ETH_P_1905 (0x893a) */
204 	airoha_fe_wr(eth, REG_FE_VIP_PATN(20), 0x893a);
205 	airoha_fe_wr(eth, REG_FE_VIP_EN(20),
206 		     PATN_FCPU_EN_MASK | PATN_EN_MASK);
207 
208 	airoha_fe_wr(eth, REG_FE_VIP_PATN(21), ETH_P_LLDP);
209 	airoha_fe_wr(eth, REG_FE_VIP_EN(21),
210 		     PATN_FCPU_EN_MASK | PATN_EN_MASK);
211 }
212 
213 static u32 airoha_fe_get_pse_queue_rsv_pages(struct airoha_eth *eth,
214 					     u32 port, u32 queue)
215 {
216 	u32 val;
217 
218 	airoha_fe_rmw(eth, REG_FE_PSE_QUEUE_CFG_WR,
219 		      PSE_CFG_PORT_ID_MASK | PSE_CFG_QUEUE_ID_MASK,
220 		      FIELD_PREP(PSE_CFG_PORT_ID_MASK, port) |
221 		      FIELD_PREP(PSE_CFG_QUEUE_ID_MASK, queue));
222 	val = airoha_fe_rr(eth, REG_FE_PSE_QUEUE_CFG_VAL);
223 
224 	return FIELD_GET(PSE_CFG_OQ_RSV_MASK, val);
225 }
226 
227 static void airoha_fe_set_pse_queue_rsv_pages(struct airoha_eth *eth,
228 					      u32 port, u32 queue, u32 val)
229 {
230 	airoha_fe_rmw(eth, REG_FE_PSE_QUEUE_CFG_VAL, PSE_CFG_OQ_RSV_MASK,
231 		      FIELD_PREP(PSE_CFG_OQ_RSV_MASK, val));
232 	airoha_fe_rmw(eth, REG_FE_PSE_QUEUE_CFG_WR,
233 		      PSE_CFG_PORT_ID_MASK | PSE_CFG_QUEUE_ID_MASK |
234 		      PSE_CFG_WR_EN_MASK | PSE_CFG_OQRSV_SEL_MASK,
235 		      FIELD_PREP(PSE_CFG_PORT_ID_MASK, port) |
236 		      FIELD_PREP(PSE_CFG_QUEUE_ID_MASK, queue) |
237 		      PSE_CFG_WR_EN_MASK | PSE_CFG_OQRSV_SEL_MASK);
238 }
239 
240 static u32 airoha_fe_get_pse_all_rsv(struct airoha_eth *eth)
241 {
242 	u32 val = airoha_fe_rr(eth, REG_FE_PSE_BUF_SET);
243 
244 	return FIELD_GET(PSE_ALLRSV_MASK, val);
245 }
246 
247 static int airoha_fe_set_pse_oq_rsv(struct airoha_eth *eth,
248 				    u32 port, u32 queue, u32 val)
249 {
250 	u32 orig_val = airoha_fe_get_pse_queue_rsv_pages(eth, port, queue);
251 	u32 tmp, all_rsv, fq_limit;
252 
253 	airoha_fe_set_pse_queue_rsv_pages(eth, port, queue, val);
254 
255 	/* modify all rsv */
256 	all_rsv = airoha_fe_get_pse_all_rsv(eth);
257 	all_rsv += (val - orig_val);
258 	airoha_fe_rmw(eth, REG_FE_PSE_BUF_SET, PSE_ALLRSV_MASK,
259 		      FIELD_PREP(PSE_ALLRSV_MASK, all_rsv));
260 
261 	/* modify hthd */
262 	tmp = airoha_fe_rr(eth, PSE_FQ_CFG);
263 	fq_limit = FIELD_GET(PSE_FQ_LIMIT_MASK, tmp);
264 	tmp = fq_limit - all_rsv - 0x20;
265 	airoha_fe_rmw(eth, REG_PSE_SHARE_USED_THD,
266 		      PSE_SHARE_USED_HTHD_MASK,
267 		      FIELD_PREP(PSE_SHARE_USED_HTHD_MASK, tmp));
268 
269 	tmp = fq_limit - all_rsv - 0x100;
270 	airoha_fe_rmw(eth, REG_PSE_SHARE_USED_THD,
271 		      PSE_SHARE_USED_MTHD_MASK,
272 		      FIELD_PREP(PSE_SHARE_USED_MTHD_MASK, tmp));
273 	tmp = (3 * tmp) >> 2;
274 	airoha_fe_rmw(eth, REG_FE_PSE_BUF_SET,
275 		      PSE_SHARE_USED_LTHD_MASK,
276 		      FIELD_PREP(PSE_SHARE_USED_LTHD_MASK, tmp));
277 
278 	return 0;
279 }
280 
281 static void airoha_fe_pse_ports_init(struct airoha_eth *eth)
282 {
283 	const u32 pse_port_num_queues[] = {
284 		[FE_PSE_PORT_CDM1] = 6,
285 		[FE_PSE_PORT_GDM1] = 6,
286 		[FE_PSE_PORT_GDM2] = 32,
287 		[FE_PSE_PORT_GDM3] = 6,
288 		[FE_PSE_PORT_PPE1] = 4,
289 		[FE_PSE_PORT_CDM2] = 6,
290 		[FE_PSE_PORT_CDM3] = 8,
291 		[FE_PSE_PORT_CDM4] = 10,
292 		[FE_PSE_PORT_PPE2] = 4,
293 		[FE_PSE_PORT_GDM4] = 2,
294 		[FE_PSE_PORT_CDM5] = 2,
295 	};
296 	u32 all_rsv;
297 	int q;
298 
299 	all_rsv = airoha_fe_get_pse_all_rsv(eth);
300 	/* hw misses PPE2 oq rsv */
301 	all_rsv += PSE_RSV_PAGES * pse_port_num_queues[FE_PSE_PORT_PPE2];
302 	airoha_fe_set(eth, REG_FE_PSE_BUF_SET, all_rsv);
303 
304 	/* CMD1 */
305 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_CDM1]; q++)
306 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_CDM1, q,
307 					 PSE_QUEUE_RSV_PAGES);
308 	/* GMD1 */
309 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_GDM1]; q++)
310 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_GDM1, q,
311 					 PSE_QUEUE_RSV_PAGES);
312 	/* GMD2 */
313 	for (q = 6; q < pse_port_num_queues[FE_PSE_PORT_GDM2]; q++)
314 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_GDM2, q, 0);
315 	/* GMD3 */
316 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_GDM3]; q++)
317 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_GDM3, q,
318 					 PSE_QUEUE_RSV_PAGES);
319 	/* PPE1 */
320 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_PPE1]; q++) {
321 		if (q < pse_port_num_queues[FE_PSE_PORT_PPE1])
322 			airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_PPE1, q,
323 						 PSE_QUEUE_RSV_PAGES);
324 		else
325 			airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_PPE1, q, 0);
326 	}
327 	/* CDM2 */
328 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_CDM2]; q++)
329 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_CDM2, q,
330 					 PSE_QUEUE_RSV_PAGES);
331 	/* CDM3 */
332 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_CDM3] - 1; q++)
333 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_CDM3, q, 0);
334 	/* CDM4 */
335 	for (q = 4; q < pse_port_num_queues[FE_PSE_PORT_CDM4]; q++)
336 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_CDM4, q,
337 					 PSE_QUEUE_RSV_PAGES);
338 	/* PPE2 */
339 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_PPE2]; q++) {
340 		if (q < pse_port_num_queues[FE_PSE_PORT_PPE2] / 2)
341 			airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_PPE2, q,
342 						 PSE_QUEUE_RSV_PAGES);
343 		else
344 			airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_PPE2, q, 0);
345 	}
346 	/* GMD4 */
347 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_GDM4]; q++)
348 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_GDM4, q,
349 					 PSE_QUEUE_RSV_PAGES);
350 	/* CDM5 */
351 	for (q = 0; q < pse_port_num_queues[FE_PSE_PORT_CDM5]; q++)
352 		airoha_fe_set_pse_oq_rsv(eth, FE_PSE_PORT_CDM5, q,
353 					 PSE_QUEUE_RSV_PAGES);
354 }
355 
356 static int airoha_fe_mc_vlan_clear(struct airoha_eth *eth)
357 {
358 	int i;
359 
360 	for (i = 0; i < AIROHA_FE_MC_MAX_VLAN_TABLE; i++) {
361 		int err, j;
362 		u32 val;
363 
364 		airoha_fe_wr(eth, REG_MC_VLAN_DATA, 0x0);
365 
366 		val = FIELD_PREP(MC_VLAN_CFG_TABLE_ID_MASK, i) |
367 		      MC_VLAN_CFG_TABLE_SEL_MASK | MC_VLAN_CFG_RW_MASK;
368 		airoha_fe_wr(eth, REG_MC_VLAN_CFG, val);
369 		err = read_poll_timeout(airoha_fe_rr, val,
370 					val & MC_VLAN_CFG_CMD_DONE_MASK,
371 					USEC_PER_MSEC, 5 * USEC_PER_MSEC,
372 					false, eth, REG_MC_VLAN_CFG);
373 		if (err)
374 			return err;
375 
376 		for (j = 0; j < AIROHA_FE_MC_MAX_VLAN_PORT; j++) {
377 			airoha_fe_wr(eth, REG_MC_VLAN_DATA, 0x0);
378 
379 			val = FIELD_PREP(MC_VLAN_CFG_TABLE_ID_MASK, i) |
380 			      FIELD_PREP(MC_VLAN_CFG_PORT_ID_MASK, j) |
381 			      MC_VLAN_CFG_RW_MASK;
382 			airoha_fe_wr(eth, REG_MC_VLAN_CFG, val);
383 			err = read_poll_timeout(airoha_fe_rr, val,
384 						val & MC_VLAN_CFG_CMD_DONE_MASK,
385 						USEC_PER_MSEC,
386 						5 * USEC_PER_MSEC, false, eth,
387 						REG_MC_VLAN_CFG);
388 			if (err)
389 				return err;
390 		}
391 	}
392 
393 	return 0;
394 }
395 
396 static void airoha_fe_crsn_qsel_init(struct airoha_eth *eth)
397 {
398 	/* CDM1_CRSN_QSEL */
399 	airoha_fe_rmw(eth, REG_CDM1_CRSN_QSEL(CRSN_22 >> 2),
400 		      CDM1_CRSN_QSEL_REASON_MASK(CRSN_22),
401 		      FIELD_PREP(CDM1_CRSN_QSEL_REASON_MASK(CRSN_22),
402 				 CDM_CRSN_QSEL_Q1));
403 	airoha_fe_rmw(eth, REG_CDM1_CRSN_QSEL(CRSN_08 >> 2),
404 		      CDM1_CRSN_QSEL_REASON_MASK(CRSN_08),
405 		      FIELD_PREP(CDM1_CRSN_QSEL_REASON_MASK(CRSN_08),
406 				 CDM_CRSN_QSEL_Q1));
407 	airoha_fe_rmw(eth, REG_CDM1_CRSN_QSEL(CRSN_21 >> 2),
408 		      CDM1_CRSN_QSEL_REASON_MASK(CRSN_21),
409 		      FIELD_PREP(CDM1_CRSN_QSEL_REASON_MASK(CRSN_21),
410 				 CDM_CRSN_QSEL_Q1));
411 	airoha_fe_rmw(eth, REG_CDM1_CRSN_QSEL(CRSN_24 >> 2),
412 		      CDM1_CRSN_QSEL_REASON_MASK(CRSN_24),
413 		      FIELD_PREP(CDM1_CRSN_QSEL_REASON_MASK(CRSN_24),
414 				 CDM_CRSN_QSEL_Q6));
415 	airoha_fe_rmw(eth, REG_CDM1_CRSN_QSEL(CRSN_25 >> 2),
416 		      CDM1_CRSN_QSEL_REASON_MASK(CRSN_25),
417 		      FIELD_PREP(CDM1_CRSN_QSEL_REASON_MASK(CRSN_25),
418 				 CDM_CRSN_QSEL_Q1));
419 	/* CDM2_CRSN_QSEL */
420 	airoha_fe_rmw(eth, REG_CDM2_CRSN_QSEL(CRSN_08 >> 2),
421 		      CDM2_CRSN_QSEL_REASON_MASK(CRSN_08),
422 		      FIELD_PREP(CDM2_CRSN_QSEL_REASON_MASK(CRSN_08),
423 				 CDM_CRSN_QSEL_Q1));
424 	airoha_fe_rmw(eth, REG_CDM2_CRSN_QSEL(CRSN_21 >> 2),
425 		      CDM2_CRSN_QSEL_REASON_MASK(CRSN_21),
426 		      FIELD_PREP(CDM2_CRSN_QSEL_REASON_MASK(CRSN_21),
427 				 CDM_CRSN_QSEL_Q1));
428 	airoha_fe_rmw(eth, REG_CDM2_CRSN_QSEL(CRSN_22 >> 2),
429 		      CDM2_CRSN_QSEL_REASON_MASK(CRSN_22),
430 		      FIELD_PREP(CDM2_CRSN_QSEL_REASON_MASK(CRSN_22),
431 				 CDM_CRSN_QSEL_Q1));
432 	airoha_fe_rmw(eth, REG_CDM2_CRSN_QSEL(CRSN_24 >> 2),
433 		      CDM2_CRSN_QSEL_REASON_MASK(CRSN_24),
434 		      FIELD_PREP(CDM2_CRSN_QSEL_REASON_MASK(CRSN_24),
435 				 CDM_CRSN_QSEL_Q6));
436 	airoha_fe_rmw(eth, REG_CDM2_CRSN_QSEL(CRSN_25 >> 2),
437 		      CDM2_CRSN_QSEL_REASON_MASK(CRSN_25),
438 		      FIELD_PREP(CDM2_CRSN_QSEL_REASON_MASK(CRSN_25),
439 				 CDM_CRSN_QSEL_Q1));
440 }
441 
442 static int airoha_fe_init(struct airoha_eth *eth)
443 {
444 	airoha_fe_maccr_init(eth);
445 
446 	/* PSE IQ reserve */
447 	airoha_fe_rmw(eth, REG_PSE_IQ_REV1, PSE_IQ_RES1_P2_MASK,
448 		      FIELD_PREP(PSE_IQ_RES1_P2_MASK, 0x10));
449 	airoha_fe_rmw(eth, REG_PSE_IQ_REV2,
450 		      PSE_IQ_RES2_P5_MASK | PSE_IQ_RES2_P4_MASK,
451 		      FIELD_PREP(PSE_IQ_RES2_P5_MASK, 0x40) |
452 		      FIELD_PREP(PSE_IQ_RES2_P4_MASK, 0x34));
453 
454 	/* enable FE copy engine for MC/KA/DPI */
455 	airoha_fe_wr(eth, REG_FE_PCE_CFG,
456 		     PCE_DPI_EN_MASK | PCE_KA_EN_MASK | PCE_MC_EN_MASK);
457 	/* set vip queue selection to ring 1 */
458 	airoha_fe_rmw(eth, REG_CDM1_FWD_CFG, CDM1_VIP_QSEL_MASK,
459 		      FIELD_PREP(CDM1_VIP_QSEL_MASK, 0x4));
460 	airoha_fe_rmw(eth, REG_CDM2_FWD_CFG, CDM2_VIP_QSEL_MASK,
461 		      FIELD_PREP(CDM2_VIP_QSEL_MASK, 0x4));
462 	/* set GDM4 source interface offset to 8 */
463 	airoha_fe_rmw(eth, REG_GDM4_SRC_PORT_SET,
464 		      GDM4_SPORT_OFF2_MASK |
465 		      GDM4_SPORT_OFF1_MASK |
466 		      GDM4_SPORT_OFF0_MASK,
467 		      FIELD_PREP(GDM4_SPORT_OFF2_MASK, 8) |
468 		      FIELD_PREP(GDM4_SPORT_OFF1_MASK, 8) |
469 		      FIELD_PREP(GDM4_SPORT_OFF0_MASK, 8));
470 
471 	/* set PSE Page as 128B */
472 	airoha_fe_rmw(eth, REG_FE_DMA_GLO_CFG,
473 		      FE_DMA_GLO_L2_SPACE_MASK | FE_DMA_GLO_PG_SZ_MASK,
474 		      FIELD_PREP(FE_DMA_GLO_L2_SPACE_MASK, 2) |
475 		      FE_DMA_GLO_PG_SZ_MASK);
476 	airoha_fe_wr(eth, REG_FE_RST_GLO_CFG,
477 		     FE_RST_CORE_MASK | FE_RST_GDM3_MBI_ARB_MASK |
478 		     FE_RST_GDM4_MBI_ARB_MASK);
479 	usleep_range(1000, 2000);
480 
481 	/* connect RxRing1 and RxRing15 to PSE Port0 OQ-1
482 	 * connect other rings to PSE Port0 OQ-0
483 	 */
484 	airoha_fe_wr(eth, REG_FE_CDM1_OQ_MAP0, BIT(4));
485 	airoha_fe_wr(eth, REG_FE_CDM1_OQ_MAP1, BIT(28));
486 	airoha_fe_wr(eth, REG_FE_CDM1_OQ_MAP2, BIT(4));
487 	airoha_fe_wr(eth, REG_FE_CDM1_OQ_MAP3, BIT(28));
488 
489 	airoha_fe_vip_setup(eth);
490 	airoha_fe_pse_ports_init(eth);
491 
492 	airoha_fe_set(eth, REG_GDM_MISC_CFG,
493 		      GDM2_RDM_ACK_WAIT_PREF_MASK |
494 		      GDM2_CHN_VLD_MODE_MASK);
495 	airoha_fe_rmw(eth, REG_CDM2_FWD_CFG, CDM2_OAM_QSEL_MASK,
496 		      FIELD_PREP(CDM2_OAM_QSEL_MASK, 15));
497 
498 	/* init fragment and assemble Force Port */
499 	/* NPU Core-3, NPU Bridge Channel-3 */
500 	airoha_fe_rmw(eth, REG_IP_FRAG_FP,
501 		      IP_FRAGMENT_PORT_MASK | IP_FRAGMENT_NBQ_MASK,
502 		      FIELD_PREP(IP_FRAGMENT_PORT_MASK, 6) |
503 		      FIELD_PREP(IP_FRAGMENT_NBQ_MASK, 3));
504 	/* QDMA LAN, RX Ring-22 */
505 	airoha_fe_rmw(eth, REG_IP_FRAG_FP,
506 		      IP_ASSEMBLE_PORT_MASK | IP_ASSEMBLE_NBQ_MASK,
507 		      FIELD_PREP(IP_ASSEMBLE_PORT_MASK, 0) |
508 		      FIELD_PREP(IP_ASSEMBLE_NBQ_MASK, 22));
509 
510 	airoha_fe_set(eth, REG_GDM3_FWD_CFG, GDM3_PAD_EN_MASK);
511 	airoha_fe_set(eth, REG_GDM4_FWD_CFG, GDM4_PAD_EN_MASK);
512 
513 	airoha_fe_crsn_qsel_init(eth);
514 
515 	airoha_fe_clear(eth, REG_FE_CPORT_CFG, FE_CPORT_QUEUE_XFC_MASK);
516 	airoha_fe_set(eth, REG_FE_CPORT_CFG, FE_CPORT_PORT_XFC_MASK);
517 
518 	/* default aging mode for mbi unlock issue */
519 	airoha_fe_rmw(eth, REG_GDM2_CHN_RLS,
520 		      MBI_RX_AGE_SEL_MASK | MBI_TX_AGE_SEL_MASK,
521 		      FIELD_PREP(MBI_RX_AGE_SEL_MASK, 3) |
522 		      FIELD_PREP(MBI_TX_AGE_SEL_MASK, 3));
523 
524 	/* disable IFC by default */
525 	airoha_fe_clear(eth, REG_FE_CSR_IFC_CFG, FE_IFC_EN_MASK);
526 
527 	airoha_fe_wr(eth, REG_PPE_DFT_CPORT0(0),
528 		     FIELD_PREP(DFT_CPORT_MASK(7), FE_PSE_PORT_CDM1) |
529 		     FIELD_PREP(DFT_CPORT_MASK(6), FE_PSE_PORT_CDM1) |
530 		     FIELD_PREP(DFT_CPORT_MASK(5), FE_PSE_PORT_CDM1) |
531 		     FIELD_PREP(DFT_CPORT_MASK(4), FE_PSE_PORT_CDM1) |
532 		     FIELD_PREP(DFT_CPORT_MASK(3), FE_PSE_PORT_CDM1) |
533 		     FIELD_PREP(DFT_CPORT_MASK(2), FE_PSE_PORT_CDM1) |
534 		     FIELD_PREP(DFT_CPORT_MASK(1), FE_PSE_PORT_CDM1) |
535 		     FIELD_PREP(DFT_CPORT_MASK(0), FE_PSE_PORT_CDM1));
536 	airoha_fe_wr(eth, REG_PPE_DFT_CPORT0(1),
537 		     FIELD_PREP(DFT_CPORT_MASK(7), FE_PSE_PORT_CDM2) |
538 		     FIELD_PREP(DFT_CPORT_MASK(6), FE_PSE_PORT_CDM2) |
539 		     FIELD_PREP(DFT_CPORT_MASK(5), FE_PSE_PORT_CDM2) |
540 		     FIELD_PREP(DFT_CPORT_MASK(4), FE_PSE_PORT_CDM2) |
541 		     FIELD_PREP(DFT_CPORT_MASK(3), FE_PSE_PORT_CDM2) |
542 		     FIELD_PREP(DFT_CPORT_MASK(2), FE_PSE_PORT_CDM2) |
543 		     FIELD_PREP(DFT_CPORT_MASK(1), FE_PSE_PORT_CDM2) |
544 		     FIELD_PREP(DFT_CPORT_MASK(0), FE_PSE_PORT_CDM2));
545 
546 	/* enable 1:N vlan action, init vlan table */
547 	airoha_fe_set(eth, REG_MC_VLAN_EN, MC_VLAN_EN_MASK);
548 
549 	return airoha_fe_mc_vlan_clear(eth);
550 }
551 
552 static int airoha_qdma_fill_rx_queue(struct airoha_queue *q)
553 {
554 	struct airoha_qdma *qdma = q->qdma;
555 	int qid = q - &qdma->q_rx[0];
556 	int nframes = 0;
557 
558 	while (q->queued < q->ndesc - 1) {
559 		struct airoha_queue_entry *e = &q->entry[q->head];
560 		struct airoha_qdma_desc *desc = &q->desc[q->head];
561 		struct page *page;
562 		int offset;
563 		u32 val;
564 
565 		page = page_pool_dev_alloc_frag(q->page_pool, &offset,
566 						q->buf_size);
567 		if (!page)
568 			break;
569 
570 		q->head = (q->head + 1) % q->ndesc;
571 		q->queued++;
572 		nframes++;
573 
574 		e->buf = page_address(page) + offset;
575 		e->dma_addr = page_pool_get_dma_addr(page) + offset;
576 		e->dma_len = SKB_WITH_OVERHEAD(q->buf_size);
577 
578 		val = FIELD_PREP(QDMA_DESC_LEN_MASK, e->dma_len);
579 		WRITE_ONCE(desc->ctrl, cpu_to_le32(val));
580 		WRITE_ONCE(desc->addr, cpu_to_le32(e->dma_addr));
581 		val = FIELD_PREP(QDMA_DESC_NEXT_ID_MASK, q->head);
582 		WRITE_ONCE(desc->data, cpu_to_le32(val));
583 		WRITE_ONCE(desc->msg0, 0);
584 		WRITE_ONCE(desc->msg1, 0);
585 		WRITE_ONCE(desc->msg2, 0);
586 		WRITE_ONCE(desc->msg3, 0);
587 
588 		airoha_qdma_rmw(qdma, REG_RX_CPU_IDX(qid),
589 				RX_RING_CPU_IDX_MASK,
590 				FIELD_PREP(RX_RING_CPU_IDX_MASK, q->head));
591 	}
592 
593 	return nframes;
594 }
595 
596 static int airoha_qdma_get_gdm_port(struct airoha_eth *eth,
597 				    struct airoha_qdma_desc *desc)
598 {
599 	u32 port, sport, msg1 = le32_to_cpu(desc->msg1);
600 
601 	sport = FIELD_GET(QDMA_ETH_RXMSG_SPORT_MASK, msg1);
602 	switch (sport) {
603 	case 0x10 ... 0x14:
604 		port = 0;
605 		break;
606 	case 0x2 ... 0x4:
607 		port = sport - 1;
608 		break;
609 	default:
610 		return -EINVAL;
611 	}
612 
613 	return port >= ARRAY_SIZE(eth->ports) ? -EINVAL : port;
614 }
615 
616 static int airoha_qdma_rx_process(struct airoha_queue *q, int budget)
617 {
618 	enum dma_data_direction dir = page_pool_get_dma_dir(q->page_pool);
619 	struct airoha_qdma *qdma = q->qdma;
620 	struct airoha_eth *eth = qdma->eth;
621 	int qid = q - &qdma->q_rx[0];
622 	int done = 0;
623 
624 	while (done < budget) {
625 		struct airoha_queue_entry *e = &q->entry[q->tail];
626 		struct airoha_qdma_desc *desc = &q->desc[q->tail];
627 		u32 hash, reason, msg1 = le32_to_cpu(desc->msg1);
628 		struct page *page = virt_to_head_page(e->buf);
629 		u32 desc_ctrl = le32_to_cpu(desc->ctrl);
630 		struct airoha_gdm_port *port;
631 		int data_len, len, p;
632 
633 		if (!(desc_ctrl & QDMA_DESC_DONE_MASK))
634 			break;
635 
636 		q->tail = (q->tail + 1) % q->ndesc;
637 		q->queued--;
638 
639 		dma_sync_single_for_cpu(eth->dev, e->dma_addr,
640 					SKB_WITH_OVERHEAD(q->buf_size), dir);
641 
642 		len = FIELD_GET(QDMA_DESC_LEN_MASK, desc_ctrl);
643 		data_len = q->skb ? q->buf_size
644 				  : SKB_WITH_OVERHEAD(q->buf_size);
645 		if (!len || data_len < len)
646 			goto free_frag;
647 
648 		p = airoha_qdma_get_gdm_port(eth, desc);
649 		if (p < 0 || !eth->ports[p])
650 			goto free_frag;
651 
652 		port = eth->ports[p];
653 		if (!q->skb) { /* first buffer */
654 			q->skb = napi_build_skb(e->buf, q->buf_size);
655 			if (!q->skb)
656 				goto free_frag;
657 
658 			__skb_put(q->skb, len);
659 			skb_mark_for_recycle(q->skb);
660 			q->skb->dev = port->dev;
661 			q->skb->protocol = eth_type_trans(q->skb, port->dev);
662 			q->skb->ip_summed = CHECKSUM_UNNECESSARY;
663 			skb_record_rx_queue(q->skb, qid);
664 		} else { /* scattered frame */
665 			struct skb_shared_info *shinfo = skb_shinfo(q->skb);
666 			int nr_frags = shinfo->nr_frags;
667 
668 			if (nr_frags >= ARRAY_SIZE(shinfo->frags))
669 				goto free_frag;
670 
671 			skb_add_rx_frag(q->skb, nr_frags, page,
672 					e->buf - page_address(page), len,
673 					q->buf_size);
674 		}
675 
676 		if (FIELD_GET(QDMA_DESC_MORE_MASK, desc_ctrl))
677 			continue;
678 
679 		if (netdev_uses_dsa(port->dev)) {
680 			/* PPE module requires untagged packets to work
681 			 * properly and it provides DSA port index via the
682 			 * DMA descriptor. Report DSA tag to the DSA stack
683 			 * via skb dst info.
684 			 */
685 			u32 sptag = FIELD_GET(QDMA_ETH_RXMSG_SPTAG,
686 					      le32_to_cpu(desc->msg0));
687 
688 			if (sptag < ARRAY_SIZE(port->dsa_meta) &&
689 			    port->dsa_meta[sptag])
690 				skb_dst_set_noref(q->skb,
691 						  &port->dsa_meta[sptag]->dst);
692 		}
693 
694 		hash = FIELD_GET(AIROHA_RXD4_FOE_ENTRY, msg1);
695 		if (hash != AIROHA_RXD4_FOE_ENTRY)
696 			skb_set_hash(q->skb, jhash_1word(hash, 0),
697 				     PKT_HASH_TYPE_L4);
698 
699 		reason = FIELD_GET(AIROHA_RXD4_PPE_CPU_REASON, msg1);
700 		if (reason == PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
701 			airoha_ppe_check_skb(&eth->ppe->dev, q->skb, hash,
702 					     false);
703 
704 		done++;
705 		napi_gro_receive(&q->napi, q->skb);
706 		q->skb = NULL;
707 		continue;
708 free_frag:
709 		if (q->skb) {
710 			dev_kfree_skb(q->skb);
711 			q->skb = NULL;
712 		} else {
713 			page_pool_put_full_page(q->page_pool, page, true);
714 		}
715 	}
716 	airoha_qdma_fill_rx_queue(q);
717 
718 	return done;
719 }
720 
721 static int airoha_qdma_rx_napi_poll(struct napi_struct *napi, int budget)
722 {
723 	struct airoha_queue *q = container_of(napi, struct airoha_queue, napi);
724 	int cur, done = 0;
725 
726 	do {
727 		cur = airoha_qdma_rx_process(q, budget - done);
728 		done += cur;
729 	} while (cur && done < budget);
730 
731 	if (done < budget && napi_complete(napi)) {
732 		struct airoha_qdma *qdma = q->qdma;
733 		int i, qid = q - &qdma->q_rx[0];
734 		int intr_reg = qid < RX_DONE_HIGH_OFFSET ? QDMA_INT_REG_IDX1
735 							 : QDMA_INT_REG_IDX2;
736 
737 		for (i = 0; i < ARRAY_SIZE(qdma->irq_banks); i++) {
738 			if (!(BIT(qid) & RX_IRQ_BANK_PIN_MASK(i)))
739 				continue;
740 
741 			airoha_qdma_irq_enable(&qdma->irq_banks[i], intr_reg,
742 					       BIT(qid % RX_DONE_HIGH_OFFSET));
743 		}
744 	}
745 
746 	return done;
747 }
748 
749 static int airoha_qdma_init_rx_queue(struct airoha_queue *q,
750 				     struct airoha_qdma *qdma, int ndesc)
751 {
752 	const struct page_pool_params pp_params = {
753 		.order = 0,
754 		.pool_size = 256,
755 		.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
756 		.dma_dir = DMA_FROM_DEVICE,
757 		.max_len = PAGE_SIZE,
758 		.nid = NUMA_NO_NODE,
759 		.dev = qdma->eth->dev,
760 		.napi = &q->napi,
761 	};
762 	struct airoha_eth *eth = qdma->eth;
763 	int qid = q - &qdma->q_rx[0], thr;
764 	dma_addr_t dma_addr;
765 
766 	q->buf_size = PAGE_SIZE / 2;
767 	q->ndesc = ndesc;
768 	q->qdma = qdma;
769 
770 	q->entry = devm_kzalloc(eth->dev, q->ndesc * sizeof(*q->entry),
771 				GFP_KERNEL);
772 	if (!q->entry)
773 		return -ENOMEM;
774 
775 	q->page_pool = page_pool_create(&pp_params);
776 	if (IS_ERR(q->page_pool)) {
777 		int err = PTR_ERR(q->page_pool);
778 
779 		q->page_pool = NULL;
780 		return err;
781 	}
782 
783 	q->desc = dmam_alloc_coherent(eth->dev, q->ndesc * sizeof(*q->desc),
784 				      &dma_addr, GFP_KERNEL);
785 	if (!q->desc)
786 		return -ENOMEM;
787 
788 	netif_napi_add(eth->napi_dev, &q->napi, airoha_qdma_rx_napi_poll);
789 
790 	airoha_qdma_wr(qdma, REG_RX_RING_BASE(qid), dma_addr);
791 	airoha_qdma_rmw(qdma, REG_RX_RING_SIZE(qid),
792 			RX_RING_SIZE_MASK,
793 			FIELD_PREP(RX_RING_SIZE_MASK, ndesc));
794 
795 	thr = clamp(ndesc >> 3, 1, 32);
796 	airoha_qdma_rmw(qdma, REG_RX_RING_SIZE(qid), RX_RING_THR_MASK,
797 			FIELD_PREP(RX_RING_THR_MASK, thr));
798 	airoha_qdma_rmw(qdma, REG_RX_DMA_IDX(qid), RX_RING_DMA_IDX_MASK,
799 			FIELD_PREP(RX_RING_DMA_IDX_MASK, q->head));
800 	airoha_qdma_set(qdma, REG_RX_SCATTER_CFG(qid), RX_RING_SG_EN_MASK);
801 
802 	airoha_qdma_fill_rx_queue(q);
803 
804 	return 0;
805 }
806 
807 static void airoha_qdma_cleanup_rx_queue(struct airoha_queue *q)
808 {
809 	struct airoha_eth *eth = q->qdma->eth;
810 
811 	while (q->queued) {
812 		struct airoha_queue_entry *e = &q->entry[q->tail];
813 		struct page *page = virt_to_head_page(e->buf);
814 
815 		dma_sync_single_for_cpu(eth->dev, e->dma_addr, e->dma_len,
816 					page_pool_get_dma_dir(q->page_pool));
817 		page_pool_put_full_page(q->page_pool, page, false);
818 		q->tail = (q->tail + 1) % q->ndesc;
819 		q->queued--;
820 	}
821 }
822 
823 static int airoha_qdma_init_rx(struct airoha_qdma *qdma)
824 {
825 	int i;
826 
827 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
828 		int err;
829 
830 		if (!(RX_DONE_INT_MASK & BIT(i))) {
831 			/* rx-queue not binded to irq */
832 			continue;
833 		}
834 
835 		err = airoha_qdma_init_rx_queue(&qdma->q_rx[i], qdma,
836 						RX_DSCP_NUM(i));
837 		if (err)
838 			return err;
839 	}
840 
841 	return 0;
842 }
843 
844 static int airoha_qdma_tx_napi_poll(struct napi_struct *napi, int budget)
845 {
846 	struct airoha_tx_irq_queue *irq_q;
847 	int id, done = 0, irq_queued;
848 	struct airoha_qdma *qdma;
849 	struct airoha_eth *eth;
850 	u32 status, head;
851 
852 	irq_q = container_of(napi, struct airoha_tx_irq_queue, napi);
853 	qdma = irq_q->qdma;
854 	id = irq_q - &qdma->q_tx_irq[0];
855 	eth = qdma->eth;
856 
857 	status = airoha_qdma_rr(qdma, REG_IRQ_STATUS(id));
858 	head = FIELD_GET(IRQ_HEAD_IDX_MASK, status);
859 	head = head % irq_q->size;
860 	irq_queued = FIELD_GET(IRQ_ENTRY_LEN_MASK, status);
861 
862 	while (irq_queued > 0 && done < budget) {
863 		u32 qid, val = irq_q->q[head];
864 		struct airoha_qdma_desc *desc;
865 		struct airoha_queue_entry *e;
866 		struct airoha_queue *q;
867 		u32 index, desc_ctrl;
868 		struct sk_buff *skb;
869 
870 		if (val == 0xff)
871 			break;
872 
873 		irq_q->q[head] = 0xff; /* mark as done */
874 		head = (head + 1) % irq_q->size;
875 		irq_queued--;
876 		done++;
877 
878 		qid = FIELD_GET(IRQ_RING_IDX_MASK, val);
879 		if (qid >= ARRAY_SIZE(qdma->q_tx))
880 			continue;
881 
882 		q = &qdma->q_tx[qid];
883 		if (!q->ndesc)
884 			continue;
885 
886 		index = FIELD_GET(IRQ_DESC_IDX_MASK, val);
887 		if (index >= q->ndesc)
888 			continue;
889 
890 		spin_lock_bh(&q->lock);
891 
892 		if (!q->queued)
893 			goto unlock;
894 
895 		desc = &q->desc[index];
896 		desc_ctrl = le32_to_cpu(desc->ctrl);
897 
898 		if (!(desc_ctrl & QDMA_DESC_DONE_MASK) &&
899 		    !(desc_ctrl & QDMA_DESC_DROP_MASK))
900 			goto unlock;
901 
902 		e = &q->entry[index];
903 		skb = e->skb;
904 
905 		dma_unmap_single(eth->dev, e->dma_addr, e->dma_len,
906 				 DMA_TO_DEVICE);
907 		memset(e, 0, sizeof(*e));
908 		WRITE_ONCE(desc->msg0, 0);
909 		WRITE_ONCE(desc->msg1, 0);
910 		q->queued--;
911 
912 		/* completion ring can report out-of-order indexes if hw QoS
913 		 * is enabled and packets with different priority are queued
914 		 * to same DMA ring. Take into account possible out-of-order
915 		 * reports incrementing DMA ring tail pointer
916 		 */
917 		while (q->tail != q->head && !q->entry[q->tail].dma_addr)
918 			q->tail = (q->tail + 1) % q->ndesc;
919 
920 		if (skb) {
921 			u16 queue = skb_get_queue_mapping(skb);
922 			struct netdev_queue *txq;
923 
924 			txq = netdev_get_tx_queue(skb->dev, queue);
925 			netdev_tx_completed_queue(txq, 1, skb->len);
926 			if (netif_tx_queue_stopped(txq) &&
927 			    q->ndesc - q->queued >= q->free_thr)
928 				netif_tx_wake_queue(txq);
929 
930 			dev_kfree_skb_any(skb);
931 		}
932 unlock:
933 		spin_unlock_bh(&q->lock);
934 	}
935 
936 	if (done) {
937 		int i, len = done >> 7;
938 
939 		for (i = 0; i < len; i++)
940 			airoha_qdma_rmw(qdma, REG_IRQ_CLEAR_LEN(id),
941 					IRQ_CLEAR_LEN_MASK, 0x80);
942 		airoha_qdma_rmw(qdma, REG_IRQ_CLEAR_LEN(id),
943 				IRQ_CLEAR_LEN_MASK, (done & 0x7f));
944 	}
945 
946 	if (done < budget && napi_complete(napi))
947 		airoha_qdma_irq_enable(&qdma->irq_banks[0], QDMA_INT_REG_IDX0,
948 				       TX_DONE_INT_MASK(id));
949 
950 	return done;
951 }
952 
953 static int airoha_qdma_init_tx_queue(struct airoha_queue *q,
954 				     struct airoha_qdma *qdma, int size)
955 {
956 	struct airoha_eth *eth = qdma->eth;
957 	int i, qid = q - &qdma->q_tx[0];
958 	dma_addr_t dma_addr;
959 
960 	spin_lock_init(&q->lock);
961 	q->ndesc = size;
962 	q->qdma = qdma;
963 	q->free_thr = 1 + MAX_SKB_FRAGS;
964 
965 	q->entry = devm_kzalloc(eth->dev, q->ndesc * sizeof(*q->entry),
966 				GFP_KERNEL);
967 	if (!q->entry)
968 		return -ENOMEM;
969 
970 	q->desc = dmam_alloc_coherent(eth->dev, q->ndesc * sizeof(*q->desc),
971 				      &dma_addr, GFP_KERNEL);
972 	if (!q->desc)
973 		return -ENOMEM;
974 
975 	for (i = 0; i < q->ndesc; i++) {
976 		u32 val;
977 
978 		val = FIELD_PREP(QDMA_DESC_DONE_MASK, 1);
979 		WRITE_ONCE(q->desc[i].ctrl, cpu_to_le32(val));
980 	}
981 
982 	/* xmit ring drop default setting */
983 	airoha_qdma_set(qdma, REG_TX_RING_BLOCKING(qid),
984 			TX_RING_IRQ_BLOCKING_TX_DROP_EN_MASK);
985 
986 	airoha_qdma_wr(qdma, REG_TX_RING_BASE(qid), dma_addr);
987 	airoha_qdma_rmw(qdma, REG_TX_CPU_IDX(qid), TX_RING_CPU_IDX_MASK,
988 			FIELD_PREP(TX_RING_CPU_IDX_MASK, q->head));
989 	airoha_qdma_rmw(qdma, REG_TX_DMA_IDX(qid), TX_RING_DMA_IDX_MASK,
990 			FIELD_PREP(TX_RING_DMA_IDX_MASK, q->head));
991 
992 	return 0;
993 }
994 
995 static int airoha_qdma_tx_irq_init(struct airoha_tx_irq_queue *irq_q,
996 				   struct airoha_qdma *qdma, int size)
997 {
998 	int id = irq_q - &qdma->q_tx_irq[0];
999 	struct airoha_eth *eth = qdma->eth;
1000 	dma_addr_t dma_addr;
1001 
1002 	netif_napi_add_tx(eth->napi_dev, &irq_q->napi,
1003 			  airoha_qdma_tx_napi_poll);
1004 	irq_q->q = dmam_alloc_coherent(eth->dev, size * sizeof(u32),
1005 				       &dma_addr, GFP_KERNEL);
1006 	if (!irq_q->q)
1007 		return -ENOMEM;
1008 
1009 	memset(irq_q->q, 0xff, size * sizeof(u32));
1010 	irq_q->size = size;
1011 	irq_q->qdma = qdma;
1012 
1013 	airoha_qdma_wr(qdma, REG_TX_IRQ_BASE(id), dma_addr);
1014 	airoha_qdma_rmw(qdma, REG_TX_IRQ_CFG(id), TX_IRQ_DEPTH_MASK,
1015 			FIELD_PREP(TX_IRQ_DEPTH_MASK, size));
1016 	airoha_qdma_rmw(qdma, REG_TX_IRQ_CFG(id), TX_IRQ_THR_MASK,
1017 			FIELD_PREP(TX_IRQ_THR_MASK, 1));
1018 
1019 	return 0;
1020 }
1021 
1022 static int airoha_qdma_init_tx(struct airoha_qdma *qdma)
1023 {
1024 	int i, err;
1025 
1026 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx_irq); i++) {
1027 		err = airoha_qdma_tx_irq_init(&qdma->q_tx_irq[i], qdma,
1028 					      IRQ_QUEUE_LEN(i));
1029 		if (err)
1030 			return err;
1031 	}
1032 
1033 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx); i++) {
1034 		err = airoha_qdma_init_tx_queue(&qdma->q_tx[i], qdma,
1035 						TX_DSCP_NUM);
1036 		if (err)
1037 			return err;
1038 	}
1039 
1040 	return 0;
1041 }
1042 
1043 static void airoha_qdma_cleanup_tx_queue(struct airoha_queue *q)
1044 {
1045 	struct airoha_eth *eth = q->qdma->eth;
1046 
1047 	spin_lock_bh(&q->lock);
1048 	while (q->queued) {
1049 		struct airoha_queue_entry *e = &q->entry[q->tail];
1050 
1051 		dma_unmap_single(eth->dev, e->dma_addr, e->dma_len,
1052 				 DMA_TO_DEVICE);
1053 		dev_kfree_skb_any(e->skb);
1054 		e->skb = NULL;
1055 
1056 		q->tail = (q->tail + 1) % q->ndesc;
1057 		q->queued--;
1058 	}
1059 	spin_unlock_bh(&q->lock);
1060 }
1061 
1062 static int airoha_qdma_init_hfwd_queues(struct airoha_qdma *qdma)
1063 {
1064 	int size, index, num_desc = HW_DSCP_NUM;
1065 	struct airoha_eth *eth = qdma->eth;
1066 	int id = qdma - &eth->qdma[0];
1067 	u32 status, buf_size;
1068 	dma_addr_t dma_addr;
1069 	const char *name;
1070 
1071 	name = devm_kasprintf(eth->dev, GFP_KERNEL, "qdma%d-buf", id);
1072 	if (!name)
1073 		return -ENOMEM;
1074 
1075 	buf_size = id ? AIROHA_MAX_PACKET_SIZE / 2 : AIROHA_MAX_PACKET_SIZE;
1076 	index = of_property_match_string(eth->dev->of_node,
1077 					 "memory-region-names", name);
1078 	if (index >= 0) {
1079 		struct reserved_mem *rmem;
1080 		struct device_node *np;
1081 
1082 		/* Consume reserved memory for hw forwarding buffers queue if
1083 		 * available in the DTS
1084 		 */
1085 		np = of_parse_phandle(eth->dev->of_node, "memory-region",
1086 				      index);
1087 		if (!np)
1088 			return -ENODEV;
1089 
1090 		rmem = of_reserved_mem_lookup(np);
1091 		of_node_put(np);
1092 		dma_addr = rmem->base;
1093 		/* Compute the number of hw descriptors according to the
1094 		 * reserved memory size and the payload buffer size
1095 		 */
1096 		num_desc = div_u64(rmem->size, buf_size);
1097 	} else {
1098 		size = buf_size * num_desc;
1099 		if (!dmam_alloc_coherent(eth->dev, size, &dma_addr,
1100 					 GFP_KERNEL))
1101 			return -ENOMEM;
1102 	}
1103 
1104 	airoha_qdma_wr(qdma, REG_FWD_BUF_BASE, dma_addr);
1105 
1106 	size = num_desc * sizeof(struct airoha_qdma_fwd_desc);
1107 	if (!dmam_alloc_coherent(eth->dev, size, &dma_addr, GFP_KERNEL))
1108 		return -ENOMEM;
1109 
1110 	airoha_qdma_wr(qdma, REG_FWD_DSCP_BASE, dma_addr);
1111 	/* QDMA0: 2KB. QDMA1: 1KB */
1112 	airoha_qdma_rmw(qdma, REG_HW_FWD_DSCP_CFG,
1113 			HW_FWD_DSCP_PAYLOAD_SIZE_MASK,
1114 			FIELD_PREP(HW_FWD_DSCP_PAYLOAD_SIZE_MASK, !!id));
1115 	airoha_qdma_rmw(qdma, REG_FWD_DSCP_LOW_THR, FWD_DSCP_LOW_THR_MASK,
1116 			FIELD_PREP(FWD_DSCP_LOW_THR_MASK, 128));
1117 	airoha_qdma_rmw(qdma, REG_LMGR_INIT_CFG,
1118 			LMGR_INIT_START | LMGR_SRAM_MODE_MASK |
1119 			HW_FWD_DESC_NUM_MASK,
1120 			FIELD_PREP(HW_FWD_DESC_NUM_MASK, num_desc) |
1121 			LMGR_INIT_START | LMGR_SRAM_MODE_MASK);
1122 
1123 	return read_poll_timeout(airoha_qdma_rr, status,
1124 				 !(status & LMGR_INIT_START), USEC_PER_MSEC,
1125 				 30 * USEC_PER_MSEC, true, qdma,
1126 				 REG_LMGR_INIT_CFG);
1127 }
1128 
1129 static void airoha_qdma_init_qos(struct airoha_qdma *qdma)
1130 {
1131 	airoha_qdma_clear(qdma, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_SCALE_MASK);
1132 	airoha_qdma_set(qdma, REG_TXWRR_MODE_CFG, TWRR_WEIGHT_BASE_MASK);
1133 
1134 	airoha_qdma_clear(qdma, REG_PSE_BUF_USAGE_CFG,
1135 			  PSE_BUF_ESTIMATE_EN_MASK);
1136 
1137 	airoha_qdma_set(qdma, REG_EGRESS_RATE_METER_CFG,
1138 			EGRESS_RATE_METER_EN_MASK |
1139 			EGRESS_RATE_METER_EQ_RATE_EN_MASK);
1140 	/* 2047us x 31 = 63.457ms */
1141 	airoha_qdma_rmw(qdma, REG_EGRESS_RATE_METER_CFG,
1142 			EGRESS_RATE_METER_WINDOW_SZ_MASK,
1143 			FIELD_PREP(EGRESS_RATE_METER_WINDOW_SZ_MASK, 0x1f));
1144 	airoha_qdma_rmw(qdma, REG_EGRESS_RATE_METER_CFG,
1145 			EGRESS_RATE_METER_TIMESLICE_MASK,
1146 			FIELD_PREP(EGRESS_RATE_METER_TIMESLICE_MASK, 0x7ff));
1147 
1148 	/* ratelimit init */
1149 	airoha_qdma_set(qdma, REG_GLB_TRTCM_CFG, GLB_TRTCM_EN_MASK);
1150 	/* fast-tick 25us */
1151 	airoha_qdma_rmw(qdma, REG_GLB_TRTCM_CFG, GLB_FAST_TICK_MASK,
1152 			FIELD_PREP(GLB_FAST_TICK_MASK, 25));
1153 	airoha_qdma_rmw(qdma, REG_GLB_TRTCM_CFG, GLB_SLOW_TICK_RATIO_MASK,
1154 			FIELD_PREP(GLB_SLOW_TICK_RATIO_MASK, 40));
1155 
1156 	airoha_qdma_set(qdma, REG_EGRESS_TRTCM_CFG, EGRESS_TRTCM_EN_MASK);
1157 	airoha_qdma_rmw(qdma, REG_EGRESS_TRTCM_CFG, EGRESS_FAST_TICK_MASK,
1158 			FIELD_PREP(EGRESS_FAST_TICK_MASK, 25));
1159 	airoha_qdma_rmw(qdma, REG_EGRESS_TRTCM_CFG,
1160 			EGRESS_SLOW_TICK_RATIO_MASK,
1161 			FIELD_PREP(EGRESS_SLOW_TICK_RATIO_MASK, 40));
1162 
1163 	airoha_qdma_set(qdma, REG_INGRESS_TRTCM_CFG, INGRESS_TRTCM_EN_MASK);
1164 	airoha_qdma_clear(qdma, REG_INGRESS_TRTCM_CFG,
1165 			  INGRESS_TRTCM_MODE_MASK);
1166 	airoha_qdma_rmw(qdma, REG_INGRESS_TRTCM_CFG, INGRESS_FAST_TICK_MASK,
1167 			FIELD_PREP(INGRESS_FAST_TICK_MASK, 125));
1168 	airoha_qdma_rmw(qdma, REG_INGRESS_TRTCM_CFG,
1169 			INGRESS_SLOW_TICK_RATIO_MASK,
1170 			FIELD_PREP(INGRESS_SLOW_TICK_RATIO_MASK, 8));
1171 
1172 	airoha_qdma_set(qdma, REG_SLA_TRTCM_CFG, SLA_TRTCM_EN_MASK);
1173 	airoha_qdma_rmw(qdma, REG_SLA_TRTCM_CFG, SLA_FAST_TICK_MASK,
1174 			FIELD_PREP(SLA_FAST_TICK_MASK, 25));
1175 	airoha_qdma_rmw(qdma, REG_SLA_TRTCM_CFG, SLA_SLOW_TICK_RATIO_MASK,
1176 			FIELD_PREP(SLA_SLOW_TICK_RATIO_MASK, 40));
1177 }
1178 
1179 static void airoha_qdma_init_qos_stats(struct airoha_qdma *qdma)
1180 {
1181 	int i;
1182 
1183 	for (i = 0; i < AIROHA_NUM_QOS_CHANNELS; i++) {
1184 		/* Tx-cpu transferred count */
1185 		airoha_qdma_wr(qdma, REG_CNTR_VAL(i << 1), 0);
1186 		airoha_qdma_wr(qdma, REG_CNTR_CFG(i << 1),
1187 			       CNTR_EN_MASK | CNTR_ALL_QUEUE_EN_MASK |
1188 			       CNTR_ALL_DSCP_RING_EN_MASK |
1189 			       FIELD_PREP(CNTR_CHAN_MASK, i));
1190 		/* Tx-fwd transferred count */
1191 		airoha_qdma_wr(qdma, REG_CNTR_VAL((i << 1) + 1), 0);
1192 		airoha_qdma_wr(qdma, REG_CNTR_CFG(i << 1),
1193 			       CNTR_EN_MASK | CNTR_ALL_QUEUE_EN_MASK |
1194 			       CNTR_ALL_DSCP_RING_EN_MASK |
1195 			       FIELD_PREP(CNTR_SRC_MASK, 1) |
1196 			       FIELD_PREP(CNTR_CHAN_MASK, i));
1197 	}
1198 }
1199 
1200 static int airoha_qdma_hw_init(struct airoha_qdma *qdma)
1201 {
1202 	int i;
1203 
1204 	for (i = 0; i < ARRAY_SIZE(qdma->irq_banks); i++) {
1205 		/* clear pending irqs */
1206 		airoha_qdma_wr(qdma, REG_INT_STATUS(i), 0xffffffff);
1207 		/* setup rx irqs */
1208 		airoha_qdma_irq_enable(&qdma->irq_banks[i], QDMA_INT_REG_IDX0,
1209 				       INT_RX0_MASK(RX_IRQ_BANK_PIN_MASK(i)));
1210 		airoha_qdma_irq_enable(&qdma->irq_banks[i], QDMA_INT_REG_IDX1,
1211 				       INT_RX1_MASK(RX_IRQ_BANK_PIN_MASK(i)));
1212 		airoha_qdma_irq_enable(&qdma->irq_banks[i], QDMA_INT_REG_IDX2,
1213 				       INT_RX2_MASK(RX_IRQ_BANK_PIN_MASK(i)));
1214 		airoha_qdma_irq_enable(&qdma->irq_banks[i], QDMA_INT_REG_IDX3,
1215 				       INT_RX3_MASK(RX_IRQ_BANK_PIN_MASK(i)));
1216 	}
1217 	/* setup tx irqs */
1218 	airoha_qdma_irq_enable(&qdma->irq_banks[0], QDMA_INT_REG_IDX0,
1219 			       TX_COHERENT_LOW_INT_MASK | INT_TX_MASK);
1220 	airoha_qdma_irq_enable(&qdma->irq_banks[0], QDMA_INT_REG_IDX4,
1221 			       TX_COHERENT_HIGH_INT_MASK);
1222 
1223 	/* setup irq binding */
1224 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx); i++) {
1225 		if (!qdma->q_tx[i].ndesc)
1226 			continue;
1227 
1228 		if (TX_RING_IRQ_BLOCKING_MAP_MASK & BIT(i))
1229 			airoha_qdma_set(qdma, REG_TX_RING_BLOCKING(i),
1230 					TX_RING_IRQ_BLOCKING_CFG_MASK);
1231 		else
1232 			airoha_qdma_clear(qdma, REG_TX_RING_BLOCKING(i),
1233 					  TX_RING_IRQ_BLOCKING_CFG_MASK);
1234 	}
1235 
1236 	airoha_qdma_wr(qdma, REG_QDMA_GLOBAL_CFG,
1237 		       FIELD_PREP(GLOBAL_CFG_DMA_PREFERENCE_MASK, 3) |
1238 		       GLOBAL_CFG_CPU_TXR_RR_MASK |
1239 		       GLOBAL_CFG_PAYLOAD_BYTE_SWAP_MASK |
1240 		       GLOBAL_CFG_MULTICAST_MODIFY_FP_MASK |
1241 		       GLOBAL_CFG_MULTICAST_EN_MASK |
1242 		       GLOBAL_CFG_IRQ0_EN_MASK | GLOBAL_CFG_IRQ1_EN_MASK |
1243 		       GLOBAL_CFG_TX_WB_DONE_MASK |
1244 		       FIELD_PREP(GLOBAL_CFG_MAX_ISSUE_NUM_MASK, 2));
1245 
1246 	airoha_qdma_init_qos(qdma);
1247 
1248 	/* disable qdma rx delay interrupt */
1249 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
1250 		if (!qdma->q_rx[i].ndesc)
1251 			continue;
1252 
1253 		airoha_qdma_clear(qdma, REG_RX_DELAY_INT_IDX(i),
1254 				  RX_DELAY_INT_MASK);
1255 	}
1256 
1257 	airoha_qdma_set(qdma, REG_TXQ_CNGST_CFG,
1258 			TXQ_CNGST_DROP_EN | TXQ_CNGST_DEI_DROP_EN);
1259 	airoha_qdma_init_qos_stats(qdma);
1260 
1261 	return 0;
1262 }
1263 
1264 static irqreturn_t airoha_irq_handler(int irq, void *dev_instance)
1265 {
1266 	struct airoha_irq_bank *irq_bank = dev_instance;
1267 	struct airoha_qdma *qdma = irq_bank->qdma;
1268 	u32 rx_intr_mask = 0, rx_intr1, rx_intr2;
1269 	u32 intr[ARRAY_SIZE(irq_bank->irqmask)];
1270 	int i;
1271 
1272 	for (i = 0; i < ARRAY_SIZE(intr); i++) {
1273 		intr[i] = airoha_qdma_rr(qdma, REG_INT_STATUS(i));
1274 		intr[i] &= irq_bank->irqmask[i];
1275 		airoha_qdma_wr(qdma, REG_INT_STATUS(i), intr[i]);
1276 	}
1277 
1278 	if (!test_bit(DEV_STATE_INITIALIZED, &qdma->eth->state))
1279 		return IRQ_NONE;
1280 
1281 	rx_intr1 = intr[1] & RX_DONE_LOW_INT_MASK;
1282 	if (rx_intr1) {
1283 		airoha_qdma_irq_disable(irq_bank, QDMA_INT_REG_IDX1, rx_intr1);
1284 		rx_intr_mask |= rx_intr1;
1285 	}
1286 
1287 	rx_intr2 = intr[2] & RX_DONE_HIGH_INT_MASK;
1288 	if (rx_intr2) {
1289 		airoha_qdma_irq_disable(irq_bank, QDMA_INT_REG_IDX2, rx_intr2);
1290 		rx_intr_mask |= (rx_intr2 << 16);
1291 	}
1292 
1293 	for (i = 0; rx_intr_mask && i < ARRAY_SIZE(qdma->q_rx); i++) {
1294 		if (!qdma->q_rx[i].ndesc)
1295 			continue;
1296 
1297 		if (rx_intr_mask & BIT(i))
1298 			napi_schedule(&qdma->q_rx[i].napi);
1299 	}
1300 
1301 	if (intr[0] & INT_TX_MASK) {
1302 		for (i = 0; i < ARRAY_SIZE(qdma->q_tx_irq); i++) {
1303 			if (!(intr[0] & TX_DONE_INT_MASK(i)))
1304 				continue;
1305 
1306 			airoha_qdma_irq_disable(irq_bank, QDMA_INT_REG_IDX0,
1307 						TX_DONE_INT_MASK(i));
1308 			napi_schedule(&qdma->q_tx_irq[i].napi);
1309 		}
1310 	}
1311 
1312 	return IRQ_HANDLED;
1313 }
1314 
1315 static int airoha_qdma_init_irq_banks(struct platform_device *pdev,
1316 				      struct airoha_qdma *qdma)
1317 {
1318 	struct airoha_eth *eth = qdma->eth;
1319 	int i, id = qdma - &eth->qdma[0];
1320 
1321 	for (i = 0; i < ARRAY_SIZE(qdma->irq_banks); i++) {
1322 		struct airoha_irq_bank *irq_bank = &qdma->irq_banks[i];
1323 		int err, irq_index = 4 * id + i;
1324 		const char *name;
1325 
1326 		spin_lock_init(&irq_bank->irq_lock);
1327 		irq_bank->qdma = qdma;
1328 
1329 		irq_bank->irq = platform_get_irq(pdev, irq_index);
1330 		if (irq_bank->irq < 0)
1331 			return irq_bank->irq;
1332 
1333 		name = devm_kasprintf(eth->dev, GFP_KERNEL,
1334 				      KBUILD_MODNAME ".%d", irq_index);
1335 		if (!name)
1336 			return -ENOMEM;
1337 
1338 		err = devm_request_irq(eth->dev, irq_bank->irq,
1339 				       airoha_irq_handler, IRQF_SHARED, name,
1340 				       irq_bank);
1341 		if (err)
1342 			return err;
1343 	}
1344 
1345 	return 0;
1346 }
1347 
1348 static int airoha_qdma_init(struct platform_device *pdev,
1349 			    struct airoha_eth *eth,
1350 			    struct airoha_qdma *qdma)
1351 {
1352 	int err, id = qdma - &eth->qdma[0];
1353 	const char *res;
1354 
1355 	qdma->eth = eth;
1356 	res = devm_kasprintf(eth->dev, GFP_KERNEL, "qdma%d", id);
1357 	if (!res)
1358 		return -ENOMEM;
1359 
1360 	qdma->regs = devm_platform_ioremap_resource_byname(pdev, res);
1361 	if (IS_ERR(qdma->regs))
1362 		return dev_err_probe(eth->dev, PTR_ERR(qdma->regs),
1363 				     "failed to iomap qdma%d regs\n", id);
1364 
1365 	err = airoha_qdma_init_irq_banks(pdev, qdma);
1366 	if (err)
1367 		return err;
1368 
1369 	err = airoha_qdma_init_rx(qdma);
1370 	if (err)
1371 		return err;
1372 
1373 	err = airoha_qdma_init_tx(qdma);
1374 	if (err)
1375 		return err;
1376 
1377 	err = airoha_qdma_init_hfwd_queues(qdma);
1378 	if (err)
1379 		return err;
1380 
1381 	return airoha_qdma_hw_init(qdma);
1382 }
1383 
1384 static int airoha_hw_init(struct platform_device *pdev,
1385 			  struct airoha_eth *eth)
1386 {
1387 	int err, i;
1388 
1389 	/* disable xsi */
1390 	err = reset_control_bulk_assert(ARRAY_SIZE(eth->xsi_rsts),
1391 					eth->xsi_rsts);
1392 	if (err)
1393 		return err;
1394 
1395 	err = reset_control_bulk_assert(ARRAY_SIZE(eth->rsts), eth->rsts);
1396 	if (err)
1397 		return err;
1398 
1399 	msleep(20);
1400 	err = reset_control_bulk_deassert(ARRAY_SIZE(eth->rsts), eth->rsts);
1401 	if (err)
1402 		return err;
1403 
1404 	msleep(20);
1405 	err = airoha_fe_init(eth);
1406 	if (err)
1407 		return err;
1408 
1409 	for (i = 0; i < ARRAY_SIZE(eth->qdma); i++) {
1410 		err = airoha_qdma_init(pdev, eth, &eth->qdma[i]);
1411 		if (err)
1412 			return err;
1413 	}
1414 
1415 	err = airoha_ppe_init(eth);
1416 	if (err)
1417 		return err;
1418 
1419 	set_bit(DEV_STATE_INITIALIZED, &eth->state);
1420 
1421 	return 0;
1422 }
1423 
1424 static void airoha_hw_cleanup(struct airoha_qdma *qdma)
1425 {
1426 	int i;
1427 
1428 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
1429 		if (!qdma->q_rx[i].ndesc)
1430 			continue;
1431 
1432 		netif_napi_del(&qdma->q_rx[i].napi);
1433 		airoha_qdma_cleanup_rx_queue(&qdma->q_rx[i]);
1434 		if (qdma->q_rx[i].page_pool)
1435 			page_pool_destroy(qdma->q_rx[i].page_pool);
1436 	}
1437 
1438 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx_irq); i++)
1439 		netif_napi_del(&qdma->q_tx_irq[i].napi);
1440 
1441 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx); i++) {
1442 		if (!qdma->q_tx[i].ndesc)
1443 			continue;
1444 
1445 		airoha_qdma_cleanup_tx_queue(&qdma->q_tx[i]);
1446 	}
1447 }
1448 
1449 static void airoha_qdma_start_napi(struct airoha_qdma *qdma)
1450 {
1451 	int i;
1452 
1453 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx_irq); i++)
1454 		napi_enable(&qdma->q_tx_irq[i].napi);
1455 
1456 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
1457 		if (!qdma->q_rx[i].ndesc)
1458 			continue;
1459 
1460 		napi_enable(&qdma->q_rx[i].napi);
1461 	}
1462 }
1463 
1464 static void airoha_qdma_stop_napi(struct airoha_qdma *qdma)
1465 {
1466 	int i;
1467 
1468 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx_irq); i++)
1469 		napi_disable(&qdma->q_tx_irq[i].napi);
1470 
1471 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
1472 		if (!qdma->q_rx[i].ndesc)
1473 			continue;
1474 
1475 		napi_disable(&qdma->q_rx[i].napi);
1476 	}
1477 }
1478 
1479 static void airoha_update_hw_stats(struct airoha_gdm_port *port)
1480 {
1481 	struct airoha_eth *eth = port->qdma->eth;
1482 	u32 val, i = 0;
1483 
1484 	spin_lock(&port->stats.lock);
1485 	u64_stats_update_begin(&port->stats.syncp);
1486 
1487 	/* TX */
1488 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_OK_PKT_CNT_H(port->id));
1489 	port->stats.tx_ok_pkts += ((u64)val << 32);
1490 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_OK_PKT_CNT_L(port->id));
1491 	port->stats.tx_ok_pkts += val;
1492 
1493 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_OK_BYTE_CNT_H(port->id));
1494 	port->stats.tx_ok_bytes += ((u64)val << 32);
1495 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_OK_BYTE_CNT_L(port->id));
1496 	port->stats.tx_ok_bytes += val;
1497 
1498 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_DROP_CNT(port->id));
1499 	port->stats.tx_drops += val;
1500 
1501 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_BC_CNT(port->id));
1502 	port->stats.tx_broadcast += val;
1503 
1504 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_MC_CNT(port->id));
1505 	port->stats.tx_multicast += val;
1506 
1507 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_RUNT_CNT(port->id));
1508 	port->stats.tx_len[i] += val;
1509 
1510 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_E64_CNT_H(port->id));
1511 	port->stats.tx_len[i] += ((u64)val << 32);
1512 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_E64_CNT_L(port->id));
1513 	port->stats.tx_len[i++] += val;
1514 
1515 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L64_CNT_H(port->id));
1516 	port->stats.tx_len[i] += ((u64)val << 32);
1517 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L64_CNT_L(port->id));
1518 	port->stats.tx_len[i++] += val;
1519 
1520 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L127_CNT_H(port->id));
1521 	port->stats.tx_len[i] += ((u64)val << 32);
1522 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L127_CNT_L(port->id));
1523 	port->stats.tx_len[i++] += val;
1524 
1525 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L255_CNT_H(port->id));
1526 	port->stats.tx_len[i] += ((u64)val << 32);
1527 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L255_CNT_L(port->id));
1528 	port->stats.tx_len[i++] += val;
1529 
1530 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L511_CNT_H(port->id));
1531 	port->stats.tx_len[i] += ((u64)val << 32);
1532 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L511_CNT_L(port->id));
1533 	port->stats.tx_len[i++] += val;
1534 
1535 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L1023_CNT_H(port->id));
1536 	port->stats.tx_len[i] += ((u64)val << 32);
1537 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_L1023_CNT_L(port->id));
1538 	port->stats.tx_len[i++] += val;
1539 
1540 	val = airoha_fe_rr(eth, REG_FE_GDM_TX_ETH_LONG_CNT(port->id));
1541 	port->stats.tx_len[i++] += val;
1542 
1543 	/* RX */
1544 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_OK_PKT_CNT_H(port->id));
1545 	port->stats.rx_ok_pkts += ((u64)val << 32);
1546 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_OK_PKT_CNT_L(port->id));
1547 	port->stats.rx_ok_pkts += val;
1548 
1549 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_OK_BYTE_CNT_H(port->id));
1550 	port->stats.rx_ok_bytes += ((u64)val << 32);
1551 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_OK_BYTE_CNT_L(port->id));
1552 	port->stats.rx_ok_bytes += val;
1553 
1554 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_DROP_CNT(port->id));
1555 	port->stats.rx_drops += val;
1556 
1557 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_BC_CNT(port->id));
1558 	port->stats.rx_broadcast += val;
1559 
1560 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_MC_CNT(port->id));
1561 	port->stats.rx_multicast += val;
1562 
1563 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ERROR_DROP_CNT(port->id));
1564 	port->stats.rx_errors += val;
1565 
1566 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_CRC_ERR_CNT(port->id));
1567 	port->stats.rx_crc_error += val;
1568 
1569 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_OVERFLOW_DROP_CNT(port->id));
1570 	port->stats.rx_over_errors += val;
1571 
1572 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_FRAG_CNT(port->id));
1573 	port->stats.rx_fragment += val;
1574 
1575 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_JABBER_CNT(port->id));
1576 	port->stats.rx_jabber += val;
1577 
1578 	i = 0;
1579 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_RUNT_CNT(port->id));
1580 	port->stats.rx_len[i] += val;
1581 
1582 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_E64_CNT_H(port->id));
1583 	port->stats.rx_len[i] += ((u64)val << 32);
1584 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_E64_CNT_L(port->id));
1585 	port->stats.rx_len[i++] += val;
1586 
1587 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L64_CNT_H(port->id));
1588 	port->stats.rx_len[i] += ((u64)val << 32);
1589 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L64_CNT_L(port->id));
1590 	port->stats.rx_len[i++] += val;
1591 
1592 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L127_CNT_H(port->id));
1593 	port->stats.rx_len[i] += ((u64)val << 32);
1594 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L127_CNT_L(port->id));
1595 	port->stats.rx_len[i++] += val;
1596 
1597 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L255_CNT_H(port->id));
1598 	port->stats.rx_len[i] += ((u64)val << 32);
1599 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L255_CNT_L(port->id));
1600 	port->stats.rx_len[i++] += val;
1601 
1602 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L511_CNT_H(port->id));
1603 	port->stats.rx_len[i] += ((u64)val << 32);
1604 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L511_CNT_L(port->id));
1605 	port->stats.rx_len[i++] += val;
1606 
1607 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L1023_CNT_H(port->id));
1608 	port->stats.rx_len[i] += ((u64)val << 32);
1609 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_L1023_CNT_L(port->id));
1610 	port->stats.rx_len[i++] += val;
1611 
1612 	val = airoha_fe_rr(eth, REG_FE_GDM_RX_ETH_LONG_CNT(port->id));
1613 	port->stats.rx_len[i++] += val;
1614 
1615 	/* reset mib counters */
1616 	airoha_fe_set(eth, REG_FE_GDM_MIB_CLEAR(port->id),
1617 		      FE_GDM_MIB_RX_CLEAR_MASK | FE_GDM_MIB_TX_CLEAR_MASK);
1618 
1619 	u64_stats_update_end(&port->stats.syncp);
1620 	spin_unlock(&port->stats.lock);
1621 }
1622 
1623 static int airoha_dev_open(struct net_device *dev)
1624 {
1625 	int err, len = ETH_HLEN + dev->mtu + ETH_FCS_LEN;
1626 	struct airoha_gdm_port *port = netdev_priv(dev);
1627 	struct airoha_qdma *qdma = port->qdma;
1628 
1629 	netif_tx_start_all_queues(dev);
1630 	err = airoha_set_vip_for_gdm_port(port, true);
1631 	if (err)
1632 		return err;
1633 
1634 	if (netdev_uses_dsa(dev))
1635 		airoha_fe_set(qdma->eth, REG_GDM_INGRESS_CFG(port->id),
1636 			      GDM_STAG_EN_MASK);
1637 	else
1638 		airoha_fe_clear(qdma->eth, REG_GDM_INGRESS_CFG(port->id),
1639 				GDM_STAG_EN_MASK);
1640 
1641 	airoha_fe_rmw(qdma->eth, REG_GDM_LEN_CFG(port->id),
1642 		      GDM_SHORT_LEN_MASK | GDM_LONG_LEN_MASK,
1643 		      FIELD_PREP(GDM_SHORT_LEN_MASK, 60) |
1644 		      FIELD_PREP(GDM_LONG_LEN_MASK, len));
1645 
1646 	airoha_qdma_set(qdma, REG_QDMA_GLOBAL_CFG,
1647 			GLOBAL_CFG_TX_DMA_EN_MASK |
1648 			GLOBAL_CFG_RX_DMA_EN_MASK);
1649 	atomic_inc(&qdma->users);
1650 
1651 	return 0;
1652 }
1653 
1654 static int airoha_dev_stop(struct net_device *dev)
1655 {
1656 	struct airoha_gdm_port *port = netdev_priv(dev);
1657 	struct airoha_qdma *qdma = port->qdma;
1658 	int i, err;
1659 
1660 	netif_tx_disable(dev);
1661 	err = airoha_set_vip_for_gdm_port(port, false);
1662 	if (err)
1663 		return err;
1664 
1665 	for (i = 0; i < ARRAY_SIZE(qdma->q_tx); i++)
1666 		netdev_tx_reset_subqueue(dev, i);
1667 
1668 	if (atomic_dec_and_test(&qdma->users)) {
1669 		airoha_qdma_clear(qdma, REG_QDMA_GLOBAL_CFG,
1670 				  GLOBAL_CFG_TX_DMA_EN_MASK |
1671 				  GLOBAL_CFG_RX_DMA_EN_MASK);
1672 
1673 		for (i = 0; i < ARRAY_SIZE(qdma->q_tx); i++) {
1674 			if (!qdma->q_tx[i].ndesc)
1675 				continue;
1676 
1677 			airoha_qdma_cleanup_tx_queue(&qdma->q_tx[i]);
1678 		}
1679 	}
1680 
1681 	return 0;
1682 }
1683 
1684 static int airoha_dev_set_macaddr(struct net_device *dev, void *p)
1685 {
1686 	struct airoha_gdm_port *port = netdev_priv(dev);
1687 	int err;
1688 
1689 	err = eth_mac_addr(dev, p);
1690 	if (err)
1691 		return err;
1692 
1693 	airoha_set_macaddr(port, dev->dev_addr);
1694 
1695 	return 0;
1696 }
1697 
1698 static void airhoha_set_gdm2_loopback(struct airoha_gdm_port *port)
1699 {
1700 	u32 pse_port = port->id == 3 ? FE_PSE_PORT_GDM3 : FE_PSE_PORT_GDM4;
1701 	struct airoha_eth *eth = port->qdma->eth;
1702 	u32 chan = port->id == 3 ? 4 : 0;
1703 
1704 	/* Forward the traffic to the proper GDM port */
1705 	airoha_set_gdm_port_fwd_cfg(eth, REG_GDM_FWD_CFG(2), pse_port);
1706 	airoha_fe_clear(eth, REG_GDM_FWD_CFG(2), GDM_STRIP_CRC);
1707 
1708 	/* Enable GDM2 loopback */
1709 	airoha_fe_wr(eth, REG_GDM_TXCHN_EN(2), 0xffffffff);
1710 	airoha_fe_wr(eth, REG_GDM_RXCHN_EN(2), 0xffff);
1711 	airoha_fe_rmw(eth, REG_GDM_LPBK_CFG(2),
1712 		      LPBK_CHAN_MASK | LPBK_MODE_MASK | LPBK_EN_MASK,
1713 		      FIELD_PREP(LPBK_CHAN_MASK, chan) | LPBK_EN_MASK);
1714 	airoha_fe_rmw(eth, REG_GDM_LEN_CFG(2),
1715 		      GDM_SHORT_LEN_MASK | GDM_LONG_LEN_MASK,
1716 		      FIELD_PREP(GDM_SHORT_LEN_MASK, 60) |
1717 		      FIELD_PREP(GDM_LONG_LEN_MASK, AIROHA_MAX_MTU));
1718 
1719 	/* Disable VIP and IFC for GDM2 */
1720 	airoha_fe_clear(eth, REG_FE_VIP_PORT_EN, BIT(2));
1721 	airoha_fe_clear(eth, REG_FE_IFC_PORT_EN, BIT(2));
1722 
1723 	if (port->id == 3) {
1724 		/* FIXME: handle XSI_PCE1_PORT */
1725 		airoha_fe_rmw(eth, REG_FE_WAN_PORT,
1726 			      WAN1_EN_MASK | WAN1_MASK | WAN0_MASK,
1727 			      FIELD_PREP(WAN0_MASK, HSGMII_LAN_PCIE0_SRCPORT));
1728 		airoha_fe_rmw(eth,
1729 			      REG_SP_DFT_CPORT(HSGMII_LAN_PCIE0_SRCPORT >> 3),
1730 			      SP_CPORT_PCIE0_MASK,
1731 			      FIELD_PREP(SP_CPORT_PCIE0_MASK,
1732 					 FE_PSE_PORT_CDM2));
1733 	} else {
1734 		/* FIXME: handle XSI_USB_PORT */
1735 		airoha_fe_rmw(eth, REG_SRC_PORT_FC_MAP6,
1736 			      FC_ID_OF_SRC_PORT24_MASK,
1737 			      FIELD_PREP(FC_ID_OF_SRC_PORT24_MASK, 2));
1738 		airoha_fe_rmw(eth, REG_FE_WAN_PORT,
1739 			      WAN1_EN_MASK | WAN1_MASK | WAN0_MASK,
1740 			      FIELD_PREP(WAN0_MASK, HSGMII_LAN_ETH_SRCPORT));
1741 		airoha_fe_rmw(eth,
1742 			      REG_SP_DFT_CPORT(HSGMII_LAN_ETH_SRCPORT >> 3),
1743 			      SP_CPORT_ETH_MASK,
1744 			      FIELD_PREP(SP_CPORT_ETH_MASK, FE_PSE_PORT_CDM2));
1745 	}
1746 }
1747 
1748 static int airoha_dev_init(struct net_device *dev)
1749 {
1750 	struct airoha_gdm_port *port = netdev_priv(dev);
1751 	struct airoha_eth *eth = port->qdma->eth;
1752 	u32 pse_port;
1753 
1754 	airoha_set_macaddr(port, dev->dev_addr);
1755 
1756 	switch (port->id) {
1757 	case 3:
1758 	case 4:
1759 		/* If GDM2 is active we can't enable loopback */
1760 		if (!eth->ports[1])
1761 			airhoha_set_gdm2_loopback(port);
1762 		fallthrough;
1763 	case 2:
1764 		pse_port = FE_PSE_PORT_PPE2;
1765 		break;
1766 	default:
1767 		pse_port = FE_PSE_PORT_PPE1;
1768 		break;
1769 	}
1770 
1771 	airoha_set_gdm_port_fwd_cfg(eth, REG_GDM_FWD_CFG(port->id), pse_port);
1772 
1773 	return 0;
1774 }
1775 
1776 static void airoha_dev_get_stats64(struct net_device *dev,
1777 				   struct rtnl_link_stats64 *storage)
1778 {
1779 	struct airoha_gdm_port *port = netdev_priv(dev);
1780 	unsigned int start;
1781 
1782 	airoha_update_hw_stats(port);
1783 	do {
1784 		start = u64_stats_fetch_begin(&port->stats.syncp);
1785 		storage->rx_packets = port->stats.rx_ok_pkts;
1786 		storage->tx_packets = port->stats.tx_ok_pkts;
1787 		storage->rx_bytes = port->stats.rx_ok_bytes;
1788 		storage->tx_bytes = port->stats.tx_ok_bytes;
1789 		storage->multicast = port->stats.rx_multicast;
1790 		storage->rx_errors = port->stats.rx_errors;
1791 		storage->rx_dropped = port->stats.rx_drops;
1792 		storage->tx_dropped = port->stats.tx_drops;
1793 		storage->rx_crc_errors = port->stats.rx_crc_error;
1794 		storage->rx_over_errors = port->stats.rx_over_errors;
1795 	} while (u64_stats_fetch_retry(&port->stats.syncp, start));
1796 }
1797 
1798 static int airoha_dev_change_mtu(struct net_device *dev, int mtu)
1799 {
1800 	struct airoha_gdm_port *port = netdev_priv(dev);
1801 	struct airoha_eth *eth = port->qdma->eth;
1802 	u32 len = ETH_HLEN + mtu + ETH_FCS_LEN;
1803 
1804 	airoha_fe_rmw(eth, REG_GDM_LEN_CFG(port->id),
1805 		      GDM_LONG_LEN_MASK,
1806 		      FIELD_PREP(GDM_LONG_LEN_MASK, len));
1807 	WRITE_ONCE(dev->mtu, mtu);
1808 
1809 	return 0;
1810 }
1811 
1812 static u16 airoha_dev_select_queue(struct net_device *dev, struct sk_buff *skb,
1813 				   struct net_device *sb_dev)
1814 {
1815 	struct airoha_gdm_port *port = netdev_priv(dev);
1816 	int queue, channel;
1817 
1818 	/* For dsa device select QoS channel according to the dsa user port
1819 	 * index, rely on port id otherwise. Select QoS queue based on the
1820 	 * skb priority.
1821 	 */
1822 	channel = netdev_uses_dsa(dev) ? skb_get_queue_mapping(skb) : port->id;
1823 	channel = channel % AIROHA_NUM_QOS_CHANNELS;
1824 	queue = (skb->priority - 1) % AIROHA_NUM_QOS_QUEUES; /* QoS queue */
1825 	queue = channel * AIROHA_NUM_QOS_QUEUES + queue;
1826 
1827 	return queue < dev->num_tx_queues ? queue : 0;
1828 }
1829 
1830 static u32 airoha_get_dsa_tag(struct sk_buff *skb, struct net_device *dev)
1831 {
1832 #if IS_ENABLED(CONFIG_NET_DSA)
1833 	struct ethhdr *ehdr;
1834 	u8 xmit_tpid;
1835 	u16 tag;
1836 
1837 	if (!netdev_uses_dsa(dev))
1838 		return 0;
1839 
1840 	if (dev->dsa_ptr->tag_ops->proto != DSA_TAG_PROTO_MTK)
1841 		return 0;
1842 
1843 	if (skb_cow_head(skb, 0))
1844 		return 0;
1845 
1846 	ehdr = (struct ethhdr *)skb->data;
1847 	tag = be16_to_cpu(ehdr->h_proto);
1848 	xmit_tpid = tag >> 8;
1849 
1850 	switch (xmit_tpid) {
1851 	case MTK_HDR_XMIT_TAGGED_TPID_8100:
1852 		ehdr->h_proto = cpu_to_be16(ETH_P_8021Q);
1853 		tag &= ~(MTK_HDR_XMIT_TAGGED_TPID_8100 << 8);
1854 		break;
1855 	case MTK_HDR_XMIT_TAGGED_TPID_88A8:
1856 		ehdr->h_proto = cpu_to_be16(ETH_P_8021AD);
1857 		tag &= ~(MTK_HDR_XMIT_TAGGED_TPID_88A8 << 8);
1858 		break;
1859 	default:
1860 		/* PPE module requires untagged DSA packets to work properly,
1861 		 * so move DSA tag to DMA descriptor.
1862 		 */
1863 		memmove(skb->data + MTK_HDR_LEN, skb->data, 2 * ETH_ALEN);
1864 		__skb_pull(skb, MTK_HDR_LEN);
1865 		break;
1866 	}
1867 
1868 	return tag;
1869 #else
1870 	return 0;
1871 #endif
1872 }
1873 
1874 static netdev_tx_t airoha_dev_xmit(struct sk_buff *skb,
1875 				   struct net_device *dev)
1876 {
1877 	struct airoha_gdm_port *port = netdev_priv(dev);
1878 	struct airoha_qdma *qdma = port->qdma;
1879 	u32 nr_frags, tag, msg0, msg1, len;
1880 	struct netdev_queue *txq;
1881 	struct airoha_queue *q;
1882 	void *data;
1883 	int i, qid;
1884 	u16 index;
1885 	u8 fport;
1886 
1887 	qid = skb_get_queue_mapping(skb) % ARRAY_SIZE(qdma->q_tx);
1888 	tag = airoha_get_dsa_tag(skb, dev);
1889 
1890 	msg0 = FIELD_PREP(QDMA_ETH_TXMSG_CHAN_MASK,
1891 			  qid / AIROHA_NUM_QOS_QUEUES) |
1892 	       FIELD_PREP(QDMA_ETH_TXMSG_QUEUE_MASK,
1893 			  qid % AIROHA_NUM_QOS_QUEUES) |
1894 	       FIELD_PREP(QDMA_ETH_TXMSG_SP_TAG_MASK, tag);
1895 	if (skb->ip_summed == CHECKSUM_PARTIAL)
1896 		msg0 |= FIELD_PREP(QDMA_ETH_TXMSG_TCO_MASK, 1) |
1897 			FIELD_PREP(QDMA_ETH_TXMSG_UCO_MASK, 1) |
1898 			FIELD_PREP(QDMA_ETH_TXMSG_ICO_MASK, 1);
1899 
1900 	/* TSO: fill MSS info in tcp checksum field */
1901 	if (skb_is_gso(skb)) {
1902 		if (skb_cow_head(skb, 0))
1903 			goto error;
1904 
1905 		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 |
1906 						 SKB_GSO_TCPV6)) {
1907 			__be16 csum = cpu_to_be16(skb_shinfo(skb)->gso_size);
1908 
1909 			tcp_hdr(skb)->check = (__force __sum16)csum;
1910 			msg0 |= FIELD_PREP(QDMA_ETH_TXMSG_TSO_MASK, 1);
1911 		}
1912 	}
1913 
1914 	fport = port->id == 4 ? FE_PSE_PORT_GDM4 : port->id;
1915 	msg1 = FIELD_PREP(QDMA_ETH_TXMSG_FPORT_MASK, fport) |
1916 	       FIELD_PREP(QDMA_ETH_TXMSG_METER_MASK, 0x7f);
1917 
1918 	q = &qdma->q_tx[qid];
1919 	if (WARN_ON_ONCE(!q->ndesc))
1920 		goto error;
1921 
1922 	spin_lock_bh(&q->lock);
1923 
1924 	txq = netdev_get_tx_queue(dev, qid);
1925 	nr_frags = 1 + skb_shinfo(skb)->nr_frags;
1926 
1927 	if (q->queued + nr_frags > q->ndesc) {
1928 		/* not enough space in the queue */
1929 		netif_tx_stop_queue(txq);
1930 		spin_unlock_bh(&q->lock);
1931 		return NETDEV_TX_BUSY;
1932 	}
1933 
1934 	len = skb_headlen(skb);
1935 	data = skb->data;
1936 	index = q->head;
1937 
1938 	for (i = 0; i < nr_frags; i++) {
1939 		struct airoha_qdma_desc *desc = &q->desc[index];
1940 		struct airoha_queue_entry *e = &q->entry[index];
1941 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1942 		dma_addr_t addr;
1943 		u32 val;
1944 
1945 		addr = dma_map_single(dev->dev.parent, data, len,
1946 				      DMA_TO_DEVICE);
1947 		if (unlikely(dma_mapping_error(dev->dev.parent, addr)))
1948 			goto error_unmap;
1949 
1950 		index = (index + 1) % q->ndesc;
1951 
1952 		val = FIELD_PREP(QDMA_DESC_LEN_MASK, len);
1953 		if (i < nr_frags - 1)
1954 			val |= FIELD_PREP(QDMA_DESC_MORE_MASK, 1);
1955 		WRITE_ONCE(desc->ctrl, cpu_to_le32(val));
1956 		WRITE_ONCE(desc->addr, cpu_to_le32(addr));
1957 		val = FIELD_PREP(QDMA_DESC_NEXT_ID_MASK, index);
1958 		WRITE_ONCE(desc->data, cpu_to_le32(val));
1959 		WRITE_ONCE(desc->msg0, cpu_to_le32(msg0));
1960 		WRITE_ONCE(desc->msg1, cpu_to_le32(msg1));
1961 		WRITE_ONCE(desc->msg2, cpu_to_le32(0xffff));
1962 
1963 		e->skb = i ? NULL : skb;
1964 		e->dma_addr = addr;
1965 		e->dma_len = len;
1966 
1967 		data = skb_frag_address(frag);
1968 		len = skb_frag_size(frag);
1969 	}
1970 
1971 	q->head = index;
1972 	q->queued += i;
1973 
1974 	skb_tx_timestamp(skb);
1975 	netdev_tx_sent_queue(txq, skb->len);
1976 
1977 	if (netif_xmit_stopped(txq) || !netdev_xmit_more())
1978 		airoha_qdma_rmw(qdma, REG_TX_CPU_IDX(qid),
1979 				TX_RING_CPU_IDX_MASK,
1980 				FIELD_PREP(TX_RING_CPU_IDX_MASK, q->head));
1981 
1982 	if (q->ndesc - q->queued < q->free_thr)
1983 		netif_tx_stop_queue(txq);
1984 
1985 	spin_unlock_bh(&q->lock);
1986 
1987 	return NETDEV_TX_OK;
1988 
1989 error_unmap:
1990 	for (i--; i >= 0; i--) {
1991 		index = (q->head + i) % q->ndesc;
1992 		dma_unmap_single(dev->dev.parent, q->entry[index].dma_addr,
1993 				 q->entry[index].dma_len, DMA_TO_DEVICE);
1994 	}
1995 
1996 	spin_unlock_bh(&q->lock);
1997 error:
1998 	dev_kfree_skb_any(skb);
1999 	dev->stats.tx_dropped++;
2000 
2001 	return NETDEV_TX_OK;
2002 }
2003 
2004 static void airoha_ethtool_get_drvinfo(struct net_device *dev,
2005 				       struct ethtool_drvinfo *info)
2006 {
2007 	struct airoha_gdm_port *port = netdev_priv(dev);
2008 	struct airoha_eth *eth = port->qdma->eth;
2009 
2010 	strscpy(info->driver, eth->dev->driver->name, sizeof(info->driver));
2011 	strscpy(info->bus_info, dev_name(eth->dev), sizeof(info->bus_info));
2012 }
2013 
2014 static void airoha_ethtool_get_mac_stats(struct net_device *dev,
2015 					 struct ethtool_eth_mac_stats *stats)
2016 {
2017 	struct airoha_gdm_port *port = netdev_priv(dev);
2018 	unsigned int start;
2019 
2020 	airoha_update_hw_stats(port);
2021 	do {
2022 		start = u64_stats_fetch_begin(&port->stats.syncp);
2023 		stats->MulticastFramesXmittedOK = port->stats.tx_multicast;
2024 		stats->BroadcastFramesXmittedOK = port->stats.tx_broadcast;
2025 		stats->BroadcastFramesReceivedOK = port->stats.rx_broadcast;
2026 	} while (u64_stats_fetch_retry(&port->stats.syncp, start));
2027 }
2028 
2029 static const struct ethtool_rmon_hist_range airoha_ethtool_rmon_ranges[] = {
2030 	{    0,    64 },
2031 	{   65,   127 },
2032 	{  128,   255 },
2033 	{  256,   511 },
2034 	{  512,  1023 },
2035 	{ 1024,  1518 },
2036 	{ 1519, 10239 },
2037 	{},
2038 };
2039 
2040 static void
2041 airoha_ethtool_get_rmon_stats(struct net_device *dev,
2042 			      struct ethtool_rmon_stats *stats,
2043 			      const struct ethtool_rmon_hist_range **ranges)
2044 {
2045 	struct airoha_gdm_port *port = netdev_priv(dev);
2046 	struct airoha_hw_stats *hw_stats = &port->stats;
2047 	unsigned int start;
2048 
2049 	BUILD_BUG_ON(ARRAY_SIZE(airoha_ethtool_rmon_ranges) !=
2050 		     ARRAY_SIZE(hw_stats->tx_len) + 1);
2051 	BUILD_BUG_ON(ARRAY_SIZE(airoha_ethtool_rmon_ranges) !=
2052 		     ARRAY_SIZE(hw_stats->rx_len) + 1);
2053 
2054 	*ranges = airoha_ethtool_rmon_ranges;
2055 	airoha_update_hw_stats(port);
2056 	do {
2057 		int i;
2058 
2059 		start = u64_stats_fetch_begin(&port->stats.syncp);
2060 		stats->fragments = hw_stats->rx_fragment;
2061 		stats->jabbers = hw_stats->rx_jabber;
2062 		for (i = 0; i < ARRAY_SIZE(airoha_ethtool_rmon_ranges) - 1;
2063 		     i++) {
2064 			stats->hist[i] = hw_stats->rx_len[i];
2065 			stats->hist_tx[i] = hw_stats->tx_len[i];
2066 		}
2067 	} while (u64_stats_fetch_retry(&port->stats.syncp, start));
2068 }
2069 
2070 static int airoha_qdma_set_chan_tx_sched(struct airoha_gdm_port *port,
2071 					 int channel, enum tx_sched_mode mode,
2072 					 const u16 *weights, u8 n_weights)
2073 {
2074 	int i;
2075 
2076 	for (i = 0; i < AIROHA_NUM_TX_RING; i++)
2077 		airoha_qdma_clear(port->qdma, REG_QUEUE_CLOSE_CFG(channel),
2078 				  TXQ_DISABLE_CHAN_QUEUE_MASK(channel, i));
2079 
2080 	for (i = 0; i < n_weights; i++) {
2081 		u32 status;
2082 		int err;
2083 
2084 		airoha_qdma_wr(port->qdma, REG_TXWRR_WEIGHT_CFG,
2085 			       TWRR_RW_CMD_MASK |
2086 			       FIELD_PREP(TWRR_CHAN_IDX_MASK, channel) |
2087 			       FIELD_PREP(TWRR_QUEUE_IDX_MASK, i) |
2088 			       FIELD_PREP(TWRR_VALUE_MASK, weights[i]));
2089 		err = read_poll_timeout(airoha_qdma_rr, status,
2090 					status & TWRR_RW_CMD_DONE,
2091 					USEC_PER_MSEC, 10 * USEC_PER_MSEC,
2092 					true, port->qdma,
2093 					REG_TXWRR_WEIGHT_CFG);
2094 		if (err)
2095 			return err;
2096 	}
2097 
2098 	airoha_qdma_rmw(port->qdma, REG_CHAN_QOS_MODE(channel >> 3),
2099 			CHAN_QOS_MODE_MASK(channel),
2100 			mode << __ffs(CHAN_QOS_MODE_MASK(channel)));
2101 
2102 	return 0;
2103 }
2104 
2105 static int airoha_qdma_set_tx_prio_sched(struct airoha_gdm_port *port,
2106 					 int channel)
2107 {
2108 	static const u16 w[AIROHA_NUM_QOS_QUEUES] = {};
2109 
2110 	return airoha_qdma_set_chan_tx_sched(port, channel, TC_SCH_SP, w,
2111 					     ARRAY_SIZE(w));
2112 }
2113 
2114 static int airoha_qdma_set_tx_ets_sched(struct airoha_gdm_port *port,
2115 					int channel,
2116 					struct tc_ets_qopt_offload *opt)
2117 {
2118 	struct tc_ets_qopt_offload_replace_params *p = &opt->replace_params;
2119 	enum tx_sched_mode mode = TC_SCH_SP;
2120 	u16 w[AIROHA_NUM_QOS_QUEUES] = {};
2121 	int i, nstrict = 0;
2122 
2123 	if (p->bands > AIROHA_NUM_QOS_QUEUES)
2124 		return -EINVAL;
2125 
2126 	for (i = 0; i < p->bands; i++) {
2127 		if (!p->quanta[i])
2128 			nstrict++;
2129 	}
2130 
2131 	/* this configuration is not supported by the hw */
2132 	if (nstrict == AIROHA_NUM_QOS_QUEUES - 1)
2133 		return -EINVAL;
2134 
2135 	/* EN7581 SoC supports fixed QoS band priority where WRR queues have
2136 	 * lowest priorities with respect to SP ones.
2137 	 * e.g: WRR0, WRR1, .., WRRm, SP0, SP1, .., SPn
2138 	 */
2139 	for (i = 0; i < nstrict; i++) {
2140 		if (p->priomap[p->bands - i - 1] != i)
2141 			return -EINVAL;
2142 	}
2143 
2144 	for (i = 0; i < p->bands - nstrict; i++) {
2145 		if (p->priomap[i] != nstrict + i)
2146 			return -EINVAL;
2147 
2148 		w[i] = p->weights[nstrict + i];
2149 	}
2150 
2151 	if (!nstrict)
2152 		mode = TC_SCH_WRR8;
2153 	else if (nstrict < AIROHA_NUM_QOS_QUEUES - 1)
2154 		mode = nstrict + 1;
2155 
2156 	return airoha_qdma_set_chan_tx_sched(port, channel, mode, w,
2157 					     ARRAY_SIZE(w));
2158 }
2159 
2160 static int airoha_qdma_get_tx_ets_stats(struct airoha_gdm_port *port,
2161 					int channel,
2162 					struct tc_ets_qopt_offload *opt)
2163 {
2164 	u64 cpu_tx_packets = airoha_qdma_rr(port->qdma,
2165 					    REG_CNTR_VAL(channel << 1));
2166 	u64 fwd_tx_packets = airoha_qdma_rr(port->qdma,
2167 					    REG_CNTR_VAL((channel << 1) + 1));
2168 	u64 tx_packets = (cpu_tx_packets - port->cpu_tx_packets) +
2169 			 (fwd_tx_packets - port->fwd_tx_packets);
2170 	_bstats_update(opt->stats.bstats, 0, tx_packets);
2171 
2172 	port->cpu_tx_packets = cpu_tx_packets;
2173 	port->fwd_tx_packets = fwd_tx_packets;
2174 
2175 	return 0;
2176 }
2177 
2178 static int airoha_tc_setup_qdisc_ets(struct airoha_gdm_port *port,
2179 				     struct tc_ets_qopt_offload *opt)
2180 {
2181 	int channel;
2182 
2183 	if (opt->parent == TC_H_ROOT)
2184 		return -EINVAL;
2185 
2186 	channel = TC_H_MAJ(opt->handle) >> 16;
2187 	channel = channel % AIROHA_NUM_QOS_CHANNELS;
2188 
2189 	switch (opt->command) {
2190 	case TC_ETS_REPLACE:
2191 		return airoha_qdma_set_tx_ets_sched(port, channel, opt);
2192 	case TC_ETS_DESTROY:
2193 		/* PRIO is default qdisc scheduler */
2194 		return airoha_qdma_set_tx_prio_sched(port, channel);
2195 	case TC_ETS_STATS:
2196 		return airoha_qdma_get_tx_ets_stats(port, channel, opt);
2197 	default:
2198 		return -EOPNOTSUPP;
2199 	}
2200 }
2201 
2202 static int airoha_qdma_get_rl_param(struct airoha_qdma *qdma, int queue_id,
2203 				    u32 addr, enum trtcm_param_type param,
2204 				    u32 *val_low, u32 *val_high)
2205 {
2206 	u32 idx = QDMA_METER_IDX(queue_id), group = QDMA_METER_GROUP(queue_id);
2207 	u32 val, config = FIELD_PREP(RATE_LIMIT_PARAM_TYPE_MASK, param) |
2208 			  FIELD_PREP(RATE_LIMIT_METER_GROUP_MASK, group) |
2209 			  FIELD_PREP(RATE_LIMIT_PARAM_INDEX_MASK, idx);
2210 
2211 	airoha_qdma_wr(qdma, REG_TRTCM_CFG_PARAM(addr), config);
2212 	if (read_poll_timeout(airoha_qdma_rr, val,
2213 			      val & RATE_LIMIT_PARAM_RW_DONE_MASK,
2214 			      USEC_PER_MSEC, 10 * USEC_PER_MSEC, true, qdma,
2215 			      REG_TRTCM_CFG_PARAM(addr)))
2216 		return -ETIMEDOUT;
2217 
2218 	*val_low = airoha_qdma_rr(qdma, REG_TRTCM_DATA_LOW(addr));
2219 	if (val_high)
2220 		*val_high = airoha_qdma_rr(qdma, REG_TRTCM_DATA_HIGH(addr));
2221 
2222 	return 0;
2223 }
2224 
2225 static int airoha_qdma_set_rl_param(struct airoha_qdma *qdma, int queue_id,
2226 				    u32 addr, enum trtcm_param_type param,
2227 				    u32 val)
2228 {
2229 	u32 idx = QDMA_METER_IDX(queue_id), group = QDMA_METER_GROUP(queue_id);
2230 	u32 config = RATE_LIMIT_PARAM_RW_MASK |
2231 		     FIELD_PREP(RATE_LIMIT_PARAM_TYPE_MASK, param) |
2232 		     FIELD_PREP(RATE_LIMIT_METER_GROUP_MASK, group) |
2233 		     FIELD_PREP(RATE_LIMIT_PARAM_INDEX_MASK, idx);
2234 
2235 	airoha_qdma_wr(qdma, REG_TRTCM_DATA_LOW(addr), val);
2236 	airoha_qdma_wr(qdma, REG_TRTCM_CFG_PARAM(addr), config);
2237 
2238 	return read_poll_timeout(airoha_qdma_rr, val,
2239 				 val & RATE_LIMIT_PARAM_RW_DONE_MASK,
2240 				 USEC_PER_MSEC, 10 * USEC_PER_MSEC, true,
2241 				 qdma, REG_TRTCM_CFG_PARAM(addr));
2242 }
2243 
2244 static int airoha_qdma_set_rl_config(struct airoha_qdma *qdma, int queue_id,
2245 				     u32 addr, bool enable, u32 enable_mask)
2246 {
2247 	u32 val;
2248 	int err;
2249 
2250 	err = airoha_qdma_get_rl_param(qdma, queue_id, addr, TRTCM_MISC_MODE,
2251 				       &val, NULL);
2252 	if (err)
2253 		return err;
2254 
2255 	val = enable ? val | enable_mask : val & ~enable_mask;
2256 
2257 	return airoha_qdma_set_rl_param(qdma, queue_id, addr, TRTCM_MISC_MODE,
2258 					val);
2259 }
2260 
2261 static int airoha_qdma_set_rl_token_bucket(struct airoha_qdma *qdma,
2262 					   int queue_id, u32 rate_val,
2263 					   u32 bucket_size)
2264 {
2265 	u32 val, config, tick, unit, rate, rate_frac;
2266 	int err;
2267 
2268 	err = airoha_qdma_get_rl_param(qdma, queue_id, REG_INGRESS_TRTCM_CFG,
2269 				       TRTCM_MISC_MODE, &config, NULL);
2270 	if (err)
2271 		return err;
2272 
2273 	val = airoha_qdma_rr(qdma, REG_INGRESS_TRTCM_CFG);
2274 	tick = FIELD_GET(INGRESS_FAST_TICK_MASK, val);
2275 	if (config & TRTCM_TICK_SEL)
2276 		tick *= FIELD_GET(INGRESS_SLOW_TICK_RATIO_MASK, val);
2277 	if (!tick)
2278 		return -EINVAL;
2279 
2280 	unit = (config & TRTCM_PKT_MODE) ? 1000000 / tick : 8000 / tick;
2281 	if (!unit)
2282 		return -EINVAL;
2283 
2284 	rate = rate_val / unit;
2285 	rate_frac = rate_val % unit;
2286 	rate_frac = FIELD_PREP(TRTCM_TOKEN_RATE_MASK, rate_frac) / unit;
2287 	rate = FIELD_PREP(TRTCM_TOKEN_RATE_MASK, rate) |
2288 	       FIELD_PREP(TRTCM_TOKEN_RATE_FRACTION_MASK, rate_frac);
2289 
2290 	err = airoha_qdma_set_rl_param(qdma, queue_id, REG_INGRESS_TRTCM_CFG,
2291 				       TRTCM_TOKEN_RATE_MODE, rate);
2292 	if (err)
2293 		return err;
2294 
2295 	val = bucket_size;
2296 	if (!(config & TRTCM_PKT_MODE))
2297 		val = max_t(u32, val, MIN_TOKEN_SIZE);
2298 	val = min_t(u32, __fls(val), MAX_TOKEN_SIZE_OFFSET);
2299 
2300 	return airoha_qdma_set_rl_param(qdma, queue_id, REG_INGRESS_TRTCM_CFG,
2301 					TRTCM_BUCKETSIZE_SHIFT_MODE, val);
2302 }
2303 
2304 static int airoha_qdma_init_rl_config(struct airoha_qdma *qdma, int queue_id,
2305 				      bool enable, enum trtcm_unit_type unit)
2306 {
2307 	bool tick_sel = queue_id == 0 || queue_id == 2 || queue_id == 8;
2308 	enum trtcm_param mode = TRTCM_METER_MODE;
2309 	int err;
2310 
2311 	mode |= unit == TRTCM_PACKET_UNIT ? TRTCM_PKT_MODE : 0;
2312 	err = airoha_qdma_set_rl_config(qdma, queue_id, REG_INGRESS_TRTCM_CFG,
2313 					enable, mode);
2314 	if (err)
2315 		return err;
2316 
2317 	return airoha_qdma_set_rl_config(qdma, queue_id, REG_INGRESS_TRTCM_CFG,
2318 					 tick_sel, TRTCM_TICK_SEL);
2319 }
2320 
2321 static int airoha_qdma_get_trtcm_param(struct airoha_qdma *qdma, int channel,
2322 				       u32 addr, enum trtcm_param_type param,
2323 				       enum trtcm_mode_type mode,
2324 				       u32 *val_low, u32 *val_high)
2325 {
2326 	u32 idx = QDMA_METER_IDX(channel), group = QDMA_METER_GROUP(channel);
2327 	u32 val, config = FIELD_PREP(TRTCM_PARAM_TYPE_MASK, param) |
2328 			  FIELD_PREP(TRTCM_METER_GROUP_MASK, group) |
2329 			  FIELD_PREP(TRTCM_PARAM_INDEX_MASK, idx) |
2330 			  FIELD_PREP(TRTCM_PARAM_RATE_TYPE_MASK, mode);
2331 
2332 	airoha_qdma_wr(qdma, REG_TRTCM_CFG_PARAM(addr), config);
2333 	if (read_poll_timeout(airoha_qdma_rr, val,
2334 			      val & TRTCM_PARAM_RW_DONE_MASK,
2335 			      USEC_PER_MSEC, 10 * USEC_PER_MSEC, true,
2336 			      qdma, REG_TRTCM_CFG_PARAM(addr)))
2337 		return -ETIMEDOUT;
2338 
2339 	*val_low = airoha_qdma_rr(qdma, REG_TRTCM_DATA_LOW(addr));
2340 	if (val_high)
2341 		*val_high = airoha_qdma_rr(qdma, REG_TRTCM_DATA_HIGH(addr));
2342 
2343 	return 0;
2344 }
2345 
2346 static int airoha_qdma_set_trtcm_param(struct airoha_qdma *qdma, int channel,
2347 				       u32 addr, enum trtcm_param_type param,
2348 				       enum trtcm_mode_type mode, u32 val)
2349 {
2350 	u32 idx = QDMA_METER_IDX(channel), group = QDMA_METER_GROUP(channel);
2351 	u32 config = TRTCM_PARAM_RW_MASK |
2352 		     FIELD_PREP(TRTCM_PARAM_TYPE_MASK, param) |
2353 		     FIELD_PREP(TRTCM_METER_GROUP_MASK, group) |
2354 		     FIELD_PREP(TRTCM_PARAM_INDEX_MASK, idx) |
2355 		     FIELD_PREP(TRTCM_PARAM_RATE_TYPE_MASK, mode);
2356 
2357 	airoha_qdma_wr(qdma, REG_TRTCM_DATA_LOW(addr), val);
2358 	airoha_qdma_wr(qdma, REG_TRTCM_CFG_PARAM(addr), config);
2359 
2360 	return read_poll_timeout(airoha_qdma_rr, val,
2361 				 val & TRTCM_PARAM_RW_DONE_MASK,
2362 				 USEC_PER_MSEC, 10 * USEC_PER_MSEC, true,
2363 				 qdma, REG_TRTCM_CFG_PARAM(addr));
2364 }
2365 
2366 static int airoha_qdma_set_trtcm_config(struct airoha_qdma *qdma, int channel,
2367 					u32 addr, enum trtcm_mode_type mode,
2368 					bool enable, u32 enable_mask)
2369 {
2370 	u32 val;
2371 
2372 	if (airoha_qdma_get_trtcm_param(qdma, channel, addr, TRTCM_MISC_MODE,
2373 					mode, &val, NULL))
2374 		return -EINVAL;
2375 
2376 	val = enable ? val | enable_mask : val & ~enable_mask;
2377 
2378 	return airoha_qdma_set_trtcm_param(qdma, channel, addr, TRTCM_MISC_MODE,
2379 					   mode, val);
2380 }
2381 
2382 static int airoha_qdma_set_trtcm_token_bucket(struct airoha_qdma *qdma,
2383 					      int channel, u32 addr,
2384 					      enum trtcm_mode_type mode,
2385 					      u32 rate_val, u32 bucket_size)
2386 {
2387 	u32 val, config, tick, unit, rate, rate_frac;
2388 	int err;
2389 
2390 	if (airoha_qdma_get_trtcm_param(qdma, channel, addr, TRTCM_MISC_MODE,
2391 					mode, &config, NULL))
2392 		return -EINVAL;
2393 
2394 	val = airoha_qdma_rr(qdma, addr);
2395 	tick = FIELD_GET(INGRESS_FAST_TICK_MASK, val);
2396 	if (config & TRTCM_TICK_SEL)
2397 		tick *= FIELD_GET(INGRESS_SLOW_TICK_RATIO_MASK, val);
2398 	if (!tick)
2399 		return -EINVAL;
2400 
2401 	unit = (config & TRTCM_PKT_MODE) ? 1000000 / tick : 8000 / tick;
2402 	if (!unit)
2403 		return -EINVAL;
2404 
2405 	rate = rate_val / unit;
2406 	rate_frac = rate_val % unit;
2407 	rate_frac = FIELD_PREP(TRTCM_TOKEN_RATE_MASK, rate_frac) / unit;
2408 	rate = FIELD_PREP(TRTCM_TOKEN_RATE_MASK, rate) |
2409 	       FIELD_PREP(TRTCM_TOKEN_RATE_FRACTION_MASK, rate_frac);
2410 
2411 	err = airoha_qdma_set_trtcm_param(qdma, channel, addr,
2412 					  TRTCM_TOKEN_RATE_MODE, mode, rate);
2413 	if (err)
2414 		return err;
2415 
2416 	val = max_t(u32, bucket_size, MIN_TOKEN_SIZE);
2417 	val = min_t(u32, __fls(val), MAX_TOKEN_SIZE_OFFSET);
2418 
2419 	return airoha_qdma_set_trtcm_param(qdma, channel, addr,
2420 					   TRTCM_BUCKETSIZE_SHIFT_MODE,
2421 					   mode, val);
2422 }
2423 
2424 static int airoha_qdma_set_tx_rate_limit(struct airoha_gdm_port *port,
2425 					 int channel, u32 rate,
2426 					 u32 bucket_size)
2427 {
2428 	int i, err;
2429 
2430 	for (i = 0; i <= TRTCM_PEAK_MODE; i++) {
2431 		err = airoha_qdma_set_trtcm_config(port->qdma, channel,
2432 						   REG_EGRESS_TRTCM_CFG, i,
2433 						   !!rate, TRTCM_METER_MODE);
2434 		if (err)
2435 			return err;
2436 
2437 		err = airoha_qdma_set_trtcm_token_bucket(port->qdma, channel,
2438 							 REG_EGRESS_TRTCM_CFG,
2439 							 i, rate, bucket_size);
2440 		if (err)
2441 			return err;
2442 	}
2443 
2444 	return 0;
2445 }
2446 
2447 static int airoha_tc_htb_alloc_leaf_queue(struct airoha_gdm_port *port,
2448 					  struct tc_htb_qopt_offload *opt)
2449 {
2450 	u32 channel = TC_H_MIN(opt->classid) % AIROHA_NUM_QOS_CHANNELS;
2451 	u32 rate = div_u64(opt->rate, 1000) << 3; /* kbps */
2452 	struct net_device *dev = port->dev;
2453 	int num_tx_queues = dev->real_num_tx_queues;
2454 	int err;
2455 
2456 	if (opt->parent_classid != TC_HTB_CLASSID_ROOT) {
2457 		NL_SET_ERR_MSG_MOD(opt->extack, "invalid parent classid");
2458 		return -EINVAL;
2459 	}
2460 
2461 	err = airoha_qdma_set_tx_rate_limit(port, channel, rate, opt->quantum);
2462 	if (err) {
2463 		NL_SET_ERR_MSG_MOD(opt->extack,
2464 				   "failed configuring htb offload");
2465 		return err;
2466 	}
2467 
2468 	if (opt->command == TC_HTB_NODE_MODIFY)
2469 		return 0;
2470 
2471 	err = netif_set_real_num_tx_queues(dev, num_tx_queues + 1);
2472 	if (err) {
2473 		airoha_qdma_set_tx_rate_limit(port, channel, 0, opt->quantum);
2474 		NL_SET_ERR_MSG_MOD(opt->extack,
2475 				   "failed setting real_num_tx_queues");
2476 		return err;
2477 	}
2478 
2479 	set_bit(channel, port->qos_sq_bmap);
2480 	opt->qid = AIROHA_NUM_TX_RING + channel;
2481 
2482 	return 0;
2483 }
2484 
2485 static int airoha_qdma_set_rx_meter(struct airoha_gdm_port *port,
2486 				    u32 rate, u32 bucket_size,
2487 				    enum trtcm_unit_type unit_type)
2488 {
2489 	struct airoha_qdma *qdma = port->qdma;
2490 	int i;
2491 
2492 	for (i = 0; i < ARRAY_SIZE(qdma->q_rx); i++) {
2493 		int err;
2494 
2495 		if (!qdma->q_rx[i].ndesc)
2496 			continue;
2497 
2498 		err = airoha_qdma_init_rl_config(qdma, i, !!rate, unit_type);
2499 		if (err)
2500 			return err;
2501 
2502 		err = airoha_qdma_set_rl_token_bucket(qdma, i, rate,
2503 						      bucket_size);
2504 		if (err)
2505 			return err;
2506 	}
2507 
2508 	return 0;
2509 }
2510 
2511 static int airoha_tc_matchall_act_validate(struct tc_cls_matchall_offload *f)
2512 {
2513 	const struct flow_action *actions = &f->rule->action;
2514 	const struct flow_action_entry *act;
2515 
2516 	if (!flow_action_has_entries(actions)) {
2517 		NL_SET_ERR_MSG_MOD(f->common.extack,
2518 				   "filter run with no actions");
2519 		return -EINVAL;
2520 	}
2521 
2522 	if (!flow_offload_has_one_action(actions)) {
2523 		NL_SET_ERR_MSG_MOD(f->common.extack,
2524 				   "only once action per filter is supported");
2525 		return -EOPNOTSUPP;
2526 	}
2527 
2528 	act = &actions->entries[0];
2529 	if (act->id != FLOW_ACTION_POLICE) {
2530 		NL_SET_ERR_MSG_MOD(f->common.extack, "unsupported action");
2531 		return -EOPNOTSUPP;
2532 	}
2533 
2534 	if (act->police.exceed.act_id != FLOW_ACTION_DROP) {
2535 		NL_SET_ERR_MSG_MOD(f->common.extack,
2536 				   "invalid exceed action id");
2537 		return -EOPNOTSUPP;
2538 	}
2539 
2540 	if (act->police.notexceed.act_id != FLOW_ACTION_ACCEPT) {
2541 		NL_SET_ERR_MSG_MOD(f->common.extack,
2542 				   "invalid notexceed action id");
2543 		return -EOPNOTSUPP;
2544 	}
2545 
2546 	if (act->police.notexceed.act_id == FLOW_ACTION_ACCEPT &&
2547 	    !flow_action_is_last_entry(actions, act)) {
2548 		NL_SET_ERR_MSG_MOD(f->common.extack,
2549 				   "action accept must be last");
2550 		return -EOPNOTSUPP;
2551 	}
2552 
2553 	if (act->police.peakrate_bytes_ps || act->police.avrate ||
2554 	    act->police.overhead || act->police.mtu) {
2555 		NL_SET_ERR_MSG_MOD(f->common.extack,
2556 				   "peakrate/avrate/overhead/mtu unsupported");
2557 		return -EOPNOTSUPP;
2558 	}
2559 
2560 	return 0;
2561 }
2562 
2563 static int airoha_dev_tc_matchall(struct net_device *dev,
2564 				  struct tc_cls_matchall_offload *f)
2565 {
2566 	enum trtcm_unit_type unit_type = TRTCM_BYTE_UNIT;
2567 	struct airoha_gdm_port *port = netdev_priv(dev);
2568 	u32 rate = 0, bucket_size = 0;
2569 
2570 	switch (f->command) {
2571 	case TC_CLSMATCHALL_REPLACE: {
2572 		const struct flow_action_entry *act;
2573 		int err;
2574 
2575 		err = airoha_tc_matchall_act_validate(f);
2576 		if (err)
2577 			return err;
2578 
2579 		act = &f->rule->action.entries[0];
2580 		if (act->police.rate_pkt_ps) {
2581 			rate = act->police.rate_pkt_ps;
2582 			bucket_size = act->police.burst_pkt;
2583 			unit_type = TRTCM_PACKET_UNIT;
2584 		} else {
2585 			rate = div_u64(act->police.rate_bytes_ps, 1000);
2586 			rate = rate << 3; /* Kbps */
2587 			bucket_size = act->police.burst;
2588 		}
2589 		fallthrough;
2590 	}
2591 	case TC_CLSMATCHALL_DESTROY:
2592 		return airoha_qdma_set_rx_meter(port, rate, bucket_size,
2593 						unit_type);
2594 	default:
2595 		return -EOPNOTSUPP;
2596 	}
2597 }
2598 
2599 static int airoha_dev_setup_tc_block_cb(enum tc_setup_type type,
2600 					void *type_data, void *cb_priv)
2601 {
2602 	struct net_device *dev = cb_priv;
2603 	struct airoha_gdm_port *port = netdev_priv(dev);
2604 	struct airoha_eth *eth = port->qdma->eth;
2605 
2606 	if (!tc_can_offload(dev))
2607 		return -EOPNOTSUPP;
2608 
2609 	switch (type) {
2610 	case TC_SETUP_CLSFLOWER:
2611 		return airoha_ppe_setup_tc_block_cb(&eth->ppe->dev, type_data);
2612 	case TC_SETUP_CLSMATCHALL:
2613 		return airoha_dev_tc_matchall(dev, type_data);
2614 	default:
2615 		return -EOPNOTSUPP;
2616 	}
2617 }
2618 
2619 static int airoha_dev_setup_tc_block(struct airoha_gdm_port *port,
2620 				     struct flow_block_offload *f)
2621 {
2622 	flow_setup_cb_t *cb = airoha_dev_setup_tc_block_cb;
2623 	static LIST_HEAD(block_cb_list);
2624 	struct flow_block_cb *block_cb;
2625 
2626 	if (f->binder_type != FLOW_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
2627 		return -EOPNOTSUPP;
2628 
2629 	f->driver_block_list = &block_cb_list;
2630 	switch (f->command) {
2631 	case FLOW_BLOCK_BIND:
2632 		block_cb = flow_block_cb_lookup(f->block, cb, port->dev);
2633 		if (block_cb) {
2634 			flow_block_cb_incref(block_cb);
2635 			return 0;
2636 		}
2637 		block_cb = flow_block_cb_alloc(cb, port->dev, port->dev, NULL);
2638 		if (IS_ERR(block_cb))
2639 			return PTR_ERR(block_cb);
2640 
2641 		flow_block_cb_incref(block_cb);
2642 		flow_block_cb_add(block_cb, f);
2643 		list_add_tail(&block_cb->driver_list, &block_cb_list);
2644 		return 0;
2645 	case FLOW_BLOCK_UNBIND:
2646 		block_cb = flow_block_cb_lookup(f->block, cb, port->dev);
2647 		if (!block_cb)
2648 			return -ENOENT;
2649 
2650 		if (!flow_block_cb_decref(block_cb)) {
2651 			flow_block_cb_remove(block_cb, f);
2652 			list_del(&block_cb->driver_list);
2653 		}
2654 		return 0;
2655 	default:
2656 		return -EOPNOTSUPP;
2657 	}
2658 }
2659 
2660 static void airoha_tc_remove_htb_queue(struct airoha_gdm_port *port, int queue)
2661 {
2662 	struct net_device *dev = port->dev;
2663 
2664 	netif_set_real_num_tx_queues(dev, dev->real_num_tx_queues - 1);
2665 	airoha_qdma_set_tx_rate_limit(port, queue + 1, 0, 0);
2666 	clear_bit(queue, port->qos_sq_bmap);
2667 }
2668 
2669 static int airoha_tc_htb_delete_leaf_queue(struct airoha_gdm_port *port,
2670 					   struct tc_htb_qopt_offload *opt)
2671 {
2672 	u32 channel = TC_H_MIN(opt->classid) % AIROHA_NUM_QOS_CHANNELS;
2673 
2674 	if (!test_bit(channel, port->qos_sq_bmap)) {
2675 		NL_SET_ERR_MSG_MOD(opt->extack, "invalid queue id");
2676 		return -EINVAL;
2677 	}
2678 
2679 	airoha_tc_remove_htb_queue(port, channel);
2680 
2681 	return 0;
2682 }
2683 
2684 static int airoha_tc_htb_destroy(struct airoha_gdm_port *port)
2685 {
2686 	int q;
2687 
2688 	for_each_set_bit(q, port->qos_sq_bmap, AIROHA_NUM_QOS_CHANNELS)
2689 		airoha_tc_remove_htb_queue(port, q);
2690 
2691 	return 0;
2692 }
2693 
2694 static int airoha_tc_get_htb_get_leaf_queue(struct airoha_gdm_port *port,
2695 					    struct tc_htb_qopt_offload *opt)
2696 {
2697 	u32 channel = TC_H_MIN(opt->classid) % AIROHA_NUM_QOS_CHANNELS;
2698 
2699 	if (!test_bit(channel, port->qos_sq_bmap)) {
2700 		NL_SET_ERR_MSG_MOD(opt->extack, "invalid queue id");
2701 		return -EINVAL;
2702 	}
2703 
2704 	opt->qid = AIROHA_NUM_TX_RING + channel;
2705 
2706 	return 0;
2707 }
2708 
2709 static int airoha_tc_setup_qdisc_htb(struct airoha_gdm_port *port,
2710 				     struct tc_htb_qopt_offload *opt)
2711 {
2712 	switch (opt->command) {
2713 	case TC_HTB_CREATE:
2714 		break;
2715 	case TC_HTB_DESTROY:
2716 		return airoha_tc_htb_destroy(port);
2717 	case TC_HTB_NODE_MODIFY:
2718 	case TC_HTB_LEAF_ALLOC_QUEUE:
2719 		return airoha_tc_htb_alloc_leaf_queue(port, opt);
2720 	case TC_HTB_LEAF_DEL:
2721 	case TC_HTB_LEAF_DEL_LAST:
2722 	case TC_HTB_LEAF_DEL_LAST_FORCE:
2723 		return airoha_tc_htb_delete_leaf_queue(port, opt);
2724 	case TC_HTB_LEAF_QUERY_QUEUE:
2725 		return airoha_tc_get_htb_get_leaf_queue(port, opt);
2726 	default:
2727 		return -EOPNOTSUPP;
2728 	}
2729 
2730 	return 0;
2731 }
2732 
2733 static int airoha_dev_tc_setup(struct net_device *dev, enum tc_setup_type type,
2734 			       void *type_data)
2735 {
2736 	struct airoha_gdm_port *port = netdev_priv(dev);
2737 
2738 	switch (type) {
2739 	case TC_SETUP_QDISC_ETS:
2740 		return airoha_tc_setup_qdisc_ets(port, type_data);
2741 	case TC_SETUP_QDISC_HTB:
2742 		return airoha_tc_setup_qdisc_htb(port, type_data);
2743 	case TC_SETUP_BLOCK:
2744 	case TC_SETUP_FT:
2745 		return airoha_dev_setup_tc_block(port, type_data);
2746 	default:
2747 		return -EOPNOTSUPP;
2748 	}
2749 }
2750 
2751 static const struct net_device_ops airoha_netdev_ops = {
2752 	.ndo_init		= airoha_dev_init,
2753 	.ndo_open		= airoha_dev_open,
2754 	.ndo_stop		= airoha_dev_stop,
2755 	.ndo_change_mtu		= airoha_dev_change_mtu,
2756 	.ndo_select_queue	= airoha_dev_select_queue,
2757 	.ndo_start_xmit		= airoha_dev_xmit,
2758 	.ndo_get_stats64        = airoha_dev_get_stats64,
2759 	.ndo_set_mac_address	= airoha_dev_set_macaddr,
2760 	.ndo_setup_tc		= airoha_dev_tc_setup,
2761 };
2762 
2763 static const struct ethtool_ops airoha_ethtool_ops = {
2764 	.get_drvinfo		= airoha_ethtool_get_drvinfo,
2765 	.get_eth_mac_stats      = airoha_ethtool_get_mac_stats,
2766 	.get_rmon_stats		= airoha_ethtool_get_rmon_stats,
2767 };
2768 
2769 static int airoha_metadata_dst_alloc(struct airoha_gdm_port *port)
2770 {
2771 	int i;
2772 
2773 	for (i = 0; i < ARRAY_SIZE(port->dsa_meta); i++) {
2774 		struct metadata_dst *md_dst;
2775 
2776 		md_dst = metadata_dst_alloc(0, METADATA_HW_PORT_MUX,
2777 					    GFP_KERNEL);
2778 		if (!md_dst)
2779 			return -ENOMEM;
2780 
2781 		md_dst->u.port_info.port_id = i;
2782 		port->dsa_meta[i] = md_dst;
2783 	}
2784 
2785 	return 0;
2786 }
2787 
2788 static void airoha_metadata_dst_free(struct airoha_gdm_port *port)
2789 {
2790 	int i;
2791 
2792 	for (i = 0; i < ARRAY_SIZE(port->dsa_meta); i++) {
2793 		if (!port->dsa_meta[i])
2794 			continue;
2795 
2796 		metadata_dst_free(port->dsa_meta[i]);
2797 	}
2798 }
2799 
2800 bool airoha_is_valid_gdm_port(struct airoha_eth *eth,
2801 			      struct airoha_gdm_port *port)
2802 {
2803 	int i;
2804 
2805 	for (i = 0; i < ARRAY_SIZE(eth->ports); i++) {
2806 		if (eth->ports[i] == port)
2807 			return true;
2808 	}
2809 
2810 	return false;
2811 }
2812 
2813 static int airoha_alloc_gdm_port(struct airoha_eth *eth,
2814 				 struct device_node *np, int index)
2815 {
2816 	const __be32 *id_ptr = of_get_property(np, "reg", NULL);
2817 	struct airoha_gdm_port *port;
2818 	struct airoha_qdma *qdma;
2819 	struct net_device *dev;
2820 	int err, p;
2821 	u32 id;
2822 
2823 	if (!id_ptr) {
2824 		dev_err(eth->dev, "missing gdm port id\n");
2825 		return -EINVAL;
2826 	}
2827 
2828 	id = be32_to_cpup(id_ptr);
2829 	p = id - 1;
2830 
2831 	if (!id || id > ARRAY_SIZE(eth->ports)) {
2832 		dev_err(eth->dev, "invalid gdm port id: %d\n", id);
2833 		return -EINVAL;
2834 	}
2835 
2836 	if (eth->ports[p]) {
2837 		dev_err(eth->dev, "duplicate gdm port id: %d\n", id);
2838 		return -EINVAL;
2839 	}
2840 
2841 	dev = devm_alloc_etherdev_mqs(eth->dev, sizeof(*port),
2842 				      AIROHA_NUM_NETDEV_TX_RINGS,
2843 				      AIROHA_NUM_RX_RING);
2844 	if (!dev) {
2845 		dev_err(eth->dev, "alloc_etherdev failed\n");
2846 		return -ENOMEM;
2847 	}
2848 
2849 	qdma = &eth->qdma[index % AIROHA_MAX_NUM_QDMA];
2850 	dev->netdev_ops = &airoha_netdev_ops;
2851 	dev->ethtool_ops = &airoha_ethtool_ops;
2852 	dev->max_mtu = AIROHA_MAX_MTU;
2853 	dev->watchdog_timeo = 5 * HZ;
2854 	dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_RXCSUM |
2855 			   NETIF_F_TSO6 | NETIF_F_IPV6_CSUM |
2856 			   NETIF_F_SG | NETIF_F_TSO |
2857 			   NETIF_F_HW_TC;
2858 	dev->features |= dev->hw_features;
2859 	dev->vlan_features = dev->hw_features;
2860 	dev->dev.of_node = np;
2861 	dev->irq = qdma->irq_banks[0].irq;
2862 	SET_NETDEV_DEV(dev, eth->dev);
2863 
2864 	/* reserve hw queues for HTB offloading */
2865 	err = netif_set_real_num_tx_queues(dev, AIROHA_NUM_TX_RING);
2866 	if (err)
2867 		return err;
2868 
2869 	err = of_get_ethdev_address(np, dev);
2870 	if (err) {
2871 		if (err == -EPROBE_DEFER)
2872 			return err;
2873 
2874 		eth_hw_addr_random(dev);
2875 		dev_info(eth->dev, "generated random MAC address %pM\n",
2876 			 dev->dev_addr);
2877 	}
2878 
2879 	port = netdev_priv(dev);
2880 	u64_stats_init(&port->stats.syncp);
2881 	spin_lock_init(&port->stats.lock);
2882 	port->qdma = qdma;
2883 	port->dev = dev;
2884 	port->id = id;
2885 	eth->ports[p] = port;
2886 
2887 	err = airoha_metadata_dst_alloc(port);
2888 	if (err)
2889 		return err;
2890 
2891 	err = register_netdev(dev);
2892 	if (err)
2893 		goto free_metadata_dst;
2894 
2895 	return 0;
2896 
2897 free_metadata_dst:
2898 	airoha_metadata_dst_free(port);
2899 	return err;
2900 }
2901 
2902 static int airoha_probe(struct platform_device *pdev)
2903 {
2904 	struct device_node *np;
2905 	struct airoha_eth *eth;
2906 	int i, err;
2907 
2908 	eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
2909 	if (!eth)
2910 		return -ENOMEM;
2911 
2912 	eth->dev = &pdev->dev;
2913 
2914 	err = dma_set_mask_and_coherent(eth->dev, DMA_BIT_MASK(32));
2915 	if (err) {
2916 		dev_err(eth->dev, "failed configuring DMA mask\n");
2917 		return err;
2918 	}
2919 
2920 	eth->fe_regs = devm_platform_ioremap_resource_byname(pdev, "fe");
2921 	if (IS_ERR(eth->fe_regs))
2922 		return dev_err_probe(eth->dev, PTR_ERR(eth->fe_regs),
2923 				     "failed to iomap fe regs\n");
2924 
2925 	eth->rsts[0].id = "fe";
2926 	eth->rsts[1].id = "pdma";
2927 	eth->rsts[2].id = "qdma";
2928 	err = devm_reset_control_bulk_get_exclusive(eth->dev,
2929 						    ARRAY_SIZE(eth->rsts),
2930 						    eth->rsts);
2931 	if (err) {
2932 		dev_err(eth->dev, "failed to get bulk reset lines\n");
2933 		return err;
2934 	}
2935 
2936 	eth->xsi_rsts[0].id = "xsi-mac";
2937 	eth->xsi_rsts[1].id = "hsi0-mac";
2938 	eth->xsi_rsts[2].id = "hsi1-mac";
2939 	eth->xsi_rsts[3].id = "hsi-mac";
2940 	eth->xsi_rsts[4].id = "xfp-mac";
2941 	err = devm_reset_control_bulk_get_exclusive(eth->dev,
2942 						    ARRAY_SIZE(eth->xsi_rsts),
2943 						    eth->xsi_rsts);
2944 	if (err) {
2945 		dev_err(eth->dev, "failed to get bulk xsi reset lines\n");
2946 		return err;
2947 	}
2948 
2949 	eth->napi_dev = alloc_netdev_dummy(0);
2950 	if (!eth->napi_dev)
2951 		return -ENOMEM;
2952 
2953 	/* Enable threaded NAPI by default */
2954 	eth->napi_dev->threaded = true;
2955 	strscpy(eth->napi_dev->name, "qdma_eth", sizeof(eth->napi_dev->name));
2956 	platform_set_drvdata(pdev, eth);
2957 
2958 	err = airoha_hw_init(pdev, eth);
2959 	if (err)
2960 		goto error_hw_cleanup;
2961 
2962 	for (i = 0; i < ARRAY_SIZE(eth->qdma); i++)
2963 		airoha_qdma_start_napi(&eth->qdma[i]);
2964 
2965 	i = 0;
2966 	for_each_child_of_node(pdev->dev.of_node, np) {
2967 		if (!of_device_is_compatible(np, "airoha,eth-mac"))
2968 			continue;
2969 
2970 		if (!of_device_is_available(np))
2971 			continue;
2972 
2973 		err = airoha_alloc_gdm_port(eth, np, i++);
2974 		if (err) {
2975 			of_node_put(np);
2976 			goto error_napi_stop;
2977 		}
2978 	}
2979 
2980 	return 0;
2981 
2982 error_napi_stop:
2983 	for (i = 0; i < ARRAY_SIZE(eth->qdma); i++)
2984 		airoha_qdma_stop_napi(&eth->qdma[i]);
2985 	airoha_ppe_deinit(eth);
2986 error_hw_cleanup:
2987 	for (i = 0; i < ARRAY_SIZE(eth->qdma); i++)
2988 		airoha_hw_cleanup(&eth->qdma[i]);
2989 
2990 	for (i = 0; i < ARRAY_SIZE(eth->ports); i++) {
2991 		struct airoha_gdm_port *port = eth->ports[i];
2992 
2993 		if (port && port->dev->reg_state == NETREG_REGISTERED) {
2994 			unregister_netdev(port->dev);
2995 			airoha_metadata_dst_free(port);
2996 		}
2997 	}
2998 	free_netdev(eth->napi_dev);
2999 	platform_set_drvdata(pdev, NULL);
3000 
3001 	return err;
3002 }
3003 
3004 static void airoha_remove(struct platform_device *pdev)
3005 {
3006 	struct airoha_eth *eth = platform_get_drvdata(pdev);
3007 	int i;
3008 
3009 	for (i = 0; i < ARRAY_SIZE(eth->qdma); i++) {
3010 		airoha_qdma_stop_napi(&eth->qdma[i]);
3011 		airoha_hw_cleanup(&eth->qdma[i]);
3012 	}
3013 
3014 	for (i = 0; i < ARRAY_SIZE(eth->ports); i++) {
3015 		struct airoha_gdm_port *port = eth->ports[i];
3016 
3017 		if (!port)
3018 			continue;
3019 
3020 		airoha_dev_stop(port->dev);
3021 		unregister_netdev(port->dev);
3022 		airoha_metadata_dst_free(port);
3023 	}
3024 	free_netdev(eth->napi_dev);
3025 
3026 	airoha_ppe_deinit(eth);
3027 	platform_set_drvdata(pdev, NULL);
3028 }
3029 
3030 static const struct of_device_id of_airoha_match[] = {
3031 	{ .compatible = "airoha,en7581-eth" },
3032 	{ /* sentinel */ }
3033 };
3034 MODULE_DEVICE_TABLE(of, of_airoha_match);
3035 
3036 static struct platform_driver airoha_driver = {
3037 	.probe = airoha_probe,
3038 	.remove = airoha_remove,
3039 	.driver = {
3040 		.name = KBUILD_MODNAME,
3041 		.of_match_table = of_airoha_match,
3042 	},
3043 };
3044 module_platform_driver(airoha_driver);
3045 
3046 MODULE_LICENSE("GPL");
3047 MODULE_AUTHOR("Lorenzo Bianconi <lorenzo@kernel.org>");
3048 MODULE_DESCRIPTION("Ethernet driver for Airoha SoC");
3049