xref: /linux/drivers/net/dsa/sja1105/sja1105_main.c (revision 65aa371ea52a92dd10826a2ea74bd2c395ee90a8)
1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
3  * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
4  */
5 
6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7 
8 #include <linux/delay.h>
9 #include <linux/module.h>
10 #include <linux/printk.h>
11 #include <linux/spi/spi.h>
12 #include <linux/errno.h>
13 #include <linux/gpio/consumer.h>
14 #include <linux/phylink.h>
15 #include <linux/of.h>
16 #include <linux/of_net.h>
17 #include <linux/of_mdio.h>
18 #include <linux/of_device.h>
19 #include <linux/pcs/pcs-xpcs.h>
20 #include <linux/netdev_features.h>
21 #include <linux/netdevice.h>
22 #include <linux/if_bridge.h>
23 #include <linux/if_ether.h>
24 #include <linux/dsa/8021q.h>
25 #include "sja1105.h"
26 #include "sja1105_tas.h"
27 
28 #define SJA1105_UNKNOWN_MULTICAST	0x010000000000ull
29 
30 /* Configure the optional reset pin and bring up switch */
31 static int sja1105_hw_reset(struct device *dev, unsigned int pulse_len,
32 			    unsigned int startup_delay)
33 {
34 	struct gpio_desc *gpio;
35 
36 	gpio = gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
37 	if (IS_ERR(gpio))
38 		return PTR_ERR(gpio);
39 
40 	if (!gpio)
41 		return 0;
42 
43 	gpiod_set_value_cansleep(gpio, 1);
44 	/* Wait for minimum reset pulse length */
45 	msleep(pulse_len);
46 	gpiod_set_value_cansleep(gpio, 0);
47 	/* Wait until chip is ready after reset */
48 	msleep(startup_delay);
49 
50 	gpiod_put(gpio);
51 
52 	return 0;
53 }
54 
55 static void
56 sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd,
57 			   int from, int to, bool allow)
58 {
59 	if (allow)
60 		l2_fwd[from].reach_port |= BIT(to);
61 	else
62 		l2_fwd[from].reach_port &= ~BIT(to);
63 }
64 
65 static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd,
66 				int from, int to)
67 {
68 	return !!(l2_fwd[from].reach_port & BIT(to));
69 }
70 
71 static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid)
72 {
73 	struct sja1105_vlan_lookup_entry *vlan;
74 	int count, i;
75 
76 	vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
77 	count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count;
78 
79 	for (i = 0; i < count; i++)
80 		if (vlan[i].vlanid == vid)
81 			return i;
82 
83 	/* Return an invalid entry index if not found */
84 	return -1;
85 }
86 
87 static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop)
88 {
89 	struct sja1105_private *priv = ds->priv;
90 	struct sja1105_mac_config_entry *mac;
91 
92 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
93 
94 	if (mac[port].drpuntag == drop)
95 		return 0;
96 
97 	mac[port].drpuntag = drop;
98 
99 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
100 					    &mac[port], true);
101 }
102 
103 static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid)
104 {
105 	struct sja1105_mac_config_entry *mac;
106 
107 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
108 
109 	if (mac[port].vlanid == pvid)
110 		return 0;
111 
112 	mac[port].vlanid = pvid;
113 
114 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
115 					    &mac[port], true);
116 }
117 
118 static int sja1105_commit_pvid(struct dsa_switch *ds, int port)
119 {
120 	struct dsa_port *dp = dsa_to_port(ds, port);
121 	struct sja1105_private *priv = ds->priv;
122 	struct sja1105_vlan_lookup_entry *vlan;
123 	bool drop_untagged = false;
124 	int match, rc;
125 	u16 pvid;
126 
127 	if (dp->bridge_dev && br_vlan_enabled(dp->bridge_dev))
128 		pvid = priv->bridge_pvid[port];
129 	else
130 		pvid = priv->tag_8021q_pvid[port];
131 
132 	rc = sja1105_pvid_apply(priv, port, pvid);
133 	if (rc)
134 		return rc;
135 
136 	/* Only force dropping of untagged packets when the port is under a
137 	 * VLAN-aware bridge. When the tag_8021q pvid is used, we are
138 	 * deliberately removing the RX VLAN from the port's VMEMB_PORT list,
139 	 * to prevent DSA tag spoofing from the link partner. Untagged packets
140 	 * are the only ones that should be received with tag_8021q, so
141 	 * definitely don't drop them.
142 	 */
143 	if (pvid == priv->bridge_pvid[port]) {
144 		vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
145 
146 		match = sja1105_is_vlan_configured(priv, pvid);
147 
148 		if (match < 0 || !(vlan[match].vmemb_port & BIT(port)))
149 			drop_untagged = true;
150 	}
151 
152 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
153 		drop_untagged = true;
154 
155 	return sja1105_drop_untagged(ds, port, drop_untagged);
156 }
157 
158 static int sja1105_init_mac_settings(struct sja1105_private *priv)
159 {
160 	struct sja1105_mac_config_entry default_mac = {
161 		/* Enable all 8 priority queues on egress.
162 		 * Every queue i holds top[i] - base[i] frames.
163 		 * Sum of top[i] - base[i] is 511 (max hardware limit).
164 		 */
165 		.top  = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
166 		.base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
167 		.enabled = {true, true, true, true, true, true, true, true},
168 		/* Keep standard IFG of 12 bytes on egress. */
169 		.ifg = 0,
170 		/* Always put the MAC speed in automatic mode, where it can be
171 		 * adjusted at runtime by PHYLINK.
172 		 */
173 		.speed = priv->info->port_speed[SJA1105_SPEED_AUTO],
174 		/* No static correction for 1-step 1588 events */
175 		.tp_delin = 0,
176 		.tp_delout = 0,
177 		/* Disable aging for critical TTEthernet traffic */
178 		.maxage = 0xFF,
179 		/* Internal VLAN (pvid) to apply to untagged ingress */
180 		.vlanprio = 0,
181 		.vlanid = 1,
182 		.ing_mirr = false,
183 		.egr_mirr = false,
184 		/* Don't drop traffic with other EtherType than ETH_P_IP */
185 		.drpnona664 = false,
186 		/* Don't drop double-tagged traffic */
187 		.drpdtag = false,
188 		/* Don't drop untagged traffic */
189 		.drpuntag = false,
190 		/* Don't retag 802.1p (VID 0) traffic with the pvid */
191 		.retag = false,
192 		/* Disable learning and I/O on user ports by default -
193 		 * STP will enable it.
194 		 */
195 		.dyn_learn = false,
196 		.egress = false,
197 		.ingress = false,
198 	};
199 	struct sja1105_mac_config_entry *mac;
200 	struct dsa_switch *ds = priv->ds;
201 	struct sja1105_table *table;
202 	struct dsa_port *dp;
203 
204 	table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG];
205 
206 	/* Discard previous MAC Configuration Table */
207 	if (table->entry_count) {
208 		kfree(table->entries);
209 		table->entry_count = 0;
210 	}
211 
212 	table->entries = kcalloc(table->ops->max_entry_count,
213 				 table->ops->unpacked_entry_size, GFP_KERNEL);
214 	if (!table->entries)
215 		return -ENOMEM;
216 
217 	table->entry_count = table->ops->max_entry_count;
218 
219 	mac = table->entries;
220 
221 	list_for_each_entry(dp, &ds->dst->ports, list) {
222 		if (dp->ds != ds)
223 			continue;
224 
225 		mac[dp->index] = default_mac;
226 
227 		/* Let sja1105_bridge_stp_state_set() keep address learning
228 		 * enabled for the DSA ports. CPU ports use software-assisted
229 		 * learning to ensure that only FDB entries belonging to the
230 		 * bridge are learned, and that they are learned towards all
231 		 * CPU ports in a cross-chip topology if multiple CPU ports
232 		 * exist.
233 		 */
234 		if (dsa_port_is_dsa(dp))
235 			dp->learning = true;
236 
237 		/* Disallow untagged packets from being received on the
238 		 * CPU and DSA ports.
239 		 */
240 		if (dsa_port_is_cpu(dp) || dsa_port_is_dsa(dp))
241 			mac[dp->index].drpuntag = true;
242 	}
243 
244 	return 0;
245 }
246 
247 static int sja1105_init_mii_settings(struct sja1105_private *priv)
248 {
249 	struct device *dev = &priv->spidev->dev;
250 	struct sja1105_xmii_params_entry *mii;
251 	struct dsa_switch *ds = priv->ds;
252 	struct sja1105_table *table;
253 	int i;
254 
255 	table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS];
256 
257 	/* Discard previous xMII Mode Parameters Table */
258 	if (table->entry_count) {
259 		kfree(table->entries);
260 		table->entry_count = 0;
261 	}
262 
263 	table->entries = kcalloc(table->ops->max_entry_count,
264 				 table->ops->unpacked_entry_size, GFP_KERNEL);
265 	if (!table->entries)
266 		return -ENOMEM;
267 
268 	/* Override table based on PHYLINK DT bindings */
269 	table->entry_count = table->ops->max_entry_count;
270 
271 	mii = table->entries;
272 
273 	for (i = 0; i < ds->num_ports; i++) {
274 		sja1105_mii_role_t role = XMII_MAC;
275 
276 		if (dsa_is_unused_port(priv->ds, i))
277 			continue;
278 
279 		switch (priv->phy_mode[i]) {
280 		case PHY_INTERFACE_MODE_INTERNAL:
281 			if (priv->info->internal_phy[i] == SJA1105_NO_PHY)
282 				goto unsupported;
283 
284 			mii->xmii_mode[i] = XMII_MODE_MII;
285 			if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX)
286 				mii->special[i] = true;
287 
288 			break;
289 		case PHY_INTERFACE_MODE_REVMII:
290 			role = XMII_PHY;
291 			fallthrough;
292 		case PHY_INTERFACE_MODE_MII:
293 			if (!priv->info->supports_mii[i])
294 				goto unsupported;
295 
296 			mii->xmii_mode[i] = XMII_MODE_MII;
297 			break;
298 		case PHY_INTERFACE_MODE_REVRMII:
299 			role = XMII_PHY;
300 			fallthrough;
301 		case PHY_INTERFACE_MODE_RMII:
302 			if (!priv->info->supports_rmii[i])
303 				goto unsupported;
304 
305 			mii->xmii_mode[i] = XMII_MODE_RMII;
306 			break;
307 		case PHY_INTERFACE_MODE_RGMII:
308 		case PHY_INTERFACE_MODE_RGMII_ID:
309 		case PHY_INTERFACE_MODE_RGMII_RXID:
310 		case PHY_INTERFACE_MODE_RGMII_TXID:
311 			if (!priv->info->supports_rgmii[i])
312 				goto unsupported;
313 
314 			mii->xmii_mode[i] = XMII_MODE_RGMII;
315 			break;
316 		case PHY_INTERFACE_MODE_SGMII:
317 			if (!priv->info->supports_sgmii[i])
318 				goto unsupported;
319 
320 			mii->xmii_mode[i] = XMII_MODE_SGMII;
321 			mii->special[i] = true;
322 			break;
323 		case PHY_INTERFACE_MODE_2500BASEX:
324 			if (!priv->info->supports_2500basex[i])
325 				goto unsupported;
326 
327 			mii->xmii_mode[i] = XMII_MODE_SGMII;
328 			mii->special[i] = true;
329 			break;
330 unsupported:
331 		default:
332 			dev_err(dev, "Unsupported PHY mode %s on port %d!\n",
333 				phy_modes(priv->phy_mode[i]), i);
334 			return -EINVAL;
335 		}
336 
337 		mii->phy_mac[i] = role;
338 	}
339 	return 0;
340 }
341 
342 static int sja1105_init_static_fdb(struct sja1105_private *priv)
343 {
344 	struct sja1105_l2_lookup_entry *l2_lookup;
345 	struct sja1105_table *table;
346 	int port;
347 
348 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
349 
350 	/* We only populate the FDB table through dynamic L2 Address Lookup
351 	 * entries, except for a special entry at the end which is a catch-all
352 	 * for unknown multicast and will be used to control flooding domain.
353 	 */
354 	if (table->entry_count) {
355 		kfree(table->entries);
356 		table->entry_count = 0;
357 	}
358 
359 	if (!priv->info->can_limit_mcast_flood)
360 		return 0;
361 
362 	table->entries = kcalloc(1, table->ops->unpacked_entry_size,
363 				 GFP_KERNEL);
364 	if (!table->entries)
365 		return -ENOMEM;
366 
367 	table->entry_count = 1;
368 	l2_lookup = table->entries;
369 
370 	/* All L2 multicast addresses have an odd first octet */
371 	l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST;
372 	l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST;
373 	l2_lookup[0].lockeds = true;
374 	l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1;
375 
376 	/* Flood multicast to every port by default */
377 	for (port = 0; port < priv->ds->num_ports; port++)
378 		if (!dsa_is_unused_port(priv->ds, port))
379 			l2_lookup[0].destports |= BIT(port);
380 
381 	return 0;
382 }
383 
384 static int sja1105_init_l2_lookup_params(struct sja1105_private *priv)
385 {
386 	struct sja1105_l2_lookup_params_entry default_l2_lookup_params = {
387 		/* Learned FDB entries are forgotten after 300 seconds */
388 		.maxage = SJA1105_AGEING_TIME_MS(300000),
389 		/* All entries within a FDB bin are available for learning */
390 		.dyn_tbsz = SJA1105ET_FDB_BIN_SIZE,
391 		/* And the P/Q/R/S equivalent setting: */
392 		.start_dynspc = 0,
393 		/* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
394 		.poly = 0x97,
395 		/* This selects between Independent VLAN Learning (IVL) and
396 		 * Shared VLAN Learning (SVL)
397 		 */
398 		.shared_learn = true,
399 		/* Don't discard management traffic based on ENFPORT -
400 		 * we don't perform SMAC port enforcement anyway, so
401 		 * what we are setting here doesn't matter.
402 		 */
403 		.no_enf_hostprt = false,
404 		/* Don't learn SMAC for mac_fltres1 and mac_fltres0.
405 		 * Maybe correlate with no_linklocal_learn from bridge driver?
406 		 */
407 		.no_mgmt_learn = true,
408 		/* P/Q/R/S only */
409 		.use_static = true,
410 		/* Dynamically learned FDB entries can overwrite other (older)
411 		 * dynamic FDB entries
412 		 */
413 		.owr_dyn = true,
414 		.drpnolearn = true,
415 	};
416 	struct dsa_switch *ds = priv->ds;
417 	int port, num_used_ports = 0;
418 	struct sja1105_table *table;
419 	u64 max_fdb_entries;
420 
421 	for (port = 0; port < ds->num_ports; port++)
422 		if (!dsa_is_unused_port(ds, port))
423 			num_used_ports++;
424 
425 	max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports;
426 
427 	for (port = 0; port < ds->num_ports; port++) {
428 		if (dsa_is_unused_port(ds, port))
429 			continue;
430 
431 		default_l2_lookup_params.maxaddrp[port] = max_fdb_entries;
432 	}
433 
434 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
435 
436 	if (table->entry_count) {
437 		kfree(table->entries);
438 		table->entry_count = 0;
439 	}
440 
441 	table->entries = kcalloc(table->ops->max_entry_count,
442 				 table->ops->unpacked_entry_size, GFP_KERNEL);
443 	if (!table->entries)
444 		return -ENOMEM;
445 
446 	table->entry_count = table->ops->max_entry_count;
447 
448 	/* This table only has a single entry */
449 	((struct sja1105_l2_lookup_params_entry *)table->entries)[0] =
450 				default_l2_lookup_params;
451 
452 	return 0;
453 }
454 
455 /* Set up a default VLAN for untagged traffic injected from the CPU
456  * using management routes (e.g. STP, PTP) as opposed to tag_8021q.
457  * All DT-defined ports are members of this VLAN, and there are no
458  * restrictions on forwarding (since the CPU selects the destination).
459  * Frames from this VLAN will always be transmitted as untagged, and
460  * neither the bridge nor the 8021q module cannot create this VLAN ID.
461  */
462 static int sja1105_init_static_vlan(struct sja1105_private *priv)
463 {
464 	struct sja1105_table *table;
465 	struct sja1105_vlan_lookup_entry pvid = {
466 		.type_entry = SJA1110_VLAN_D_TAG,
467 		.ving_mirr = 0,
468 		.vegr_mirr = 0,
469 		.vmemb_port = 0,
470 		.vlan_bc = 0,
471 		.tag_port = 0,
472 		.vlanid = SJA1105_DEFAULT_VLAN,
473 	};
474 	struct dsa_switch *ds = priv->ds;
475 	int port;
476 
477 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
478 
479 	if (table->entry_count) {
480 		kfree(table->entries);
481 		table->entry_count = 0;
482 	}
483 
484 	table->entries = kzalloc(table->ops->unpacked_entry_size,
485 				 GFP_KERNEL);
486 	if (!table->entries)
487 		return -ENOMEM;
488 
489 	table->entry_count = 1;
490 
491 	for (port = 0; port < ds->num_ports; port++) {
492 		if (dsa_is_unused_port(ds, port))
493 			continue;
494 
495 		pvid.vmemb_port |= BIT(port);
496 		pvid.vlan_bc |= BIT(port);
497 		pvid.tag_port &= ~BIT(port);
498 
499 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
500 			priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN;
501 			priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN;
502 		}
503 	}
504 
505 	((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid;
506 	return 0;
507 }
508 
509 static int sja1105_init_l2_forwarding(struct sja1105_private *priv)
510 {
511 	struct sja1105_l2_forwarding_entry *l2fwd;
512 	struct dsa_switch *ds = priv->ds;
513 	struct dsa_switch_tree *dst;
514 	struct sja1105_table *table;
515 	struct dsa_link *dl;
516 	int port, tc;
517 	int from, to;
518 
519 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING];
520 
521 	if (table->entry_count) {
522 		kfree(table->entries);
523 		table->entry_count = 0;
524 	}
525 
526 	table->entries = kcalloc(table->ops->max_entry_count,
527 				 table->ops->unpacked_entry_size, GFP_KERNEL);
528 	if (!table->entries)
529 		return -ENOMEM;
530 
531 	table->entry_count = table->ops->max_entry_count;
532 
533 	l2fwd = table->entries;
534 
535 	/* First 5 entries in the L2 Forwarding Table define the forwarding
536 	 * rules and the VLAN PCP to ingress queue mapping.
537 	 * Set up the ingress queue mapping first.
538 	 */
539 	for (port = 0; port < ds->num_ports; port++) {
540 		if (dsa_is_unused_port(ds, port))
541 			continue;
542 
543 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
544 			l2fwd[port].vlan_pmap[tc] = tc;
545 	}
546 
547 	/* Then manage the forwarding domain for user ports. These can forward
548 	 * only to the always-on domain (CPU port and DSA links)
549 	 */
550 	for (from = 0; from < ds->num_ports; from++) {
551 		if (!dsa_is_user_port(ds, from))
552 			continue;
553 
554 		for (to = 0; to < ds->num_ports; to++) {
555 			if (!dsa_is_cpu_port(ds, to) &&
556 			    !dsa_is_dsa_port(ds, to))
557 				continue;
558 
559 			l2fwd[from].bc_domain |= BIT(to);
560 			l2fwd[from].fl_domain |= BIT(to);
561 
562 			sja1105_port_allow_traffic(l2fwd, from, to, true);
563 		}
564 	}
565 
566 	/* Then manage the forwarding domain for DSA links and CPU ports (the
567 	 * always-on domain). These can send packets to any enabled port except
568 	 * themselves.
569 	 */
570 	for (from = 0; from < ds->num_ports; from++) {
571 		if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from))
572 			continue;
573 
574 		for (to = 0; to < ds->num_ports; to++) {
575 			if (dsa_is_unused_port(ds, to))
576 				continue;
577 
578 			if (from == to)
579 				continue;
580 
581 			l2fwd[from].bc_domain |= BIT(to);
582 			l2fwd[from].fl_domain |= BIT(to);
583 
584 			sja1105_port_allow_traffic(l2fwd, from, to, true);
585 		}
586 	}
587 
588 	/* In odd topologies ("H" connections where there is a DSA link to
589 	 * another switch which also has its own CPU port), TX packets can loop
590 	 * back into the system (they are flooded from CPU port 1 to the DSA
591 	 * link, and from there to CPU port 2). Prevent this from happening by
592 	 * cutting RX from DSA links towards our CPU port, if the remote switch
593 	 * has its own CPU port and therefore doesn't need ours for network
594 	 * stack termination.
595 	 */
596 	dst = ds->dst;
597 
598 	list_for_each_entry(dl, &dst->rtable, list) {
599 		if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp)
600 			continue;
601 
602 		from = dl->dp->index;
603 		to = dsa_upstream_port(ds, from);
604 
605 		dev_warn(ds->dev,
606 			 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n",
607 			 from, to);
608 
609 		sja1105_port_allow_traffic(l2fwd, from, to, false);
610 
611 		l2fwd[from].bc_domain &= ~BIT(to);
612 		l2fwd[from].fl_domain &= ~BIT(to);
613 	}
614 
615 	/* Finally, manage the egress flooding domain. All ports start up with
616 	 * flooding enabled, including the CPU port and DSA links.
617 	 */
618 	for (port = 0; port < ds->num_ports; port++) {
619 		if (dsa_is_unused_port(ds, port))
620 			continue;
621 
622 		priv->ucast_egress_floods |= BIT(port);
623 		priv->bcast_egress_floods |= BIT(port);
624 	}
625 
626 	/* Next 8 entries define VLAN PCP mapping from ingress to egress.
627 	 * Create a one-to-one mapping.
628 	 */
629 	for (tc = 0; tc < SJA1105_NUM_TC; tc++) {
630 		for (port = 0; port < ds->num_ports; port++) {
631 			if (dsa_is_unused_port(ds, port))
632 				continue;
633 
634 			l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc;
635 		}
636 
637 		l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true;
638 	}
639 
640 	return 0;
641 }
642 
643 static int sja1110_init_pcp_remapping(struct sja1105_private *priv)
644 {
645 	struct sja1110_pcp_remapping_entry *pcp_remap;
646 	struct dsa_switch *ds = priv->ds;
647 	struct sja1105_table *table;
648 	int port, tc;
649 
650 	table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING];
651 
652 	/* Nothing to do for SJA1105 */
653 	if (!table->ops->max_entry_count)
654 		return 0;
655 
656 	if (table->entry_count) {
657 		kfree(table->entries);
658 		table->entry_count = 0;
659 	}
660 
661 	table->entries = kcalloc(table->ops->max_entry_count,
662 				 table->ops->unpacked_entry_size, GFP_KERNEL);
663 	if (!table->entries)
664 		return -ENOMEM;
665 
666 	table->entry_count = table->ops->max_entry_count;
667 
668 	pcp_remap = table->entries;
669 
670 	/* Repeat the configuration done for vlan_pmap */
671 	for (port = 0; port < ds->num_ports; port++) {
672 		if (dsa_is_unused_port(ds, port))
673 			continue;
674 
675 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
676 			pcp_remap[port].egrpcp[tc] = tc;
677 	}
678 
679 	return 0;
680 }
681 
682 static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv)
683 {
684 	struct sja1105_l2_forwarding_params_entry *l2fwd_params;
685 	struct sja1105_table *table;
686 
687 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
688 
689 	if (table->entry_count) {
690 		kfree(table->entries);
691 		table->entry_count = 0;
692 	}
693 
694 	table->entries = kcalloc(table->ops->max_entry_count,
695 				 table->ops->unpacked_entry_size, GFP_KERNEL);
696 	if (!table->entries)
697 		return -ENOMEM;
698 
699 	table->entry_count = table->ops->max_entry_count;
700 
701 	/* This table only has a single entry */
702 	l2fwd_params = table->entries;
703 
704 	/* Disallow dynamic reconfiguration of vlan_pmap */
705 	l2fwd_params->max_dynp = 0;
706 	/* Use a single memory partition for all ingress queues */
707 	l2fwd_params->part_spc[0] = priv->info->max_frame_mem;
708 
709 	return 0;
710 }
711 
712 void sja1105_frame_memory_partitioning(struct sja1105_private *priv)
713 {
714 	struct sja1105_l2_forwarding_params_entry *l2_fwd_params;
715 	struct sja1105_vl_forwarding_params_entry *vl_fwd_params;
716 	struct sja1105_table *table;
717 
718 	table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
719 	l2_fwd_params = table->entries;
720 	l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY;
721 
722 	/* If we have any critical-traffic virtual links, we need to reserve
723 	 * some frame buffer memory for them. At the moment, hardcode the value
724 	 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks
725 	 * remaining for best-effort traffic. TODO: figure out a more flexible
726 	 * way to perform the frame buffer partitioning.
727 	 */
728 	if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count)
729 		return;
730 
731 	table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS];
732 	vl_fwd_params = table->entries;
733 
734 	l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY;
735 	vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY;
736 }
737 
738 /* SJA1110 TDMACONFIGIDX values:
739  *
740  *      | 100 Mbps ports |  1Gbps ports  | 2.5Gbps ports | Disabled ports
741  * -----+----------------+---------------+---------------+---------------
742  *   0  |   0, [5:10]    |     [1:2]     |     [3:4]     |     retag
743  *   1  |0, [5:10], retag|     [1:2]     |     [3:4]     |       -
744  *   2  |   0, [5:10]    |  [1:3], retag |       4       |       -
745  *   3  |   0, [5:10]    |[1:2], 4, retag|       3       |       -
746  *   4  |  0, 2, [5:10]  |    1, retag   |     [3:4]     |       -
747  *   5  |  0, 1, [5:10]  |    2, retag   |     [3:4]     |       -
748  *  14  |   0, [5:10]    | [1:4], retag  |       -       |       -
749  *  15  |     [5:10]     | [0:4], retag  |       -       |       -
750  */
751 static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv)
752 {
753 	struct sja1105_general_params_entry *general_params;
754 	struct sja1105_table *table;
755 	bool port_1_is_base_tx;
756 	bool port_3_is_2500;
757 	bool port_4_is_2500;
758 	u64 tdmaconfigidx;
759 
760 	if (priv->info->device_id != SJA1110_DEVICE_ID)
761 		return;
762 
763 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
764 	general_params = table->entries;
765 
766 	/* All the settings below are "as opposed to SGMII", which is the
767 	 * other pinmuxing option.
768 	 */
769 	port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL;
770 	port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX;
771 	port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX;
772 
773 	if (port_1_is_base_tx)
774 		/* Retagging port will operate at 1 Gbps */
775 		tdmaconfigidx = 5;
776 	else if (port_3_is_2500 && port_4_is_2500)
777 		/* Retagging port will operate at 100 Mbps */
778 		tdmaconfigidx = 1;
779 	else if (port_3_is_2500)
780 		/* Retagging port will operate at 1 Gbps */
781 		tdmaconfigidx = 3;
782 	else if (port_4_is_2500)
783 		/* Retagging port will operate at 1 Gbps */
784 		tdmaconfigidx = 2;
785 	else
786 		/* Retagging port will operate at 1 Gbps */
787 		tdmaconfigidx = 14;
788 
789 	general_params->tdmaconfigidx = tdmaconfigidx;
790 }
791 
792 static int sja1105_init_topology(struct sja1105_private *priv,
793 				 struct sja1105_general_params_entry *general_params)
794 {
795 	struct dsa_switch *ds = priv->ds;
796 	int port;
797 
798 	/* The host port is the destination for traffic matching mac_fltres1
799 	 * and mac_fltres0 on all ports except itself. Default to an invalid
800 	 * value.
801 	 */
802 	general_params->host_port = ds->num_ports;
803 
804 	/* Link-local traffic received on casc_port will be forwarded
805 	 * to host_port without embedding the source port and device ID
806 	 * info in the destination MAC address, and no RX timestamps will be
807 	 * taken either (presumably because it is a cascaded port and a
808 	 * downstream SJA switch already did that).
809 	 * To disable the feature, we need to do different things depending on
810 	 * switch generation. On SJA1105 we need to set an invalid port, while
811 	 * on SJA1110 which support multiple cascaded ports, this field is a
812 	 * bitmask so it must be left zero.
813 	 */
814 	if (!priv->info->multiple_cascade_ports)
815 		general_params->casc_port = ds->num_ports;
816 
817 	for (port = 0; port < ds->num_ports; port++) {
818 		bool is_upstream = dsa_is_upstream_port(ds, port);
819 		bool is_dsa_link = dsa_is_dsa_port(ds, port);
820 
821 		/* Upstream ports can be dedicated CPU ports or
822 		 * upstream-facing DSA links
823 		 */
824 		if (is_upstream) {
825 			if (general_params->host_port == ds->num_ports) {
826 				general_params->host_port = port;
827 			} else {
828 				dev_err(ds->dev,
829 					"Port %llu is already a host port, configuring %d as one too is not supported\n",
830 					general_params->host_port, port);
831 				return -EINVAL;
832 			}
833 		}
834 
835 		/* Cascade ports are downstream-facing DSA links */
836 		if (is_dsa_link && !is_upstream) {
837 			if (priv->info->multiple_cascade_ports) {
838 				general_params->casc_port |= BIT(port);
839 			} else if (general_params->casc_port == ds->num_ports) {
840 				general_params->casc_port = port;
841 			} else {
842 				dev_err(ds->dev,
843 					"Port %llu is already a cascade port, configuring %d as one too is not supported\n",
844 					general_params->casc_port, port);
845 				return -EINVAL;
846 			}
847 		}
848 	}
849 
850 	if (general_params->host_port == ds->num_ports) {
851 		dev_err(ds->dev, "No host port configured\n");
852 		return -EINVAL;
853 	}
854 
855 	return 0;
856 }
857 
858 static int sja1105_init_general_params(struct sja1105_private *priv)
859 {
860 	struct sja1105_general_params_entry default_general_params = {
861 		/* Allow dynamic changing of the mirror port */
862 		.mirr_ptacu = true,
863 		.switchid = priv->ds->index,
864 		/* Priority queue for link-local management frames
865 		 * (both ingress to and egress from CPU - PTP, STP etc)
866 		 */
867 		.hostprio = 7,
868 		.mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A,
869 		.mac_flt1    = SJA1105_LINKLOCAL_FILTER_A_MASK,
870 		.incl_srcpt1 = false,
871 		.send_meta1  = false,
872 		.mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B,
873 		.mac_flt0    = SJA1105_LINKLOCAL_FILTER_B_MASK,
874 		.incl_srcpt0 = false,
875 		.send_meta0  = false,
876 		/* Default to an invalid value */
877 		.mirr_port = priv->ds->num_ports,
878 		/* No TTEthernet */
879 		.vllupformat = SJA1105_VL_FORMAT_PSFP,
880 		.vlmarker = 0,
881 		.vlmask = 0,
882 		/* Only update correctionField for 1-step PTP (L2 transport) */
883 		.ignore2stf = 0,
884 		/* Forcefully disable VLAN filtering by telling
885 		 * the switch that VLAN has a different EtherType.
886 		 */
887 		.tpid = ETH_P_SJA1105,
888 		.tpid2 = ETH_P_SJA1105,
889 		/* Enable the TTEthernet engine on SJA1110 */
890 		.tte_en = true,
891 		/* Set up the EtherType for control packets on SJA1110 */
892 		.header_type = ETH_P_SJA1110,
893 	};
894 	struct sja1105_general_params_entry *general_params;
895 	struct sja1105_table *table;
896 	int rc;
897 
898 	rc = sja1105_init_topology(priv, &default_general_params);
899 	if (rc)
900 		return rc;
901 
902 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
903 
904 	if (table->entry_count) {
905 		kfree(table->entries);
906 		table->entry_count = 0;
907 	}
908 
909 	table->entries = kcalloc(table->ops->max_entry_count,
910 				 table->ops->unpacked_entry_size, GFP_KERNEL);
911 	if (!table->entries)
912 		return -ENOMEM;
913 
914 	table->entry_count = table->ops->max_entry_count;
915 
916 	general_params = table->entries;
917 
918 	/* This table only has a single entry */
919 	general_params[0] = default_general_params;
920 
921 	sja1110_select_tdmaconfigidx(priv);
922 
923 	return 0;
924 }
925 
926 static int sja1105_init_avb_params(struct sja1105_private *priv)
927 {
928 	struct sja1105_avb_params_entry *avb;
929 	struct sja1105_table *table;
930 
931 	table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS];
932 
933 	/* Discard previous AVB Parameters Table */
934 	if (table->entry_count) {
935 		kfree(table->entries);
936 		table->entry_count = 0;
937 	}
938 
939 	table->entries = kcalloc(table->ops->max_entry_count,
940 				 table->ops->unpacked_entry_size, GFP_KERNEL);
941 	if (!table->entries)
942 		return -ENOMEM;
943 
944 	table->entry_count = table->ops->max_entry_count;
945 
946 	avb = table->entries;
947 
948 	/* Configure the MAC addresses for meta frames */
949 	avb->destmeta = SJA1105_META_DMAC;
950 	avb->srcmeta  = SJA1105_META_SMAC;
951 	/* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by
952 	 * default. This is because there might be boards with a hardware
953 	 * layout where enabling the pin as output might cause an electrical
954 	 * clash. On E/T the pin is always an output, which the board designers
955 	 * probably already knew, so even if there are going to be electrical
956 	 * issues, there's nothing we can do.
957 	 */
958 	avb->cas_master = false;
959 
960 	return 0;
961 }
962 
963 /* The L2 policing table is 2-stage. The table is looked up for each frame
964  * according to the ingress port, whether it was broadcast or not, and the
965  * classified traffic class (given by VLAN PCP). This portion of the lookup is
966  * fixed, and gives access to the SHARINDX, an indirection register pointing
967  * within the policing table itself, which is used to resolve the policer that
968  * will be used for this frame.
969  *
970  *  Stage 1                              Stage 2
971  * +------------+--------+              +---------------------------------+
972  * |Port 0 TC 0 |SHARINDX|              | Policer 0: Rate, Burst, MTU     |
973  * +------------+--------+              +---------------------------------+
974  * |Port 0 TC 1 |SHARINDX|              | Policer 1: Rate, Burst, MTU     |
975  * +------------+--------+              +---------------------------------+
976  *    ...                               | Policer 2: Rate, Burst, MTU     |
977  * +------------+--------+              +---------------------------------+
978  * |Port 0 TC 7 |SHARINDX|              | Policer 3: Rate, Burst, MTU     |
979  * +------------+--------+              +---------------------------------+
980  * |Port 1 TC 0 |SHARINDX|              | Policer 4: Rate, Burst, MTU     |
981  * +------------+--------+              +---------------------------------+
982  *    ...                               | Policer 5: Rate, Burst, MTU     |
983  * +------------+--------+              +---------------------------------+
984  * |Port 1 TC 7 |SHARINDX|              | Policer 6: Rate, Burst, MTU     |
985  * +------------+--------+              +---------------------------------+
986  *    ...                               | Policer 7: Rate, Burst, MTU     |
987  * +------------+--------+              +---------------------------------+
988  * |Port 4 TC 7 |SHARINDX|                 ...
989  * +------------+--------+
990  * |Port 0 BCAST|SHARINDX|                 ...
991  * +------------+--------+
992  * |Port 1 BCAST|SHARINDX|                 ...
993  * +------------+--------+
994  *    ...                                  ...
995  * +------------+--------+              +---------------------------------+
996  * |Port 4 BCAST|SHARINDX|              | Policer 44: Rate, Burst, MTU    |
997  * +------------+--------+              +---------------------------------+
998  *
999  * In this driver, we shall use policers 0-4 as statically alocated port
1000  * (matchall) policers. So we need to make the SHARINDX for all lookups
1001  * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast
1002  * lookup) equal.
1003  * The remaining policers (40) shall be dynamically allocated for flower
1004  * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff.
1005  */
1006 #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
1007 
1008 static int sja1105_init_l2_policing(struct sja1105_private *priv)
1009 {
1010 	struct sja1105_l2_policing_entry *policing;
1011 	struct dsa_switch *ds = priv->ds;
1012 	struct sja1105_table *table;
1013 	int port, tc;
1014 
1015 	table = &priv->static_config.tables[BLK_IDX_L2_POLICING];
1016 
1017 	/* Discard previous L2 Policing Table */
1018 	if (table->entry_count) {
1019 		kfree(table->entries);
1020 		table->entry_count = 0;
1021 	}
1022 
1023 	table->entries = kcalloc(table->ops->max_entry_count,
1024 				 table->ops->unpacked_entry_size, GFP_KERNEL);
1025 	if (!table->entries)
1026 		return -ENOMEM;
1027 
1028 	table->entry_count = table->ops->max_entry_count;
1029 
1030 	policing = table->entries;
1031 
1032 	/* Setup shared indices for the matchall policers */
1033 	for (port = 0; port < ds->num_ports; port++) {
1034 		int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port;
1035 		int bcast = (ds->num_ports * SJA1105_NUM_TC) + port;
1036 
1037 		for (tc = 0; tc < SJA1105_NUM_TC; tc++)
1038 			policing[port * SJA1105_NUM_TC + tc].sharindx = port;
1039 
1040 		policing[bcast].sharindx = port;
1041 		/* Only SJA1110 has multicast policers */
1042 		if (mcast <= table->ops->max_entry_count)
1043 			policing[mcast].sharindx = port;
1044 	}
1045 
1046 	/* Setup the matchall policer parameters */
1047 	for (port = 0; port < ds->num_ports; port++) {
1048 		int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
1049 
1050 		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1051 			mtu += VLAN_HLEN;
1052 
1053 		policing[port].smax = 65535; /* Burst size in bytes */
1054 		policing[port].rate = SJA1105_RATE_MBPS(1000);
1055 		policing[port].maxlen = mtu;
1056 		policing[port].partition = 0;
1057 	}
1058 
1059 	return 0;
1060 }
1061 
1062 static int sja1105_static_config_load(struct sja1105_private *priv)
1063 {
1064 	int rc;
1065 
1066 	sja1105_static_config_free(&priv->static_config);
1067 	rc = sja1105_static_config_init(&priv->static_config,
1068 					priv->info->static_ops,
1069 					priv->info->device_id);
1070 	if (rc)
1071 		return rc;
1072 
1073 	/* Build static configuration */
1074 	rc = sja1105_init_mac_settings(priv);
1075 	if (rc < 0)
1076 		return rc;
1077 	rc = sja1105_init_mii_settings(priv);
1078 	if (rc < 0)
1079 		return rc;
1080 	rc = sja1105_init_static_fdb(priv);
1081 	if (rc < 0)
1082 		return rc;
1083 	rc = sja1105_init_static_vlan(priv);
1084 	if (rc < 0)
1085 		return rc;
1086 	rc = sja1105_init_l2_lookup_params(priv);
1087 	if (rc < 0)
1088 		return rc;
1089 	rc = sja1105_init_l2_forwarding(priv);
1090 	if (rc < 0)
1091 		return rc;
1092 	rc = sja1105_init_l2_forwarding_params(priv);
1093 	if (rc < 0)
1094 		return rc;
1095 	rc = sja1105_init_l2_policing(priv);
1096 	if (rc < 0)
1097 		return rc;
1098 	rc = sja1105_init_general_params(priv);
1099 	if (rc < 0)
1100 		return rc;
1101 	rc = sja1105_init_avb_params(priv);
1102 	if (rc < 0)
1103 		return rc;
1104 	rc = sja1110_init_pcp_remapping(priv);
1105 	if (rc < 0)
1106 		return rc;
1107 
1108 	/* Send initial configuration to hardware via SPI */
1109 	return sja1105_static_config_upload(priv);
1110 }
1111 
1112 /* This is the "new way" for a MAC driver to configure its RGMII delay lines,
1113  * based on the explicit "rx-internal-delay-ps" and "tx-internal-delay-ps"
1114  * properties. It has the advantage of working with fixed links and with PHYs
1115  * that apply RGMII delays too, and the MAC driver needs not perform any
1116  * special checks.
1117  *
1118  * Previously we were acting upon the "phy-mode" property when we were
1119  * operating in fixed-link, basically acting as a PHY, but with a reversed
1120  * interpretation: PHY_INTERFACE_MODE_RGMII_TXID means that the MAC should
1121  * behave as if it is connected to a PHY which has applied RGMII delays in the
1122  * TX direction. So if anything, RX delays should have been added by the MAC,
1123  * but we were adding TX delays.
1124  *
1125  * If the "{rx,tx}-internal-delay-ps" properties are not specified, we fall
1126  * back to the legacy behavior and apply delays on fixed-link ports based on
1127  * the reverse interpretation of the phy-mode. This is a deviation from the
1128  * expected default behavior which is to simply apply no delays. To achieve
1129  * that behavior with the new bindings, it is mandatory to specify
1130  * "{rx,tx}-internal-delay-ps" with a value of 0.
1131  */
1132 static int sja1105_parse_rgmii_delays(struct sja1105_private *priv, int port,
1133 				      struct device_node *port_dn)
1134 {
1135 	phy_interface_t phy_mode = priv->phy_mode[port];
1136 	struct device *dev = &priv->spidev->dev;
1137 	int rx_delay = -1, tx_delay = -1;
1138 
1139 	if (!phy_interface_mode_is_rgmii(phy_mode))
1140 		return 0;
1141 
1142 	of_property_read_u32(port_dn, "rx-internal-delay-ps", &rx_delay);
1143 	of_property_read_u32(port_dn, "tx-internal-delay-ps", &tx_delay);
1144 
1145 	if (rx_delay == -1 && tx_delay == -1 && priv->fixed_link[port]) {
1146 		dev_warn(dev,
1147 			 "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, "
1148 			 "please update device tree to specify \"rx-internal-delay-ps\" and "
1149 			 "\"tx-internal-delay-ps\"",
1150 			 port);
1151 
1152 		if (phy_mode == PHY_INTERFACE_MODE_RGMII_RXID ||
1153 		    phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
1154 			rx_delay = 2000;
1155 
1156 		if (phy_mode == PHY_INTERFACE_MODE_RGMII_TXID ||
1157 		    phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
1158 			tx_delay = 2000;
1159 	}
1160 
1161 	if (rx_delay < 0)
1162 		rx_delay = 0;
1163 	if (tx_delay < 0)
1164 		tx_delay = 0;
1165 
1166 	if ((rx_delay || tx_delay) && !priv->info->setup_rgmii_delay) {
1167 		dev_err(dev, "Chip cannot apply RGMII delays\n");
1168 		return -EINVAL;
1169 	}
1170 
1171 	if ((rx_delay && rx_delay < SJA1105_RGMII_DELAY_MIN_PS) ||
1172 	    (tx_delay && tx_delay < SJA1105_RGMII_DELAY_MIN_PS) ||
1173 	    (rx_delay > SJA1105_RGMII_DELAY_MAX_PS) ||
1174 	    (tx_delay > SJA1105_RGMII_DELAY_MAX_PS)) {
1175 		dev_err(dev,
1176 			"port %d RGMII delay values out of range, must be between %d and %d ps\n",
1177 			port, SJA1105_RGMII_DELAY_MIN_PS, SJA1105_RGMII_DELAY_MAX_PS);
1178 		return -ERANGE;
1179 	}
1180 
1181 	priv->rgmii_rx_delay_ps[port] = rx_delay;
1182 	priv->rgmii_tx_delay_ps[port] = tx_delay;
1183 
1184 	return 0;
1185 }
1186 
1187 static int sja1105_parse_ports_node(struct sja1105_private *priv,
1188 				    struct device_node *ports_node)
1189 {
1190 	struct device *dev = &priv->spidev->dev;
1191 	struct device_node *child;
1192 
1193 	for_each_available_child_of_node(ports_node, child) {
1194 		struct device_node *phy_node;
1195 		phy_interface_t phy_mode;
1196 		u32 index;
1197 		int err;
1198 
1199 		/* Get switch port number from DT */
1200 		if (of_property_read_u32(child, "reg", &index) < 0) {
1201 			dev_err(dev, "Port number not defined in device tree "
1202 				"(property \"reg\")\n");
1203 			of_node_put(child);
1204 			return -ENODEV;
1205 		}
1206 
1207 		/* Get PHY mode from DT */
1208 		err = of_get_phy_mode(child, &phy_mode);
1209 		if (err) {
1210 			dev_err(dev, "Failed to read phy-mode or "
1211 				"phy-interface-type property for port %d\n",
1212 				index);
1213 			of_node_put(child);
1214 			return -ENODEV;
1215 		}
1216 
1217 		phy_node = of_parse_phandle(child, "phy-handle", 0);
1218 		if (!phy_node) {
1219 			if (!of_phy_is_fixed_link(child)) {
1220 				dev_err(dev, "phy-handle or fixed-link "
1221 					"properties missing!\n");
1222 				of_node_put(child);
1223 				return -ENODEV;
1224 			}
1225 			/* phy-handle is missing, but fixed-link isn't.
1226 			 * So it's a fixed link. Default to PHY role.
1227 			 */
1228 			priv->fixed_link[index] = true;
1229 		} else {
1230 			of_node_put(phy_node);
1231 		}
1232 
1233 		priv->phy_mode[index] = phy_mode;
1234 
1235 		err = sja1105_parse_rgmii_delays(priv, index, child);
1236 		if (err) {
1237 			of_node_put(child);
1238 			return err;
1239 		}
1240 	}
1241 
1242 	return 0;
1243 }
1244 
1245 static int sja1105_parse_dt(struct sja1105_private *priv)
1246 {
1247 	struct device *dev = &priv->spidev->dev;
1248 	struct device_node *switch_node = dev->of_node;
1249 	struct device_node *ports_node;
1250 	int rc;
1251 
1252 	ports_node = of_get_child_by_name(switch_node, "ports");
1253 	if (!ports_node)
1254 		ports_node = of_get_child_by_name(switch_node, "ethernet-ports");
1255 	if (!ports_node) {
1256 		dev_err(dev, "Incorrect bindings: absent \"ports\" node\n");
1257 		return -ENODEV;
1258 	}
1259 
1260 	rc = sja1105_parse_ports_node(priv, ports_node);
1261 	of_node_put(ports_node);
1262 
1263 	return rc;
1264 }
1265 
1266 /* Convert link speed from SJA1105 to ethtool encoding */
1267 static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv,
1268 					 u64 speed)
1269 {
1270 	if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS])
1271 		return SPEED_10;
1272 	if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS])
1273 		return SPEED_100;
1274 	if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS])
1275 		return SPEED_1000;
1276 	if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS])
1277 		return SPEED_2500;
1278 	return SPEED_UNKNOWN;
1279 }
1280 
1281 /* Set link speed in the MAC configuration for a specific port. */
1282 static int sja1105_adjust_port_config(struct sja1105_private *priv, int port,
1283 				      int speed_mbps)
1284 {
1285 	struct sja1105_mac_config_entry *mac;
1286 	struct device *dev = priv->ds->dev;
1287 	u64 speed;
1288 	int rc;
1289 
1290 	/* On P/Q/R/S, one can read from the device via the MAC reconfiguration
1291 	 * tables. On E/T, MAC reconfig tables are not readable, only writable.
1292 	 * We have to *know* what the MAC looks like.  For the sake of keeping
1293 	 * the code common, we'll use the static configuration tables as a
1294 	 * reasonable approximation for both E/T and P/Q/R/S.
1295 	 */
1296 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1297 
1298 	switch (speed_mbps) {
1299 	case SPEED_UNKNOWN:
1300 		/* PHYLINK called sja1105_mac_config() to inform us about
1301 		 * the state->interface, but AN has not completed and the
1302 		 * speed is not yet valid. UM10944.pdf says that setting
1303 		 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
1304 		 * ok for power consumption in case AN will never complete -
1305 		 * otherwise PHYLINK should come back with a new update.
1306 		 */
1307 		speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
1308 		break;
1309 	case SPEED_10:
1310 		speed = priv->info->port_speed[SJA1105_SPEED_10MBPS];
1311 		break;
1312 	case SPEED_100:
1313 		speed = priv->info->port_speed[SJA1105_SPEED_100MBPS];
1314 		break;
1315 	case SPEED_1000:
1316 		speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1317 		break;
1318 	case SPEED_2500:
1319 		speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1320 		break;
1321 	default:
1322 		dev_err(dev, "Invalid speed %iMbps\n", speed_mbps);
1323 		return -EINVAL;
1324 	}
1325 
1326 	/* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
1327 	 * table, since this will be used for the clocking setup, and we no
1328 	 * longer need to store it in the static config (already told hardware
1329 	 * we want auto during upload phase).
1330 	 * Actually for the SGMII port, the MAC is fixed at 1 Gbps and
1331 	 * we need to configure the PCS only (if even that).
1332 	 */
1333 	if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII)
1334 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1335 	else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX)
1336 		mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1337 	else
1338 		mac[port].speed = speed;
1339 
1340 	/* Write to the dynamic reconfiguration tables */
1341 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
1342 					  &mac[port], true);
1343 	if (rc < 0) {
1344 		dev_err(dev, "Failed to write MAC config: %d\n", rc);
1345 		return rc;
1346 	}
1347 
1348 	/* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
1349 	 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
1350 	 * RMII no change of the clock setup is required. Actually, changing
1351 	 * the clock setup does interrupt the clock signal for a certain time
1352 	 * which causes trouble for all PHYs relying on this signal.
1353 	 */
1354 	if (!phy_interface_mode_is_rgmii(priv->phy_mode[port]))
1355 		return 0;
1356 
1357 	return sja1105_clocking_setup_port(priv, port);
1358 }
1359 
1360 /* The SJA1105 MAC programming model is through the static config (the xMII
1361  * Mode table cannot be dynamically reconfigured), and we have to program
1362  * that early (earlier than PHYLINK calls us, anyway).
1363  * So just error out in case the connected PHY attempts to change the initial
1364  * system interface MII protocol from what is defined in the DT, at least for
1365  * now.
1366  */
1367 static bool sja1105_phy_mode_mismatch(struct sja1105_private *priv, int port,
1368 				      phy_interface_t interface)
1369 {
1370 	return priv->phy_mode[port] != interface;
1371 }
1372 
1373 static void sja1105_mac_config(struct dsa_switch *ds, int port,
1374 			       unsigned int mode,
1375 			       const struct phylink_link_state *state)
1376 {
1377 	struct dsa_port *dp = dsa_to_port(ds, port);
1378 	struct sja1105_private *priv = ds->priv;
1379 	struct dw_xpcs *xpcs;
1380 
1381 	if (sja1105_phy_mode_mismatch(priv, port, state->interface)) {
1382 		dev_err(ds->dev, "Changing PHY mode to %s not supported!\n",
1383 			phy_modes(state->interface));
1384 		return;
1385 	}
1386 
1387 	xpcs = priv->xpcs[port];
1388 
1389 	if (xpcs)
1390 		phylink_set_pcs(dp->pl, &xpcs->pcs);
1391 }
1392 
1393 static void sja1105_mac_link_down(struct dsa_switch *ds, int port,
1394 				  unsigned int mode,
1395 				  phy_interface_t interface)
1396 {
1397 	sja1105_inhibit_tx(ds->priv, BIT(port), true);
1398 }
1399 
1400 static void sja1105_mac_link_up(struct dsa_switch *ds, int port,
1401 				unsigned int mode,
1402 				phy_interface_t interface,
1403 				struct phy_device *phydev,
1404 				int speed, int duplex,
1405 				bool tx_pause, bool rx_pause)
1406 {
1407 	struct sja1105_private *priv = ds->priv;
1408 
1409 	sja1105_adjust_port_config(priv, port, speed);
1410 
1411 	sja1105_inhibit_tx(priv, BIT(port), false);
1412 }
1413 
1414 static void sja1105_phylink_validate(struct dsa_switch *ds, int port,
1415 				     unsigned long *supported,
1416 				     struct phylink_link_state *state)
1417 {
1418 	/* Construct a new mask which exhaustively contains all link features
1419 	 * supported by the MAC, and then apply that (logical AND) to what will
1420 	 * be sent to the PHY for "marketing".
1421 	 */
1422 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1423 	struct sja1105_private *priv = ds->priv;
1424 	struct sja1105_xmii_params_entry *mii;
1425 
1426 	mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
1427 
1428 	/* include/linux/phylink.h says:
1429 	 *     When @state->interface is %PHY_INTERFACE_MODE_NA, phylink
1430 	 *     expects the MAC driver to return all supported link modes.
1431 	 */
1432 	if (state->interface != PHY_INTERFACE_MODE_NA &&
1433 	    sja1105_phy_mode_mismatch(priv, port, state->interface)) {
1434 		bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
1435 		return;
1436 	}
1437 
1438 	/* The MAC does not support pause frames, and also doesn't
1439 	 * support half-duplex traffic modes.
1440 	 */
1441 	phylink_set(mask, Autoneg);
1442 	phylink_set(mask, MII);
1443 	phylink_set(mask, 10baseT_Full);
1444 	phylink_set(mask, 100baseT_Full);
1445 	phylink_set(mask, 100baseT1_Full);
1446 	if (mii->xmii_mode[port] == XMII_MODE_RGMII ||
1447 	    mii->xmii_mode[port] == XMII_MODE_SGMII)
1448 		phylink_set(mask, 1000baseT_Full);
1449 	if (priv->info->supports_2500basex[port]) {
1450 		phylink_set(mask, 2500baseT_Full);
1451 		phylink_set(mask, 2500baseX_Full);
1452 	}
1453 
1454 	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
1455 	bitmap_and(state->advertising, state->advertising, mask,
1456 		   __ETHTOOL_LINK_MODE_MASK_NBITS);
1457 }
1458 
1459 static int
1460 sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port,
1461 			      const struct sja1105_l2_lookup_entry *requested)
1462 {
1463 	struct sja1105_l2_lookup_entry *l2_lookup;
1464 	struct sja1105_table *table;
1465 	int i;
1466 
1467 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
1468 	l2_lookup = table->entries;
1469 
1470 	for (i = 0; i < table->entry_count; i++)
1471 		if (l2_lookup[i].macaddr == requested->macaddr &&
1472 		    l2_lookup[i].vlanid == requested->vlanid &&
1473 		    l2_lookup[i].destports & BIT(port))
1474 			return i;
1475 
1476 	return -1;
1477 }
1478 
1479 /* We want FDB entries added statically through the bridge command to persist
1480  * across switch resets, which are a common thing during normal SJA1105
1481  * operation. So we have to back them up in the static configuration tables
1482  * and hence apply them on next static config upload... yay!
1483  */
1484 static int
1485 sja1105_static_fdb_change(struct sja1105_private *priv, int port,
1486 			  const struct sja1105_l2_lookup_entry *requested,
1487 			  bool keep)
1488 {
1489 	struct sja1105_l2_lookup_entry *l2_lookup;
1490 	struct sja1105_table *table;
1491 	int rc, match;
1492 
1493 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
1494 
1495 	match = sja1105_find_static_fdb_entry(priv, port, requested);
1496 	if (match < 0) {
1497 		/* Can't delete a missing entry. */
1498 		if (!keep)
1499 			return 0;
1500 
1501 		/* No match => new entry */
1502 		rc = sja1105_table_resize(table, table->entry_count + 1);
1503 		if (rc)
1504 			return rc;
1505 
1506 		match = table->entry_count - 1;
1507 	}
1508 
1509 	/* Assign pointer after the resize (it may be new memory) */
1510 	l2_lookup = table->entries;
1511 
1512 	/* We have a match.
1513 	 * If the job was to add this FDB entry, it's already done (mostly
1514 	 * anyway, since the port forwarding mask may have changed, case in
1515 	 * which we update it).
1516 	 * Otherwise we have to delete it.
1517 	 */
1518 	if (keep) {
1519 		l2_lookup[match] = *requested;
1520 		return 0;
1521 	}
1522 
1523 	/* To remove, the strategy is to overwrite the element with
1524 	 * the last one, and then reduce the array size by 1
1525 	 */
1526 	l2_lookup[match] = l2_lookup[table->entry_count - 1];
1527 	return sja1105_table_resize(table, table->entry_count - 1);
1528 }
1529 
1530 /* First-generation switches have a 4-way set associative TCAM that
1531  * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
1532  * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
1533  * For the placement of a newly learnt FDB entry, the switch selects the bin
1534  * based on a hash function, and the way within that bin incrementally.
1535  */
1536 static int sja1105et_fdb_index(int bin, int way)
1537 {
1538 	return bin * SJA1105ET_FDB_BIN_SIZE + way;
1539 }
1540 
1541 static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin,
1542 					 const u8 *addr, u16 vid,
1543 					 struct sja1105_l2_lookup_entry *match,
1544 					 int *last_unused)
1545 {
1546 	int way;
1547 
1548 	for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) {
1549 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1550 		int index = sja1105et_fdb_index(bin, way);
1551 
1552 		/* Skip unused entries, optionally marking them
1553 		 * into the return value
1554 		 */
1555 		if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1556 						index, &l2_lookup)) {
1557 			if (last_unused)
1558 				*last_unused = way;
1559 			continue;
1560 		}
1561 
1562 		if (l2_lookup.macaddr == ether_addr_to_u64(addr) &&
1563 		    l2_lookup.vlanid == vid) {
1564 			if (match)
1565 				*match = l2_lookup;
1566 			return way;
1567 		}
1568 	}
1569 	/* Return an invalid entry index if not found */
1570 	return -1;
1571 }
1572 
1573 int sja1105et_fdb_add(struct dsa_switch *ds, int port,
1574 		      const unsigned char *addr, u16 vid)
1575 {
1576 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1577 	struct sja1105_private *priv = ds->priv;
1578 	struct device *dev = ds->dev;
1579 	int last_unused = -1;
1580 	int start, end, i;
1581 	int bin, way, rc;
1582 
1583 	bin = sja1105et_fdb_hash(priv, addr, vid);
1584 
1585 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1586 					    &l2_lookup, &last_unused);
1587 	if (way >= 0) {
1588 		/* We have an FDB entry. Is our port in the destination
1589 		 * mask? If yes, we need to do nothing. If not, we need
1590 		 * to rewrite the entry by adding this port to it.
1591 		 */
1592 		if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds)
1593 			return 0;
1594 		l2_lookup.destports |= BIT(port);
1595 	} else {
1596 		int index = sja1105et_fdb_index(bin, way);
1597 
1598 		/* We don't have an FDB entry. We construct a new one and
1599 		 * try to find a place for it within the FDB table.
1600 		 */
1601 		l2_lookup.macaddr = ether_addr_to_u64(addr);
1602 		l2_lookup.destports = BIT(port);
1603 		l2_lookup.vlanid = vid;
1604 
1605 		if (last_unused >= 0) {
1606 			way = last_unused;
1607 		} else {
1608 			/* Bin is full, need to evict somebody.
1609 			 * Choose victim at random. If you get these messages
1610 			 * often, you may need to consider changing the
1611 			 * distribution function:
1612 			 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1613 			 */
1614 			get_random_bytes(&way, sizeof(u8));
1615 			way %= SJA1105ET_FDB_BIN_SIZE;
1616 			dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1617 				 bin, addr, way);
1618 			/* Evict entry */
1619 			sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1620 						     index, NULL, false);
1621 		}
1622 	}
1623 	l2_lookup.lockeds = true;
1624 	l2_lookup.index = sja1105et_fdb_index(bin, way);
1625 
1626 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1627 					  l2_lookup.index, &l2_lookup,
1628 					  true);
1629 	if (rc < 0)
1630 		return rc;
1631 
1632 	/* Invalidate a dynamically learned entry if that exists */
1633 	start = sja1105et_fdb_index(bin, 0);
1634 	end = sja1105et_fdb_index(bin, way);
1635 
1636 	for (i = start; i < end; i++) {
1637 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1638 						 i, &tmp);
1639 		if (rc == -ENOENT)
1640 			continue;
1641 		if (rc)
1642 			return rc;
1643 
1644 		if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid)
1645 			continue;
1646 
1647 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1648 						  i, NULL, false);
1649 		if (rc)
1650 			return rc;
1651 
1652 		break;
1653 	}
1654 
1655 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1656 }
1657 
1658 int sja1105et_fdb_del(struct dsa_switch *ds, int port,
1659 		      const unsigned char *addr, u16 vid)
1660 {
1661 	struct sja1105_l2_lookup_entry l2_lookup = {0};
1662 	struct sja1105_private *priv = ds->priv;
1663 	int index, bin, way, rc;
1664 	bool keep;
1665 
1666 	bin = sja1105et_fdb_hash(priv, addr, vid);
1667 	way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1668 					    &l2_lookup, NULL);
1669 	if (way < 0)
1670 		return 0;
1671 	index = sja1105et_fdb_index(bin, way);
1672 
1673 	/* We have an FDB entry. Is our port in the destination mask? If yes,
1674 	 * we need to remove it. If the resulting port mask becomes empty, we
1675 	 * need to completely evict the FDB entry.
1676 	 * Otherwise we just write it back.
1677 	 */
1678 	l2_lookup.destports &= ~BIT(port);
1679 
1680 	if (l2_lookup.destports)
1681 		keep = true;
1682 	else
1683 		keep = false;
1684 
1685 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1686 					  index, &l2_lookup, keep);
1687 	if (rc < 0)
1688 		return rc;
1689 
1690 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1691 }
1692 
1693 int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
1694 			const unsigned char *addr, u16 vid)
1695 {
1696 	struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1697 	struct sja1105_private *priv = ds->priv;
1698 	int rc, i;
1699 
1700 	/* Search for an existing entry in the FDB table */
1701 	l2_lookup.macaddr = ether_addr_to_u64(addr);
1702 	l2_lookup.vlanid = vid;
1703 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
1704 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
1705 	l2_lookup.destports = BIT(port);
1706 
1707 	tmp = l2_lookup;
1708 
1709 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1710 					 SJA1105_SEARCH, &tmp);
1711 	if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) {
1712 		/* Found a static entry and this port is already in the entry's
1713 		 * port mask => job done
1714 		 */
1715 		if ((tmp.destports & BIT(port)) && tmp.lockeds)
1716 			return 0;
1717 
1718 		l2_lookup = tmp;
1719 
1720 		/* l2_lookup.index is populated by the switch in case it
1721 		 * found something.
1722 		 */
1723 		l2_lookup.destports |= BIT(port);
1724 		goto skip_finding_an_index;
1725 	}
1726 
1727 	/* Not found, so try to find an unused spot in the FDB.
1728 	 * This is slightly inefficient because the strategy is knock-knock at
1729 	 * every possible position from 0 to 1023.
1730 	 */
1731 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1732 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1733 						 i, NULL);
1734 		if (rc < 0)
1735 			break;
1736 	}
1737 	if (i == SJA1105_MAX_L2_LOOKUP_COUNT) {
1738 		dev_err(ds->dev, "FDB is full, cannot add entry.\n");
1739 		return -EINVAL;
1740 	}
1741 	l2_lookup.index = i;
1742 
1743 skip_finding_an_index:
1744 	l2_lookup.lockeds = true;
1745 
1746 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1747 					  l2_lookup.index, &l2_lookup,
1748 					  true);
1749 	if (rc < 0)
1750 		return rc;
1751 
1752 	/* The switch learns dynamic entries and looks up the FDB left to
1753 	 * right. It is possible that our addition was concurrent with the
1754 	 * dynamic learning of the same address, so now that the static entry
1755 	 * has been installed, we are certain that address learning for this
1756 	 * particular address has been turned off, so the dynamic entry either
1757 	 * is in the FDB at an index smaller than the static one, or isn't (it
1758 	 * can also be at a larger index, but in that case it is inactive
1759 	 * because the static FDB entry will match first, and the dynamic one
1760 	 * will eventually age out). Search for a dynamically learned address
1761 	 * prior to our static one and invalidate it.
1762 	 */
1763 	tmp = l2_lookup;
1764 
1765 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1766 					 SJA1105_SEARCH, &tmp);
1767 	if (rc < 0) {
1768 		dev_err(ds->dev,
1769 			"port %d failed to read back entry for %pM vid %d: %pe\n",
1770 			port, addr, vid, ERR_PTR(rc));
1771 		return rc;
1772 	}
1773 
1774 	if (tmp.index < l2_lookup.index) {
1775 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1776 						  tmp.index, NULL, false);
1777 		if (rc < 0)
1778 			return rc;
1779 	}
1780 
1781 	return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1782 }
1783 
1784 int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
1785 			const unsigned char *addr, u16 vid)
1786 {
1787 	struct sja1105_l2_lookup_entry l2_lookup = {0};
1788 	struct sja1105_private *priv = ds->priv;
1789 	bool keep;
1790 	int rc;
1791 
1792 	l2_lookup.macaddr = ether_addr_to_u64(addr);
1793 	l2_lookup.vlanid = vid;
1794 	l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
1795 	l2_lookup.mask_vlanid = VLAN_VID_MASK;
1796 	l2_lookup.destports = BIT(port);
1797 
1798 	rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1799 					 SJA1105_SEARCH, &l2_lookup);
1800 	if (rc < 0)
1801 		return 0;
1802 
1803 	l2_lookup.destports &= ~BIT(port);
1804 
1805 	/* Decide whether we remove just this port from the FDB entry,
1806 	 * or if we remove it completely.
1807 	 */
1808 	if (l2_lookup.destports)
1809 		keep = true;
1810 	else
1811 		keep = false;
1812 
1813 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1814 					  l2_lookup.index, &l2_lookup, keep);
1815 	if (rc < 0)
1816 		return rc;
1817 
1818 	return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1819 }
1820 
1821 static int sja1105_fdb_add(struct dsa_switch *ds, int port,
1822 			   const unsigned char *addr, u16 vid)
1823 {
1824 	struct sja1105_private *priv = ds->priv;
1825 
1826 	return priv->info->fdb_add_cmd(ds, port, addr, vid);
1827 }
1828 
1829 static int sja1105_fdb_del(struct dsa_switch *ds, int port,
1830 			   const unsigned char *addr, u16 vid)
1831 {
1832 	struct sja1105_private *priv = ds->priv;
1833 
1834 	return priv->info->fdb_del_cmd(ds, port, addr, vid);
1835 }
1836 
1837 static int sja1105_fdb_dump(struct dsa_switch *ds, int port,
1838 			    dsa_fdb_dump_cb_t *cb, void *data)
1839 {
1840 	struct dsa_port *dp = dsa_to_port(ds, port);
1841 	struct sja1105_private *priv = ds->priv;
1842 	struct device *dev = ds->dev;
1843 	int i;
1844 
1845 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1846 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1847 		u8 macaddr[ETH_ALEN];
1848 		int rc;
1849 
1850 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1851 						 i, &l2_lookup);
1852 		/* No fdb entry at i, not an issue */
1853 		if (rc == -ENOENT)
1854 			continue;
1855 		if (rc) {
1856 			dev_err(dev, "Failed to dump FDB: %d\n", rc);
1857 			return rc;
1858 		}
1859 
1860 		/* FDB dump callback is per port. This means we have to
1861 		 * disregard a valid entry if it's not for this port, even if
1862 		 * only to revisit it later. This is inefficient because the
1863 		 * 1024-sized FDB table needs to be traversed 4 times through
1864 		 * SPI during a 'bridge fdb show' command.
1865 		 */
1866 		if (!(l2_lookup.destports & BIT(port)))
1867 			continue;
1868 
1869 		/* We need to hide the FDB entry for unknown multicast */
1870 		if (l2_lookup.macaddr == SJA1105_UNKNOWN_MULTICAST &&
1871 		    l2_lookup.mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
1872 			continue;
1873 
1874 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
1875 
1876 		/* We need to hide the dsa_8021q VLANs from the user. */
1877 		if (!dsa_port_is_vlan_filtering(dp))
1878 			l2_lookup.vlanid = 0;
1879 		rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data);
1880 		if (rc)
1881 			return rc;
1882 	}
1883 	return 0;
1884 }
1885 
1886 static void sja1105_fast_age(struct dsa_switch *ds, int port)
1887 {
1888 	struct sja1105_private *priv = ds->priv;
1889 	int i;
1890 
1891 	for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1892 		struct sja1105_l2_lookup_entry l2_lookup = {0};
1893 		u8 macaddr[ETH_ALEN];
1894 		int rc;
1895 
1896 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1897 						 i, &l2_lookup);
1898 		/* No fdb entry at i, not an issue */
1899 		if (rc == -ENOENT)
1900 			continue;
1901 		if (rc) {
1902 			dev_err(ds->dev, "Failed to read FDB: %pe\n",
1903 				ERR_PTR(rc));
1904 			return;
1905 		}
1906 
1907 		if (!(l2_lookup.destports & BIT(port)))
1908 			continue;
1909 
1910 		/* Don't delete static FDB entries */
1911 		if (l2_lookup.lockeds)
1912 			continue;
1913 
1914 		u64_to_ether_addr(l2_lookup.macaddr, macaddr);
1915 
1916 		rc = sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid);
1917 		if (rc) {
1918 			dev_err(ds->dev,
1919 				"Failed to delete FDB entry %pM vid %lld: %pe\n",
1920 				macaddr, l2_lookup.vlanid, ERR_PTR(rc));
1921 			return;
1922 		}
1923 	}
1924 }
1925 
1926 static int sja1105_mdb_add(struct dsa_switch *ds, int port,
1927 			   const struct switchdev_obj_port_mdb *mdb)
1928 {
1929 	return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid);
1930 }
1931 
1932 static int sja1105_mdb_del(struct dsa_switch *ds, int port,
1933 			   const struct switchdev_obj_port_mdb *mdb)
1934 {
1935 	return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid);
1936 }
1937 
1938 /* Common function for unicast and broadcast flood configuration.
1939  * Flooding is configured between each {ingress, egress} port pair, and since
1940  * the bridge's semantics are those of "egress flooding", it means we must
1941  * enable flooding towards this port from all ingress ports that are in the
1942  * same forwarding domain.
1943  */
1944 static int sja1105_manage_flood_domains(struct sja1105_private *priv)
1945 {
1946 	struct sja1105_l2_forwarding_entry *l2_fwd;
1947 	struct dsa_switch *ds = priv->ds;
1948 	int from, to, rc;
1949 
1950 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
1951 
1952 	for (from = 0; from < ds->num_ports; from++) {
1953 		u64 fl_domain = 0, bc_domain = 0;
1954 
1955 		for (to = 0; to < priv->ds->num_ports; to++) {
1956 			if (!sja1105_can_forward(l2_fwd, from, to))
1957 				continue;
1958 
1959 			if (priv->ucast_egress_floods & BIT(to))
1960 				fl_domain |= BIT(to);
1961 			if (priv->bcast_egress_floods & BIT(to))
1962 				bc_domain |= BIT(to);
1963 		}
1964 
1965 		/* Nothing changed, nothing to do */
1966 		if (l2_fwd[from].fl_domain == fl_domain &&
1967 		    l2_fwd[from].bc_domain == bc_domain)
1968 			continue;
1969 
1970 		l2_fwd[from].fl_domain = fl_domain;
1971 		l2_fwd[from].bc_domain = bc_domain;
1972 
1973 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
1974 						  from, &l2_fwd[from], true);
1975 		if (rc < 0)
1976 			return rc;
1977 	}
1978 
1979 	return 0;
1980 }
1981 
1982 static int sja1105_bridge_member(struct dsa_switch *ds, int port,
1983 				 struct net_device *br, bool member)
1984 {
1985 	struct sja1105_l2_forwarding_entry *l2_fwd;
1986 	struct sja1105_private *priv = ds->priv;
1987 	int i, rc;
1988 
1989 	l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
1990 
1991 	for (i = 0; i < ds->num_ports; i++) {
1992 		/* Add this port to the forwarding matrix of the
1993 		 * other ports in the same bridge, and viceversa.
1994 		 */
1995 		if (!dsa_is_user_port(ds, i))
1996 			continue;
1997 		/* For the ports already under the bridge, only one thing needs
1998 		 * to be done, and that is to add this port to their
1999 		 * reachability domain. So we can perform the SPI write for
2000 		 * them immediately. However, for this port itself (the one
2001 		 * that is new to the bridge), we need to add all other ports
2002 		 * to its reachability domain. So we do that incrementally in
2003 		 * this loop, and perform the SPI write only at the end, once
2004 		 * the domain contains all other bridge ports.
2005 		 */
2006 		if (i == port)
2007 			continue;
2008 		if (dsa_to_port(ds, i)->bridge_dev != br)
2009 			continue;
2010 		sja1105_port_allow_traffic(l2_fwd, i, port, member);
2011 		sja1105_port_allow_traffic(l2_fwd, port, i, member);
2012 
2013 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
2014 						  i, &l2_fwd[i], true);
2015 		if (rc < 0)
2016 			return rc;
2017 	}
2018 
2019 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
2020 					  port, &l2_fwd[port], true);
2021 	if (rc)
2022 		return rc;
2023 
2024 	rc = sja1105_commit_pvid(ds, port);
2025 	if (rc)
2026 		return rc;
2027 
2028 	return sja1105_manage_flood_domains(priv);
2029 }
2030 
2031 static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port,
2032 					 u8 state)
2033 {
2034 	struct dsa_port *dp = dsa_to_port(ds, port);
2035 	struct sja1105_private *priv = ds->priv;
2036 	struct sja1105_mac_config_entry *mac;
2037 
2038 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2039 
2040 	switch (state) {
2041 	case BR_STATE_DISABLED:
2042 	case BR_STATE_BLOCKING:
2043 		/* From UM10944 description of DRPDTAG (why put this there?):
2044 		 * "Management traffic flows to the port regardless of the state
2045 		 * of the INGRESS flag". So BPDUs are still be allowed to pass.
2046 		 * At the moment no difference between DISABLED and BLOCKING.
2047 		 */
2048 		mac[port].ingress   = false;
2049 		mac[port].egress    = false;
2050 		mac[port].dyn_learn = false;
2051 		break;
2052 	case BR_STATE_LISTENING:
2053 		mac[port].ingress   = true;
2054 		mac[port].egress    = false;
2055 		mac[port].dyn_learn = false;
2056 		break;
2057 	case BR_STATE_LEARNING:
2058 		mac[port].ingress   = true;
2059 		mac[port].egress    = false;
2060 		mac[port].dyn_learn = dp->learning;
2061 		break;
2062 	case BR_STATE_FORWARDING:
2063 		mac[port].ingress   = true;
2064 		mac[port].egress    = true;
2065 		mac[port].dyn_learn = dp->learning;
2066 		break;
2067 	default:
2068 		dev_err(ds->dev, "invalid STP state: %d\n", state);
2069 		return;
2070 	}
2071 
2072 	sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
2073 				     &mac[port], true);
2074 }
2075 
2076 static int sja1105_bridge_join(struct dsa_switch *ds, int port,
2077 			       struct net_device *br)
2078 {
2079 	return sja1105_bridge_member(ds, port, br, true);
2080 }
2081 
2082 static void sja1105_bridge_leave(struct dsa_switch *ds, int port,
2083 				 struct net_device *br)
2084 {
2085 	sja1105_bridge_member(ds, port, br, false);
2086 }
2087 
2088 #define BYTES_PER_KBIT (1000LL / 8)
2089 
2090 static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv)
2091 {
2092 	int i;
2093 
2094 	for (i = 0; i < priv->info->num_cbs_shapers; i++)
2095 		if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope)
2096 			return i;
2097 
2098 	return -1;
2099 }
2100 
2101 static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port,
2102 				     int prio)
2103 {
2104 	int i;
2105 
2106 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
2107 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
2108 
2109 		if (cbs->port == port && cbs->prio == prio) {
2110 			memset(cbs, 0, sizeof(*cbs));
2111 			return sja1105_dynamic_config_write(priv, BLK_IDX_CBS,
2112 							    i, cbs, true);
2113 		}
2114 	}
2115 
2116 	return 0;
2117 }
2118 
2119 static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port,
2120 				struct tc_cbs_qopt_offload *offload)
2121 {
2122 	struct sja1105_private *priv = ds->priv;
2123 	struct sja1105_cbs_entry *cbs;
2124 	int index;
2125 
2126 	if (!offload->enable)
2127 		return sja1105_delete_cbs_shaper(priv, port, offload->queue);
2128 
2129 	index = sja1105_find_unused_cbs_shaper(priv);
2130 	if (index < 0)
2131 		return -ENOSPC;
2132 
2133 	cbs = &priv->cbs[index];
2134 	cbs->port = port;
2135 	cbs->prio = offload->queue;
2136 	/* locredit and sendslope are negative by definition. In hardware,
2137 	 * positive values must be provided, and the negative sign is implicit.
2138 	 */
2139 	cbs->credit_hi = offload->hicredit;
2140 	cbs->credit_lo = abs(offload->locredit);
2141 	/* User space is in kbits/sec, hardware in bytes/sec */
2142 	cbs->idle_slope = offload->idleslope * BYTES_PER_KBIT;
2143 	cbs->send_slope = abs(offload->sendslope * BYTES_PER_KBIT);
2144 	/* Convert the negative values from 64-bit 2's complement
2145 	 * to 32-bit 2's complement (for the case of 0x80000000 whose
2146 	 * negative is still negative).
2147 	 */
2148 	cbs->credit_lo &= GENMASK_ULL(31, 0);
2149 	cbs->send_slope &= GENMASK_ULL(31, 0);
2150 
2151 	return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs,
2152 					    true);
2153 }
2154 
2155 static int sja1105_reload_cbs(struct sja1105_private *priv)
2156 {
2157 	int rc = 0, i;
2158 
2159 	/* The credit based shapers are only allocated if
2160 	 * CONFIG_NET_SCH_CBS is enabled.
2161 	 */
2162 	if (!priv->cbs)
2163 		return 0;
2164 
2165 	for (i = 0; i < priv->info->num_cbs_shapers; i++) {
2166 		struct sja1105_cbs_entry *cbs = &priv->cbs[i];
2167 
2168 		if (!cbs->idle_slope && !cbs->send_slope)
2169 			continue;
2170 
2171 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs,
2172 						  true);
2173 		if (rc)
2174 			break;
2175 	}
2176 
2177 	return rc;
2178 }
2179 
2180 static const char * const sja1105_reset_reasons[] = {
2181 	[SJA1105_VLAN_FILTERING] = "VLAN filtering",
2182 	[SJA1105_RX_HWTSTAMPING] = "RX timestamping",
2183 	[SJA1105_AGEING_TIME] = "Ageing time",
2184 	[SJA1105_SCHEDULING] = "Time-aware scheduling",
2185 	[SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing",
2186 	[SJA1105_VIRTUAL_LINKS] = "Virtual links",
2187 };
2188 
2189 /* For situations where we need to change a setting at runtime that is only
2190  * available through the static configuration, resetting the switch in order
2191  * to upload the new static config is unavoidable. Back up the settings we
2192  * modify at runtime (currently only MAC) and restore them after uploading,
2193  * such that this operation is relatively seamless.
2194  */
2195 int sja1105_static_config_reload(struct sja1105_private *priv,
2196 				 enum sja1105_reset_reason reason)
2197 {
2198 	struct ptp_system_timestamp ptp_sts_before;
2199 	struct ptp_system_timestamp ptp_sts_after;
2200 	int speed_mbps[SJA1105_MAX_NUM_PORTS];
2201 	u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0};
2202 	struct sja1105_mac_config_entry *mac;
2203 	struct dsa_switch *ds = priv->ds;
2204 	s64 t1, t2, t3, t4;
2205 	s64 t12, t34;
2206 	int rc, i;
2207 	s64 now;
2208 
2209 	mutex_lock(&priv->mgmt_lock);
2210 
2211 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2212 
2213 	/* Back up the dynamic link speed changed by sja1105_adjust_port_config
2214 	 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
2215 	 * switch wants to see in the static config in order to allow us to
2216 	 * change it through the dynamic interface later.
2217 	 */
2218 	for (i = 0; i < ds->num_ports; i++) {
2219 		u32 reg_addr = mdiobus_c45_addr(MDIO_MMD_VEND2, MDIO_CTRL1);
2220 
2221 		speed_mbps[i] = sja1105_port_speed_to_ethtool(priv,
2222 							      mac[i].speed);
2223 		mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
2224 
2225 		if (priv->xpcs[i])
2226 			bmcr[i] = mdiobus_read(priv->mdio_pcs, i, reg_addr);
2227 	}
2228 
2229 	/* No PTP operations can run right now */
2230 	mutex_lock(&priv->ptp_data.lock);
2231 
2232 	rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before);
2233 	if (rc < 0) {
2234 		mutex_unlock(&priv->ptp_data.lock);
2235 		goto out;
2236 	}
2237 
2238 	/* Reset switch and send updated static configuration */
2239 	rc = sja1105_static_config_upload(priv);
2240 	if (rc < 0) {
2241 		mutex_unlock(&priv->ptp_data.lock);
2242 		goto out;
2243 	}
2244 
2245 	rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after);
2246 	if (rc < 0) {
2247 		mutex_unlock(&priv->ptp_data.lock);
2248 		goto out;
2249 	}
2250 
2251 	t1 = timespec64_to_ns(&ptp_sts_before.pre_ts);
2252 	t2 = timespec64_to_ns(&ptp_sts_before.post_ts);
2253 	t3 = timespec64_to_ns(&ptp_sts_after.pre_ts);
2254 	t4 = timespec64_to_ns(&ptp_sts_after.post_ts);
2255 	/* Mid point, corresponds to pre-reset PTPCLKVAL */
2256 	t12 = t1 + (t2 - t1) / 2;
2257 	/* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */
2258 	t34 = t3 + (t4 - t3) / 2;
2259 	/* Advance PTPCLKVAL by the time it took since its readout */
2260 	now += (t34 - t12);
2261 
2262 	__sja1105_ptp_adjtime(ds, now);
2263 
2264 	mutex_unlock(&priv->ptp_data.lock);
2265 
2266 	dev_info(priv->ds->dev,
2267 		 "Reset switch and programmed static config. Reason: %s\n",
2268 		 sja1105_reset_reasons[reason]);
2269 
2270 	/* Configure the CGU (PLLs) for MII and RMII PHYs.
2271 	 * For these interfaces there is no dynamic configuration
2272 	 * needed, since PLLs have same settings at all speeds.
2273 	 */
2274 	if (priv->info->clocking_setup) {
2275 		rc = priv->info->clocking_setup(priv);
2276 		if (rc < 0)
2277 			goto out;
2278 	}
2279 
2280 	for (i = 0; i < ds->num_ports; i++) {
2281 		struct dw_xpcs *xpcs = priv->xpcs[i];
2282 		unsigned int mode;
2283 
2284 		rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]);
2285 		if (rc < 0)
2286 			goto out;
2287 
2288 		if (!xpcs)
2289 			continue;
2290 
2291 		if (bmcr[i] & BMCR_ANENABLE)
2292 			mode = MLO_AN_INBAND;
2293 		else if (priv->fixed_link[i])
2294 			mode = MLO_AN_FIXED;
2295 		else
2296 			mode = MLO_AN_PHY;
2297 
2298 		rc = xpcs_do_config(xpcs, priv->phy_mode[i], mode);
2299 		if (rc < 0)
2300 			goto out;
2301 
2302 		if (!phylink_autoneg_inband(mode)) {
2303 			int speed = SPEED_UNKNOWN;
2304 
2305 			if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX)
2306 				speed = SPEED_2500;
2307 			else if (bmcr[i] & BMCR_SPEED1000)
2308 				speed = SPEED_1000;
2309 			else if (bmcr[i] & BMCR_SPEED100)
2310 				speed = SPEED_100;
2311 			else
2312 				speed = SPEED_10;
2313 
2314 			xpcs_link_up(&xpcs->pcs, mode, priv->phy_mode[i],
2315 				     speed, DUPLEX_FULL);
2316 		}
2317 	}
2318 
2319 	rc = sja1105_reload_cbs(priv);
2320 	if (rc < 0)
2321 		goto out;
2322 out:
2323 	mutex_unlock(&priv->mgmt_lock);
2324 
2325 	return rc;
2326 }
2327 
2328 static enum dsa_tag_protocol
2329 sja1105_get_tag_protocol(struct dsa_switch *ds, int port,
2330 			 enum dsa_tag_protocol mp)
2331 {
2332 	struct sja1105_private *priv = ds->priv;
2333 
2334 	return priv->info->tag_proto;
2335 }
2336 
2337 /* The TPID setting belongs to the General Parameters table,
2338  * which can only be partially reconfigured at runtime (and not the TPID).
2339  * So a switch reset is required.
2340  */
2341 int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
2342 			   struct netlink_ext_ack *extack)
2343 {
2344 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
2345 	struct sja1105_general_params_entry *general_params;
2346 	struct sja1105_private *priv = ds->priv;
2347 	struct sja1105_table *table;
2348 	struct sja1105_rule *rule;
2349 	u16 tpid, tpid2;
2350 	int rc;
2351 
2352 	list_for_each_entry(rule, &priv->flow_block.rules, list) {
2353 		if (rule->type == SJA1105_RULE_VL) {
2354 			NL_SET_ERR_MSG_MOD(extack,
2355 					   "Cannot change VLAN filtering with active VL rules");
2356 			return -EBUSY;
2357 		}
2358 	}
2359 
2360 	if (enabled) {
2361 		/* Enable VLAN filtering. */
2362 		tpid  = ETH_P_8021Q;
2363 		tpid2 = ETH_P_8021AD;
2364 	} else {
2365 		/* Disable VLAN filtering. */
2366 		tpid  = ETH_P_SJA1105;
2367 		tpid2 = ETH_P_SJA1105;
2368 	}
2369 
2370 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2371 	general_params = table->entries;
2372 	/* EtherType used to identify inner tagged (C-tag) VLAN traffic */
2373 	general_params->tpid = tpid;
2374 	/* EtherType used to identify outer tagged (S-tag) VLAN traffic */
2375 	general_params->tpid2 = tpid2;
2376 	/* When VLAN filtering is on, we need to at least be able to
2377 	 * decode management traffic through the "backup plan".
2378 	 */
2379 	general_params->incl_srcpt1 = enabled;
2380 	general_params->incl_srcpt0 = enabled;
2381 
2382 	/* VLAN filtering => independent VLAN learning.
2383 	 * No VLAN filtering (or best effort) => shared VLAN learning.
2384 	 *
2385 	 * In shared VLAN learning mode, untagged traffic still gets
2386 	 * pvid-tagged, and the FDB table gets populated with entries
2387 	 * containing the "real" (pvid or from VLAN tag) VLAN ID.
2388 	 * However the switch performs a masked L2 lookup in the FDB,
2389 	 * effectively only looking up a frame's DMAC (and not VID) for the
2390 	 * forwarding decision.
2391 	 *
2392 	 * This is extremely convenient for us, because in modes with
2393 	 * vlan_filtering=0, dsa_8021q actually installs unique pvid's into
2394 	 * each front panel port. This is good for identification but breaks
2395 	 * learning badly - the VID of the learnt FDB entry is unique, aka
2396 	 * no frames coming from any other port are going to have it. So
2397 	 * for forwarding purposes, this is as though learning was broken
2398 	 * (all frames get flooded).
2399 	 */
2400 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
2401 	l2_lookup_params = table->entries;
2402 	l2_lookup_params->shared_learn = !enabled;
2403 
2404 	for (port = 0; port < ds->num_ports; port++) {
2405 		if (dsa_is_unused_port(ds, port))
2406 			continue;
2407 
2408 		rc = sja1105_commit_pvid(ds, port);
2409 		if (rc)
2410 			return rc;
2411 	}
2412 
2413 	rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING);
2414 	if (rc)
2415 		NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype");
2416 
2417 	return rc;
2418 }
2419 
2420 static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid,
2421 			    u16 flags, bool allowed_ingress)
2422 {
2423 	struct sja1105_vlan_lookup_entry *vlan;
2424 	struct sja1105_table *table;
2425 	int match, rc;
2426 
2427 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
2428 
2429 	match = sja1105_is_vlan_configured(priv, vid);
2430 	if (match < 0) {
2431 		rc = sja1105_table_resize(table, table->entry_count + 1);
2432 		if (rc)
2433 			return rc;
2434 		match = table->entry_count - 1;
2435 	}
2436 
2437 	/* Assign pointer after the resize (it's new memory) */
2438 	vlan = table->entries;
2439 
2440 	vlan[match].type_entry = SJA1110_VLAN_D_TAG;
2441 	vlan[match].vlanid = vid;
2442 	vlan[match].vlan_bc |= BIT(port);
2443 
2444 	if (allowed_ingress)
2445 		vlan[match].vmemb_port |= BIT(port);
2446 	else
2447 		vlan[match].vmemb_port &= ~BIT(port);
2448 
2449 	if (flags & BRIDGE_VLAN_INFO_UNTAGGED)
2450 		vlan[match].tag_port &= ~BIT(port);
2451 	else
2452 		vlan[match].tag_port |= BIT(port);
2453 
2454 	return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
2455 					    &vlan[match], true);
2456 }
2457 
2458 static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid)
2459 {
2460 	struct sja1105_vlan_lookup_entry *vlan;
2461 	struct sja1105_table *table;
2462 	bool keep = true;
2463 	int match, rc;
2464 
2465 	table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
2466 
2467 	match = sja1105_is_vlan_configured(priv, vid);
2468 	/* Can't delete a missing entry. */
2469 	if (match < 0)
2470 		return 0;
2471 
2472 	/* Assign pointer after the resize (it's new memory) */
2473 	vlan = table->entries;
2474 
2475 	vlan[match].vlanid = vid;
2476 	vlan[match].vlan_bc &= ~BIT(port);
2477 	vlan[match].vmemb_port &= ~BIT(port);
2478 	/* Also unset tag_port, just so we don't have a confusing bitmap
2479 	 * (no practical purpose).
2480 	 */
2481 	vlan[match].tag_port &= ~BIT(port);
2482 
2483 	/* If there's no port left as member of this VLAN,
2484 	 * it's time for it to go.
2485 	 */
2486 	if (!vlan[match].vmemb_port)
2487 		keep = false;
2488 
2489 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
2490 					  &vlan[match], keep);
2491 	if (rc < 0)
2492 		return rc;
2493 
2494 	if (!keep)
2495 		return sja1105_table_delete_entry(table, match);
2496 
2497 	return 0;
2498 }
2499 
2500 static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port,
2501 				   const struct switchdev_obj_port_vlan *vlan,
2502 				   struct netlink_ext_ack *extack)
2503 {
2504 	struct sja1105_private *priv = ds->priv;
2505 	u16 flags = vlan->flags;
2506 	int rc;
2507 
2508 	/* Be sure to deny alterations to the configuration done by tag_8021q.
2509 	 */
2510 	if (vid_is_dsa_8021q(vlan->vid)) {
2511 		NL_SET_ERR_MSG_MOD(extack,
2512 				   "Range 1024-3071 reserved for dsa_8021q operation");
2513 		return -EBUSY;
2514 	}
2515 
2516 	/* Always install bridge VLANs as egress-tagged on CPU and DSA ports */
2517 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2518 		flags = 0;
2519 
2520 	rc = sja1105_vlan_add(priv, port, vlan->vid, flags, true);
2521 	if (rc)
2522 		return rc;
2523 
2524 	if (vlan->flags & BRIDGE_VLAN_INFO_PVID)
2525 		priv->bridge_pvid[port] = vlan->vid;
2526 
2527 	return sja1105_commit_pvid(ds, port);
2528 }
2529 
2530 static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port,
2531 				   const struct switchdev_obj_port_vlan *vlan)
2532 {
2533 	struct sja1105_private *priv = ds->priv;
2534 	int rc;
2535 
2536 	rc = sja1105_vlan_del(priv, port, vlan->vid);
2537 	if (rc)
2538 		return rc;
2539 
2540 	/* In case the pvid was deleted, make sure that untagged packets will
2541 	 * be dropped.
2542 	 */
2543 	return sja1105_commit_pvid(ds, port);
2544 }
2545 
2546 static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid,
2547 				      u16 flags)
2548 {
2549 	struct sja1105_private *priv = ds->priv;
2550 	bool allowed_ingress = true;
2551 	int rc;
2552 
2553 	/* Prevent attackers from trying to inject a DSA tag from
2554 	 * the outside world.
2555 	 */
2556 	if (dsa_is_user_port(ds, port))
2557 		allowed_ingress = false;
2558 
2559 	rc = sja1105_vlan_add(priv, port, vid, flags, allowed_ingress);
2560 	if (rc)
2561 		return rc;
2562 
2563 	if (flags & BRIDGE_VLAN_INFO_PVID)
2564 		priv->tag_8021q_pvid[port] = vid;
2565 
2566 	return sja1105_commit_pvid(ds, port);
2567 }
2568 
2569 static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid)
2570 {
2571 	struct sja1105_private *priv = ds->priv;
2572 
2573 	return sja1105_vlan_del(priv, port, vid);
2574 }
2575 
2576 static int sja1105_prechangeupper(struct dsa_switch *ds, int port,
2577 				  struct netdev_notifier_changeupper_info *info)
2578 {
2579 	struct netlink_ext_ack *extack = info->info.extack;
2580 	struct net_device *upper = info->upper_dev;
2581 	struct dsa_switch_tree *dst = ds->dst;
2582 	struct dsa_port *dp;
2583 
2584 	if (is_vlan_dev(upper)) {
2585 		NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported");
2586 		return -EBUSY;
2587 	}
2588 
2589 	if (netif_is_bridge_master(upper)) {
2590 		list_for_each_entry(dp, &dst->ports, list) {
2591 			if (dp->bridge_dev && dp->bridge_dev != upper &&
2592 			    br_vlan_enabled(dp->bridge_dev)) {
2593 				NL_SET_ERR_MSG_MOD(extack,
2594 						   "Only one VLAN-aware bridge is supported");
2595 				return -EBUSY;
2596 			}
2597 		}
2598 	}
2599 
2600 	return 0;
2601 }
2602 
2603 static void sja1105_port_disable(struct dsa_switch *ds, int port)
2604 {
2605 	struct sja1105_private *priv = ds->priv;
2606 	struct sja1105_port *sp = &priv->ports[port];
2607 
2608 	if (!dsa_is_user_port(ds, port))
2609 		return;
2610 
2611 	kthread_cancel_work_sync(&sp->xmit_work);
2612 	skb_queue_purge(&sp->xmit_queue);
2613 }
2614 
2615 static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot,
2616 			     struct sk_buff *skb, bool takets)
2617 {
2618 	struct sja1105_mgmt_entry mgmt_route = {0};
2619 	struct sja1105_private *priv = ds->priv;
2620 	struct ethhdr *hdr;
2621 	int timeout = 10;
2622 	int rc;
2623 
2624 	hdr = eth_hdr(skb);
2625 
2626 	mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest);
2627 	mgmt_route.destports = BIT(port);
2628 	mgmt_route.enfport = 1;
2629 	mgmt_route.tsreg = 0;
2630 	mgmt_route.takets = takets;
2631 
2632 	rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2633 					  slot, &mgmt_route, true);
2634 	if (rc < 0) {
2635 		kfree_skb(skb);
2636 		return rc;
2637 	}
2638 
2639 	/* Transfer skb to the host port. */
2640 	dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave);
2641 
2642 	/* Wait until the switch has processed the frame */
2643 	do {
2644 		rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE,
2645 						 slot, &mgmt_route);
2646 		if (rc < 0) {
2647 			dev_err_ratelimited(priv->ds->dev,
2648 					    "failed to poll for mgmt route\n");
2649 			continue;
2650 		}
2651 
2652 		/* UM10944: The ENFPORT flag of the respective entry is
2653 		 * cleared when a match is found. The host can use this
2654 		 * flag as an acknowledgment.
2655 		 */
2656 		cpu_relax();
2657 	} while (mgmt_route.enfport && --timeout);
2658 
2659 	if (!timeout) {
2660 		/* Clean up the management route so that a follow-up
2661 		 * frame may not match on it by mistake.
2662 		 * This is only hardware supported on P/Q/R/S - on E/T it is
2663 		 * a no-op and we are silently discarding the -EOPNOTSUPP.
2664 		 */
2665 		sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2666 					     slot, &mgmt_route, false);
2667 		dev_err_ratelimited(priv->ds->dev, "xmit timed out\n");
2668 	}
2669 
2670 	return NETDEV_TX_OK;
2671 }
2672 
2673 #define work_to_port(work) \
2674 		container_of((work), struct sja1105_port, xmit_work)
2675 #define tagger_to_sja1105(t) \
2676 		container_of((t), struct sja1105_private, tagger_data)
2677 
2678 /* Deferred work is unfortunately necessary because setting up the management
2679  * route cannot be done from atomit context (SPI transfer takes a sleepable
2680  * lock on the bus)
2681  */
2682 static void sja1105_port_deferred_xmit(struct kthread_work *work)
2683 {
2684 	struct sja1105_port *sp = work_to_port(work);
2685 	struct sja1105_tagger_data *tagger_data = sp->data;
2686 	struct sja1105_private *priv = tagger_to_sja1105(tagger_data);
2687 	int port = sp - priv->ports;
2688 	struct sk_buff *skb;
2689 
2690 	while ((skb = skb_dequeue(&sp->xmit_queue)) != NULL) {
2691 		struct sk_buff *clone = SJA1105_SKB_CB(skb)->clone;
2692 
2693 		mutex_lock(&priv->mgmt_lock);
2694 
2695 		sja1105_mgmt_xmit(priv->ds, port, 0, skb, !!clone);
2696 
2697 		/* The clone, if there, was made by dsa_skb_tx_timestamp */
2698 		if (clone)
2699 			sja1105_ptp_txtstamp_skb(priv->ds, port, clone);
2700 
2701 		mutex_unlock(&priv->mgmt_lock);
2702 	}
2703 }
2704 
2705 /* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
2706  * which cannot be reconfigured at runtime. So a switch reset is required.
2707  */
2708 static int sja1105_set_ageing_time(struct dsa_switch *ds,
2709 				   unsigned int ageing_time)
2710 {
2711 	struct sja1105_l2_lookup_params_entry *l2_lookup_params;
2712 	struct sja1105_private *priv = ds->priv;
2713 	struct sja1105_table *table;
2714 	unsigned int maxage;
2715 
2716 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
2717 	l2_lookup_params = table->entries;
2718 
2719 	maxage = SJA1105_AGEING_TIME_MS(ageing_time);
2720 
2721 	if (l2_lookup_params->maxage == maxage)
2722 		return 0;
2723 
2724 	l2_lookup_params->maxage = maxage;
2725 
2726 	return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME);
2727 }
2728 
2729 static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2730 {
2731 	struct sja1105_l2_policing_entry *policing;
2732 	struct sja1105_private *priv = ds->priv;
2733 
2734 	new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN;
2735 
2736 	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2737 		new_mtu += VLAN_HLEN;
2738 
2739 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2740 
2741 	if (policing[port].maxlen == new_mtu)
2742 		return 0;
2743 
2744 	policing[port].maxlen = new_mtu;
2745 
2746 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2747 }
2748 
2749 static int sja1105_get_max_mtu(struct dsa_switch *ds, int port)
2750 {
2751 	return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN;
2752 }
2753 
2754 static int sja1105_port_setup_tc(struct dsa_switch *ds, int port,
2755 				 enum tc_setup_type type,
2756 				 void *type_data)
2757 {
2758 	switch (type) {
2759 	case TC_SETUP_QDISC_TAPRIO:
2760 		return sja1105_setup_tc_taprio(ds, port, type_data);
2761 	case TC_SETUP_QDISC_CBS:
2762 		return sja1105_setup_tc_cbs(ds, port, type_data);
2763 	default:
2764 		return -EOPNOTSUPP;
2765 	}
2766 }
2767 
2768 /* We have a single mirror (@to) port, but can configure ingress and egress
2769  * mirroring on all other (@from) ports.
2770  * We need to allow mirroring rules only as long as the @to port is always the
2771  * same, and we need to unset the @to port from mirr_port only when there is no
2772  * mirroring rule that references it.
2773  */
2774 static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to,
2775 				bool ingress, bool enabled)
2776 {
2777 	struct sja1105_general_params_entry *general_params;
2778 	struct sja1105_mac_config_entry *mac;
2779 	struct dsa_switch *ds = priv->ds;
2780 	struct sja1105_table *table;
2781 	bool already_enabled;
2782 	u64 new_mirr_port;
2783 	int rc;
2784 
2785 	table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2786 	general_params = table->entries;
2787 
2788 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2789 
2790 	already_enabled = (general_params->mirr_port != ds->num_ports);
2791 	if (already_enabled && enabled && general_params->mirr_port != to) {
2792 		dev_err(priv->ds->dev,
2793 			"Delete mirroring rules towards port %llu first\n",
2794 			general_params->mirr_port);
2795 		return -EBUSY;
2796 	}
2797 
2798 	new_mirr_port = to;
2799 	if (!enabled) {
2800 		bool keep = false;
2801 		int port;
2802 
2803 		/* Anybody still referencing mirr_port? */
2804 		for (port = 0; port < ds->num_ports; port++) {
2805 			if (mac[port].ing_mirr || mac[port].egr_mirr) {
2806 				keep = true;
2807 				break;
2808 			}
2809 		}
2810 		/* Unset already_enabled for next time */
2811 		if (!keep)
2812 			new_mirr_port = ds->num_ports;
2813 	}
2814 	if (new_mirr_port != general_params->mirr_port) {
2815 		general_params->mirr_port = new_mirr_port;
2816 
2817 		rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS,
2818 						  0, general_params, true);
2819 		if (rc < 0)
2820 			return rc;
2821 	}
2822 
2823 	if (ingress)
2824 		mac[from].ing_mirr = enabled;
2825 	else
2826 		mac[from].egr_mirr = enabled;
2827 
2828 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from,
2829 					    &mac[from], true);
2830 }
2831 
2832 static int sja1105_mirror_add(struct dsa_switch *ds, int port,
2833 			      struct dsa_mall_mirror_tc_entry *mirror,
2834 			      bool ingress)
2835 {
2836 	return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2837 				    ingress, true);
2838 }
2839 
2840 static void sja1105_mirror_del(struct dsa_switch *ds, int port,
2841 			       struct dsa_mall_mirror_tc_entry *mirror)
2842 {
2843 	sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2844 			     mirror->ingress, false);
2845 }
2846 
2847 static int sja1105_port_policer_add(struct dsa_switch *ds, int port,
2848 				    struct dsa_mall_policer_tc_entry *policer)
2849 {
2850 	struct sja1105_l2_policing_entry *policing;
2851 	struct sja1105_private *priv = ds->priv;
2852 
2853 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2854 
2855 	/* In hardware, every 8 microseconds the credit level is incremented by
2856 	 * the value of RATE bytes divided by 64, up to a maximum of SMAX
2857 	 * bytes.
2858 	 */
2859 	policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec,
2860 				      1000000);
2861 	policing[port].smax = policer->burst;
2862 
2863 	return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2864 }
2865 
2866 static void sja1105_port_policer_del(struct dsa_switch *ds, int port)
2867 {
2868 	struct sja1105_l2_policing_entry *policing;
2869 	struct sja1105_private *priv = ds->priv;
2870 
2871 	policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2872 
2873 	policing[port].rate = SJA1105_RATE_MBPS(1000);
2874 	policing[port].smax = 65535;
2875 
2876 	sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2877 }
2878 
2879 static int sja1105_port_set_learning(struct sja1105_private *priv, int port,
2880 				     bool enabled)
2881 {
2882 	struct sja1105_mac_config_entry *mac;
2883 
2884 	mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2885 
2886 	mac[port].dyn_learn = enabled;
2887 
2888 	return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
2889 					    &mac[port], true);
2890 }
2891 
2892 static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to,
2893 					  struct switchdev_brport_flags flags)
2894 {
2895 	if (flags.mask & BR_FLOOD) {
2896 		if (flags.val & BR_FLOOD)
2897 			priv->ucast_egress_floods |= BIT(to);
2898 		else
2899 			priv->ucast_egress_floods &= ~BIT(to);
2900 	}
2901 
2902 	if (flags.mask & BR_BCAST_FLOOD) {
2903 		if (flags.val & BR_BCAST_FLOOD)
2904 			priv->bcast_egress_floods |= BIT(to);
2905 		else
2906 			priv->bcast_egress_floods &= ~BIT(to);
2907 	}
2908 
2909 	return sja1105_manage_flood_domains(priv);
2910 }
2911 
2912 static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to,
2913 				    struct switchdev_brport_flags flags,
2914 				    struct netlink_ext_ack *extack)
2915 {
2916 	struct sja1105_l2_lookup_entry *l2_lookup;
2917 	struct sja1105_table *table;
2918 	int match;
2919 
2920 	table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
2921 	l2_lookup = table->entries;
2922 
2923 	for (match = 0; match < table->entry_count; match++)
2924 		if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST &&
2925 		    l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
2926 			break;
2927 
2928 	if (match == table->entry_count) {
2929 		NL_SET_ERR_MSG_MOD(extack,
2930 				   "Could not find FDB entry for unknown multicast");
2931 		return -ENOSPC;
2932 	}
2933 
2934 	if (flags.val & BR_MCAST_FLOOD)
2935 		l2_lookup[match].destports |= BIT(to);
2936 	else
2937 		l2_lookup[match].destports &= ~BIT(to);
2938 
2939 	return sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
2940 					    l2_lookup[match].index,
2941 					    &l2_lookup[match],
2942 					    true);
2943 }
2944 
2945 static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port,
2946 					 struct switchdev_brport_flags flags,
2947 					 struct netlink_ext_ack *extack)
2948 {
2949 	struct sja1105_private *priv = ds->priv;
2950 
2951 	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
2952 			   BR_BCAST_FLOOD))
2953 		return -EINVAL;
2954 
2955 	if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) &&
2956 	    !priv->info->can_limit_mcast_flood) {
2957 		bool multicast = !!(flags.val & BR_MCAST_FLOOD);
2958 		bool unicast = !!(flags.val & BR_FLOOD);
2959 
2960 		if (unicast != multicast) {
2961 			NL_SET_ERR_MSG_MOD(extack,
2962 					   "This chip cannot configure multicast flooding independently of unicast");
2963 			return -EINVAL;
2964 		}
2965 	}
2966 
2967 	return 0;
2968 }
2969 
2970 static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port,
2971 				     struct switchdev_brport_flags flags,
2972 				     struct netlink_ext_ack *extack)
2973 {
2974 	struct sja1105_private *priv = ds->priv;
2975 	int rc;
2976 
2977 	if (flags.mask & BR_LEARNING) {
2978 		bool learn_ena = !!(flags.val & BR_LEARNING);
2979 
2980 		rc = sja1105_port_set_learning(priv, port, learn_ena);
2981 		if (rc)
2982 			return rc;
2983 	}
2984 
2985 	if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) {
2986 		rc = sja1105_port_ucast_bcast_flood(priv, port, flags);
2987 		if (rc)
2988 			return rc;
2989 	}
2990 
2991 	/* For chips that can't offload BR_MCAST_FLOOD independently, there
2992 	 * is nothing to do here, we ensured the configuration is in sync by
2993 	 * offloading BR_FLOOD.
2994 	 */
2995 	if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) {
2996 		rc = sja1105_port_mcast_flood(priv, port, flags,
2997 					      extack);
2998 		if (rc)
2999 			return rc;
3000 	}
3001 
3002 	return 0;
3003 }
3004 
3005 static void sja1105_teardown_ports(struct sja1105_private *priv)
3006 {
3007 	struct dsa_switch *ds = priv->ds;
3008 	int port;
3009 
3010 	for (port = 0; port < ds->num_ports; port++) {
3011 		struct sja1105_port *sp = &priv->ports[port];
3012 
3013 		if (sp->xmit_worker)
3014 			kthread_destroy_worker(sp->xmit_worker);
3015 	}
3016 }
3017 
3018 static int sja1105_setup_ports(struct sja1105_private *priv)
3019 {
3020 	struct sja1105_tagger_data *tagger_data = &priv->tagger_data;
3021 	struct dsa_switch *ds = priv->ds;
3022 	int port, rc;
3023 
3024 	/* Connections between dsa_port and sja1105_port */
3025 	for (port = 0; port < ds->num_ports; port++) {
3026 		struct sja1105_port *sp = &priv->ports[port];
3027 		struct dsa_port *dp = dsa_to_port(ds, port);
3028 		struct kthread_worker *worker;
3029 		struct net_device *slave;
3030 
3031 		if (!dsa_port_is_user(dp))
3032 			continue;
3033 
3034 		dp->priv = sp;
3035 		sp->data = tagger_data;
3036 		slave = dp->slave;
3037 		kthread_init_work(&sp->xmit_work, sja1105_port_deferred_xmit);
3038 		worker = kthread_create_worker(0, "%s_xmit", slave->name);
3039 		if (IS_ERR(worker)) {
3040 			rc = PTR_ERR(worker);
3041 			dev_err(ds->dev,
3042 				"failed to create deferred xmit thread: %d\n",
3043 				rc);
3044 			goto out_destroy_workers;
3045 		}
3046 		sp->xmit_worker = worker;
3047 		skb_queue_head_init(&sp->xmit_queue);
3048 	}
3049 
3050 	return 0;
3051 
3052 out_destroy_workers:
3053 	sja1105_teardown_ports(priv);
3054 	return rc;
3055 }
3056 
3057 /* The programming model for the SJA1105 switch is "all-at-once" via static
3058  * configuration tables. Some of these can be dynamically modified at runtime,
3059  * but not the xMII mode parameters table.
3060  * Furthermode, some PHYs may not have crystals for generating their clocks
3061  * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
3062  * ref_clk pin. So port clocking needs to be initialized early, before
3063  * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
3064  * Setting correct PHY link speed does not matter now.
3065  * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY
3066  * bindings are not yet parsed by DSA core. We need to parse early so that we
3067  * can populate the xMII mode parameters table.
3068  */
3069 static int sja1105_setup(struct dsa_switch *ds)
3070 {
3071 	struct sja1105_private *priv = ds->priv;
3072 	int rc;
3073 
3074 	if (priv->info->disable_microcontroller) {
3075 		rc = priv->info->disable_microcontroller(priv);
3076 		if (rc < 0) {
3077 			dev_err(ds->dev,
3078 				"Failed to disable microcontroller: %pe\n",
3079 				ERR_PTR(rc));
3080 			return rc;
3081 		}
3082 	}
3083 
3084 	/* Create and send configuration down to device */
3085 	rc = sja1105_static_config_load(priv);
3086 	if (rc < 0) {
3087 		dev_err(ds->dev, "Failed to load static config: %d\n", rc);
3088 		return rc;
3089 	}
3090 
3091 	/* Configure the CGU (PHY link modes and speeds) */
3092 	if (priv->info->clocking_setup) {
3093 		rc = priv->info->clocking_setup(priv);
3094 		if (rc < 0) {
3095 			dev_err(ds->dev,
3096 				"Failed to configure MII clocking: %pe\n",
3097 				ERR_PTR(rc));
3098 			goto out_static_config_free;
3099 		}
3100 	}
3101 
3102 	rc = sja1105_setup_ports(priv);
3103 	if (rc)
3104 		goto out_static_config_free;
3105 
3106 	sja1105_tas_setup(ds);
3107 	sja1105_flower_setup(ds);
3108 
3109 	rc = sja1105_ptp_clock_register(ds);
3110 	if (rc < 0) {
3111 		dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc);
3112 		goto out_flower_teardown;
3113 	}
3114 
3115 	rc = sja1105_mdiobus_register(ds);
3116 	if (rc < 0) {
3117 		dev_err(ds->dev, "Failed to register MDIO bus: %pe\n",
3118 			ERR_PTR(rc));
3119 		goto out_ptp_clock_unregister;
3120 	}
3121 
3122 	rc = sja1105_devlink_setup(ds);
3123 	if (rc < 0)
3124 		goto out_mdiobus_unregister;
3125 
3126 	rtnl_lock();
3127 	rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q));
3128 	rtnl_unlock();
3129 	if (rc)
3130 		goto out_devlink_teardown;
3131 
3132 	/* On SJA1105, VLAN filtering per se is always enabled in hardware.
3133 	 * The only thing we can do to disable it is lie about what the 802.1Q
3134 	 * EtherType is.
3135 	 * So it will still try to apply VLAN filtering, but all ingress
3136 	 * traffic (except frames received with EtherType of ETH_P_SJA1105)
3137 	 * will be internally tagged with a distorted VLAN header where the
3138 	 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
3139 	 */
3140 	ds->vlan_filtering_is_global = true;
3141 	ds->untag_bridge_pvid = true;
3142 	/* tag_8021q has 3 bits for the VBID, and the value 0 is reserved */
3143 	ds->num_fwd_offloading_bridges = 7;
3144 
3145 	/* Advertise the 8 egress queues */
3146 	ds->num_tx_queues = SJA1105_NUM_TC;
3147 
3148 	ds->mtu_enforcement_ingress = true;
3149 	ds->assisted_learning_on_cpu_port = true;
3150 
3151 	return 0;
3152 
3153 out_devlink_teardown:
3154 	sja1105_devlink_teardown(ds);
3155 out_mdiobus_unregister:
3156 	sja1105_mdiobus_unregister(ds);
3157 out_ptp_clock_unregister:
3158 	sja1105_ptp_clock_unregister(ds);
3159 out_flower_teardown:
3160 	sja1105_flower_teardown(ds);
3161 	sja1105_tas_teardown(ds);
3162 	sja1105_teardown_ports(priv);
3163 out_static_config_free:
3164 	sja1105_static_config_free(&priv->static_config);
3165 
3166 	return rc;
3167 }
3168 
3169 static void sja1105_teardown(struct dsa_switch *ds)
3170 {
3171 	struct sja1105_private *priv = ds->priv;
3172 
3173 	rtnl_lock();
3174 	dsa_tag_8021q_unregister(ds);
3175 	rtnl_unlock();
3176 
3177 	sja1105_devlink_teardown(ds);
3178 	sja1105_mdiobus_unregister(ds);
3179 	sja1105_ptp_clock_unregister(ds);
3180 	sja1105_flower_teardown(ds);
3181 	sja1105_tas_teardown(ds);
3182 	sja1105_teardown_ports(priv);
3183 	sja1105_static_config_free(&priv->static_config);
3184 }
3185 
3186 static const struct dsa_switch_ops sja1105_switch_ops = {
3187 	.get_tag_protocol	= sja1105_get_tag_protocol,
3188 	.setup			= sja1105_setup,
3189 	.teardown		= sja1105_teardown,
3190 	.set_ageing_time	= sja1105_set_ageing_time,
3191 	.port_change_mtu	= sja1105_change_mtu,
3192 	.port_max_mtu		= sja1105_get_max_mtu,
3193 	.phylink_validate	= sja1105_phylink_validate,
3194 	.phylink_mac_config	= sja1105_mac_config,
3195 	.phylink_mac_link_up	= sja1105_mac_link_up,
3196 	.phylink_mac_link_down	= sja1105_mac_link_down,
3197 	.get_strings		= sja1105_get_strings,
3198 	.get_ethtool_stats	= sja1105_get_ethtool_stats,
3199 	.get_sset_count		= sja1105_get_sset_count,
3200 	.get_ts_info		= sja1105_get_ts_info,
3201 	.port_disable		= sja1105_port_disable,
3202 	.port_fdb_dump		= sja1105_fdb_dump,
3203 	.port_fdb_add		= sja1105_fdb_add,
3204 	.port_fdb_del		= sja1105_fdb_del,
3205 	.port_fast_age		= sja1105_fast_age,
3206 	.port_bridge_join	= sja1105_bridge_join,
3207 	.port_bridge_leave	= sja1105_bridge_leave,
3208 	.port_pre_bridge_flags	= sja1105_port_pre_bridge_flags,
3209 	.port_bridge_flags	= sja1105_port_bridge_flags,
3210 	.port_stp_state_set	= sja1105_bridge_stp_state_set,
3211 	.port_vlan_filtering	= sja1105_vlan_filtering,
3212 	.port_vlan_add		= sja1105_bridge_vlan_add,
3213 	.port_vlan_del		= sja1105_bridge_vlan_del,
3214 	.port_mdb_add		= sja1105_mdb_add,
3215 	.port_mdb_del		= sja1105_mdb_del,
3216 	.port_hwtstamp_get	= sja1105_hwtstamp_get,
3217 	.port_hwtstamp_set	= sja1105_hwtstamp_set,
3218 	.port_rxtstamp		= sja1105_port_rxtstamp,
3219 	.port_txtstamp		= sja1105_port_txtstamp,
3220 	.port_setup_tc		= sja1105_port_setup_tc,
3221 	.port_mirror_add	= sja1105_mirror_add,
3222 	.port_mirror_del	= sja1105_mirror_del,
3223 	.port_policer_add	= sja1105_port_policer_add,
3224 	.port_policer_del	= sja1105_port_policer_del,
3225 	.cls_flower_add		= sja1105_cls_flower_add,
3226 	.cls_flower_del		= sja1105_cls_flower_del,
3227 	.cls_flower_stats	= sja1105_cls_flower_stats,
3228 	.devlink_info_get	= sja1105_devlink_info_get,
3229 	.tag_8021q_vlan_add	= sja1105_dsa_8021q_vlan_add,
3230 	.tag_8021q_vlan_del	= sja1105_dsa_8021q_vlan_del,
3231 	.port_prechangeupper	= sja1105_prechangeupper,
3232 	.port_bridge_tx_fwd_offload = dsa_tag_8021q_bridge_tx_fwd_offload,
3233 	.port_bridge_tx_fwd_unoffload = dsa_tag_8021q_bridge_tx_fwd_unoffload,
3234 };
3235 
3236 static const struct of_device_id sja1105_dt_ids[];
3237 
3238 static int sja1105_check_device_id(struct sja1105_private *priv)
3239 {
3240 	const struct sja1105_regs *regs = priv->info->regs;
3241 	u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0};
3242 	struct device *dev = &priv->spidev->dev;
3243 	const struct of_device_id *match;
3244 	u32 device_id;
3245 	u64 part_no;
3246 	int rc;
3247 
3248 	rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id,
3249 			      NULL);
3250 	if (rc < 0)
3251 		return rc;
3252 
3253 	rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id,
3254 			      SJA1105_SIZE_DEVICE_ID);
3255 	if (rc < 0)
3256 		return rc;
3257 
3258 	sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID);
3259 
3260 	for (match = sja1105_dt_ids; match->compatible[0]; match++) {
3261 		const struct sja1105_info *info = match->data;
3262 
3263 		/* Is what's been probed in our match table at all? */
3264 		if (info->device_id != device_id || info->part_no != part_no)
3265 			continue;
3266 
3267 		/* But is it what's in the device tree? */
3268 		if (priv->info->device_id != device_id ||
3269 		    priv->info->part_no != part_no) {
3270 			dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n",
3271 				 priv->info->name, info->name);
3272 			/* It isn't. No problem, pick that up. */
3273 			priv->info = info;
3274 		}
3275 
3276 		return 0;
3277 	}
3278 
3279 	dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n",
3280 		device_id, part_no);
3281 
3282 	return -ENODEV;
3283 }
3284 
3285 static int sja1105_probe(struct spi_device *spi)
3286 {
3287 	struct device *dev = &spi->dev;
3288 	struct sja1105_private *priv;
3289 	size_t max_xfer, max_msg;
3290 	struct dsa_switch *ds;
3291 	int rc;
3292 
3293 	if (!dev->of_node) {
3294 		dev_err(dev, "No DTS bindings for SJA1105 driver\n");
3295 		return -EINVAL;
3296 	}
3297 
3298 	rc = sja1105_hw_reset(dev, 1, 1);
3299 	if (rc)
3300 		return rc;
3301 
3302 	priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL);
3303 	if (!priv)
3304 		return -ENOMEM;
3305 
3306 	/* Populate our driver private structure (priv) based on
3307 	 * the device tree node that was probed (spi)
3308 	 */
3309 	priv->spidev = spi;
3310 	spi_set_drvdata(spi, priv);
3311 
3312 	/* Configure the SPI bus */
3313 	spi->bits_per_word = 8;
3314 	rc = spi_setup(spi);
3315 	if (rc < 0) {
3316 		dev_err(dev, "Could not init SPI\n");
3317 		return rc;
3318 	}
3319 
3320 	/* In sja1105_xfer, we send spi_messages composed of two spi_transfers:
3321 	 * a small one for the message header and another one for the current
3322 	 * chunk of the packed buffer.
3323 	 * Check that the restrictions imposed by the SPI controller are
3324 	 * respected: the chunk buffer is smaller than the max transfer size,
3325 	 * and the total length of the chunk plus its message header is smaller
3326 	 * than the max message size.
3327 	 * We do that during probe time since the maximum transfer size is a
3328 	 * runtime invariant.
3329 	 */
3330 	max_xfer = spi_max_transfer_size(spi);
3331 	max_msg = spi_max_message_size(spi);
3332 
3333 	/* We need to send at least one 64-bit word of SPI payload per message
3334 	 * in order to be able to make useful progress.
3335 	 */
3336 	if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) {
3337 		dev_err(dev, "SPI master cannot send large enough buffers, aborting\n");
3338 		return -EINVAL;
3339 	}
3340 
3341 	priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN;
3342 	if (priv->max_xfer_len > max_xfer)
3343 		priv->max_xfer_len = max_xfer;
3344 	if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER)
3345 		priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER;
3346 
3347 	priv->info = of_device_get_match_data(dev);
3348 
3349 	/* Detect hardware device */
3350 	rc = sja1105_check_device_id(priv);
3351 	if (rc < 0) {
3352 		dev_err(dev, "Device ID check failed: %d\n", rc);
3353 		return rc;
3354 	}
3355 
3356 	dev_info(dev, "Probed switch chip: %s\n", priv->info->name);
3357 
3358 	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3359 	if (!ds)
3360 		return -ENOMEM;
3361 
3362 	ds->dev = dev;
3363 	ds->num_ports = priv->info->num_ports;
3364 	ds->ops = &sja1105_switch_ops;
3365 	ds->priv = priv;
3366 	priv->ds = ds;
3367 
3368 	mutex_init(&priv->ptp_data.lock);
3369 	mutex_init(&priv->mgmt_lock);
3370 
3371 	rc = sja1105_parse_dt(priv);
3372 	if (rc < 0) {
3373 		dev_err(ds->dev, "Failed to parse DT: %d\n", rc);
3374 		return rc;
3375 	}
3376 
3377 	if (IS_ENABLED(CONFIG_NET_SCH_CBS)) {
3378 		priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers,
3379 					 sizeof(struct sja1105_cbs_entry),
3380 					 GFP_KERNEL);
3381 		if (!priv->cbs)
3382 			return -ENOMEM;
3383 	}
3384 
3385 	return dsa_register_switch(priv->ds);
3386 }
3387 
3388 static int sja1105_remove(struct spi_device *spi)
3389 {
3390 	struct sja1105_private *priv = spi_get_drvdata(spi);
3391 
3392 	if (!priv)
3393 		return 0;
3394 
3395 	dsa_unregister_switch(priv->ds);
3396 
3397 	spi_set_drvdata(spi, NULL);
3398 
3399 	return 0;
3400 }
3401 
3402 static void sja1105_shutdown(struct spi_device *spi)
3403 {
3404 	struct sja1105_private *priv = spi_get_drvdata(spi);
3405 
3406 	if (!priv)
3407 		return;
3408 
3409 	dsa_switch_shutdown(priv->ds);
3410 
3411 	spi_set_drvdata(spi, NULL);
3412 }
3413 
3414 static const struct of_device_id sja1105_dt_ids[] = {
3415 	{ .compatible = "nxp,sja1105e", .data = &sja1105e_info },
3416 	{ .compatible = "nxp,sja1105t", .data = &sja1105t_info },
3417 	{ .compatible = "nxp,sja1105p", .data = &sja1105p_info },
3418 	{ .compatible = "nxp,sja1105q", .data = &sja1105q_info },
3419 	{ .compatible = "nxp,sja1105r", .data = &sja1105r_info },
3420 	{ .compatible = "nxp,sja1105s", .data = &sja1105s_info },
3421 	{ .compatible = "nxp,sja1110a", .data = &sja1110a_info },
3422 	{ .compatible = "nxp,sja1110b", .data = &sja1110b_info },
3423 	{ .compatible = "nxp,sja1110c", .data = &sja1110c_info },
3424 	{ .compatible = "nxp,sja1110d", .data = &sja1110d_info },
3425 	{ /* sentinel */ },
3426 };
3427 MODULE_DEVICE_TABLE(of, sja1105_dt_ids);
3428 
3429 static struct spi_driver sja1105_driver = {
3430 	.driver = {
3431 		.name  = "sja1105",
3432 		.owner = THIS_MODULE,
3433 		.of_match_table = of_match_ptr(sja1105_dt_ids),
3434 	},
3435 	.probe  = sja1105_probe,
3436 	.remove = sja1105_remove,
3437 	.shutdown = sja1105_shutdown,
3438 };
3439 
3440 module_spi_driver(sja1105_driver);
3441 
3442 MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
3443 MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
3444 MODULE_DESCRIPTION("SJA1105 Driver");
3445 MODULE_LICENSE("GPL v2");
3446