xref: /linux/drivers/net/dsa/mt7530.c (revision 05ee19c18c2bb3dea69e29219017367c4a77e65a)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Mediatek MT7530 DSA Switch driver
4  * Copyright (C) 2017 Sean Wang <sean.wang@mediatek.com>
5  */
6 #include <linux/etherdevice.h>
7 #include <linux/if_bridge.h>
8 #include <linux/iopoll.h>
9 #include <linux/mdio.h>
10 #include <linux/mfd/syscon.h>
11 #include <linux/module.h>
12 #include <linux/netdevice.h>
13 #include <linux/of_mdio.h>
14 #include <linux/of_net.h>
15 #include <linux/of_platform.h>
16 #include <linux/phylink.h>
17 #include <linux/regmap.h>
18 #include <linux/regulator/consumer.h>
19 #include <linux/reset.h>
20 #include <linux/gpio/consumer.h>
21 #include <net/dsa.h>
22 
23 #include "mt7530.h"
24 
25 /* String, offset, and register size in bytes if different from 4 bytes */
26 static const struct mt7530_mib_desc mt7530_mib[] = {
27 	MIB_DESC(1, 0x00, "TxDrop"),
28 	MIB_DESC(1, 0x04, "TxCrcErr"),
29 	MIB_DESC(1, 0x08, "TxUnicast"),
30 	MIB_DESC(1, 0x0c, "TxMulticast"),
31 	MIB_DESC(1, 0x10, "TxBroadcast"),
32 	MIB_DESC(1, 0x14, "TxCollision"),
33 	MIB_DESC(1, 0x18, "TxSingleCollision"),
34 	MIB_DESC(1, 0x1c, "TxMultipleCollision"),
35 	MIB_DESC(1, 0x20, "TxDeferred"),
36 	MIB_DESC(1, 0x24, "TxLateCollision"),
37 	MIB_DESC(1, 0x28, "TxExcessiveCollistion"),
38 	MIB_DESC(1, 0x2c, "TxPause"),
39 	MIB_DESC(1, 0x30, "TxPktSz64"),
40 	MIB_DESC(1, 0x34, "TxPktSz65To127"),
41 	MIB_DESC(1, 0x38, "TxPktSz128To255"),
42 	MIB_DESC(1, 0x3c, "TxPktSz256To511"),
43 	MIB_DESC(1, 0x40, "TxPktSz512To1023"),
44 	MIB_DESC(1, 0x44, "Tx1024ToMax"),
45 	MIB_DESC(2, 0x48, "TxBytes"),
46 	MIB_DESC(1, 0x60, "RxDrop"),
47 	MIB_DESC(1, 0x64, "RxFiltering"),
48 	MIB_DESC(1, 0x6c, "RxMulticast"),
49 	MIB_DESC(1, 0x70, "RxBroadcast"),
50 	MIB_DESC(1, 0x74, "RxAlignErr"),
51 	MIB_DESC(1, 0x78, "RxCrcErr"),
52 	MIB_DESC(1, 0x7c, "RxUnderSizeErr"),
53 	MIB_DESC(1, 0x80, "RxFragErr"),
54 	MIB_DESC(1, 0x84, "RxOverSzErr"),
55 	MIB_DESC(1, 0x88, "RxJabberErr"),
56 	MIB_DESC(1, 0x8c, "RxPause"),
57 	MIB_DESC(1, 0x90, "RxPktSz64"),
58 	MIB_DESC(1, 0x94, "RxPktSz65To127"),
59 	MIB_DESC(1, 0x98, "RxPktSz128To255"),
60 	MIB_DESC(1, 0x9c, "RxPktSz256To511"),
61 	MIB_DESC(1, 0xa0, "RxPktSz512To1023"),
62 	MIB_DESC(1, 0xa4, "RxPktSz1024ToMax"),
63 	MIB_DESC(2, 0xa8, "RxBytes"),
64 	MIB_DESC(1, 0xb0, "RxCtrlDrop"),
65 	MIB_DESC(1, 0xb4, "RxIngressDrop"),
66 	MIB_DESC(1, 0xb8, "RxArlDrop"),
67 };
68 
69 static int
70 core_read_mmd_indirect(struct mt7530_priv *priv, int prtad, int devad)
71 {
72 	struct mii_bus *bus = priv->bus;
73 	int value, ret;
74 
75 	/* Write the desired MMD Devad */
76 	ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
77 	if (ret < 0)
78 		goto err;
79 
80 	/* Write the desired MMD register address */
81 	ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
82 	if (ret < 0)
83 		goto err;
84 
85 	/* Select the Function : DATA with no post increment */
86 	ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
87 	if (ret < 0)
88 		goto err;
89 
90 	/* Read the content of the MMD's selected register */
91 	value = bus->read(bus, 0, MII_MMD_DATA);
92 
93 	return value;
94 err:
95 	dev_err(&bus->dev,  "failed to read mmd register\n");
96 
97 	return ret;
98 }
99 
100 static int
101 core_write_mmd_indirect(struct mt7530_priv *priv, int prtad,
102 			int devad, u32 data)
103 {
104 	struct mii_bus *bus = priv->bus;
105 	int ret;
106 
107 	/* Write the desired MMD Devad */
108 	ret = bus->write(bus, 0, MII_MMD_CTRL, devad);
109 	if (ret < 0)
110 		goto err;
111 
112 	/* Write the desired MMD register address */
113 	ret = bus->write(bus, 0, MII_MMD_DATA, prtad);
114 	if (ret < 0)
115 		goto err;
116 
117 	/* Select the Function : DATA with no post increment */
118 	ret = bus->write(bus, 0, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
119 	if (ret < 0)
120 		goto err;
121 
122 	/* Write the data into MMD's selected register */
123 	ret = bus->write(bus, 0, MII_MMD_DATA, data);
124 err:
125 	if (ret < 0)
126 		dev_err(&bus->dev,
127 			"failed to write mmd register\n");
128 	return ret;
129 }
130 
131 static void
132 core_write(struct mt7530_priv *priv, u32 reg, u32 val)
133 {
134 	struct mii_bus *bus = priv->bus;
135 
136 	mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
137 
138 	core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
139 
140 	mutex_unlock(&bus->mdio_lock);
141 }
142 
143 static void
144 core_rmw(struct mt7530_priv *priv, u32 reg, u32 mask, u32 set)
145 {
146 	struct mii_bus *bus = priv->bus;
147 	u32 val;
148 
149 	mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
150 
151 	val = core_read_mmd_indirect(priv, reg, MDIO_MMD_VEND2);
152 	val &= ~mask;
153 	val |= set;
154 	core_write_mmd_indirect(priv, reg, MDIO_MMD_VEND2, val);
155 
156 	mutex_unlock(&bus->mdio_lock);
157 }
158 
159 static void
160 core_set(struct mt7530_priv *priv, u32 reg, u32 val)
161 {
162 	core_rmw(priv, reg, 0, val);
163 }
164 
165 static void
166 core_clear(struct mt7530_priv *priv, u32 reg, u32 val)
167 {
168 	core_rmw(priv, reg, val, 0);
169 }
170 
171 static int
172 mt7530_mii_write(struct mt7530_priv *priv, u32 reg, u32 val)
173 {
174 	struct mii_bus *bus = priv->bus;
175 	u16 page, r, lo, hi;
176 	int ret;
177 
178 	page = (reg >> 6) & 0x3ff;
179 	r  = (reg >> 2) & 0xf;
180 	lo = val & 0xffff;
181 	hi = val >> 16;
182 
183 	/* MT7530 uses 31 as the pseudo port */
184 	ret = bus->write(bus, 0x1f, 0x1f, page);
185 	if (ret < 0)
186 		goto err;
187 
188 	ret = bus->write(bus, 0x1f, r,  lo);
189 	if (ret < 0)
190 		goto err;
191 
192 	ret = bus->write(bus, 0x1f, 0x10, hi);
193 err:
194 	if (ret < 0)
195 		dev_err(&bus->dev,
196 			"failed to write mt7530 register\n");
197 	return ret;
198 }
199 
200 static u32
201 mt7530_mii_read(struct mt7530_priv *priv, u32 reg)
202 {
203 	struct mii_bus *bus = priv->bus;
204 	u16 page, r, lo, hi;
205 	int ret;
206 
207 	page = (reg >> 6) & 0x3ff;
208 	r = (reg >> 2) & 0xf;
209 
210 	/* MT7530 uses 31 as the pseudo port */
211 	ret = bus->write(bus, 0x1f, 0x1f, page);
212 	if (ret < 0) {
213 		dev_err(&bus->dev,
214 			"failed to read mt7530 register\n");
215 		return ret;
216 	}
217 
218 	lo = bus->read(bus, 0x1f, r);
219 	hi = bus->read(bus, 0x1f, 0x10);
220 
221 	return (hi << 16) | (lo & 0xffff);
222 }
223 
224 static void
225 mt7530_write(struct mt7530_priv *priv, u32 reg, u32 val)
226 {
227 	struct mii_bus *bus = priv->bus;
228 
229 	mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
230 
231 	mt7530_mii_write(priv, reg, val);
232 
233 	mutex_unlock(&bus->mdio_lock);
234 }
235 
236 static u32
237 _mt7530_read(struct mt7530_dummy_poll *p)
238 {
239 	struct mii_bus		*bus = p->priv->bus;
240 	u32 val;
241 
242 	mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
243 
244 	val = mt7530_mii_read(p->priv, p->reg);
245 
246 	mutex_unlock(&bus->mdio_lock);
247 
248 	return val;
249 }
250 
251 static u32
252 mt7530_read(struct mt7530_priv *priv, u32 reg)
253 {
254 	struct mt7530_dummy_poll p;
255 
256 	INIT_MT7530_DUMMY_POLL(&p, priv, reg);
257 	return _mt7530_read(&p);
258 }
259 
260 static void
261 mt7530_rmw(struct mt7530_priv *priv, u32 reg,
262 	   u32 mask, u32 set)
263 {
264 	struct mii_bus *bus = priv->bus;
265 	u32 val;
266 
267 	mutex_lock_nested(&bus->mdio_lock, MDIO_MUTEX_NESTED);
268 
269 	val = mt7530_mii_read(priv, reg);
270 	val &= ~mask;
271 	val |= set;
272 	mt7530_mii_write(priv, reg, val);
273 
274 	mutex_unlock(&bus->mdio_lock);
275 }
276 
277 static void
278 mt7530_set(struct mt7530_priv *priv, u32 reg, u32 val)
279 {
280 	mt7530_rmw(priv, reg, 0, val);
281 }
282 
283 static void
284 mt7530_clear(struct mt7530_priv *priv, u32 reg, u32 val)
285 {
286 	mt7530_rmw(priv, reg, val, 0);
287 }
288 
289 static int
290 mt7530_fdb_cmd(struct mt7530_priv *priv, enum mt7530_fdb_cmd cmd, u32 *rsp)
291 {
292 	u32 val;
293 	int ret;
294 	struct mt7530_dummy_poll p;
295 
296 	/* Set the command operating upon the MAC address entries */
297 	val = ATC_BUSY | ATC_MAT(0) | cmd;
298 	mt7530_write(priv, MT7530_ATC, val);
299 
300 	INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_ATC);
301 	ret = readx_poll_timeout(_mt7530_read, &p, val,
302 				 !(val & ATC_BUSY), 20, 20000);
303 	if (ret < 0) {
304 		dev_err(priv->dev, "reset timeout\n");
305 		return ret;
306 	}
307 
308 	/* Additional sanity for read command if the specified
309 	 * entry is invalid
310 	 */
311 	val = mt7530_read(priv, MT7530_ATC);
312 	if ((cmd == MT7530_FDB_READ) && (val & ATC_INVALID))
313 		return -EINVAL;
314 
315 	if (rsp)
316 		*rsp = val;
317 
318 	return 0;
319 }
320 
321 static void
322 mt7530_fdb_read(struct mt7530_priv *priv, struct mt7530_fdb *fdb)
323 {
324 	u32 reg[3];
325 	int i;
326 
327 	/* Read from ARL table into an array */
328 	for (i = 0; i < 3; i++) {
329 		reg[i] = mt7530_read(priv, MT7530_TSRA1 + (i * 4));
330 
331 		dev_dbg(priv->dev, "%s(%d) reg[%d]=0x%x\n",
332 			__func__, __LINE__, i, reg[i]);
333 	}
334 
335 	fdb->vid = (reg[1] >> CVID) & CVID_MASK;
336 	fdb->aging = (reg[2] >> AGE_TIMER) & AGE_TIMER_MASK;
337 	fdb->port_mask = (reg[2] >> PORT_MAP) & PORT_MAP_MASK;
338 	fdb->mac[0] = (reg[0] >> MAC_BYTE_0) & MAC_BYTE_MASK;
339 	fdb->mac[1] = (reg[0] >> MAC_BYTE_1) & MAC_BYTE_MASK;
340 	fdb->mac[2] = (reg[0] >> MAC_BYTE_2) & MAC_BYTE_MASK;
341 	fdb->mac[3] = (reg[0] >> MAC_BYTE_3) & MAC_BYTE_MASK;
342 	fdb->mac[4] = (reg[1] >> MAC_BYTE_4) & MAC_BYTE_MASK;
343 	fdb->mac[5] = (reg[1] >> MAC_BYTE_5) & MAC_BYTE_MASK;
344 	fdb->noarp = ((reg[2] >> ENT_STATUS) & ENT_STATUS_MASK) == STATIC_ENT;
345 }
346 
347 static void
348 mt7530_fdb_write(struct mt7530_priv *priv, u16 vid,
349 		 u8 port_mask, const u8 *mac,
350 		 u8 aging, u8 type)
351 {
352 	u32 reg[3] = { 0 };
353 	int i;
354 
355 	reg[1] |= vid & CVID_MASK;
356 	reg[2] |= (aging & AGE_TIMER_MASK) << AGE_TIMER;
357 	reg[2] |= (port_mask & PORT_MAP_MASK) << PORT_MAP;
358 	/* STATIC_ENT indicate that entry is static wouldn't
359 	 * be aged out and STATIC_EMP specified as erasing an
360 	 * entry
361 	 */
362 	reg[2] |= (type & ENT_STATUS_MASK) << ENT_STATUS;
363 	reg[1] |= mac[5] << MAC_BYTE_5;
364 	reg[1] |= mac[4] << MAC_BYTE_4;
365 	reg[0] |= mac[3] << MAC_BYTE_3;
366 	reg[0] |= mac[2] << MAC_BYTE_2;
367 	reg[0] |= mac[1] << MAC_BYTE_1;
368 	reg[0] |= mac[0] << MAC_BYTE_0;
369 
370 	/* Write array into the ARL table */
371 	for (i = 0; i < 3; i++)
372 		mt7530_write(priv, MT7530_ATA1 + (i * 4), reg[i]);
373 }
374 
375 static int
376 mt7530_pad_clk_setup(struct dsa_switch *ds, int mode)
377 {
378 	struct mt7530_priv *priv = ds->priv;
379 	u32 ncpo1, ssc_delta, trgint, i, xtal;
380 
381 	xtal = mt7530_read(priv, MT7530_MHWTRAP) & HWTRAP_XTAL_MASK;
382 
383 	if (xtal == HWTRAP_XTAL_20MHZ) {
384 		dev_err(priv->dev,
385 			"%s: MT7530 with a 20MHz XTAL is not supported!\n",
386 			__func__);
387 		return -EINVAL;
388 	}
389 
390 	switch (mode) {
391 	case PHY_INTERFACE_MODE_RGMII:
392 		trgint = 0;
393 		/* PLL frequency: 125MHz */
394 		ncpo1 = 0x0c80;
395 		break;
396 	case PHY_INTERFACE_MODE_TRGMII:
397 		trgint = 1;
398 		if (priv->id == ID_MT7621) {
399 			/* PLL frequency: 150MHz: 1.2GBit */
400 			if (xtal == HWTRAP_XTAL_40MHZ)
401 				ncpo1 = 0x0780;
402 			if (xtal == HWTRAP_XTAL_25MHZ)
403 				ncpo1 = 0x0a00;
404 		} else { /* PLL frequency: 250MHz: 2.0Gbit */
405 			if (xtal == HWTRAP_XTAL_40MHZ)
406 				ncpo1 = 0x0c80;
407 			if (xtal == HWTRAP_XTAL_25MHZ)
408 				ncpo1 = 0x1400;
409 		}
410 		break;
411 	default:
412 		dev_err(priv->dev, "xMII mode %d not supported\n", mode);
413 		return -EINVAL;
414 	}
415 
416 	if (xtal == HWTRAP_XTAL_25MHZ)
417 		ssc_delta = 0x57;
418 	else
419 		ssc_delta = 0x87;
420 
421 	mt7530_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_MASK,
422 		   P6_INTF_MODE(trgint));
423 
424 	/* Lower Tx Driving for TRGMII path */
425 	for (i = 0 ; i < NUM_TRGMII_CTRL ; i++)
426 		mt7530_write(priv, MT7530_TRGMII_TD_ODT(i),
427 			     TD_DM_DRVP(8) | TD_DM_DRVN(8));
428 
429 	/* Setup core clock for MT7530 */
430 	if (!trgint) {
431 		/* Disable MT7530 core clock */
432 		core_clear(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
433 
434 		/* Disable PLL, since phy_device has not yet been created
435 		 * provided for phy_[read,write]_mmd_indirect is called, we
436 		 * provide our own core_write_mmd_indirect to complete this
437 		 * function.
438 		 */
439 		core_write_mmd_indirect(priv,
440 					CORE_GSWPLL_GRP1,
441 					MDIO_MMD_VEND2,
442 					0);
443 
444 		/* Set core clock into 500Mhz */
445 		core_write(priv, CORE_GSWPLL_GRP2,
446 			   RG_GSWPLL_POSDIV_500M(1) |
447 			   RG_GSWPLL_FBKDIV_500M(25));
448 
449 		/* Enable PLL */
450 		core_write(priv, CORE_GSWPLL_GRP1,
451 			   RG_GSWPLL_EN_PRE |
452 			   RG_GSWPLL_POSDIV_200M(2) |
453 			   RG_GSWPLL_FBKDIV_200M(32));
454 
455 		/* Enable MT7530 core clock */
456 		core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
457 	}
458 
459 	/* Setup the MT7530 TRGMII Tx Clock */
460 	core_set(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
461 	core_write(priv, CORE_PLL_GROUP5, RG_LCDDS_PCW_NCPO1(ncpo1));
462 	core_write(priv, CORE_PLL_GROUP6, RG_LCDDS_PCW_NCPO0(0));
463 	core_write(priv, CORE_PLL_GROUP10, RG_LCDDS_SSC_DELTA(ssc_delta));
464 	core_write(priv, CORE_PLL_GROUP11, RG_LCDDS_SSC_DELTA1(ssc_delta));
465 	core_write(priv, CORE_PLL_GROUP4,
466 		   RG_SYSPLL_DDSFBK_EN | RG_SYSPLL_BIAS_EN |
467 		   RG_SYSPLL_BIAS_LPF_EN);
468 	core_write(priv, CORE_PLL_GROUP2,
469 		   RG_SYSPLL_EN_NORMAL | RG_SYSPLL_VODEN |
470 		   RG_SYSPLL_POSDIV(1));
471 	core_write(priv, CORE_PLL_GROUP7,
472 		   RG_LCDDS_PCW_NCPO_CHG | RG_LCCDS_C(3) |
473 		   RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
474 	core_set(priv, CORE_TRGMII_GSW_CLK_CG,
475 		 REG_GSWCK_EN | REG_TRGMIICK_EN);
476 
477 	if (!trgint)
478 		for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
479 			mt7530_rmw(priv, MT7530_TRGMII_RD(i),
480 				   RD_TAP_MASK, RD_TAP(16));
481 	return 0;
482 }
483 
484 static void
485 mt7530_mib_reset(struct dsa_switch *ds)
486 {
487 	struct mt7530_priv *priv = ds->priv;
488 
489 	mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_FLUSH);
490 	mt7530_write(priv, MT7530_MIB_CCR, CCR_MIB_ACTIVATE);
491 }
492 
493 static int mt7530_phy_read(struct dsa_switch *ds, int port, int regnum)
494 {
495 	struct mt7530_priv *priv = ds->priv;
496 
497 	return mdiobus_read_nested(priv->bus, port, regnum);
498 }
499 
500 static int mt7530_phy_write(struct dsa_switch *ds, int port, int regnum,
501 			    u16 val)
502 {
503 	struct mt7530_priv *priv = ds->priv;
504 
505 	return mdiobus_write_nested(priv->bus, port, regnum, val);
506 }
507 
508 static void
509 mt7530_get_strings(struct dsa_switch *ds, int port, u32 stringset,
510 		   uint8_t *data)
511 {
512 	int i;
513 
514 	if (stringset != ETH_SS_STATS)
515 		return;
516 
517 	for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++)
518 		strncpy(data + i * ETH_GSTRING_LEN, mt7530_mib[i].name,
519 			ETH_GSTRING_LEN);
520 }
521 
522 static void
523 mt7530_get_ethtool_stats(struct dsa_switch *ds, int port,
524 			 uint64_t *data)
525 {
526 	struct mt7530_priv *priv = ds->priv;
527 	const struct mt7530_mib_desc *mib;
528 	u32 reg, i;
529 	u64 hi;
530 
531 	for (i = 0; i < ARRAY_SIZE(mt7530_mib); i++) {
532 		mib = &mt7530_mib[i];
533 		reg = MT7530_PORT_MIB_COUNTER(port) + mib->offset;
534 
535 		data[i] = mt7530_read(priv, reg);
536 		if (mib->size == 2) {
537 			hi = mt7530_read(priv, reg + 4);
538 			data[i] |= hi << 32;
539 		}
540 	}
541 }
542 
543 static int
544 mt7530_get_sset_count(struct dsa_switch *ds, int port, int sset)
545 {
546 	if (sset != ETH_SS_STATS)
547 		return 0;
548 
549 	return ARRAY_SIZE(mt7530_mib);
550 }
551 
552 static void mt7530_setup_port5(struct dsa_switch *ds, phy_interface_t interface)
553 {
554 	struct mt7530_priv *priv = ds->priv;
555 	u8 tx_delay = 0;
556 	int val;
557 
558 	mutex_lock(&priv->reg_mutex);
559 
560 	val = mt7530_read(priv, MT7530_MHWTRAP);
561 
562 	val |= MHWTRAP_MANUAL | MHWTRAP_P5_MAC_SEL | MHWTRAP_P5_DIS;
563 	val &= ~MHWTRAP_P5_RGMII_MODE & ~MHWTRAP_PHY0_SEL;
564 
565 	switch (priv->p5_intf_sel) {
566 	case P5_INTF_SEL_PHY_P0:
567 		/* MT7530_P5_MODE_GPHY_P0: 2nd GMAC -> P5 -> P0 */
568 		val |= MHWTRAP_PHY0_SEL;
569 		/* fall through */
570 	case P5_INTF_SEL_PHY_P4:
571 		/* MT7530_P5_MODE_GPHY_P4: 2nd GMAC -> P5 -> P4 */
572 		val &= ~MHWTRAP_P5_MAC_SEL & ~MHWTRAP_P5_DIS;
573 
574 		/* Setup the MAC by default for the cpu port */
575 		mt7530_write(priv, MT7530_PMCR_P(5), 0x56300);
576 		break;
577 	case P5_INTF_SEL_GMAC5:
578 		/* MT7530_P5_MODE_GMAC: P5 -> External phy or 2nd GMAC */
579 		val &= ~MHWTRAP_P5_DIS;
580 		break;
581 	case P5_DISABLED:
582 		interface = PHY_INTERFACE_MODE_NA;
583 		break;
584 	default:
585 		dev_err(ds->dev, "Unsupported p5_intf_sel %d\n",
586 			priv->p5_intf_sel);
587 		goto unlock_exit;
588 	}
589 
590 	/* Setup RGMII settings */
591 	if (phy_interface_mode_is_rgmii(interface)) {
592 		val |= MHWTRAP_P5_RGMII_MODE;
593 
594 		/* P5 RGMII RX Clock Control: delay setting for 1000M */
595 		mt7530_write(priv, MT7530_P5RGMIIRXCR, CSR_RGMII_EDGE_ALIGN);
596 
597 		/* Don't set delay in DSA mode */
598 		if (!dsa_is_dsa_port(priv->ds, 5) &&
599 		    (interface == PHY_INTERFACE_MODE_RGMII_TXID ||
600 		     interface == PHY_INTERFACE_MODE_RGMII_ID))
601 			tx_delay = 4; /* n * 0.5 ns */
602 
603 		/* P5 RGMII TX Clock Control: delay x */
604 		mt7530_write(priv, MT7530_P5RGMIITXCR,
605 			     CSR_RGMII_TXC_CFG(0x10 + tx_delay));
606 
607 		/* reduce P5 RGMII Tx driving, 8mA */
608 		mt7530_write(priv, MT7530_IO_DRV_CR,
609 			     P5_IO_CLK_DRV(1) | P5_IO_DATA_DRV(1));
610 	}
611 
612 	mt7530_write(priv, MT7530_MHWTRAP, val);
613 
614 	dev_dbg(ds->dev, "Setup P5, HWTRAP=0x%x, intf_sel=%s, phy-mode=%s\n",
615 		val, p5_intf_modes(priv->p5_intf_sel), phy_modes(interface));
616 
617 	priv->p5_interface = interface;
618 
619 unlock_exit:
620 	mutex_unlock(&priv->reg_mutex);
621 }
622 
623 static int
624 mt7530_cpu_port_enable(struct mt7530_priv *priv,
625 		       int port)
626 {
627 	/* Enable Mediatek header mode on the cpu port */
628 	mt7530_write(priv, MT7530_PVC_P(port),
629 		     PORT_SPEC_TAG);
630 
631 	/* Disable auto learning on the cpu port */
632 	mt7530_set(priv, MT7530_PSC_P(port), SA_DIS);
633 
634 	/* Unknown unicast frame fordwarding to the cpu port */
635 	mt7530_set(priv, MT7530_MFC, UNU_FFP(BIT(port)));
636 
637 	/* Set CPU port number */
638 	if (priv->id == ID_MT7621)
639 		mt7530_rmw(priv, MT7530_MFC, CPU_MASK, CPU_EN | CPU_PORT(port));
640 
641 	/* CPU port gets connected to all user ports of
642 	 * the switch
643 	 */
644 	mt7530_write(priv, MT7530_PCR_P(port),
645 		     PCR_MATRIX(dsa_user_ports(priv->ds)));
646 
647 	return 0;
648 }
649 
650 static int
651 mt7530_port_enable(struct dsa_switch *ds, int port,
652 		   struct phy_device *phy)
653 {
654 	struct mt7530_priv *priv = ds->priv;
655 
656 	if (!dsa_is_user_port(ds, port))
657 		return 0;
658 
659 	mutex_lock(&priv->reg_mutex);
660 
661 	/* Allow the user port gets connected to the cpu port and also
662 	 * restore the port matrix if the port is the member of a certain
663 	 * bridge.
664 	 */
665 	priv->ports[port].pm |= PCR_MATRIX(BIT(MT7530_CPU_PORT));
666 	priv->ports[port].enable = true;
667 	mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
668 		   priv->ports[port].pm);
669 	mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
670 
671 	mutex_unlock(&priv->reg_mutex);
672 
673 	return 0;
674 }
675 
676 static void
677 mt7530_port_disable(struct dsa_switch *ds, int port)
678 {
679 	struct mt7530_priv *priv = ds->priv;
680 
681 	if (!dsa_is_user_port(ds, port))
682 		return;
683 
684 	mutex_lock(&priv->reg_mutex);
685 
686 	/* Clear up all port matrix which could be restored in the next
687 	 * enablement for the port.
688 	 */
689 	priv->ports[port].enable = false;
690 	mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
691 		   PCR_MATRIX_CLR);
692 	mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
693 
694 	mutex_unlock(&priv->reg_mutex);
695 }
696 
697 static void
698 mt7530_stp_state_set(struct dsa_switch *ds, int port, u8 state)
699 {
700 	struct mt7530_priv *priv = ds->priv;
701 	u32 stp_state;
702 
703 	switch (state) {
704 	case BR_STATE_DISABLED:
705 		stp_state = MT7530_STP_DISABLED;
706 		break;
707 	case BR_STATE_BLOCKING:
708 		stp_state = MT7530_STP_BLOCKING;
709 		break;
710 	case BR_STATE_LISTENING:
711 		stp_state = MT7530_STP_LISTENING;
712 		break;
713 	case BR_STATE_LEARNING:
714 		stp_state = MT7530_STP_LEARNING;
715 		break;
716 	case BR_STATE_FORWARDING:
717 	default:
718 		stp_state = MT7530_STP_FORWARDING;
719 		break;
720 	}
721 
722 	mt7530_rmw(priv, MT7530_SSP_P(port), FID_PST_MASK, stp_state);
723 }
724 
725 static int
726 mt7530_port_bridge_join(struct dsa_switch *ds, int port,
727 			struct net_device *bridge)
728 {
729 	struct mt7530_priv *priv = ds->priv;
730 	u32 port_bitmap = BIT(MT7530_CPU_PORT);
731 	int i;
732 
733 	mutex_lock(&priv->reg_mutex);
734 
735 	for (i = 0; i < MT7530_NUM_PORTS; i++) {
736 		/* Add this port to the port matrix of the other ports in the
737 		 * same bridge. If the port is disabled, port matrix is kept
738 		 * and not being setup until the port becomes enabled.
739 		 */
740 		if (dsa_is_user_port(ds, i) && i != port) {
741 			if (dsa_to_port(ds, i)->bridge_dev != bridge)
742 				continue;
743 			if (priv->ports[i].enable)
744 				mt7530_set(priv, MT7530_PCR_P(i),
745 					   PCR_MATRIX(BIT(port)));
746 			priv->ports[i].pm |= PCR_MATRIX(BIT(port));
747 
748 			port_bitmap |= BIT(i);
749 		}
750 	}
751 
752 	/* Add the all other ports to this port matrix. */
753 	if (priv->ports[port].enable)
754 		mt7530_rmw(priv, MT7530_PCR_P(port),
755 			   PCR_MATRIX_MASK, PCR_MATRIX(port_bitmap));
756 	priv->ports[port].pm |= PCR_MATRIX(port_bitmap);
757 
758 	mutex_unlock(&priv->reg_mutex);
759 
760 	return 0;
761 }
762 
763 static void
764 mt7530_port_set_vlan_unaware(struct dsa_switch *ds, int port)
765 {
766 	struct mt7530_priv *priv = ds->priv;
767 	bool all_user_ports_removed = true;
768 	int i;
769 
770 	/* When a port is removed from the bridge, the port would be set up
771 	 * back to the default as is at initial boot which is a VLAN-unaware
772 	 * port.
773 	 */
774 	mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
775 		   MT7530_PORT_MATRIX_MODE);
776 	mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK | PVC_EG_TAG_MASK,
777 		   VLAN_ATTR(MT7530_VLAN_TRANSPARENT) |
778 		   PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
779 
780 	for (i = 0; i < MT7530_NUM_PORTS; i++) {
781 		if (dsa_is_user_port(ds, i) &&
782 		    dsa_port_is_vlan_filtering(dsa_to_port(ds, i))) {
783 			all_user_ports_removed = false;
784 			break;
785 		}
786 	}
787 
788 	/* CPU port also does the same thing until all user ports belonging to
789 	 * the CPU port get out of VLAN filtering mode.
790 	 */
791 	if (all_user_ports_removed) {
792 		mt7530_write(priv, MT7530_PCR_P(MT7530_CPU_PORT),
793 			     PCR_MATRIX(dsa_user_ports(priv->ds)));
794 		mt7530_write(priv, MT7530_PVC_P(MT7530_CPU_PORT), PORT_SPEC_TAG
795 			     | PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
796 	}
797 }
798 
799 static void
800 mt7530_port_set_vlan_aware(struct dsa_switch *ds, int port)
801 {
802 	struct mt7530_priv *priv = ds->priv;
803 
804 	/* The real fabric path would be decided on the membership in the
805 	 * entry of VLAN table. PCR_MATRIX set up here with ALL_MEMBERS
806 	 * means potential VLAN can be consisting of certain subset of all
807 	 * ports.
808 	 */
809 	mt7530_rmw(priv, MT7530_PCR_P(port),
810 		   PCR_MATRIX_MASK, PCR_MATRIX(MT7530_ALL_MEMBERS));
811 
812 	/* Trapped into security mode allows packet forwarding through VLAN
813 	 * table lookup. CPU port is set to fallback mode to let untagged
814 	 * frames pass through.
815 	 */
816 	if (dsa_is_cpu_port(ds, port))
817 		mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
818 			   MT7530_PORT_FALLBACK_MODE);
819 	else
820 		mt7530_rmw(priv, MT7530_PCR_P(port), PCR_PORT_VLAN_MASK,
821 			   MT7530_PORT_SECURITY_MODE);
822 
823 	/* Set the port as a user port which is to be able to recognize VID
824 	 * from incoming packets before fetching entry within the VLAN table.
825 	 */
826 	mt7530_rmw(priv, MT7530_PVC_P(port), VLAN_ATTR_MASK | PVC_EG_TAG_MASK,
827 		   VLAN_ATTR(MT7530_VLAN_USER) |
828 		   PVC_EG_TAG(MT7530_VLAN_EG_DISABLED));
829 }
830 
831 static void
832 mt7530_port_bridge_leave(struct dsa_switch *ds, int port,
833 			 struct net_device *bridge)
834 {
835 	struct mt7530_priv *priv = ds->priv;
836 	int i;
837 
838 	mutex_lock(&priv->reg_mutex);
839 
840 	for (i = 0; i < MT7530_NUM_PORTS; i++) {
841 		/* Remove this port from the port matrix of the other ports
842 		 * in the same bridge. If the port is disabled, port matrix
843 		 * is kept and not being setup until the port becomes enabled.
844 		 * And the other port's port matrix cannot be broken when the
845 		 * other port is still a VLAN-aware port.
846 		 */
847 		if (dsa_is_user_port(ds, i) && i != port &&
848 		   !dsa_port_is_vlan_filtering(dsa_to_port(ds, i))) {
849 			if (dsa_to_port(ds, i)->bridge_dev != bridge)
850 				continue;
851 			if (priv->ports[i].enable)
852 				mt7530_clear(priv, MT7530_PCR_P(i),
853 					     PCR_MATRIX(BIT(port)));
854 			priv->ports[i].pm &= ~PCR_MATRIX(BIT(port));
855 		}
856 	}
857 
858 	/* Set the cpu port to be the only one in the port matrix of
859 	 * this port.
860 	 */
861 	if (priv->ports[port].enable)
862 		mt7530_rmw(priv, MT7530_PCR_P(port), PCR_MATRIX_MASK,
863 			   PCR_MATRIX(BIT(MT7530_CPU_PORT)));
864 	priv->ports[port].pm = PCR_MATRIX(BIT(MT7530_CPU_PORT));
865 
866 	mutex_unlock(&priv->reg_mutex);
867 }
868 
869 static int
870 mt7530_port_fdb_add(struct dsa_switch *ds, int port,
871 		    const unsigned char *addr, u16 vid)
872 {
873 	struct mt7530_priv *priv = ds->priv;
874 	int ret;
875 	u8 port_mask = BIT(port);
876 
877 	mutex_lock(&priv->reg_mutex);
878 	mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_ENT);
879 	ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
880 	mutex_unlock(&priv->reg_mutex);
881 
882 	return ret;
883 }
884 
885 static int
886 mt7530_port_fdb_del(struct dsa_switch *ds, int port,
887 		    const unsigned char *addr, u16 vid)
888 {
889 	struct mt7530_priv *priv = ds->priv;
890 	int ret;
891 	u8 port_mask = BIT(port);
892 
893 	mutex_lock(&priv->reg_mutex);
894 	mt7530_fdb_write(priv, vid, port_mask, addr, -1, STATIC_EMP);
895 	ret = mt7530_fdb_cmd(priv, MT7530_FDB_WRITE, NULL);
896 	mutex_unlock(&priv->reg_mutex);
897 
898 	return ret;
899 }
900 
901 static int
902 mt7530_port_fdb_dump(struct dsa_switch *ds, int port,
903 		     dsa_fdb_dump_cb_t *cb, void *data)
904 {
905 	struct mt7530_priv *priv = ds->priv;
906 	struct mt7530_fdb _fdb = { 0 };
907 	int cnt = MT7530_NUM_FDB_RECORDS;
908 	int ret = 0;
909 	u32 rsp = 0;
910 
911 	mutex_lock(&priv->reg_mutex);
912 
913 	ret = mt7530_fdb_cmd(priv, MT7530_FDB_START, &rsp);
914 	if (ret < 0)
915 		goto err;
916 
917 	do {
918 		if (rsp & ATC_SRCH_HIT) {
919 			mt7530_fdb_read(priv, &_fdb);
920 			if (_fdb.port_mask & BIT(port)) {
921 				ret = cb(_fdb.mac, _fdb.vid, _fdb.noarp,
922 					 data);
923 				if (ret < 0)
924 					break;
925 			}
926 		}
927 	} while (--cnt &&
928 		 !(rsp & ATC_SRCH_END) &&
929 		 !mt7530_fdb_cmd(priv, MT7530_FDB_NEXT, &rsp));
930 err:
931 	mutex_unlock(&priv->reg_mutex);
932 
933 	return 0;
934 }
935 
936 static int
937 mt7530_vlan_cmd(struct mt7530_priv *priv, enum mt7530_vlan_cmd cmd, u16 vid)
938 {
939 	struct mt7530_dummy_poll p;
940 	u32 val;
941 	int ret;
942 
943 	val = VTCR_BUSY | VTCR_FUNC(cmd) | vid;
944 	mt7530_write(priv, MT7530_VTCR, val);
945 
946 	INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_VTCR);
947 	ret = readx_poll_timeout(_mt7530_read, &p, val,
948 				 !(val & VTCR_BUSY), 20, 20000);
949 	if (ret < 0) {
950 		dev_err(priv->dev, "poll timeout\n");
951 		return ret;
952 	}
953 
954 	val = mt7530_read(priv, MT7530_VTCR);
955 	if (val & VTCR_INVALID) {
956 		dev_err(priv->dev, "read VTCR invalid\n");
957 		return -EINVAL;
958 	}
959 
960 	return 0;
961 }
962 
963 static int
964 mt7530_port_vlan_filtering(struct dsa_switch *ds, int port,
965 			   bool vlan_filtering)
966 {
967 	if (vlan_filtering) {
968 		/* The port is being kept as VLAN-unaware port when bridge is
969 		 * set up with vlan_filtering not being set, Otherwise, the
970 		 * port and the corresponding CPU port is required the setup
971 		 * for becoming a VLAN-aware port.
972 		 */
973 		mt7530_port_set_vlan_aware(ds, port);
974 		mt7530_port_set_vlan_aware(ds, MT7530_CPU_PORT);
975 	} else {
976 		mt7530_port_set_vlan_unaware(ds, port);
977 	}
978 
979 	return 0;
980 }
981 
982 static int
983 mt7530_port_vlan_prepare(struct dsa_switch *ds, int port,
984 			 const struct switchdev_obj_port_vlan *vlan)
985 {
986 	/* nothing needed */
987 
988 	return 0;
989 }
990 
991 static void
992 mt7530_hw_vlan_add(struct mt7530_priv *priv,
993 		   struct mt7530_hw_vlan_entry *entry)
994 {
995 	u8 new_members;
996 	u32 val;
997 
998 	new_members = entry->old_members | BIT(entry->port) |
999 		      BIT(MT7530_CPU_PORT);
1000 
1001 	/* Validate the entry with independent learning, create egress tag per
1002 	 * VLAN and joining the port as one of the port members.
1003 	 */
1004 	val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) | VLAN_VALID;
1005 	mt7530_write(priv, MT7530_VAWD1, val);
1006 
1007 	/* Decide whether adding tag or not for those outgoing packets from the
1008 	 * port inside the VLAN.
1009 	 */
1010 	val = entry->untagged ? MT7530_VLAN_EGRESS_UNTAG :
1011 				MT7530_VLAN_EGRESS_TAG;
1012 	mt7530_rmw(priv, MT7530_VAWD2,
1013 		   ETAG_CTRL_P_MASK(entry->port),
1014 		   ETAG_CTRL_P(entry->port, val));
1015 
1016 	/* CPU port is always taken as a tagged port for serving more than one
1017 	 * VLANs across and also being applied with egress type stack mode for
1018 	 * that VLAN tags would be appended after hardware special tag used as
1019 	 * DSA tag.
1020 	 */
1021 	mt7530_rmw(priv, MT7530_VAWD2,
1022 		   ETAG_CTRL_P_MASK(MT7530_CPU_PORT),
1023 		   ETAG_CTRL_P(MT7530_CPU_PORT,
1024 			       MT7530_VLAN_EGRESS_STACK));
1025 }
1026 
1027 static void
1028 mt7530_hw_vlan_del(struct mt7530_priv *priv,
1029 		   struct mt7530_hw_vlan_entry *entry)
1030 {
1031 	u8 new_members;
1032 	u32 val;
1033 
1034 	new_members = entry->old_members & ~BIT(entry->port);
1035 
1036 	val = mt7530_read(priv, MT7530_VAWD1);
1037 	if (!(val & VLAN_VALID)) {
1038 		dev_err(priv->dev,
1039 			"Cannot be deleted due to invalid entry\n");
1040 		return;
1041 	}
1042 
1043 	/* If certain member apart from CPU port is still alive in the VLAN,
1044 	 * the entry would be kept valid. Otherwise, the entry is got to be
1045 	 * disabled.
1046 	 */
1047 	if (new_members && new_members != BIT(MT7530_CPU_PORT)) {
1048 		val = IVL_MAC | VTAG_EN | PORT_MEM(new_members) |
1049 		      VLAN_VALID;
1050 		mt7530_write(priv, MT7530_VAWD1, val);
1051 	} else {
1052 		mt7530_write(priv, MT7530_VAWD1, 0);
1053 		mt7530_write(priv, MT7530_VAWD2, 0);
1054 	}
1055 }
1056 
1057 static void
1058 mt7530_hw_vlan_update(struct mt7530_priv *priv, u16 vid,
1059 		      struct mt7530_hw_vlan_entry *entry,
1060 		      mt7530_vlan_op vlan_op)
1061 {
1062 	u32 val;
1063 
1064 	/* Fetch entry */
1065 	mt7530_vlan_cmd(priv, MT7530_VTCR_RD_VID, vid);
1066 
1067 	val = mt7530_read(priv, MT7530_VAWD1);
1068 
1069 	entry->old_members = (val >> PORT_MEM_SHFT) & PORT_MEM_MASK;
1070 
1071 	/* Manipulate entry */
1072 	vlan_op(priv, entry);
1073 
1074 	/* Flush result to hardware */
1075 	mt7530_vlan_cmd(priv, MT7530_VTCR_WR_VID, vid);
1076 }
1077 
1078 static void
1079 mt7530_port_vlan_add(struct dsa_switch *ds, int port,
1080 		     const struct switchdev_obj_port_vlan *vlan)
1081 {
1082 	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1083 	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1084 	struct mt7530_hw_vlan_entry new_entry;
1085 	struct mt7530_priv *priv = ds->priv;
1086 	u16 vid;
1087 
1088 	mutex_lock(&priv->reg_mutex);
1089 
1090 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1091 		mt7530_hw_vlan_entry_init(&new_entry, port, untagged);
1092 		mt7530_hw_vlan_update(priv, vid, &new_entry,
1093 				      mt7530_hw_vlan_add);
1094 	}
1095 
1096 	if (pvid) {
1097 		mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK,
1098 			   G0_PORT_VID(vlan->vid_end));
1099 		priv->ports[port].pvid = vlan->vid_end;
1100 	}
1101 
1102 	mutex_unlock(&priv->reg_mutex);
1103 }
1104 
1105 static int
1106 mt7530_port_vlan_del(struct dsa_switch *ds, int port,
1107 		     const struct switchdev_obj_port_vlan *vlan)
1108 {
1109 	struct mt7530_hw_vlan_entry target_entry;
1110 	struct mt7530_priv *priv = ds->priv;
1111 	u16 vid, pvid;
1112 
1113 	mutex_lock(&priv->reg_mutex);
1114 
1115 	pvid = priv->ports[port].pvid;
1116 	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1117 		mt7530_hw_vlan_entry_init(&target_entry, port, 0);
1118 		mt7530_hw_vlan_update(priv, vid, &target_entry,
1119 				      mt7530_hw_vlan_del);
1120 
1121 		/* PVID is being restored to the default whenever the PVID port
1122 		 * is being removed from the VLAN.
1123 		 */
1124 		if (pvid == vid)
1125 			pvid = G0_PORT_VID_DEF;
1126 	}
1127 
1128 	mt7530_rmw(priv, MT7530_PPBV1_P(port), G0_PORT_VID_MASK, pvid);
1129 	priv->ports[port].pvid = pvid;
1130 
1131 	mutex_unlock(&priv->reg_mutex);
1132 
1133 	return 0;
1134 }
1135 
1136 static int mt7530_port_mirror_add(struct dsa_switch *ds, int port,
1137 				  struct dsa_mall_mirror_tc_entry *mirror,
1138 				  bool ingress)
1139 {
1140 	struct mt7530_priv *priv = ds->priv;
1141 	u32 val;
1142 
1143 	/* Check for existent entry */
1144 	if ((ingress ? priv->mirror_rx : priv->mirror_tx) & BIT(port))
1145 		return -EEXIST;
1146 
1147 	val = mt7530_read(priv, MT7530_MFC);
1148 
1149 	/* MT7530 only supports one monitor port */
1150 	if (val & MIRROR_EN && MIRROR_PORT(val) != mirror->to_local_port)
1151 		return -EEXIST;
1152 
1153 	val |= MIRROR_EN;
1154 	val &= ~MIRROR_MASK;
1155 	val |= mirror->to_local_port;
1156 	mt7530_write(priv, MT7530_MFC, val);
1157 
1158 	val = mt7530_read(priv, MT7530_PCR_P(port));
1159 	if (ingress) {
1160 		val |= PORT_RX_MIR;
1161 		priv->mirror_rx |= BIT(port);
1162 	} else {
1163 		val |= PORT_TX_MIR;
1164 		priv->mirror_tx |= BIT(port);
1165 	}
1166 	mt7530_write(priv, MT7530_PCR_P(port), val);
1167 
1168 	return 0;
1169 }
1170 
1171 static void mt7530_port_mirror_del(struct dsa_switch *ds, int port,
1172 				   struct dsa_mall_mirror_tc_entry *mirror)
1173 {
1174 	struct mt7530_priv *priv = ds->priv;
1175 	u32 val;
1176 
1177 	val = mt7530_read(priv, MT7530_PCR_P(port));
1178 	if (mirror->ingress) {
1179 		val &= ~PORT_RX_MIR;
1180 		priv->mirror_rx &= ~BIT(port);
1181 	} else {
1182 		val &= ~PORT_TX_MIR;
1183 		priv->mirror_tx &= ~BIT(port);
1184 	}
1185 	mt7530_write(priv, MT7530_PCR_P(port), val);
1186 
1187 	if (!priv->mirror_rx && !priv->mirror_tx) {
1188 		val = mt7530_read(priv, MT7530_MFC);
1189 		val &= ~MIRROR_EN;
1190 		mt7530_write(priv, MT7530_MFC, val);
1191 	}
1192 }
1193 
1194 static enum dsa_tag_protocol
1195 mtk_get_tag_protocol(struct dsa_switch *ds, int port,
1196 		     enum dsa_tag_protocol mp)
1197 {
1198 	struct mt7530_priv *priv = ds->priv;
1199 
1200 	if (port != MT7530_CPU_PORT) {
1201 		dev_warn(priv->dev,
1202 			 "port not matched with tagging CPU port\n");
1203 		return DSA_TAG_PROTO_NONE;
1204 	} else {
1205 		return DSA_TAG_PROTO_MTK;
1206 	}
1207 }
1208 
1209 static int
1210 mt7530_setup(struct dsa_switch *ds)
1211 {
1212 	struct mt7530_priv *priv = ds->priv;
1213 	struct device_node *phy_node;
1214 	struct device_node *mac_np;
1215 	struct mt7530_dummy_poll p;
1216 	phy_interface_t interface;
1217 	struct device_node *dn;
1218 	u32 id, val;
1219 	int ret, i;
1220 
1221 	/* The parent node of master netdev which holds the common system
1222 	 * controller also is the container for two GMACs nodes representing
1223 	 * as two netdev instances.
1224 	 */
1225 	dn = dsa_to_port(ds, MT7530_CPU_PORT)->master->dev.of_node->parent;
1226 	ds->configure_vlan_while_not_filtering = true;
1227 
1228 	if (priv->id == ID_MT7530) {
1229 		regulator_set_voltage(priv->core_pwr, 1000000, 1000000);
1230 		ret = regulator_enable(priv->core_pwr);
1231 		if (ret < 0) {
1232 			dev_err(priv->dev,
1233 				"Failed to enable core power: %d\n", ret);
1234 			return ret;
1235 		}
1236 
1237 		regulator_set_voltage(priv->io_pwr, 3300000, 3300000);
1238 		ret = regulator_enable(priv->io_pwr);
1239 		if (ret < 0) {
1240 			dev_err(priv->dev, "Failed to enable io pwr: %d\n",
1241 				ret);
1242 			return ret;
1243 		}
1244 	}
1245 
1246 	/* Reset whole chip through gpio pin or memory-mapped registers for
1247 	 * different type of hardware
1248 	 */
1249 	if (priv->mcm) {
1250 		reset_control_assert(priv->rstc);
1251 		usleep_range(1000, 1100);
1252 		reset_control_deassert(priv->rstc);
1253 	} else {
1254 		gpiod_set_value_cansleep(priv->reset, 0);
1255 		usleep_range(1000, 1100);
1256 		gpiod_set_value_cansleep(priv->reset, 1);
1257 	}
1258 
1259 	/* Waiting for MT7530 got to stable */
1260 	INIT_MT7530_DUMMY_POLL(&p, priv, MT7530_HWTRAP);
1261 	ret = readx_poll_timeout(_mt7530_read, &p, val, val != 0,
1262 				 20, 1000000);
1263 	if (ret < 0) {
1264 		dev_err(priv->dev, "reset timeout\n");
1265 		return ret;
1266 	}
1267 
1268 	id = mt7530_read(priv, MT7530_CREV);
1269 	id >>= CHIP_NAME_SHIFT;
1270 	if (id != MT7530_ID) {
1271 		dev_err(priv->dev, "chip %x can't be supported\n", id);
1272 		return -ENODEV;
1273 	}
1274 
1275 	/* Reset the switch through internal reset */
1276 	mt7530_write(priv, MT7530_SYS_CTRL,
1277 		     SYS_CTRL_PHY_RST | SYS_CTRL_SW_RST |
1278 		     SYS_CTRL_REG_RST);
1279 
1280 	/* Enable Port 6 only; P5 as GMAC5 which currently is not supported */
1281 	val = mt7530_read(priv, MT7530_MHWTRAP);
1282 	val &= ~MHWTRAP_P6_DIS & ~MHWTRAP_PHY_ACCESS;
1283 	val |= MHWTRAP_MANUAL;
1284 	mt7530_write(priv, MT7530_MHWTRAP, val);
1285 
1286 	priv->p6_interface = PHY_INTERFACE_MODE_NA;
1287 
1288 	/* Enable and reset MIB counters */
1289 	mt7530_mib_reset(ds);
1290 
1291 	mt7530_clear(priv, MT7530_MFC, UNU_FFP_MASK);
1292 
1293 	for (i = 0; i < MT7530_NUM_PORTS; i++) {
1294 		/* Disable forwarding by default on all ports */
1295 		mt7530_rmw(priv, MT7530_PCR_P(i), PCR_MATRIX_MASK,
1296 			   PCR_MATRIX_CLR);
1297 
1298 		if (dsa_is_cpu_port(ds, i))
1299 			mt7530_cpu_port_enable(priv, i);
1300 		else
1301 			mt7530_port_disable(ds, i);
1302 
1303 		/* Enable consistent egress tag */
1304 		mt7530_rmw(priv, MT7530_PVC_P(i), PVC_EG_TAG_MASK,
1305 			   PVC_EG_TAG(MT7530_VLAN_EG_CONSISTENT));
1306 	}
1307 
1308 	/* Setup port 5 */
1309 	priv->p5_intf_sel = P5_DISABLED;
1310 	interface = PHY_INTERFACE_MODE_NA;
1311 
1312 	if (!dsa_is_unused_port(ds, 5)) {
1313 		priv->p5_intf_sel = P5_INTF_SEL_GMAC5;
1314 		ret = of_get_phy_mode(dsa_to_port(ds, 5)->dn, &interface);
1315 		if (ret && ret != -ENODEV)
1316 			return ret;
1317 	} else {
1318 		/* Scan the ethernet nodes. look for GMAC1, lookup used phy */
1319 		for_each_child_of_node(dn, mac_np) {
1320 			if (!of_device_is_compatible(mac_np,
1321 						     "mediatek,eth-mac"))
1322 				continue;
1323 
1324 			ret = of_property_read_u32(mac_np, "reg", &id);
1325 			if (ret < 0 || id != 1)
1326 				continue;
1327 
1328 			phy_node = of_parse_phandle(mac_np, "phy-handle", 0);
1329 			if (!phy_node)
1330 				continue;
1331 
1332 			if (phy_node->parent == priv->dev->of_node->parent) {
1333 				ret = of_get_phy_mode(mac_np, &interface);
1334 				if (ret && ret != -ENODEV)
1335 					return ret;
1336 				id = of_mdio_parse_addr(ds->dev, phy_node);
1337 				if (id == 0)
1338 					priv->p5_intf_sel = P5_INTF_SEL_PHY_P0;
1339 				if (id == 4)
1340 					priv->p5_intf_sel = P5_INTF_SEL_PHY_P4;
1341 			}
1342 			of_node_put(phy_node);
1343 			break;
1344 		}
1345 	}
1346 
1347 	mt7530_setup_port5(ds, interface);
1348 
1349 	/* Flush the FDB table */
1350 	ret = mt7530_fdb_cmd(priv, MT7530_FDB_FLUSH, NULL);
1351 	if (ret < 0)
1352 		return ret;
1353 
1354 	return 0;
1355 }
1356 
1357 static void mt7530_phylink_mac_config(struct dsa_switch *ds, int port,
1358 				      unsigned int mode,
1359 				      const struct phylink_link_state *state)
1360 {
1361 	struct mt7530_priv *priv = ds->priv;
1362 	u32 mcr_cur, mcr_new;
1363 
1364 	switch (port) {
1365 	case 0: /* Internal phy */
1366 	case 1:
1367 	case 2:
1368 	case 3:
1369 	case 4:
1370 		if (state->interface != PHY_INTERFACE_MODE_GMII)
1371 			return;
1372 		break;
1373 	case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
1374 		if (priv->p5_interface == state->interface)
1375 			break;
1376 		if (!phy_interface_mode_is_rgmii(state->interface) &&
1377 		    state->interface != PHY_INTERFACE_MODE_MII &&
1378 		    state->interface != PHY_INTERFACE_MODE_GMII)
1379 			return;
1380 
1381 		mt7530_setup_port5(ds, state->interface);
1382 		break;
1383 	case 6: /* 1st cpu port */
1384 		if (priv->p6_interface == state->interface)
1385 			break;
1386 
1387 		if (state->interface != PHY_INTERFACE_MODE_RGMII &&
1388 		    state->interface != PHY_INTERFACE_MODE_TRGMII)
1389 			return;
1390 
1391 		/* Setup TX circuit incluing relevant PAD and driving */
1392 		mt7530_pad_clk_setup(ds, state->interface);
1393 
1394 		priv->p6_interface = state->interface;
1395 		break;
1396 	default:
1397 		dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
1398 		return;
1399 	}
1400 
1401 	if (phylink_autoneg_inband(mode)) {
1402 		dev_err(ds->dev, "%s: in-band negotiation unsupported\n",
1403 			__func__);
1404 		return;
1405 	}
1406 
1407 	mcr_cur = mt7530_read(priv, MT7530_PMCR_P(port));
1408 	mcr_new = mcr_cur;
1409 	mcr_new &= ~PMCR_LINK_SETTINGS_MASK;
1410 	mcr_new |= PMCR_IFG_XMIT(1) | PMCR_MAC_MODE | PMCR_BACKOFF_EN |
1411 		   PMCR_BACKPR_EN | PMCR_FORCE_MODE;
1412 
1413 	/* Are we connected to external phy */
1414 	if (port == 5 && dsa_is_user_port(ds, 5))
1415 		mcr_new |= PMCR_EXT_PHY;
1416 
1417 	if (mcr_new != mcr_cur)
1418 		mt7530_write(priv, MT7530_PMCR_P(port), mcr_new);
1419 }
1420 
1421 static void mt7530_phylink_mac_link_down(struct dsa_switch *ds, int port,
1422 					 unsigned int mode,
1423 					 phy_interface_t interface)
1424 {
1425 	struct mt7530_priv *priv = ds->priv;
1426 
1427 	mt7530_clear(priv, MT7530_PMCR_P(port), PMCR_LINK_SETTINGS_MASK);
1428 }
1429 
1430 static void mt7530_phylink_mac_link_up(struct dsa_switch *ds, int port,
1431 				       unsigned int mode,
1432 				       phy_interface_t interface,
1433 				       struct phy_device *phydev,
1434 				       int speed, int duplex,
1435 				       bool tx_pause, bool rx_pause)
1436 {
1437 	struct mt7530_priv *priv = ds->priv;
1438 	u32 mcr;
1439 
1440 	mcr = PMCR_RX_EN | PMCR_TX_EN | PMCR_FORCE_LNK;
1441 
1442 	switch (speed) {
1443 	case SPEED_1000:
1444 		mcr |= PMCR_FORCE_SPEED_1000;
1445 		break;
1446 	case SPEED_100:
1447 		mcr |= PMCR_FORCE_SPEED_100;
1448 		break;
1449 	}
1450 	if (duplex == DUPLEX_FULL) {
1451 		mcr |= PMCR_FORCE_FDX;
1452 		if (tx_pause)
1453 			mcr |= PMCR_TX_FC_EN;
1454 		if (rx_pause)
1455 			mcr |= PMCR_RX_FC_EN;
1456 	}
1457 
1458 	mt7530_set(priv, MT7530_PMCR_P(port), mcr);
1459 }
1460 
1461 static void mt7530_phylink_validate(struct dsa_switch *ds, int port,
1462 				    unsigned long *supported,
1463 				    struct phylink_link_state *state)
1464 {
1465 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
1466 
1467 	switch (port) {
1468 	case 0: /* Internal phy */
1469 	case 1:
1470 	case 2:
1471 	case 3:
1472 	case 4:
1473 		if (state->interface != PHY_INTERFACE_MODE_NA &&
1474 		    state->interface != PHY_INTERFACE_MODE_GMII)
1475 			goto unsupported;
1476 		break;
1477 	case 5: /* 2nd cpu port with phy of port 0 or 4 / external phy */
1478 		if (state->interface != PHY_INTERFACE_MODE_NA &&
1479 		    !phy_interface_mode_is_rgmii(state->interface) &&
1480 		    state->interface != PHY_INTERFACE_MODE_MII &&
1481 		    state->interface != PHY_INTERFACE_MODE_GMII)
1482 			goto unsupported;
1483 		break;
1484 	case 6: /* 1st cpu port */
1485 		if (state->interface != PHY_INTERFACE_MODE_NA &&
1486 		    state->interface != PHY_INTERFACE_MODE_RGMII &&
1487 		    state->interface != PHY_INTERFACE_MODE_TRGMII)
1488 			goto unsupported;
1489 		break;
1490 	default:
1491 		dev_err(ds->dev, "%s: unsupported port: %i\n", __func__, port);
1492 unsupported:
1493 		linkmode_zero(supported);
1494 		return;
1495 	}
1496 
1497 	phylink_set_port_modes(mask);
1498 	phylink_set(mask, Autoneg);
1499 
1500 	if (state->interface == PHY_INTERFACE_MODE_TRGMII) {
1501 		phylink_set(mask, 1000baseT_Full);
1502 	} else {
1503 		phylink_set(mask, 10baseT_Half);
1504 		phylink_set(mask, 10baseT_Full);
1505 		phylink_set(mask, 100baseT_Half);
1506 		phylink_set(mask, 100baseT_Full);
1507 
1508 		if (state->interface != PHY_INTERFACE_MODE_MII) {
1509 			phylink_set(mask, 1000baseT_Half);
1510 			phylink_set(mask, 1000baseT_Full);
1511 			if (port == 5)
1512 				phylink_set(mask, 1000baseX_Full);
1513 		}
1514 	}
1515 
1516 	phylink_set(mask, Pause);
1517 	phylink_set(mask, Asym_Pause);
1518 
1519 	linkmode_and(supported, supported, mask);
1520 	linkmode_and(state->advertising, state->advertising, mask);
1521 }
1522 
1523 static int
1524 mt7530_phylink_mac_link_state(struct dsa_switch *ds, int port,
1525 			      struct phylink_link_state *state)
1526 {
1527 	struct mt7530_priv *priv = ds->priv;
1528 	u32 pmsr;
1529 
1530 	if (port < 0 || port >= MT7530_NUM_PORTS)
1531 		return -EINVAL;
1532 
1533 	pmsr = mt7530_read(priv, MT7530_PMSR_P(port));
1534 
1535 	state->link = (pmsr & PMSR_LINK);
1536 	state->an_complete = state->link;
1537 	state->duplex = !!(pmsr & PMSR_DPX);
1538 
1539 	switch (pmsr & PMSR_SPEED_MASK) {
1540 	case PMSR_SPEED_10:
1541 		state->speed = SPEED_10;
1542 		break;
1543 	case PMSR_SPEED_100:
1544 		state->speed = SPEED_100;
1545 		break;
1546 	case PMSR_SPEED_1000:
1547 		state->speed = SPEED_1000;
1548 		break;
1549 	default:
1550 		state->speed = SPEED_UNKNOWN;
1551 		break;
1552 	}
1553 
1554 	state->pause &= ~(MLO_PAUSE_RX | MLO_PAUSE_TX);
1555 	if (pmsr & PMSR_RX_FC)
1556 		state->pause |= MLO_PAUSE_RX;
1557 	if (pmsr & PMSR_TX_FC)
1558 		state->pause |= MLO_PAUSE_TX;
1559 
1560 	return 1;
1561 }
1562 
1563 static const struct dsa_switch_ops mt7530_switch_ops = {
1564 	.get_tag_protocol	= mtk_get_tag_protocol,
1565 	.setup			= mt7530_setup,
1566 	.get_strings		= mt7530_get_strings,
1567 	.phy_read		= mt7530_phy_read,
1568 	.phy_write		= mt7530_phy_write,
1569 	.get_ethtool_stats	= mt7530_get_ethtool_stats,
1570 	.get_sset_count		= mt7530_get_sset_count,
1571 	.port_enable		= mt7530_port_enable,
1572 	.port_disable		= mt7530_port_disable,
1573 	.port_stp_state_set	= mt7530_stp_state_set,
1574 	.port_bridge_join	= mt7530_port_bridge_join,
1575 	.port_bridge_leave	= mt7530_port_bridge_leave,
1576 	.port_fdb_add		= mt7530_port_fdb_add,
1577 	.port_fdb_del		= mt7530_port_fdb_del,
1578 	.port_fdb_dump		= mt7530_port_fdb_dump,
1579 	.port_vlan_filtering	= mt7530_port_vlan_filtering,
1580 	.port_vlan_prepare	= mt7530_port_vlan_prepare,
1581 	.port_vlan_add		= mt7530_port_vlan_add,
1582 	.port_vlan_del		= mt7530_port_vlan_del,
1583 	.port_mirror_add	= mt7530_port_mirror_add,
1584 	.port_mirror_del	= mt7530_port_mirror_del,
1585 	.phylink_validate	= mt7530_phylink_validate,
1586 	.phylink_mac_link_state = mt7530_phylink_mac_link_state,
1587 	.phylink_mac_config	= mt7530_phylink_mac_config,
1588 	.phylink_mac_link_down	= mt7530_phylink_mac_link_down,
1589 	.phylink_mac_link_up	= mt7530_phylink_mac_link_up,
1590 };
1591 
1592 static const struct of_device_id mt7530_of_match[] = {
1593 	{ .compatible = "mediatek,mt7621", .data = (void *)ID_MT7621, },
1594 	{ .compatible = "mediatek,mt7530", .data = (void *)ID_MT7530, },
1595 	{ /* sentinel */ },
1596 };
1597 MODULE_DEVICE_TABLE(of, mt7530_of_match);
1598 
1599 static int
1600 mt7530_probe(struct mdio_device *mdiodev)
1601 {
1602 	struct mt7530_priv *priv;
1603 	struct device_node *dn;
1604 
1605 	dn = mdiodev->dev.of_node;
1606 
1607 	priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
1608 	if (!priv)
1609 		return -ENOMEM;
1610 
1611 	priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
1612 	if (!priv->ds)
1613 		return -ENOMEM;
1614 
1615 	priv->ds->dev = &mdiodev->dev;
1616 	priv->ds->num_ports = DSA_MAX_PORTS;
1617 
1618 	/* Use medatek,mcm property to distinguish hardware type that would
1619 	 * casues a little bit differences on power-on sequence.
1620 	 */
1621 	priv->mcm = of_property_read_bool(dn, "mediatek,mcm");
1622 	if (priv->mcm) {
1623 		dev_info(&mdiodev->dev, "MT7530 adapts as multi-chip module\n");
1624 
1625 		priv->rstc = devm_reset_control_get(&mdiodev->dev, "mcm");
1626 		if (IS_ERR(priv->rstc)) {
1627 			dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
1628 			return PTR_ERR(priv->rstc);
1629 		}
1630 	}
1631 
1632 	/* Get the hardware identifier from the devicetree node.
1633 	 * We will need it for some of the clock and regulator setup.
1634 	 */
1635 	priv->id = (unsigned int)(unsigned long)
1636 		of_device_get_match_data(&mdiodev->dev);
1637 
1638 	if (priv->id == ID_MT7530) {
1639 		priv->core_pwr = devm_regulator_get(&mdiodev->dev, "core");
1640 		if (IS_ERR(priv->core_pwr))
1641 			return PTR_ERR(priv->core_pwr);
1642 
1643 		priv->io_pwr = devm_regulator_get(&mdiodev->dev, "io");
1644 		if (IS_ERR(priv->io_pwr))
1645 			return PTR_ERR(priv->io_pwr);
1646 	}
1647 
1648 	/* Not MCM that indicates switch works as the remote standalone
1649 	 * integrated circuit so the GPIO pin would be used to complete
1650 	 * the reset, otherwise memory-mapped register accessing used
1651 	 * through syscon provides in the case of MCM.
1652 	 */
1653 	if (!priv->mcm) {
1654 		priv->reset = devm_gpiod_get_optional(&mdiodev->dev, "reset",
1655 						      GPIOD_OUT_LOW);
1656 		if (IS_ERR(priv->reset)) {
1657 			dev_err(&mdiodev->dev, "Couldn't get our reset line\n");
1658 			return PTR_ERR(priv->reset);
1659 		}
1660 	}
1661 
1662 	priv->bus = mdiodev->bus;
1663 	priv->dev = &mdiodev->dev;
1664 	priv->ds->priv = priv;
1665 	priv->ds->ops = &mt7530_switch_ops;
1666 	mutex_init(&priv->reg_mutex);
1667 	dev_set_drvdata(&mdiodev->dev, priv);
1668 
1669 	return dsa_register_switch(priv->ds);
1670 }
1671 
1672 static void
1673 mt7530_remove(struct mdio_device *mdiodev)
1674 {
1675 	struct mt7530_priv *priv = dev_get_drvdata(&mdiodev->dev);
1676 	int ret = 0;
1677 
1678 	ret = regulator_disable(priv->core_pwr);
1679 	if (ret < 0)
1680 		dev_err(priv->dev,
1681 			"Failed to disable core power: %d\n", ret);
1682 
1683 	ret = regulator_disable(priv->io_pwr);
1684 	if (ret < 0)
1685 		dev_err(priv->dev, "Failed to disable io pwr: %d\n",
1686 			ret);
1687 
1688 	dsa_unregister_switch(priv->ds);
1689 	mutex_destroy(&priv->reg_mutex);
1690 }
1691 
1692 static struct mdio_driver mt7530_mdio_driver = {
1693 	.probe  = mt7530_probe,
1694 	.remove = mt7530_remove,
1695 	.mdiodrv.driver = {
1696 		.name = "mt7530",
1697 		.of_match_table = mt7530_of_match,
1698 	},
1699 };
1700 
1701 mdio_module_driver(mt7530_mdio_driver);
1702 
1703 MODULE_AUTHOR("Sean Wang <sean.wang@mediatek.com>");
1704 MODULE_DESCRIPTION("Driver for Mediatek MT7530 Switch");
1705 MODULE_LICENSE("GPL");
1706