xref: /linux/drivers/net/dsa/lan9303-core.c (revision 5c8166419acf468b5bc3e48f928a040485d3e0c2)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
4  */
5 #include <linux/kernel.h>
6 #include <linux/module.h>
7 #include <linux/gpio/consumer.h>
8 #include <linux/regmap.h>
9 #include <linux/mutex.h>
10 #include <linux/mii.h>
11 #include <linux/phy.h>
12 #include <linux/if_bridge.h>
13 #include <linux/etherdevice.h>
14 
15 #include "lan9303.h"
16 
17 #define LAN9303_NUM_PORTS 3
18 
19 /* 13.2 System Control and Status Registers
20  * Multiply register number by 4 to get address offset.
21  */
22 #define LAN9303_CHIP_REV 0x14
23 # define LAN9303_CHIP_ID 0x9303
24 #define LAN9303_IRQ_CFG 0x15
25 # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
26 # define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
27 # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
28 #define LAN9303_INT_STS 0x16
29 # define LAN9303_INT_STS_PHY_INT2 BIT(27)
30 # define LAN9303_INT_STS_PHY_INT1 BIT(26)
31 #define LAN9303_INT_EN 0x17
32 # define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
33 # define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
34 #define LAN9303_HW_CFG 0x1D
35 # define LAN9303_HW_CFG_READY BIT(27)
36 # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
37 # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
38 #define LAN9303_PMI_DATA 0x29
39 #define LAN9303_PMI_ACCESS 0x2A
40 # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
41 # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
42 # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
43 # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
44 #define LAN9303_MANUAL_FC_1 0x68
45 #define LAN9303_MANUAL_FC_2 0x69
46 #define LAN9303_MANUAL_FC_0 0x6a
47 #define LAN9303_SWITCH_CSR_DATA 0x6b
48 #define LAN9303_SWITCH_CSR_CMD 0x6c
49 #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
50 #define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
51 #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
52 #define LAN9303_VIRT_PHY_BASE 0x70
53 #define LAN9303_VIRT_SPECIAL_CTRL 0x77
54 #define  LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
55 
56 /*13.4 Switch Fabric Control and Status Registers
57  * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
58  */
59 #define LAN9303_SW_DEV_ID 0x0000
60 #define LAN9303_SW_RESET 0x0001
61 #define LAN9303_SW_RESET_RESET BIT(0)
62 #define LAN9303_SW_IMR 0x0004
63 #define LAN9303_SW_IPR 0x0005
64 #define LAN9303_MAC_VER_ID_0 0x0400
65 #define LAN9303_MAC_RX_CFG_0 0x0401
66 # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
67 # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
68 #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
69 #define LAN9303_MAC_RX_64_CNT_0 0x0411
70 #define LAN9303_MAC_RX_127_CNT_0 0x0412
71 #define LAN9303_MAC_RX_255_CNT_0 0x413
72 #define LAN9303_MAC_RX_511_CNT_0 0x0414
73 #define LAN9303_MAC_RX_1023_CNT_0 0x0415
74 #define LAN9303_MAC_RX_MAX_CNT_0 0x0416
75 #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
76 #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
77 #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
78 #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
79 #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
80 #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
81 #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
82 #define LAN9303_MAC_RX_JABB_CNT_0 0x041e
83 #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
84 #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
85 #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
86 #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
87 #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
88 
89 #define LAN9303_MAC_TX_CFG_0 0x0440
90 # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
91 # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
92 # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
93 #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
94 #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
95 #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
96 #define LAN9303_MAC_TX_64_CNT_0 0x0454
97 #define LAN9303_MAC_TX_127_CNT_0 0x0455
98 #define LAN9303_MAC_TX_255_CNT_0 0x0456
99 #define LAN9303_MAC_TX_511_CNT_0 0x0457
100 #define LAN9303_MAC_TX_1023_CNT_0 0x0458
101 #define LAN9303_MAC_TX_MAX_CNT_0 0x0459
102 #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
103 #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
104 #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
105 #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
106 #define LAN9303_MAC_TX_LATECOL_0 0x045f
107 #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
108 #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
109 #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
110 #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
111 
112 #define LAN9303_MAC_VER_ID_1 0x0800
113 #define LAN9303_MAC_RX_CFG_1 0x0801
114 #define LAN9303_MAC_TX_CFG_1 0x0840
115 #define LAN9303_MAC_VER_ID_2 0x0c00
116 #define LAN9303_MAC_RX_CFG_2 0x0c01
117 #define LAN9303_MAC_TX_CFG_2 0x0c40
118 #define LAN9303_SWE_ALR_CMD 0x1800
119 # define LAN9303_ALR_CMD_MAKE_ENTRY    BIT(2)
120 # define LAN9303_ALR_CMD_GET_FIRST     BIT(1)
121 # define LAN9303_ALR_CMD_GET_NEXT      BIT(0)
122 #define LAN9303_SWE_ALR_WR_DAT_0 0x1801
123 #define LAN9303_SWE_ALR_WR_DAT_1 0x1802
124 # define LAN9303_ALR_DAT1_VALID        BIT(26)
125 # define LAN9303_ALR_DAT1_END_OF_TABL  BIT(25)
126 # define LAN9303_ALR_DAT1_AGE_OVERRID  BIT(25)
127 # define LAN9303_ALR_DAT1_STATIC       BIT(24)
128 # define LAN9303_ALR_DAT1_PORT_BITOFFS  16
129 # define LAN9303_ALR_DAT1_PORT_MASK    (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
130 #define LAN9303_SWE_ALR_RD_DAT_0 0x1805
131 #define LAN9303_SWE_ALR_RD_DAT_1 0x1806
132 #define LAN9303_SWE_ALR_CMD_STS 0x1808
133 # define ALR_STS_MAKE_PEND     BIT(0)
134 #define LAN9303_SWE_VLAN_CMD 0x180b
135 # define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
136 # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
137 #define LAN9303_SWE_VLAN_WR_DATA 0x180c
138 #define LAN9303_SWE_VLAN_RD_DATA 0x180e
139 # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
140 # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
141 # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
142 # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
143 # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
144 # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
145 #define LAN9303_SWE_VLAN_CMD_STS 0x1810
146 #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
147 # define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
148 # define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
149 #define LAN9303_SWE_PORT_STATE 0x1843
150 # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
151 # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
152 # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
153 # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
154 # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
155 # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
156 # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
157 # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
158 # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
159 # define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
160 #define LAN9303_SWE_PORT_MIRROR 0x1846
161 # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
162 # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
163 # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
164 # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
165 # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
166 # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
167 # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
168 # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
169 # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
170 # define LAN9303_SWE_PORT_MIRROR_DISABLED 0
171 #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
172 #define  LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
173 #define LAN9303_BM_CFG 0x1c00
174 #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
175 # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
176 # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
177 # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
178 
179 #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
180 
181 /* the built-in PHYs are of type LAN911X */
182 #define MII_LAN911X_SPECIAL_MODES 0x12
183 #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
184 
185 static const struct regmap_range lan9303_valid_regs[] = {
186 	regmap_reg_range(0x14, 0x17), /* misc, interrupt */
187 	regmap_reg_range(0x19, 0x19), /* endian test */
188 	regmap_reg_range(0x1d, 0x1d), /* hardware config */
189 	regmap_reg_range(0x23, 0x24), /* general purpose timer */
190 	regmap_reg_range(0x27, 0x27), /* counter */
191 	regmap_reg_range(0x29, 0x2a), /* PMI index regs */
192 	regmap_reg_range(0x68, 0x6a), /* flow control */
193 	regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
194 	regmap_reg_range(0x6d, 0x6f), /* misc */
195 	regmap_reg_range(0x70, 0x77), /* virtual phy */
196 	regmap_reg_range(0x78, 0x7a), /* GPIO */
197 	regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
198 	regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
199 };
200 
201 static const struct regmap_range lan9303_reserved_ranges[] = {
202 	regmap_reg_range(0x00, 0x13),
203 	regmap_reg_range(0x18, 0x18),
204 	regmap_reg_range(0x1a, 0x1c),
205 	regmap_reg_range(0x1e, 0x22),
206 	regmap_reg_range(0x25, 0x26),
207 	regmap_reg_range(0x28, 0x28),
208 	regmap_reg_range(0x2b, 0x67),
209 	regmap_reg_range(0x7b, 0x7b),
210 	regmap_reg_range(0x7f, 0x7f),
211 	regmap_reg_range(0xb8, 0xff),
212 };
213 
214 const struct regmap_access_table lan9303_register_set = {
215 	.yes_ranges = lan9303_valid_regs,
216 	.n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
217 	.no_ranges = lan9303_reserved_ranges,
218 	.n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
219 };
220 EXPORT_SYMBOL(lan9303_register_set);
221 
222 static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
223 {
224 	int ret, i;
225 
226 	/* we can lose arbitration for the I2C case, because the device
227 	 * tries to detect and read an external EEPROM after reset and acts as
228 	 * a master on the shared I2C bus itself. This conflicts with our
229 	 * attempts to access the device as a slave at the same moment.
230 	 */
231 	for (i = 0; i < 5; i++) {
232 		ret = regmap_read(regmap, offset, reg);
233 		if (!ret)
234 			return 0;
235 		if (ret != -EAGAIN)
236 			break;
237 		msleep(500);
238 	}
239 
240 	return -EIO;
241 }
242 
243 static int lan9303_read_wait(struct lan9303 *chip, int offset, u32 mask)
244 {
245 	int i;
246 
247 	for (i = 0; i < 25; i++) {
248 		u32 reg;
249 		int ret;
250 
251 		ret = lan9303_read(chip->regmap, offset, &reg);
252 		if (ret) {
253 			dev_err(chip->dev, "%s failed to read offset %d: %d\n",
254 				__func__, offset, ret);
255 			return ret;
256 		}
257 		if (!(reg & mask))
258 			return 0;
259 		usleep_range(1000, 2000);
260 	}
261 
262 	return -ETIMEDOUT;
263 }
264 
265 static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
266 {
267 	int ret;
268 	u32 val;
269 
270 	if (regnum > MII_EXPANSION)
271 		return -EINVAL;
272 
273 	ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
274 	if (ret)
275 		return ret;
276 
277 	return val & 0xffff;
278 }
279 
280 static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
281 {
282 	if (regnum > MII_EXPANSION)
283 		return -EINVAL;
284 
285 	return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
286 }
287 
288 static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
289 {
290 	return lan9303_read_wait(chip, LAN9303_PMI_ACCESS,
291 				 LAN9303_PMI_ACCESS_MII_BUSY);
292 }
293 
294 static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
295 {
296 	int ret;
297 	u32 val;
298 
299 	val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
300 	val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
301 
302 	mutex_lock(&chip->indirect_mutex);
303 
304 	ret = lan9303_indirect_phy_wait_for_completion(chip);
305 	if (ret)
306 		goto on_error;
307 
308 	/* start the MII read cycle */
309 	ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
310 	if (ret)
311 		goto on_error;
312 
313 	ret = lan9303_indirect_phy_wait_for_completion(chip);
314 	if (ret)
315 		goto on_error;
316 
317 	/* read the result of this operation */
318 	ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
319 	if (ret)
320 		goto on_error;
321 
322 	mutex_unlock(&chip->indirect_mutex);
323 
324 	return val & 0xffff;
325 
326 on_error:
327 	mutex_unlock(&chip->indirect_mutex);
328 	return ret;
329 }
330 
331 static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
332 				      int regnum, u16 val)
333 {
334 	int ret;
335 	u32 reg;
336 
337 	reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
338 	reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
339 	reg |= LAN9303_PMI_ACCESS_MII_WRITE;
340 
341 	mutex_lock(&chip->indirect_mutex);
342 
343 	ret = lan9303_indirect_phy_wait_for_completion(chip);
344 	if (ret)
345 		goto on_error;
346 
347 	/* write the data first... */
348 	ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
349 	if (ret)
350 		goto on_error;
351 
352 	/* ...then start the MII write cycle */
353 	ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
354 
355 on_error:
356 	mutex_unlock(&chip->indirect_mutex);
357 	return ret;
358 }
359 
360 const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
361 	.phy_read = lan9303_indirect_phy_read,
362 	.phy_write = lan9303_indirect_phy_write,
363 };
364 EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
365 
366 static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
367 {
368 	return lan9303_read_wait(chip, LAN9303_SWITCH_CSR_CMD,
369 				 LAN9303_SWITCH_CSR_CMD_BUSY);
370 }
371 
372 static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
373 {
374 	u32 reg;
375 	int ret;
376 
377 	reg = regnum;
378 	reg |= LAN9303_SWITCH_CSR_CMD_LANES;
379 	reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
380 
381 	mutex_lock(&chip->indirect_mutex);
382 
383 	ret = lan9303_switch_wait_for_completion(chip);
384 	if (ret)
385 		goto on_error;
386 
387 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
388 	if (ret) {
389 		dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
390 		goto on_error;
391 	}
392 
393 	/* trigger write */
394 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
395 	if (ret)
396 		dev_err(chip->dev, "Failed to write csr command reg: %d\n",
397 			ret);
398 
399 on_error:
400 	mutex_unlock(&chip->indirect_mutex);
401 	return ret;
402 }
403 
404 static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
405 {
406 	u32 reg;
407 	int ret;
408 
409 	reg = regnum;
410 	reg |= LAN9303_SWITCH_CSR_CMD_LANES;
411 	reg |= LAN9303_SWITCH_CSR_CMD_RW;
412 	reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
413 
414 	mutex_lock(&chip->indirect_mutex);
415 
416 	ret = lan9303_switch_wait_for_completion(chip);
417 	if (ret)
418 		goto on_error;
419 
420 	/* trigger read */
421 	ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
422 	if (ret) {
423 		dev_err(chip->dev, "Failed to write csr command reg: %d\n",
424 			ret);
425 		goto on_error;
426 	}
427 
428 	ret = lan9303_switch_wait_for_completion(chip);
429 	if (ret)
430 		goto on_error;
431 
432 	ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
433 	if (ret)
434 		dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
435 on_error:
436 	mutex_unlock(&chip->indirect_mutex);
437 	return ret;
438 }
439 
440 static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
441 					 u32 val, u32 mask)
442 {
443 	int ret;
444 	u32 reg;
445 
446 	ret = lan9303_read_switch_reg(chip, regnum, &reg);
447 	if (ret)
448 		return ret;
449 
450 	reg = (reg & ~mask) | val;
451 
452 	return lan9303_write_switch_reg(chip, regnum, reg);
453 }
454 
455 static int lan9303_write_switch_port(struct lan9303 *chip, int port,
456 				     u16 regnum, u32 val)
457 {
458 	return lan9303_write_switch_reg(
459 		chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
460 }
461 
462 static int lan9303_read_switch_port(struct lan9303 *chip, int port,
463 				    u16 regnum, u32 *val)
464 {
465 	return lan9303_read_switch_reg(
466 		chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
467 }
468 
469 static int lan9303_detect_phy_setup(struct lan9303 *chip)
470 {
471 	int reg;
472 
473 	/* Calculate chip->phy_addr_base:
474 	 * Depending on the 'phy_addr_sel_strap' setting, the three phys are
475 	 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
476 	 * 'phy_addr_sel_strap' setting directly, so we need a test, which
477 	 * configuration is active:
478 	 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
479 	 * and the IDs are 0-1-2, else it contains something different from
480 	 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
481 	 * 0xffff is returned on MDIO read with no response.
482 	 */
483 	reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
484 	if (reg < 0) {
485 		dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
486 		return reg;
487 	}
488 
489 	chip->phy_addr_base = reg != 0 && reg != 0xffff;
490 
491 	dev_dbg(chip->dev, "Phy setup '%s' detected\n",
492 		chip->phy_addr_base ? "1-2-3" : "0-1-2");
493 
494 	return 0;
495 }
496 
497 /* Map ALR-port bits to port bitmap, and back */
498 static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
499 static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
500 
501 /* Return pointer to first free ALR cache entry, return NULL if none */
502 static struct lan9303_alr_cache_entry *
503 lan9303_alr_cache_find_free(struct lan9303 *chip)
504 {
505 	int i;
506 	struct lan9303_alr_cache_entry *entr = chip->alr_cache;
507 
508 	for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
509 		if (entr->port_map == 0)
510 			return entr;
511 
512 	return NULL;
513 }
514 
515 /* Return pointer to ALR cache entry matching MAC address */
516 static struct lan9303_alr_cache_entry *
517 lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
518 {
519 	int i;
520 	struct lan9303_alr_cache_entry *entr = chip->alr_cache;
521 
522 	BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
523 			 "ether_addr_equal require u16 alignment");
524 
525 	for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
526 		if (ether_addr_equal(entr->mac_addr, mac_addr))
527 			return entr;
528 
529 	return NULL;
530 }
531 
532 static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno, u32 mask)
533 {
534 	int i;
535 
536 	for (i = 0; i < 25; i++) {
537 		u32 reg;
538 
539 		lan9303_read_switch_reg(chip, regno, &reg);
540 		if (!(reg & mask))
541 			return 0;
542 		usleep_range(1000, 2000);
543 	}
544 
545 	return -ETIMEDOUT;
546 }
547 
548 static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
549 {
550 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
551 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
552 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
553 				 LAN9303_ALR_CMD_MAKE_ENTRY);
554 	lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND);
555 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
556 
557 	return 0;
558 }
559 
560 typedef int alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
561 			  int portmap, void *ctx);
562 
563 static int lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
564 {
565 	int ret = 0, i;
566 
567 	mutex_lock(&chip->alr_mutex);
568 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
569 				 LAN9303_ALR_CMD_GET_FIRST);
570 	lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
571 
572 	for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
573 		u32 dat0, dat1;
574 		int alrport, portmap;
575 
576 		lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
577 		lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
578 		if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
579 			break;
580 
581 		alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
582 						LAN9303_ALR_DAT1_PORT_BITOFFS;
583 		portmap = alrport_2_portmap[alrport];
584 
585 		ret = cb(chip, dat0, dat1, portmap, ctx);
586 		if (ret)
587 			break;
588 
589 		lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
590 					 LAN9303_ALR_CMD_GET_NEXT);
591 		lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
592 	}
593 	mutex_unlock(&chip->alr_mutex);
594 
595 	return ret;
596 }
597 
598 static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
599 {
600 	mac[0] = (dat0 >>  0) & 0xff;
601 	mac[1] = (dat0 >>  8) & 0xff;
602 	mac[2] = (dat0 >> 16) & 0xff;
603 	mac[3] = (dat0 >> 24) & 0xff;
604 	mac[4] = (dat1 >>  0) & 0xff;
605 	mac[5] = (dat1 >>  8) & 0xff;
606 }
607 
608 struct del_port_learned_ctx {
609 	int port;
610 };
611 
612 /* Clear learned (non-static) entry on given port */
613 static int alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
614 					u32 dat1, int portmap, void *ctx)
615 {
616 	struct del_port_learned_ctx *del_ctx = ctx;
617 	int port = del_ctx->port;
618 
619 	if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
620 		return 0;
621 
622 	/* learned entries has only one port, we can just delete */
623 	dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
624 	lan9303_alr_make_entry_raw(chip, dat0, dat1);
625 
626 	return 0;
627 }
628 
629 struct port_fdb_dump_ctx {
630 	int port;
631 	void *data;
632 	dsa_fdb_dump_cb_t *cb;
633 };
634 
635 static int alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
636 				     u32 dat1, int portmap, void *ctx)
637 {
638 	struct port_fdb_dump_ctx *dump_ctx = ctx;
639 	u8 mac[ETH_ALEN];
640 	bool is_static;
641 
642 	if ((BIT(dump_ctx->port) & portmap) == 0)
643 		return 0;
644 
645 	alr_reg_to_mac(dat0, dat1, mac);
646 	is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
647 	return dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
648 }
649 
650 /* Set a static ALR entry. Delete entry if port_map is zero */
651 static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
652 				  u8 port_map, bool stp_override)
653 {
654 	u32 dat0, dat1, alr_port;
655 
656 	dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
657 	dat1 = LAN9303_ALR_DAT1_STATIC;
658 	if (port_map)
659 		dat1 |= LAN9303_ALR_DAT1_VALID;
660 	/* otherwise no ports: delete entry */
661 	if (stp_override)
662 		dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
663 
664 	alr_port = portmap_2_alrport[port_map & 7];
665 	dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
666 	dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
667 
668 	dat0 = 0;
669 	dat0 |= (mac[0] << 0);
670 	dat0 |= (mac[1] << 8);
671 	dat0 |= (mac[2] << 16);
672 	dat0 |= (mac[3] << 24);
673 
674 	dat1 |= (mac[4] << 0);
675 	dat1 |= (mac[5] << 8);
676 
677 	lan9303_alr_make_entry_raw(chip, dat0, dat1);
678 }
679 
680 /* Add port to static ALR entry, create new static entry if needed */
681 static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
682 				bool stp_override)
683 {
684 	struct lan9303_alr_cache_entry *entr;
685 
686 	mutex_lock(&chip->alr_mutex);
687 	entr = lan9303_alr_cache_find_mac(chip, mac);
688 	if (!entr) { /*New entry */
689 		entr = lan9303_alr_cache_find_free(chip);
690 		if (!entr) {
691 			mutex_unlock(&chip->alr_mutex);
692 			return -ENOSPC;
693 		}
694 		ether_addr_copy(entr->mac_addr, mac);
695 	}
696 	entr->port_map |= BIT(port);
697 	entr->stp_override = stp_override;
698 	lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
699 	mutex_unlock(&chip->alr_mutex);
700 
701 	return 0;
702 }
703 
704 /* Delete static port from ALR entry, delete entry if last port */
705 static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
706 {
707 	struct lan9303_alr_cache_entry *entr;
708 
709 	mutex_lock(&chip->alr_mutex);
710 	entr = lan9303_alr_cache_find_mac(chip, mac);
711 	if (!entr)
712 		goto out;  /* no static entry found */
713 
714 	entr->port_map &= ~BIT(port);
715 	if (entr->port_map == 0) /* zero means its free again */
716 		eth_zero_addr(entr->mac_addr);
717 	lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
718 
719 out:
720 	mutex_unlock(&chip->alr_mutex);
721 	return 0;
722 }
723 
724 static int lan9303_disable_processing_port(struct lan9303 *chip,
725 					   unsigned int port)
726 {
727 	int ret;
728 
729 	/* disable RX, but keep register reset default values else */
730 	ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
731 					LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
732 	if (ret)
733 		return ret;
734 
735 	/* disable TX, but keep register reset default values else */
736 	return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
737 				LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
738 				LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
739 }
740 
741 static int lan9303_enable_processing_port(struct lan9303 *chip,
742 					  unsigned int port)
743 {
744 	int ret;
745 
746 	/* enable RX and keep register reset default values else */
747 	ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
748 					LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
749 					LAN9303_MAC_RX_CFG_X_RX_ENABLE);
750 	if (ret)
751 		return ret;
752 
753 	/* enable TX and keep register reset default values else */
754 	return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
755 				LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
756 				LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
757 				LAN9303_MAC_TX_CFG_X_TX_ENABLE);
758 }
759 
760 /* forward special tagged packets from port 0 to port 1 *or* port 2 */
761 static int lan9303_setup_tagging(struct lan9303 *chip)
762 {
763 	int ret;
764 	u32 val;
765 	/* enable defining the destination port via special VLAN tagging
766 	 * for port 0
767 	 */
768 	ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
769 				       LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
770 	if (ret)
771 		return ret;
772 
773 	/* tag incoming packets at port 1 and 2 on their way to port 0 to be
774 	 * able to discover their source port
775 	 */
776 	val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
777 	return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
778 }
779 
780 /* We want a special working switch:
781  * - do not forward packets between port 1 and 2
782  * - forward everything from port 1 to port 0
783  * - forward everything from port 2 to port 0
784  */
785 static int lan9303_separate_ports(struct lan9303 *chip)
786 {
787 	int ret;
788 
789 	lan9303_alr_del_port(chip, eth_stp_addr, 0);
790 	ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
791 				LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
792 				LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
793 				LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
794 				LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
795 				LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
796 	if (ret)
797 		return ret;
798 
799 	/* prevent port 1 and 2 from forwarding packets by their own */
800 	return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
801 				LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
802 				LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
803 				LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
804 }
805 
806 static void lan9303_bridge_ports(struct lan9303 *chip)
807 {
808 	/* ports bridged: remove mirroring */
809 	lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
810 				 LAN9303_SWE_PORT_MIRROR_DISABLED);
811 
812 	lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
813 				 chip->swe_port_state);
814 	lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
815 }
816 
817 static void lan9303_handle_reset(struct lan9303 *chip)
818 {
819 	if (!chip->reset_gpio)
820 		return;
821 
822 	if (chip->reset_duration != 0)
823 		msleep(chip->reset_duration);
824 
825 	/* release (deassert) reset and activate the device */
826 	gpiod_set_value_cansleep(chip->reset_gpio, 0);
827 }
828 
829 /* stop processing packets for all ports */
830 static int lan9303_disable_processing(struct lan9303 *chip)
831 {
832 	int p;
833 
834 	for (p = 1; p < LAN9303_NUM_PORTS; p++) {
835 		int ret = lan9303_disable_processing_port(chip, p);
836 
837 		if (ret)
838 			return ret;
839 	}
840 
841 	return 0;
842 }
843 
844 static int lan9303_check_device(struct lan9303 *chip)
845 {
846 	int ret;
847 	u32 reg;
848 
849 	ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
850 	if (ret) {
851 		dev_err(chip->dev, "failed to read chip revision register: %d\n",
852 			ret);
853 		if (!chip->reset_gpio) {
854 			dev_dbg(chip->dev,
855 				"hint: maybe failed due to missing reset GPIO\n");
856 		}
857 		return ret;
858 	}
859 
860 	if ((reg >> 16) != LAN9303_CHIP_ID) {
861 		dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
862 			reg >> 16);
863 		return -ENODEV;
864 	}
865 
866 	/* The default state of the LAN9303 device is to forward packets between
867 	 * all ports (if not configured differently by an external EEPROM).
868 	 * The initial state of a DSA device must be forwarding packets only
869 	 * between the external and the internal ports and no forwarding
870 	 * between the external ports. In preparation we stop packet handling
871 	 * at all for now until the LAN9303 device is re-programmed accordingly.
872 	 */
873 	ret = lan9303_disable_processing(chip);
874 	if (ret)
875 		dev_warn(chip->dev, "failed to disable switching %d\n", ret);
876 
877 	dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
878 
879 	ret = lan9303_detect_phy_setup(chip);
880 	if (ret) {
881 		dev_err(chip->dev,
882 			"failed to discover phy bootstrap setup: %d\n", ret);
883 		return ret;
884 	}
885 
886 	return 0;
887 }
888 
889 /* ---------------------------- DSA -----------------------------------*/
890 
891 static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds,
892 						      int port,
893 						      enum dsa_tag_protocol mp)
894 {
895 	return DSA_TAG_PROTO_LAN9303;
896 }
897 
898 static int lan9303_setup(struct dsa_switch *ds)
899 {
900 	struct lan9303 *chip = ds->priv;
901 	int ret;
902 
903 	/* Make sure that port 0 is the cpu port */
904 	if (!dsa_is_cpu_port(ds, 0)) {
905 		dev_err(chip->dev, "port 0 is not the CPU port\n");
906 		return -EINVAL;
907 	}
908 
909 	ret = lan9303_setup_tagging(chip);
910 	if (ret)
911 		dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
912 
913 	ret = lan9303_separate_ports(chip);
914 	if (ret)
915 		dev_err(chip->dev, "failed to separate ports %d\n", ret);
916 
917 	ret = lan9303_enable_processing_port(chip, 0);
918 	if (ret)
919 		dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
920 
921 	/* Trap IGMP to port 0 */
922 	ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
923 					    LAN9303_SWE_GLB_INGR_IGMP_TRAP |
924 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
925 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
926 					    LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
927 	if (ret)
928 		dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
929 
930 	return 0;
931 }
932 
933 struct lan9303_mib_desc {
934 	unsigned int offset; /* offset of first MAC */
935 	const char *name;
936 };
937 
938 static const struct lan9303_mib_desc lan9303_mib[] = {
939 	{ .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
940 	{ .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
941 	{ .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
942 	{ .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
943 	{ .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
944 	{ .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
945 	{ .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
946 	{ .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
947 	{ .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
948 	{ .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
949 	{ .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
950 	{ .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
951 	{ .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
952 	{ .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
953 	{ .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
954 	{ .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
955 	{ .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
956 	{ .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
957 	{ .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
958 	{ .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
959 	{ .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
960 	{ .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
961 	{ .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
962 	{ .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
963 	{ .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
964 	{ .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
965 	{ .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
966 	{ .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
967 	{ .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
968 	{ .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
969 	{ .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
970 	{ .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
971 	{ .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
972 	{ .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
973 	{ .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
974 	{ .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
975 	{ .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
976 };
977 
978 static void lan9303_get_strings(struct dsa_switch *ds, int port,
979 				u32 stringset, uint8_t *data)
980 {
981 	unsigned int u;
982 
983 	if (stringset != ETH_SS_STATS)
984 		return;
985 
986 	for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
987 		strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
988 			ETH_GSTRING_LEN);
989 	}
990 }
991 
992 static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
993 				      uint64_t *data)
994 {
995 	struct lan9303 *chip = ds->priv;
996 	unsigned int u;
997 
998 	for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
999 		u32 reg;
1000 		int ret;
1001 
1002 		ret = lan9303_read_switch_port(
1003 			chip, port, lan9303_mib[u].offset, &reg);
1004 
1005 		if (ret)
1006 			dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
1007 				 port, lan9303_mib[u].offset);
1008 		data[u] = reg;
1009 	}
1010 }
1011 
1012 static int lan9303_get_sset_count(struct dsa_switch *ds, int port, int sset)
1013 {
1014 	if (sset != ETH_SS_STATS)
1015 		return 0;
1016 
1017 	return ARRAY_SIZE(lan9303_mib);
1018 }
1019 
1020 static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
1021 {
1022 	struct lan9303 *chip = ds->priv;
1023 	int phy_base = chip->phy_addr_base;
1024 
1025 	if (phy == phy_base)
1026 		return lan9303_virt_phy_reg_read(chip, regnum);
1027 	if (phy > phy_base + 2)
1028 		return -ENODEV;
1029 
1030 	return chip->ops->phy_read(chip, phy, regnum);
1031 }
1032 
1033 static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
1034 			     u16 val)
1035 {
1036 	struct lan9303 *chip = ds->priv;
1037 	int phy_base = chip->phy_addr_base;
1038 
1039 	if (phy == phy_base)
1040 		return lan9303_virt_phy_reg_write(chip, regnum, val);
1041 	if (phy > phy_base + 2)
1042 		return -ENODEV;
1043 
1044 	return chip->ops->phy_write(chip, phy, regnum, val);
1045 }
1046 
1047 static void lan9303_adjust_link(struct dsa_switch *ds, int port,
1048 				struct phy_device *phydev)
1049 {
1050 	struct lan9303 *chip = ds->priv;
1051 	int ctl;
1052 
1053 	if (!phy_is_pseudo_fixed_link(phydev))
1054 		return;
1055 
1056 	ctl = lan9303_phy_read(ds, port, MII_BMCR);
1057 
1058 	ctl &= ~BMCR_ANENABLE;
1059 
1060 	if (phydev->speed == SPEED_100)
1061 		ctl |= BMCR_SPEED100;
1062 	else if (phydev->speed == SPEED_10)
1063 		ctl &= ~BMCR_SPEED100;
1064 	else
1065 		dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
1066 
1067 	if (phydev->duplex == DUPLEX_FULL)
1068 		ctl |= BMCR_FULLDPLX;
1069 	else
1070 		ctl &= ~BMCR_FULLDPLX;
1071 
1072 	lan9303_phy_write(ds, port, MII_BMCR, ctl);
1073 
1074 	if (port == chip->phy_addr_base) {
1075 		/* Virtual Phy: Remove Turbo 200Mbit mode */
1076 		lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
1077 
1078 		ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
1079 		regmap_write(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, ctl);
1080 	}
1081 }
1082 
1083 static int lan9303_port_enable(struct dsa_switch *ds, int port,
1084 			       struct phy_device *phy)
1085 {
1086 	struct lan9303 *chip = ds->priv;
1087 
1088 	if (!dsa_is_user_port(ds, port))
1089 		return 0;
1090 
1091 	return lan9303_enable_processing_port(chip, port);
1092 }
1093 
1094 static void lan9303_port_disable(struct dsa_switch *ds, int port)
1095 {
1096 	struct lan9303 *chip = ds->priv;
1097 
1098 	if (!dsa_is_user_port(ds, port))
1099 		return;
1100 
1101 	lan9303_disable_processing_port(chip, port);
1102 	lan9303_phy_write(ds, chip->phy_addr_base + port, MII_BMCR, BMCR_PDOWN);
1103 }
1104 
1105 static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
1106 				    struct dsa_bridge bridge,
1107 				    bool *tx_fwd_offload)
1108 {
1109 	struct lan9303 *chip = ds->priv;
1110 
1111 	dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1112 	if (dsa_port_bridge_same(dsa_to_port(ds, 1), dsa_to_port(ds, 2))) {
1113 		lan9303_bridge_ports(chip);
1114 		chip->is_bridged = true;  /* unleash stp_state_set() */
1115 	}
1116 
1117 	return 0;
1118 }
1119 
1120 static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
1121 				      struct dsa_bridge bridge)
1122 {
1123 	struct lan9303 *chip = ds->priv;
1124 
1125 	dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
1126 	if (chip->is_bridged) {
1127 		lan9303_separate_ports(chip);
1128 		chip->is_bridged = false;
1129 	}
1130 }
1131 
1132 static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
1133 				       u8 state)
1134 {
1135 	int portmask, portstate;
1136 	struct lan9303 *chip = ds->priv;
1137 
1138 	dev_dbg(chip->dev, "%s(port %d, state %d)\n",
1139 		__func__, port, state);
1140 
1141 	switch (state) {
1142 	case BR_STATE_DISABLED:
1143 		portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1144 		break;
1145 	case BR_STATE_BLOCKING:
1146 	case BR_STATE_LISTENING:
1147 		portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
1148 		break;
1149 	case BR_STATE_LEARNING:
1150 		portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
1151 		break;
1152 	case BR_STATE_FORWARDING:
1153 		portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
1154 		break;
1155 	default:
1156 		portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
1157 		dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
1158 			port, state);
1159 	}
1160 
1161 	portmask = 0x3 << (port * 2);
1162 	portstate <<= (port * 2);
1163 
1164 	chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
1165 
1166 	if (chip->is_bridged)
1167 		lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
1168 					 chip->swe_port_state);
1169 	/* else: touching SWE_PORT_STATE would break port separation */
1170 }
1171 
1172 static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
1173 {
1174 	struct lan9303 *chip = ds->priv;
1175 	struct del_port_learned_ctx del_ctx = {
1176 		.port = port,
1177 	};
1178 
1179 	dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1180 	lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
1181 }
1182 
1183 static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
1184 				const unsigned char *addr, u16 vid)
1185 {
1186 	struct lan9303 *chip = ds->priv;
1187 
1188 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1189 	if (vid)
1190 		return -EOPNOTSUPP;
1191 
1192 	return lan9303_alr_add_port(chip, addr, port, false);
1193 }
1194 
1195 static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
1196 				const unsigned char *addr, u16 vid)
1197 
1198 {
1199 	struct lan9303 *chip = ds->priv;
1200 
1201 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
1202 	if (vid)
1203 		return -EOPNOTSUPP;
1204 	lan9303_alr_del_port(chip, addr, port);
1205 
1206 	return 0;
1207 }
1208 
1209 static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
1210 				 dsa_fdb_dump_cb_t *cb, void *data)
1211 {
1212 	struct lan9303 *chip = ds->priv;
1213 	struct port_fdb_dump_ctx dump_ctx = {
1214 		.port = port,
1215 		.data = data,
1216 		.cb   = cb,
1217 	};
1218 
1219 	dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
1220 	return lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
1221 }
1222 
1223 static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
1224 				    const struct switchdev_obj_port_mdb *mdb)
1225 {
1226 	struct lan9303 *chip = ds->priv;
1227 
1228 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1229 		mdb->vid);
1230 	if (mdb->vid)
1231 		return -EOPNOTSUPP;
1232 	if (lan9303_alr_cache_find_mac(chip, mdb->addr))
1233 		return 0;
1234 	if (!lan9303_alr_cache_find_free(chip))
1235 		return -ENOSPC;
1236 
1237 	return 0;
1238 }
1239 
1240 static int lan9303_port_mdb_add(struct dsa_switch *ds, int port,
1241 				const struct switchdev_obj_port_mdb *mdb)
1242 {
1243 	struct lan9303 *chip = ds->priv;
1244 	int err;
1245 
1246 	err = lan9303_port_mdb_prepare(ds, port, mdb);
1247 	if (err)
1248 		return err;
1249 
1250 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1251 		mdb->vid);
1252 	return lan9303_alr_add_port(chip, mdb->addr, port, false);
1253 }
1254 
1255 static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
1256 				const struct switchdev_obj_port_mdb *mdb)
1257 {
1258 	struct lan9303 *chip = ds->priv;
1259 
1260 	dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
1261 		mdb->vid);
1262 	if (mdb->vid)
1263 		return -EOPNOTSUPP;
1264 	lan9303_alr_del_port(chip, mdb->addr, port);
1265 
1266 	return 0;
1267 }
1268 
1269 static const struct dsa_switch_ops lan9303_switch_ops = {
1270 	.get_tag_protocol = lan9303_get_tag_protocol,
1271 	.setup = lan9303_setup,
1272 	.get_strings = lan9303_get_strings,
1273 	.phy_read = lan9303_phy_read,
1274 	.phy_write = lan9303_phy_write,
1275 	.adjust_link = lan9303_adjust_link,
1276 	.get_ethtool_stats = lan9303_get_ethtool_stats,
1277 	.get_sset_count = lan9303_get_sset_count,
1278 	.port_enable = lan9303_port_enable,
1279 	.port_disable = lan9303_port_disable,
1280 	.port_bridge_join       = lan9303_port_bridge_join,
1281 	.port_bridge_leave      = lan9303_port_bridge_leave,
1282 	.port_stp_state_set     = lan9303_port_stp_state_set,
1283 	.port_fast_age          = lan9303_port_fast_age,
1284 	.port_fdb_add           = lan9303_port_fdb_add,
1285 	.port_fdb_del           = lan9303_port_fdb_del,
1286 	.port_fdb_dump          = lan9303_port_fdb_dump,
1287 	.port_mdb_add           = lan9303_port_mdb_add,
1288 	.port_mdb_del           = lan9303_port_mdb_del,
1289 };
1290 
1291 static int lan9303_register_switch(struct lan9303 *chip)
1292 {
1293 	int base;
1294 
1295 	chip->ds = devm_kzalloc(chip->dev, sizeof(*chip->ds), GFP_KERNEL);
1296 	if (!chip->ds)
1297 		return -ENOMEM;
1298 
1299 	chip->ds->dev = chip->dev;
1300 	chip->ds->num_ports = LAN9303_NUM_PORTS;
1301 	chip->ds->priv = chip;
1302 	chip->ds->ops = &lan9303_switch_ops;
1303 	base = chip->phy_addr_base;
1304 	chip->ds->phys_mii_mask = GENMASK(LAN9303_NUM_PORTS - 1 + base, base);
1305 
1306 	return dsa_register_switch(chip->ds);
1307 }
1308 
1309 static int lan9303_probe_reset_gpio(struct lan9303 *chip,
1310 				     struct device_node *np)
1311 {
1312 	chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
1313 						   GPIOD_OUT_LOW);
1314 	if (IS_ERR(chip->reset_gpio))
1315 		return PTR_ERR(chip->reset_gpio);
1316 
1317 	if (!chip->reset_gpio) {
1318 		dev_dbg(chip->dev, "No reset GPIO defined\n");
1319 		return 0;
1320 	}
1321 
1322 	chip->reset_duration = 200;
1323 
1324 	if (np) {
1325 		of_property_read_u32(np, "reset-duration",
1326 				     &chip->reset_duration);
1327 	} else {
1328 		dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
1329 	}
1330 
1331 	/* A sane reset duration should not be longer than 1s */
1332 	if (chip->reset_duration > 1000)
1333 		chip->reset_duration = 1000;
1334 
1335 	return 0;
1336 }
1337 
1338 int lan9303_probe(struct lan9303 *chip, struct device_node *np)
1339 {
1340 	int ret;
1341 
1342 	mutex_init(&chip->indirect_mutex);
1343 	mutex_init(&chip->alr_mutex);
1344 
1345 	ret = lan9303_probe_reset_gpio(chip, np);
1346 	if (ret)
1347 		return ret;
1348 
1349 	lan9303_handle_reset(chip);
1350 
1351 	ret = lan9303_check_device(chip);
1352 	if (ret)
1353 		return ret;
1354 
1355 	ret = lan9303_register_switch(chip);
1356 	if (ret) {
1357 		dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
1358 		return ret;
1359 	}
1360 
1361 	return 0;
1362 }
1363 EXPORT_SYMBOL(lan9303_probe);
1364 
1365 int lan9303_remove(struct lan9303 *chip)
1366 {
1367 	int rc;
1368 
1369 	rc = lan9303_disable_processing(chip);
1370 	if (rc != 0)
1371 		dev_warn(chip->dev, "shutting down failed\n");
1372 
1373 	dsa_unregister_switch(chip->ds);
1374 
1375 	/* assert reset to the whole device to prevent it from doing anything */
1376 	gpiod_set_value_cansleep(chip->reset_gpio, 1);
1377 	gpiod_unexport(chip->reset_gpio);
1378 
1379 	return 0;
1380 }
1381 EXPORT_SYMBOL(lan9303_remove);
1382 
1383 void lan9303_shutdown(struct lan9303 *chip)
1384 {
1385 	dsa_switch_shutdown(chip->ds);
1386 }
1387 EXPORT_SYMBOL(lan9303_shutdown);
1388 
1389 MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
1390 MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
1391 MODULE_LICENSE("GPL v2");
1392