1 /* 2 * B53 switch driver main logic 3 * 4 * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> 5 * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> 6 * 7 * Permission to use, copy, modify, and/or distribute this software for any 8 * purpose with or without fee is hereby granted, provided that the above 9 * copyright notice and this permission notice appear in all copies. 10 * 11 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 12 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 13 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 14 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 15 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 16 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 17 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 18 */ 19 20 #include <linux/delay.h> 21 #include <linux/export.h> 22 #include <linux/gpio.h> 23 #include <linux/kernel.h> 24 #include <linux/math.h> 25 #include <linux/minmax.h> 26 #include <linux/module.h> 27 #include <linux/platform_data/b53.h> 28 #include <linux/phy.h> 29 #include <linux/phylink.h> 30 #include <linux/etherdevice.h> 31 #include <linux/if_bridge.h> 32 #include <linux/if_vlan.h> 33 #include <net/dsa.h> 34 35 #include "b53_regs.h" 36 #include "b53_priv.h" 37 38 struct b53_mib_desc { 39 u8 size; 40 u8 offset; 41 const char *name; 42 }; 43 44 /* BCM5365 MIB counters */ 45 static const struct b53_mib_desc b53_mibs_65[] = { 46 { 8, 0x00, "TxOctets" }, 47 { 4, 0x08, "TxDropPkts" }, 48 { 4, 0x10, "TxBroadcastPkts" }, 49 { 4, 0x14, "TxMulticastPkts" }, 50 { 4, 0x18, "TxUnicastPkts" }, 51 { 4, 0x1c, "TxCollisions" }, 52 { 4, 0x20, "TxSingleCollision" }, 53 { 4, 0x24, "TxMultipleCollision" }, 54 { 4, 0x28, "TxDeferredTransmit" }, 55 { 4, 0x2c, "TxLateCollision" }, 56 { 4, 0x30, "TxExcessiveCollision" }, 57 { 4, 0x38, "TxPausePkts" }, 58 { 8, 0x44, "RxOctets" }, 59 { 4, 0x4c, "RxUndersizePkts" }, 60 { 4, 0x50, "RxPausePkts" }, 61 { 4, 0x54, "Pkts64Octets" }, 62 { 4, 0x58, "Pkts65to127Octets" }, 63 { 4, 0x5c, "Pkts128to255Octets" }, 64 { 4, 0x60, "Pkts256to511Octets" }, 65 { 4, 0x64, "Pkts512to1023Octets" }, 66 { 4, 0x68, "Pkts1024to1522Octets" }, 67 { 4, 0x6c, "RxOversizePkts" }, 68 { 4, 0x70, "RxJabbers" }, 69 { 4, 0x74, "RxAlignmentErrors" }, 70 { 4, 0x78, "RxFCSErrors" }, 71 { 8, 0x7c, "RxGoodOctets" }, 72 { 4, 0x84, "RxDropPkts" }, 73 { 4, 0x88, "RxUnicastPkts" }, 74 { 4, 0x8c, "RxMulticastPkts" }, 75 { 4, 0x90, "RxBroadcastPkts" }, 76 { 4, 0x94, "RxSAChanges" }, 77 { 4, 0x98, "RxFragments" }, 78 }; 79 80 #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) 81 82 /* BCM63xx MIB counters */ 83 static const struct b53_mib_desc b53_mibs_63xx[] = { 84 { 8, 0x00, "TxOctets" }, 85 { 4, 0x08, "TxDropPkts" }, 86 { 4, 0x0c, "TxQoSPkts" }, 87 { 4, 0x10, "TxBroadcastPkts" }, 88 { 4, 0x14, "TxMulticastPkts" }, 89 { 4, 0x18, "TxUnicastPkts" }, 90 { 4, 0x1c, "TxCollisions" }, 91 { 4, 0x20, "TxSingleCollision" }, 92 { 4, 0x24, "TxMultipleCollision" }, 93 { 4, 0x28, "TxDeferredTransmit" }, 94 { 4, 0x2c, "TxLateCollision" }, 95 { 4, 0x30, "TxExcessiveCollision" }, 96 { 4, 0x38, "TxPausePkts" }, 97 { 8, 0x3c, "TxQoSOctets" }, 98 { 8, 0x44, "RxOctets" }, 99 { 4, 0x4c, "RxUndersizePkts" }, 100 { 4, 0x50, "RxPausePkts" }, 101 { 4, 0x54, "Pkts64Octets" }, 102 { 4, 0x58, "Pkts65to127Octets" }, 103 { 4, 0x5c, "Pkts128to255Octets" }, 104 { 4, 0x60, "Pkts256to511Octets" }, 105 { 4, 0x64, "Pkts512to1023Octets" }, 106 { 4, 0x68, "Pkts1024to1522Octets" }, 107 { 4, 0x6c, "RxOversizePkts" }, 108 { 4, 0x70, "RxJabbers" }, 109 { 4, 0x74, "RxAlignmentErrors" }, 110 { 4, 0x78, "RxFCSErrors" }, 111 { 8, 0x7c, "RxGoodOctets" }, 112 { 4, 0x84, "RxDropPkts" }, 113 { 4, 0x88, "RxUnicastPkts" }, 114 { 4, 0x8c, "RxMulticastPkts" }, 115 { 4, 0x90, "RxBroadcastPkts" }, 116 { 4, 0x94, "RxSAChanges" }, 117 { 4, 0x98, "RxFragments" }, 118 { 4, 0xa0, "RxSymbolErrors" }, 119 { 4, 0xa4, "RxQoSPkts" }, 120 { 8, 0xa8, "RxQoSOctets" }, 121 { 4, 0xb0, "Pkts1523to2047Octets" }, 122 { 4, 0xb4, "Pkts2048to4095Octets" }, 123 { 4, 0xb8, "Pkts4096to8191Octets" }, 124 { 4, 0xbc, "Pkts8192to9728Octets" }, 125 { 4, 0xc0, "RxDiscarded" }, 126 }; 127 128 #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) 129 130 /* MIB counters */ 131 static const struct b53_mib_desc b53_mibs[] = { 132 { 8, 0x00, "TxOctets" }, 133 { 4, 0x08, "TxDropPkts" }, 134 { 4, 0x10, "TxBroadcastPkts" }, 135 { 4, 0x14, "TxMulticastPkts" }, 136 { 4, 0x18, "TxUnicastPkts" }, 137 { 4, 0x1c, "TxCollisions" }, 138 { 4, 0x20, "TxSingleCollision" }, 139 { 4, 0x24, "TxMultipleCollision" }, 140 { 4, 0x28, "TxDeferredTransmit" }, 141 { 4, 0x2c, "TxLateCollision" }, 142 { 4, 0x30, "TxExcessiveCollision" }, 143 { 4, 0x38, "TxPausePkts" }, 144 { 8, 0x50, "RxOctets" }, 145 { 4, 0x58, "RxUndersizePkts" }, 146 { 4, 0x5c, "RxPausePkts" }, 147 { 4, 0x60, "Pkts64Octets" }, 148 { 4, 0x64, "Pkts65to127Octets" }, 149 { 4, 0x68, "Pkts128to255Octets" }, 150 { 4, 0x6c, "Pkts256to511Octets" }, 151 { 4, 0x70, "Pkts512to1023Octets" }, 152 { 4, 0x74, "Pkts1024to1522Octets" }, 153 { 4, 0x78, "RxOversizePkts" }, 154 { 4, 0x7c, "RxJabbers" }, 155 { 4, 0x80, "RxAlignmentErrors" }, 156 { 4, 0x84, "RxFCSErrors" }, 157 { 8, 0x88, "RxGoodOctets" }, 158 { 4, 0x90, "RxDropPkts" }, 159 { 4, 0x94, "RxUnicastPkts" }, 160 { 4, 0x98, "RxMulticastPkts" }, 161 { 4, 0x9c, "RxBroadcastPkts" }, 162 { 4, 0xa0, "RxSAChanges" }, 163 { 4, 0xa4, "RxFragments" }, 164 { 4, 0xa8, "RxJumboPkts" }, 165 { 4, 0xac, "RxSymbolErrors" }, 166 { 4, 0xc0, "RxDiscarded" }, 167 }; 168 169 #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) 170 171 static const struct b53_mib_desc b53_mibs_58xx[] = { 172 { 8, 0x00, "TxOctets" }, 173 { 4, 0x08, "TxDropPkts" }, 174 { 4, 0x0c, "TxQPKTQ0" }, 175 { 4, 0x10, "TxBroadcastPkts" }, 176 { 4, 0x14, "TxMulticastPkts" }, 177 { 4, 0x18, "TxUnicastPKts" }, 178 { 4, 0x1c, "TxCollisions" }, 179 { 4, 0x20, "TxSingleCollision" }, 180 { 4, 0x24, "TxMultipleCollision" }, 181 { 4, 0x28, "TxDeferredCollision" }, 182 { 4, 0x2c, "TxLateCollision" }, 183 { 4, 0x30, "TxExcessiveCollision" }, 184 { 4, 0x34, "TxFrameInDisc" }, 185 { 4, 0x38, "TxPausePkts" }, 186 { 4, 0x3c, "TxQPKTQ1" }, 187 { 4, 0x40, "TxQPKTQ2" }, 188 { 4, 0x44, "TxQPKTQ3" }, 189 { 4, 0x48, "TxQPKTQ4" }, 190 { 4, 0x4c, "TxQPKTQ5" }, 191 { 8, 0x50, "RxOctets" }, 192 { 4, 0x58, "RxUndersizePkts" }, 193 { 4, 0x5c, "RxPausePkts" }, 194 { 4, 0x60, "RxPkts64Octets" }, 195 { 4, 0x64, "RxPkts65to127Octets" }, 196 { 4, 0x68, "RxPkts128to255Octets" }, 197 { 4, 0x6c, "RxPkts256to511Octets" }, 198 { 4, 0x70, "RxPkts512to1023Octets" }, 199 { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, 200 { 4, 0x78, "RxOversizePkts" }, 201 { 4, 0x7c, "RxJabbers" }, 202 { 4, 0x80, "RxAlignmentErrors" }, 203 { 4, 0x84, "RxFCSErrors" }, 204 { 8, 0x88, "RxGoodOctets" }, 205 { 4, 0x90, "RxDropPkts" }, 206 { 4, 0x94, "RxUnicastPkts" }, 207 { 4, 0x98, "RxMulticastPkts" }, 208 { 4, 0x9c, "RxBroadcastPkts" }, 209 { 4, 0xa0, "RxSAChanges" }, 210 { 4, 0xa4, "RxFragments" }, 211 { 4, 0xa8, "RxJumboPkt" }, 212 { 4, 0xac, "RxSymblErr" }, 213 { 4, 0xb0, "InRangeErrCount" }, 214 { 4, 0xb4, "OutRangeErrCount" }, 215 { 4, 0xb8, "EEELpiEvent" }, 216 { 4, 0xbc, "EEELpiDuration" }, 217 { 4, 0xc0, "RxDiscard" }, 218 { 4, 0xc8, "TxQPKTQ6" }, 219 { 4, 0xcc, "TxQPKTQ7" }, 220 { 4, 0xd0, "TxPkts64Octets" }, 221 { 4, 0xd4, "TxPkts65to127Octets" }, 222 { 4, 0xd8, "TxPkts128to255Octets" }, 223 { 4, 0xdc, "TxPkts256to511Ocets" }, 224 { 4, 0xe0, "TxPkts512to1023Ocets" }, 225 { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, 226 }; 227 228 #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) 229 230 #define B53_MAX_MTU_25 (1536 - ETH_HLEN - VLAN_HLEN - ETH_FCS_LEN) 231 #define B53_MAX_MTU (9720 - ETH_HLEN - VLAN_HLEN - ETH_FCS_LEN) 232 233 static int b53_do_vlan_op(struct b53_device *dev, u8 op) 234 { 235 unsigned int i; 236 237 b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); 238 239 for (i = 0; i < 10; i++) { 240 u8 vta; 241 242 b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); 243 if (!(vta & VTA_START_CMD)) 244 return 0; 245 246 usleep_range(100, 200); 247 } 248 249 return -EIO; 250 } 251 252 static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, 253 struct b53_vlan *vlan) 254 { 255 if (is5325(dev)) { 256 u32 entry = 0; 257 258 if (vlan->members) { 259 entry = ((vlan->untag & VA_UNTAG_MASK_25) << 260 VA_UNTAG_S_25) | vlan->members; 261 if (dev->core_rev >= 3) 262 entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; 263 else 264 entry |= VA_VALID_25; 265 } 266 267 b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); 268 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 269 VTA_RW_STATE_WR | VTA_RW_OP_EN); 270 } else if (is5365(dev)) { 271 u16 entry = 0; 272 273 if (vlan->members) 274 entry = ((vlan->untag & VA_UNTAG_MASK_65) << 275 VA_UNTAG_S_65) | vlan->members | VA_VALID_65; 276 277 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); 278 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 279 VTA_RW_STATE_WR | VTA_RW_OP_EN); 280 } else { 281 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 282 b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], 283 (vlan->untag << VTE_UNTAG_S) | vlan->members); 284 285 b53_do_vlan_op(dev, VTA_CMD_WRITE); 286 } 287 288 dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", 289 vid, vlan->members, vlan->untag); 290 } 291 292 static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, 293 struct b53_vlan *vlan) 294 { 295 if (is5325(dev)) { 296 u32 entry = 0; 297 298 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | 299 VTA_RW_STATE_RD | VTA_RW_OP_EN); 300 b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); 301 302 if (dev->core_rev >= 3) 303 vlan->valid = !!(entry & VA_VALID_25_R4); 304 else 305 vlan->valid = !!(entry & VA_VALID_25); 306 vlan->members = entry & VA_MEMBER_MASK; 307 vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; 308 309 } else if (is5365(dev)) { 310 u16 entry = 0; 311 312 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | 313 VTA_RW_STATE_WR | VTA_RW_OP_EN); 314 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); 315 316 vlan->valid = !!(entry & VA_VALID_65); 317 vlan->members = entry & VA_MEMBER_MASK; 318 vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; 319 } else { 320 u32 entry = 0; 321 322 b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); 323 b53_do_vlan_op(dev, VTA_CMD_READ); 324 b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); 325 vlan->members = entry & VTE_MEMBERS; 326 vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; 327 vlan->valid = true; 328 } 329 } 330 331 static void b53_set_eap_mode(struct b53_device *dev, int port, int mode) 332 { 333 u64 eap_conf; 334 335 if (is5325(dev) || is5365(dev) || dev->chip_id == BCM5389_DEVICE_ID) 336 return; 337 338 b53_read64(dev, B53_EAP_PAGE, B53_PORT_EAP_CONF(port), &eap_conf); 339 340 if (is63xx(dev)) { 341 eap_conf &= ~EAP_MODE_MASK_63XX; 342 eap_conf |= (u64)mode << EAP_MODE_SHIFT_63XX; 343 } else { 344 eap_conf &= ~EAP_MODE_MASK; 345 eap_conf |= (u64)mode << EAP_MODE_SHIFT; 346 } 347 348 b53_write64(dev, B53_EAP_PAGE, B53_PORT_EAP_CONF(port), eap_conf); 349 } 350 351 static void b53_set_forwarding(struct b53_device *dev, int enable) 352 { 353 u8 mgmt; 354 355 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 356 357 if (enable) 358 mgmt |= SM_SW_FWD_EN; 359 else 360 mgmt &= ~SM_SW_FWD_EN; 361 362 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 363 364 if (!is5325(dev)) { 365 /* Include IMP port in dumb forwarding mode */ 366 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt); 367 mgmt |= B53_MII_DUMB_FWDG_EN; 368 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt); 369 370 /* Look at B53_UC_FWD_EN and B53_MC_FWD_EN to decide whether 371 * frames should be flooded or not. 372 */ 373 b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt); 374 mgmt |= B53_UC_FWD_EN | B53_MC_FWD_EN | B53_IPMC_FWD_EN; 375 b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt); 376 } else { 377 b53_read8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, &mgmt); 378 mgmt |= B53_IP_MCAST_25; 379 b53_write8(dev, B53_CTRL_PAGE, B53_IP_MULTICAST_CTRL, mgmt); 380 } 381 } 382 383 static void b53_enable_vlan(struct b53_device *dev, int port, bool enable, 384 bool enable_filtering) 385 { 386 u8 mgmt, vc0, vc1, vc4 = 0, vc5; 387 388 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 389 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); 390 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); 391 392 if (is5325(dev) || is5365(dev)) { 393 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 394 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); 395 } else if (is63xx(dev)) { 396 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); 397 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); 398 } else { 399 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); 400 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); 401 } 402 403 vc1 &= ~VC1_RX_MCST_FWD_EN; 404 405 if (enable) { 406 vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; 407 vc1 |= VC1_RX_MCST_UNTAG_EN; 408 vc4 &= ~VC4_ING_VID_CHECK_MASK; 409 if (enable_filtering) { 410 vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; 411 vc5 |= VC5_DROP_VTABLE_MISS; 412 } else { 413 vc4 |= VC4_NO_ING_VID_CHK << VC4_ING_VID_CHECK_S; 414 vc5 &= ~VC5_DROP_VTABLE_MISS; 415 } 416 417 if (is5325(dev)) 418 vc0 &= ~VC0_RESERVED_1; 419 420 if (is5325(dev) || is5365(dev)) 421 vc1 |= VC1_RX_MCST_TAG_EN; 422 423 } else { 424 vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); 425 vc1 &= ~VC1_RX_MCST_UNTAG_EN; 426 vc4 &= ~VC4_ING_VID_CHECK_MASK; 427 vc5 &= ~VC5_DROP_VTABLE_MISS; 428 429 if (is5325(dev) || is5365(dev)) 430 vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; 431 else 432 vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; 433 434 if (is5325(dev) || is5365(dev)) 435 vc1 &= ~VC1_RX_MCST_TAG_EN; 436 } 437 438 if (!is5325(dev) && !is5365(dev)) 439 vc5 &= ~VC5_VID_FFF_EN; 440 441 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); 442 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); 443 444 if (is5325(dev) || is5365(dev)) { 445 /* enable the high 8 bit vid check on 5325 */ 446 if (is5325(dev) && enable) 447 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 448 VC3_HIGH_8BIT_EN); 449 else 450 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 451 452 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); 453 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); 454 } else if (is63xx(dev)) { 455 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); 456 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); 457 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); 458 } else { 459 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); 460 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); 461 b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); 462 } 463 464 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 465 466 dev->vlan_enabled = enable; 467 468 dev_dbg(dev->dev, "Port %d VLAN enabled: %d, filtering: %d\n", 469 port, enable, enable_filtering); 470 } 471 472 static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) 473 { 474 u32 port_mask = 0; 475 u16 max_size = JMS_MIN_SIZE; 476 477 if (is5325(dev) || is5365(dev)) 478 return -EINVAL; 479 480 if (enable) { 481 port_mask = dev->enabled_ports; 482 max_size = JMS_MAX_SIZE; 483 if (allow_10_100) 484 port_mask |= JPM_10_100_JUMBO_EN; 485 } 486 487 b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); 488 return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); 489 } 490 491 static int b53_flush_arl(struct b53_device *dev, u8 mask) 492 { 493 unsigned int i; 494 495 if (is5325(dev)) 496 return 0; 497 498 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 499 FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); 500 501 for (i = 0; i < 10; i++) { 502 u8 fast_age_ctrl; 503 504 b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, 505 &fast_age_ctrl); 506 507 if (!(fast_age_ctrl & FAST_AGE_DONE)) 508 goto out; 509 510 msleep(1); 511 } 512 513 return -ETIMEDOUT; 514 out: 515 /* Only age dynamic entries (default behavior) */ 516 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); 517 return 0; 518 } 519 520 static int b53_fast_age_port(struct b53_device *dev, int port) 521 { 522 if (is5325(dev)) 523 return 0; 524 525 b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); 526 527 return b53_flush_arl(dev, FAST_AGE_PORT); 528 } 529 530 static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) 531 { 532 if (is5325(dev)) 533 return 0; 534 535 b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); 536 537 return b53_flush_arl(dev, FAST_AGE_VLAN); 538 } 539 540 void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) 541 { 542 struct b53_device *dev = ds->priv; 543 unsigned int i; 544 u16 pvlan; 545 546 /* BCM5325 CPU port is at 8 */ 547 if ((is5325(dev) || is5365(dev)) && cpu_port == B53_CPU_PORT_25) 548 cpu_port = B53_CPU_PORT; 549 550 /* Enable the IMP port to be in the same VLAN as the other ports 551 * on a per-port basis such that we only have Port i and IMP in 552 * the same VLAN. 553 */ 554 b53_for_each_port(dev, i) { 555 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); 556 pvlan |= BIT(cpu_port); 557 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); 558 } 559 } 560 EXPORT_SYMBOL(b53_imp_vlan_setup); 561 562 static void b53_port_set_ucast_flood(struct b53_device *dev, int port, 563 bool unicast) 564 { 565 u16 uc; 566 567 if (is5325(dev)) { 568 if (port == B53_CPU_PORT_25) 569 port = B53_CPU_PORT; 570 571 b53_read16(dev, B53_IEEE_PAGE, B53_IEEE_UCAST_DLF, &uc); 572 if (unicast) 573 uc |= BIT(port) | B53_IEEE_UCAST_DROP_EN; 574 else 575 uc &= ~BIT(port); 576 b53_write16(dev, B53_IEEE_PAGE, B53_IEEE_UCAST_DLF, uc); 577 } else { 578 b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc); 579 if (unicast) 580 uc |= BIT(port); 581 else 582 uc &= ~BIT(port); 583 b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc); 584 } 585 } 586 587 static void b53_port_set_mcast_flood(struct b53_device *dev, int port, 588 bool multicast) 589 { 590 u16 mc; 591 592 if (is5325(dev)) { 593 if (port == B53_CPU_PORT_25) 594 port = B53_CPU_PORT; 595 596 b53_read16(dev, B53_IEEE_PAGE, B53_IEEE_MCAST_DLF, &mc); 597 if (multicast) 598 mc |= BIT(port) | B53_IEEE_MCAST_DROP_EN; 599 else 600 mc &= ~BIT(port); 601 b53_write16(dev, B53_IEEE_PAGE, B53_IEEE_MCAST_DLF, mc); 602 } else { 603 b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc); 604 if (multicast) 605 mc |= BIT(port); 606 else 607 mc &= ~BIT(port); 608 b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc); 609 610 b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc); 611 if (multicast) 612 mc |= BIT(port); 613 else 614 mc &= ~BIT(port); 615 b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc); 616 } 617 } 618 619 static void b53_port_set_learning(struct b53_device *dev, int port, 620 bool learning) 621 { 622 u16 reg; 623 624 if (is5325(dev)) 625 return; 626 627 b53_read16(dev, B53_CTRL_PAGE, B53_DIS_LEARNING, ®); 628 if (learning) 629 reg &= ~BIT(port); 630 else 631 reg |= BIT(port); 632 b53_write16(dev, B53_CTRL_PAGE, B53_DIS_LEARNING, reg); 633 } 634 635 static void b53_port_set_isolated(struct b53_device *dev, int port, 636 bool isolated) 637 { 638 u8 offset; 639 u16 reg; 640 641 if (is5325(dev)) 642 offset = B53_PROTECTED_PORT_SEL_25; 643 else 644 offset = B53_PROTECTED_PORT_SEL; 645 646 b53_read16(dev, B53_CTRL_PAGE, offset, ®); 647 if (isolated) 648 reg |= BIT(port); 649 else 650 reg &= ~BIT(port); 651 b53_write16(dev, B53_CTRL_PAGE, offset, reg); 652 } 653 654 static void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable) 655 { 656 struct b53_device *dev = ds->priv; 657 u16 reg; 658 659 b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, ®); 660 if (enable) 661 reg |= BIT(port); 662 else 663 reg &= ~BIT(port); 664 b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg); 665 } 666 667 int b53_setup_port(struct dsa_switch *ds, int port) 668 { 669 struct b53_device *dev = ds->priv; 670 671 b53_port_set_ucast_flood(dev, port, true); 672 b53_port_set_mcast_flood(dev, port, true); 673 b53_port_set_learning(dev, port, false); 674 b53_port_set_isolated(dev, port, false); 675 676 /* Force all traffic to go to the CPU port to prevent the ASIC from 677 * trying to forward to bridged ports on matching FDB entries, then 678 * dropping frames because it isn't allowed to forward there. 679 */ 680 if (dsa_is_user_port(ds, port)) 681 b53_set_eap_mode(dev, port, EAP_MODE_SIMPLIFIED); 682 683 if (is5325(dev) && 684 in_range(port, 1, 4)) { 685 u8 reg; 686 687 b53_read8(dev, B53_CTRL_PAGE, B53_PD_MODE_CTRL_25, ®); 688 reg &= ~PD_MODE_POWER_DOWN_PORT(0); 689 if (dsa_is_unused_port(ds, port)) 690 reg |= PD_MODE_POWER_DOWN_PORT(port); 691 else 692 reg &= ~PD_MODE_POWER_DOWN_PORT(port); 693 b53_write8(dev, B53_CTRL_PAGE, B53_PD_MODE_CTRL_25, reg); 694 } 695 696 return 0; 697 } 698 EXPORT_SYMBOL(b53_setup_port); 699 700 int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy) 701 { 702 struct b53_device *dev = ds->priv; 703 unsigned int cpu_port; 704 int ret = 0; 705 u16 pvlan; 706 707 if (!dsa_is_user_port(ds, port)) 708 return 0; 709 710 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 711 712 if (dev->ops->phy_enable) 713 dev->ops->phy_enable(dev, port); 714 715 if (dev->ops->irq_enable) 716 ret = dev->ops->irq_enable(dev, port); 717 if (ret) 718 return ret; 719 720 /* Clear the Rx and Tx disable bits and set to no spanning tree */ 721 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); 722 723 /* Set this port, and only this one to be in the default VLAN, 724 * if member of a bridge, restore its membership prior to 725 * bringing down this port. 726 */ 727 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 728 pvlan &= ~0x1ff; 729 pvlan |= BIT(port); 730 pvlan |= dev->ports[port].vlan_ctl_mask; 731 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 732 733 b53_imp_vlan_setup(ds, cpu_port); 734 735 /* If EEE was enabled, restore it */ 736 if (dev->ports[port].eee.eee_enabled) 737 b53_eee_enable_set(ds, port, true); 738 739 return 0; 740 } 741 EXPORT_SYMBOL(b53_enable_port); 742 743 void b53_disable_port(struct dsa_switch *ds, int port) 744 { 745 struct b53_device *dev = ds->priv; 746 u8 reg; 747 748 /* Disable Tx/Rx for the port */ 749 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 750 reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; 751 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 752 753 if (dev->ops->phy_disable) 754 dev->ops->phy_disable(dev, port); 755 756 if (dev->ops->irq_disable) 757 dev->ops->irq_disable(dev, port); 758 } 759 EXPORT_SYMBOL(b53_disable_port); 760 761 void b53_brcm_hdr_setup(struct dsa_switch *ds, int port) 762 { 763 struct b53_device *dev = ds->priv; 764 bool tag_en = !(dev->tag_protocol == DSA_TAG_PROTO_NONE); 765 u8 hdr_ctl, val; 766 u16 reg; 767 768 /* Resolve which bit controls the Broadcom tag */ 769 switch (port) { 770 case 8: 771 val = BRCM_HDR_P8_EN; 772 break; 773 case 7: 774 val = BRCM_HDR_P7_EN; 775 break; 776 case 5: 777 val = BRCM_HDR_P5_EN; 778 break; 779 default: 780 val = 0; 781 break; 782 } 783 784 /* Enable management mode if tagging is requested */ 785 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &hdr_ctl); 786 if (tag_en) 787 hdr_ctl |= SM_SW_FWD_MODE; 788 else 789 hdr_ctl &= ~SM_SW_FWD_MODE; 790 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, hdr_ctl); 791 792 /* Configure the appropriate IMP port */ 793 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &hdr_ctl); 794 if (port == 8) 795 hdr_ctl |= GC_FRM_MGMT_PORT_MII; 796 else if (port == 5) 797 hdr_ctl |= GC_FRM_MGMT_PORT_M; 798 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, hdr_ctl); 799 800 /* B53_BRCM_HDR not present on devices with legacy tags */ 801 if (dev->tag_protocol == DSA_TAG_PROTO_BRCM_LEGACY || 802 dev->tag_protocol == DSA_TAG_PROTO_BRCM_LEGACY_FCS) 803 return; 804 805 /* Enable Broadcom tags for IMP port */ 806 b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl); 807 if (tag_en) 808 hdr_ctl |= val; 809 else 810 hdr_ctl &= ~val; 811 b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl); 812 813 /* Registers below are only accessible on newer devices */ 814 if (!is58xx(dev)) 815 return; 816 817 /* Enable reception Broadcom tag for CPU TX (switch RX) to 818 * allow us to tag outgoing frames 819 */ 820 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, ®); 821 if (tag_en) 822 reg &= ~BIT(port); 823 else 824 reg |= BIT(port); 825 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg); 826 827 /* Enable transmission of Broadcom tags from the switch (CPU RX) to 828 * allow delivering frames to the per-port net_devices 829 */ 830 b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, ®); 831 if (tag_en) 832 reg &= ~BIT(port); 833 else 834 reg |= BIT(port); 835 b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg); 836 } 837 EXPORT_SYMBOL(b53_brcm_hdr_setup); 838 839 static void b53_enable_cpu_port(struct b53_device *dev, int port) 840 { 841 u8 port_ctrl; 842 843 /* BCM5325 CPU port is at 8 */ 844 if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25) 845 port = B53_CPU_PORT; 846 847 port_ctrl = PORT_CTRL_RX_BCST_EN | 848 PORT_CTRL_RX_MCST_EN | 849 PORT_CTRL_RX_UCST_EN; 850 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl); 851 852 b53_brcm_hdr_setup(dev->ds, port); 853 } 854 855 static void b53_enable_mib(struct b53_device *dev) 856 { 857 u8 gc; 858 859 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 860 gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); 861 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 862 } 863 864 static void b53_enable_stp(struct b53_device *dev) 865 { 866 u8 gc; 867 868 b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 869 gc |= GC_RX_BPDU_EN; 870 b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); 871 } 872 873 static u16 b53_default_pvid(struct b53_device *dev) 874 { 875 if (is5325(dev) || is5365(dev)) 876 return 1; 877 else 878 return 0; 879 } 880 881 static bool b53_vlan_port_needs_forced_tagged(struct dsa_switch *ds, int port) 882 { 883 struct b53_device *dev = ds->priv; 884 885 return dev->tag_protocol == DSA_TAG_PROTO_NONE && dsa_is_cpu_port(ds, port); 886 } 887 888 static bool b53_vlan_port_may_join_untagged(struct dsa_switch *ds, int port) 889 { 890 struct b53_device *dev = ds->priv; 891 struct dsa_port *dp; 892 893 if (!dev->vlan_filtering) 894 return true; 895 896 dp = dsa_to_port(ds, port); 897 898 if (dsa_port_is_cpu(dp)) 899 return true; 900 901 return dp->bridge == NULL; 902 } 903 904 int b53_configure_vlan(struct dsa_switch *ds) 905 { 906 struct b53_device *dev = ds->priv; 907 struct b53_vlan vl = { 0 }; 908 struct b53_vlan *v; 909 int i, def_vid; 910 u16 vid; 911 912 def_vid = b53_default_pvid(dev); 913 914 /* clear all vlan entries */ 915 if (is5325(dev) || is5365(dev)) { 916 for (i = def_vid; i < dev->num_vlans; i++) 917 b53_set_vlan_entry(dev, i, &vl); 918 } else { 919 b53_do_vlan_op(dev, VTA_CMD_CLEAR); 920 } 921 922 b53_enable_vlan(dev, -1, dev->vlan_enabled, dev->vlan_filtering); 923 924 /* Create an untagged VLAN entry for the default PVID in case 925 * CONFIG_VLAN_8021Q is disabled and there are no calls to 926 * dsa_user_vlan_rx_add_vid() to create the default VLAN 927 * entry. Do this only when the tagging protocol is not 928 * DSA_TAG_PROTO_NONE 929 */ 930 v = &dev->vlans[def_vid]; 931 b53_for_each_port(dev, i) { 932 if (!b53_vlan_port_may_join_untagged(ds, i)) 933 continue; 934 935 vl.members |= BIT(i); 936 if (!b53_vlan_port_needs_forced_tagged(ds, i)) 937 vl.untag = vl.members; 938 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(i), 939 def_vid); 940 } 941 b53_set_vlan_entry(dev, def_vid, &vl); 942 943 if (dev->vlan_filtering) { 944 /* Upon initial call we have not set-up any VLANs, but upon 945 * system resume, we need to restore all VLAN entries. 946 */ 947 for (vid = def_vid + 1; vid < dev->num_vlans; vid++) { 948 v = &dev->vlans[vid]; 949 950 if (!v->members) 951 continue; 952 953 b53_set_vlan_entry(dev, vid, v); 954 b53_fast_age_vlan(dev, vid); 955 } 956 957 b53_for_each_port(dev, i) { 958 if (!dsa_is_cpu_port(ds, i)) 959 b53_write16(dev, B53_VLAN_PAGE, 960 B53_VLAN_PORT_DEF_TAG(i), 961 dev->ports[i].pvid); 962 } 963 } 964 965 return 0; 966 } 967 EXPORT_SYMBOL(b53_configure_vlan); 968 969 static void b53_switch_reset_gpio(struct b53_device *dev) 970 { 971 int gpio = dev->reset_gpio; 972 973 if (gpio < 0) 974 return; 975 976 /* Reset sequence: RESET low(50ms)->high(20ms) 977 */ 978 gpio_set_value(gpio, 0); 979 mdelay(50); 980 981 gpio_set_value(gpio, 1); 982 mdelay(20); 983 984 dev->current_page = 0xff; 985 } 986 987 static int b53_switch_reset(struct b53_device *dev) 988 { 989 unsigned int timeout = 1000; 990 u8 mgmt, reg; 991 992 b53_switch_reset_gpio(dev); 993 994 if (is539x(dev)) { 995 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); 996 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); 997 } 998 999 /* This is specific to 58xx devices here, do not use is58xx() which 1000 * covers the larger Starfigther 2 family, including 7445/7278 which 1001 * still use this driver as a library and need to perform the reset 1002 * earlier. 1003 */ 1004 if (dev->chip_id == BCM58XX_DEVICE_ID || 1005 dev->chip_id == BCM583XX_DEVICE_ID) { 1006 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 1007 reg |= SW_RST | EN_SW_RST | EN_CH_RST; 1008 b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg); 1009 1010 do { 1011 b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, ®); 1012 if (!(reg & SW_RST)) 1013 break; 1014 1015 usleep_range(1000, 2000); 1016 } while (timeout-- > 0); 1017 1018 if (timeout == 0) { 1019 dev_err(dev->dev, 1020 "Timeout waiting for SW_RST to clear!\n"); 1021 return -ETIMEDOUT; 1022 } 1023 } 1024 1025 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 1026 1027 if (!(mgmt & SM_SW_FWD_EN)) { 1028 mgmt &= ~SM_SW_FWD_MODE; 1029 mgmt |= SM_SW_FWD_EN; 1030 1031 b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); 1032 b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); 1033 1034 if (!(mgmt & SM_SW_FWD_EN)) { 1035 dev_err(dev->dev, "Failed to enable switch!\n"); 1036 return -EINVAL; 1037 } 1038 } 1039 1040 b53_enable_mib(dev); 1041 b53_enable_stp(dev); 1042 1043 return b53_flush_arl(dev, FAST_AGE_STATIC); 1044 } 1045 1046 static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) 1047 { 1048 struct b53_device *priv = ds->priv; 1049 u16 value = 0; 1050 int ret; 1051 1052 if (priv->ops->phy_read16) 1053 ret = priv->ops->phy_read16(priv, addr, reg, &value); 1054 else 1055 ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), 1056 reg * 2, &value); 1057 1058 return ret ? ret : value; 1059 } 1060 1061 static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) 1062 { 1063 struct b53_device *priv = ds->priv; 1064 1065 if (priv->ops->phy_write16) 1066 return priv->ops->phy_write16(priv, addr, reg, val); 1067 1068 return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); 1069 } 1070 1071 static int b53_reset_switch(struct b53_device *priv) 1072 { 1073 /* reset vlans */ 1074 memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); 1075 memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); 1076 1077 priv->serdes_lane = B53_INVALID_LANE; 1078 1079 return b53_switch_reset(priv); 1080 } 1081 1082 static int b53_apply_config(struct b53_device *priv) 1083 { 1084 /* disable switching */ 1085 b53_set_forwarding(priv, 0); 1086 1087 b53_configure_vlan(priv->ds); 1088 1089 /* enable switching */ 1090 b53_set_forwarding(priv, 1); 1091 1092 return 0; 1093 } 1094 1095 static void b53_reset_mib(struct b53_device *priv) 1096 { 1097 u8 gc; 1098 1099 b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); 1100 1101 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); 1102 msleep(1); 1103 b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); 1104 msleep(1); 1105 } 1106 1107 static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) 1108 { 1109 if (is5365(dev)) 1110 return b53_mibs_65; 1111 else if (is63xx(dev)) 1112 return b53_mibs_63xx; 1113 else if (is58xx(dev)) 1114 return b53_mibs_58xx; 1115 else 1116 return b53_mibs; 1117 } 1118 1119 static unsigned int b53_get_mib_size(struct b53_device *dev) 1120 { 1121 if (is5365(dev)) 1122 return B53_MIBS_65_SIZE; 1123 else if (is63xx(dev)) 1124 return B53_MIBS_63XX_SIZE; 1125 else if (is58xx(dev)) 1126 return B53_MIBS_58XX_SIZE; 1127 else 1128 return B53_MIBS_SIZE; 1129 } 1130 1131 static struct phy_device *b53_get_phy_device(struct dsa_switch *ds, int port) 1132 { 1133 /* These ports typically do not have built-in PHYs */ 1134 switch (port) { 1135 case B53_CPU_PORT_25: 1136 case 7: 1137 case B53_CPU_PORT: 1138 return NULL; 1139 } 1140 1141 return mdiobus_get_phy(ds->user_mii_bus, port); 1142 } 1143 1144 void b53_get_strings(struct dsa_switch *ds, int port, u32 stringset, 1145 uint8_t *data) 1146 { 1147 struct b53_device *dev = ds->priv; 1148 const struct b53_mib_desc *mibs = b53_get_mib(dev); 1149 unsigned int mib_size = b53_get_mib_size(dev); 1150 struct phy_device *phydev; 1151 unsigned int i; 1152 1153 if (stringset == ETH_SS_STATS) { 1154 for (i = 0; i < mib_size; i++) 1155 ethtool_puts(&data, mibs[i].name); 1156 } else if (stringset == ETH_SS_PHY_STATS) { 1157 phydev = b53_get_phy_device(ds, port); 1158 if (!phydev) 1159 return; 1160 1161 phy_ethtool_get_strings(phydev, data); 1162 } 1163 } 1164 EXPORT_SYMBOL(b53_get_strings); 1165 1166 void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data) 1167 { 1168 struct b53_device *dev = ds->priv; 1169 const struct b53_mib_desc *mibs = b53_get_mib(dev); 1170 unsigned int mib_size = b53_get_mib_size(dev); 1171 const struct b53_mib_desc *s; 1172 unsigned int i; 1173 u64 val = 0; 1174 1175 if (is5365(dev) && port == 5) 1176 port = 8; 1177 1178 mutex_lock(&dev->stats_mutex); 1179 1180 for (i = 0; i < mib_size; i++) { 1181 s = &mibs[i]; 1182 1183 if (s->size == 8) { 1184 b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); 1185 } else { 1186 u32 val32; 1187 1188 b53_read32(dev, B53_MIB_PAGE(port), s->offset, 1189 &val32); 1190 val = val32; 1191 } 1192 data[i] = (u64)val; 1193 } 1194 1195 mutex_unlock(&dev->stats_mutex); 1196 } 1197 EXPORT_SYMBOL(b53_get_ethtool_stats); 1198 1199 void b53_get_ethtool_phy_stats(struct dsa_switch *ds, int port, uint64_t *data) 1200 { 1201 struct phy_device *phydev; 1202 1203 phydev = b53_get_phy_device(ds, port); 1204 if (!phydev) 1205 return; 1206 1207 phy_ethtool_get_stats(phydev, NULL, data); 1208 } 1209 EXPORT_SYMBOL(b53_get_ethtool_phy_stats); 1210 1211 int b53_get_sset_count(struct dsa_switch *ds, int port, int sset) 1212 { 1213 struct b53_device *dev = ds->priv; 1214 struct phy_device *phydev; 1215 1216 if (sset == ETH_SS_STATS) { 1217 return b53_get_mib_size(dev); 1218 } else if (sset == ETH_SS_PHY_STATS) { 1219 phydev = b53_get_phy_device(ds, port); 1220 if (!phydev) 1221 return 0; 1222 1223 return phy_ethtool_get_sset_count(phydev); 1224 } 1225 1226 return 0; 1227 } 1228 EXPORT_SYMBOL(b53_get_sset_count); 1229 1230 enum b53_devlink_resource_id { 1231 B53_DEVLINK_PARAM_ID_VLAN_TABLE, 1232 }; 1233 1234 static u64 b53_devlink_vlan_table_get(void *priv) 1235 { 1236 struct b53_device *dev = priv; 1237 struct b53_vlan *vl; 1238 unsigned int i; 1239 u64 count = 0; 1240 1241 for (i = 0; i < dev->num_vlans; i++) { 1242 vl = &dev->vlans[i]; 1243 if (vl->members) 1244 count++; 1245 } 1246 1247 return count; 1248 } 1249 1250 int b53_setup_devlink_resources(struct dsa_switch *ds) 1251 { 1252 struct devlink_resource_size_params size_params; 1253 struct b53_device *dev = ds->priv; 1254 int err; 1255 1256 devlink_resource_size_params_init(&size_params, dev->num_vlans, 1257 dev->num_vlans, 1258 1, DEVLINK_RESOURCE_UNIT_ENTRY); 1259 1260 err = dsa_devlink_resource_register(ds, "VLAN", dev->num_vlans, 1261 B53_DEVLINK_PARAM_ID_VLAN_TABLE, 1262 DEVLINK_RESOURCE_ID_PARENT_TOP, 1263 &size_params); 1264 if (err) 1265 goto out; 1266 1267 dsa_devlink_resource_occ_get_register(ds, 1268 B53_DEVLINK_PARAM_ID_VLAN_TABLE, 1269 b53_devlink_vlan_table_get, dev); 1270 1271 return 0; 1272 out: 1273 dsa_devlink_resources_unregister(ds); 1274 return err; 1275 } 1276 EXPORT_SYMBOL(b53_setup_devlink_resources); 1277 1278 static int b53_setup(struct dsa_switch *ds) 1279 { 1280 struct b53_device *dev = ds->priv; 1281 struct b53_vlan *vl; 1282 unsigned int port; 1283 u16 pvid; 1284 int ret; 1285 1286 /* Request bridge PVID untagged when DSA_TAG_PROTO_NONE is set 1287 * which forces the CPU port to be tagged in all VLANs. 1288 */ 1289 ds->untag_bridge_pvid = dev->tag_protocol == DSA_TAG_PROTO_NONE; 1290 1291 /* The switch does not tell us the original VLAN for untagged 1292 * packets, so keep the CPU port always tagged. 1293 */ 1294 ds->untag_vlan_aware_bridge_pvid = true; 1295 1296 if (dev->chip_id == BCM53101_DEVICE_ID) { 1297 /* BCM53101 uses 0.5 second increments */ 1298 ds->ageing_time_min = 1 * 500; 1299 ds->ageing_time_max = AGE_TIME_MAX * 500; 1300 } else { 1301 /* Everything else uses 1 second increments */ 1302 ds->ageing_time_min = 1 * 1000; 1303 ds->ageing_time_max = AGE_TIME_MAX * 1000; 1304 } 1305 1306 ret = b53_reset_switch(dev); 1307 if (ret) { 1308 dev_err(ds->dev, "failed to reset switch\n"); 1309 return ret; 1310 } 1311 1312 /* setup default vlan for filtering mode */ 1313 pvid = b53_default_pvid(dev); 1314 vl = &dev->vlans[pvid]; 1315 b53_for_each_port(dev, port) { 1316 vl->members |= BIT(port); 1317 if (!b53_vlan_port_needs_forced_tagged(ds, port)) 1318 vl->untag |= BIT(port); 1319 } 1320 1321 b53_reset_mib(dev); 1322 1323 ret = b53_apply_config(dev); 1324 if (ret) { 1325 dev_err(ds->dev, "failed to apply configuration\n"); 1326 return ret; 1327 } 1328 1329 /* Configure IMP/CPU port, disable all other ports. Enabled 1330 * ports will be configured with .port_enable 1331 */ 1332 for (port = 0; port < dev->num_ports; port++) { 1333 if (dsa_is_cpu_port(ds, port)) 1334 b53_enable_cpu_port(dev, port); 1335 else 1336 b53_disable_port(ds, port); 1337 } 1338 1339 return b53_setup_devlink_resources(ds); 1340 } 1341 1342 static void b53_teardown(struct dsa_switch *ds) 1343 { 1344 dsa_devlink_resources_unregister(ds); 1345 } 1346 1347 static void b53_force_link(struct b53_device *dev, int port, int link) 1348 { 1349 u8 reg, val, off; 1350 1351 /* Override the port settings */ 1352 if (port == dev->imp_port) { 1353 off = B53_PORT_OVERRIDE_CTRL; 1354 val = PORT_OVERRIDE_EN; 1355 } else if (is5325(dev)) { 1356 return; 1357 } else { 1358 off = B53_GMII_PORT_OVERRIDE_CTRL(port); 1359 val = GMII_PO_EN; 1360 } 1361 1362 b53_read8(dev, B53_CTRL_PAGE, off, ®); 1363 reg |= val; 1364 if (link) 1365 reg |= PORT_OVERRIDE_LINK; 1366 else 1367 reg &= ~PORT_OVERRIDE_LINK; 1368 b53_write8(dev, B53_CTRL_PAGE, off, reg); 1369 } 1370 1371 static void b53_force_port_config(struct b53_device *dev, int port, 1372 int speed, int duplex, 1373 bool tx_pause, bool rx_pause) 1374 { 1375 u8 reg, val, off; 1376 1377 /* Override the port settings */ 1378 if (port == dev->imp_port) { 1379 off = B53_PORT_OVERRIDE_CTRL; 1380 val = PORT_OVERRIDE_EN; 1381 } else if (is5325(dev)) { 1382 return; 1383 } else { 1384 off = B53_GMII_PORT_OVERRIDE_CTRL(port); 1385 val = GMII_PO_EN; 1386 } 1387 1388 b53_read8(dev, B53_CTRL_PAGE, off, ®); 1389 reg |= val; 1390 if (duplex == DUPLEX_FULL) 1391 reg |= PORT_OVERRIDE_FULL_DUPLEX; 1392 else 1393 reg &= ~PORT_OVERRIDE_FULL_DUPLEX; 1394 1395 switch (speed) { 1396 case 2000: 1397 reg |= PORT_OVERRIDE_SPEED_2000M; 1398 fallthrough; 1399 case SPEED_1000: 1400 reg |= PORT_OVERRIDE_SPEED_1000M; 1401 break; 1402 case SPEED_100: 1403 reg |= PORT_OVERRIDE_SPEED_100M; 1404 break; 1405 case SPEED_10: 1406 reg |= PORT_OVERRIDE_SPEED_10M; 1407 break; 1408 default: 1409 dev_err(dev->dev, "unknown speed: %d\n", speed); 1410 return; 1411 } 1412 1413 if (rx_pause) { 1414 if (is5325(dev)) 1415 reg |= PORT_OVERRIDE_LP_FLOW_25; 1416 else 1417 reg |= PORT_OVERRIDE_RX_FLOW; 1418 } 1419 1420 if (tx_pause) { 1421 if (is5325(dev)) 1422 reg |= PORT_OVERRIDE_LP_FLOW_25; 1423 else 1424 reg |= PORT_OVERRIDE_TX_FLOW; 1425 } 1426 1427 b53_write8(dev, B53_CTRL_PAGE, off, reg); 1428 } 1429 1430 static void b53_adjust_63xx_rgmii(struct dsa_switch *ds, int port, 1431 phy_interface_t interface) 1432 { 1433 struct b53_device *dev = ds->priv; 1434 u8 rgmii_ctrl = 0; 1435 1436 b53_read8(dev, B53_CTRL_PAGE, B53_RGMII_CTRL_P(port), &rgmii_ctrl); 1437 rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC); 1438 1439 if (is6318_268(dev)) 1440 rgmii_ctrl |= RGMII_CTRL_MII_OVERRIDE; 1441 1442 rgmii_ctrl |= RGMII_CTRL_ENABLE_GMII; 1443 1444 b53_write8(dev, B53_CTRL_PAGE, B53_RGMII_CTRL_P(port), rgmii_ctrl); 1445 1446 dev_dbg(ds->dev, "Configured port %d for %s\n", port, 1447 phy_modes(interface)); 1448 } 1449 1450 static void b53_adjust_531x5_rgmii(struct dsa_switch *ds, int port, 1451 phy_interface_t interface) 1452 { 1453 struct b53_device *dev = ds->priv; 1454 u8 rgmii_ctrl = 0, off; 1455 1456 if (port == dev->imp_port) 1457 off = B53_RGMII_CTRL_IMP; 1458 else 1459 off = B53_RGMII_CTRL_P(port); 1460 1461 /* Configure the port RGMII clock delay by DLL disabled and 1462 * tx_clk aligned timing (restoring to reset defaults) 1463 */ 1464 b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); 1465 rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC); 1466 1467 /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make 1468 * sure that we enable the port TX clock internal delay to 1469 * account for this internal delay that is inserted, otherwise 1470 * the switch won't be able to receive correctly. 1471 * 1472 * PHY_INTERFACE_MODE_RGMII means that we are not introducing 1473 * any delay neither on transmission nor reception, so the 1474 * BCM53125 must also be configured accordingly to account for 1475 * the lack of delay and introduce 1476 * 1477 * The BCM53125 switch has its RX clock and TX clock control 1478 * swapped, hence the reason why we modify the TX clock path in 1479 * the "RGMII" case 1480 */ 1481 if (interface == PHY_INTERFACE_MODE_RGMII_TXID) 1482 rgmii_ctrl |= RGMII_CTRL_DLL_TXC; 1483 if (interface == PHY_INTERFACE_MODE_RGMII) 1484 rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; 1485 1486 if (dev->chip_id != BCM53115_DEVICE_ID) 1487 rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; 1488 1489 b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); 1490 1491 dev_info(ds->dev, "Configured port %d for %s\n", port, 1492 phy_modes(interface)); 1493 } 1494 1495 static void b53_adjust_5325_mii(struct dsa_switch *ds, int port) 1496 { 1497 struct b53_device *dev = ds->priv; 1498 u8 reg = 0; 1499 1500 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1501 ®); 1502 1503 /* reverse mii needs to be enabled */ 1504 if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1505 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1506 reg | PORT_OVERRIDE_RV_MII_25); 1507 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, 1508 ®); 1509 1510 if (!(reg & PORT_OVERRIDE_RV_MII_25)) { 1511 dev_err(ds->dev, 1512 "Failed to enable reverse MII mode\n"); 1513 return; 1514 } 1515 } 1516 } 1517 1518 void b53_port_event(struct dsa_switch *ds, int port) 1519 { 1520 struct b53_device *dev = ds->priv; 1521 bool link; 1522 u16 sts; 1523 1524 b53_read16(dev, B53_STAT_PAGE, B53_LINK_STAT, &sts); 1525 link = !!(sts & BIT(port)); 1526 dsa_port_phylink_mac_change(ds, port, link); 1527 } 1528 EXPORT_SYMBOL(b53_port_event); 1529 1530 static void b53_phylink_get_caps(struct dsa_switch *ds, int port, 1531 struct phylink_config *config) 1532 { 1533 struct b53_device *dev = ds->priv; 1534 1535 /* Internal ports need GMII for PHYLIB */ 1536 __set_bit(PHY_INTERFACE_MODE_GMII, config->supported_interfaces); 1537 1538 /* These switches appear to support MII and RevMII too, but beyond 1539 * this, the code gives very few clues. FIXME: We probably need more 1540 * interface modes here. 1541 * 1542 * According to b53_srab_mux_init(), ports 3..5 can support: 1543 * SGMII, MII, GMII, RGMII or INTERNAL depending on the MUX setting. 1544 * However, the interface mode read from the MUX configuration is 1545 * not passed back to DSA, so phylink uses NA. 1546 * DT can specify RGMII for ports 0, 1. 1547 * For MDIO, port 8 can be RGMII_TXID. 1548 */ 1549 __set_bit(PHY_INTERFACE_MODE_MII, config->supported_interfaces); 1550 __set_bit(PHY_INTERFACE_MODE_REVMII, config->supported_interfaces); 1551 1552 /* BCM63xx RGMII ports support RGMII */ 1553 if (is63xx(dev) && in_range(port, B53_63XX_RGMII0, 4)) 1554 phy_interface_set_rgmii(config->supported_interfaces); 1555 1556 config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE | 1557 MAC_10 | MAC_100; 1558 1559 /* 5325/5365 are not capable of gigabit speeds, everything else is. 1560 * Note: the original code also exclulded Gigagbit for MII, RevMII 1561 * and 802.3z modes. MII and RevMII are not able to work above 100M, 1562 * so will be excluded by the generic validator implementation. 1563 * However, the exclusion of Gigabit for 802.3z just seems wrong. 1564 */ 1565 if (!(is5325(dev) || is5365(dev))) 1566 config->mac_capabilities |= MAC_1000; 1567 1568 /* Get the implementation specific capabilities */ 1569 if (dev->ops->phylink_get_caps) 1570 dev->ops->phylink_get_caps(dev, port, config); 1571 } 1572 1573 static struct phylink_pcs *b53_phylink_mac_select_pcs(struct phylink_config *config, 1574 phy_interface_t interface) 1575 { 1576 struct dsa_port *dp = dsa_phylink_to_port(config); 1577 struct b53_device *dev = dp->ds->priv; 1578 1579 if (!dev->ops->phylink_mac_select_pcs) 1580 return NULL; 1581 1582 return dev->ops->phylink_mac_select_pcs(dev, dp->index, interface); 1583 } 1584 1585 static void b53_phylink_mac_config(struct phylink_config *config, 1586 unsigned int mode, 1587 const struct phylink_link_state *state) 1588 { 1589 struct dsa_port *dp = dsa_phylink_to_port(config); 1590 phy_interface_t interface = state->interface; 1591 struct dsa_switch *ds = dp->ds; 1592 struct b53_device *dev = ds->priv; 1593 int port = dp->index; 1594 1595 if (is63xx(dev) && in_range(port, B53_63XX_RGMII0, 4)) 1596 b53_adjust_63xx_rgmii(ds, port, interface); 1597 1598 if (mode == MLO_AN_FIXED) { 1599 if (is531x5(dev) && phy_interface_mode_is_rgmii(interface)) 1600 b53_adjust_531x5_rgmii(ds, port, interface); 1601 1602 /* configure MII port if necessary */ 1603 if (is5325(dev)) 1604 b53_adjust_5325_mii(ds, port); 1605 } 1606 } 1607 1608 static void b53_phylink_mac_link_down(struct phylink_config *config, 1609 unsigned int mode, 1610 phy_interface_t interface) 1611 { 1612 struct dsa_port *dp = dsa_phylink_to_port(config); 1613 struct b53_device *dev = dp->ds->priv; 1614 int port = dp->index; 1615 1616 if (mode == MLO_AN_PHY) 1617 return; 1618 1619 if (mode == MLO_AN_FIXED) { 1620 b53_force_link(dev, port, false); 1621 return; 1622 } 1623 1624 if (phy_interface_mode_is_8023z(interface) && 1625 dev->ops->serdes_link_set) 1626 dev->ops->serdes_link_set(dev, port, mode, interface, false); 1627 } 1628 1629 static void b53_phylink_mac_link_up(struct phylink_config *config, 1630 struct phy_device *phydev, 1631 unsigned int mode, 1632 phy_interface_t interface, 1633 int speed, int duplex, 1634 bool tx_pause, bool rx_pause) 1635 { 1636 struct dsa_port *dp = dsa_phylink_to_port(config); 1637 struct dsa_switch *ds = dp->ds; 1638 struct b53_device *dev = ds->priv; 1639 struct ethtool_keee *p = &dev->ports[dp->index].eee; 1640 int port = dp->index; 1641 1642 if (mode == MLO_AN_PHY) { 1643 /* Re-negotiate EEE if it was enabled already */ 1644 p->eee_enabled = b53_eee_init(ds, port, phydev); 1645 return; 1646 } 1647 1648 if (mode == MLO_AN_FIXED) { 1649 /* Force flow control on BCM5301x's CPU port */ 1650 if (is5301x(dev) && dsa_is_cpu_port(ds, port)) 1651 tx_pause = rx_pause = true; 1652 1653 b53_force_port_config(dev, port, speed, duplex, 1654 tx_pause, rx_pause); 1655 b53_force_link(dev, port, true); 1656 return; 1657 } 1658 1659 if (phy_interface_mode_is_8023z(interface) && 1660 dev->ops->serdes_link_set) 1661 dev->ops->serdes_link_set(dev, port, mode, interface, true); 1662 } 1663 1664 int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering, 1665 struct netlink_ext_ack *extack) 1666 { 1667 struct b53_device *dev = ds->priv; 1668 1669 if (dev->vlan_filtering != vlan_filtering) { 1670 dev->vlan_filtering = vlan_filtering; 1671 b53_apply_config(dev); 1672 } 1673 1674 return 0; 1675 } 1676 EXPORT_SYMBOL(b53_vlan_filtering); 1677 1678 static int b53_vlan_prepare(struct dsa_switch *ds, int port, 1679 const struct switchdev_obj_port_vlan *vlan) 1680 { 1681 struct b53_device *dev = ds->priv; 1682 1683 if ((is5325(dev) || is5365(dev)) && vlan->vid == 0) 1684 return -EOPNOTSUPP; 1685 1686 /* Port 7 on 7278 connects to the ASP's UniMAC which is not capable of 1687 * receiving VLAN tagged frames at all, we can still allow the port to 1688 * be configured for egress untagged. 1689 */ 1690 if (dev->chip_id == BCM7278_DEVICE_ID && port == 7 && 1691 !(vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED)) 1692 return -EINVAL; 1693 1694 if (vlan->vid >= dev->num_vlans) 1695 return -ERANGE; 1696 1697 b53_enable_vlan(dev, port, true, dev->vlan_filtering); 1698 1699 return 0; 1700 } 1701 1702 int b53_vlan_add(struct dsa_switch *ds, int port, 1703 const struct switchdev_obj_port_vlan *vlan, 1704 struct netlink_ext_ack *extack) 1705 { 1706 struct b53_device *dev = ds->priv; 1707 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1708 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 1709 struct b53_vlan *vl; 1710 u16 old_pvid, new_pvid; 1711 int err; 1712 1713 err = b53_vlan_prepare(ds, port, vlan); 1714 if (err) 1715 return err; 1716 1717 if (vlan->vid == 0) 1718 return 0; 1719 1720 old_pvid = dev->ports[port].pvid; 1721 if (pvid) 1722 new_pvid = vlan->vid; 1723 else if (!pvid && vlan->vid == old_pvid) 1724 new_pvid = b53_default_pvid(dev); 1725 else 1726 new_pvid = old_pvid; 1727 dev->ports[port].pvid = new_pvid; 1728 1729 vl = &dev->vlans[vlan->vid]; 1730 1731 if (dsa_is_cpu_port(ds, port)) 1732 untagged = false; 1733 1734 vl->members |= BIT(port); 1735 if (untagged && !b53_vlan_port_needs_forced_tagged(ds, port)) 1736 vl->untag |= BIT(port); 1737 else 1738 vl->untag &= ~BIT(port); 1739 1740 if (!dev->vlan_filtering) 1741 return 0; 1742 1743 b53_set_vlan_entry(dev, vlan->vid, vl); 1744 b53_fast_age_vlan(dev, vlan->vid); 1745 1746 if (!dsa_is_cpu_port(ds, port) && new_pvid != old_pvid) { 1747 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), 1748 new_pvid); 1749 b53_fast_age_vlan(dev, old_pvid); 1750 } 1751 1752 return 0; 1753 } 1754 EXPORT_SYMBOL(b53_vlan_add); 1755 1756 int b53_vlan_del(struct dsa_switch *ds, int port, 1757 const struct switchdev_obj_port_vlan *vlan) 1758 { 1759 struct b53_device *dev = ds->priv; 1760 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 1761 struct b53_vlan *vl; 1762 u16 pvid; 1763 1764 if (vlan->vid == 0) 1765 return 0; 1766 1767 pvid = dev->ports[port].pvid; 1768 1769 vl = &dev->vlans[vlan->vid]; 1770 1771 vl->members &= ~BIT(port); 1772 1773 if (pvid == vlan->vid) 1774 pvid = b53_default_pvid(dev); 1775 dev->ports[port].pvid = pvid; 1776 1777 if (untagged && !b53_vlan_port_needs_forced_tagged(ds, port)) 1778 vl->untag &= ~(BIT(port)); 1779 1780 if (!dev->vlan_filtering) 1781 return 0; 1782 1783 b53_set_vlan_entry(dev, vlan->vid, vl); 1784 b53_fast_age_vlan(dev, vlan->vid); 1785 1786 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); 1787 b53_fast_age_vlan(dev, pvid); 1788 1789 return 0; 1790 } 1791 EXPORT_SYMBOL(b53_vlan_del); 1792 1793 /* Address Resolution Logic routines. Caller must hold &dev->arl_mutex. */ 1794 static int b53_arl_op_wait(struct b53_device *dev) 1795 { 1796 unsigned int timeout = 10; 1797 u8 reg; 1798 1799 do { 1800 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 1801 if (!(reg & ARLTBL_START_DONE)) 1802 return 0; 1803 1804 usleep_range(1000, 2000); 1805 } while (timeout--); 1806 1807 dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); 1808 1809 return -ETIMEDOUT; 1810 } 1811 1812 static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) 1813 { 1814 u8 reg; 1815 1816 if (op > ARLTBL_RW) 1817 return -EINVAL; 1818 1819 b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); 1820 reg |= ARLTBL_START_DONE; 1821 if (op) 1822 reg |= ARLTBL_RW; 1823 else 1824 reg &= ~ARLTBL_RW; 1825 if (dev->vlan_enabled) 1826 reg &= ~ARLTBL_IVL_SVL_SELECT; 1827 else 1828 reg |= ARLTBL_IVL_SVL_SELECT; 1829 b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); 1830 1831 return b53_arl_op_wait(dev); 1832 } 1833 1834 static int b53_arl_read(struct b53_device *dev, u64 mac, 1835 u16 vid, struct b53_arl_entry *ent, u8 *idx) 1836 { 1837 DECLARE_BITMAP(free_bins, B53_ARLTBL_MAX_BIN_ENTRIES); 1838 unsigned int i; 1839 int ret; 1840 1841 ret = b53_arl_op_wait(dev); 1842 if (ret) 1843 return ret; 1844 1845 bitmap_zero(free_bins, dev->num_arl_bins); 1846 1847 /* Read the bins */ 1848 for (i = 0; i < dev->num_arl_bins; i++) { 1849 u64 mac_vid; 1850 u32 fwd_entry; 1851 1852 b53_read64(dev, B53_ARLIO_PAGE, 1853 B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 1854 b53_read32(dev, B53_ARLIO_PAGE, 1855 B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); 1856 b53_arl_to_entry(ent, mac_vid, fwd_entry); 1857 1858 if (!(fwd_entry & ARLTBL_VALID)) { 1859 set_bit(i, free_bins); 1860 continue; 1861 } 1862 if ((mac_vid & ARLTBL_MAC_MASK) != mac) 1863 continue; 1864 if (dev->vlan_enabled && 1865 ((mac_vid >> ARLTBL_VID_S) & ARLTBL_VID_MASK) != vid) 1866 continue; 1867 *idx = i; 1868 return 0; 1869 } 1870 1871 *idx = find_first_bit(free_bins, dev->num_arl_bins); 1872 return *idx >= dev->num_arl_bins ? -ENOSPC : -ENOENT; 1873 } 1874 1875 static int b53_arl_read_25(struct b53_device *dev, u64 mac, 1876 u16 vid, struct b53_arl_entry *ent, u8 *idx) 1877 { 1878 DECLARE_BITMAP(free_bins, B53_ARLTBL_MAX_BIN_ENTRIES); 1879 unsigned int i; 1880 int ret; 1881 1882 ret = b53_arl_op_wait(dev); 1883 if (ret) 1884 return ret; 1885 1886 bitmap_zero(free_bins, dev->num_arl_bins); 1887 1888 /* Read the bins */ 1889 for (i = 0; i < dev->num_arl_bins; i++) { 1890 u64 mac_vid; 1891 1892 b53_read64(dev, B53_ARLIO_PAGE, 1893 B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); 1894 1895 b53_arl_to_entry_25(ent, mac_vid); 1896 1897 if (!(mac_vid & ARLTBL_VALID_25)) { 1898 set_bit(i, free_bins); 1899 continue; 1900 } 1901 if ((mac_vid & ARLTBL_MAC_MASK) != mac) 1902 continue; 1903 if (dev->vlan_enabled && 1904 ((mac_vid >> ARLTBL_VID_S_65) & ARLTBL_VID_MASK_25) != vid) 1905 continue; 1906 *idx = i; 1907 return 0; 1908 } 1909 1910 *idx = find_first_bit(free_bins, dev->num_arl_bins); 1911 return *idx >= dev->num_arl_bins ? -ENOSPC : -ENOENT; 1912 } 1913 1914 static int b53_arl_op(struct b53_device *dev, int op, int port, 1915 const unsigned char *addr, u16 vid, bool is_valid) 1916 { 1917 struct b53_arl_entry ent; 1918 u32 fwd_entry; 1919 u64 mac, mac_vid = 0; 1920 u8 idx = 0; 1921 int ret; 1922 1923 /* Convert the array into a 64-bit MAC */ 1924 mac = ether_addr_to_u64(addr); 1925 1926 /* Perform a read for the given MAC and VID */ 1927 b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); 1928 if (!is5325m(dev)) 1929 b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); 1930 1931 /* Issue a read operation for this MAC */ 1932 ret = b53_arl_rw_op(dev, 1); 1933 if (ret) 1934 return ret; 1935 1936 if (is5325(dev) || is5365(dev)) 1937 ret = b53_arl_read_25(dev, mac, vid, &ent, &idx); 1938 else 1939 ret = b53_arl_read(dev, mac, vid, &ent, &idx); 1940 1941 /* If this is a read, just finish now */ 1942 if (op) 1943 return ret; 1944 1945 switch (ret) { 1946 case -ETIMEDOUT: 1947 return ret; 1948 case -ENOSPC: 1949 dev_dbg(dev->dev, "{%pM,%.4d} no space left in ARL\n", 1950 addr, vid); 1951 return is_valid ? ret : 0; 1952 case -ENOENT: 1953 /* We could not find a matching MAC, so reset to a new entry */ 1954 dev_dbg(dev->dev, "{%pM,%.4d} not found, using idx: %d\n", 1955 addr, vid, idx); 1956 fwd_entry = 0; 1957 break; 1958 default: 1959 dev_dbg(dev->dev, "{%pM,%.4d} found, using idx: %d\n", 1960 addr, vid, idx); 1961 break; 1962 } 1963 1964 /* For multicast address, the port is a bitmask and the validity 1965 * is determined by having at least one port being still active 1966 */ 1967 if (!is_multicast_ether_addr(addr)) { 1968 ent.port = port; 1969 ent.is_valid = is_valid; 1970 } else { 1971 if (is_valid) 1972 ent.port |= BIT(port); 1973 else 1974 ent.port &= ~BIT(port); 1975 1976 ent.is_valid = !!(ent.port); 1977 } 1978 1979 ent.vid = vid; 1980 ent.is_static = true; 1981 ent.is_age = false; 1982 memcpy(ent.mac, addr, ETH_ALEN); 1983 if (is5325(dev) || is5365(dev)) 1984 b53_arl_from_entry_25(&mac_vid, &ent); 1985 else 1986 b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); 1987 1988 b53_write64(dev, B53_ARLIO_PAGE, 1989 B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); 1990 1991 if (!is5325(dev) && !is5365(dev)) 1992 b53_write32(dev, B53_ARLIO_PAGE, 1993 B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); 1994 1995 return b53_arl_rw_op(dev, 0); 1996 } 1997 1998 int b53_fdb_add(struct dsa_switch *ds, int port, 1999 const unsigned char *addr, u16 vid, 2000 struct dsa_db db) 2001 { 2002 struct b53_device *priv = ds->priv; 2003 int ret; 2004 2005 mutex_lock(&priv->arl_mutex); 2006 ret = b53_arl_op(priv, 0, port, addr, vid, true); 2007 mutex_unlock(&priv->arl_mutex); 2008 2009 return ret; 2010 } 2011 EXPORT_SYMBOL(b53_fdb_add); 2012 2013 int b53_fdb_del(struct dsa_switch *ds, int port, 2014 const unsigned char *addr, u16 vid, 2015 struct dsa_db db) 2016 { 2017 struct b53_device *priv = ds->priv; 2018 int ret; 2019 2020 mutex_lock(&priv->arl_mutex); 2021 ret = b53_arl_op(priv, 0, port, addr, vid, false); 2022 mutex_unlock(&priv->arl_mutex); 2023 2024 return ret; 2025 } 2026 EXPORT_SYMBOL(b53_fdb_del); 2027 2028 static int b53_arl_search_wait(struct b53_device *dev) 2029 { 2030 unsigned int timeout = 1000; 2031 u8 reg, offset; 2032 2033 if (is5325(dev) || is5365(dev)) 2034 offset = B53_ARL_SRCH_CTL_25; 2035 else 2036 offset = B53_ARL_SRCH_CTL; 2037 2038 do { 2039 b53_read8(dev, B53_ARLIO_PAGE, offset, ®); 2040 if (!(reg & ARL_SRCH_STDN)) 2041 return 0; 2042 2043 if (reg & ARL_SRCH_VLID) 2044 return 0; 2045 2046 usleep_range(1000, 2000); 2047 } while (timeout--); 2048 2049 return -ETIMEDOUT; 2050 } 2051 2052 static void b53_arl_search_rd(struct b53_device *dev, u8 idx, 2053 struct b53_arl_entry *ent) 2054 { 2055 u64 mac_vid; 2056 2057 if (is5325(dev)) { 2058 b53_read64(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_RSTL_0_MACVID_25, 2059 &mac_vid); 2060 b53_arl_to_entry_25(ent, mac_vid); 2061 } else if (is5365(dev)) { 2062 b53_read64(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_RSTL_0_MACVID_65, 2063 &mac_vid); 2064 b53_arl_to_entry_25(ent, mac_vid); 2065 } else { 2066 u32 fwd_entry; 2067 2068 b53_read64(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_RSTL_MACVID(idx), 2069 &mac_vid); 2070 b53_read32(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_RSTL(idx), 2071 &fwd_entry); 2072 b53_arl_to_entry(ent, mac_vid, fwd_entry); 2073 } 2074 } 2075 2076 static int b53_fdb_copy(int port, const struct b53_arl_entry *ent, 2077 dsa_fdb_dump_cb_t *cb, void *data) 2078 { 2079 if (!ent->is_valid) 2080 return 0; 2081 2082 if (port != ent->port) 2083 return 0; 2084 2085 return cb(ent->mac, ent->vid, ent->is_static, data); 2086 } 2087 2088 int b53_fdb_dump(struct dsa_switch *ds, int port, 2089 dsa_fdb_dump_cb_t *cb, void *data) 2090 { 2091 struct b53_device *priv = ds->priv; 2092 struct b53_arl_entry results[2]; 2093 unsigned int count = 0; 2094 u8 offset; 2095 int ret; 2096 u8 reg; 2097 2098 mutex_lock(&priv->arl_mutex); 2099 2100 if (is5325(priv) || is5365(priv)) 2101 offset = B53_ARL_SRCH_CTL_25; 2102 else 2103 offset = B53_ARL_SRCH_CTL; 2104 2105 /* Start search operation */ 2106 reg = ARL_SRCH_STDN; 2107 b53_write8(priv, B53_ARLIO_PAGE, offset, reg); 2108 2109 do { 2110 ret = b53_arl_search_wait(priv); 2111 if (ret) 2112 break; 2113 2114 b53_arl_search_rd(priv, 0, &results[0]); 2115 ret = b53_fdb_copy(port, &results[0], cb, data); 2116 if (ret) 2117 break; 2118 2119 if (priv->num_arl_bins > 2) { 2120 b53_arl_search_rd(priv, 1, &results[1]); 2121 ret = b53_fdb_copy(port, &results[1], cb, data); 2122 if (ret) 2123 break; 2124 2125 if (!results[0].is_valid && !results[1].is_valid) 2126 break; 2127 } 2128 2129 } while (count++ < b53_max_arl_entries(priv) / 2); 2130 2131 mutex_unlock(&priv->arl_mutex); 2132 2133 return 0; 2134 } 2135 EXPORT_SYMBOL(b53_fdb_dump); 2136 2137 int b53_mdb_add(struct dsa_switch *ds, int port, 2138 const struct switchdev_obj_port_mdb *mdb, 2139 struct dsa_db db) 2140 { 2141 struct b53_device *priv = ds->priv; 2142 int ret; 2143 2144 /* 5325 and 5365 require some more massaging, but could 2145 * be supported eventually 2146 */ 2147 if (is5325(priv) || is5365(priv)) 2148 return -EOPNOTSUPP; 2149 2150 mutex_lock(&priv->arl_mutex); 2151 ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, true); 2152 mutex_unlock(&priv->arl_mutex); 2153 2154 return ret; 2155 } 2156 EXPORT_SYMBOL(b53_mdb_add); 2157 2158 int b53_mdb_del(struct dsa_switch *ds, int port, 2159 const struct switchdev_obj_port_mdb *mdb, 2160 struct dsa_db db) 2161 { 2162 struct b53_device *priv = ds->priv; 2163 int ret; 2164 2165 mutex_lock(&priv->arl_mutex); 2166 ret = b53_arl_op(priv, 0, port, mdb->addr, mdb->vid, false); 2167 mutex_unlock(&priv->arl_mutex); 2168 if (ret) 2169 dev_err(ds->dev, "failed to delete MDB entry\n"); 2170 2171 return ret; 2172 } 2173 EXPORT_SYMBOL(b53_mdb_del); 2174 2175 int b53_br_join(struct dsa_switch *ds, int port, struct dsa_bridge bridge, 2176 bool *tx_fwd_offload, struct netlink_ext_ack *extack) 2177 { 2178 struct b53_device *dev = ds->priv; 2179 struct b53_vlan *vl; 2180 s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 2181 u16 pvlan, reg, pvid; 2182 unsigned int i; 2183 2184 /* On 7278, port 7 which connects to the ASP should only receive 2185 * traffic from matching CFP rules. 2186 */ 2187 if (dev->chip_id == BCM7278_DEVICE_ID && port == 7) 2188 return -EINVAL; 2189 2190 pvid = b53_default_pvid(dev); 2191 vl = &dev->vlans[pvid]; 2192 2193 if (dev->vlan_filtering) { 2194 /* Make this port leave the all VLANs join since we will have 2195 * proper VLAN entries from now on 2196 */ 2197 if (is58xx(dev)) { 2198 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, 2199 ®); 2200 reg &= ~BIT(port); 2201 if ((reg & BIT(cpu_port)) == BIT(cpu_port)) 2202 reg &= ~BIT(cpu_port); 2203 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, 2204 reg); 2205 } 2206 2207 b53_get_vlan_entry(dev, pvid, vl); 2208 vl->members &= ~BIT(port); 2209 b53_set_vlan_entry(dev, pvid, vl); 2210 } 2211 2212 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 2213 2214 b53_for_each_port(dev, i) { 2215 if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 2216 continue; 2217 2218 /* Add this local port to the remote port VLAN control 2219 * membership and update the remote port bitmask 2220 */ 2221 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 2222 reg |= BIT(port); 2223 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 2224 dev->ports[i].vlan_ctl_mask = reg; 2225 2226 pvlan |= BIT(i); 2227 } 2228 2229 /* Disable redirection of unknown SA to the CPU port */ 2230 b53_set_eap_mode(dev, port, EAP_MODE_BASIC); 2231 2232 /* Configure the local port VLAN control membership to include 2233 * remote ports and update the local port bitmask 2234 */ 2235 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 2236 dev->ports[port].vlan_ctl_mask = pvlan; 2237 2238 return 0; 2239 } 2240 EXPORT_SYMBOL(b53_br_join); 2241 2242 void b53_br_leave(struct dsa_switch *ds, int port, struct dsa_bridge bridge) 2243 { 2244 struct b53_device *dev = ds->priv; 2245 struct b53_vlan *vl; 2246 s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index; 2247 unsigned int i; 2248 u16 pvlan, reg, pvid; 2249 2250 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); 2251 2252 b53_for_each_port(dev, i) { 2253 /* Don't touch the remaining ports */ 2254 if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 2255 continue; 2256 2257 b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); 2258 reg &= ~BIT(port); 2259 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); 2260 dev->ports[port].vlan_ctl_mask = reg; 2261 2262 /* Prevent self removal to preserve isolation */ 2263 if (port != i) 2264 pvlan &= ~BIT(i); 2265 } 2266 2267 /* Enable redirection of unknown SA to the CPU port */ 2268 b53_set_eap_mode(dev, port, EAP_MODE_SIMPLIFIED); 2269 2270 b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); 2271 dev->ports[port].vlan_ctl_mask = pvlan; 2272 2273 pvid = b53_default_pvid(dev); 2274 vl = &dev->vlans[pvid]; 2275 2276 if (dev->vlan_filtering) { 2277 /* Make this port join all VLANs without VLAN entries */ 2278 if (is58xx(dev)) { 2279 b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); 2280 reg |= BIT(port); 2281 if (!(reg & BIT(cpu_port))) 2282 reg |= BIT(cpu_port); 2283 b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); 2284 } 2285 2286 b53_get_vlan_entry(dev, pvid, vl); 2287 vl->members |= BIT(port); 2288 b53_set_vlan_entry(dev, pvid, vl); 2289 } 2290 } 2291 EXPORT_SYMBOL(b53_br_leave); 2292 2293 void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) 2294 { 2295 struct b53_device *dev = ds->priv; 2296 u8 hw_state; 2297 u8 reg; 2298 2299 switch (state) { 2300 case BR_STATE_DISABLED: 2301 hw_state = PORT_CTRL_DIS_STATE; 2302 break; 2303 case BR_STATE_LISTENING: 2304 hw_state = PORT_CTRL_LISTEN_STATE; 2305 break; 2306 case BR_STATE_LEARNING: 2307 hw_state = PORT_CTRL_LEARN_STATE; 2308 break; 2309 case BR_STATE_FORWARDING: 2310 hw_state = PORT_CTRL_FWD_STATE; 2311 break; 2312 case BR_STATE_BLOCKING: 2313 hw_state = PORT_CTRL_BLOCK_STATE; 2314 break; 2315 default: 2316 dev_err(ds->dev, "invalid STP state: %d\n", state); 2317 return; 2318 } 2319 2320 b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); 2321 reg &= ~PORT_CTRL_STP_STATE_MASK; 2322 reg |= hw_state; 2323 b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); 2324 } 2325 EXPORT_SYMBOL(b53_br_set_stp_state); 2326 2327 void b53_br_fast_age(struct dsa_switch *ds, int port) 2328 { 2329 struct b53_device *dev = ds->priv; 2330 2331 if (b53_fast_age_port(dev, port)) 2332 dev_err(ds->dev, "fast ageing failed\n"); 2333 } 2334 EXPORT_SYMBOL(b53_br_fast_age); 2335 2336 int b53_br_flags_pre(struct dsa_switch *ds, int port, 2337 struct switchdev_brport_flags flags, 2338 struct netlink_ext_ack *extack) 2339 { 2340 struct b53_device *dev = ds->priv; 2341 unsigned long mask = (BR_FLOOD | BR_MCAST_FLOOD | BR_ISOLATED); 2342 2343 if (!is5325(dev)) 2344 mask |= BR_LEARNING; 2345 2346 if (flags.mask & ~mask) 2347 return -EINVAL; 2348 2349 return 0; 2350 } 2351 EXPORT_SYMBOL(b53_br_flags_pre); 2352 2353 int b53_br_flags(struct dsa_switch *ds, int port, 2354 struct switchdev_brport_flags flags, 2355 struct netlink_ext_ack *extack) 2356 { 2357 if (flags.mask & BR_FLOOD) 2358 b53_port_set_ucast_flood(ds->priv, port, 2359 !!(flags.val & BR_FLOOD)); 2360 if (flags.mask & BR_MCAST_FLOOD) 2361 b53_port_set_mcast_flood(ds->priv, port, 2362 !!(flags.val & BR_MCAST_FLOOD)); 2363 if (flags.mask & BR_LEARNING) 2364 b53_port_set_learning(ds->priv, port, 2365 !!(flags.val & BR_LEARNING)); 2366 if (flags.mask & BR_ISOLATED) 2367 b53_port_set_isolated(ds->priv, port, 2368 !!(flags.val & BR_ISOLATED)); 2369 2370 return 0; 2371 } 2372 EXPORT_SYMBOL(b53_br_flags); 2373 2374 static bool b53_possible_cpu_port(struct dsa_switch *ds, int port) 2375 { 2376 /* Broadcom switches will accept enabling Broadcom tags on the 2377 * following ports: 5, 7 and 8, any other port is not supported 2378 */ 2379 switch (port) { 2380 case B53_CPU_PORT_25: 2381 case 7: 2382 case B53_CPU_PORT: 2383 return true; 2384 } 2385 2386 return false; 2387 } 2388 2389 static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port, 2390 enum dsa_tag_protocol tag_protocol) 2391 { 2392 bool ret = b53_possible_cpu_port(ds, port); 2393 2394 if (!ret) { 2395 dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n", 2396 port); 2397 return ret; 2398 } 2399 2400 switch (tag_protocol) { 2401 case DSA_TAG_PROTO_BRCM: 2402 case DSA_TAG_PROTO_BRCM_PREPEND: 2403 dev_warn(ds->dev, 2404 "Port %d is stacked to Broadcom tag switch\n", port); 2405 ret = false; 2406 break; 2407 default: 2408 ret = true; 2409 break; 2410 } 2411 2412 return ret; 2413 } 2414 2415 enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port, 2416 enum dsa_tag_protocol mprot) 2417 { 2418 struct b53_device *dev = ds->priv; 2419 2420 if (!b53_can_enable_brcm_tags(ds, port, mprot)) { 2421 dev->tag_protocol = DSA_TAG_PROTO_NONE; 2422 goto out; 2423 } 2424 2425 /* Older models require different 6 byte tags */ 2426 if (is5325(dev) || is5365(dev)) { 2427 dev->tag_protocol = DSA_TAG_PROTO_BRCM_LEGACY_FCS; 2428 goto out; 2429 } else if (is63xx(dev)) { 2430 dev->tag_protocol = DSA_TAG_PROTO_BRCM_LEGACY; 2431 goto out; 2432 } 2433 2434 /* Broadcom BCM58xx chips have a flow accelerator on Port 8 2435 * which requires us to use the prepended Broadcom tag type 2436 */ 2437 if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT) { 2438 dev->tag_protocol = DSA_TAG_PROTO_BRCM_PREPEND; 2439 goto out; 2440 } 2441 2442 dev->tag_protocol = DSA_TAG_PROTO_BRCM; 2443 out: 2444 return dev->tag_protocol; 2445 } 2446 EXPORT_SYMBOL(b53_get_tag_protocol); 2447 2448 int b53_mirror_add(struct dsa_switch *ds, int port, 2449 struct dsa_mall_mirror_tc_entry *mirror, bool ingress, 2450 struct netlink_ext_ack *extack) 2451 { 2452 struct b53_device *dev = ds->priv; 2453 u16 reg, loc; 2454 2455 if (ingress) 2456 loc = B53_IG_MIR_CTL; 2457 else 2458 loc = B53_EG_MIR_CTL; 2459 2460 b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2461 reg |= BIT(port); 2462 b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2463 2464 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2465 reg &= ~CAP_PORT_MASK; 2466 reg |= mirror->to_local_port; 2467 reg |= MIRROR_EN; 2468 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2469 2470 return 0; 2471 } 2472 EXPORT_SYMBOL(b53_mirror_add); 2473 2474 void b53_mirror_del(struct dsa_switch *ds, int port, 2475 struct dsa_mall_mirror_tc_entry *mirror) 2476 { 2477 struct b53_device *dev = ds->priv; 2478 bool loc_disable = false, other_loc_disable = false; 2479 u16 reg, loc; 2480 2481 if (mirror->ingress) 2482 loc = B53_IG_MIR_CTL; 2483 else 2484 loc = B53_EG_MIR_CTL; 2485 2486 /* Update the desired ingress/egress register */ 2487 b53_read16(dev, B53_MGMT_PAGE, loc, ®); 2488 reg &= ~BIT(port); 2489 if (!(reg & MIRROR_MASK)) 2490 loc_disable = true; 2491 b53_write16(dev, B53_MGMT_PAGE, loc, reg); 2492 2493 /* Now look at the other one to know if we can disable mirroring 2494 * entirely 2495 */ 2496 if (mirror->ingress) 2497 b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, ®); 2498 else 2499 b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, ®); 2500 if (!(reg & MIRROR_MASK)) 2501 other_loc_disable = true; 2502 2503 b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, ®); 2504 /* Both no longer have ports, let's disable mirroring */ 2505 if (loc_disable && other_loc_disable) { 2506 reg &= ~MIRROR_EN; 2507 reg &= ~mirror->to_local_port; 2508 } 2509 b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg); 2510 } 2511 EXPORT_SYMBOL(b53_mirror_del); 2512 2513 /* Returns 0 if EEE was not enabled, or 1 otherwise 2514 */ 2515 int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy) 2516 { 2517 int ret; 2518 2519 if (!b53_support_eee(ds, port)) 2520 return 0; 2521 2522 ret = phy_init_eee(phy, false); 2523 if (ret) 2524 return 0; 2525 2526 b53_eee_enable_set(ds, port, true); 2527 2528 return 1; 2529 } 2530 EXPORT_SYMBOL(b53_eee_init); 2531 2532 bool b53_support_eee(struct dsa_switch *ds, int port) 2533 { 2534 struct b53_device *dev = ds->priv; 2535 2536 return !is5325(dev) && !is5365(dev) && !is63xx(dev); 2537 } 2538 EXPORT_SYMBOL(b53_support_eee); 2539 2540 int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_keee *e) 2541 { 2542 struct b53_device *dev = ds->priv; 2543 struct ethtool_keee *p = &dev->ports[port].eee; 2544 2545 p->eee_enabled = e->eee_enabled; 2546 b53_eee_enable_set(ds, port, e->eee_enabled); 2547 2548 return 0; 2549 } 2550 EXPORT_SYMBOL(b53_set_mac_eee); 2551 2552 static int b53_change_mtu(struct dsa_switch *ds, int port, int mtu) 2553 { 2554 struct b53_device *dev = ds->priv; 2555 bool enable_jumbo; 2556 bool allow_10_100; 2557 2558 if (is5325(dev) || is5365(dev)) 2559 return 0; 2560 2561 if (!dsa_is_cpu_port(ds, port)) 2562 return 0; 2563 2564 enable_jumbo = (mtu > ETH_DATA_LEN); 2565 allow_10_100 = !is63xx(dev); 2566 2567 return b53_set_jumbo(dev, enable_jumbo, allow_10_100); 2568 } 2569 2570 static int b53_get_max_mtu(struct dsa_switch *ds, int port) 2571 { 2572 struct b53_device *dev = ds->priv; 2573 2574 if (is5325(dev) || is5365(dev)) 2575 return B53_MAX_MTU_25; 2576 2577 return B53_MAX_MTU; 2578 } 2579 2580 int b53_set_ageing_time(struct dsa_switch *ds, unsigned int msecs) 2581 { 2582 struct b53_device *dev = ds->priv; 2583 u32 atc; 2584 int reg; 2585 2586 if (is63xx(dev)) 2587 reg = B53_AGING_TIME_CONTROL_63XX; 2588 else 2589 reg = B53_AGING_TIME_CONTROL; 2590 2591 if (dev->chip_id == BCM53101_DEVICE_ID) 2592 atc = DIV_ROUND_CLOSEST(msecs, 500); 2593 else 2594 atc = DIV_ROUND_CLOSEST(msecs, 1000); 2595 2596 if (!is5325(dev) && !is5365(dev)) 2597 atc |= AGE_CHANGE; 2598 2599 b53_write32(dev, B53_MGMT_PAGE, reg, atc); 2600 2601 return 0; 2602 } 2603 EXPORT_SYMBOL_GPL(b53_set_ageing_time); 2604 2605 static const struct phylink_mac_ops b53_phylink_mac_ops = { 2606 .mac_select_pcs = b53_phylink_mac_select_pcs, 2607 .mac_config = b53_phylink_mac_config, 2608 .mac_link_down = b53_phylink_mac_link_down, 2609 .mac_link_up = b53_phylink_mac_link_up, 2610 }; 2611 2612 static const struct dsa_switch_ops b53_switch_ops = { 2613 .get_tag_protocol = b53_get_tag_protocol, 2614 .setup = b53_setup, 2615 .teardown = b53_teardown, 2616 .get_strings = b53_get_strings, 2617 .get_ethtool_stats = b53_get_ethtool_stats, 2618 .get_sset_count = b53_get_sset_count, 2619 .get_ethtool_phy_stats = b53_get_ethtool_phy_stats, 2620 .phy_read = b53_phy_read16, 2621 .phy_write = b53_phy_write16, 2622 .phylink_get_caps = b53_phylink_get_caps, 2623 .port_setup = b53_setup_port, 2624 .port_enable = b53_enable_port, 2625 .port_disable = b53_disable_port, 2626 .support_eee = b53_support_eee, 2627 .set_mac_eee = b53_set_mac_eee, 2628 .set_ageing_time = b53_set_ageing_time, 2629 .port_bridge_join = b53_br_join, 2630 .port_bridge_leave = b53_br_leave, 2631 .port_pre_bridge_flags = b53_br_flags_pre, 2632 .port_bridge_flags = b53_br_flags, 2633 .port_stp_state_set = b53_br_set_stp_state, 2634 .port_fast_age = b53_br_fast_age, 2635 .port_vlan_filtering = b53_vlan_filtering, 2636 .port_vlan_add = b53_vlan_add, 2637 .port_vlan_del = b53_vlan_del, 2638 .port_fdb_dump = b53_fdb_dump, 2639 .port_fdb_add = b53_fdb_add, 2640 .port_fdb_del = b53_fdb_del, 2641 .port_mirror_add = b53_mirror_add, 2642 .port_mirror_del = b53_mirror_del, 2643 .port_mdb_add = b53_mdb_add, 2644 .port_mdb_del = b53_mdb_del, 2645 .port_max_mtu = b53_get_max_mtu, 2646 .port_change_mtu = b53_change_mtu, 2647 }; 2648 2649 struct b53_chip_data { 2650 u32 chip_id; 2651 const char *dev_name; 2652 u16 vlans; 2653 u16 enabled_ports; 2654 u8 imp_port; 2655 u8 cpu_port; 2656 u8 vta_regs[3]; 2657 u8 arl_bins; 2658 u16 arl_buckets; 2659 u8 duplex_reg; 2660 u8 jumbo_pm_reg; 2661 u8 jumbo_size_reg; 2662 }; 2663 2664 #define B53_VTA_REGS \ 2665 { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } 2666 #define B53_VTA_REGS_9798 \ 2667 { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } 2668 #define B53_VTA_REGS_63XX \ 2669 { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } 2670 2671 static const struct b53_chip_data b53_switch_chips[] = { 2672 { 2673 .chip_id = BCM5325_DEVICE_ID, 2674 .dev_name = "BCM5325", 2675 .vlans = 16, 2676 .enabled_ports = 0x3f, 2677 .arl_bins = 2, 2678 .arl_buckets = 1024, 2679 .imp_port = 5, 2680 .duplex_reg = B53_DUPLEX_STAT_FE, 2681 }, 2682 { 2683 .chip_id = BCM5365_DEVICE_ID, 2684 .dev_name = "BCM5365", 2685 .vlans = 256, 2686 .enabled_ports = 0x3f, 2687 .arl_bins = 2, 2688 .arl_buckets = 1024, 2689 .imp_port = 5, 2690 .duplex_reg = B53_DUPLEX_STAT_FE, 2691 }, 2692 { 2693 .chip_id = BCM5389_DEVICE_ID, 2694 .dev_name = "BCM5389", 2695 .vlans = 4096, 2696 .enabled_ports = 0x11f, 2697 .arl_bins = 4, 2698 .arl_buckets = 1024, 2699 .imp_port = 8, 2700 .vta_regs = B53_VTA_REGS, 2701 .duplex_reg = B53_DUPLEX_STAT_GE, 2702 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2703 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2704 }, 2705 { 2706 .chip_id = BCM5395_DEVICE_ID, 2707 .dev_name = "BCM5395", 2708 .vlans = 4096, 2709 .enabled_ports = 0x11f, 2710 .arl_bins = 4, 2711 .arl_buckets = 1024, 2712 .imp_port = 8, 2713 .vta_regs = B53_VTA_REGS, 2714 .duplex_reg = B53_DUPLEX_STAT_GE, 2715 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2716 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2717 }, 2718 { 2719 .chip_id = BCM5397_DEVICE_ID, 2720 .dev_name = "BCM5397", 2721 .vlans = 4096, 2722 .enabled_ports = 0x11f, 2723 .arl_bins = 4, 2724 .arl_buckets = 1024, 2725 .imp_port = 8, 2726 .vta_regs = B53_VTA_REGS_9798, 2727 .duplex_reg = B53_DUPLEX_STAT_GE, 2728 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2729 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2730 }, 2731 { 2732 .chip_id = BCM5398_DEVICE_ID, 2733 .dev_name = "BCM5398", 2734 .vlans = 4096, 2735 .enabled_ports = 0x17f, 2736 .arl_bins = 4, 2737 .arl_buckets = 1024, 2738 .imp_port = 8, 2739 .vta_regs = B53_VTA_REGS_9798, 2740 .duplex_reg = B53_DUPLEX_STAT_GE, 2741 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2742 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2743 }, 2744 { 2745 .chip_id = BCM53101_DEVICE_ID, 2746 .dev_name = "BCM53101", 2747 .vlans = 4096, 2748 .enabled_ports = 0x11f, 2749 .arl_bins = 4, 2750 .arl_buckets = 512, 2751 .vta_regs = B53_VTA_REGS, 2752 .imp_port = 8, 2753 .duplex_reg = B53_DUPLEX_STAT_GE, 2754 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2755 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2756 }, 2757 { 2758 .chip_id = BCM53115_DEVICE_ID, 2759 .dev_name = "BCM53115", 2760 .vlans = 4096, 2761 .enabled_ports = 0x11f, 2762 .arl_bins = 4, 2763 .arl_buckets = 1024, 2764 .vta_regs = B53_VTA_REGS, 2765 .imp_port = 8, 2766 .duplex_reg = B53_DUPLEX_STAT_GE, 2767 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2768 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2769 }, 2770 { 2771 .chip_id = BCM53125_DEVICE_ID, 2772 .dev_name = "BCM53125", 2773 .vlans = 4096, 2774 .enabled_ports = 0x1ff, 2775 .arl_bins = 4, 2776 .arl_buckets = 1024, 2777 .imp_port = 8, 2778 .vta_regs = B53_VTA_REGS, 2779 .duplex_reg = B53_DUPLEX_STAT_GE, 2780 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2781 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2782 }, 2783 { 2784 .chip_id = BCM53128_DEVICE_ID, 2785 .dev_name = "BCM53128", 2786 .vlans = 4096, 2787 .enabled_ports = 0x1ff, 2788 .arl_bins = 4, 2789 .arl_buckets = 1024, 2790 .imp_port = 8, 2791 .vta_regs = B53_VTA_REGS, 2792 .duplex_reg = B53_DUPLEX_STAT_GE, 2793 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2794 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2795 }, 2796 { 2797 .chip_id = BCM63XX_DEVICE_ID, 2798 .dev_name = "BCM63xx", 2799 .vlans = 4096, 2800 .enabled_ports = 0, /* pdata must provide them */ 2801 .arl_bins = 4, 2802 .arl_buckets = 1024, 2803 .imp_port = 8, 2804 .vta_regs = B53_VTA_REGS_63XX, 2805 .duplex_reg = B53_DUPLEX_STAT_63XX, 2806 .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, 2807 .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, 2808 }, 2809 { 2810 .chip_id = BCM53010_DEVICE_ID, 2811 .dev_name = "BCM53010", 2812 .vlans = 4096, 2813 .enabled_ports = 0x1bf, 2814 .arl_bins = 4, 2815 .arl_buckets = 1024, 2816 .imp_port = 8, 2817 .vta_regs = B53_VTA_REGS, 2818 .duplex_reg = B53_DUPLEX_STAT_GE, 2819 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2820 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2821 }, 2822 { 2823 .chip_id = BCM53011_DEVICE_ID, 2824 .dev_name = "BCM53011", 2825 .vlans = 4096, 2826 .enabled_ports = 0x1bf, 2827 .arl_bins = 4, 2828 .arl_buckets = 1024, 2829 .imp_port = 8, 2830 .vta_regs = B53_VTA_REGS, 2831 .duplex_reg = B53_DUPLEX_STAT_GE, 2832 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2833 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2834 }, 2835 { 2836 .chip_id = BCM53012_DEVICE_ID, 2837 .dev_name = "BCM53012", 2838 .vlans = 4096, 2839 .enabled_ports = 0x1bf, 2840 .arl_bins = 4, 2841 .arl_buckets = 1024, 2842 .imp_port = 8, 2843 .vta_regs = B53_VTA_REGS, 2844 .duplex_reg = B53_DUPLEX_STAT_GE, 2845 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2846 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2847 }, 2848 { 2849 .chip_id = BCM53018_DEVICE_ID, 2850 .dev_name = "BCM53018", 2851 .vlans = 4096, 2852 .enabled_ports = 0x1bf, 2853 .arl_bins = 4, 2854 .arl_buckets = 1024, 2855 .imp_port = 8, 2856 .vta_regs = B53_VTA_REGS, 2857 .duplex_reg = B53_DUPLEX_STAT_GE, 2858 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2859 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2860 }, 2861 { 2862 .chip_id = BCM53019_DEVICE_ID, 2863 .dev_name = "BCM53019", 2864 .vlans = 4096, 2865 .enabled_ports = 0x1bf, 2866 .arl_bins = 4, 2867 .arl_buckets = 1024, 2868 .imp_port = 8, 2869 .vta_regs = B53_VTA_REGS, 2870 .duplex_reg = B53_DUPLEX_STAT_GE, 2871 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2872 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2873 }, 2874 { 2875 .chip_id = BCM58XX_DEVICE_ID, 2876 .dev_name = "BCM585xx/586xx/88312", 2877 .vlans = 4096, 2878 .enabled_ports = 0x1ff, 2879 .arl_bins = 4, 2880 .arl_buckets = 1024, 2881 .imp_port = 8, 2882 .vta_regs = B53_VTA_REGS, 2883 .duplex_reg = B53_DUPLEX_STAT_GE, 2884 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2885 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2886 }, 2887 { 2888 .chip_id = BCM583XX_DEVICE_ID, 2889 .dev_name = "BCM583xx/11360", 2890 .vlans = 4096, 2891 .enabled_ports = 0x103, 2892 .arl_bins = 4, 2893 .arl_buckets = 1024, 2894 .imp_port = 8, 2895 .vta_regs = B53_VTA_REGS, 2896 .duplex_reg = B53_DUPLEX_STAT_GE, 2897 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2898 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2899 }, 2900 /* Starfighter 2 */ 2901 { 2902 .chip_id = BCM4908_DEVICE_ID, 2903 .dev_name = "BCM4908", 2904 .vlans = 4096, 2905 .enabled_ports = 0x1bf, 2906 .arl_bins = 4, 2907 .arl_buckets = 256, 2908 .imp_port = 8, 2909 .vta_regs = B53_VTA_REGS, 2910 .duplex_reg = B53_DUPLEX_STAT_GE, 2911 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2912 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2913 }, 2914 { 2915 .chip_id = BCM7445_DEVICE_ID, 2916 .dev_name = "BCM7445", 2917 .vlans = 4096, 2918 .enabled_ports = 0x1ff, 2919 .arl_bins = 4, 2920 .arl_buckets = 1024, 2921 .imp_port = 8, 2922 .vta_regs = B53_VTA_REGS, 2923 .duplex_reg = B53_DUPLEX_STAT_GE, 2924 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2925 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2926 }, 2927 { 2928 .chip_id = BCM7278_DEVICE_ID, 2929 .dev_name = "BCM7278", 2930 .vlans = 4096, 2931 .enabled_ports = 0x1ff, 2932 .arl_bins = 4, 2933 .arl_buckets = 256, 2934 .imp_port = 8, 2935 .vta_regs = B53_VTA_REGS, 2936 .duplex_reg = B53_DUPLEX_STAT_GE, 2937 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2938 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2939 }, 2940 { 2941 .chip_id = BCM53134_DEVICE_ID, 2942 .dev_name = "BCM53134", 2943 .vlans = 4096, 2944 .enabled_ports = 0x12f, 2945 .imp_port = 8, 2946 .cpu_port = B53_CPU_PORT, 2947 .vta_regs = B53_VTA_REGS, 2948 .arl_bins = 4, 2949 .arl_buckets = 1024, 2950 .duplex_reg = B53_DUPLEX_STAT_GE, 2951 .jumbo_pm_reg = B53_JUMBO_PORT_MASK, 2952 .jumbo_size_reg = B53_JUMBO_MAX_SIZE, 2953 }, 2954 }; 2955 2956 static int b53_switch_init(struct b53_device *dev) 2957 { 2958 u32 chip_id = dev->chip_id; 2959 unsigned int i; 2960 int ret; 2961 2962 if (is63xx(dev)) 2963 chip_id = BCM63XX_DEVICE_ID; 2964 2965 for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { 2966 const struct b53_chip_data *chip = &b53_switch_chips[i]; 2967 2968 if (chip->chip_id == chip_id) { 2969 if (!dev->enabled_ports) 2970 dev->enabled_ports = chip->enabled_ports; 2971 dev->name = chip->dev_name; 2972 dev->duplex_reg = chip->duplex_reg; 2973 dev->vta_regs[0] = chip->vta_regs[0]; 2974 dev->vta_regs[1] = chip->vta_regs[1]; 2975 dev->vta_regs[2] = chip->vta_regs[2]; 2976 dev->jumbo_pm_reg = chip->jumbo_pm_reg; 2977 dev->imp_port = chip->imp_port; 2978 dev->num_vlans = chip->vlans; 2979 dev->num_arl_bins = chip->arl_bins; 2980 dev->num_arl_buckets = chip->arl_buckets; 2981 break; 2982 } 2983 } 2984 2985 /* check which BCM5325x version we have */ 2986 if (is5325(dev)) { 2987 u8 vc4; 2988 2989 b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); 2990 2991 /* check reserved bits */ 2992 switch (vc4 & 3) { 2993 case 1: 2994 /* BCM5325E */ 2995 break; 2996 case 3: 2997 /* BCM5325F - do not use port 4 */ 2998 dev->enabled_ports &= ~BIT(4); 2999 break; 3000 default: 3001 /* On the BCM47XX SoCs this is the supported internal switch.*/ 3002 #ifndef CONFIG_BCM47XX 3003 /* BCM5325M */ 3004 return -EINVAL; 3005 #else 3006 break; 3007 #endif 3008 } 3009 } 3010 3011 if (is5325e(dev)) 3012 dev->num_arl_buckets = 512; 3013 3014 dev->num_ports = fls(dev->enabled_ports); 3015 3016 dev->ds->num_ports = min_t(unsigned int, dev->num_ports, DSA_MAX_PORTS); 3017 3018 /* Include non standard CPU port built-in PHYs to be probed */ 3019 if (is539x(dev) || is531x5(dev)) { 3020 for (i = 0; i < dev->num_ports; i++) { 3021 if (!(dev->ds->phys_mii_mask & BIT(i)) && 3022 !b53_possible_cpu_port(dev->ds, i)) 3023 dev->ds->phys_mii_mask |= BIT(i); 3024 } 3025 } 3026 3027 dev->ports = devm_kcalloc(dev->dev, 3028 dev->num_ports, sizeof(struct b53_port), 3029 GFP_KERNEL); 3030 if (!dev->ports) 3031 return -ENOMEM; 3032 3033 dev->vlans = devm_kcalloc(dev->dev, 3034 dev->num_vlans, sizeof(struct b53_vlan), 3035 GFP_KERNEL); 3036 if (!dev->vlans) 3037 return -ENOMEM; 3038 3039 dev->reset_gpio = b53_switch_get_reset_gpio(dev); 3040 if (dev->reset_gpio >= 0) { 3041 ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, 3042 GPIOF_OUT_INIT_HIGH, "robo_reset"); 3043 if (ret) 3044 return ret; 3045 } 3046 3047 return 0; 3048 } 3049 3050 struct b53_device *b53_switch_alloc(struct device *base, 3051 const struct b53_io_ops *ops, 3052 void *priv) 3053 { 3054 struct dsa_switch *ds; 3055 struct b53_device *dev; 3056 3057 ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL); 3058 if (!ds) 3059 return NULL; 3060 3061 ds->dev = base; 3062 3063 dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL); 3064 if (!dev) 3065 return NULL; 3066 3067 ds->priv = dev; 3068 dev->dev = base; 3069 3070 dev->ds = ds; 3071 dev->priv = priv; 3072 dev->ops = ops; 3073 ds->ops = &b53_switch_ops; 3074 ds->phylink_mac_ops = &b53_phylink_mac_ops; 3075 dev->vlan_enabled = true; 3076 dev->vlan_filtering = false; 3077 /* Let DSA handle the case were multiple bridges span the same switch 3078 * device and different VLAN awareness settings are requested, which 3079 * would be breaking filtering semantics for any of the other bridge 3080 * devices. (not hardware supported) 3081 */ 3082 ds->vlan_filtering_is_global = true; 3083 3084 mutex_init(&dev->reg_mutex); 3085 mutex_init(&dev->stats_mutex); 3086 mutex_init(&dev->arl_mutex); 3087 3088 return dev; 3089 } 3090 EXPORT_SYMBOL(b53_switch_alloc); 3091 3092 int b53_switch_detect(struct b53_device *dev) 3093 { 3094 u32 id32; 3095 u16 tmp; 3096 u8 id8; 3097 int ret; 3098 3099 ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); 3100 if (ret) 3101 return ret; 3102 3103 switch (id8) { 3104 case 0: 3105 /* BCM5325 and BCM5365 do not have this register so reads 3106 * return 0. But the read operation did succeed, so assume this 3107 * is one of them. 3108 * 3109 * Next check if we can write to the 5325's VTA register; for 3110 * 5365 it is read only. 3111 */ 3112 b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); 3113 b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); 3114 3115 if (tmp == 0xf) { 3116 u32 phy_id; 3117 int val; 3118 3119 dev->chip_id = BCM5325_DEVICE_ID; 3120 3121 val = b53_phy_read16(dev->ds, 0, MII_PHYSID1); 3122 phy_id = (val & 0xffff) << 16; 3123 val = b53_phy_read16(dev->ds, 0, MII_PHYSID2); 3124 phy_id |= (val & 0xfff0); 3125 3126 if (phy_id == 0x00406330) 3127 dev->variant_id = B53_VARIANT_5325M; 3128 else if (phy_id == 0x0143bc30) 3129 dev->variant_id = B53_VARIANT_5325E; 3130 } else { 3131 dev->chip_id = BCM5365_DEVICE_ID; 3132 } 3133 break; 3134 case BCM5389_DEVICE_ID: 3135 case BCM5395_DEVICE_ID: 3136 case BCM5397_DEVICE_ID: 3137 case BCM5398_DEVICE_ID: 3138 dev->chip_id = id8; 3139 break; 3140 default: 3141 ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); 3142 if (ret) 3143 return ret; 3144 3145 switch (id32) { 3146 case BCM53101_DEVICE_ID: 3147 case BCM53115_DEVICE_ID: 3148 case BCM53125_DEVICE_ID: 3149 case BCM53128_DEVICE_ID: 3150 case BCM53010_DEVICE_ID: 3151 case BCM53011_DEVICE_ID: 3152 case BCM53012_DEVICE_ID: 3153 case BCM53018_DEVICE_ID: 3154 case BCM53019_DEVICE_ID: 3155 case BCM53134_DEVICE_ID: 3156 dev->chip_id = id32; 3157 break; 3158 default: 3159 dev_err(dev->dev, 3160 "unsupported switch detected (BCM53%02x/BCM%x)\n", 3161 id8, id32); 3162 return -ENODEV; 3163 } 3164 } 3165 3166 if (dev->chip_id == BCM5325_DEVICE_ID) 3167 return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, 3168 &dev->core_rev); 3169 else 3170 return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, 3171 &dev->core_rev); 3172 } 3173 EXPORT_SYMBOL(b53_switch_detect); 3174 3175 int b53_switch_register(struct b53_device *dev) 3176 { 3177 int ret; 3178 3179 if (dev->pdata) { 3180 dev->chip_id = dev->pdata->chip_id; 3181 dev->enabled_ports = dev->pdata->enabled_ports; 3182 } 3183 3184 if (!dev->chip_id && b53_switch_detect(dev)) 3185 return -EINVAL; 3186 3187 ret = b53_switch_init(dev); 3188 if (ret) 3189 return ret; 3190 3191 dev_info(dev->dev, "found switch: %s, rev %i\n", 3192 dev->name, dev->core_rev); 3193 3194 return dsa_register_switch(dev->ds); 3195 } 3196 EXPORT_SYMBOL(b53_switch_register); 3197 3198 MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); 3199 MODULE_DESCRIPTION("B53 switch library"); 3200 MODULE_LICENSE("Dual BSD/GPL"); 3201