xref: /linux/drivers/mmc/host/sdhci-of-esdhc.c (revision ba8c4dc99808b1de809a0eda71a32f26efdafd92)
17657c3a7SAlbert Herranz /*
27657c3a7SAlbert Herranz  * Freescale eSDHC controller driver.
37657c3a7SAlbert Herranz  *
4e51cbc9eSXu lei  * Copyright (c) 2007, 2010 Freescale Semiconductor, Inc.
57657c3a7SAlbert Herranz  * Copyright (c) 2009 MontaVista Software, Inc.
67657c3a7SAlbert Herranz  *
77657c3a7SAlbert Herranz  * Authors: Xiaobo Xie <X.Xie@freescale.com>
87657c3a7SAlbert Herranz  *	    Anton Vorontsov <avorontsov@ru.mvista.com>
97657c3a7SAlbert Herranz  *
107657c3a7SAlbert Herranz  * This program is free software; you can redistribute it and/or modify
117657c3a7SAlbert Herranz  * it under the terms of the GNU General Public License as published by
127657c3a7SAlbert Herranz  * the Free Software Foundation; either version 2 of the License, or (at
137657c3a7SAlbert Herranz  * your option) any later version.
147657c3a7SAlbert Herranz  */
157657c3a7SAlbert Herranz 
167657c3a7SAlbert Herranz #include <linux/io.h>
177657c3a7SAlbert Herranz #include <linux/delay.h>
1888b47679SPaul Gortmaker #include <linux/module.h>
197657c3a7SAlbert Herranz #include <linux/mmc/host.h>
2038576af1SShawn Guo #include "sdhci-pltfm.h"
2180872e21SWolfram Sang #include "sdhci-esdhc.h"
227657c3a7SAlbert Herranz 
237657c3a7SAlbert Herranz static u16 esdhc_readw(struct sdhci_host *host, int reg)
247657c3a7SAlbert Herranz {
257657c3a7SAlbert Herranz 	u16 ret;
26e51cbc9eSXu lei 	int base = reg & ~0x3;
27e51cbc9eSXu lei 	int shift = (reg & 0x2) * 8;
287657c3a7SAlbert Herranz 
297657c3a7SAlbert Herranz 	if (unlikely(reg == SDHCI_HOST_VERSION))
30e51cbc9eSXu lei 		ret = in_be32(host->ioaddr + base) & 0xffff;
317657c3a7SAlbert Herranz 	else
32e51cbc9eSXu lei 		ret = (in_be32(host->ioaddr + base) >> shift) & 0xffff;
33e51cbc9eSXu lei 	return ret;
34e51cbc9eSXu lei }
35e51cbc9eSXu lei 
36e51cbc9eSXu lei static u8 esdhc_readb(struct sdhci_host *host, int reg)
37e51cbc9eSXu lei {
38e51cbc9eSXu lei 	int base = reg & ~0x3;
39e51cbc9eSXu lei 	int shift = (reg & 0x3) * 8;
40e51cbc9eSXu lei 	u8 ret = (in_be32(host->ioaddr + base) >> shift) & 0xff;
41*ba8c4dc9SRoy Zang 
42*ba8c4dc9SRoy Zang 	/*
43*ba8c4dc9SRoy Zang 	 * "DMA select" locates at offset 0x28 in SD specification, but on
44*ba8c4dc9SRoy Zang 	 * P5020 or P3041, it locates at 0x29.
45*ba8c4dc9SRoy Zang 	 */
46*ba8c4dc9SRoy Zang 	if (reg == SDHCI_HOST_CONTROL) {
47*ba8c4dc9SRoy Zang 		u32 dma_bits;
48*ba8c4dc9SRoy Zang 
49*ba8c4dc9SRoy Zang 		dma_bits = in_be32(host->ioaddr + reg);
50*ba8c4dc9SRoy Zang 		/* DMA select is 22,23 bits in Protocol Control Register */
51*ba8c4dc9SRoy Zang 		dma_bits = (dma_bits >> 5) & SDHCI_CTRL_DMA_MASK;
52*ba8c4dc9SRoy Zang 
53*ba8c4dc9SRoy Zang 		/* fixup the result */
54*ba8c4dc9SRoy Zang 		ret &= ~SDHCI_CTRL_DMA_MASK;
55*ba8c4dc9SRoy Zang 		ret |= dma_bits;
56*ba8c4dc9SRoy Zang 	}
57*ba8c4dc9SRoy Zang 
587657c3a7SAlbert Herranz 	return ret;
597657c3a7SAlbert Herranz }
607657c3a7SAlbert Herranz 
617657c3a7SAlbert Herranz static void esdhc_writew(struct sdhci_host *host, u16 val, int reg)
627657c3a7SAlbert Herranz {
637657c3a7SAlbert Herranz 	if (reg == SDHCI_BLOCK_SIZE) {
647657c3a7SAlbert Herranz 		/*
657657c3a7SAlbert Herranz 		 * Two last DMA bits are reserved, and first one is used for
667657c3a7SAlbert Herranz 		 * non-standard blksz of 4096 bytes that we don't support
677657c3a7SAlbert Herranz 		 * yet. So clear the DMA boundary bits.
687657c3a7SAlbert Herranz 		 */
697657c3a7SAlbert Herranz 		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
707657c3a7SAlbert Herranz 	}
717657c3a7SAlbert Herranz 	sdhci_be32bs_writew(host, val, reg);
727657c3a7SAlbert Herranz }
737657c3a7SAlbert Herranz 
747657c3a7SAlbert Herranz static void esdhc_writeb(struct sdhci_host *host, u8 val, int reg)
757657c3a7SAlbert Herranz {
76*ba8c4dc9SRoy Zang 	/*
77*ba8c4dc9SRoy Zang 	 * "DMA select" location is offset 0x28 in SD specification, but on
78*ba8c4dc9SRoy Zang 	 * P5020 or P3041, it's located at 0x29.
79*ba8c4dc9SRoy Zang 	 */
80*ba8c4dc9SRoy Zang 	if (reg == SDHCI_HOST_CONTROL) {
81*ba8c4dc9SRoy Zang 		u32 dma_bits;
82*ba8c4dc9SRoy Zang 
83*ba8c4dc9SRoy Zang 		/* DMA select is 22,23 bits in Protocol Control Register */
84*ba8c4dc9SRoy Zang 		dma_bits = (val & SDHCI_CTRL_DMA_MASK) << 5;
85*ba8c4dc9SRoy Zang 		clrsetbits_be32(host->ioaddr + reg , SDHCI_CTRL_DMA_MASK << 5,
86*ba8c4dc9SRoy Zang 			dma_bits);
87*ba8c4dc9SRoy Zang 		val &= ~SDHCI_CTRL_DMA_MASK;
88*ba8c4dc9SRoy Zang 		val |= in_be32(host->ioaddr + reg) & SDHCI_CTRL_DMA_MASK;
89*ba8c4dc9SRoy Zang 	}
90*ba8c4dc9SRoy Zang 
917657c3a7SAlbert Herranz 	/* Prevent SDHCI core from writing reserved bits (e.g. HISPD). */
927657c3a7SAlbert Herranz 	if (reg == SDHCI_HOST_CONTROL)
937657c3a7SAlbert Herranz 		val &= ~ESDHC_HOST_CONTROL_RES;
947657c3a7SAlbert Herranz 	sdhci_be32bs_writeb(host, val, reg);
957657c3a7SAlbert Herranz }
967657c3a7SAlbert Herranz 
9780872e21SWolfram Sang static int esdhc_of_enable_dma(struct sdhci_host *host)
987657c3a7SAlbert Herranz {
997657c3a7SAlbert Herranz 	setbits32(host->ioaddr + ESDHC_DMA_SYSCTL, ESDHC_DMA_SNOOP);
1007657c3a7SAlbert Herranz 	return 0;
1017657c3a7SAlbert Herranz }
1027657c3a7SAlbert Herranz 
10380872e21SWolfram Sang static unsigned int esdhc_of_get_max_clock(struct sdhci_host *host)
1047657c3a7SAlbert Herranz {
105e307148fSShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1067657c3a7SAlbert Herranz 
107e307148fSShawn Guo 	return pltfm_host->clock;
1087657c3a7SAlbert Herranz }
1097657c3a7SAlbert Herranz 
11080872e21SWolfram Sang static unsigned int esdhc_of_get_min_clock(struct sdhci_host *host)
1117657c3a7SAlbert Herranz {
112e307148fSShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1137657c3a7SAlbert Herranz 
114e307148fSShawn Guo 	return pltfm_host->clock / 256 / 16;
1157657c3a7SAlbert Herranz }
1167657c3a7SAlbert Herranz 
117e307148fSShawn Guo static struct sdhci_ops sdhci_esdhc_ops = {
118dc297c92SMatt Fleming 	.read_l = sdhci_be32bs_readl,
119dc297c92SMatt Fleming 	.read_w = esdhc_readw,
120e51cbc9eSXu lei 	.read_b = esdhc_readb,
121dc297c92SMatt Fleming 	.write_l = sdhci_be32bs_writel,
122dc297c92SMatt Fleming 	.write_w = esdhc_writew,
123dc297c92SMatt Fleming 	.write_b = esdhc_writeb,
1247657c3a7SAlbert Herranz 	.set_clock = esdhc_set_clock,
12580872e21SWolfram Sang 	.enable_dma = esdhc_of_enable_dma,
12680872e21SWolfram Sang 	.get_max_clock = esdhc_of_get_max_clock,
12780872e21SWolfram Sang 	.get_min_clock = esdhc_of_get_min_clock,
128e307148fSShawn Guo };
129e307148fSShawn Guo 
13038576af1SShawn Guo static struct sdhci_pltfm_data sdhci_esdhc_pdata = {
131e307148fSShawn Guo 	/* card detection could be handled via GPIO */
132e307148fSShawn Guo 	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_BROKEN_CARD_DETECTION
133e307148fSShawn Guo 		| SDHCI_QUIRK_NO_CARD_NO_RESET,
134e307148fSShawn Guo 	.ops = &sdhci_esdhc_ops,
1357657c3a7SAlbert Herranz };
13638576af1SShawn Guo 
13738576af1SShawn Guo static int __devinit sdhci_esdhc_probe(struct platform_device *pdev)
13838576af1SShawn Guo {
13938576af1SShawn Guo 	return sdhci_pltfm_register(pdev, &sdhci_esdhc_pdata);
14038576af1SShawn Guo }
14138576af1SShawn Guo 
14238576af1SShawn Guo static int __devexit sdhci_esdhc_remove(struct platform_device *pdev)
14338576af1SShawn Guo {
14438576af1SShawn Guo 	return sdhci_pltfm_unregister(pdev);
14538576af1SShawn Guo }
14638576af1SShawn Guo 
14738576af1SShawn Guo static const struct of_device_id sdhci_esdhc_of_match[] = {
14838576af1SShawn Guo 	{ .compatible = "fsl,mpc8379-esdhc" },
14938576af1SShawn Guo 	{ .compatible = "fsl,mpc8536-esdhc" },
15038576af1SShawn Guo 	{ .compatible = "fsl,esdhc" },
15138576af1SShawn Guo 	{ }
15238576af1SShawn Guo };
15338576af1SShawn Guo MODULE_DEVICE_TABLE(of, sdhci_esdhc_of_match);
15438576af1SShawn Guo 
15538576af1SShawn Guo static struct platform_driver sdhci_esdhc_driver = {
15638576af1SShawn Guo 	.driver = {
15738576af1SShawn Guo 		.name = "sdhci-esdhc",
15838576af1SShawn Guo 		.owner = THIS_MODULE,
15938576af1SShawn Guo 		.of_match_table = sdhci_esdhc_of_match,
16029495aa0SManuel Lauss 		.pm = SDHCI_PLTFM_PMOPS,
16138576af1SShawn Guo 	},
16238576af1SShawn Guo 	.probe = sdhci_esdhc_probe,
16338576af1SShawn Guo 	.remove = __devexit_p(sdhci_esdhc_remove),
16438576af1SShawn Guo };
16538576af1SShawn Guo 
166d1f81a64SAxel Lin module_platform_driver(sdhci_esdhc_driver);
16738576af1SShawn Guo 
16838576af1SShawn Guo MODULE_DESCRIPTION("SDHCI OF driver for Freescale MPC eSDHC");
16938576af1SShawn Guo MODULE_AUTHOR("Xiaobo Xie <X.Xie@freescale.com>, "
17038576af1SShawn Guo 	      "Anton Vorontsov <avorontsov@ru.mvista.com>");
17138576af1SShawn Guo MODULE_LICENSE("GPL v2");
172