xref: /linux/drivers/mmc/host/sdhci-of-esdhc.c (revision 1b21a701aed9dc14b6c5b3c25dde668804b038d2)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
27657c3a7SAlbert Herranz /*
37657c3a7SAlbert Herranz  * Freescale eSDHC controller driver.
47657c3a7SAlbert Herranz  *
5f060bc9cSJerry Huang  * Copyright (c) 2007, 2010, 2012 Freescale Semiconductor, Inc.
67657c3a7SAlbert Herranz  * Copyright (c) 2009 MontaVista Software, Inc.
77657c3a7SAlbert Herranz  *
87657c3a7SAlbert Herranz  * Authors: Xiaobo Xie <X.Xie@freescale.com>
97657c3a7SAlbert Herranz  *	    Anton Vorontsov <avorontsov@ru.mvista.com>
107657c3a7SAlbert Herranz  */
117657c3a7SAlbert Herranz 
1266b50a00SOded Gabbay #include <linux/err.h>
137657c3a7SAlbert Herranz #include <linux/io.h>
14f060bc9cSJerry Huang #include <linux/of.h>
15ea35645aSyangbo lu #include <linux/of_address.h>
167657c3a7SAlbert Herranz #include <linux/delay.h>
1788b47679SPaul Gortmaker #include <linux/module.h>
18151ede40Syangbo lu #include <linux/sys_soc.h>
1919c3a0efSyangbo lu #include <linux/clk.h>
2019c3a0efSyangbo lu #include <linux/ktime.h>
215552d7adSLaurentiu Tudor #include <linux/dma-mapping.h>
227657c3a7SAlbert Herranz #include <linux/mmc/host.h>
23b214fe59SYinbo Zhu #include <linux/mmc/mmc.h>
2438576af1SShawn Guo #include "sdhci-pltfm.h"
2580872e21SWolfram Sang #include "sdhci-esdhc.h"
267657c3a7SAlbert Herranz 
27137ccd46SJerry Huang #define VENDOR_V_22	0x12
28a4071fbbSHaijun Zhang #define VENDOR_V_23	0x13
29f4932cfdSyangbo lu 
3067fdfbdfSyinbo.zhu #define MMC_TIMING_NUM (MMC_TIMING_MMC_HS400 + 1)
3167fdfbdfSyinbo.zhu 
3267fdfbdfSyinbo.zhu struct esdhc_clk_fixup {
3367fdfbdfSyinbo.zhu 	const unsigned int sd_dflt_max_clk;
3467fdfbdfSyinbo.zhu 	const unsigned int max_clk[MMC_TIMING_NUM];
3567fdfbdfSyinbo.zhu };
3667fdfbdfSyinbo.zhu 
3767fdfbdfSyinbo.zhu static const struct esdhc_clk_fixup ls1021a_esdhc_clk = {
3867fdfbdfSyinbo.zhu 	.sd_dflt_max_clk = 25000000,
3967fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_MMC_HS] = 46500000,
4067fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_SD_HS] = 46500000,
4167fdfbdfSyinbo.zhu };
4267fdfbdfSyinbo.zhu 
4367fdfbdfSyinbo.zhu static const struct esdhc_clk_fixup ls1046a_esdhc_clk = {
4467fdfbdfSyinbo.zhu 	.sd_dflt_max_clk = 25000000,
4567fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_UHS_SDR104] = 167000000,
4667fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_MMC_HS200] = 167000000,
4767fdfbdfSyinbo.zhu };
4867fdfbdfSyinbo.zhu 
4967fdfbdfSyinbo.zhu static const struct esdhc_clk_fixup ls1012a_esdhc_clk = {
5067fdfbdfSyinbo.zhu 	.sd_dflt_max_clk = 25000000,
5167fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_UHS_SDR104] = 125000000,
5267fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_MMC_HS200] = 125000000,
5367fdfbdfSyinbo.zhu };
5467fdfbdfSyinbo.zhu 
5567fdfbdfSyinbo.zhu static const struct esdhc_clk_fixup p1010_esdhc_clk = {
5667fdfbdfSyinbo.zhu 	.sd_dflt_max_clk = 20000000,
5767fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_LEGACY] = 20000000,
5867fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_MMC_HS] = 42000000,
5967fdfbdfSyinbo.zhu 	.max_clk[MMC_TIMING_SD_HS] = 40000000,
6067fdfbdfSyinbo.zhu };
6167fdfbdfSyinbo.zhu 
6267fdfbdfSyinbo.zhu static const struct of_device_id sdhci_esdhc_of_match[] = {
6367fdfbdfSyinbo.zhu 	{ .compatible = "fsl,ls1021a-esdhc", .data = &ls1021a_esdhc_clk},
6467fdfbdfSyinbo.zhu 	{ .compatible = "fsl,ls1046a-esdhc", .data = &ls1046a_esdhc_clk},
6567fdfbdfSyinbo.zhu 	{ .compatible = "fsl,ls1012a-esdhc", .data = &ls1012a_esdhc_clk},
6667fdfbdfSyinbo.zhu 	{ .compatible = "fsl,p1010-esdhc",   .data = &p1010_esdhc_clk},
6767fdfbdfSyinbo.zhu 	{ .compatible = "fsl,mpc8379-esdhc" },
6867fdfbdfSyinbo.zhu 	{ .compatible = "fsl,mpc8536-esdhc" },
6967fdfbdfSyinbo.zhu 	{ .compatible = "fsl,esdhc" },
7067fdfbdfSyinbo.zhu 	{ }
7167fdfbdfSyinbo.zhu };
7267fdfbdfSyinbo.zhu MODULE_DEVICE_TABLE(of, sdhci_esdhc_of_match);
7367fdfbdfSyinbo.zhu 
74f4932cfdSyangbo lu struct sdhci_esdhc {
75f4932cfdSyangbo lu 	u8 vendor_ver;
76f4932cfdSyangbo lu 	u8 spec_ver;
77151ede40Syangbo lu 	bool quirk_incorrect_hostver;
786079e63cSYangbo Lu 	bool quirk_limited_clk_division;
7948e304ccSYangbo Lu 	bool quirk_unreliable_pulse_detection;
8022dc132dSYangbo Lu 	bool quirk_tuning_erratum_type1;
8122dc132dSYangbo Lu 	bool quirk_tuning_erratum_type2;
821f1929f3SYangbo Lu 	bool quirk_ignore_data_inhibit;
83f667216cSYangbo Lu 	bool quirk_delay_before_data_reset;
8422dc132dSYangbo Lu 	bool in_sw_tuning;
8519c3a0efSyangbo lu 	unsigned int peripheral_clock;
8667fdfbdfSyinbo.zhu 	const struct esdhc_clk_fixup *clk_fixup;
87b1f378abSYinbo Zhu 	u32 div_ratio;
88f4932cfdSyangbo lu };
89f4932cfdSyangbo lu 
90f4932cfdSyangbo lu /**
91f4932cfdSyangbo lu  * esdhc_read*_fixup - Fixup the value read from incompatible eSDHC register
92f4932cfdSyangbo lu  *		       to make it compatible with SD spec.
93f4932cfdSyangbo lu  *
94f4932cfdSyangbo lu  * @host: pointer to sdhci_host
95f4932cfdSyangbo lu  * @spec_reg: SD spec register address
96f4932cfdSyangbo lu  * @value: 32bit eSDHC register value on spec_reg address
97f4932cfdSyangbo lu  *
98f4932cfdSyangbo lu  * In SD spec, there are 8/16/32/64 bits registers, while all of eSDHC
99f4932cfdSyangbo lu  * registers are 32 bits. There are differences in register size, register
100f4932cfdSyangbo lu  * address, register function, bit position and function between eSDHC spec
101f4932cfdSyangbo lu  * and SD spec.
102f4932cfdSyangbo lu  *
103f4932cfdSyangbo lu  * Return a fixed up register value
104f4932cfdSyangbo lu  */
105f4932cfdSyangbo lu static u32 esdhc_readl_fixup(struct sdhci_host *host,
106f4932cfdSyangbo lu 				     int spec_reg, u32 value)
107137ccd46SJerry Huang {
108f4932cfdSyangbo lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1098605e7aeSJisheng Zhang 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
110137ccd46SJerry Huang 	u32 ret;
111137ccd46SJerry Huang 
112137ccd46SJerry Huang 	/*
113137ccd46SJerry Huang 	 * The bit of ADMA flag in eSDHC is not compatible with standard
114137ccd46SJerry Huang 	 * SDHC register, so set fake flag SDHCI_CAN_DO_ADMA2 when ADMA is
115137ccd46SJerry Huang 	 * supported by eSDHC.
116137ccd46SJerry Huang 	 * And for many FSL eSDHC controller, the reset value of field
117f4932cfdSyangbo lu 	 * SDHCI_CAN_DO_ADMA1 is 1, but some of them can't support ADMA,
118137ccd46SJerry Huang 	 * only these vendor version is greater than 2.2/0x12 support ADMA.
119137ccd46SJerry Huang 	 */
120f4932cfdSyangbo lu 	if ((spec_reg == SDHCI_CAPABILITIES) && (value & SDHCI_CAN_DO_ADMA1)) {
121f4932cfdSyangbo lu 		if (esdhc->vendor_ver > VENDOR_V_22) {
122f4932cfdSyangbo lu 			ret = value | SDHCI_CAN_DO_ADMA2;
123f4932cfdSyangbo lu 			return ret;
124137ccd46SJerry Huang 		}
125f4932cfdSyangbo lu 	}
126b0921d5cSMichael Walle 	/*
127b0921d5cSMichael Walle 	 * The DAT[3:0] line signal levels and the CMD line signal level are
128b0921d5cSMichael Walle 	 * not compatible with standard SDHC register. The line signal levels
129b0921d5cSMichael Walle 	 * DAT[7:0] are at bits 31:24 and the command line signal level is at
130b0921d5cSMichael Walle 	 * bit 23. All other bits are the same as in the standard SDHC
131b0921d5cSMichael Walle 	 * register.
132b0921d5cSMichael Walle 	 */
133b0921d5cSMichael Walle 	if (spec_reg == SDHCI_PRESENT_STATE) {
134b0921d5cSMichael Walle 		ret = value & 0x000fffff;
135b0921d5cSMichael Walle 		ret |= (value >> 4) & SDHCI_DATA_LVL_MASK;
136b0921d5cSMichael Walle 		ret |= (value << 1) & SDHCI_CMD_LVL;
137b0921d5cSMichael Walle 		return ret;
138b0921d5cSMichael Walle 	}
139b0921d5cSMichael Walle 
1402f3110ccSyangbo lu 	/*
1412f3110ccSyangbo lu 	 * DTS properties of mmc host are used to enable each speed mode
1422f3110ccSyangbo lu 	 * according to soc and board capability. So clean up
1432f3110ccSyangbo lu 	 * SDR50/SDR104/DDR50 support bits here.
1442f3110ccSyangbo lu 	 */
1452f3110ccSyangbo lu 	if (spec_reg == SDHCI_CAPABILITIES_1) {
1462f3110ccSyangbo lu 		ret = value & ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_SDR104 |
1472f3110ccSyangbo lu 				SDHCI_SUPPORT_DDR50);
1482f3110ccSyangbo lu 		return ret;
1492f3110ccSyangbo lu 	}
1502f3110ccSyangbo lu 
1511f1929f3SYangbo Lu 	/*
1521f1929f3SYangbo Lu 	 * Some controllers have unreliable Data Line Active
1531f1929f3SYangbo Lu 	 * bit for commands with busy signal. This affects
1541f1929f3SYangbo Lu 	 * Command Inhibit (data) bit. Just ignore it since
1551f1929f3SYangbo Lu 	 * MMC core driver has already polled card status
1561f1929f3SYangbo Lu 	 * with CMD13 after any command with busy siganl.
1571f1929f3SYangbo Lu 	 */
1581f1929f3SYangbo Lu 	if ((spec_reg == SDHCI_PRESENT_STATE) &&
1591f1929f3SYangbo Lu 	(esdhc->quirk_ignore_data_inhibit == true)) {
1601f1929f3SYangbo Lu 		ret = value & ~SDHCI_DATA_INHIBIT;
1611f1929f3SYangbo Lu 		return ret;
1621f1929f3SYangbo Lu 	}
1631f1929f3SYangbo Lu 
164f4932cfdSyangbo lu 	ret = value;
165137ccd46SJerry Huang 	return ret;
166137ccd46SJerry Huang }
167137ccd46SJerry Huang 
168f4932cfdSyangbo lu static u16 esdhc_readw_fixup(struct sdhci_host *host,
169f4932cfdSyangbo lu 				     int spec_reg, u32 value)
1707657c3a7SAlbert Herranz {
171151ede40Syangbo lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
172151ede40Syangbo lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
1737657c3a7SAlbert Herranz 	u16 ret;
174f4932cfdSyangbo lu 	int shift = (spec_reg & 0x2) * 8;
1757657c3a7SAlbert Herranz 
176f4932cfdSyangbo lu 	if (spec_reg == SDHCI_HOST_VERSION)
177f4932cfdSyangbo lu 		ret = value & 0xffff;
1787657c3a7SAlbert Herranz 	else
179f4932cfdSyangbo lu 		ret = (value >> shift) & 0xffff;
180151ede40Syangbo lu 	/* Workaround for T4240-R1.0-R2.0 eSDHC which has incorrect
181151ede40Syangbo lu 	 * vendor version and spec version information.
182151ede40Syangbo lu 	 */
183151ede40Syangbo lu 	if ((spec_reg == SDHCI_HOST_VERSION) &&
184151ede40Syangbo lu 	    (esdhc->quirk_incorrect_hostver))
185151ede40Syangbo lu 		ret = (VENDOR_V_23 << SDHCI_VENDOR_VER_SHIFT) | SDHCI_SPEC_200;
186e51cbc9eSXu lei 	return ret;
187e51cbc9eSXu lei }
188e51cbc9eSXu lei 
189f4932cfdSyangbo lu static u8 esdhc_readb_fixup(struct sdhci_host *host,
190f4932cfdSyangbo lu 				     int spec_reg, u32 value)
191e51cbc9eSXu lei {
192f4932cfdSyangbo lu 	u8 ret;
193f4932cfdSyangbo lu 	u8 dma_bits;
194f4932cfdSyangbo lu 	int shift = (spec_reg & 0x3) * 8;
195f4932cfdSyangbo lu 
196f4932cfdSyangbo lu 	ret = (value >> shift) & 0xff;
197ba8c4dc9SRoy Zang 
198ba8c4dc9SRoy Zang 	/*
199ba8c4dc9SRoy Zang 	 * "DMA select" locates at offset 0x28 in SD specification, but on
200ba8c4dc9SRoy Zang 	 * P5020 or P3041, it locates at 0x29.
201ba8c4dc9SRoy Zang 	 */
202f4932cfdSyangbo lu 	if (spec_reg == SDHCI_HOST_CONTROL) {
203ba8c4dc9SRoy Zang 		/* DMA select is 22,23 bits in Protocol Control Register */
204f4932cfdSyangbo lu 		dma_bits = (value >> 5) & SDHCI_CTRL_DMA_MASK;
205ba8c4dc9SRoy Zang 		/* fixup the result */
206ba8c4dc9SRoy Zang 		ret &= ~SDHCI_CTRL_DMA_MASK;
207ba8c4dc9SRoy Zang 		ret |= dma_bits;
208ba8c4dc9SRoy Zang 	}
209f4932cfdSyangbo lu 	return ret;
210f4932cfdSyangbo lu }
211f4932cfdSyangbo lu 
212f4932cfdSyangbo lu /**
213f4932cfdSyangbo lu  * esdhc_write*_fixup - Fixup the SD spec register value so that it could be
214f4932cfdSyangbo lu  *			written into eSDHC register.
215f4932cfdSyangbo lu  *
216f4932cfdSyangbo lu  * @host: pointer to sdhci_host
217f4932cfdSyangbo lu  * @spec_reg: SD spec register address
218f4932cfdSyangbo lu  * @value: 8/16/32bit SD spec register value that would be written
219f4932cfdSyangbo lu  * @old_value: 32bit eSDHC register value on spec_reg address
220f4932cfdSyangbo lu  *
221f4932cfdSyangbo lu  * In SD spec, there are 8/16/32/64 bits registers, while all of eSDHC
222f4932cfdSyangbo lu  * registers are 32 bits. There are differences in register size, register
223f4932cfdSyangbo lu  * address, register function, bit position and function between eSDHC spec
224f4932cfdSyangbo lu  * and SD spec.
225f4932cfdSyangbo lu  *
226f4932cfdSyangbo lu  * Return a fixed up register value
227f4932cfdSyangbo lu  */
228f4932cfdSyangbo lu static u32 esdhc_writel_fixup(struct sdhci_host *host,
229f4932cfdSyangbo lu 				     int spec_reg, u32 value, u32 old_value)
230f4932cfdSyangbo lu {
231f4932cfdSyangbo lu 	u32 ret;
232f4932cfdSyangbo lu 
233f4932cfdSyangbo lu 	/*
234f4932cfdSyangbo lu 	 * Enabling IRQSTATEN[BGESEN] is just to set IRQSTAT[BGE]
235f4932cfdSyangbo lu 	 * when SYSCTL[RSTD] is set for some special operations.
236f4932cfdSyangbo lu 	 * No any impact on other operation.
237f4932cfdSyangbo lu 	 */
238f4932cfdSyangbo lu 	if (spec_reg == SDHCI_INT_ENABLE)
239f4932cfdSyangbo lu 		ret = value | SDHCI_INT_BLK_GAP;
240f4932cfdSyangbo lu 	else
241f4932cfdSyangbo lu 		ret = value;
242ba8c4dc9SRoy Zang 
2437657c3a7SAlbert Herranz 	return ret;
2447657c3a7SAlbert Herranz }
2457657c3a7SAlbert Herranz 
246f4932cfdSyangbo lu static u32 esdhc_writew_fixup(struct sdhci_host *host,
247f4932cfdSyangbo lu 				     int spec_reg, u16 value, u32 old_value)
248a4071fbbSHaijun Zhang {
249f4932cfdSyangbo lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
250f4932cfdSyangbo lu 	int shift = (spec_reg & 0x2) * 8;
251f4932cfdSyangbo lu 	u32 ret;
252f4932cfdSyangbo lu 
253f4932cfdSyangbo lu 	switch (spec_reg) {
254f4932cfdSyangbo lu 	case SDHCI_TRANSFER_MODE:
255a4071fbbSHaijun Zhang 		/*
256f4932cfdSyangbo lu 		 * Postpone this write, we must do it together with a
257f4932cfdSyangbo lu 		 * command write that is down below. Return old value.
258a4071fbbSHaijun Zhang 		 */
259f4932cfdSyangbo lu 		pltfm_host->xfer_mode_shadow = value;
260f4932cfdSyangbo lu 		return old_value;
261f4932cfdSyangbo lu 	case SDHCI_COMMAND:
262f4932cfdSyangbo lu 		ret = (value << 16) | pltfm_host->xfer_mode_shadow;
263f4932cfdSyangbo lu 		return ret;
264a4071fbbSHaijun Zhang 	}
265a4071fbbSHaijun Zhang 
266f4932cfdSyangbo lu 	ret = old_value & (~(0xffff << shift));
267f4932cfdSyangbo lu 	ret |= (value << shift);
268f4932cfdSyangbo lu 
269f4932cfdSyangbo lu 	if (spec_reg == SDHCI_BLOCK_SIZE) {
2707657c3a7SAlbert Herranz 		/*
2717657c3a7SAlbert Herranz 		 * Two last DMA bits are reserved, and first one is used for
2727657c3a7SAlbert Herranz 		 * non-standard blksz of 4096 bytes that we don't support
2737657c3a7SAlbert Herranz 		 * yet. So clear the DMA boundary bits.
2747657c3a7SAlbert Herranz 		 */
275f4932cfdSyangbo lu 		ret &= (~SDHCI_MAKE_BLKSZ(0x7, 0));
2767657c3a7SAlbert Herranz 	}
277f4932cfdSyangbo lu 	return ret;
2787657c3a7SAlbert Herranz }
2797657c3a7SAlbert Herranz 
280f4932cfdSyangbo lu static u32 esdhc_writeb_fixup(struct sdhci_host *host,
281f4932cfdSyangbo lu 				     int spec_reg, u8 value, u32 old_value)
2827657c3a7SAlbert Herranz {
283f4932cfdSyangbo lu 	u32 ret;
284f4932cfdSyangbo lu 	u32 dma_bits;
285f4932cfdSyangbo lu 	u8 tmp;
286f4932cfdSyangbo lu 	int shift = (spec_reg & 0x3) * 8;
287f4932cfdSyangbo lu 
288ba8c4dc9SRoy Zang 	/*
2899e4703dfSyangbo lu 	 * eSDHC doesn't have a standard power control register, so we do
2909e4703dfSyangbo lu 	 * nothing here to avoid incorrect operation.
2919e4703dfSyangbo lu 	 */
2929e4703dfSyangbo lu 	if (spec_reg == SDHCI_POWER_CONTROL)
2939e4703dfSyangbo lu 		return old_value;
2949e4703dfSyangbo lu 	/*
295ba8c4dc9SRoy Zang 	 * "DMA select" location is offset 0x28 in SD specification, but on
296ba8c4dc9SRoy Zang 	 * P5020 or P3041, it's located at 0x29.
297ba8c4dc9SRoy Zang 	 */
298f4932cfdSyangbo lu 	if (spec_reg == SDHCI_HOST_CONTROL) {
299dcaff04dSOded Gabbay 		/*
300dcaff04dSOded Gabbay 		 * If host control register is not standard, exit
301dcaff04dSOded Gabbay 		 * this function
302dcaff04dSOded Gabbay 		 */
303dcaff04dSOded Gabbay 		if (host->quirks2 & SDHCI_QUIRK2_BROKEN_HOST_CONTROL)
304f4932cfdSyangbo lu 			return old_value;
305dcaff04dSOded Gabbay 
306ba8c4dc9SRoy Zang 		/* DMA select is 22,23 bits in Protocol Control Register */
307f4932cfdSyangbo lu 		dma_bits = (value & SDHCI_CTRL_DMA_MASK) << 5;
308f4932cfdSyangbo lu 		ret = (old_value & (~(SDHCI_CTRL_DMA_MASK << 5))) | dma_bits;
309f4932cfdSyangbo lu 		tmp = (value & (~SDHCI_CTRL_DMA_MASK)) |
310f4932cfdSyangbo lu 		      (old_value & SDHCI_CTRL_DMA_MASK);
311f4932cfdSyangbo lu 		ret = (ret & (~0xff)) | tmp;
312f4932cfdSyangbo lu 
313f4932cfdSyangbo lu 		/* Prevent SDHCI core from writing reserved bits (e.g. HISPD) */
314f4932cfdSyangbo lu 		ret &= ~ESDHC_HOST_CONTROL_RES;
315f4932cfdSyangbo lu 		return ret;
316ba8c4dc9SRoy Zang 	}
317ba8c4dc9SRoy Zang 
318f4932cfdSyangbo lu 	ret = (old_value & (~(0xff << shift))) | (value << shift);
319f4932cfdSyangbo lu 	return ret;
320f4932cfdSyangbo lu }
321f4932cfdSyangbo lu 
322f4932cfdSyangbo lu static u32 esdhc_be_readl(struct sdhci_host *host, int reg)
323f4932cfdSyangbo lu {
324f4932cfdSyangbo lu 	u32 ret;
325f4932cfdSyangbo lu 	u32 value;
326f4932cfdSyangbo lu 
3272f3110ccSyangbo lu 	if (reg == SDHCI_CAPABILITIES_1)
3282f3110ccSyangbo lu 		value = ioread32be(host->ioaddr + ESDHC_CAPABILITIES_1);
3292f3110ccSyangbo lu 	else
330f4932cfdSyangbo lu 		value = ioread32be(host->ioaddr + reg);
3312f3110ccSyangbo lu 
332f4932cfdSyangbo lu 	ret = esdhc_readl_fixup(host, reg, value);
333f4932cfdSyangbo lu 
334f4932cfdSyangbo lu 	return ret;
335f4932cfdSyangbo lu }
336f4932cfdSyangbo lu 
337f4932cfdSyangbo lu static u32 esdhc_le_readl(struct sdhci_host *host, int reg)
338f4932cfdSyangbo lu {
339f4932cfdSyangbo lu 	u32 ret;
340f4932cfdSyangbo lu 	u32 value;
341f4932cfdSyangbo lu 
3422f3110ccSyangbo lu 	if (reg == SDHCI_CAPABILITIES_1)
3432f3110ccSyangbo lu 		value = ioread32(host->ioaddr + ESDHC_CAPABILITIES_1);
3442f3110ccSyangbo lu 	else
345f4932cfdSyangbo lu 		value = ioread32(host->ioaddr + reg);
3462f3110ccSyangbo lu 
347f4932cfdSyangbo lu 	ret = esdhc_readl_fixup(host, reg, value);
348f4932cfdSyangbo lu 
349f4932cfdSyangbo lu 	return ret;
350f4932cfdSyangbo lu }
351f4932cfdSyangbo lu 
352f4932cfdSyangbo lu static u16 esdhc_be_readw(struct sdhci_host *host, int reg)
353f4932cfdSyangbo lu {
354f4932cfdSyangbo lu 	u16 ret;
355f4932cfdSyangbo lu 	u32 value;
356f4932cfdSyangbo lu 	int base = reg & ~0x3;
357f4932cfdSyangbo lu 
358f4932cfdSyangbo lu 	value = ioread32be(host->ioaddr + base);
359f4932cfdSyangbo lu 	ret = esdhc_readw_fixup(host, reg, value);
360f4932cfdSyangbo lu 	return ret;
361f4932cfdSyangbo lu }
362f4932cfdSyangbo lu 
363f4932cfdSyangbo lu static u16 esdhc_le_readw(struct sdhci_host *host, int reg)
364f4932cfdSyangbo lu {
365f4932cfdSyangbo lu 	u16 ret;
366f4932cfdSyangbo lu 	u32 value;
367f4932cfdSyangbo lu 	int base = reg & ~0x3;
368f4932cfdSyangbo lu 
369f4932cfdSyangbo lu 	value = ioread32(host->ioaddr + base);
370f4932cfdSyangbo lu 	ret = esdhc_readw_fixup(host, reg, value);
371f4932cfdSyangbo lu 	return ret;
372f4932cfdSyangbo lu }
373f4932cfdSyangbo lu 
374f4932cfdSyangbo lu static u8 esdhc_be_readb(struct sdhci_host *host, int reg)
375f4932cfdSyangbo lu {
376f4932cfdSyangbo lu 	u8 ret;
377f4932cfdSyangbo lu 	u32 value;
378f4932cfdSyangbo lu 	int base = reg & ~0x3;
379f4932cfdSyangbo lu 
380f4932cfdSyangbo lu 	value = ioread32be(host->ioaddr + base);
381f4932cfdSyangbo lu 	ret = esdhc_readb_fixup(host, reg, value);
382f4932cfdSyangbo lu 	return ret;
383f4932cfdSyangbo lu }
384f4932cfdSyangbo lu 
385f4932cfdSyangbo lu static u8 esdhc_le_readb(struct sdhci_host *host, int reg)
386f4932cfdSyangbo lu {
387f4932cfdSyangbo lu 	u8 ret;
388f4932cfdSyangbo lu 	u32 value;
389f4932cfdSyangbo lu 	int base = reg & ~0x3;
390f4932cfdSyangbo lu 
391f4932cfdSyangbo lu 	value = ioread32(host->ioaddr + base);
392f4932cfdSyangbo lu 	ret = esdhc_readb_fixup(host, reg, value);
393f4932cfdSyangbo lu 	return ret;
394f4932cfdSyangbo lu }
395f4932cfdSyangbo lu 
396f4932cfdSyangbo lu static void esdhc_be_writel(struct sdhci_host *host, u32 val, int reg)
397f4932cfdSyangbo lu {
398f4932cfdSyangbo lu 	u32 value;
399f4932cfdSyangbo lu 
400f4932cfdSyangbo lu 	value = esdhc_writel_fixup(host, reg, val, 0);
401f4932cfdSyangbo lu 	iowrite32be(value, host->ioaddr + reg);
402f4932cfdSyangbo lu }
403f4932cfdSyangbo lu 
404f4932cfdSyangbo lu static void esdhc_le_writel(struct sdhci_host *host, u32 val, int reg)
405f4932cfdSyangbo lu {
406f4932cfdSyangbo lu 	u32 value;
407f4932cfdSyangbo lu 
408f4932cfdSyangbo lu 	value = esdhc_writel_fixup(host, reg, val, 0);
409f4932cfdSyangbo lu 	iowrite32(value, host->ioaddr + reg);
410f4932cfdSyangbo lu }
411f4932cfdSyangbo lu 
412f4932cfdSyangbo lu static void esdhc_be_writew(struct sdhci_host *host, u16 val, int reg)
413f4932cfdSyangbo lu {
41422dc132dSYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
41522dc132dSYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
416f4932cfdSyangbo lu 	int base = reg & ~0x3;
417f4932cfdSyangbo lu 	u32 value;
418f4932cfdSyangbo lu 	u32 ret;
419f4932cfdSyangbo lu 
420f4932cfdSyangbo lu 	value = ioread32be(host->ioaddr + base);
421f4932cfdSyangbo lu 	ret = esdhc_writew_fixup(host, reg, val, value);
422f4932cfdSyangbo lu 	if (reg != SDHCI_TRANSFER_MODE)
423f4932cfdSyangbo lu 		iowrite32be(ret, host->ioaddr + base);
42422dc132dSYangbo Lu 
42522dc132dSYangbo Lu 	/* Starting SW tuning requires ESDHC_SMPCLKSEL to be set
42622dc132dSYangbo Lu 	 * 1us later after ESDHC_EXTN is set.
42722dc132dSYangbo Lu 	 */
42822dc132dSYangbo Lu 	if (base == ESDHC_SYSTEM_CONTROL_2) {
42922dc132dSYangbo Lu 		if (!(value & ESDHC_EXTN) && (ret & ESDHC_EXTN) &&
43022dc132dSYangbo Lu 		    esdhc->in_sw_tuning) {
43122dc132dSYangbo Lu 			udelay(1);
43222dc132dSYangbo Lu 			ret |= ESDHC_SMPCLKSEL;
43322dc132dSYangbo Lu 			iowrite32be(ret, host->ioaddr + base);
43422dc132dSYangbo Lu 		}
43522dc132dSYangbo Lu 	}
436f4932cfdSyangbo lu }
437f4932cfdSyangbo lu 
438f4932cfdSyangbo lu static void esdhc_le_writew(struct sdhci_host *host, u16 val, int reg)
439f4932cfdSyangbo lu {
44022dc132dSYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
44122dc132dSYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
442f4932cfdSyangbo lu 	int base = reg & ~0x3;
443f4932cfdSyangbo lu 	u32 value;
444f4932cfdSyangbo lu 	u32 ret;
445f4932cfdSyangbo lu 
446f4932cfdSyangbo lu 	value = ioread32(host->ioaddr + base);
447f4932cfdSyangbo lu 	ret = esdhc_writew_fixup(host, reg, val, value);
448f4932cfdSyangbo lu 	if (reg != SDHCI_TRANSFER_MODE)
449f4932cfdSyangbo lu 		iowrite32(ret, host->ioaddr + base);
45022dc132dSYangbo Lu 
45122dc132dSYangbo Lu 	/* Starting SW tuning requires ESDHC_SMPCLKSEL to be set
45222dc132dSYangbo Lu 	 * 1us later after ESDHC_EXTN is set.
45322dc132dSYangbo Lu 	 */
45422dc132dSYangbo Lu 	if (base == ESDHC_SYSTEM_CONTROL_2) {
45522dc132dSYangbo Lu 		if (!(value & ESDHC_EXTN) && (ret & ESDHC_EXTN) &&
45622dc132dSYangbo Lu 		    esdhc->in_sw_tuning) {
45722dc132dSYangbo Lu 			udelay(1);
45822dc132dSYangbo Lu 			ret |= ESDHC_SMPCLKSEL;
45922dc132dSYangbo Lu 			iowrite32(ret, host->ioaddr + base);
46022dc132dSYangbo Lu 		}
46122dc132dSYangbo Lu 	}
462f4932cfdSyangbo lu }
463f4932cfdSyangbo lu 
464f4932cfdSyangbo lu static void esdhc_be_writeb(struct sdhci_host *host, u8 val, int reg)
465f4932cfdSyangbo lu {
466f4932cfdSyangbo lu 	int base = reg & ~0x3;
467f4932cfdSyangbo lu 	u32 value;
468f4932cfdSyangbo lu 	u32 ret;
469f4932cfdSyangbo lu 
470f4932cfdSyangbo lu 	value = ioread32be(host->ioaddr + base);
471f4932cfdSyangbo lu 	ret = esdhc_writeb_fixup(host, reg, val, value);
472f4932cfdSyangbo lu 	iowrite32be(ret, host->ioaddr + base);
473f4932cfdSyangbo lu }
474f4932cfdSyangbo lu 
475f4932cfdSyangbo lu static void esdhc_le_writeb(struct sdhci_host *host, u8 val, int reg)
476f4932cfdSyangbo lu {
477f4932cfdSyangbo lu 	int base = reg & ~0x3;
478f4932cfdSyangbo lu 	u32 value;
479f4932cfdSyangbo lu 	u32 ret;
480f4932cfdSyangbo lu 
481f4932cfdSyangbo lu 	value = ioread32(host->ioaddr + base);
482f4932cfdSyangbo lu 	ret = esdhc_writeb_fixup(host, reg, val, value);
483f4932cfdSyangbo lu 	iowrite32(ret, host->ioaddr + base);
4847657c3a7SAlbert Herranz }
4857657c3a7SAlbert Herranz 
486a4071fbbSHaijun Zhang /*
487a4071fbbSHaijun Zhang  * For Abort or Suspend after Stop at Block Gap, ignore the ADMA
488a4071fbbSHaijun Zhang  * error(IRQSTAT[ADMAE]) if both Transfer Complete(IRQSTAT[TC])
489a4071fbbSHaijun Zhang  * and Block Gap Event(IRQSTAT[BGE]) are also set.
490a4071fbbSHaijun Zhang  * For Continue, apply soft reset for data(SYSCTL[RSTD]);
491a4071fbbSHaijun Zhang  * and re-issue the entire read transaction from beginning.
492a4071fbbSHaijun Zhang  */
493f4932cfdSyangbo lu static void esdhc_of_adma_workaround(struct sdhci_host *host, u32 intmask)
494a4071fbbSHaijun Zhang {
495f4932cfdSyangbo lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
4968605e7aeSJisheng Zhang 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
497a4071fbbSHaijun Zhang 	bool applicable;
498a4071fbbSHaijun Zhang 	dma_addr_t dmastart;
499a4071fbbSHaijun Zhang 	dma_addr_t dmanow;
500a4071fbbSHaijun Zhang 
501a4071fbbSHaijun Zhang 	applicable = (intmask & SDHCI_INT_DATA_END) &&
502a4071fbbSHaijun Zhang 		     (intmask & SDHCI_INT_BLK_GAP) &&
503f4932cfdSyangbo lu 		     (esdhc->vendor_ver == VENDOR_V_23);
504a4071fbbSHaijun Zhang 	if (!applicable)
505a4071fbbSHaijun Zhang 		return;
506a4071fbbSHaijun Zhang 
507a4071fbbSHaijun Zhang 	host->data->error = 0;
508a4071fbbSHaijun Zhang 	dmastart = sg_dma_address(host->data->sg);
509a4071fbbSHaijun Zhang 	dmanow = dmastart + host->data->bytes_xfered;
510a4071fbbSHaijun Zhang 	/*
511a4071fbbSHaijun Zhang 	 * Force update to the next DMA block boundary.
512a4071fbbSHaijun Zhang 	 */
513a4071fbbSHaijun Zhang 	dmanow = (dmanow & ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
514a4071fbbSHaijun Zhang 		SDHCI_DEFAULT_BOUNDARY_SIZE;
515a4071fbbSHaijun Zhang 	host->data->bytes_xfered = dmanow - dmastart;
516a4071fbbSHaijun Zhang 	sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
517a4071fbbSHaijun Zhang }
518a4071fbbSHaijun Zhang 
51980872e21SWolfram Sang static int esdhc_of_enable_dma(struct sdhci_host *host)
5207657c3a7SAlbert Herranz {
521f4932cfdSyangbo lu 	u32 value;
5225552d7adSLaurentiu Tudor 	struct device *dev = mmc_dev(host->mmc);
5235552d7adSLaurentiu Tudor 
5245552d7adSLaurentiu Tudor 	if (of_device_is_compatible(dev->of_node, "fsl,ls1043a-esdhc") ||
5255552d7adSLaurentiu Tudor 	    of_device_is_compatible(dev->of_node, "fsl,ls1046a-esdhc"))
5265552d7adSLaurentiu Tudor 		dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
527f4932cfdSyangbo lu 
528f4932cfdSyangbo lu 	value = sdhci_readl(host, ESDHC_DMA_SYSCTL);
529121bd08bSRussell King 
530121bd08bSRussell King 	if (of_dma_is_coherent(dev->of_node))
531f4932cfdSyangbo lu 		value |= ESDHC_DMA_SNOOP;
532121bd08bSRussell King 	else
533121bd08bSRussell King 		value &= ~ESDHC_DMA_SNOOP;
534121bd08bSRussell King 
535f4932cfdSyangbo lu 	sdhci_writel(host, value, ESDHC_DMA_SYSCTL);
5367657c3a7SAlbert Herranz 	return 0;
5377657c3a7SAlbert Herranz }
5387657c3a7SAlbert Herranz 
53980872e21SWolfram Sang static unsigned int esdhc_of_get_max_clock(struct sdhci_host *host)
5407657c3a7SAlbert Herranz {
541e307148fSShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
54219c3a0efSyangbo lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
5437657c3a7SAlbert Herranz 
54419c3a0efSyangbo lu 	if (esdhc->peripheral_clock)
54519c3a0efSyangbo lu 		return esdhc->peripheral_clock;
54619c3a0efSyangbo lu 	else
547e307148fSShawn Guo 		return pltfm_host->clock;
5487657c3a7SAlbert Herranz }
5497657c3a7SAlbert Herranz 
55080872e21SWolfram Sang static unsigned int esdhc_of_get_min_clock(struct sdhci_host *host)
5517657c3a7SAlbert Herranz {
552e307148fSShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
55319c3a0efSyangbo lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
55419c3a0efSyangbo lu 	unsigned int clock;
5557657c3a7SAlbert Herranz 
55619c3a0efSyangbo lu 	if (esdhc->peripheral_clock)
55719c3a0efSyangbo lu 		clock = esdhc->peripheral_clock;
55819c3a0efSyangbo lu 	else
55919c3a0efSyangbo lu 		clock = pltfm_host->clock;
56019c3a0efSyangbo lu 	return clock / 256 / 16;
5617657c3a7SAlbert Herranz }
5627657c3a7SAlbert Herranz 
563dd3f6983Syangbo lu static void esdhc_clock_enable(struct sdhci_host *host, bool enable)
564dd3f6983Syangbo lu {
565*1b21a701SYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
566*1b21a701SYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
567dd3f6983Syangbo lu 	ktime_t timeout;
568*1b21a701SYangbo Lu 	u32 val, clk_en;
569*1b21a701SYangbo Lu 
570*1b21a701SYangbo Lu 	clk_en = ESDHC_CLOCK_SDCLKEN;
571*1b21a701SYangbo Lu 
572*1b21a701SYangbo Lu 	/*
573*1b21a701SYangbo Lu 	 * IPGEN/HCKEN/PEREN bits exist on eSDHC whose vendor version
574*1b21a701SYangbo Lu 	 * is 2.2 or lower.
575*1b21a701SYangbo Lu 	 */
576*1b21a701SYangbo Lu 	if (esdhc->vendor_ver <= VENDOR_V_22)
577*1b21a701SYangbo Lu 		clk_en |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN |
578*1b21a701SYangbo Lu 			   ESDHC_CLOCK_PEREN);
579dd3f6983Syangbo lu 
580dd3f6983Syangbo lu 	val = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
581dd3f6983Syangbo lu 
582dd3f6983Syangbo lu 	if (enable)
583*1b21a701SYangbo Lu 		val |= clk_en;
584dd3f6983Syangbo lu 	else
585*1b21a701SYangbo Lu 		val &= ~clk_en;
586dd3f6983Syangbo lu 
587dd3f6983Syangbo lu 	sdhci_writel(host, val, ESDHC_SYSTEM_CONTROL);
588dd3f6983Syangbo lu 
589*1b21a701SYangbo Lu 	/*
590*1b21a701SYangbo Lu 	 * Wait max 20 ms. If vendor version is 2.2 or lower, do not
591*1b21a701SYangbo Lu 	 * wait clock stable bit which does not exist.
592*1b21a701SYangbo Lu 	 */
593dd3f6983Syangbo lu 	timeout = ktime_add_ms(ktime_get(), 20);
594*1b21a701SYangbo Lu 	while (esdhc->vendor_ver > VENDOR_V_22) {
595ea6d0273SAdrian Hunter 		bool timedout = ktime_after(ktime_get(), timeout);
596ea6d0273SAdrian Hunter 
597*1b21a701SYangbo Lu 		if (sdhci_readl(host, ESDHC_PRSSTAT) & ESDHC_CLOCK_STABLE)
598ea6d0273SAdrian Hunter 			break;
599ea6d0273SAdrian Hunter 		if (timedout) {
600dd3f6983Syangbo lu 			pr_err("%s: Internal clock never stabilised.\n",
601dd3f6983Syangbo lu 				mmc_hostname(host->mmc));
602dd3f6983Syangbo lu 			break;
603dd3f6983Syangbo lu 		}
604*1b21a701SYangbo Lu 		usleep_range(10, 20);
605dd3f6983Syangbo lu 	}
606dd3f6983Syangbo lu }
607dd3f6983Syangbo lu 
6086e32f65cSYangbo Lu static void esdhc_flush_async_fifo(struct sdhci_host *host)
6096e32f65cSYangbo Lu {
6106e32f65cSYangbo Lu 	ktime_t timeout;
6116e32f65cSYangbo Lu 	u32 val;
6126e32f65cSYangbo Lu 
6136e32f65cSYangbo Lu 	val = sdhci_readl(host, ESDHC_DMA_SYSCTL);
6146e32f65cSYangbo Lu 	val |= ESDHC_FLUSH_ASYNC_FIFO;
6156e32f65cSYangbo Lu 	sdhci_writel(host, val, ESDHC_DMA_SYSCTL);
6166e32f65cSYangbo Lu 
6176e32f65cSYangbo Lu 	/* Wait max 20 ms */
6186e32f65cSYangbo Lu 	timeout = ktime_add_ms(ktime_get(), 20);
6196e32f65cSYangbo Lu 	while (1) {
6206e32f65cSYangbo Lu 		bool timedout = ktime_after(ktime_get(), timeout);
6216e32f65cSYangbo Lu 
6226e32f65cSYangbo Lu 		if (!(sdhci_readl(host, ESDHC_DMA_SYSCTL) &
6236e32f65cSYangbo Lu 		      ESDHC_FLUSH_ASYNC_FIFO))
6246e32f65cSYangbo Lu 			break;
6256e32f65cSYangbo Lu 		if (timedout) {
6266e32f65cSYangbo Lu 			pr_err("%s: flushing asynchronous FIFO timeout.\n",
6276e32f65cSYangbo Lu 				mmc_hostname(host->mmc));
6286e32f65cSYangbo Lu 			break;
6296e32f65cSYangbo Lu 		}
6306e32f65cSYangbo Lu 		usleep_range(10, 20);
6316e32f65cSYangbo Lu 	}
6326e32f65cSYangbo Lu }
6336e32f65cSYangbo Lu 
634f060bc9cSJerry Huang static void esdhc_of_set_clock(struct sdhci_host *host, unsigned int clock)
635f060bc9cSJerry Huang {
636f4932cfdSyangbo lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
6378605e7aeSJisheng Zhang 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
638*1b21a701SYangbo Lu 	unsigned int pre_div = 1, div = 1;
639*1b21a701SYangbo Lu 	unsigned int clock_fixup = 0;
640e145ac45Syangbo lu 	ktime_t timeout;
641d31fc00aSDong Aisheng 	u32 temp;
642d31fc00aSDong Aisheng 
643dd3f6983Syangbo lu 	if (clock == 0) {
644*1b21a701SYangbo Lu 		host->mmc->actual_clock = 0;
645dd3f6983Syangbo lu 		esdhc_clock_enable(host, false);
646373073efSRussell King 		return;
647dd3f6983Syangbo lu 	}
648d31fc00aSDong Aisheng 
649*1b21a701SYangbo Lu 	/* Start pre_div at 2 for vendor version < 2.3. */
650f4932cfdSyangbo lu 	if (esdhc->vendor_ver < VENDOR_V_23)
65177bd2f6fSYangbo Lu 		pre_div = 2;
65277bd2f6fSYangbo Lu 
653*1b21a701SYangbo Lu 	/* Fix clock value. */
65467fdfbdfSyinbo.zhu 	if (host->mmc->card && mmc_card_sd(host->mmc->card) &&
65567fdfbdfSyinbo.zhu 	    esdhc->clk_fixup && host->mmc->ios.timing == MMC_TIMING_LEGACY)
656*1b21a701SYangbo Lu 		clock_fixup = esdhc->clk_fixup->sd_dflt_max_clk;
65767fdfbdfSyinbo.zhu 	else if (esdhc->clk_fixup)
658*1b21a701SYangbo Lu 		clock_fixup = esdhc->clk_fixup->max_clk[host->mmc->ios.timing];
659a627f025Syangbo lu 
660*1b21a701SYangbo Lu 	if (clock_fixup == 0 || clock < clock_fixup)
661*1b21a701SYangbo Lu 		clock_fixup = clock;
662f060bc9cSJerry Huang 
663*1b21a701SYangbo Lu 	/* Calculate pre_div and div. */
664*1b21a701SYangbo Lu 	while (host->max_clk / pre_div / 16 > clock_fixup && pre_div < 256)
665d31fc00aSDong Aisheng 		pre_div *= 2;
666d31fc00aSDong Aisheng 
667*1b21a701SYangbo Lu 	while (host->max_clk / pre_div / div > clock_fixup && div < 16)
668d31fc00aSDong Aisheng 		div++;
669d31fc00aSDong Aisheng 
670*1b21a701SYangbo Lu 	esdhc->div_ratio = pre_div * div;
671*1b21a701SYangbo Lu 
672*1b21a701SYangbo Lu 	/* Limit clock division for HS400 200MHz clock for quirk. */
6736079e63cSYangbo Lu 	if (esdhc->quirk_limited_clk_division &&
6746079e63cSYangbo Lu 	    clock == MMC_HS200_MAX_DTR &&
6756079e63cSYangbo Lu 	    (host->mmc->ios.timing == MMC_TIMING_MMC_HS400 ||
6766079e63cSYangbo Lu 	     host->flags & SDHCI_HS400_TUNING)) {
677*1b21a701SYangbo Lu 		if (esdhc->div_ratio <= 4) {
6786079e63cSYangbo Lu 			pre_div = 4;
6796079e63cSYangbo Lu 			div = 1;
680*1b21a701SYangbo Lu 		} else if (esdhc->div_ratio <= 8) {
6816079e63cSYangbo Lu 			pre_div = 4;
6826079e63cSYangbo Lu 			div = 2;
683*1b21a701SYangbo Lu 		} else if (esdhc->div_ratio <= 12) {
6846079e63cSYangbo Lu 			pre_div = 4;
6856079e63cSYangbo Lu 			div = 3;
6866079e63cSYangbo Lu 		} else {
687b11c36d5SColin Ian King 			pr_warn("%s: using unsupported clock division.\n",
6886079e63cSYangbo Lu 				mmc_hostname(host->mmc));
6896079e63cSYangbo Lu 		}
690*1b21a701SYangbo Lu 		esdhc->div_ratio = pre_div * div;
6916079e63cSYangbo Lu 	}
6926079e63cSYangbo Lu 
693*1b21a701SYangbo Lu 	host->mmc->actual_clock = host->max_clk / esdhc->div_ratio;
694*1b21a701SYangbo Lu 
695d31fc00aSDong Aisheng 	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
696*1b21a701SYangbo Lu 		clock, host->mmc->actual_clock);
697*1b21a701SYangbo Lu 
698*1b21a701SYangbo Lu 	/* Set clock division into register. */
699d31fc00aSDong Aisheng 	pre_div >>= 1;
700d31fc00aSDong Aisheng 	div--;
701d31fc00aSDong Aisheng 
702*1b21a701SYangbo Lu 	esdhc_clock_enable(host, false);
703*1b21a701SYangbo Lu 
704d31fc00aSDong Aisheng 	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
705*1b21a701SYangbo Lu 	temp &= ~ESDHC_CLOCK_MASK;
706*1b21a701SYangbo Lu 	temp |= ((div << ESDHC_DIVIDER_SHIFT) |
707*1b21a701SYangbo Lu 		(pre_div << ESDHC_PREDIV_SHIFT));
708d31fc00aSDong Aisheng 	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
709e87d2db2Syangbo lu 
710*1b21a701SYangbo Lu 	/*
711*1b21a701SYangbo Lu 	 * Wait max 20 ms. If vendor version is 2.2 or lower, do not
712*1b21a701SYangbo Lu 	 * wait clock stable bit which does not exist.
713*1b21a701SYangbo Lu 	 */
714*1b21a701SYangbo Lu 	timeout = ktime_add_ms(ktime_get(), 20);
715*1b21a701SYangbo Lu 	while (esdhc->vendor_ver > VENDOR_V_22) {
716*1b21a701SYangbo Lu 		bool timedout = ktime_after(ktime_get(), timeout);
717*1b21a701SYangbo Lu 
718*1b21a701SYangbo Lu 		if (sdhci_readl(host, ESDHC_PRSSTAT) & ESDHC_CLOCK_STABLE)
719*1b21a701SYangbo Lu 			break;
720*1b21a701SYangbo Lu 		if (timedout) {
721*1b21a701SYangbo Lu 			pr_err("%s: Internal clock never stabilised.\n",
722*1b21a701SYangbo Lu 				mmc_hostname(host->mmc));
723*1b21a701SYangbo Lu 			break;
724*1b21a701SYangbo Lu 		}
725*1b21a701SYangbo Lu 		usleep_range(10, 20);
726*1b21a701SYangbo Lu 	}
727*1b21a701SYangbo Lu 
728*1b21a701SYangbo Lu 	/* Additional setting for HS400. */
72954e08d9aSYangbo Lu 	if (host->mmc->ios.timing == MMC_TIMING_MMC_HS400 &&
73054e08d9aSYangbo Lu 	    clock == MMC_HS200_MAX_DTR) {
73154e08d9aSYangbo Lu 		temp = sdhci_readl(host, ESDHC_TBCTL);
73254e08d9aSYangbo Lu 		sdhci_writel(host, temp | ESDHC_HS400_MODE, ESDHC_TBCTL);
73354e08d9aSYangbo Lu 		temp = sdhci_readl(host, ESDHC_SDCLKCTL);
73454e08d9aSYangbo Lu 		sdhci_writel(host, temp | ESDHC_CMD_CLK_CTL, ESDHC_SDCLKCTL);
73554e08d9aSYangbo Lu 		esdhc_clock_enable(host, true);
73654e08d9aSYangbo Lu 
73754e08d9aSYangbo Lu 		temp = sdhci_readl(host, ESDHC_DLLCFG0);
73858d0bf84SYangbo Lu 		temp |= ESDHC_DLL_ENABLE;
73958d0bf84SYangbo Lu 		if (host->mmc->actual_clock == MMC_HS200_MAX_DTR)
74058d0bf84SYangbo Lu 			temp |= ESDHC_DLL_FREQ_SEL;
74154e08d9aSYangbo Lu 		sdhci_writel(host, temp, ESDHC_DLLCFG0);
74254e08d9aSYangbo Lu 		temp = sdhci_readl(host, ESDHC_TBCTL);
74354e08d9aSYangbo Lu 		sdhci_writel(host, temp | ESDHC_HS400_WNDW_ADJUST, ESDHC_TBCTL);
74454e08d9aSYangbo Lu 
74554e08d9aSYangbo Lu 		esdhc_clock_enable(host, false);
7466e32f65cSYangbo Lu 		esdhc_flush_async_fifo(host);
74754e08d9aSYangbo Lu 	}
748*1b21a701SYangbo Lu 	esdhc_clock_enable(host, false);
749e87d2db2Syangbo lu }
750e87d2db2Syangbo lu 
7512317f56cSRussell King static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
75266b50a00SOded Gabbay {
75366b50a00SOded Gabbay 	u32 ctrl;
75466b50a00SOded Gabbay 
755f4932cfdSyangbo lu 	ctrl = sdhci_readl(host, ESDHC_PROCTL);
756f4932cfdSyangbo lu 	ctrl &= (~ESDHC_CTRL_BUSWIDTH_MASK);
75766b50a00SOded Gabbay 	switch (width) {
75866b50a00SOded Gabbay 	case MMC_BUS_WIDTH_8:
759f4932cfdSyangbo lu 		ctrl |= ESDHC_CTRL_8BITBUS;
76066b50a00SOded Gabbay 		break;
76166b50a00SOded Gabbay 
76266b50a00SOded Gabbay 	case MMC_BUS_WIDTH_4:
763f4932cfdSyangbo lu 		ctrl |= ESDHC_CTRL_4BITBUS;
76466b50a00SOded Gabbay 		break;
76566b50a00SOded Gabbay 
76666b50a00SOded Gabbay 	default:
76766b50a00SOded Gabbay 		break;
76866b50a00SOded Gabbay 	}
76966b50a00SOded Gabbay 
770f4932cfdSyangbo lu 	sdhci_writel(host, ctrl, ESDHC_PROCTL);
77166b50a00SOded Gabbay }
77266b50a00SOded Gabbay 
773304f0a98SAlessio Igor Bogani static void esdhc_reset(struct sdhci_host *host, u8 mask)
774304f0a98SAlessio Igor Bogani {
77548e304ccSYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
77648e304ccSYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
7772aa3d826SYangbo Lu 	u32 val, bus_width = 0;
778f2bc6000Syinbo.zhu 
7792aa3d826SYangbo Lu 	/*
7802aa3d826SYangbo Lu 	 * Add delay to make sure all the DMA transfers are finished
7812aa3d826SYangbo Lu 	 * for quirk.
7822aa3d826SYangbo Lu 	 */
783f667216cSYangbo Lu 	if (esdhc->quirk_delay_before_data_reset &&
784f667216cSYangbo Lu 	    (mask & SDHCI_RESET_DATA) &&
785f667216cSYangbo Lu 	    (host->flags & SDHCI_REQ_USE_DMA))
786f667216cSYangbo Lu 		mdelay(5);
787f667216cSYangbo Lu 
7882aa3d826SYangbo Lu 	/*
7892aa3d826SYangbo Lu 	 * Save bus-width for eSDHC whose vendor version is 2.2
7902aa3d826SYangbo Lu 	 * or lower for data reset.
7912aa3d826SYangbo Lu 	 */
7922aa3d826SYangbo Lu 	if ((mask & SDHCI_RESET_DATA) &&
7932aa3d826SYangbo Lu 	    (esdhc->vendor_ver <= VENDOR_V_22)) {
7942aa3d826SYangbo Lu 		val = sdhci_readl(host, ESDHC_PROCTL);
7952aa3d826SYangbo Lu 		bus_width = val & ESDHC_CTRL_BUSWIDTH_MASK;
7962aa3d826SYangbo Lu 	}
7972aa3d826SYangbo Lu 
798304f0a98SAlessio Igor Bogani 	sdhci_reset(host, mask);
799304f0a98SAlessio Igor Bogani 
8002aa3d826SYangbo Lu 	/*
8012aa3d826SYangbo Lu 	 * Restore bus-width setting and interrupt registers for eSDHC
8022aa3d826SYangbo Lu 	 * whose vendor version is 2.2 or lower for data reset.
8032aa3d826SYangbo Lu 	 */
8042aa3d826SYangbo Lu 	if ((mask & SDHCI_RESET_DATA) &&
8052aa3d826SYangbo Lu 	    (esdhc->vendor_ver <= VENDOR_V_22)) {
8062aa3d826SYangbo Lu 		val = sdhci_readl(host, ESDHC_PROCTL);
8072aa3d826SYangbo Lu 		val &= ~ESDHC_CTRL_BUSWIDTH_MASK;
8082aa3d826SYangbo Lu 		val |= bus_width;
8092aa3d826SYangbo Lu 		sdhci_writel(host, val, ESDHC_PROCTL);
8102aa3d826SYangbo Lu 
811304f0a98SAlessio Igor Bogani 		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
812304f0a98SAlessio Igor Bogani 		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
8132aa3d826SYangbo Lu 	}
814f2bc6000Syinbo.zhu 
8152aa3d826SYangbo Lu 	/*
8162aa3d826SYangbo Lu 	 * Some bits have to be cleaned manually for eSDHC whose spec
8172aa3d826SYangbo Lu 	 * version is higher than 3.0 for all reset.
8182aa3d826SYangbo Lu 	 */
8192aa3d826SYangbo Lu 	if ((mask & SDHCI_RESET_ALL) &&
8202aa3d826SYangbo Lu 	    (esdhc->spec_ver >= SDHCI_SPEC_300)) {
821f2bc6000Syinbo.zhu 		val = sdhci_readl(host, ESDHC_TBCTL);
822f2bc6000Syinbo.zhu 		val &= ~ESDHC_TB_EN;
823f2bc6000Syinbo.zhu 		sdhci_writel(host, val, ESDHC_TBCTL);
82448e304ccSYangbo Lu 
8252aa3d826SYangbo Lu 		/*
8262aa3d826SYangbo Lu 		 * Initialize eSDHC_DLLCFG1[DLL_PD_PULSE_STRETCH_SEL] to
8272aa3d826SYangbo Lu 		 * 0 for quirk.
8282aa3d826SYangbo Lu 		 */
82948e304ccSYangbo Lu 		if (esdhc->quirk_unreliable_pulse_detection) {
83048e304ccSYangbo Lu 			val = sdhci_readl(host, ESDHC_DLLCFG1);
83148e304ccSYangbo Lu 			val &= ~ESDHC_DLL_PD_PULSE_STRETCH_SEL;
83248e304ccSYangbo Lu 			sdhci_writel(host, val, ESDHC_DLLCFG1);
83348e304ccSYangbo Lu 		}
834f2bc6000Syinbo.zhu 	}
835304f0a98SAlessio Igor Bogani }
836304f0a98SAlessio Igor Bogani 
837ea35645aSyangbo lu /* The SCFG, Supplemental Configuration Unit, provides SoC specific
838ea35645aSyangbo lu  * configuration and status registers for the device. There is a
839ea35645aSyangbo lu  * SDHC IO VSEL control register on SCFG for some platforms. It's
840ea35645aSyangbo lu  * used to support SDHC IO voltage switching.
841ea35645aSyangbo lu  */
842ea35645aSyangbo lu static const struct of_device_id scfg_device_ids[] = {
843ea35645aSyangbo lu 	{ .compatible = "fsl,t1040-scfg", },
844ea35645aSyangbo lu 	{ .compatible = "fsl,ls1012a-scfg", },
845ea35645aSyangbo lu 	{ .compatible = "fsl,ls1046a-scfg", },
846ea35645aSyangbo lu 	{}
847ea35645aSyangbo lu };
848ea35645aSyangbo lu 
849ea35645aSyangbo lu /* SDHC IO VSEL control register definition */
850ea35645aSyangbo lu #define SCFG_SDHCIOVSELCR	0x408
851ea35645aSyangbo lu #define SDHCIOVSELCR_TGLEN	0x80000000
852ea35645aSyangbo lu #define SDHCIOVSELCR_VSELVAL	0x60000000
853ea35645aSyangbo lu #define SDHCIOVSELCR_SDHC_VS	0x00000001
854ea35645aSyangbo lu 
855ea35645aSyangbo lu static int esdhc_signal_voltage_switch(struct mmc_host *mmc,
856ea35645aSyangbo lu 				       struct mmc_ios *ios)
857ea35645aSyangbo lu {
858ea35645aSyangbo lu 	struct sdhci_host *host = mmc_priv(mmc);
859ea35645aSyangbo lu 	struct device_node *scfg_node;
860ea35645aSyangbo lu 	void __iomem *scfg_base = NULL;
861ea35645aSyangbo lu 	u32 sdhciovselcr;
862ea35645aSyangbo lu 	u32 val;
863ea35645aSyangbo lu 
864ea35645aSyangbo lu 	/*
865ea35645aSyangbo lu 	 * Signal Voltage Switching is only applicable for Host Controllers
866ea35645aSyangbo lu 	 * v3.00 and above.
867ea35645aSyangbo lu 	 */
868ea35645aSyangbo lu 	if (host->version < SDHCI_SPEC_300)
869ea35645aSyangbo lu 		return 0;
870ea35645aSyangbo lu 
871ea35645aSyangbo lu 	val = sdhci_readl(host, ESDHC_PROCTL);
872ea35645aSyangbo lu 
873ea35645aSyangbo lu 	switch (ios->signal_voltage) {
874ea35645aSyangbo lu 	case MMC_SIGNAL_VOLTAGE_330:
875ea35645aSyangbo lu 		val &= ~ESDHC_VOLT_SEL;
876ea35645aSyangbo lu 		sdhci_writel(host, val, ESDHC_PROCTL);
877ea35645aSyangbo lu 		return 0;
878ea35645aSyangbo lu 	case MMC_SIGNAL_VOLTAGE_180:
879ea35645aSyangbo lu 		scfg_node = of_find_matching_node(NULL, scfg_device_ids);
880ea35645aSyangbo lu 		if (scfg_node)
881ea35645aSyangbo lu 			scfg_base = of_iomap(scfg_node, 0);
882ea35645aSyangbo lu 		if (scfg_base) {
883ea35645aSyangbo lu 			sdhciovselcr = SDHCIOVSELCR_TGLEN |
884ea35645aSyangbo lu 				       SDHCIOVSELCR_VSELVAL;
885ea35645aSyangbo lu 			iowrite32be(sdhciovselcr,
886ea35645aSyangbo lu 				scfg_base + SCFG_SDHCIOVSELCR);
887ea35645aSyangbo lu 
888ea35645aSyangbo lu 			val |= ESDHC_VOLT_SEL;
889ea35645aSyangbo lu 			sdhci_writel(host, val, ESDHC_PROCTL);
890ea35645aSyangbo lu 			mdelay(5);
891ea35645aSyangbo lu 
892ea35645aSyangbo lu 			sdhciovselcr = SDHCIOVSELCR_TGLEN |
893ea35645aSyangbo lu 				       SDHCIOVSELCR_SDHC_VS;
894ea35645aSyangbo lu 			iowrite32be(sdhciovselcr,
895ea35645aSyangbo lu 				scfg_base + SCFG_SDHCIOVSELCR);
896ea35645aSyangbo lu 			iounmap(scfg_base);
897ea35645aSyangbo lu 		} else {
898ea35645aSyangbo lu 			val |= ESDHC_VOLT_SEL;
899ea35645aSyangbo lu 			sdhci_writel(host, val, ESDHC_PROCTL);
900ea35645aSyangbo lu 		}
901ea35645aSyangbo lu 		return 0;
902ea35645aSyangbo lu 	default:
903ea35645aSyangbo lu 		return 0;
904ea35645aSyangbo lu 	}
905ea35645aSyangbo lu }
906ea35645aSyangbo lu 
90722dc132dSYangbo Lu static struct soc_device_attribute soc_tuning_erratum_type1[] = {
9085b742232SYangbo Lu 	{ .family = "QorIQ T1023", },
9095b742232SYangbo Lu 	{ .family = "QorIQ T1040", },
9105b742232SYangbo Lu 	{ .family = "QorIQ T2080", },
9115b742232SYangbo Lu 	{ .family = "QorIQ LS1021A", },
91222dc132dSYangbo Lu 	{ },
91322dc132dSYangbo Lu };
91422dc132dSYangbo Lu 
91522dc132dSYangbo Lu static struct soc_device_attribute soc_tuning_erratum_type2[] = {
9165b742232SYangbo Lu 	{ .family = "QorIQ LS1012A", },
9175b742232SYangbo Lu 	{ .family = "QorIQ LS1043A", },
9185b742232SYangbo Lu 	{ .family = "QorIQ LS1046A", },
9195b742232SYangbo Lu 	{ .family = "QorIQ LS1080A", },
9205b742232SYangbo Lu 	{ .family = "QorIQ LS2080A", },
9215b742232SYangbo Lu 	{ .family = "QorIQ LA1575A", },
922b1f378abSYinbo Zhu 	{ },
923b1f378abSYinbo Zhu };
924b1f378abSYinbo Zhu 
92554e08d9aSYangbo Lu static void esdhc_tuning_block_enable(struct sdhci_host *host, bool enable)
926ba49cbd0Syangbo lu {
927ba49cbd0Syangbo lu 	u32 val;
928ba49cbd0Syangbo lu 
929ba49cbd0Syangbo lu 	esdhc_clock_enable(host, false);
9306e32f65cSYangbo Lu 	esdhc_flush_async_fifo(host);
931ba49cbd0Syangbo lu 
932ba49cbd0Syangbo lu 	val = sdhci_readl(host, ESDHC_TBCTL);
93354e08d9aSYangbo Lu 	if (enable)
934ba49cbd0Syangbo lu 		val |= ESDHC_TB_EN;
93554e08d9aSYangbo Lu 	else
93654e08d9aSYangbo Lu 		val &= ~ESDHC_TB_EN;
937ba49cbd0Syangbo lu 	sdhci_writel(host, val, ESDHC_TBCTL);
938ba49cbd0Syangbo lu 
93954e08d9aSYangbo Lu 	esdhc_clock_enable(host, true);
94054e08d9aSYangbo Lu }
94154e08d9aSYangbo Lu 
942f3c20825SYangbo Lu static void esdhc_tuning_window_ptr(struct sdhci_host *host, u8 *window_start,
94322dc132dSYangbo Lu 				    u8 *window_end)
94422dc132dSYangbo Lu {
94522dc132dSYangbo Lu 	u32 val;
94622dc132dSYangbo Lu 
94722dc132dSYangbo Lu 	/* Write TBCTL[11:8]=4'h8 */
94822dc132dSYangbo Lu 	val = sdhci_readl(host, ESDHC_TBCTL);
94922dc132dSYangbo Lu 	val &= ~(0xf << 8);
95022dc132dSYangbo Lu 	val |= 8 << 8;
95122dc132dSYangbo Lu 	sdhci_writel(host, val, ESDHC_TBCTL);
95222dc132dSYangbo Lu 
95322dc132dSYangbo Lu 	mdelay(1);
95422dc132dSYangbo Lu 
95522dc132dSYangbo Lu 	/* Read TBCTL[31:0] register and rewrite again */
95622dc132dSYangbo Lu 	val = sdhci_readl(host, ESDHC_TBCTL);
95722dc132dSYangbo Lu 	sdhci_writel(host, val, ESDHC_TBCTL);
95822dc132dSYangbo Lu 
95922dc132dSYangbo Lu 	mdelay(1);
96022dc132dSYangbo Lu 
96122dc132dSYangbo Lu 	/* Read the TBSTAT[31:0] register twice */
96222dc132dSYangbo Lu 	val = sdhci_readl(host, ESDHC_TBSTAT);
96322dc132dSYangbo Lu 	val = sdhci_readl(host, ESDHC_TBSTAT);
96422dc132dSYangbo Lu 
965f3c20825SYangbo Lu 	*window_end = val & 0xff;
966f3c20825SYangbo Lu 	*window_start = (val >> 8) & 0xff;
967f3c20825SYangbo Lu }
968f3c20825SYangbo Lu 
969f3c20825SYangbo Lu static void esdhc_prepare_sw_tuning(struct sdhci_host *host, u8 *window_start,
970f3c20825SYangbo Lu 				    u8 *window_end)
971f3c20825SYangbo Lu {
972f3c20825SYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
973f3c20825SYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
974f3c20825SYangbo Lu 	u8 start_ptr, end_ptr;
975f3c20825SYangbo Lu 
976f3c20825SYangbo Lu 	if (esdhc->quirk_tuning_erratum_type1) {
977f3c20825SYangbo Lu 		*window_start = 5 * esdhc->div_ratio;
978f3c20825SYangbo Lu 		*window_end = 3 * esdhc->div_ratio;
979f3c20825SYangbo Lu 		return;
980f3c20825SYangbo Lu 	}
981f3c20825SYangbo Lu 
982f3c20825SYangbo Lu 	esdhc_tuning_window_ptr(host, &start_ptr, &end_ptr);
983f3c20825SYangbo Lu 
98422dc132dSYangbo Lu 	/* Reset data lines by setting ESDHCCTL[RSTD] */
98522dc132dSYangbo Lu 	sdhci_reset(host, SDHCI_RESET_DATA);
98622dc132dSYangbo Lu 	/* Write 32'hFFFF_FFFF to IRQSTAT register */
98722dc132dSYangbo Lu 	sdhci_writel(host, 0xFFFFFFFF, SDHCI_INT_STATUS);
98822dc132dSYangbo Lu 
9895b742232SYangbo Lu 	/* If TBSTAT[15:8]-TBSTAT[7:0] > (4 * div_ratio) + 2
9905b742232SYangbo Lu 	 * or TBSTAT[7:0]-TBSTAT[15:8] > (4 * div_ratio) + 2,
99122dc132dSYangbo Lu 	 * then program TBPTR[TB_WNDW_END_PTR] = 4 * div_ratio
99222dc132dSYangbo Lu 	 * and program TBPTR[TB_WNDW_START_PTR] = 8 * div_ratio.
99322dc132dSYangbo Lu 	 */
99422dc132dSYangbo Lu 
9955b742232SYangbo Lu 	if (abs(start_ptr - end_ptr) > (4 * esdhc->div_ratio + 2)) {
99622dc132dSYangbo Lu 		*window_start = 8 * esdhc->div_ratio;
99722dc132dSYangbo Lu 		*window_end = 4 * esdhc->div_ratio;
99822dc132dSYangbo Lu 	} else {
99922dc132dSYangbo Lu 		*window_start = 5 * esdhc->div_ratio;
100022dc132dSYangbo Lu 		*window_end = 3 * esdhc->div_ratio;
100122dc132dSYangbo Lu 	}
100222dc132dSYangbo Lu }
100322dc132dSYangbo Lu 
100422dc132dSYangbo Lu static int esdhc_execute_sw_tuning(struct mmc_host *mmc, u32 opcode,
100522dc132dSYangbo Lu 				   u8 window_start, u8 window_end)
100622dc132dSYangbo Lu {
100722dc132dSYangbo Lu 	struct sdhci_host *host = mmc_priv(mmc);
100822dc132dSYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
100922dc132dSYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
101022dc132dSYangbo Lu 	u32 val;
101122dc132dSYangbo Lu 	int ret;
101222dc132dSYangbo Lu 
101322dc132dSYangbo Lu 	/* Program TBPTR[TB_WNDW_END_PTR] and TBPTR[TB_WNDW_START_PTR] */
101422dc132dSYangbo Lu 	val = ((u32)window_start << ESDHC_WNDW_STRT_PTR_SHIFT) &
101522dc132dSYangbo Lu 	      ESDHC_WNDW_STRT_PTR_MASK;
101622dc132dSYangbo Lu 	val |= window_end & ESDHC_WNDW_END_PTR_MASK;
101722dc132dSYangbo Lu 	sdhci_writel(host, val, ESDHC_TBPTR);
101822dc132dSYangbo Lu 
101922dc132dSYangbo Lu 	/* Program the software tuning mode by setting TBCTL[TB_MODE]=2'h3 */
102022dc132dSYangbo Lu 	val = sdhci_readl(host, ESDHC_TBCTL);
102122dc132dSYangbo Lu 	val &= ~ESDHC_TB_MODE_MASK;
102222dc132dSYangbo Lu 	val |= ESDHC_TB_MODE_SW;
102322dc132dSYangbo Lu 	sdhci_writel(host, val, ESDHC_TBCTL);
102422dc132dSYangbo Lu 
102522dc132dSYangbo Lu 	esdhc->in_sw_tuning = true;
102622dc132dSYangbo Lu 	ret = sdhci_execute_tuning(mmc, opcode);
102722dc132dSYangbo Lu 	esdhc->in_sw_tuning = false;
102822dc132dSYangbo Lu 	return ret;
102922dc132dSYangbo Lu }
103022dc132dSYangbo Lu 
103154e08d9aSYangbo Lu static int esdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
103254e08d9aSYangbo Lu {
103354e08d9aSYangbo Lu 	struct sdhci_host *host = mmc_priv(mmc);
103454e08d9aSYangbo Lu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
103554e08d9aSYangbo Lu 	struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
103622dc132dSYangbo Lu 	u8 window_start, window_end;
103722dc132dSYangbo Lu 	int ret, retries = 1;
103854e08d9aSYangbo Lu 	bool hs400_tuning;
103904509d77SYangbo Lu 	unsigned int clk;
104054e08d9aSYangbo Lu 	u32 val;
104154e08d9aSYangbo Lu 
104204509d77SYangbo Lu 	/* For tuning mode, the sd clock divisor value
104304509d77SYangbo Lu 	 * must be larger than 3 according to reference manual.
104404509d77SYangbo Lu 	 */
104504509d77SYangbo Lu 	clk = esdhc->peripheral_clock / 3;
104604509d77SYangbo Lu 	if (host->clock > clk)
104704509d77SYangbo Lu 		esdhc_of_set_clock(host, clk);
104804509d77SYangbo Lu 
104954e08d9aSYangbo Lu 	esdhc_tuning_block_enable(host, true);
105054e08d9aSYangbo Lu 
105154e08d9aSYangbo Lu 	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
105254e08d9aSYangbo Lu 
105322dc132dSYangbo Lu 	do {
105422dc132dSYangbo Lu 		if (esdhc->quirk_limited_clk_division &&
105522dc132dSYangbo Lu 		    hs400_tuning)
105622dc132dSYangbo Lu 			esdhc_of_set_clock(host, host->clock);
105722dc132dSYangbo Lu 
105822dc132dSYangbo Lu 		/* Do HW tuning */
105922dc132dSYangbo Lu 		val = sdhci_readl(host, ESDHC_TBCTL);
106022dc132dSYangbo Lu 		val &= ~ESDHC_TB_MODE_MASK;
106122dc132dSYangbo Lu 		val |= ESDHC_TB_MODE_3;
106222dc132dSYangbo Lu 		sdhci_writel(host, val, ESDHC_TBCTL);
106322dc132dSYangbo Lu 
106422dc132dSYangbo Lu 		ret = sdhci_execute_tuning(mmc, opcode);
106522dc132dSYangbo Lu 		if (ret)
106622dc132dSYangbo Lu 			break;
106722dc132dSYangbo Lu 
10685b742232SYangbo Lu 		/* For type2 affected platforms of the tuning erratum,
10695b742232SYangbo Lu 		 * tuning may succeed although eSDHC might not have
10705b742232SYangbo Lu 		 * tuned properly. Need to check tuning window.
10715b742232SYangbo Lu 		 */
10725b742232SYangbo Lu 		if (esdhc->quirk_tuning_erratum_type2 &&
10735b742232SYangbo Lu 		    !host->tuning_err) {
10745b742232SYangbo Lu 			esdhc_tuning_window_ptr(host, &window_start,
10755b742232SYangbo Lu 						&window_end);
10765b742232SYangbo Lu 			if (abs(window_start - window_end) >
10775b742232SYangbo Lu 			    (4 * esdhc->div_ratio + 2))
10785b742232SYangbo Lu 				host->tuning_err = -EAGAIN;
10795b742232SYangbo Lu 		}
10805b742232SYangbo Lu 
108122dc132dSYangbo Lu 		/* If HW tuning fails and triggers erratum,
108222dc132dSYangbo Lu 		 * try workaround.
108322dc132dSYangbo Lu 		 */
108422dc132dSYangbo Lu 		ret = host->tuning_err;
108522dc132dSYangbo Lu 		if (ret == -EAGAIN &&
108622dc132dSYangbo Lu 		    (esdhc->quirk_tuning_erratum_type1 ||
108722dc132dSYangbo Lu 		     esdhc->quirk_tuning_erratum_type2)) {
108822dc132dSYangbo Lu 			/* Recover HS400 tuning flag */
108922dc132dSYangbo Lu 			if (hs400_tuning)
109022dc132dSYangbo Lu 				host->flags |= SDHCI_HS400_TUNING;
109122dc132dSYangbo Lu 			pr_info("%s: Hold on to use fixed sampling clock. Try SW tuning!\n",
109222dc132dSYangbo Lu 				mmc_hostname(mmc));
109322dc132dSYangbo Lu 			/* Do SW tuning */
109422dc132dSYangbo Lu 			esdhc_prepare_sw_tuning(host, &window_start,
109522dc132dSYangbo Lu 						&window_end);
109622dc132dSYangbo Lu 			ret = esdhc_execute_sw_tuning(mmc, opcode,
109722dc132dSYangbo Lu 						      window_start,
109822dc132dSYangbo Lu 						      window_end);
109922dc132dSYangbo Lu 			if (ret)
110022dc132dSYangbo Lu 				break;
110122dc132dSYangbo Lu 
110222dc132dSYangbo Lu 			/* Retry both HW/SW tuning with reduced clock. */
110322dc132dSYangbo Lu 			ret = host->tuning_err;
110422dc132dSYangbo Lu 			if (ret == -EAGAIN && retries) {
110522dc132dSYangbo Lu 				/* Recover HS400 tuning flag */
110622dc132dSYangbo Lu 				if (hs400_tuning)
110722dc132dSYangbo Lu 					host->flags |= SDHCI_HS400_TUNING;
110822dc132dSYangbo Lu 
110922dc132dSYangbo Lu 				clk = host->max_clk / (esdhc->div_ratio + 1);
111022dc132dSYangbo Lu 				esdhc_of_set_clock(host, clk);
111122dc132dSYangbo Lu 				pr_info("%s: Hold on to use fixed sampling clock. Try tuning with reduced clock!\n",
111222dc132dSYangbo Lu 					mmc_hostname(mmc));
111322dc132dSYangbo Lu 			} else {
111422dc132dSYangbo Lu 				break;
111522dc132dSYangbo Lu 			}
111622dc132dSYangbo Lu 		} else {
111722dc132dSYangbo Lu 			break;
111822dc132dSYangbo Lu 		}
111922dc132dSYangbo Lu 	} while (retries--);
112022dc132dSYangbo Lu 
112122dc132dSYangbo Lu 	if (ret) {
112222dc132dSYangbo Lu 		esdhc_tuning_block_enable(host, false);
112322dc132dSYangbo Lu 	} else if (hs400_tuning) {
112454e08d9aSYangbo Lu 		val = sdhci_readl(host, ESDHC_SDTIMNGCTL);
112554e08d9aSYangbo Lu 		val |= ESDHC_FLW_CTL_BG;
112654e08d9aSYangbo Lu 		sdhci_writel(host, val, ESDHC_SDTIMNGCTL);
112754e08d9aSYangbo Lu 	}
112854e08d9aSYangbo Lu 
112954e08d9aSYangbo Lu 	return ret;
113054e08d9aSYangbo Lu }
113154e08d9aSYangbo Lu 
113254e08d9aSYangbo Lu static void esdhc_set_uhs_signaling(struct sdhci_host *host,
113354e08d9aSYangbo Lu 				   unsigned int timing)
113454e08d9aSYangbo Lu {
113554e08d9aSYangbo Lu 	if (timing == MMC_TIMING_MMC_HS400)
113654e08d9aSYangbo Lu 		esdhc_tuning_block_enable(host, true);
113754e08d9aSYangbo Lu 	else
113854e08d9aSYangbo Lu 		sdhci_set_uhs_signaling(host, timing);
1139ba49cbd0Syangbo lu }
1140ba49cbd0Syangbo lu 
1141b214fe59SYinbo Zhu static u32 esdhc_irq(struct sdhci_host *host, u32 intmask)
1142b214fe59SYinbo Zhu {
1143b214fe59SYinbo Zhu 	u32 command;
1144b214fe59SYinbo Zhu 
1145b214fe59SYinbo Zhu 	if (of_find_compatible_node(NULL, NULL,
1146b214fe59SYinbo Zhu 				"fsl,p2020-esdhc")) {
1147b214fe59SYinbo Zhu 		command = SDHCI_GET_CMD(sdhci_readw(host,
1148b214fe59SYinbo Zhu 					SDHCI_COMMAND));
1149b214fe59SYinbo Zhu 		if (command == MMC_WRITE_MULTIPLE_BLOCK &&
1150b214fe59SYinbo Zhu 				sdhci_readw(host, SDHCI_BLOCK_COUNT) &&
1151b214fe59SYinbo Zhu 				intmask & SDHCI_INT_DATA_END) {
1152b214fe59SYinbo Zhu 			intmask &= ~SDHCI_INT_DATA_END;
1153b214fe59SYinbo Zhu 			sdhci_writel(host, SDHCI_INT_DATA_END,
1154b214fe59SYinbo Zhu 					SDHCI_INT_STATUS);
1155b214fe59SYinbo Zhu 		}
1156b214fe59SYinbo Zhu 	}
1157b214fe59SYinbo Zhu 	return intmask;
1158b214fe59SYinbo Zhu }
1159b214fe59SYinbo Zhu 
11609e48b336SUlf Hansson #ifdef CONFIG_PM_SLEEP
1161723f7924SRussell King static u32 esdhc_proctl;
1162723f7924SRussell King static int esdhc_of_suspend(struct device *dev)
1163723f7924SRussell King {
1164723f7924SRussell King 	struct sdhci_host *host = dev_get_drvdata(dev);
1165723f7924SRussell King 
1166f4932cfdSyangbo lu 	esdhc_proctl = sdhci_readl(host, SDHCI_HOST_CONTROL);
1167723f7924SRussell King 
1168d38dcad4SAdrian Hunter 	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
1169d38dcad4SAdrian Hunter 		mmc_retune_needed(host->mmc);
1170d38dcad4SAdrian Hunter 
1171723f7924SRussell King 	return sdhci_suspend_host(host);
1172723f7924SRussell King }
1173723f7924SRussell King 
117406732b84SUlf Hansson static int esdhc_of_resume(struct device *dev)
1175723f7924SRussell King {
1176723f7924SRussell King 	struct sdhci_host *host = dev_get_drvdata(dev);
1177723f7924SRussell King 	int ret = sdhci_resume_host(host);
1178723f7924SRussell King 
1179723f7924SRussell King 	if (ret == 0) {
1180723f7924SRussell King 		/* Isn't this already done by sdhci_resume_host() ? --rmk */
1181723f7924SRussell King 		esdhc_of_enable_dma(host);
1182f4932cfdSyangbo lu 		sdhci_writel(host, esdhc_proctl, SDHCI_HOST_CONTROL);
1183723f7924SRussell King 	}
1184723f7924SRussell King 	return ret;
1185723f7924SRussell King }
1186723f7924SRussell King #endif
1187723f7924SRussell King 
11889e48b336SUlf Hansson static SIMPLE_DEV_PM_OPS(esdhc_of_dev_pm_ops,
11899e48b336SUlf Hansson 			esdhc_of_suspend,
11909e48b336SUlf Hansson 			esdhc_of_resume);
11919e48b336SUlf Hansson 
1192f4932cfdSyangbo lu static const struct sdhci_ops sdhci_esdhc_be_ops = {
1193f4932cfdSyangbo lu 	.read_l = esdhc_be_readl,
1194f4932cfdSyangbo lu 	.read_w = esdhc_be_readw,
1195f4932cfdSyangbo lu 	.read_b = esdhc_be_readb,
1196f4932cfdSyangbo lu 	.write_l = esdhc_be_writel,
1197f4932cfdSyangbo lu 	.write_w = esdhc_be_writew,
1198f4932cfdSyangbo lu 	.write_b = esdhc_be_writeb,
1199f4932cfdSyangbo lu 	.set_clock = esdhc_of_set_clock,
1200f4932cfdSyangbo lu 	.enable_dma = esdhc_of_enable_dma,
1201f4932cfdSyangbo lu 	.get_max_clock = esdhc_of_get_max_clock,
1202f4932cfdSyangbo lu 	.get_min_clock = esdhc_of_get_min_clock,
1203f4932cfdSyangbo lu 	.adma_workaround = esdhc_of_adma_workaround,
1204f4932cfdSyangbo lu 	.set_bus_width = esdhc_pltfm_set_bus_width,
1205f4932cfdSyangbo lu 	.reset = esdhc_reset,
120654e08d9aSYangbo Lu 	.set_uhs_signaling = esdhc_set_uhs_signaling,
1207b214fe59SYinbo Zhu 	.irq = esdhc_irq,
1208f4932cfdSyangbo lu };
1209f4932cfdSyangbo lu 
1210f4932cfdSyangbo lu static const struct sdhci_ops sdhci_esdhc_le_ops = {
1211f4932cfdSyangbo lu 	.read_l = esdhc_le_readl,
1212f4932cfdSyangbo lu 	.read_w = esdhc_le_readw,
1213f4932cfdSyangbo lu 	.read_b = esdhc_le_readb,
1214f4932cfdSyangbo lu 	.write_l = esdhc_le_writel,
1215f4932cfdSyangbo lu 	.write_w = esdhc_le_writew,
1216f4932cfdSyangbo lu 	.write_b = esdhc_le_writeb,
1217f4932cfdSyangbo lu 	.set_clock = esdhc_of_set_clock,
1218f4932cfdSyangbo lu 	.enable_dma = esdhc_of_enable_dma,
1219f4932cfdSyangbo lu 	.get_max_clock = esdhc_of_get_max_clock,
1220f4932cfdSyangbo lu 	.get_min_clock = esdhc_of_get_min_clock,
1221f4932cfdSyangbo lu 	.adma_workaround = esdhc_of_adma_workaround,
1222f4932cfdSyangbo lu 	.set_bus_width = esdhc_pltfm_set_bus_width,
1223f4932cfdSyangbo lu 	.reset = esdhc_reset,
122454e08d9aSYangbo Lu 	.set_uhs_signaling = esdhc_set_uhs_signaling,
1225b214fe59SYinbo Zhu 	.irq = esdhc_irq,
1226f4932cfdSyangbo lu };
1227f4932cfdSyangbo lu 
1228f4932cfdSyangbo lu static const struct sdhci_pltfm_data sdhci_esdhc_be_pdata = {
1229e9acc77dSyangbo lu 	.quirks = ESDHC_DEFAULT_QUIRKS |
1230e9acc77dSyangbo lu #ifdef CONFIG_PPC
1231e9acc77dSyangbo lu 		  SDHCI_QUIRK_BROKEN_CARD_DETECTION |
1232e9acc77dSyangbo lu #endif
1233e9acc77dSyangbo lu 		  SDHCI_QUIRK_NO_CARD_NO_RESET |
1234e9acc77dSyangbo lu 		  SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
1235f4932cfdSyangbo lu 	.ops = &sdhci_esdhc_be_ops,
12367657c3a7SAlbert Herranz };
123738576af1SShawn Guo 
1238f4932cfdSyangbo lu static const struct sdhci_pltfm_data sdhci_esdhc_le_pdata = {
1239e9acc77dSyangbo lu 	.quirks = ESDHC_DEFAULT_QUIRKS |
1240e9acc77dSyangbo lu 		  SDHCI_QUIRK_NO_CARD_NO_RESET |
1241e9acc77dSyangbo lu 		  SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
1242f4932cfdSyangbo lu 	.ops = &sdhci_esdhc_le_ops,
1243f4932cfdSyangbo lu };
1244f4932cfdSyangbo lu 
1245151ede40Syangbo lu static struct soc_device_attribute soc_incorrect_hostver[] = {
1246151ede40Syangbo lu 	{ .family = "QorIQ T4240", .revision = "1.0", },
1247151ede40Syangbo lu 	{ .family = "QorIQ T4240", .revision = "2.0", },
1248151ede40Syangbo lu 	{ },
1249151ede40Syangbo lu };
1250151ede40Syangbo lu 
12516079e63cSYangbo Lu static struct soc_device_attribute soc_fixup_sdhc_clkdivs[] = {
12526079e63cSYangbo Lu 	{ .family = "QorIQ LX2160A", .revision = "1.0", },
12538e9a6919SYinbo Zhu 	{ .family = "QorIQ LX2160A", .revision = "2.0", },
12545f3ad196SYinbo Zhu 	{ .family = "QorIQ LS1028A", .revision = "1.0", },
12556079e63cSYangbo Lu 	{ },
12566079e63cSYangbo Lu };
12576079e63cSYangbo Lu 
125848e304ccSYangbo Lu static struct soc_device_attribute soc_unreliable_pulse_detection[] = {
125948e304ccSYangbo Lu 	{ .family = "QorIQ LX2160A", .revision = "1.0", },
126048e304ccSYangbo Lu 	{ },
126148e304ccSYangbo Lu };
126248e304ccSYangbo Lu 
1263f4932cfdSyangbo lu static void esdhc_init(struct platform_device *pdev, struct sdhci_host *host)
1264f4932cfdSyangbo lu {
126567fdfbdfSyinbo.zhu 	const struct of_device_id *match;
1266f4932cfdSyangbo lu 	struct sdhci_pltfm_host *pltfm_host;
1267f4932cfdSyangbo lu 	struct sdhci_esdhc *esdhc;
126819c3a0efSyangbo lu 	struct device_node *np;
126919c3a0efSyangbo lu 	struct clk *clk;
127019c3a0efSyangbo lu 	u32 val;
1271f4932cfdSyangbo lu 	u16 host_ver;
1272f4932cfdSyangbo lu 
1273f4932cfdSyangbo lu 	pltfm_host = sdhci_priv(host);
12748605e7aeSJisheng Zhang 	esdhc = sdhci_pltfm_priv(pltfm_host);
1275f4932cfdSyangbo lu 
1276f4932cfdSyangbo lu 	host_ver = sdhci_readw(host, SDHCI_HOST_VERSION);
1277f4932cfdSyangbo lu 	esdhc->vendor_ver = (host_ver & SDHCI_VENDOR_VER_MASK) >>
1278f4932cfdSyangbo lu 			     SDHCI_VENDOR_VER_SHIFT;
1279f4932cfdSyangbo lu 	esdhc->spec_ver = host_ver & SDHCI_SPEC_VER_MASK;
1280151ede40Syangbo lu 	if (soc_device_match(soc_incorrect_hostver))
1281151ede40Syangbo lu 		esdhc->quirk_incorrect_hostver = true;
1282151ede40Syangbo lu 	else
1283151ede40Syangbo lu 		esdhc->quirk_incorrect_hostver = false;
128419c3a0efSyangbo lu 
12856079e63cSYangbo Lu 	if (soc_device_match(soc_fixup_sdhc_clkdivs))
12866079e63cSYangbo Lu 		esdhc->quirk_limited_clk_division = true;
12876079e63cSYangbo Lu 	else
12886079e63cSYangbo Lu 		esdhc->quirk_limited_clk_division = false;
12896079e63cSYangbo Lu 
129048e304ccSYangbo Lu 	if (soc_device_match(soc_unreliable_pulse_detection))
129148e304ccSYangbo Lu 		esdhc->quirk_unreliable_pulse_detection = true;
129248e304ccSYangbo Lu 	else
129348e304ccSYangbo Lu 		esdhc->quirk_unreliable_pulse_detection = false;
129448e304ccSYangbo Lu 
129567fdfbdfSyinbo.zhu 	match = of_match_node(sdhci_esdhc_of_match, pdev->dev.of_node);
129667fdfbdfSyinbo.zhu 	if (match)
129767fdfbdfSyinbo.zhu 		esdhc->clk_fixup = match->data;
129819c3a0efSyangbo lu 	np = pdev->dev.of_node;
1299f667216cSYangbo Lu 
1300f667216cSYangbo Lu 	if (of_device_is_compatible(np, "fsl,p2020-esdhc"))
1301f667216cSYangbo Lu 		esdhc->quirk_delay_before_data_reset = true;
1302f667216cSYangbo Lu 
130319c3a0efSyangbo lu 	clk = of_clk_get(np, 0);
130419c3a0efSyangbo lu 	if (!IS_ERR(clk)) {
130519c3a0efSyangbo lu 		/*
130619c3a0efSyangbo lu 		 * esdhc->peripheral_clock would be assigned with a value
130719c3a0efSyangbo lu 		 * which is eSDHC base clock when use periperal clock.
1308791463baSYangbo Lu 		 * For some platforms, the clock value got by common clk
1309791463baSYangbo Lu 		 * API is peripheral clock while the eSDHC base clock is
1310791463baSYangbo Lu 		 * 1/2 peripheral clock.
131119c3a0efSyangbo lu 		 */
1312791463baSYangbo Lu 		if (of_device_is_compatible(np, "fsl,ls1046a-esdhc") ||
131366a83febSYangbo Lu 		    of_device_is_compatible(np, "fsl,ls1028a-esdhc") ||
131466a83febSYangbo Lu 		    of_device_is_compatible(np, "fsl,ls1088a-esdhc"))
131519c3a0efSyangbo lu 			esdhc->peripheral_clock = clk_get_rate(clk) / 2;
131619c3a0efSyangbo lu 		else
131719c3a0efSyangbo lu 			esdhc->peripheral_clock = clk_get_rate(clk);
131819c3a0efSyangbo lu 
131919c3a0efSyangbo lu 		clk_put(clk);
132019c3a0efSyangbo lu 	}
132119c3a0efSyangbo lu 
132219c3a0efSyangbo lu 	if (esdhc->peripheral_clock) {
132319c3a0efSyangbo lu 		esdhc_clock_enable(host, false);
132419c3a0efSyangbo lu 		val = sdhci_readl(host, ESDHC_DMA_SYSCTL);
132519c3a0efSyangbo lu 		val |= ESDHC_PERIPHERAL_CLK_SEL;
132619c3a0efSyangbo lu 		sdhci_writel(host, val, ESDHC_DMA_SYSCTL);
132719c3a0efSyangbo lu 		esdhc_clock_enable(host, true);
132819c3a0efSyangbo lu 	}
1329f4932cfdSyangbo lu }
1330f4932cfdSyangbo lu 
133154e08d9aSYangbo Lu static int esdhc_hs400_prepare_ddr(struct mmc_host *mmc)
133254e08d9aSYangbo Lu {
133354e08d9aSYangbo Lu 	esdhc_tuning_block_enable(mmc_priv(mmc), false);
133454e08d9aSYangbo Lu 	return 0;
133554e08d9aSYangbo Lu }
133654e08d9aSYangbo Lu 
1337c3be1efdSBill Pemberton static int sdhci_esdhc_probe(struct platform_device *pdev)
133838576af1SShawn Guo {
133966b50a00SOded Gabbay 	struct sdhci_host *host;
1340dcaff04dSOded Gabbay 	struct device_node *np;
13411ef5e49eSyangbo lu 	struct sdhci_pltfm_host *pltfm_host;
13421ef5e49eSyangbo lu 	struct sdhci_esdhc *esdhc;
134366b50a00SOded Gabbay 	int ret;
134466b50a00SOded Gabbay 
1345f4932cfdSyangbo lu 	np = pdev->dev.of_node;
1346f4932cfdSyangbo lu 
1347150d4240SJulia Lawall 	if (of_property_read_bool(np, "little-endian"))
13488605e7aeSJisheng Zhang 		host = sdhci_pltfm_init(pdev, &sdhci_esdhc_le_pdata,
13498605e7aeSJisheng Zhang 					sizeof(struct sdhci_esdhc));
1350f4932cfdSyangbo lu 	else
13518605e7aeSJisheng Zhang 		host = sdhci_pltfm_init(pdev, &sdhci_esdhc_be_pdata,
13528605e7aeSJisheng Zhang 					sizeof(struct sdhci_esdhc));
1353f4932cfdSyangbo lu 
135466b50a00SOded Gabbay 	if (IS_ERR(host))
135566b50a00SOded Gabbay 		return PTR_ERR(host);
135666b50a00SOded Gabbay 
1357ea35645aSyangbo lu 	host->mmc_host_ops.start_signal_voltage_switch =
1358ea35645aSyangbo lu 		esdhc_signal_voltage_switch;
1359ba49cbd0Syangbo lu 	host->mmc_host_ops.execute_tuning = esdhc_execute_tuning;
136054e08d9aSYangbo Lu 	host->mmc_host_ops.hs400_prepare_ddr = esdhc_hs400_prepare_ddr;
13616b236f37Syangbo lu 	host->tuning_delay = 1;
1362ea35645aSyangbo lu 
1363f4932cfdSyangbo lu 	esdhc_init(pdev, host);
1364f4932cfdSyangbo lu 
136566b50a00SOded Gabbay 	sdhci_get_of_property(pdev);
136666b50a00SOded Gabbay 
13671ef5e49eSyangbo lu 	pltfm_host = sdhci_priv(host);
13688605e7aeSJisheng Zhang 	esdhc = sdhci_pltfm_priv(pltfm_host);
136922dc132dSYangbo Lu 	if (soc_device_match(soc_tuning_erratum_type1))
137022dc132dSYangbo Lu 		esdhc->quirk_tuning_erratum_type1 = true;
1371b1f378abSYinbo Zhu 	else
137222dc132dSYangbo Lu 		esdhc->quirk_tuning_erratum_type1 = false;
137322dc132dSYangbo Lu 
137422dc132dSYangbo Lu 	if (soc_device_match(soc_tuning_erratum_type2))
137522dc132dSYangbo Lu 		esdhc->quirk_tuning_erratum_type2 = true;
137622dc132dSYangbo Lu 	else
137722dc132dSYangbo Lu 		esdhc->quirk_tuning_erratum_type2 = false;
1378b1f378abSYinbo Zhu 
13791ef5e49eSyangbo lu 	if (esdhc->vendor_ver == VENDOR_V_22)
13801ef5e49eSyangbo lu 		host->quirks2 |= SDHCI_QUIRK2_HOST_NO_CMD23;
13811ef5e49eSyangbo lu 
13821ef5e49eSyangbo lu 	if (esdhc->vendor_ver > VENDOR_V_22)
13831ef5e49eSyangbo lu 		host->quirks &= ~SDHCI_QUIRK_NO_BUSY_IRQ;
13841ef5e49eSyangbo lu 
138505cb6b2aSYinbo Zhu 	if (of_find_compatible_node(NULL, NULL, "fsl,p2020-esdhc")) {
1386fe0acab4SYangbo Lu 		host->quirks |= SDHCI_QUIRK_RESET_AFTER_REQUEST;
1387fe0acab4SYangbo Lu 		host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
138805cb6b2aSYinbo Zhu 	}
1389a46e4271SYinbo Zhu 
139074fd5e30SYangbo Lu 	if (of_device_is_compatible(np, "fsl,p5040-esdhc") ||
139174fd5e30SYangbo Lu 	    of_device_is_compatible(np, "fsl,p5020-esdhc") ||
139274fd5e30SYangbo Lu 	    of_device_is_compatible(np, "fsl,p4080-esdhc") ||
139374fd5e30SYangbo Lu 	    of_device_is_compatible(np, "fsl,p1020-esdhc") ||
1394e9acc77dSyangbo lu 	    of_device_is_compatible(np, "fsl,t1040-esdhc"))
139574fd5e30SYangbo Lu 		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
139674fd5e30SYangbo Lu 
1397a22950c8Syangbo lu 	if (of_device_is_compatible(np, "fsl,ls1021a-esdhc"))
1398a22950c8Syangbo lu 		host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
1399a22950c8Syangbo lu 
14001f1929f3SYangbo Lu 	esdhc->quirk_ignore_data_inhibit = false;
1401dcaff04dSOded Gabbay 	if (of_device_is_compatible(np, "fsl,p2020-esdhc")) {
1402dcaff04dSOded Gabbay 		/*
1403dcaff04dSOded Gabbay 		 * Freescale messed up with P2020 as it has a non-standard
1404dcaff04dSOded Gabbay 		 * host control register
1405dcaff04dSOded Gabbay 		 */
1406dcaff04dSOded Gabbay 		host->quirks2 |= SDHCI_QUIRK2_BROKEN_HOST_CONTROL;
14071f1929f3SYangbo Lu 		esdhc->quirk_ignore_data_inhibit = true;
1408dcaff04dSOded Gabbay 	}
1409dcaff04dSOded Gabbay 
141066b50a00SOded Gabbay 	/* call to generic mmc_of_parse to support additional capabilities */
1411f0991408SUlf Hansson 	ret = mmc_of_parse(host->mmc);
1412f0991408SUlf Hansson 	if (ret)
1413f0991408SUlf Hansson 		goto err;
1414f0991408SUlf Hansson 
1415490104acSHaijun Zhang 	mmc_of_parse_voltage(np, &host->ocr_mask);
141666b50a00SOded Gabbay 
141766b50a00SOded Gabbay 	ret = sdhci_add_host(host);
141866b50a00SOded Gabbay 	if (ret)
1419f0991408SUlf Hansson 		goto err;
142066b50a00SOded Gabbay 
1421f0991408SUlf Hansson 	return 0;
1422f0991408SUlf Hansson  err:
1423f0991408SUlf Hansson 	sdhci_pltfm_free(pdev);
142466b50a00SOded Gabbay 	return ret;
142538576af1SShawn Guo }
142638576af1SShawn Guo 
142738576af1SShawn Guo static struct platform_driver sdhci_esdhc_driver = {
142838576af1SShawn Guo 	.driver = {
142938576af1SShawn Guo 		.name = "sdhci-esdhc",
143038576af1SShawn Guo 		.of_match_table = sdhci_esdhc_of_match,
14319e48b336SUlf Hansson 		.pm = &esdhc_of_dev_pm_ops,
143238576af1SShawn Guo 	},
143338576af1SShawn Guo 	.probe = sdhci_esdhc_probe,
1434caebcae9SKevin Hao 	.remove = sdhci_pltfm_unregister,
143538576af1SShawn Guo };
143638576af1SShawn Guo 
1437d1f81a64SAxel Lin module_platform_driver(sdhci_esdhc_driver);
143838576af1SShawn Guo 
143938576af1SShawn Guo MODULE_DESCRIPTION("SDHCI OF driver for Freescale MPC eSDHC");
144038576af1SShawn Guo MODULE_AUTHOR("Xiaobo Xie <X.Xie@freescale.com>, "
144138576af1SShawn Guo 	      "Anton Vorontsov <avorontsov@ru.mvista.com>");
144238576af1SShawn Guo MODULE_LICENSE("GPL v2");
1443