xref: /linux/drivers/mmc/host/omap.c (revision a1ff5a7d78a036d6c2178ee5acd6ba4946243800)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21c6a0718SPierre Ossman /*
370f10482SPierre Ossman  *  linux/drivers/mmc/host/omap.c
41c6a0718SPierre Ossman  *
51c6a0718SPierre Ossman  *  Copyright (C) 2004 Nokia Corporation
6d36b6910SAl Viro  *  Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
71c6a0718SPierre Ossman  *  Misc hacks here and there by Tony Lindgren <tony@atomide.com>
81c6a0718SPierre Ossman  *  Other hacks (DMA, SD, etc) by David Brownell
91c6a0718SPierre Ossman  */
101c6a0718SPierre Ossman 
111c6a0718SPierre Ossman #include <linux/module.h>
121c6a0718SPierre Ossman #include <linux/moduleparam.h>
131c6a0718SPierre Ossman #include <linux/init.h>
141c6a0718SPierre Ossman #include <linux/ioport.h>
151c6a0718SPierre Ossman #include <linux/platform_device.h>
161c6a0718SPierre Ossman #include <linux/interrupt.h>
173451c067SRussell King #include <linux/dmaengine.h>
181c6a0718SPierre Ossman #include <linux/dma-mapping.h>
191c6a0718SPierre Ossman #include <linux/delay.h>
201c6a0718SPierre Ossman #include <linux/spinlock.h>
211c6a0718SPierre Ossman #include <linux/timer.h>
229cb238c0STony Lindgren #include <linux/of.h>
231c6a0718SPierre Ossman #include <linux/mmc/host.h>
241c6a0718SPierre Ossman #include <linux/mmc/card.h>
25b13d1f0fSJarkko Nikula #include <linux/mmc/mmc.h>
261c6a0718SPierre Ossman #include <linux/clk.h>
2745711f1aSJens Axboe #include <linux/scatterlist.h>
285a0e3ad6STejun Heo #include <linux/slab.h>
29e519f0bbSLinus Walleij #include <linux/gpio/consumer.h>
3068f39e74STony Lindgren #include <linux/platform_data/mmc-omap.h>
31*921c87baSAllen Pais #include <linux/workqueue.h>
321c6a0718SPierre Ossman 
331c6a0718SPierre Ossman 
341c6a0718SPierre Ossman #define	OMAP_MMC_REG_CMD	0x00
350e950fa6SMarek Belisko #define	OMAP_MMC_REG_ARGL	0x01
360e950fa6SMarek Belisko #define	OMAP_MMC_REG_ARGH	0x02
370e950fa6SMarek Belisko #define	OMAP_MMC_REG_CON	0x03
380e950fa6SMarek Belisko #define	OMAP_MMC_REG_STAT	0x04
390e950fa6SMarek Belisko #define	OMAP_MMC_REG_IE		0x05
400e950fa6SMarek Belisko #define	OMAP_MMC_REG_CTO	0x06
410e950fa6SMarek Belisko #define	OMAP_MMC_REG_DTO	0x07
420e950fa6SMarek Belisko #define	OMAP_MMC_REG_DATA	0x08
430e950fa6SMarek Belisko #define	OMAP_MMC_REG_BLEN	0x09
440e950fa6SMarek Belisko #define	OMAP_MMC_REG_NBLK	0x0a
450e950fa6SMarek Belisko #define	OMAP_MMC_REG_BUF	0x0b
460e950fa6SMarek Belisko #define	OMAP_MMC_REG_SDIO	0x0d
470e950fa6SMarek Belisko #define	OMAP_MMC_REG_REV	0x0f
480e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP0	0x10
490e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP1	0x11
500e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP2	0x12
510e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP3	0x13
520e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP4	0x14
530e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP5	0x15
540e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP6	0x16
550e950fa6SMarek Belisko #define	OMAP_MMC_REG_RSP7	0x17
560e950fa6SMarek Belisko #define	OMAP_MMC_REG_IOSR	0x18
570e950fa6SMarek Belisko #define	OMAP_MMC_REG_SYSC	0x19
580e950fa6SMarek Belisko #define	OMAP_MMC_REG_SYSS	0x1a
591c6a0718SPierre Ossman 
601c6a0718SPierre Ossman #define	OMAP_MMC_STAT_CARD_ERR		(1 << 14)
611c6a0718SPierre Ossman #define	OMAP_MMC_STAT_CARD_IRQ		(1 << 13)
621c6a0718SPierre Ossman #define	OMAP_MMC_STAT_OCR_BUSY		(1 << 12)
631c6a0718SPierre Ossman #define	OMAP_MMC_STAT_A_EMPTY		(1 << 11)
641c6a0718SPierre Ossman #define	OMAP_MMC_STAT_A_FULL		(1 << 10)
651c6a0718SPierre Ossman #define	OMAP_MMC_STAT_CMD_CRC		(1 <<  8)
661c6a0718SPierre Ossman #define	OMAP_MMC_STAT_CMD_TOUT		(1 <<  7)
671c6a0718SPierre Ossman #define	OMAP_MMC_STAT_DATA_CRC		(1 <<  6)
681c6a0718SPierre Ossman #define	OMAP_MMC_STAT_DATA_TOUT		(1 <<  5)
691c6a0718SPierre Ossman #define	OMAP_MMC_STAT_END_BUSY		(1 <<  4)
701c6a0718SPierre Ossman #define	OMAP_MMC_STAT_END_OF_DATA	(1 <<  3)
711c6a0718SPierre Ossman #define	OMAP_MMC_STAT_CARD_BUSY		(1 <<  2)
721c6a0718SPierre Ossman #define	OMAP_MMC_STAT_END_OF_CMD	(1 <<  0)
731c6a0718SPierre Ossman 
7453db20d1STony Lindgren #define mmc_omap7xx()	(host->features & MMC_OMAP7XX)
7553db20d1STony Lindgren #define mmc_omap15xx()	(host->features & MMC_OMAP15XX)
7653db20d1STony Lindgren #define mmc_omap16xx()	(host->features & MMC_OMAP16XX)
7753db20d1STony Lindgren #define MMC_OMAP1_MASK	(MMC_OMAP7XX | MMC_OMAP15XX | MMC_OMAP16XX)
7853db20d1STony Lindgren #define mmc_omap1()	(host->features & MMC_OMAP1_MASK)
7953db20d1STony Lindgren #define mmc_omap2()	(!mmc_omap1())
8053db20d1STony Lindgren 
810e950fa6SMarek Belisko #define OMAP_MMC_REG(host, reg)		(OMAP_MMC_REG_##reg << (host)->reg_shift)
820e950fa6SMarek Belisko #define OMAP_MMC_READ(host, reg)	__raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
830e950fa6SMarek Belisko #define OMAP_MMC_WRITE(host, reg, val)	__raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
841c6a0718SPierre Ossman 
851c6a0718SPierre Ossman /*
861c6a0718SPierre Ossman  * Command types
871c6a0718SPierre Ossman  */
881c6a0718SPierre Ossman #define OMAP_MMC_CMDTYPE_BC	0
891c6a0718SPierre Ossman #define OMAP_MMC_CMDTYPE_BCR	1
901c6a0718SPierre Ossman #define OMAP_MMC_CMDTYPE_AC	2
911c6a0718SPierre Ossman #define OMAP_MMC_CMDTYPE_ADTC	3
921c6a0718SPierre Ossman 
931c6a0718SPierre Ossman #define DRIVER_NAME "mmci-omap"
941c6a0718SPierre Ossman 
951c6a0718SPierre Ossman /* Specifies how often in millisecs to poll for card status changes
961c6a0718SPierre Ossman  * when the cover switch is open */
977584d276SJarkko Lavinen #define OMAP_MMC_COVER_POLL_DELAY	500
981c6a0718SPierre Ossman 
99abfbe5f7SJuha Yrjola struct mmc_omap_host;
100abfbe5f7SJuha Yrjola 
101abfbe5f7SJuha Yrjola struct mmc_omap_slot {
102abfbe5f7SJuha Yrjola 	int			id;
103abfbe5f7SJuha Yrjola 	unsigned int		vdd;
104abfbe5f7SJuha Yrjola 	u16			saved_con;
105abfbe5f7SJuha Yrjola 	u16			bus_mode;
106e8cde625SAaro Koskinen 	u16			power_mode;
107abfbe5f7SJuha Yrjola 	unsigned int		fclk_freq;
108abfbe5f7SJuha Yrjola 
109*921c87baSAllen Pais 	struct work_struct	cover_bh_work;
1107584d276SJarkko Lavinen 	struct timer_list       cover_timer;
1115a0f3f1fSJuha Yrjola 	unsigned		cover_open;
1125a0f3f1fSJuha Yrjola 
113abfbe5f7SJuha Yrjola 	struct mmc_request      *mrq;
114abfbe5f7SJuha Yrjola 	struct mmc_omap_host    *host;
115abfbe5f7SJuha Yrjola 	struct mmc_host		*mmc;
116e519f0bbSLinus Walleij 	struct gpio_desc	*vsd;
117e519f0bbSLinus Walleij 	struct gpio_desc	*vio;
118e519f0bbSLinus Walleij 	struct gpio_desc	*cover;
119abfbe5f7SJuha Yrjola 	struct omap_mmc_slot_data *pdata;
120abfbe5f7SJuha Yrjola };
121abfbe5f7SJuha Yrjola 
1221c6a0718SPierre Ossman struct mmc_omap_host {
1231c6a0718SPierre Ossman 	int			initialized;
1241c6a0718SPierre Ossman 	struct mmc_request *	mrq;
1251c6a0718SPierre Ossman 	struct mmc_command *	cmd;
1261c6a0718SPierre Ossman 	struct mmc_data *	data;
1271c6a0718SPierre Ossman 	struct mmc_host *	mmc;
1281c6a0718SPierre Ossman 	struct device *		dev;
1291c6a0718SPierre Ossman 	unsigned char		id; /* 16xx chips have 2 MMC blocks */
1301c6a0718SPierre Ossman 	struct clk *		iclk;
1311c6a0718SPierre Ossman 	struct clk *		fclk;
1323451c067SRussell King 	struct dma_chan		*dma_rx;
1333451c067SRussell King 	u32			dma_rx_burst;
1343451c067SRussell King 	struct dma_chan		*dma_tx;
1353451c067SRussell King 	u32			dma_tx_burst;
1361c6a0718SPierre Ossman 	void __iomem		*virt_base;
1371c6a0718SPierre Ossman 	unsigned int		phys_base;
1381c6a0718SPierre Ossman 	int			irq;
1391c6a0718SPierre Ossman 	unsigned char		bus_mode;
1400e950fa6SMarek Belisko 	unsigned int		reg_shift;
141e519f0bbSLinus Walleij 	struct gpio_desc	*slot_switch;
1421c6a0718SPierre Ossman 
1430fb4723dSJarkko Lavinen 	struct work_struct	cmd_abort_work;
1440fb4723dSJarkko Lavinen 	unsigned		abort:1;
1450fb4723dSJarkko Lavinen 	struct timer_list	cmd_abort_timer;
146eb1860bcSJarkko Lavinen 
1470f602ec7SJarkko Lavinen 	struct work_struct      slot_release_work;
1480f602ec7SJarkko Lavinen 	struct mmc_omap_slot    *next_slot;
1490f602ec7SJarkko Lavinen 	struct work_struct      send_stop_work;
1500f602ec7SJarkko Lavinen 	struct mmc_data		*stop_data;
1510f602ec7SJarkko Lavinen 
15268cfdeb4SLinus Walleij 	struct sg_mapping_iter	sg_miter;
1531c6a0718SPierre Ossman 	unsigned int		sg_len;
1541c6a0718SPierre Ossman 	u32			total_bytes_left;
1551c6a0718SPierre Ossman 
15653db20d1STony Lindgren 	unsigned		features;
1571c6a0718SPierre Ossman 	unsigned		brs_received:1, dma_done:1;
1581c6a0718SPierre Ossman 	unsigned		dma_in_use:1;
1593451c067SRussell King 	spinlock_t		dma_lock;
1601c6a0718SPierre Ossman 
161abfbe5f7SJuha Yrjola 	struct mmc_omap_slot    *slots[OMAP_MMC_MAX_SLOTS];
162abfbe5f7SJuha Yrjola 	struct mmc_omap_slot    *current_slot;
163abfbe5f7SJuha Yrjola 	spinlock_t              slot_lock;
164abfbe5f7SJuha Yrjola 	wait_queue_head_t       slot_wq;
165abfbe5f7SJuha Yrjola 	int                     nr_slots;
166abfbe5f7SJuha Yrjola 
1670807a9b5SJarkko Lavinen 	struct timer_list       clk_timer;
1680807a9b5SJarkko Lavinen 	spinlock_t		clk_lock;     /* for changing enabled state */
1690807a9b5SJarkko Lavinen 	unsigned int            fclk_enabled:1;
170b01a4f1cSVenkatraman S 	struct workqueue_struct *mmc_omap_wq;
1710807a9b5SJarkko Lavinen 
172abfbe5f7SJuha Yrjola 	struct omap_mmc_platform_data *pdata;
1731c6a0718SPierre Ossman };
1741c6a0718SPierre Ossman 
1750d9ee5b2STejun Heo 
mmc_omap_fclk_offdelay(struct mmc_omap_slot * slot)1767c8ad982SRussell King static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
1770807a9b5SJarkko Lavinen {
1780807a9b5SJarkko Lavinen 	unsigned long tick_ns;
1790807a9b5SJarkko Lavinen 
1800807a9b5SJarkko Lavinen 	if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
18103a16853SAxel Lin 		tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
1820807a9b5SJarkko Lavinen 		ndelay(8 * tick_ns);
1830807a9b5SJarkko Lavinen 	}
1840807a9b5SJarkko Lavinen }
1850807a9b5SJarkko Lavinen 
mmc_omap_fclk_enable(struct mmc_omap_host * host,unsigned int enable)1867c8ad982SRussell King static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
1870807a9b5SJarkko Lavinen {
1880807a9b5SJarkko Lavinen 	unsigned long flags;
1890807a9b5SJarkko Lavinen 
1900807a9b5SJarkko Lavinen 	spin_lock_irqsave(&host->clk_lock, flags);
1910807a9b5SJarkko Lavinen 	if (host->fclk_enabled != enable) {
1920807a9b5SJarkko Lavinen 		host->fclk_enabled = enable;
1930807a9b5SJarkko Lavinen 		if (enable)
1940807a9b5SJarkko Lavinen 			clk_enable(host->fclk);
1950807a9b5SJarkko Lavinen 		else
1960807a9b5SJarkko Lavinen 			clk_disable(host->fclk);
1970807a9b5SJarkko Lavinen 	}
1980807a9b5SJarkko Lavinen 	spin_unlock_irqrestore(&host->clk_lock, flags);
1990807a9b5SJarkko Lavinen }
2000807a9b5SJarkko Lavinen 
mmc_omap_select_slot(struct mmc_omap_slot * slot,int claimed)201abfbe5f7SJuha Yrjola static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
202abfbe5f7SJuha Yrjola {
203abfbe5f7SJuha Yrjola 	struct mmc_omap_host *host = slot->host;
204abfbe5f7SJuha Yrjola 	unsigned long flags;
205abfbe5f7SJuha Yrjola 
206abfbe5f7SJuha Yrjola 	if (claimed)
207abfbe5f7SJuha Yrjola 		goto no_claim;
208abfbe5f7SJuha Yrjola 	spin_lock_irqsave(&host->slot_lock, flags);
209abfbe5f7SJuha Yrjola 	while (host->mmc != NULL) {
210abfbe5f7SJuha Yrjola 		spin_unlock_irqrestore(&host->slot_lock, flags);
211abfbe5f7SJuha Yrjola 		wait_event(host->slot_wq, host->mmc == NULL);
212abfbe5f7SJuha Yrjola 		spin_lock_irqsave(&host->slot_lock, flags);
213abfbe5f7SJuha Yrjola 	}
214abfbe5f7SJuha Yrjola 	host->mmc = slot->mmc;
215abfbe5f7SJuha Yrjola 	spin_unlock_irqrestore(&host->slot_lock, flags);
216abfbe5f7SJuha Yrjola no_claim:
2170807a9b5SJarkko Lavinen 	del_timer(&host->clk_timer);
2180807a9b5SJarkko Lavinen 	if (host->current_slot != slot || !claimed)
2190807a9b5SJarkko Lavinen 		mmc_omap_fclk_offdelay(host->current_slot);
2200807a9b5SJarkko Lavinen 
221abfbe5f7SJuha Yrjola 	if (host->current_slot != slot) {
2220807a9b5SJarkko Lavinen 		OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
223e519f0bbSLinus Walleij 		if (host->slot_switch)
224e519f0bbSLinus Walleij 			/*
225e519f0bbSLinus Walleij 			 * With two slots and a simple GPIO switch, setting
226e519f0bbSLinus Walleij 			 * the GPIO to 0 selects slot ID 0, setting it to 1
227e519f0bbSLinus Walleij 			 * selects slot ID 1.
228e519f0bbSLinus Walleij 			 */
229e519f0bbSLinus Walleij 			gpiod_set_value(host->slot_switch, slot->id);
230abfbe5f7SJuha Yrjola 		host->current_slot = slot;
231abfbe5f7SJuha Yrjola 	}
232abfbe5f7SJuha Yrjola 
2330807a9b5SJarkko Lavinen 	if (claimed) {
2340807a9b5SJarkko Lavinen 		mmc_omap_fclk_enable(host, 1);
2350807a9b5SJarkko Lavinen 
236abfbe5f7SJuha Yrjola 		/* Doing the dummy read here seems to work around some bug
237abfbe5f7SJuha Yrjola 		 * at least in OMAP24xx silicon where the command would not
238abfbe5f7SJuha Yrjola 		 * start after writing the CMD register. Sigh. */
239abfbe5f7SJuha Yrjola 		OMAP_MMC_READ(host, CON);
240abfbe5f7SJuha Yrjola 
241abfbe5f7SJuha Yrjola 		OMAP_MMC_WRITE(host, CON, slot->saved_con);
2420807a9b5SJarkko Lavinen 	} else
2430807a9b5SJarkko Lavinen 		mmc_omap_fclk_enable(host, 0);
244abfbe5f7SJuha Yrjola }
245abfbe5f7SJuha Yrjola 
246abfbe5f7SJuha Yrjola static void mmc_omap_start_request(struct mmc_omap_host *host,
247abfbe5f7SJuha Yrjola 				   struct mmc_request *req);
248abfbe5f7SJuha Yrjola 
mmc_omap_slot_release_work(struct work_struct * work)2490f602ec7SJarkko Lavinen static void mmc_omap_slot_release_work(struct work_struct *work)
2500f602ec7SJarkko Lavinen {
2510f602ec7SJarkko Lavinen 	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
2520f602ec7SJarkko Lavinen 						  slot_release_work);
2530f602ec7SJarkko Lavinen 	struct mmc_omap_slot *next_slot = host->next_slot;
2540f602ec7SJarkko Lavinen 	struct mmc_request *rq;
2550f602ec7SJarkko Lavinen 
2560f602ec7SJarkko Lavinen 	host->next_slot = NULL;
2570f602ec7SJarkko Lavinen 	mmc_omap_select_slot(next_slot, 1);
2580f602ec7SJarkko Lavinen 
2590f602ec7SJarkko Lavinen 	rq = next_slot->mrq;
2600f602ec7SJarkko Lavinen 	next_slot->mrq = NULL;
2610f602ec7SJarkko Lavinen 	mmc_omap_start_request(host, rq);
2620f602ec7SJarkko Lavinen }
2630f602ec7SJarkko Lavinen 
mmc_omap_release_slot(struct mmc_omap_slot * slot,int clk_enabled)2640807a9b5SJarkko Lavinen static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
265abfbe5f7SJuha Yrjola {
266abfbe5f7SJuha Yrjola 	struct mmc_omap_host *host = slot->host;
267abfbe5f7SJuha Yrjola 	unsigned long flags;
268abfbe5f7SJuha Yrjola 	int i;
269abfbe5f7SJuha Yrjola 
270abfbe5f7SJuha Yrjola 	BUG_ON(slot == NULL || host->mmc == NULL);
2710807a9b5SJarkko Lavinen 
2720807a9b5SJarkko Lavinen 	if (clk_enabled)
2730807a9b5SJarkko Lavinen 		/* Keeps clock running for at least 8 cycles on valid freq */
2740807a9b5SJarkko Lavinen 		mod_timer(&host->clk_timer, jiffies  + HZ/10);
2750807a9b5SJarkko Lavinen 	else {
2760807a9b5SJarkko Lavinen 		del_timer(&host->clk_timer);
2770807a9b5SJarkko Lavinen 		mmc_omap_fclk_offdelay(slot);
2780807a9b5SJarkko Lavinen 		mmc_omap_fclk_enable(host, 0);
2790807a9b5SJarkko Lavinen 	}
280abfbe5f7SJuha Yrjola 
281abfbe5f7SJuha Yrjola 	spin_lock_irqsave(&host->slot_lock, flags);
282abfbe5f7SJuha Yrjola 	/* Check for any pending requests */
283abfbe5f7SJuha Yrjola 	for (i = 0; i < host->nr_slots; i++) {
284abfbe5f7SJuha Yrjola 		struct mmc_omap_slot *new_slot;
285abfbe5f7SJuha Yrjola 
286abfbe5f7SJuha Yrjola 		if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
287abfbe5f7SJuha Yrjola 			continue;
288abfbe5f7SJuha Yrjola 
2890f602ec7SJarkko Lavinen 		BUG_ON(host->next_slot != NULL);
290abfbe5f7SJuha Yrjola 		new_slot = host->slots[i];
291abfbe5f7SJuha Yrjola 		/* The current slot should not have a request in queue */
292abfbe5f7SJuha Yrjola 		BUG_ON(new_slot == host->current_slot);
293abfbe5f7SJuha Yrjola 
2940f602ec7SJarkko Lavinen 		host->next_slot = new_slot;
295abfbe5f7SJuha Yrjola 		host->mmc = new_slot->mmc;
296abfbe5f7SJuha Yrjola 		spin_unlock_irqrestore(&host->slot_lock, flags);
297b01a4f1cSVenkatraman S 		queue_work(host->mmc_omap_wq, &host->slot_release_work);
298abfbe5f7SJuha Yrjola 		return;
299abfbe5f7SJuha Yrjola 	}
300abfbe5f7SJuha Yrjola 
301abfbe5f7SJuha Yrjola 	host->mmc = NULL;
302abfbe5f7SJuha Yrjola 	wake_up(&host->slot_wq);
303abfbe5f7SJuha Yrjola 	spin_unlock_irqrestore(&host->slot_lock, flags);
304abfbe5f7SJuha Yrjola }
305abfbe5f7SJuha Yrjola 
3065a0f3f1fSJuha Yrjola static inline
mmc_omap_cover_is_open(struct mmc_omap_slot * slot)3075a0f3f1fSJuha Yrjola int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
3085a0f3f1fSJuha Yrjola {
309e519f0bbSLinus Walleij 	/* If we have a GPIO then use that */
310e519f0bbSLinus Walleij 	if (slot->cover)
311e519f0bbSLinus Walleij 		return gpiod_get_value(slot->cover);
3128348f002SKyungmin Park 	if (slot->pdata->get_cover_state)
3138348f002SKyungmin Park 		return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
3148348f002SKyungmin Park 						    slot->id);
3158348f002SKyungmin Park 	return 0;
3165a0f3f1fSJuha Yrjola }
3175a0f3f1fSJuha Yrjola 
3185a0f3f1fSJuha Yrjola static ssize_t
mmc_omap_show_cover_switch(struct device * dev,struct device_attribute * attr,char * buf)3195a0f3f1fSJuha Yrjola mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
3205a0f3f1fSJuha Yrjola 			   char *buf)
3215a0f3f1fSJuha Yrjola {
3225a0f3f1fSJuha Yrjola 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
3235a0f3f1fSJuha Yrjola 	struct mmc_omap_slot *slot = mmc_priv(mmc);
3245a0f3f1fSJuha Yrjola 
3255a0f3f1fSJuha Yrjola 	return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
3265a0f3f1fSJuha Yrjola 		       "closed");
3275a0f3f1fSJuha Yrjola }
3285a0f3f1fSJuha Yrjola 
3295a0f3f1fSJuha Yrjola static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
3305a0f3f1fSJuha Yrjola 
331abfbe5f7SJuha Yrjola static ssize_t
mmc_omap_show_slot_name(struct device * dev,struct device_attribute * attr,char * buf)332abfbe5f7SJuha Yrjola mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
333abfbe5f7SJuha Yrjola 			char *buf)
334abfbe5f7SJuha Yrjola {
335abfbe5f7SJuha Yrjola 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
336abfbe5f7SJuha Yrjola 	struct mmc_omap_slot *slot = mmc_priv(mmc);
337abfbe5f7SJuha Yrjola 
338abfbe5f7SJuha Yrjola 	return sprintf(buf, "%s\n", slot->pdata->name);
339abfbe5f7SJuha Yrjola }
340abfbe5f7SJuha Yrjola 
341abfbe5f7SJuha Yrjola static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
342abfbe5f7SJuha Yrjola 
3431c6a0718SPierre Ossman static void
mmc_omap_start_command(struct mmc_omap_host * host,struct mmc_command * cmd)3441c6a0718SPierre Ossman mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
3451c6a0718SPierre Ossman {
3461c6a0718SPierre Ossman 	u32 cmdreg;
3471c6a0718SPierre Ossman 	u32 resptype;
3481c6a0718SPierre Ossman 	u32 cmdtype;
349b13d1f0fSJarkko Nikula 	u16 irq_mask;
3501c6a0718SPierre Ossman 
3511c6a0718SPierre Ossman 	host->cmd = cmd;
3521c6a0718SPierre Ossman 
3531c6a0718SPierre Ossman 	resptype = 0;
3541c6a0718SPierre Ossman 	cmdtype = 0;
3551c6a0718SPierre Ossman 
3561c6a0718SPierre Ossman 	/* Our hardware needs to know exact type */
3571c6a0718SPierre Ossman 	switch (mmc_resp_type(cmd)) {
3581c6a0718SPierre Ossman 	case MMC_RSP_NONE:
3591c6a0718SPierre Ossman 		break;
3601c6a0718SPierre Ossman 	case MMC_RSP_R1:
3611c6a0718SPierre Ossman 	case MMC_RSP_R1B:
3621c6a0718SPierre Ossman 		/* resp 1, 1b, 6, 7 */
3631c6a0718SPierre Ossman 		resptype = 1;
3641c6a0718SPierre Ossman 		break;
3651c6a0718SPierre Ossman 	case MMC_RSP_R2:
3661c6a0718SPierre Ossman 		resptype = 2;
3671c6a0718SPierre Ossman 		break;
3681c6a0718SPierre Ossman 	case MMC_RSP_R3:
3691c6a0718SPierre Ossman 		resptype = 3;
3701c6a0718SPierre Ossman 		break;
3711c6a0718SPierre Ossman 	default:
3721c6a0718SPierre Ossman 		dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
3731c6a0718SPierre Ossman 		break;
3741c6a0718SPierre Ossman 	}
3751c6a0718SPierre Ossman 
3761c6a0718SPierre Ossman 	if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
3771c6a0718SPierre Ossman 		cmdtype = OMAP_MMC_CMDTYPE_ADTC;
3781c6a0718SPierre Ossman 	} else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
3791c6a0718SPierre Ossman 		cmdtype = OMAP_MMC_CMDTYPE_BC;
3801c6a0718SPierre Ossman 	} else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
3811c6a0718SPierre Ossman 		cmdtype = OMAP_MMC_CMDTYPE_BCR;
3821c6a0718SPierre Ossman 	} else {
3831c6a0718SPierre Ossman 		cmdtype = OMAP_MMC_CMDTYPE_AC;
3841c6a0718SPierre Ossman 	}
3851c6a0718SPierre Ossman 
3861c6a0718SPierre Ossman 	cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
3871c6a0718SPierre Ossman 
388abfbe5f7SJuha Yrjola 	if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
3891c6a0718SPierre Ossman 		cmdreg |= 1 << 6;
3901c6a0718SPierre Ossman 
3911c6a0718SPierre Ossman 	if (cmd->flags & MMC_RSP_BUSY)
3921c6a0718SPierre Ossman 		cmdreg |= 1 << 11;
3931c6a0718SPierre Ossman 
3941c6a0718SPierre Ossman 	if (host->data && !(host->data->flags & MMC_DATA_WRITE))
3951c6a0718SPierre Ossman 		cmdreg |= 1 << 15;
3961c6a0718SPierre Ossman 
3970fb4723dSJarkko Lavinen 	mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
398eb1860bcSJarkko Lavinen 
3991c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, CTO, 200);
4001c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
4011c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
402b13d1f0fSJarkko Nikula 	irq_mask = OMAP_MMC_STAT_A_EMPTY    | OMAP_MMC_STAT_A_FULL    |
4031c6a0718SPierre Ossman 		   OMAP_MMC_STAT_CMD_CRC    | OMAP_MMC_STAT_CMD_TOUT  |
4041c6a0718SPierre Ossman 		   OMAP_MMC_STAT_DATA_CRC   | OMAP_MMC_STAT_DATA_TOUT |
4051c6a0718SPierre Ossman 		   OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR  |
406b13d1f0fSJarkko Nikula 		   OMAP_MMC_STAT_END_OF_DATA;
407b13d1f0fSJarkko Nikula 	if (cmd->opcode == MMC_ERASE)
408b13d1f0fSJarkko Nikula 		irq_mask &= ~OMAP_MMC_STAT_DATA_TOUT;
409b13d1f0fSJarkko Nikula 	OMAP_MMC_WRITE(host, IE, irq_mask);
4101c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, CMD, cmdreg);
4111c6a0718SPierre Ossman }
4121c6a0718SPierre Ossman 
4131c6a0718SPierre Ossman static void
mmc_omap_release_dma(struct mmc_omap_host * host,struct mmc_data * data,int abort)414a914ded2SJuha Yrjola mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
415a914ded2SJuha Yrjola 		     int abort)
4161c6a0718SPierre Ossman {
4171c6a0718SPierre Ossman 	enum dma_data_direction dma_data_dir;
4183451c067SRussell King 	struct device *dev = mmc_dev(host->mmc);
4193451c067SRussell King 	struct dma_chan *c;
4201c6a0718SPierre Ossman 
4213451c067SRussell King 	if (data->flags & MMC_DATA_WRITE) {
4221c6a0718SPierre Ossman 		dma_data_dir = DMA_TO_DEVICE;
4233451c067SRussell King 		c = host->dma_tx;
4243451c067SRussell King 	} else {
4251c6a0718SPierre Ossman 		dma_data_dir = DMA_FROM_DEVICE;
4263451c067SRussell King 		c = host->dma_rx;
4273451c067SRussell King 	}
4283451c067SRussell King 	if (c) {
4293451c067SRussell King 		if (data->error) {
4303451c067SRussell King 			dmaengine_terminate_all(c);
4313451c067SRussell King 			/* Claim nothing transferred on error... */
4323451c067SRussell King 			data->bytes_xfered = 0;
4333451c067SRussell King 		}
4343451c067SRussell King 		dev = c->device->dev;
4353451c067SRussell King 	}
4363451c067SRussell King 	dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
4371c6a0718SPierre Ossman }
438a914ded2SJuha Yrjola 
mmc_omap_send_stop_work(struct work_struct * work)4390f602ec7SJarkko Lavinen static void mmc_omap_send_stop_work(struct work_struct *work)
4400f602ec7SJarkko Lavinen {
4410f602ec7SJarkko Lavinen 	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
4420f602ec7SJarkko Lavinen 						  send_stop_work);
4430f602ec7SJarkko Lavinen 	struct mmc_omap_slot *slot = host->current_slot;
4440f602ec7SJarkko Lavinen 	struct mmc_data *data = host->stop_data;
4450f602ec7SJarkko Lavinen 	unsigned long tick_ns;
4460f602ec7SJarkko Lavinen 
44703a16853SAxel Lin 	tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
4480f602ec7SJarkko Lavinen 	ndelay(8*tick_ns);
4490f602ec7SJarkko Lavinen 
4500f602ec7SJarkko Lavinen 	mmc_omap_start_command(host, data->stop);
4510f602ec7SJarkko Lavinen }
4520f602ec7SJarkko Lavinen 
453a914ded2SJuha Yrjola static void
mmc_omap_xfer_done(struct mmc_omap_host * host,struct mmc_data * data)454a914ded2SJuha Yrjola mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
455a914ded2SJuha Yrjola {
456a914ded2SJuha Yrjola 	if (host->dma_in_use)
457a914ded2SJuha Yrjola 		mmc_omap_release_dma(host, data, data->error);
45868cfdeb4SLinus Walleij 	else
45968cfdeb4SLinus Walleij 		sg_miter_stop(&host->sg_miter);
460a914ded2SJuha Yrjola 
4611c6a0718SPierre Ossman 	host->data = NULL;
4621c6a0718SPierre Ossman 	host->sg_len = 0;
4631c6a0718SPierre Ossman 
4641c6a0718SPierre Ossman 	/* NOTE:  MMC layer will sometimes poll-wait CMD13 next, issuing
4651c6a0718SPierre Ossman 	 * dozens of requests until the card finishes writing data.
4661c6a0718SPierre Ossman 	 * It'd be cheaper to just wait till an EOFB interrupt arrives...
4671c6a0718SPierre Ossman 	 */
4681c6a0718SPierre Ossman 
4691c6a0718SPierre Ossman 	if (!data->stop) {
470a914ded2SJuha Yrjola 		struct mmc_host *mmc;
471a914ded2SJuha Yrjola 
4721c6a0718SPierre Ossman 		host->mrq = NULL;
473a914ded2SJuha Yrjola 		mmc = host->mmc;
4740807a9b5SJarkko Lavinen 		mmc_omap_release_slot(host->current_slot, 1);
475a914ded2SJuha Yrjola 		mmc_request_done(mmc, data->mrq);
4761c6a0718SPierre Ossman 		return;
4771c6a0718SPierre Ossman 	}
4781c6a0718SPierre Ossman 
4790f602ec7SJarkko Lavinen 	host->stop_data = data;
480b01a4f1cSVenkatraman S 	queue_work(host->mmc_omap_wq, &host->send_stop_work);
4811c6a0718SPierre Ossman }
4821c6a0718SPierre Ossman 
4831c6a0718SPierre Ossman static void
mmc_omap_send_abort(struct mmc_omap_host * host,int maxloops)4840fb4723dSJarkko Lavinen mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
485eb1860bcSJarkko Lavinen {
486eb1860bcSJarkko Lavinen 	struct mmc_omap_slot *slot = host->current_slot;
487eb1860bcSJarkko Lavinen 	unsigned int restarts, passes, timeout;
488eb1860bcSJarkko Lavinen 	u16 stat = 0;
489eb1860bcSJarkko Lavinen 
490eb1860bcSJarkko Lavinen 	/* Sending abort takes 80 clocks. Have some extra and round up */
49103a16853SAxel Lin 	timeout = DIV_ROUND_UP(120 * USEC_PER_SEC, slot->fclk_freq);
492eb1860bcSJarkko Lavinen 	restarts = 0;
4930fb4723dSJarkko Lavinen 	while (restarts < maxloops) {
494eb1860bcSJarkko Lavinen 		OMAP_MMC_WRITE(host, STAT, 0xFFFF);
495eb1860bcSJarkko Lavinen 		OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
496eb1860bcSJarkko Lavinen 
497eb1860bcSJarkko Lavinen 		passes = 0;
498eb1860bcSJarkko Lavinen 		while (passes < timeout) {
499eb1860bcSJarkko Lavinen 			stat = OMAP_MMC_READ(host, STAT);
500eb1860bcSJarkko Lavinen 			if (stat & OMAP_MMC_STAT_END_OF_CMD)
501eb1860bcSJarkko Lavinen 				goto out;
502eb1860bcSJarkko Lavinen 			udelay(1);
503eb1860bcSJarkko Lavinen 			passes++;
504eb1860bcSJarkko Lavinen 		}
505eb1860bcSJarkko Lavinen 
506eb1860bcSJarkko Lavinen 		restarts++;
507eb1860bcSJarkko Lavinen 	}
508eb1860bcSJarkko Lavinen out:
509eb1860bcSJarkko Lavinen 	OMAP_MMC_WRITE(host, STAT, stat);
510eb1860bcSJarkko Lavinen }
511eb1860bcSJarkko Lavinen 
512eb1860bcSJarkko Lavinen static void
mmc_omap_abort_xfer(struct mmc_omap_host * host,struct mmc_data * data)513a914ded2SJuha Yrjola mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
514a914ded2SJuha Yrjola {
515a914ded2SJuha Yrjola 	if (host->dma_in_use)
516a914ded2SJuha Yrjola 		mmc_omap_release_dma(host, data, 1);
517a914ded2SJuha Yrjola 
518a914ded2SJuha Yrjola 	host->data = NULL;
519a914ded2SJuha Yrjola 	host->sg_len = 0;
520a914ded2SJuha Yrjola 
5210fb4723dSJarkko Lavinen 	mmc_omap_send_abort(host, 10000);
522a914ded2SJuha Yrjola }
523a914ded2SJuha Yrjola 
524a914ded2SJuha Yrjola static void
mmc_omap_end_of_data(struct mmc_omap_host * host,struct mmc_data * data)5251c6a0718SPierre Ossman mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
5261c6a0718SPierre Ossman {
5271c6a0718SPierre Ossman 	unsigned long flags;
5281c6a0718SPierre Ossman 	int done;
5291c6a0718SPierre Ossman 
5301c6a0718SPierre Ossman 	if (!host->dma_in_use) {
5311c6a0718SPierre Ossman 		mmc_omap_xfer_done(host, data);
5321c6a0718SPierre Ossman 		return;
5331c6a0718SPierre Ossman 	}
5341c6a0718SPierre Ossman 	done = 0;
5351c6a0718SPierre Ossman 	spin_lock_irqsave(&host->dma_lock, flags);
5361c6a0718SPierre Ossman 	if (host->dma_done)
5371c6a0718SPierre Ossman 		done = 1;
5381c6a0718SPierre Ossman 	else
5391c6a0718SPierre Ossman 		host->brs_received = 1;
5401c6a0718SPierre Ossman 	spin_unlock_irqrestore(&host->dma_lock, flags);
5411c6a0718SPierre Ossman 	if (done)
5421c6a0718SPierre Ossman 		mmc_omap_xfer_done(host, data);
5431c6a0718SPierre Ossman }
5441c6a0718SPierre Ossman 
5451c6a0718SPierre Ossman static void
mmc_omap_dma_done(struct mmc_omap_host * host,struct mmc_data * data)5461c6a0718SPierre Ossman mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
5471c6a0718SPierre Ossman {
5481c6a0718SPierre Ossman 	unsigned long flags;
5491c6a0718SPierre Ossman 	int done;
5501c6a0718SPierre Ossman 
5511c6a0718SPierre Ossman 	done = 0;
5521c6a0718SPierre Ossman 	spin_lock_irqsave(&host->dma_lock, flags);
5531c6a0718SPierre Ossman 	if (host->brs_received)
5541c6a0718SPierre Ossman 		done = 1;
5551c6a0718SPierre Ossman 	else
5561c6a0718SPierre Ossman 		host->dma_done = 1;
5571c6a0718SPierre Ossman 	spin_unlock_irqrestore(&host->dma_lock, flags);
5581c6a0718SPierre Ossman 	if (done)
5591c6a0718SPierre Ossman 		mmc_omap_xfer_done(host, data);
5601c6a0718SPierre Ossman }
5611c6a0718SPierre Ossman 
5621c6a0718SPierre Ossman static void
mmc_omap_cmd_done(struct mmc_omap_host * host,struct mmc_command * cmd)5631c6a0718SPierre Ossman mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
5641c6a0718SPierre Ossman {
5651c6a0718SPierre Ossman 	host->cmd = NULL;
5661c6a0718SPierre Ossman 
5670fb4723dSJarkko Lavinen 	del_timer(&host->cmd_abort_timer);
568eb1860bcSJarkko Lavinen 
5691c6a0718SPierre Ossman 	if (cmd->flags & MMC_RSP_PRESENT) {
5701c6a0718SPierre Ossman 		if (cmd->flags & MMC_RSP_136) {
5711c6a0718SPierre Ossman 			/* response type 2 */
5721c6a0718SPierre Ossman 			cmd->resp[3] =
5731c6a0718SPierre Ossman 				OMAP_MMC_READ(host, RSP0) |
5741c6a0718SPierre Ossman 				(OMAP_MMC_READ(host, RSP1) << 16);
5751c6a0718SPierre Ossman 			cmd->resp[2] =
5761c6a0718SPierre Ossman 				OMAP_MMC_READ(host, RSP2) |
5771c6a0718SPierre Ossman 				(OMAP_MMC_READ(host, RSP3) << 16);
5781c6a0718SPierre Ossman 			cmd->resp[1] =
5791c6a0718SPierre Ossman 				OMAP_MMC_READ(host, RSP4) |
5801c6a0718SPierre Ossman 				(OMAP_MMC_READ(host, RSP5) << 16);
5811c6a0718SPierre Ossman 			cmd->resp[0] =
5821c6a0718SPierre Ossman 				OMAP_MMC_READ(host, RSP6) |
5831c6a0718SPierre Ossman 				(OMAP_MMC_READ(host, RSP7) << 16);
5841c6a0718SPierre Ossman 		} else {
5851c6a0718SPierre Ossman 			/* response types 1, 1b, 3, 4, 5, 6 */
5861c6a0718SPierre Ossman 			cmd->resp[0] =
5871c6a0718SPierre Ossman 				OMAP_MMC_READ(host, RSP6) |
5881c6a0718SPierre Ossman 				(OMAP_MMC_READ(host, RSP7) << 16);
5891c6a0718SPierre Ossman 		}
5901c6a0718SPierre Ossman 	}
5911c6a0718SPierre Ossman 
59217b0429dSPierre Ossman 	if (host->data == NULL || cmd->error) {
593a914ded2SJuha Yrjola 		struct mmc_host *mmc;
594a914ded2SJuha Yrjola 
595a914ded2SJuha Yrjola 		if (host->data != NULL)
596a914ded2SJuha Yrjola 			mmc_omap_abort_xfer(host, host->data);
5971c6a0718SPierre Ossman 		host->mrq = NULL;
598a914ded2SJuha Yrjola 		mmc = host->mmc;
5990807a9b5SJarkko Lavinen 		mmc_omap_release_slot(host->current_slot, 1);
600a914ded2SJuha Yrjola 		mmc_request_done(mmc, cmd->mrq);
6011c6a0718SPierre Ossman 	}
6021c6a0718SPierre Ossman }
6031c6a0718SPierre Ossman 
604eb1860bcSJarkko Lavinen /*
605eb1860bcSJarkko Lavinen  * Abort stuck command. Can occur when card is removed while it is being
606eb1860bcSJarkko Lavinen  * read.
607eb1860bcSJarkko Lavinen  */
mmc_omap_abort_command(struct work_struct * work)608eb1860bcSJarkko Lavinen static void mmc_omap_abort_command(struct work_struct *work)
609eb1860bcSJarkko Lavinen {
610eb1860bcSJarkko Lavinen 	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
6110fb4723dSJarkko Lavinen 						  cmd_abort_work);
6120fb4723dSJarkko Lavinen 	BUG_ON(!host->cmd);
613eb1860bcSJarkko Lavinen 
614eb1860bcSJarkko Lavinen 	dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
615eb1860bcSJarkko Lavinen 		host->cmd->opcode);
616eb1860bcSJarkko Lavinen 
6170fb4723dSJarkko Lavinen 	if (host->cmd->error == 0)
618eb1860bcSJarkko Lavinen 		host->cmd->error = -ETIMEDOUT;
6190fb4723dSJarkko Lavinen 
6200fb4723dSJarkko Lavinen 	if (host->data == NULL) {
6210fb4723dSJarkko Lavinen 		struct mmc_command *cmd;
6220fb4723dSJarkko Lavinen 		struct mmc_host    *mmc;
6230fb4723dSJarkko Lavinen 
6240fb4723dSJarkko Lavinen 		cmd = host->cmd;
6250fb4723dSJarkko Lavinen 		host->cmd = NULL;
6260fb4723dSJarkko Lavinen 		mmc_omap_send_abort(host, 10000);
6270fb4723dSJarkko Lavinen 
6280fb4723dSJarkko Lavinen 		host->mrq = NULL;
6290fb4723dSJarkko Lavinen 		mmc = host->mmc;
6300807a9b5SJarkko Lavinen 		mmc_omap_release_slot(host->current_slot, 1);
6310fb4723dSJarkko Lavinen 		mmc_request_done(mmc, cmd->mrq);
6320fb4723dSJarkko Lavinen 	} else
633eb1860bcSJarkko Lavinen 		mmc_omap_cmd_done(host, host->cmd);
6340fb4723dSJarkko Lavinen 
6350fb4723dSJarkko Lavinen 	host->abort = 0;
6360fb4723dSJarkko Lavinen 	enable_irq(host->irq);
637eb1860bcSJarkko Lavinen }
638eb1860bcSJarkko Lavinen 
639eb1860bcSJarkko Lavinen static void
mmc_omap_cmd_timer(struct timer_list * t)6402ee4f620SKees Cook mmc_omap_cmd_timer(struct timer_list *t)
641eb1860bcSJarkko Lavinen {
6422ee4f620SKees Cook 	struct mmc_omap_host *host = from_timer(host, t, cmd_abort_timer);
6430fb4723dSJarkko Lavinen 	unsigned long flags;
644eb1860bcSJarkko Lavinen 
6450fb4723dSJarkko Lavinen 	spin_lock_irqsave(&host->slot_lock, flags);
6460fb4723dSJarkko Lavinen 	if (host->cmd != NULL && !host->abort) {
6470fb4723dSJarkko Lavinen 		OMAP_MMC_WRITE(host, IE, 0);
6480fb4723dSJarkko Lavinen 		disable_irq(host->irq);
6490fb4723dSJarkko Lavinen 		host->abort = 1;
650b01a4f1cSVenkatraman S 		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
6510fb4723dSJarkko Lavinen 	}
6520fb4723dSJarkko Lavinen 	spin_unlock_irqrestore(&host->slot_lock, flags);
653eb1860bcSJarkko Lavinen }
654eb1860bcSJarkko Lavinen 
6550807a9b5SJarkko Lavinen static void
mmc_omap_clk_timer(struct timer_list * t)6562ee4f620SKees Cook mmc_omap_clk_timer(struct timer_list *t)
6570807a9b5SJarkko Lavinen {
6582ee4f620SKees Cook 	struct mmc_omap_host *host = from_timer(host, t, clk_timer);
6590807a9b5SJarkko Lavinen 
6600807a9b5SJarkko Lavinen 	mmc_omap_fclk_enable(host, 0);
6610807a9b5SJarkko Lavinen }
6620807a9b5SJarkko Lavinen 
6631c6a0718SPierre Ossman /* PIO only */
6641c6a0718SPierre Ossman static void
mmc_omap_xfer_data(struct mmc_omap_host * host,int write)6651c6a0718SPierre Ossman mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
6661c6a0718SPierre Ossman {
66768cfdeb4SLinus Walleij 	struct sg_mapping_iter *sgm = &host->sg_miter;
66875b53aeeSPaul Walmsley 	int n, nwords;
66968cfdeb4SLinus Walleij 	u16 *buffer;
6701c6a0718SPierre Ossman 
67168cfdeb4SLinus Walleij 	if (!sg_miter_next(sgm)) {
67268cfdeb4SLinus Walleij 		/* This should not happen */
67368cfdeb4SLinus Walleij 		dev_err(mmc_dev(host->mmc), "ran out of scatterlist prematurely\n");
67468cfdeb4SLinus Walleij 		return;
6751c6a0718SPierre Ossman 	}
67668cfdeb4SLinus Walleij 	buffer = sgm->addr;
67768cfdeb4SLinus Walleij 
6781c6a0718SPierre Ossman 	n = 64;
67968cfdeb4SLinus Walleij 	if (n > sgm->length)
68068cfdeb4SLinus Walleij 		n = sgm->length;
68168cfdeb4SLinus Walleij 	if (n > host->total_bytes_left)
68268cfdeb4SLinus Walleij 		n = host->total_bytes_left;
68375b53aeeSPaul Walmsley 
68403a16853SAxel Lin 	/* Round up to handle odd number of bytes to transfer */
68503a16853SAxel Lin 	nwords = DIV_ROUND_UP(n, 2);
68675b53aeeSPaul Walmsley 
68768cfdeb4SLinus Walleij 	sgm->consumed = n;
6881c6a0718SPierre Ossman 	host->total_bytes_left -= n;
6891c6a0718SPierre Ossman 	host->data->bytes_xfered += n;
6901c6a0718SPierre Ossman 
6911c6a0718SPierre Ossman 	if (write) {
69275b53aeeSPaul Walmsley 		__raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
69368cfdeb4SLinus Walleij 			      buffer, nwords);
6941c6a0718SPierre Ossman 	} else {
69575b53aeeSPaul Walmsley 		__raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
69668cfdeb4SLinus Walleij 			     buffer, nwords);
6971c6a0718SPierre Ossman 	}
6981c6a0718SPierre Ossman }
6991c6a0718SPierre Ossman 
70075d569d3SVenkatraman S #ifdef CONFIG_MMC_DEBUG
mmc_omap_report_irq(struct mmc_omap_host * host,u16 status)70175d569d3SVenkatraman S static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
7021c6a0718SPierre Ossman {
7031c6a0718SPierre Ossman 	static const char *mmc_omap_status_bits[] = {
7041c6a0718SPierre Ossman 		"EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
7051c6a0718SPierre Ossman 		"CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
7061c6a0718SPierre Ossman 	};
70775d569d3SVenkatraman S 	int i;
70875d569d3SVenkatraman S 	char res[64], *buf = res;
70975d569d3SVenkatraman S 
71075d569d3SVenkatraman S 	buf += sprintf(buf, "MMC IRQ 0x%x:", status);
7111c6a0718SPierre Ossman 
7121c6a0718SPierre Ossman 	for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
71375d569d3SVenkatraman S 		if (status & (1 << i))
71475d569d3SVenkatraman S 			buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
71575d569d3SVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
7161c6a0718SPierre Ossman }
71775d569d3SVenkatraman S #else
mmc_omap_report_irq(struct mmc_omap_host * host,u16 status)71875d569d3SVenkatraman S static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
71975d569d3SVenkatraman S {
7201c6a0718SPierre Ossman }
72175d569d3SVenkatraman S #endif
72275d569d3SVenkatraman S 
7231c6a0718SPierre Ossman 
mmc_omap_irq(int irq,void * dev_id)7241c6a0718SPierre Ossman static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
7251c6a0718SPierre Ossman {
7261c6a0718SPierre Ossman 	struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
7271c6a0718SPierre Ossman 	u16 status;
7281c6a0718SPierre Ossman 	int end_command;
7291c6a0718SPierre Ossman 	int end_transfer;
7302a50b888SJuha Yrjola 	int transfer_error, cmd_error;
7311c6a0718SPierre Ossman 
7321c6a0718SPierre Ossman 	if (host->cmd == NULL && host->data == NULL) {
7331c6a0718SPierre Ossman 		status = OMAP_MMC_READ(host, STAT);
7342a50b888SJuha Yrjola 		dev_info(mmc_dev(host->slots[0]->mmc),
7352a50b888SJuha Yrjola 			 "Spurious IRQ 0x%04x\n", status);
7361c6a0718SPierre Ossman 		if (status != 0) {
7371c6a0718SPierre Ossman 			OMAP_MMC_WRITE(host, STAT, status);
7381c6a0718SPierre Ossman 			OMAP_MMC_WRITE(host, IE, 0);
7391c6a0718SPierre Ossman 		}
7401c6a0718SPierre Ossman 		return IRQ_HANDLED;
7411c6a0718SPierre Ossman 	}
7421c6a0718SPierre Ossman 
7431c6a0718SPierre Ossman 	end_command = 0;
7441c6a0718SPierre Ossman 	end_transfer = 0;
7451c6a0718SPierre Ossman 	transfer_error = 0;
7462a50b888SJuha Yrjola 	cmd_error = 0;
7471c6a0718SPierre Ossman 
7481c6a0718SPierre Ossman 	while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
7492a50b888SJuha Yrjola 		int cmd;
7502a50b888SJuha Yrjola 
7511c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, STAT, status);
7522a50b888SJuha Yrjola 		if (host->cmd != NULL)
7532a50b888SJuha Yrjola 			cmd = host->cmd->opcode;
7542a50b888SJuha Yrjola 		else
7552a50b888SJuha Yrjola 			cmd = -1;
7561c6a0718SPierre Ossman 		dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
7572a50b888SJuha Yrjola 			status, cmd);
75875d569d3SVenkatraman S 		mmc_omap_report_irq(host, status);
75975d569d3SVenkatraman S 
7601c6a0718SPierre Ossman 		if (host->total_bytes_left) {
7611c6a0718SPierre Ossman 			if ((status & OMAP_MMC_STAT_A_FULL) ||
7621c6a0718SPierre Ossman 			    (status & OMAP_MMC_STAT_END_OF_DATA))
7631c6a0718SPierre Ossman 				mmc_omap_xfer_data(host, 0);
7641c6a0718SPierre Ossman 			if (status & OMAP_MMC_STAT_A_EMPTY)
7651c6a0718SPierre Ossman 				mmc_omap_xfer_data(host, 1);
7661c6a0718SPierre Ossman 		}
7671c6a0718SPierre Ossman 
7682a50b888SJuha Yrjola 		if (status & OMAP_MMC_STAT_END_OF_DATA)
7691c6a0718SPierre Ossman 			end_transfer = 1;
7701c6a0718SPierre Ossman 
7711c6a0718SPierre Ossman 		if (status & OMAP_MMC_STAT_DATA_TOUT) {
7722a50b888SJuha Yrjola 			dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
7732a50b888SJuha Yrjola 				cmd);
7741c6a0718SPierre Ossman 			if (host->data) {
77517b0429dSPierre Ossman 				host->data->error = -ETIMEDOUT;
7761c6a0718SPierre Ossman 				transfer_error = 1;
7771c6a0718SPierre Ossman 			}
7781c6a0718SPierre Ossman 		}
7791c6a0718SPierre Ossman 
7801c6a0718SPierre Ossman 		if (status & OMAP_MMC_STAT_DATA_CRC) {
7811c6a0718SPierre Ossman 			if (host->data) {
78217b0429dSPierre Ossman 				host->data->error = -EILSEQ;
7831c6a0718SPierre Ossman 				dev_dbg(mmc_dev(host->mmc),
7841c6a0718SPierre Ossman 					 "data CRC error, bytes left %d\n",
7851c6a0718SPierre Ossman 					host->total_bytes_left);
7861c6a0718SPierre Ossman 				transfer_error = 1;
7871c6a0718SPierre Ossman 			} else {
7881c6a0718SPierre Ossman 				dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
7891c6a0718SPierre Ossman 			}
7901c6a0718SPierre Ossman 		}
7911c6a0718SPierre Ossman 
7921c6a0718SPierre Ossman 		if (status & OMAP_MMC_STAT_CMD_TOUT) {
7931c6a0718SPierre Ossman 			/* Timeouts are routine with some commands */
7941c6a0718SPierre Ossman 			if (host->cmd) {
795abfbe5f7SJuha Yrjola 				struct mmc_omap_slot *slot =
796abfbe5f7SJuha Yrjola 					host->current_slot;
7972a50b888SJuha Yrjola 				if (slot == NULL ||
7982a50b888SJuha Yrjola 				    !mmc_omap_cover_is_open(slot))
7991c6a0718SPierre Ossman 					dev_err(mmc_dev(host->mmc),
8002a50b888SJuha Yrjola 						"command timeout (CMD%d)\n",
8012a50b888SJuha Yrjola 						cmd);
80217b0429dSPierre Ossman 				host->cmd->error = -ETIMEDOUT;
8031c6a0718SPierre Ossman 				end_command = 1;
8042a50b888SJuha Yrjola 				cmd_error = 1;
8051c6a0718SPierre Ossman 			}
8061c6a0718SPierre Ossman 		}
8071c6a0718SPierre Ossman 
8081c6a0718SPierre Ossman 		if (status & OMAP_MMC_STAT_CMD_CRC) {
8091c6a0718SPierre Ossman 			if (host->cmd) {
8101c6a0718SPierre Ossman 				dev_err(mmc_dev(host->mmc),
8111c6a0718SPierre Ossman 					"command CRC error (CMD%d, arg 0x%08x)\n",
8122a50b888SJuha Yrjola 					cmd, host->cmd->arg);
81317b0429dSPierre Ossman 				host->cmd->error = -EILSEQ;
8141c6a0718SPierre Ossman 				end_command = 1;
8152a50b888SJuha Yrjola 				cmd_error = 1;
8161c6a0718SPierre Ossman 			} else
8171c6a0718SPierre Ossman 				dev_err(mmc_dev(host->mmc),
8181c6a0718SPierre Ossman 					"command CRC error without cmd?\n");
8191c6a0718SPierre Ossman 		}
8201c6a0718SPierre Ossman 
8211c6a0718SPierre Ossman 		if (status & OMAP_MMC_STAT_CARD_ERR) {
8220107a4b3SRagner Magalhaes 			dev_dbg(mmc_dev(host->mmc),
8230107a4b3SRagner Magalhaes 				"ignoring card status error (CMD%d)\n",
8242a50b888SJuha Yrjola 				cmd);
8251c6a0718SPierre Ossman 			end_command = 1;
8261c6a0718SPierre Ossman 		}
8271c6a0718SPierre Ossman 
8281c6a0718SPierre Ossman 		/*
8291c6a0718SPierre Ossman 		 * NOTE: On 1610 the END_OF_CMD may come too early when
8301c6a0718SPierre Ossman 		 * starting a write
8311c6a0718SPierre Ossman 		 */
8321c6a0718SPierre Ossman 		if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
8331c6a0718SPierre Ossman 		    (!(status & OMAP_MMC_STAT_A_EMPTY))) {
8341c6a0718SPierre Ossman 			end_command = 1;
8351c6a0718SPierre Ossman 		}
8361c6a0718SPierre Ossman 	}
8371c6a0718SPierre Ossman 
8380fb4723dSJarkko Lavinen 	if (cmd_error && host->data) {
8390fb4723dSJarkko Lavinen 		del_timer(&host->cmd_abort_timer);
8400fb4723dSJarkko Lavinen 		host->abort = 1;
8410fb4723dSJarkko Lavinen 		OMAP_MMC_WRITE(host, IE, 0);
842e749c6f2SBen Nizette 		disable_irq_nosync(host->irq);
843b01a4f1cSVenkatraman S 		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
8440fb4723dSJarkko Lavinen 		return IRQ_HANDLED;
8450fb4723dSJarkko Lavinen 	}
8460fb4723dSJarkko Lavinen 
847f6947514SMichael Buesch 	if (end_command && host->cmd)
8481c6a0718SPierre Ossman 		mmc_omap_cmd_done(host, host->cmd);
8492a50b888SJuha Yrjola 	if (host->data != NULL) {
8501c6a0718SPierre Ossman 		if (transfer_error)
8511c6a0718SPierre Ossman 			mmc_omap_xfer_done(host, host->data);
8521c6a0718SPierre Ossman 		else if (end_transfer)
8531c6a0718SPierre Ossman 			mmc_omap_end_of_data(host, host->data);
8542a50b888SJuha Yrjola 	}
8551c6a0718SPierre Ossman 
8561c6a0718SPierre Ossman 	return IRQ_HANDLED;
8571c6a0718SPierre Ossman }
8581c6a0718SPierre Ossman 
omap_mmc_notify_cover_event(struct device * dev,int num,int is_closed)8597584d276SJarkko Lavinen void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
8605a0f3f1fSJuha Yrjola {
8617584d276SJarkko Lavinen 	int cover_open;
8625a0f3f1fSJuha Yrjola 	struct mmc_omap_host *host = dev_get_drvdata(dev);
8637584d276SJarkko Lavinen 	struct mmc_omap_slot *slot = host->slots[num];
8645a0f3f1fSJuha Yrjola 
8657584d276SJarkko Lavinen 	BUG_ON(num >= host->nr_slots);
8665a0f3f1fSJuha Yrjola 
8675a0f3f1fSJuha Yrjola 	/* Other subsystems can call in here before we're initialised. */
8687584d276SJarkko Lavinen 	if (host->nr_slots == 0 || !host->slots[num])
8695a0f3f1fSJuha Yrjola 		return;
8705a0f3f1fSJuha Yrjola 
8715a0f3f1fSJuha Yrjola 	cover_open = mmc_omap_cover_is_open(slot);
8725a0f3f1fSJuha Yrjola 	if (cover_open != slot->cover_open) {
8735a0f3f1fSJuha Yrjola 		slot->cover_open = cover_open;
8747584d276SJarkko Lavinen 		sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
8755a0f3f1fSJuha Yrjola 	}
8767584d276SJarkko Lavinen 
877*921c87baSAllen Pais 	queue_work(system_bh_highpri_wq, &slot->cover_bh_work);
8787584d276SJarkko Lavinen }
8797584d276SJarkko Lavinen 
mmc_omap_cover_timer(struct timer_list * t)8802ee4f620SKees Cook static void mmc_omap_cover_timer(struct timer_list *t)
8817584d276SJarkko Lavinen {
8822ee4f620SKees Cook 	struct mmc_omap_slot *slot = from_timer(slot, t, cover_timer);
883*921c87baSAllen Pais 	queue_work(system_bh_wq, &slot->cover_bh_work);
8847584d276SJarkko Lavinen }
8857584d276SJarkko Lavinen 
mmc_omap_cover_bh_handler(struct work_struct * t)886*921c87baSAllen Pais static void mmc_omap_cover_bh_handler(struct work_struct *t)
8877584d276SJarkko Lavinen {
888*921c87baSAllen Pais 	struct mmc_omap_slot *slot = from_work(slot, t, cover_bh_work);
8897584d276SJarkko Lavinen 	int cover_open = mmc_omap_cover_is_open(slot);
8907584d276SJarkko Lavinen 
8917584d276SJarkko Lavinen 	mmc_detect_change(slot->mmc, 0);
8927584d276SJarkko Lavinen 	if (!cover_open)
8937584d276SJarkko Lavinen 		return;
8947584d276SJarkko Lavinen 
8957584d276SJarkko Lavinen 	/*
8967584d276SJarkko Lavinen 	 * If no card is inserted, we postpone polling until
8977584d276SJarkko Lavinen 	 * the cover has been closed.
8987584d276SJarkko Lavinen 	 */
899136b0a47SUlf Hansson 	if (slot->mmc->card == NULL)
9007584d276SJarkko Lavinen 		return;
9017584d276SJarkko Lavinen 
9027584d276SJarkko Lavinen 	mod_timer(&slot->cover_timer,
9037584d276SJarkko Lavinen 		  jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
9045a0f3f1fSJuha Yrjola }
9055a0f3f1fSJuha Yrjola 
mmc_omap_dma_callback(void * priv)9063451c067SRussell King static void mmc_omap_dma_callback(void *priv)
9073451c067SRussell King {
9083451c067SRussell King 	struct mmc_omap_host *host = priv;
9093451c067SRussell King 	struct mmc_data *data = host->data;
9103451c067SRussell King 
9113451c067SRussell King 	/* If we got to the end of DMA, assume everything went well */
9123451c067SRussell King 	data->bytes_xfered += data->blocks * data->blksz;
9133451c067SRussell King 
9143451c067SRussell King 	mmc_omap_dma_done(host, data);
9153451c067SRussell King }
9163451c067SRussell King 
set_cmd_timeout(struct mmc_omap_host * host,struct mmc_request * req)9171c6a0718SPierre Ossman static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
9181c6a0718SPierre Ossman {
9191c6a0718SPierre Ossman 	u16 reg;
9201c6a0718SPierre Ossman 
9211c6a0718SPierre Ossman 	reg = OMAP_MMC_READ(host, SDIO);
9221c6a0718SPierre Ossman 	reg &= ~(1 << 5);
9231c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, SDIO, reg);
9241c6a0718SPierre Ossman 	/* Set maximum timeout */
925a6327b5eSAaro Koskinen 	OMAP_MMC_WRITE(host, CTO, 0xfd);
9261c6a0718SPierre Ossman }
9271c6a0718SPierre Ossman 
set_data_timeout(struct mmc_omap_host * host,struct mmc_request * req)9281c6a0718SPierre Ossman static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
9291c6a0718SPierre Ossman {
930b8f9f0e9SJuha Yrjola 	unsigned int timeout, cycle_ns;
9311c6a0718SPierre Ossman 	u16 reg;
9321c6a0718SPierre Ossman 
933b8f9f0e9SJuha Yrjola 	cycle_ns = 1000000000 / host->current_slot->fclk_freq;
934b8f9f0e9SJuha Yrjola 	timeout = req->data->timeout_ns / cycle_ns;
935b8f9f0e9SJuha Yrjola 	timeout += req->data->timeout_clks;
9361c6a0718SPierre Ossman 
9371c6a0718SPierre Ossman 	/* Check if we need to use timeout multiplier register */
9381c6a0718SPierre Ossman 	reg = OMAP_MMC_READ(host, SDIO);
9391c6a0718SPierre Ossman 	if (timeout > 0xffff) {
9401c6a0718SPierre Ossman 		reg |= (1 << 5);
9411c6a0718SPierre Ossman 		timeout /= 1024;
9421c6a0718SPierre Ossman 	} else
9431c6a0718SPierre Ossman 		reg &= ~(1 << 5);
9441c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, SDIO, reg);
9451c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, DTO, timeout);
9461c6a0718SPierre Ossman }
9471c6a0718SPierre Ossman 
9481c6a0718SPierre Ossman static void
mmc_omap_prepare_data(struct mmc_omap_host * host,struct mmc_request * req)9491c6a0718SPierre Ossman mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
9501c6a0718SPierre Ossman {
95168cfdeb4SLinus Walleij 	unsigned int miter_flags = SG_MITER_ATOMIC; /* Used from IRQ */
9521c6a0718SPierre Ossman 	struct mmc_data *data = req->data;
953a6c668fbSJarkko Nikula 	int i, use_dma = 1, block_size;
9548292adc6SFabian Frederick 	struct scatterlist *sg;
9551c6a0718SPierre Ossman 	unsigned sg_len;
9561c6a0718SPierre Ossman 
9571c6a0718SPierre Ossman 	host->data = data;
9581c6a0718SPierre Ossman 	if (data == NULL) {
9591c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, BLEN, 0);
9601c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, NBLK, 0);
9611c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, BUF, 0);
9621c6a0718SPierre Ossman 		host->dma_in_use = 0;
9631c6a0718SPierre Ossman 		set_cmd_timeout(host, req);
9641c6a0718SPierre Ossman 		return;
9651c6a0718SPierre Ossman 	}
9661c6a0718SPierre Ossman 
9671c6a0718SPierre Ossman 	block_size = data->blksz;
9681c6a0718SPierre Ossman 
9691c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
9701c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, BLEN, block_size - 1);
9711c6a0718SPierre Ossman 	set_data_timeout(host, req);
9721c6a0718SPierre Ossman 
9731c6a0718SPierre Ossman 	/* cope with calling layer confusion; it issues "single
9741c6a0718SPierre Ossman 	 * block" writes using multi-block scatterlists.
9751c6a0718SPierre Ossman 	 */
9761c6a0718SPierre Ossman 	sg_len = (data->blocks == 1) ? 1 : data->sg_len;
9771c6a0718SPierre Ossman 
9781c6a0718SPierre Ossman 	/* Only do DMA for entire blocks */
9798292adc6SFabian Frederick 	for_each_sg(data->sg, sg, sg_len, i) {
9808292adc6SFabian Frederick 		if ((sg->length % block_size) != 0) {
9811c6a0718SPierre Ossman 			use_dma = 0;
9821c6a0718SPierre Ossman 			break;
9831c6a0718SPierre Ossman 		}
9841c6a0718SPierre Ossman 	}
9851c6a0718SPierre Ossman 
9861c6a0718SPierre Ossman 	if (use_dma) {
9873451c067SRussell King 		enum dma_data_direction dma_data_dir;
9883451c067SRussell King 		struct dma_async_tx_descriptor *tx;
9893451c067SRussell King 		struct dma_chan *c;
9903451c067SRussell King 		u32 burst, *bp;
9913451c067SRussell King 		u16 buf;
9923451c067SRussell King 
9933451c067SRussell King 		/*
9943451c067SRussell King 		 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
9953451c067SRussell King 		 * and 24xx. Use 16 or 32 word frames when the
9963451c067SRussell King 		 * blocksize is at least that large. Blocksize is
9973451c067SRussell King 		 * usually 512 bytes; but not for some SD reads.
9983451c067SRussell King 		 */
99953db20d1STony Lindgren 		burst = mmc_omap15xx() ? 32 : 64;
10003451c067SRussell King 		if (burst > data->blksz)
10013451c067SRussell King 			burst = data->blksz;
10023451c067SRussell King 
10033451c067SRussell King 		burst >>= 1;
10043451c067SRussell King 
10053451c067SRussell King 		if (data->flags & MMC_DATA_WRITE) {
10063451c067SRussell King 			c = host->dma_tx;
10073451c067SRussell King 			bp = &host->dma_tx_burst;
10083451c067SRussell King 			buf = 0x0f80 | (burst - 1) << 0;
10093451c067SRussell King 			dma_data_dir = DMA_TO_DEVICE;
10103451c067SRussell King 		} else {
10113451c067SRussell King 			c = host->dma_rx;
10123451c067SRussell King 			bp = &host->dma_rx_burst;
10133451c067SRussell King 			buf = 0x800f | (burst - 1) << 8;
10143451c067SRussell King 			dma_data_dir = DMA_FROM_DEVICE;
10153451c067SRussell King 		}
10163451c067SRussell King 
10173451c067SRussell King 		if (!c)
10183451c067SRussell King 			goto use_pio;
10193451c067SRussell King 
10203451c067SRussell King 		/* Only reconfigure if we have a different burst size */
10213451c067SRussell King 		if (*bp != burst) {
1022df804d5eSPeter Ujfalusi 			struct dma_slave_config cfg = {
1023df804d5eSPeter Ujfalusi 				.src_addr = host->phys_base +
1024df804d5eSPeter Ujfalusi 					    OMAP_MMC_REG(host, DATA),
1025df804d5eSPeter Ujfalusi 				.dst_addr = host->phys_base +
1026df804d5eSPeter Ujfalusi 					    OMAP_MMC_REG(host, DATA),
1027df804d5eSPeter Ujfalusi 				.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1028df804d5eSPeter Ujfalusi 				.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1029df804d5eSPeter Ujfalusi 				.src_maxburst = burst,
1030df804d5eSPeter Ujfalusi 				.dst_maxburst = burst,
1031df804d5eSPeter Ujfalusi 			};
10323451c067SRussell King 
10333451c067SRussell King 			if (dmaengine_slave_config(c, &cfg))
10343451c067SRussell King 				goto use_pio;
10353451c067SRussell King 
10363451c067SRussell King 			*bp = burst;
10373451c067SRussell King 		}
10383451c067SRussell King 
10393451c067SRussell King 		host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
10403451c067SRussell King 					  dma_data_dir);
10413451c067SRussell King 		if (host->sg_len == 0)
10423451c067SRussell King 			goto use_pio;
10433451c067SRussell King 
10443451c067SRussell King 		tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
10453451c067SRussell King 			data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
10463451c067SRussell King 			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
10473451c067SRussell King 		if (!tx)
10483451c067SRussell King 			goto use_pio;
10493451c067SRussell King 
10503451c067SRussell King 		OMAP_MMC_WRITE(host, BUF, buf);
10513451c067SRussell King 
10523451c067SRussell King 		tx->callback = mmc_omap_dma_callback;
10533451c067SRussell King 		tx->callback_param = host;
10543451c067SRussell King 		dmaengine_submit(tx);
10553451c067SRussell King 		host->brs_received = 0;
10563451c067SRussell King 		host->dma_done = 0;
10573451c067SRussell King 		host->dma_in_use = 1;
10583451c067SRussell King 		return;
10593451c067SRussell King 	}
10603451c067SRussell King  use_pio:
10611c6a0718SPierre Ossman 
10621c6a0718SPierre Ossman 	/* Revert to PIO? */
10631c6a0718SPierre Ossman 	OMAP_MMC_WRITE(host, BUF, 0x1f1f);
10641c6a0718SPierre Ossman 	host->total_bytes_left = data->blocks * block_size;
10651c6a0718SPierre Ossman 	host->sg_len = sg_len;
106668cfdeb4SLinus Walleij 	if (data->flags & MMC_DATA_READ)
106768cfdeb4SLinus Walleij 		miter_flags |= SG_MITER_TO_SG;
106868cfdeb4SLinus Walleij 	else
106968cfdeb4SLinus Walleij 		miter_flags |= SG_MITER_FROM_SG;
107068cfdeb4SLinus Walleij 	sg_miter_start(&host->sg_miter, data->sg, data->sg_len, miter_flags);
10711c6a0718SPierre Ossman 	host->dma_in_use = 0;
10721c6a0718SPierre Ossman }
10731c6a0718SPierre Ossman 
mmc_omap_start_request(struct mmc_omap_host * host,struct mmc_request * req)1074abfbe5f7SJuha Yrjola static void mmc_omap_start_request(struct mmc_omap_host *host,
1075abfbe5f7SJuha Yrjola 				   struct mmc_request *req)
10761c6a0718SPierre Ossman {
1077abfbe5f7SJuha Yrjola 	BUG_ON(host->mrq != NULL);
10781c6a0718SPierre Ossman 
10791c6a0718SPierre Ossman 	host->mrq = req;
10801c6a0718SPierre Ossman 
10811c6a0718SPierre Ossman 	/* only touch fifo AFTER the controller readies it */
10821c6a0718SPierre Ossman 	mmc_omap_prepare_data(host, req);
10831c6a0718SPierre Ossman 	mmc_omap_start_command(host, req->cmd);
10843451c067SRussell King 	if (host->dma_in_use) {
10853451c067SRussell King 		struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
10863451c067SRussell King 				host->dma_tx : host->dma_rx;
10873451c067SRussell King 
10883451c067SRussell King 		dma_async_issue_pending(c);
10893451c067SRussell King 	}
1090abfbe5f7SJuha Yrjola }
1091abfbe5f7SJuha Yrjola 
mmc_omap_request(struct mmc_host * mmc,struct mmc_request * req)1092abfbe5f7SJuha Yrjola static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1093abfbe5f7SJuha Yrjola {
1094abfbe5f7SJuha Yrjola 	struct mmc_omap_slot *slot = mmc_priv(mmc);
1095abfbe5f7SJuha Yrjola 	struct mmc_omap_host *host = slot->host;
1096abfbe5f7SJuha Yrjola 	unsigned long flags;
1097abfbe5f7SJuha Yrjola 
1098abfbe5f7SJuha Yrjola 	spin_lock_irqsave(&host->slot_lock, flags);
1099abfbe5f7SJuha Yrjola 	if (host->mmc != NULL) {
1100abfbe5f7SJuha Yrjola 		BUG_ON(slot->mrq != NULL);
1101abfbe5f7SJuha Yrjola 		slot->mrq = req;
1102abfbe5f7SJuha Yrjola 		spin_unlock_irqrestore(&host->slot_lock, flags);
1103abfbe5f7SJuha Yrjola 		return;
1104abfbe5f7SJuha Yrjola 	} else
1105abfbe5f7SJuha Yrjola 		host->mmc = mmc;
1106abfbe5f7SJuha Yrjola 	spin_unlock_irqrestore(&host->slot_lock, flags);
1107abfbe5f7SJuha Yrjola 	mmc_omap_select_slot(slot, 1);
1108abfbe5f7SJuha Yrjola 	mmc_omap_start_request(host, req);
11091c6a0718SPierre Ossman }
11101c6a0718SPierre Ossman 
mmc_omap_set_power(struct mmc_omap_slot * slot,int power_on,int vdd)111165b5b6e5SJuha Yrjola static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
111265b5b6e5SJuha Yrjola 				int vdd)
11131c6a0718SPierre Ossman {
111465b5b6e5SJuha Yrjola 	struct mmc_omap_host *host;
11151c6a0718SPierre Ossman 
111665b5b6e5SJuha Yrjola 	host = slot->host;
111765b5b6e5SJuha Yrjola 
1118894ad61bSAaro Koskinen 	if (power_on) {
1119894ad61bSAaro Koskinen 		if (slot->vsd) {
1120e519f0bbSLinus Walleij 			gpiod_set_value(slot->vsd, power_on);
1121894ad61bSAaro Koskinen 			msleep(1);
1122894ad61bSAaro Koskinen 		}
1123894ad61bSAaro Koskinen 		if (slot->vio) {
1124e519f0bbSLinus Walleij 			gpiod_set_value(slot->vio, power_on);
1125894ad61bSAaro Koskinen 			msleep(1);
1126894ad61bSAaro Koskinen 		}
1127894ad61bSAaro Koskinen 	} else {
1128894ad61bSAaro Koskinen 		if (slot->vio) {
1129894ad61bSAaro Koskinen 			gpiod_set_value(slot->vio, power_on);
1130894ad61bSAaro Koskinen 			msleep(50);
1131894ad61bSAaro Koskinen 		}
1132894ad61bSAaro Koskinen 		if (slot->vsd) {
1133894ad61bSAaro Koskinen 			gpiod_set_value(slot->vsd, power_on);
1134894ad61bSAaro Koskinen 			msleep(50);
1135894ad61bSAaro Koskinen 		}
1136894ad61bSAaro Koskinen 	}
1137e519f0bbSLinus Walleij 
113865b5b6e5SJuha Yrjola 	if (slot->pdata->set_power != NULL)
113965b5b6e5SJuha Yrjola 		slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
114065b5b6e5SJuha Yrjola 					vdd);
114153db20d1STony Lindgren 	if (mmc_omap2()) {
114265b5b6e5SJuha Yrjola 		u16 w;
114365b5b6e5SJuha Yrjola 
114465b5b6e5SJuha Yrjola 		if (power_on) {
114565b5b6e5SJuha Yrjola 			w = OMAP_MMC_READ(host, CON);
114665b5b6e5SJuha Yrjola 			OMAP_MMC_WRITE(host, CON, w | (1 << 11));
11471c6a0718SPierre Ossman 		} else {
114865b5b6e5SJuha Yrjola 			w = OMAP_MMC_READ(host, CON);
114965b5b6e5SJuha Yrjola 			OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
115065b5b6e5SJuha Yrjola 		}
11511c6a0718SPierre Ossman 	}
11521c6a0718SPierre Ossman }
11531c6a0718SPierre Ossman 
mmc_omap_calc_divisor(struct mmc_host * mmc,struct mmc_ios * ios)1154d3af5abeSTony Lindgren static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
11551c6a0718SPierre Ossman {
1156abfbe5f7SJuha Yrjola 	struct mmc_omap_slot *slot = mmc_priv(mmc);
1157abfbe5f7SJuha Yrjola 	struct mmc_omap_host *host = slot->host;
1158d3af5abeSTony Lindgren 	int func_clk_rate = clk_get_rate(host->fclk);
11591c6a0718SPierre Ossman 	int dsor;
11601c6a0718SPierre Ossman 
11611c6a0718SPierre Ossman 	if (ios->clock == 0)
1162d3af5abeSTony Lindgren 		return 0;
11631c6a0718SPierre Ossman 
1164d3af5abeSTony Lindgren 	dsor = func_clk_rate / ios->clock;
11651c6a0718SPierre Ossman 	if (dsor < 1)
11661c6a0718SPierre Ossman 		dsor = 1;
11671c6a0718SPierre Ossman 
1168d3af5abeSTony Lindgren 	if (func_clk_rate / dsor > ios->clock)
11691c6a0718SPierre Ossman 		dsor++;
11701c6a0718SPierre Ossman 
11711c6a0718SPierre Ossman 	if (dsor > 250)
11721c6a0718SPierre Ossman 		dsor = 250;
11731c6a0718SPierre Ossman 
1174abfbe5f7SJuha Yrjola 	slot->fclk_freq = func_clk_rate / dsor;
1175abfbe5f7SJuha Yrjola 
11761c6a0718SPierre Ossman 	if (ios->bus_width == MMC_BUS_WIDTH_4)
11771c6a0718SPierre Ossman 		dsor |= 1 << 15;
1178d3af5abeSTony Lindgren 
1179d3af5abeSTony Lindgren 	return dsor;
11801c6a0718SPierre Ossman }
11811c6a0718SPierre Ossman 
mmc_omap_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)1182d3af5abeSTony Lindgren static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1183d3af5abeSTony Lindgren {
1184abfbe5f7SJuha Yrjola 	struct mmc_omap_slot *slot = mmc_priv(mmc);
1185abfbe5f7SJuha Yrjola 	struct mmc_omap_host *host = slot->host;
1186abfbe5f7SJuha Yrjola 	int i, dsor;
1187e8cde625SAaro Koskinen 	int clk_enabled, init_stream;
118865b5b6e5SJuha Yrjola 
118965b5b6e5SJuha Yrjola 	mmc_omap_select_slot(slot, 0);
119065b5b6e5SJuha Yrjola 
11910807a9b5SJarkko Lavinen 	dsor = mmc_omap_calc_divisor(mmc, ios);
11920807a9b5SJarkko Lavinen 
119365b5b6e5SJuha Yrjola 	if (ios->vdd != slot->vdd)
119465b5b6e5SJuha Yrjola 		slot->vdd = ios->vdd;
1195d3af5abeSTony Lindgren 
11960807a9b5SJarkko Lavinen 	clk_enabled = 0;
1197e8cde625SAaro Koskinen 	init_stream = 0;
11981c6a0718SPierre Ossman 	switch (ios->power_mode) {
11991c6a0718SPierre Ossman 	case MMC_POWER_OFF:
120065b5b6e5SJuha Yrjola 		mmc_omap_set_power(slot, 0, ios->vdd);
12011c6a0718SPierre Ossman 		break;
12021c6a0718SPierre Ossman 	case MMC_POWER_UP:
120346a6730eSTony Lindgren 		/* Cannot touch dsor yet, just power up MMC */
120465b5b6e5SJuha Yrjola 		mmc_omap_set_power(slot, 1, ios->vdd);
1205e8cde625SAaro Koskinen 		slot->power_mode = ios->power_mode;
120665b5b6e5SJuha Yrjola 		goto exit;
120746a6730eSTony Lindgren 	case MMC_POWER_ON:
12080807a9b5SJarkko Lavinen 		mmc_omap_fclk_enable(host, 1);
12090807a9b5SJarkko Lavinen 		clk_enabled = 1;
12101c6a0718SPierre Ossman 		dsor |= 1 << 11;
1211e8cde625SAaro Koskinen 		if (slot->power_mode != MMC_POWER_ON)
1212e8cde625SAaro Koskinen 			init_stream = 1;
12131c6a0718SPierre Ossman 		break;
12141c6a0718SPierre Ossman 	}
1215e8cde625SAaro Koskinen 	slot->power_mode = ios->power_mode;
12161c6a0718SPierre Ossman 
121765b5b6e5SJuha Yrjola 	if (slot->bus_mode != ios->bus_mode) {
121865b5b6e5SJuha Yrjola 		if (slot->pdata->set_bus_mode != NULL)
121965b5b6e5SJuha Yrjola 			slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
122065b5b6e5SJuha Yrjola 						  ios->bus_mode);
122165b5b6e5SJuha Yrjola 		slot->bus_mode = ios->bus_mode;
122265b5b6e5SJuha Yrjola 	}
12231c6a0718SPierre Ossman 
12241c6a0718SPierre Ossman 	/* On insanely high arm_per frequencies something sometimes
12251c6a0718SPierre Ossman 	 * goes somehow out of sync, and the POW bit is not being set,
12261c6a0718SPierre Ossman 	 * which results in the while loop below getting stuck.
12271c6a0718SPierre Ossman 	 * Writing to the CON register twice seems to do the trick. */
12281c6a0718SPierre Ossman 	for (i = 0; i < 2; i++)
12291c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, CON, dsor);
123065b5b6e5SJuha Yrjola 	slot->saved_con = dsor;
1231e8cde625SAaro Koskinen 	if (init_stream) {
12329d7c6eeeSJarkko Lavinen 		/* worst case at 400kHz, 80 cycles makes 200 microsecs */
12339d7c6eeeSJarkko Lavinen 		int usecs = 250;
12349d7c6eeeSJarkko Lavinen 
12351c6a0718SPierre Ossman 		/* Send clock cycles, poll completion */
12361c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, IE, 0);
12371c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, STAT, 0xffff);
12381c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, CMD, 1 << 7);
12399d7c6eeeSJarkko Lavinen 		while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
12409d7c6eeeSJarkko Lavinen 			udelay(1);
12419d7c6eeeSJarkko Lavinen 			usecs--;
12429d7c6eeeSJarkko Lavinen 		}
12431c6a0718SPierre Ossman 		OMAP_MMC_WRITE(host, STAT, 1);
12441c6a0718SPierre Ossman 	}
124565b5b6e5SJuha Yrjola 
124665b5b6e5SJuha Yrjola exit:
12470807a9b5SJarkko Lavinen 	mmc_omap_release_slot(slot, clk_enabled);
12481c6a0718SPierre Ossman }
12491c6a0718SPierre Ossman 
12501c6a0718SPierre Ossman static const struct mmc_host_ops mmc_omap_ops = {
12511c6a0718SPierre Ossman 	.request	= mmc_omap_request,
12521c6a0718SPierre Ossman 	.set_ios	= mmc_omap_set_ios,
12531c6a0718SPierre Ossman };
12541c6a0718SPierre Ossman 
mmc_omap_new_slot(struct mmc_omap_host * host,int id)1255c3be1efdSBill Pemberton static int mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1256abfbe5f7SJuha Yrjola {
1257abfbe5f7SJuha Yrjola 	struct mmc_omap_slot *slot = NULL;
1258abfbe5f7SJuha Yrjola 	struct mmc_host *mmc;
1259abfbe5f7SJuha Yrjola 	int r;
1260abfbe5f7SJuha Yrjola 
1261abfbe5f7SJuha Yrjola 	mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1262abfbe5f7SJuha Yrjola 	if (mmc == NULL)
1263abfbe5f7SJuha Yrjola 		return -ENOMEM;
1264abfbe5f7SJuha Yrjola 
1265abfbe5f7SJuha Yrjola 	slot = mmc_priv(mmc);
1266abfbe5f7SJuha Yrjola 	slot->host = host;
1267abfbe5f7SJuha Yrjola 	slot->mmc = mmc;
1268abfbe5f7SJuha Yrjola 	slot->id = id;
1269e8cde625SAaro Koskinen 	slot->power_mode = MMC_POWER_UNDEFINED;
1270abfbe5f7SJuha Yrjola 	slot->pdata = &host->pdata->slots[id];
1271abfbe5f7SJuha Yrjola 
1272e519f0bbSLinus Walleij 	/* Check for some optional GPIO controls */
1273f6862c7fSAaro Koskinen 	slot->vsd = devm_gpiod_get_index_optional(host->dev, "vsd",
1274e519f0bbSLinus Walleij 						  id, GPIOD_OUT_LOW);
1275e519f0bbSLinus Walleij 	if (IS_ERR(slot->vsd))
1276e519f0bbSLinus Walleij 		return dev_err_probe(host->dev, PTR_ERR(slot->vsd),
1277e519f0bbSLinus Walleij 				     "error looking up VSD GPIO\n");
1278f6862c7fSAaro Koskinen 	slot->vio = devm_gpiod_get_index_optional(host->dev, "vio",
1279e519f0bbSLinus Walleij 						  id, GPIOD_OUT_LOW);
1280e519f0bbSLinus Walleij 	if (IS_ERR(slot->vio))
1281e519f0bbSLinus Walleij 		return dev_err_probe(host->dev, PTR_ERR(slot->vio),
1282e519f0bbSLinus Walleij 				     "error looking up VIO GPIO\n");
1283f6862c7fSAaro Koskinen 	slot->cover = devm_gpiod_get_index_optional(host->dev, "cover",
1284e519f0bbSLinus Walleij 						    id, GPIOD_IN);
1285e519f0bbSLinus Walleij 	if (IS_ERR(slot->cover))
1286e519f0bbSLinus Walleij 		return dev_err_probe(host->dev, PTR_ERR(slot->cover),
1287e519f0bbSLinus Walleij 				     "error looking up cover switch GPIO\n");
1288e519f0bbSLinus Walleij 
1289abfbe5f7SJuha Yrjola 	host->slots[id] = slot;
1290abfbe5f7SJuha Yrjola 
129123af6039SPierre Ossman 	mmc->caps = 0;
129290c62bf0STony Lindgren 	if (host->pdata->slots[id].wires >= 4)
12931be64c79SUlf Hansson 		mmc->caps |= MMC_CAP_4_BIT_DATA;
1294abfbe5f7SJuha Yrjola 
1295abfbe5f7SJuha Yrjola 	mmc->ops = &mmc_omap_ops;
1296abfbe5f7SJuha Yrjola 	mmc->f_min = 400000;
1297abfbe5f7SJuha Yrjola 
129853db20d1STony Lindgren 	if (mmc_omap2())
1299abfbe5f7SJuha Yrjola 		mmc->f_max = 48000000;
1300abfbe5f7SJuha Yrjola 	else
1301abfbe5f7SJuha Yrjola 		mmc->f_max = 24000000;
1302abfbe5f7SJuha Yrjola 	if (host->pdata->max_freq)
1303abfbe5f7SJuha Yrjola 		mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1304abfbe5f7SJuha Yrjola 	mmc->ocr_avail = slot->pdata->ocr_mask;
1305abfbe5f7SJuha Yrjola 
1306abfbe5f7SJuha Yrjola 	/* Use scatterlist DMA to reduce per-transfer costs.
1307abfbe5f7SJuha Yrjola 	 * NOTE max_seg_size assumption that small blocks aren't
1308abfbe5f7SJuha Yrjola 	 * normally used (except e.g. for reading SD registers).
1309abfbe5f7SJuha Yrjola 	 */
1310a36274e0SMartin K. Petersen 	mmc->max_segs = 32;
1311abfbe5f7SJuha Yrjola 	mmc->max_blk_size = 2048;	/* BLEN is 11 bits (+1) */
1312abfbe5f7SJuha Yrjola 	mmc->max_blk_count = 2048;	/* NBLK is 11 bits (+1) */
1313abfbe5f7SJuha Yrjola 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1314abfbe5f7SJuha Yrjola 	mmc->max_seg_size = mmc->max_req_size;
1315abfbe5f7SJuha Yrjola 
13160e5c93e0SJarkko Nikula 	if (slot->pdata->get_cover_state != NULL) {
13172ee4f620SKees Cook 		timer_setup(&slot->cover_timer, mmc_omap_cover_timer, 0);
1318*921c87baSAllen Pais 		INIT_WORK(&slot->cover_bh_work, mmc_omap_cover_bh_handler);
13190e5c93e0SJarkko Nikula 	}
13200e5c93e0SJarkko Nikula 
1321abfbe5f7SJuha Yrjola 	r = mmc_add_host(mmc);
1322abfbe5f7SJuha Yrjola 	if (r < 0)
1323abfbe5f7SJuha Yrjola 		goto err_remove_host;
1324abfbe5f7SJuha Yrjola 
1325abfbe5f7SJuha Yrjola 	if (slot->pdata->name != NULL) {
1326abfbe5f7SJuha Yrjola 		r = device_create_file(&mmc->class_dev,
1327abfbe5f7SJuha Yrjola 					&dev_attr_slot_name);
1328abfbe5f7SJuha Yrjola 		if (r < 0)
1329abfbe5f7SJuha Yrjola 			goto err_remove_host;
1330abfbe5f7SJuha Yrjola 	}
1331abfbe5f7SJuha Yrjola 
13325a0f3f1fSJuha Yrjola 	if (slot->pdata->get_cover_state != NULL) {
13335a0f3f1fSJuha Yrjola 		r = device_create_file(&mmc->class_dev,
13345a0f3f1fSJuha Yrjola 					&dev_attr_cover_switch);
13355a0f3f1fSJuha Yrjola 		if (r < 0)
13365a0f3f1fSJuha Yrjola 			goto err_remove_slot_name;
1337*921c87baSAllen Pais 		queue_work(system_bh_wq, &slot->cover_bh_work);
13385a0f3f1fSJuha Yrjola 	}
13395a0f3f1fSJuha Yrjola 
1340abfbe5f7SJuha Yrjola 	return 0;
1341abfbe5f7SJuha Yrjola 
13425a0f3f1fSJuha Yrjola err_remove_slot_name:
13435a0f3f1fSJuha Yrjola 	if (slot->pdata->name != NULL)
13445a0f3f1fSJuha Yrjola 		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1345abfbe5f7SJuha Yrjola err_remove_host:
1346abfbe5f7SJuha Yrjola 	mmc_remove_host(mmc);
1347abfbe5f7SJuha Yrjola 	mmc_free_host(mmc);
1348abfbe5f7SJuha Yrjola 	return r;
1349abfbe5f7SJuha Yrjola }
1350abfbe5f7SJuha Yrjola 
mmc_omap_remove_slot(struct mmc_omap_slot * slot)1351abfbe5f7SJuha Yrjola static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1352abfbe5f7SJuha Yrjola {
1353abfbe5f7SJuha Yrjola 	struct mmc_host *mmc = slot->mmc;
1354abfbe5f7SJuha Yrjola 
1355abfbe5f7SJuha Yrjola 	if (slot->pdata->name != NULL)
1356abfbe5f7SJuha Yrjola 		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
13575a0f3f1fSJuha Yrjola 	if (slot->pdata->get_cover_state != NULL)
13585a0f3f1fSJuha Yrjola 		device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
13595a0f3f1fSJuha Yrjola 
1360*921c87baSAllen Pais 	cancel_work_sync(&slot->cover_bh_work);
13617584d276SJarkko Lavinen 	del_timer_sync(&slot->cover_timer);
1362b01a4f1cSVenkatraman S 	flush_workqueue(slot->host->mmc_omap_wq);
1363abfbe5f7SJuha Yrjola 
1364abfbe5f7SJuha Yrjola 	mmc_remove_host(mmc);
1365abfbe5f7SJuha Yrjola 	mmc_free_host(mmc);
1366abfbe5f7SJuha Yrjola }
1367abfbe5f7SJuha Yrjola 
mmc_omap_probe(struct platform_device * pdev)1368c3be1efdSBill Pemberton static int mmc_omap_probe(struct platform_device *pdev)
13691c6a0718SPierre Ossman {
1370abfbe5f7SJuha Yrjola 	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
13711c6a0718SPierre Ossman 	struct mmc_omap_host *host = NULL;
13721c6a0718SPierre Ossman 	struct resource *res;
1373abfbe5f7SJuha Yrjola 	int i, ret = 0;
13741c6a0718SPierre Ossman 	int irq;
13751c6a0718SPierre Ossman 
1376abfbe5f7SJuha Yrjola 	if (pdata == NULL) {
13771c6a0718SPierre Ossman 		dev_err(&pdev->dev, "platform data missing\n");
13781c6a0718SPierre Ossman 		return -ENXIO;
13791c6a0718SPierre Ossman 	}
1380abfbe5f7SJuha Yrjola 	if (pdata->nr_slots == 0) {
1381abfbe5f7SJuha Yrjola 		dev_err(&pdev->dev, "no slots\n");
13829cb238c0STony Lindgren 		return -EPROBE_DEFER;
1383abfbe5f7SJuha Yrjola 	}
13841c6a0718SPierre Ossman 
1385ae9b79c6SJarkko Nikula 	host = devm_kzalloc(&pdev->dev, sizeof(struct mmc_omap_host),
1386ae9b79c6SJarkko Nikula 			    GFP_KERNEL);
138764ac16ecSJarkko Nikula 	if (host == NULL)
138864ac16ecSJarkko Nikula 		return -ENOMEM;
138964ac16ecSJarkko Nikula 
139064ac16ecSJarkko Nikula 	irq = platform_get_irq(pdev, 0);
139164ac16ecSJarkko Nikula 	if (irq < 0)
1392aedf4ba1SSergey Shtylyov 		return irq;
139364ac16ecSJarkko Nikula 
139473226532SYang Li 	host->virt_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
139564ac16ecSJarkko Nikula 	if (IS_ERR(host->virt_base))
139664ac16ecSJarkko Nikula 		return PTR_ERR(host->virt_base);
13971c6a0718SPierre Ossman 
13980f602ec7SJarkko Lavinen 	INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
13990f602ec7SJarkko Lavinen 	INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
14000f602ec7SJarkko Lavinen 
14010fb4723dSJarkko Lavinen 	INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
14022ee4f620SKees Cook 	timer_setup(&host->cmd_abort_timer, mmc_omap_cmd_timer, 0);
1403eb1860bcSJarkko Lavinen 
14040807a9b5SJarkko Lavinen 	spin_lock_init(&host->clk_lock);
14052ee4f620SKees Cook 	timer_setup(&host->clk_timer, mmc_omap_clk_timer, 0);
14060807a9b5SJarkko Lavinen 
14071c6a0718SPierre Ossman 	spin_lock_init(&host->dma_lock);
1408abfbe5f7SJuha Yrjola 	spin_lock_init(&host->slot_lock);
1409abfbe5f7SJuha Yrjola 	init_waitqueue_head(&host->slot_wq);
1410abfbe5f7SJuha Yrjola 
1411abfbe5f7SJuha Yrjola 	host->pdata = pdata;
141253db20d1STony Lindgren 	host->features = host->pdata->slots[0].features;
1413abfbe5f7SJuha Yrjola 	host->dev = &pdev->dev;
1414abfbe5f7SJuha Yrjola 	platform_set_drvdata(pdev, host);
1415abfbe5f7SJuha Yrjola 
1416f6862c7fSAaro Koskinen 	host->slot_switch = devm_gpiod_get_optional(host->dev, "switch",
1417d4debbcbSAaro Koskinen 						    GPIOD_OUT_LOW);
1418d4debbcbSAaro Koskinen 	if (IS_ERR(host->slot_switch))
1419d4debbcbSAaro Koskinen 		return dev_err_probe(host->dev, PTR_ERR(host->slot_switch),
1420d4debbcbSAaro Koskinen 				     "error looking up slot switch GPIO\n");
1421d4debbcbSAaro Koskinen 
14221c6a0718SPierre Ossman 	host->id = pdev->id;
14231c6a0718SPierre Ossman 	host->irq = irq;
14242ca5dc6fSJarkko Nikula 	host->phys_base = res->start;
14255c9e02b1SRussell King 	host->iclk = clk_get(&pdev->dev, "ick");
142664ac16ecSJarkko Nikula 	if (IS_ERR(host->iclk))
142764ac16ecSJarkko Nikula 		return PTR_ERR(host->iclk);
1428e3e5255eSJanusz Krzysztofik 	clk_prepare_enable(host->iclk);
14291c6a0718SPierre Ossman 
14305c9e02b1SRussell King 	host->fclk = clk_get(&pdev->dev, "fck");
14311c6a0718SPierre Ossman 	if (IS_ERR(host->fclk)) {
14321c6a0718SPierre Ossman 		ret = PTR_ERR(host->fclk);
14331c6a0718SPierre Ossman 		goto err_free_iclk;
14341c6a0718SPierre Ossman 	}
14351c6a0718SPierre Ossman 
1436e3e5255eSJanusz Krzysztofik 	ret = clk_prepare(host->fclk);
1437e3e5255eSJanusz Krzysztofik 	if (ret)
1438e3e5255eSJanusz Krzysztofik 		goto err_put_fclk;
1439e3e5255eSJanusz Krzysztofik 
14403451c067SRussell King 	host->dma_tx_burst = -1;
14413451c067SRussell King 	host->dma_rx_burst = -1;
14423451c067SRussell King 
1443d15b08fbSPeter Ujfalusi 	host->dma_tx = dma_request_chan(&pdev->dev, "tx");
1444d15b08fbSPeter Ujfalusi 	if (IS_ERR(host->dma_tx)) {
1445d15b08fbSPeter Ujfalusi 		ret = PTR_ERR(host->dma_tx);
1446e3e5255eSJanusz Krzysztofik 		if (ret == -EPROBE_DEFER)
1447e3e5255eSJanusz Krzysztofik 			goto err_free_fclk;
144831ee9181STony Lindgren 
1449d15b08fbSPeter Ujfalusi 		host->dma_tx = NULL;
1450d15b08fbSPeter Ujfalusi 		dev_warn(host->dev, "TX DMA channel request failed\n");
1451d15b08fbSPeter Ujfalusi 	}
1452d15b08fbSPeter Ujfalusi 
1453d15b08fbSPeter Ujfalusi 	host->dma_rx = dma_request_chan(&pdev->dev, "rx");
1454d15b08fbSPeter Ujfalusi 	if (IS_ERR(host->dma_rx)) {
1455d15b08fbSPeter Ujfalusi 		ret = PTR_ERR(host->dma_rx);
1456d15b08fbSPeter Ujfalusi 		if (ret == -EPROBE_DEFER) {
1457d15b08fbSPeter Ujfalusi 			if (host->dma_tx)
1458d15b08fbSPeter Ujfalusi 				dma_release_channel(host->dma_tx);
1459e3e5255eSJanusz Krzysztofik 			goto err_free_fclk;
1460d15b08fbSPeter Ujfalusi 		}
1461d15b08fbSPeter Ujfalusi 
1462d15b08fbSPeter Ujfalusi 		host->dma_rx = NULL;
1463d15b08fbSPeter Ujfalusi 		dev_warn(host->dev, "RX DMA channel request failed\n");
1464d15b08fbSPeter Ujfalusi 	}
14653451c067SRussell King 
14661c6a0718SPierre Ossman 	ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
14671c6a0718SPierre Ossman 	if (ret)
14683451c067SRussell King 		goto err_free_dma;
14691c6a0718SPierre Ossman 
1470abfbe5f7SJuha Yrjola 	if (pdata->init != NULL) {
1471abfbe5f7SJuha Yrjola 		ret = pdata->init(&pdev->dev);
1472abfbe5f7SJuha Yrjola 		if (ret < 0)
1473abfbe5f7SJuha Yrjola 			goto err_free_irq;
1474abfbe5f7SJuha Yrjola 	}
14751c6a0718SPierre Ossman 
1476abfbe5f7SJuha Yrjola 	host->nr_slots = pdata->nr_slots;
147753db20d1STony Lindgren 	host->reg_shift = (mmc_omap7xx() ? 1 : 2);
14783caf4140STony Lindgren 
14793caf4140STony Lindgren 	host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
148038276a91SJulia Lawall 	if (!host->mmc_omap_wq) {
148138276a91SJulia Lawall 		ret = -ENOMEM;
14823caf4140STony Lindgren 		goto err_plat_cleanup;
148338276a91SJulia Lawall 	}
14843caf4140STony Lindgren 
1485abfbe5f7SJuha Yrjola 	for (i = 0; i < pdata->nr_slots; i++) {
1486abfbe5f7SJuha Yrjola 		ret = mmc_omap_new_slot(host, i);
1487abfbe5f7SJuha Yrjola 		if (ret < 0) {
1488abfbe5f7SJuha Yrjola 			while (--i >= 0)
1489abfbe5f7SJuha Yrjola 				mmc_omap_remove_slot(host->slots[i]);
1490abfbe5f7SJuha Yrjola 
14913caf4140STony Lindgren 			goto err_destroy_wq;
1492abfbe5f7SJuha Yrjola 		}
1493abfbe5f7SJuha Yrjola 	}
14941c6a0718SPierre Ossman 
14951c6a0718SPierre Ossman 	return 0;
14961c6a0718SPierre Ossman 
14973caf4140STony Lindgren err_destroy_wq:
14983caf4140STony Lindgren 	destroy_workqueue(host->mmc_omap_wq);
1499abfbe5f7SJuha Yrjola err_plat_cleanup:
1500abfbe5f7SJuha Yrjola 	if (pdata->cleanup)
1501abfbe5f7SJuha Yrjola 		pdata->cleanup(&pdev->dev);
1502abfbe5f7SJuha Yrjola err_free_irq:
1503abfbe5f7SJuha Yrjola 	free_irq(host->irq, host);
15043451c067SRussell King err_free_dma:
15053451c067SRussell King 	if (host->dma_tx)
15063451c067SRussell King 		dma_release_channel(host->dma_tx);
15073451c067SRussell King 	if (host->dma_rx)
15083451c067SRussell King 		dma_release_channel(host->dma_rx);
1509e3e5255eSJanusz Krzysztofik err_free_fclk:
1510e3e5255eSJanusz Krzysztofik 	clk_unprepare(host->fclk);
1511e3e5255eSJanusz Krzysztofik err_put_fclk:
15121c6a0718SPierre Ossman 	clk_put(host->fclk);
15131c6a0718SPierre Ossman err_free_iclk:
1514e3e5255eSJanusz Krzysztofik 	clk_disable_unprepare(host->iclk);
15151c6a0718SPierre Ossman 	clk_put(host->iclk);
15161c6a0718SPierre Ossman 	return ret;
15171c6a0718SPierre Ossman }
15181c6a0718SPierre Ossman 
mmc_omap_remove(struct platform_device * pdev)1519e5ae9c1eSYangtao Li static void mmc_omap_remove(struct platform_device *pdev)
15201c6a0718SPierre Ossman {
15211c6a0718SPierre Ossman 	struct mmc_omap_host *host = platform_get_drvdata(pdev);
1522abfbe5f7SJuha Yrjola 	int i;
15231c6a0718SPierre Ossman 
15241c6a0718SPierre Ossman 	BUG_ON(host == NULL);
15251c6a0718SPierre Ossman 
1526abfbe5f7SJuha Yrjola 	for (i = 0; i < host->nr_slots; i++)
1527abfbe5f7SJuha Yrjola 		mmc_omap_remove_slot(host->slots[i]);
15281c6a0718SPierre Ossman 
1529abfbe5f7SJuha Yrjola 	if (host->pdata->cleanup)
1530abfbe5f7SJuha Yrjola 		host->pdata->cleanup(&pdev->dev);
1531abfbe5f7SJuha Yrjola 
1532d4a36645SRussell King 	mmc_omap_fclk_enable(host, 0);
153349c1d9daSLadislav Michl 	free_irq(host->irq, host);
1534e3e5255eSJanusz Krzysztofik 	clk_unprepare(host->fclk);
15351c6a0718SPierre Ossman 	clk_put(host->fclk);
1536e3e5255eSJanusz Krzysztofik 	clk_disable_unprepare(host->iclk);
1537d4a36645SRussell King 	clk_put(host->iclk);
15381c6a0718SPierre Ossman 
15393451c067SRussell King 	if (host->dma_tx)
15403451c067SRussell King 		dma_release_channel(host->dma_tx);
15413451c067SRussell King 	if (host->dma_rx)
15423451c067SRussell King 		dma_release_channel(host->dma_rx);
15433451c067SRussell King 
1544b01a4f1cSVenkatraman S 	destroy_workqueue(host->mmc_omap_wq);
15451c6a0718SPierre Ossman }
15461c6a0718SPierre Ossman 
15479cb238c0STony Lindgren #if IS_BUILTIN(CONFIG_OF)
15489cb238c0STony Lindgren static const struct of_device_id mmc_omap_match[] = {
15499cb238c0STony Lindgren 	{ .compatible = "ti,omap2420-mmc", },
15509cb238c0STony Lindgren 	{ },
15519cb238c0STony Lindgren };
1552b73f34c2SLuis de Bethencourt MODULE_DEVICE_TABLE(of, mmc_omap_match);
15539cb238c0STony Lindgren #endif
15549cb238c0STony Lindgren 
15551c6a0718SPierre Ossman static struct platform_driver mmc_omap_driver = {
1556b6e0703bSVenkatraman S 	.probe		= mmc_omap_probe,
1557e5ae9c1eSYangtao Li 	.remove_new	= mmc_omap_remove,
15581c6a0718SPierre Ossman 	.driver		= {
15591c6a0718SPierre Ossman 		.name	= DRIVER_NAME,
156021b2cec6SDouglas Anderson 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
15619cb238c0STony Lindgren 		.of_match_table = of_match_ptr(mmc_omap_match),
15621c6a0718SPierre Ossman 	},
15631c6a0718SPierre Ossman };
15641c6a0718SPierre Ossman 
1565680f1b5bSVenkatraman S module_platform_driver(mmc_omap_driver);
15661c6a0718SPierre Ossman MODULE_DESCRIPTION("OMAP Multimedia Card driver");
15671c6a0718SPierre Ossman MODULE_LICENSE("GPL");
1568bc65c724SKay Sievers MODULE_ALIAS("platform:" DRIVER_NAME);
1569d36b6910SAl Viro MODULE_AUTHOR("Juha Yrjölä");
1570