1f95f3850SWill Newton /* 2f95f3850SWill Newton * Synopsys DesignWare Multimedia Card Interface driver 3f95f3850SWill Newton * (Based on NXP driver for lpc 31xx) 4f95f3850SWill Newton * 5f95f3850SWill Newton * Copyright (C) 2009 NXP Semiconductors 6f95f3850SWill Newton * Copyright (C) 2009, 2010 Imagination Technologies Ltd. 7f95f3850SWill Newton * 8f95f3850SWill Newton * This program is free software; you can redistribute it and/or modify 9f95f3850SWill Newton * it under the terms of the GNU General Public License as published by 10f95f3850SWill Newton * the Free Software Foundation; either version 2 of the License, or 11f95f3850SWill Newton * (at your option) any later version. 12f95f3850SWill Newton */ 13f95f3850SWill Newton 14f95f3850SWill Newton #include <linux/blkdev.h> 15f95f3850SWill Newton #include <linux/clk.h> 16f95f3850SWill Newton #include <linux/debugfs.h> 17f95f3850SWill Newton #include <linux/device.h> 18f95f3850SWill Newton #include <linux/dma-mapping.h> 19f95f3850SWill Newton #include <linux/err.h> 20f95f3850SWill Newton #include <linux/init.h> 21f95f3850SWill Newton #include <linux/interrupt.h> 22f95f3850SWill Newton #include <linux/ioport.h> 23f95f3850SWill Newton #include <linux/module.h> 24f95f3850SWill Newton #include <linux/platform_device.h> 25f95f3850SWill Newton #include <linux/seq_file.h> 26f95f3850SWill Newton #include <linux/slab.h> 27f95f3850SWill Newton #include <linux/stat.h> 28f95f3850SWill Newton #include <linux/delay.h> 29f95f3850SWill Newton #include <linux/irq.h> 30f95f3850SWill Newton #include <linux/mmc/host.h> 31f95f3850SWill Newton #include <linux/mmc/mmc.h> 32f95f3850SWill Newton #include <linux/mmc/dw_mmc.h> 33f95f3850SWill Newton #include <linux/bitops.h> 34c07946a3SJaehoon Chung #include <linux/regulator/consumer.h> 351791b13eSJames Hogan #include <linux/workqueue.h> 36c91eab4bSThomas Abraham #include <linux/of.h> 37*55a6ceb2SDoug Anderson #include <linux/of_gpio.h> 38f95f3850SWill Newton 39f95f3850SWill Newton #include "dw_mmc.h" 40f95f3850SWill Newton 41f95f3850SWill Newton /* Common flag combinations */ 42f95f3850SWill Newton #define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DTO | SDMMC_INT_DCRC | \ 43f95f3850SWill Newton SDMMC_INT_HTO | SDMMC_INT_SBE | \ 44f95f3850SWill Newton SDMMC_INT_EBE) 45f95f3850SWill Newton #define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \ 46f95f3850SWill Newton SDMMC_INT_RESP_ERR) 47f95f3850SWill Newton #define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \ 48f95f3850SWill Newton DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_HLE) 49f95f3850SWill Newton #define DW_MCI_SEND_STATUS 1 50f95f3850SWill Newton #define DW_MCI_RECV_STATUS 2 51f95f3850SWill Newton #define DW_MCI_DMA_THRESHOLD 16 52f95f3850SWill Newton 53f95f3850SWill Newton #ifdef CONFIG_MMC_DW_IDMAC 54f95f3850SWill Newton struct idmac_desc { 55f95f3850SWill Newton u32 des0; /* Control Descriptor */ 56f95f3850SWill Newton #define IDMAC_DES0_DIC BIT(1) 57f95f3850SWill Newton #define IDMAC_DES0_LD BIT(2) 58f95f3850SWill Newton #define IDMAC_DES0_FD BIT(3) 59f95f3850SWill Newton #define IDMAC_DES0_CH BIT(4) 60f95f3850SWill Newton #define IDMAC_DES0_ER BIT(5) 61f95f3850SWill Newton #define IDMAC_DES0_CES BIT(30) 62f95f3850SWill Newton #define IDMAC_DES0_OWN BIT(31) 63f95f3850SWill Newton 64f95f3850SWill Newton u32 des1; /* Buffer sizes */ 65f95f3850SWill Newton #define IDMAC_SET_BUFFER1_SIZE(d, s) \ 669b7bbe10SShashidhar Hiremath ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff)) 67f95f3850SWill Newton 68f95f3850SWill Newton u32 des2; /* buffer 1 physical address */ 69f95f3850SWill Newton 70f95f3850SWill Newton u32 des3; /* buffer 2 physical address */ 71f95f3850SWill Newton }; 72f95f3850SWill Newton #endif /* CONFIG_MMC_DW_IDMAC */ 73f95f3850SWill Newton 74f95f3850SWill Newton /** 75f95f3850SWill Newton * struct dw_mci_slot - MMC slot state 76f95f3850SWill Newton * @mmc: The mmc_host representing this slot. 77f95f3850SWill Newton * @host: The MMC controller this slot is using. 78a70aaa64SDoug Anderson * @quirks: Slot-level quirks (DW_MCI_SLOT_QUIRK_XXX) 79*55a6ceb2SDoug Anderson * @wp_gpio: If gpio_is_valid() we'll use this to read write protect. 80f95f3850SWill Newton * @ctype: Card type for this slot. 81f95f3850SWill Newton * @mrq: mmc_request currently being processed or waiting to be 82f95f3850SWill Newton * processed, or NULL when the slot is idle. 83f95f3850SWill Newton * @queue_node: List node for placing this node in the @queue list of 84f95f3850SWill Newton * &struct dw_mci. 85f95f3850SWill Newton * @clock: Clock rate configured by set_ios(). Protected by host->lock. 86f95f3850SWill Newton * @flags: Random state bits associated with the slot. 87f95f3850SWill Newton * @id: Number of this slot. 88f95f3850SWill Newton * @last_detect_state: Most recently observed card detect state. 89f95f3850SWill Newton */ 90f95f3850SWill Newton struct dw_mci_slot { 91f95f3850SWill Newton struct mmc_host *mmc; 92f95f3850SWill Newton struct dw_mci *host; 93f95f3850SWill Newton 94a70aaa64SDoug Anderson int quirks; 95*55a6ceb2SDoug Anderson int wp_gpio; 96a70aaa64SDoug Anderson 97f95f3850SWill Newton u32 ctype; 98f95f3850SWill Newton 99f95f3850SWill Newton struct mmc_request *mrq; 100f95f3850SWill Newton struct list_head queue_node; 101f95f3850SWill Newton 102f95f3850SWill Newton unsigned int clock; 103f95f3850SWill Newton unsigned long flags; 104f95f3850SWill Newton #define DW_MMC_CARD_PRESENT 0 105f95f3850SWill Newton #define DW_MMC_CARD_NEED_INIT 1 106f95f3850SWill Newton int id; 107f95f3850SWill Newton int last_detect_state; 108f95f3850SWill Newton }; 109f95f3850SWill Newton 110f95f3850SWill Newton #if defined(CONFIG_DEBUG_FS) 111f95f3850SWill Newton static int dw_mci_req_show(struct seq_file *s, void *v) 112f95f3850SWill Newton { 113f95f3850SWill Newton struct dw_mci_slot *slot = s->private; 114f95f3850SWill Newton struct mmc_request *mrq; 115f95f3850SWill Newton struct mmc_command *cmd; 116f95f3850SWill Newton struct mmc_command *stop; 117f95f3850SWill Newton struct mmc_data *data; 118f95f3850SWill Newton 119f95f3850SWill Newton /* Make sure we get a consistent snapshot */ 120f95f3850SWill Newton spin_lock_bh(&slot->host->lock); 121f95f3850SWill Newton mrq = slot->mrq; 122f95f3850SWill Newton 123f95f3850SWill Newton if (mrq) { 124f95f3850SWill Newton cmd = mrq->cmd; 125f95f3850SWill Newton data = mrq->data; 126f95f3850SWill Newton stop = mrq->stop; 127f95f3850SWill Newton 128f95f3850SWill Newton if (cmd) 129f95f3850SWill Newton seq_printf(s, 130f95f3850SWill Newton "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n", 131f95f3850SWill Newton cmd->opcode, cmd->arg, cmd->flags, 132f95f3850SWill Newton cmd->resp[0], cmd->resp[1], cmd->resp[2], 133f95f3850SWill Newton cmd->resp[2], cmd->error); 134f95f3850SWill Newton if (data) 135f95f3850SWill Newton seq_printf(s, "DATA %u / %u * %u flg %x err %d\n", 136f95f3850SWill Newton data->bytes_xfered, data->blocks, 137f95f3850SWill Newton data->blksz, data->flags, data->error); 138f95f3850SWill Newton if (stop) 139f95f3850SWill Newton seq_printf(s, 140f95f3850SWill Newton "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n", 141f95f3850SWill Newton stop->opcode, stop->arg, stop->flags, 142f95f3850SWill Newton stop->resp[0], stop->resp[1], stop->resp[2], 143f95f3850SWill Newton stop->resp[2], stop->error); 144f95f3850SWill Newton } 145f95f3850SWill Newton 146f95f3850SWill Newton spin_unlock_bh(&slot->host->lock); 147f95f3850SWill Newton 148f95f3850SWill Newton return 0; 149f95f3850SWill Newton } 150f95f3850SWill Newton 151f95f3850SWill Newton static int dw_mci_req_open(struct inode *inode, struct file *file) 152f95f3850SWill Newton { 153f95f3850SWill Newton return single_open(file, dw_mci_req_show, inode->i_private); 154f95f3850SWill Newton } 155f95f3850SWill Newton 156f95f3850SWill Newton static const struct file_operations dw_mci_req_fops = { 157f95f3850SWill Newton .owner = THIS_MODULE, 158f95f3850SWill Newton .open = dw_mci_req_open, 159f95f3850SWill Newton .read = seq_read, 160f95f3850SWill Newton .llseek = seq_lseek, 161f95f3850SWill Newton .release = single_release, 162f95f3850SWill Newton }; 163f95f3850SWill Newton 164f95f3850SWill Newton static int dw_mci_regs_show(struct seq_file *s, void *v) 165f95f3850SWill Newton { 166f95f3850SWill Newton seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS); 167f95f3850SWill Newton seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS); 168f95f3850SWill Newton seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD); 169f95f3850SWill Newton seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL); 170f95f3850SWill Newton seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK); 171f95f3850SWill Newton seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA); 172f95f3850SWill Newton 173f95f3850SWill Newton return 0; 174f95f3850SWill Newton } 175f95f3850SWill Newton 176f95f3850SWill Newton static int dw_mci_regs_open(struct inode *inode, struct file *file) 177f95f3850SWill Newton { 178f95f3850SWill Newton return single_open(file, dw_mci_regs_show, inode->i_private); 179f95f3850SWill Newton } 180f95f3850SWill Newton 181f95f3850SWill Newton static const struct file_operations dw_mci_regs_fops = { 182f95f3850SWill Newton .owner = THIS_MODULE, 183f95f3850SWill Newton .open = dw_mci_regs_open, 184f95f3850SWill Newton .read = seq_read, 185f95f3850SWill Newton .llseek = seq_lseek, 186f95f3850SWill Newton .release = single_release, 187f95f3850SWill Newton }; 188f95f3850SWill Newton 189f95f3850SWill Newton static void dw_mci_init_debugfs(struct dw_mci_slot *slot) 190f95f3850SWill Newton { 191f95f3850SWill Newton struct mmc_host *mmc = slot->mmc; 192f95f3850SWill Newton struct dw_mci *host = slot->host; 193f95f3850SWill Newton struct dentry *root; 194f95f3850SWill Newton struct dentry *node; 195f95f3850SWill Newton 196f95f3850SWill Newton root = mmc->debugfs_root; 197f95f3850SWill Newton if (!root) 198f95f3850SWill Newton return; 199f95f3850SWill Newton 200f95f3850SWill Newton node = debugfs_create_file("regs", S_IRUSR, root, host, 201f95f3850SWill Newton &dw_mci_regs_fops); 202f95f3850SWill Newton if (!node) 203f95f3850SWill Newton goto err; 204f95f3850SWill Newton 205f95f3850SWill Newton node = debugfs_create_file("req", S_IRUSR, root, slot, 206f95f3850SWill Newton &dw_mci_req_fops); 207f95f3850SWill Newton if (!node) 208f95f3850SWill Newton goto err; 209f95f3850SWill Newton 210f95f3850SWill Newton node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state); 211f95f3850SWill Newton if (!node) 212f95f3850SWill Newton goto err; 213f95f3850SWill Newton 214f95f3850SWill Newton node = debugfs_create_x32("pending_events", S_IRUSR, root, 215f95f3850SWill Newton (u32 *)&host->pending_events); 216f95f3850SWill Newton if (!node) 217f95f3850SWill Newton goto err; 218f95f3850SWill Newton 219f95f3850SWill Newton node = debugfs_create_x32("completed_events", S_IRUSR, root, 220f95f3850SWill Newton (u32 *)&host->completed_events); 221f95f3850SWill Newton if (!node) 222f95f3850SWill Newton goto err; 223f95f3850SWill Newton 224f95f3850SWill Newton return; 225f95f3850SWill Newton 226f95f3850SWill Newton err: 227f95f3850SWill Newton dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n"); 228f95f3850SWill Newton } 229f95f3850SWill Newton #endif /* defined(CONFIG_DEBUG_FS) */ 230f95f3850SWill Newton 231f95f3850SWill Newton static void dw_mci_set_timeout(struct dw_mci *host) 232f95f3850SWill Newton { 233f95f3850SWill Newton /* timeout (maximum) */ 234f95f3850SWill Newton mci_writel(host, TMOUT, 0xffffffff); 235f95f3850SWill Newton } 236f95f3850SWill Newton 237f95f3850SWill Newton static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd) 238f95f3850SWill Newton { 239f95f3850SWill Newton struct mmc_data *data; 240800d78bfSThomas Abraham struct dw_mci_slot *slot = mmc_priv(mmc); 241e95baf13SArnd Bergmann const struct dw_mci_drv_data *drv_data = slot->host->drv_data; 242f95f3850SWill Newton u32 cmdr; 243f95f3850SWill Newton cmd->error = -EINPROGRESS; 244f95f3850SWill Newton 245f95f3850SWill Newton cmdr = cmd->opcode; 246f95f3850SWill Newton 247f95f3850SWill Newton if (cmdr == MMC_STOP_TRANSMISSION) 248f95f3850SWill Newton cmdr |= SDMMC_CMD_STOP; 249f95f3850SWill Newton else 250f95f3850SWill Newton cmdr |= SDMMC_CMD_PRV_DAT_WAIT; 251f95f3850SWill Newton 252f95f3850SWill Newton if (cmd->flags & MMC_RSP_PRESENT) { 253f95f3850SWill Newton /* We expect a response, so set this bit */ 254f95f3850SWill Newton cmdr |= SDMMC_CMD_RESP_EXP; 255f95f3850SWill Newton if (cmd->flags & MMC_RSP_136) 256f95f3850SWill Newton cmdr |= SDMMC_CMD_RESP_LONG; 257f95f3850SWill Newton } 258f95f3850SWill Newton 259f95f3850SWill Newton if (cmd->flags & MMC_RSP_CRC) 260f95f3850SWill Newton cmdr |= SDMMC_CMD_RESP_CRC; 261f95f3850SWill Newton 262f95f3850SWill Newton data = cmd->data; 263f95f3850SWill Newton if (data) { 264f95f3850SWill Newton cmdr |= SDMMC_CMD_DAT_EXP; 265f95f3850SWill Newton if (data->flags & MMC_DATA_STREAM) 266f95f3850SWill Newton cmdr |= SDMMC_CMD_STRM_MODE; 267f95f3850SWill Newton if (data->flags & MMC_DATA_WRITE) 268f95f3850SWill Newton cmdr |= SDMMC_CMD_DAT_WR; 269f95f3850SWill Newton } 270f95f3850SWill Newton 271cb27a843SJames Hogan if (drv_data && drv_data->prepare_command) 272cb27a843SJames Hogan drv_data->prepare_command(slot->host, &cmdr); 273800d78bfSThomas Abraham 274f95f3850SWill Newton return cmdr; 275f95f3850SWill Newton } 276f95f3850SWill Newton 277f95f3850SWill Newton static void dw_mci_start_command(struct dw_mci *host, 278f95f3850SWill Newton struct mmc_command *cmd, u32 cmd_flags) 279f95f3850SWill Newton { 280f95f3850SWill Newton host->cmd = cmd; 2814a90920cSThomas Abraham dev_vdbg(host->dev, 282f95f3850SWill Newton "start command: ARGR=0x%08x CMDR=0x%08x\n", 283f95f3850SWill Newton cmd->arg, cmd_flags); 284f95f3850SWill Newton 285f95f3850SWill Newton mci_writel(host, CMDARG, cmd->arg); 286f95f3850SWill Newton wmb(); 287f95f3850SWill Newton 288f95f3850SWill Newton mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START); 289f95f3850SWill Newton } 290f95f3850SWill Newton 291f95f3850SWill Newton static void send_stop_cmd(struct dw_mci *host, struct mmc_data *data) 292f95f3850SWill Newton { 293f95f3850SWill Newton dw_mci_start_command(host, data->stop, host->stop_cmdr); 294f95f3850SWill Newton } 295f95f3850SWill Newton 296f95f3850SWill Newton /* DMA interface functions */ 297f95f3850SWill Newton static void dw_mci_stop_dma(struct dw_mci *host) 298f95f3850SWill Newton { 29903e8cb53SJames Hogan if (host->using_dma) { 300f95f3850SWill Newton host->dma_ops->stop(host); 301f95f3850SWill Newton host->dma_ops->cleanup(host); 302f95f3850SWill Newton } else { 303f95f3850SWill Newton /* Data transfer was stopped by the interrupt handler */ 304f95f3850SWill Newton set_bit(EVENT_XFER_COMPLETE, &host->pending_events); 305f95f3850SWill Newton } 306f95f3850SWill Newton } 307f95f3850SWill Newton 3089aa51408SSeungwon Jeon static int dw_mci_get_dma_dir(struct mmc_data *data) 3099aa51408SSeungwon Jeon { 3109aa51408SSeungwon Jeon if (data->flags & MMC_DATA_WRITE) 3119aa51408SSeungwon Jeon return DMA_TO_DEVICE; 3129aa51408SSeungwon Jeon else 3139aa51408SSeungwon Jeon return DMA_FROM_DEVICE; 3149aa51408SSeungwon Jeon } 3159aa51408SSeungwon Jeon 3169beee912SJaehoon Chung #ifdef CONFIG_MMC_DW_IDMAC 317f95f3850SWill Newton static void dw_mci_dma_cleanup(struct dw_mci *host) 318f95f3850SWill Newton { 319f95f3850SWill Newton struct mmc_data *data = host->data; 320f95f3850SWill Newton 321f95f3850SWill Newton if (data) 3229aa51408SSeungwon Jeon if (!data->host_cookie) 3234a90920cSThomas Abraham dma_unmap_sg(host->dev, 3249aa51408SSeungwon Jeon data->sg, 3259aa51408SSeungwon Jeon data->sg_len, 3269aa51408SSeungwon Jeon dw_mci_get_dma_dir(data)); 327f95f3850SWill Newton } 328f95f3850SWill Newton 329f95f3850SWill Newton static void dw_mci_idmac_stop_dma(struct dw_mci *host) 330f95f3850SWill Newton { 331f95f3850SWill Newton u32 temp; 332f95f3850SWill Newton 333f95f3850SWill Newton /* Disable and reset the IDMAC interface */ 334f95f3850SWill Newton temp = mci_readl(host, CTRL); 335f95f3850SWill Newton temp &= ~SDMMC_CTRL_USE_IDMAC; 336f95f3850SWill Newton temp |= SDMMC_CTRL_DMA_RESET; 337f95f3850SWill Newton mci_writel(host, CTRL, temp); 338f95f3850SWill Newton 339f95f3850SWill Newton /* Stop the IDMAC running */ 340f95f3850SWill Newton temp = mci_readl(host, BMOD); 341a5289a43SJaehoon Chung temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB); 342f95f3850SWill Newton mci_writel(host, BMOD, temp); 343f95f3850SWill Newton } 344f95f3850SWill Newton 345f95f3850SWill Newton static void dw_mci_idmac_complete_dma(struct dw_mci *host) 346f95f3850SWill Newton { 347f95f3850SWill Newton struct mmc_data *data = host->data; 348f95f3850SWill Newton 3494a90920cSThomas Abraham dev_vdbg(host->dev, "DMA complete\n"); 350f95f3850SWill Newton 351f95f3850SWill Newton host->dma_ops->cleanup(host); 352f95f3850SWill Newton 353f95f3850SWill Newton /* 354f95f3850SWill Newton * If the card was removed, data will be NULL. No point in trying to 355f95f3850SWill Newton * send the stop command or waiting for NBUSY in this case. 356f95f3850SWill Newton */ 357f95f3850SWill Newton if (data) { 358f95f3850SWill Newton set_bit(EVENT_XFER_COMPLETE, &host->pending_events); 359f95f3850SWill Newton tasklet_schedule(&host->tasklet); 360f95f3850SWill Newton } 361f95f3850SWill Newton } 362f95f3850SWill Newton 363f95f3850SWill Newton static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data, 364f95f3850SWill Newton unsigned int sg_len) 365f95f3850SWill Newton { 366f95f3850SWill Newton int i; 367f95f3850SWill Newton struct idmac_desc *desc = host->sg_cpu; 368f95f3850SWill Newton 369f95f3850SWill Newton for (i = 0; i < sg_len; i++, desc++) { 370f95f3850SWill Newton unsigned int length = sg_dma_len(&data->sg[i]); 371f95f3850SWill Newton u32 mem_addr = sg_dma_address(&data->sg[i]); 372f95f3850SWill Newton 373f95f3850SWill Newton /* Set the OWN bit and disable interrupts for this descriptor */ 374f95f3850SWill Newton desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC | IDMAC_DES0_CH; 375f95f3850SWill Newton 376f95f3850SWill Newton /* Buffer length */ 377f95f3850SWill Newton IDMAC_SET_BUFFER1_SIZE(desc, length); 378f95f3850SWill Newton 379f95f3850SWill Newton /* Physical address to DMA to/from */ 380f95f3850SWill Newton desc->des2 = mem_addr; 381f95f3850SWill Newton } 382f95f3850SWill Newton 383f95f3850SWill Newton /* Set first descriptor */ 384f95f3850SWill Newton desc = host->sg_cpu; 385f95f3850SWill Newton desc->des0 |= IDMAC_DES0_FD; 386f95f3850SWill Newton 387f95f3850SWill Newton /* Set last descriptor */ 388f95f3850SWill Newton desc = host->sg_cpu + (i - 1) * sizeof(struct idmac_desc); 389f95f3850SWill Newton desc->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC); 390f95f3850SWill Newton desc->des0 |= IDMAC_DES0_LD; 391f95f3850SWill Newton 392f95f3850SWill Newton wmb(); 393f95f3850SWill Newton } 394f95f3850SWill Newton 395f95f3850SWill Newton static void dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len) 396f95f3850SWill Newton { 397f95f3850SWill Newton u32 temp; 398f95f3850SWill Newton 399f95f3850SWill Newton dw_mci_translate_sglist(host, host->data, sg_len); 400f95f3850SWill Newton 401f95f3850SWill Newton /* Select IDMAC interface */ 402f95f3850SWill Newton temp = mci_readl(host, CTRL); 403f95f3850SWill Newton temp |= SDMMC_CTRL_USE_IDMAC; 404f95f3850SWill Newton mci_writel(host, CTRL, temp); 405f95f3850SWill Newton 406f95f3850SWill Newton wmb(); 407f95f3850SWill Newton 408f95f3850SWill Newton /* Enable the IDMAC */ 409f95f3850SWill Newton temp = mci_readl(host, BMOD); 410a5289a43SJaehoon Chung temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB; 411f95f3850SWill Newton mci_writel(host, BMOD, temp); 412f95f3850SWill Newton 413f95f3850SWill Newton /* Start it running */ 414f95f3850SWill Newton mci_writel(host, PLDMND, 1); 415f95f3850SWill Newton } 416f95f3850SWill Newton 417f95f3850SWill Newton static int dw_mci_idmac_init(struct dw_mci *host) 418f95f3850SWill Newton { 419f95f3850SWill Newton struct idmac_desc *p; 420897b69e7SSeungwon Jeon int i; 421f95f3850SWill Newton 422f95f3850SWill Newton /* Number of descriptors in the ring buffer */ 423f95f3850SWill Newton host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc); 424f95f3850SWill Newton 425f95f3850SWill Newton /* Forward link the descriptor list */ 426f95f3850SWill Newton for (i = 0, p = host->sg_cpu; i < host->ring_size - 1; i++, p++) 427f95f3850SWill Newton p->des3 = host->sg_dma + (sizeof(struct idmac_desc) * (i + 1)); 428f95f3850SWill Newton 429f95f3850SWill Newton /* Set the last descriptor as the end-of-ring descriptor */ 430f95f3850SWill Newton p->des3 = host->sg_dma; 431f95f3850SWill Newton p->des0 = IDMAC_DES0_ER; 432f95f3850SWill Newton 433141a712aSSeungwon Jeon mci_writel(host, BMOD, SDMMC_IDMAC_SWRESET); 434141a712aSSeungwon Jeon 435f95f3850SWill Newton /* Mask out interrupts - get Tx & Rx complete only */ 436f95f3850SWill Newton mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI | SDMMC_IDMAC_INT_RI | 437f95f3850SWill Newton SDMMC_IDMAC_INT_TI); 438f95f3850SWill Newton 439f95f3850SWill Newton /* Set the descriptor base address */ 440f95f3850SWill Newton mci_writel(host, DBADDR, host->sg_dma); 441f95f3850SWill Newton return 0; 442f95f3850SWill Newton } 443f95f3850SWill Newton 4448e2b36eaSArnd Bergmann static const struct dw_mci_dma_ops dw_mci_idmac_ops = { 445885c3e80SSeungwon Jeon .init = dw_mci_idmac_init, 446885c3e80SSeungwon Jeon .start = dw_mci_idmac_start_dma, 447885c3e80SSeungwon Jeon .stop = dw_mci_idmac_stop_dma, 448885c3e80SSeungwon Jeon .complete = dw_mci_idmac_complete_dma, 449885c3e80SSeungwon Jeon .cleanup = dw_mci_dma_cleanup, 450885c3e80SSeungwon Jeon }; 451885c3e80SSeungwon Jeon #endif /* CONFIG_MMC_DW_IDMAC */ 452885c3e80SSeungwon Jeon 4539aa51408SSeungwon Jeon static int dw_mci_pre_dma_transfer(struct dw_mci *host, 4549aa51408SSeungwon Jeon struct mmc_data *data, 4559aa51408SSeungwon Jeon bool next) 456f95f3850SWill Newton { 457f95f3850SWill Newton struct scatterlist *sg; 4589aa51408SSeungwon Jeon unsigned int i, sg_len; 459f95f3850SWill Newton 4609aa51408SSeungwon Jeon if (!next && data->host_cookie) 4619aa51408SSeungwon Jeon return data->host_cookie; 462f95f3850SWill Newton 463f95f3850SWill Newton /* 464f95f3850SWill Newton * We don't do DMA on "complex" transfers, i.e. with 465f95f3850SWill Newton * non-word-aligned buffers or lengths. Also, we don't bother 466f95f3850SWill Newton * with all the DMA setup overhead for short transfers. 467f95f3850SWill Newton */ 468f95f3850SWill Newton if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD) 469f95f3850SWill Newton return -EINVAL; 4709aa51408SSeungwon Jeon 471f95f3850SWill Newton if (data->blksz & 3) 472f95f3850SWill Newton return -EINVAL; 473f95f3850SWill Newton 474f95f3850SWill Newton for_each_sg(data->sg, sg, data->sg_len, i) { 475f95f3850SWill Newton if (sg->offset & 3 || sg->length & 3) 476f95f3850SWill Newton return -EINVAL; 477f95f3850SWill Newton } 478f95f3850SWill Newton 4794a90920cSThomas Abraham sg_len = dma_map_sg(host->dev, 4809aa51408SSeungwon Jeon data->sg, 4819aa51408SSeungwon Jeon data->sg_len, 4829aa51408SSeungwon Jeon dw_mci_get_dma_dir(data)); 4839aa51408SSeungwon Jeon if (sg_len == 0) 4849aa51408SSeungwon Jeon return -EINVAL; 4859aa51408SSeungwon Jeon 4869aa51408SSeungwon Jeon if (next) 4879aa51408SSeungwon Jeon data->host_cookie = sg_len; 4889aa51408SSeungwon Jeon 4899aa51408SSeungwon Jeon return sg_len; 4909aa51408SSeungwon Jeon } 4919aa51408SSeungwon Jeon 4929aa51408SSeungwon Jeon static void dw_mci_pre_req(struct mmc_host *mmc, 4939aa51408SSeungwon Jeon struct mmc_request *mrq, 4949aa51408SSeungwon Jeon bool is_first_req) 4959aa51408SSeungwon Jeon { 4969aa51408SSeungwon Jeon struct dw_mci_slot *slot = mmc_priv(mmc); 4979aa51408SSeungwon Jeon struct mmc_data *data = mrq->data; 4989aa51408SSeungwon Jeon 4999aa51408SSeungwon Jeon if (!slot->host->use_dma || !data) 5009aa51408SSeungwon Jeon return; 5019aa51408SSeungwon Jeon 5029aa51408SSeungwon Jeon if (data->host_cookie) { 5039aa51408SSeungwon Jeon data->host_cookie = 0; 5049aa51408SSeungwon Jeon return; 5059aa51408SSeungwon Jeon } 5069aa51408SSeungwon Jeon 5079aa51408SSeungwon Jeon if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0) 5089aa51408SSeungwon Jeon data->host_cookie = 0; 5099aa51408SSeungwon Jeon } 5109aa51408SSeungwon Jeon 5119aa51408SSeungwon Jeon static void dw_mci_post_req(struct mmc_host *mmc, 5129aa51408SSeungwon Jeon struct mmc_request *mrq, 5139aa51408SSeungwon Jeon int err) 5149aa51408SSeungwon Jeon { 5159aa51408SSeungwon Jeon struct dw_mci_slot *slot = mmc_priv(mmc); 5169aa51408SSeungwon Jeon struct mmc_data *data = mrq->data; 5179aa51408SSeungwon Jeon 5189aa51408SSeungwon Jeon if (!slot->host->use_dma || !data) 5199aa51408SSeungwon Jeon return; 5209aa51408SSeungwon Jeon 5219aa51408SSeungwon Jeon if (data->host_cookie) 5224a90920cSThomas Abraham dma_unmap_sg(slot->host->dev, 5239aa51408SSeungwon Jeon data->sg, 5249aa51408SSeungwon Jeon data->sg_len, 5259aa51408SSeungwon Jeon dw_mci_get_dma_dir(data)); 5269aa51408SSeungwon Jeon data->host_cookie = 0; 5279aa51408SSeungwon Jeon } 5289aa51408SSeungwon Jeon 5299aa51408SSeungwon Jeon static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data) 5309aa51408SSeungwon Jeon { 5319aa51408SSeungwon Jeon int sg_len; 5329aa51408SSeungwon Jeon u32 temp; 5339aa51408SSeungwon Jeon 5349aa51408SSeungwon Jeon host->using_dma = 0; 5359aa51408SSeungwon Jeon 5369aa51408SSeungwon Jeon /* If we don't have a channel, we can't do DMA */ 5379aa51408SSeungwon Jeon if (!host->use_dma) 5389aa51408SSeungwon Jeon return -ENODEV; 5399aa51408SSeungwon Jeon 5409aa51408SSeungwon Jeon sg_len = dw_mci_pre_dma_transfer(host, data, 0); 541a99aa9b9SSeungwon Jeon if (sg_len < 0) { 542a99aa9b9SSeungwon Jeon host->dma_ops->stop(host); 5439aa51408SSeungwon Jeon return sg_len; 544a99aa9b9SSeungwon Jeon } 5459aa51408SSeungwon Jeon 54603e8cb53SJames Hogan host->using_dma = 1; 54703e8cb53SJames Hogan 5484a90920cSThomas Abraham dev_vdbg(host->dev, 549f95f3850SWill Newton "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n", 550f95f3850SWill Newton (unsigned long)host->sg_cpu, (unsigned long)host->sg_dma, 551f95f3850SWill Newton sg_len); 552f95f3850SWill Newton 553f95f3850SWill Newton /* Enable the DMA interface */ 554f95f3850SWill Newton temp = mci_readl(host, CTRL); 555f95f3850SWill Newton temp |= SDMMC_CTRL_DMA_ENABLE; 556f95f3850SWill Newton mci_writel(host, CTRL, temp); 557f95f3850SWill Newton 558f95f3850SWill Newton /* Disable RX/TX IRQs, let DMA handle it */ 559f95f3850SWill Newton temp = mci_readl(host, INTMASK); 560f95f3850SWill Newton temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR); 561f95f3850SWill Newton mci_writel(host, INTMASK, temp); 562f95f3850SWill Newton 563f95f3850SWill Newton host->dma_ops->start(host, sg_len); 564f95f3850SWill Newton 565f95f3850SWill Newton return 0; 566f95f3850SWill Newton } 567f95f3850SWill Newton 568f95f3850SWill Newton static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data) 569f95f3850SWill Newton { 570f95f3850SWill Newton u32 temp; 571f95f3850SWill Newton 572f95f3850SWill Newton data->error = -EINPROGRESS; 573f95f3850SWill Newton 574f95f3850SWill Newton WARN_ON(host->data); 575f95f3850SWill Newton host->sg = NULL; 576f95f3850SWill Newton host->data = data; 577f95f3850SWill Newton 57855c5efbcSJames Hogan if (data->flags & MMC_DATA_READ) 57955c5efbcSJames Hogan host->dir_status = DW_MCI_RECV_STATUS; 58055c5efbcSJames Hogan else 58155c5efbcSJames Hogan host->dir_status = DW_MCI_SEND_STATUS; 58255c5efbcSJames Hogan 583f95f3850SWill Newton if (dw_mci_submit_data_dma(host, data)) { 584f9c2a0dcSSeungwon Jeon int flags = SG_MITER_ATOMIC; 585f9c2a0dcSSeungwon Jeon if (host->data->flags & MMC_DATA_READ) 586f9c2a0dcSSeungwon Jeon flags |= SG_MITER_TO_SG; 587f9c2a0dcSSeungwon Jeon else 588f9c2a0dcSSeungwon Jeon flags |= SG_MITER_FROM_SG; 589f9c2a0dcSSeungwon Jeon 590f9c2a0dcSSeungwon Jeon sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags); 591f95f3850SWill Newton host->sg = data->sg; 59234b664a2SJames Hogan host->part_buf_start = 0; 59334b664a2SJames Hogan host->part_buf_count = 0; 594f95f3850SWill Newton 595b40af3aaSJames Hogan mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR); 596f95f3850SWill Newton temp = mci_readl(host, INTMASK); 597f95f3850SWill Newton temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR; 598f95f3850SWill Newton mci_writel(host, INTMASK, temp); 599f95f3850SWill Newton 600f95f3850SWill Newton temp = mci_readl(host, CTRL); 601f95f3850SWill Newton temp &= ~SDMMC_CTRL_DMA_ENABLE; 602f95f3850SWill Newton mci_writel(host, CTRL, temp); 603f95f3850SWill Newton } 604f95f3850SWill Newton } 605f95f3850SWill Newton 606f95f3850SWill Newton static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg) 607f95f3850SWill Newton { 608f95f3850SWill Newton struct dw_mci *host = slot->host; 609f95f3850SWill Newton unsigned long timeout = jiffies + msecs_to_jiffies(500); 610f95f3850SWill Newton unsigned int cmd_status = 0; 611f95f3850SWill Newton 612f95f3850SWill Newton mci_writel(host, CMDARG, arg); 613f95f3850SWill Newton wmb(); 614f95f3850SWill Newton mci_writel(host, CMD, SDMMC_CMD_START | cmd); 615f95f3850SWill Newton 616f95f3850SWill Newton while (time_before(jiffies, timeout)) { 617f95f3850SWill Newton cmd_status = mci_readl(host, CMD); 618f95f3850SWill Newton if (!(cmd_status & SDMMC_CMD_START)) 619f95f3850SWill Newton return; 620f95f3850SWill Newton } 621f95f3850SWill Newton dev_err(&slot->mmc->class_dev, 622f95f3850SWill Newton "Timeout sending command (cmd %#x arg %#x status %#x)\n", 623f95f3850SWill Newton cmd, arg, cmd_status); 624f95f3850SWill Newton } 625f95f3850SWill Newton 626ab269128SAbhilash Kesavan static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit) 627f95f3850SWill Newton { 628f95f3850SWill Newton struct dw_mci *host = slot->host; 629f95f3850SWill Newton u32 div; 6309623b5b9SDoug Anderson u32 clk_en_a; 631f95f3850SWill Newton 632ab269128SAbhilash Kesavan if (slot->clock != host->current_speed || force_clkinit) { 633e419990bSSeungwon Jeon div = host->bus_hz / slot->clock; 634e419990bSSeungwon Jeon if (host->bus_hz % slot->clock && host->bus_hz > slot->clock) 635f95f3850SWill Newton /* 636f95f3850SWill Newton * move the + 1 after the divide to prevent 637f95f3850SWill Newton * over-clocking the card. 638f95f3850SWill Newton */ 639e419990bSSeungwon Jeon div += 1; 640e419990bSSeungwon Jeon 641e419990bSSeungwon Jeon div = (host->bus_hz != slot->clock) ? DIV_ROUND_UP(div, 2) : 0; 642f95f3850SWill Newton 643f95f3850SWill Newton dev_info(&slot->mmc->class_dev, 644f95f3850SWill Newton "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ" 645f95f3850SWill Newton " div = %d)\n", slot->id, host->bus_hz, slot->clock, 646f95f3850SWill Newton div ? ((host->bus_hz / div) >> 1) : host->bus_hz, div); 647f95f3850SWill Newton 648f95f3850SWill Newton /* disable clock */ 649f95f3850SWill Newton mci_writel(host, CLKENA, 0); 650f95f3850SWill Newton mci_writel(host, CLKSRC, 0); 651f95f3850SWill Newton 652f95f3850SWill Newton /* inform CIU */ 653f95f3850SWill Newton mci_send_cmd(slot, 654f95f3850SWill Newton SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0); 655f95f3850SWill Newton 656f95f3850SWill Newton /* set clock to desired speed */ 657f95f3850SWill Newton mci_writel(host, CLKDIV, div); 658f95f3850SWill Newton 659f95f3850SWill Newton /* inform CIU */ 660f95f3850SWill Newton mci_send_cmd(slot, 661f95f3850SWill Newton SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0); 662f95f3850SWill Newton 6639623b5b9SDoug Anderson /* enable clock; only low power if no SDIO */ 6649623b5b9SDoug Anderson clk_en_a = SDMMC_CLKEN_ENABLE << slot->id; 6659623b5b9SDoug Anderson if (!(mci_readl(host, INTMASK) & SDMMC_INT_SDIO(slot->id))) 6669623b5b9SDoug Anderson clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id; 6679623b5b9SDoug Anderson mci_writel(host, CLKENA, clk_en_a); 668f95f3850SWill Newton 669f95f3850SWill Newton /* inform CIU */ 670f95f3850SWill Newton mci_send_cmd(slot, 671f95f3850SWill Newton SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0); 672f95f3850SWill Newton 673f95f3850SWill Newton host->current_speed = slot->clock; 674f95f3850SWill Newton } 675f95f3850SWill Newton 676f95f3850SWill Newton /* Set the current slot bus width */ 6771d56c453SSeungwon Jeon mci_writel(host, CTYPE, (slot->ctype << slot->id)); 678f95f3850SWill Newton } 679f95f3850SWill Newton 680053b3ce6SSeungwon Jeon static void __dw_mci_start_request(struct dw_mci *host, 681053b3ce6SSeungwon Jeon struct dw_mci_slot *slot, 682053b3ce6SSeungwon Jeon struct mmc_command *cmd) 683f95f3850SWill Newton { 684f95f3850SWill Newton struct mmc_request *mrq; 685f95f3850SWill Newton struct mmc_data *data; 686f95f3850SWill Newton u32 cmdflags; 687f95f3850SWill Newton 688f95f3850SWill Newton mrq = slot->mrq; 689f95f3850SWill Newton if (host->pdata->select_slot) 690f95f3850SWill Newton host->pdata->select_slot(slot->id); 691f95f3850SWill Newton 692f95f3850SWill Newton host->cur_slot = slot; 693f95f3850SWill Newton host->mrq = mrq; 694f95f3850SWill Newton 695f95f3850SWill Newton host->pending_events = 0; 696f95f3850SWill Newton host->completed_events = 0; 697f95f3850SWill Newton host->data_status = 0; 698f95f3850SWill Newton 699053b3ce6SSeungwon Jeon data = cmd->data; 700f95f3850SWill Newton if (data) { 701f95f3850SWill Newton dw_mci_set_timeout(host); 702f95f3850SWill Newton mci_writel(host, BYTCNT, data->blksz*data->blocks); 703f95f3850SWill Newton mci_writel(host, BLKSIZ, data->blksz); 704f95f3850SWill Newton } 705f95f3850SWill Newton 706f95f3850SWill Newton cmdflags = dw_mci_prepare_command(slot->mmc, cmd); 707f95f3850SWill Newton 708f95f3850SWill Newton /* this is the first command, send the initialization clock */ 709f95f3850SWill Newton if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags)) 710f95f3850SWill Newton cmdflags |= SDMMC_CMD_INIT; 711f95f3850SWill Newton 712f95f3850SWill Newton if (data) { 713f95f3850SWill Newton dw_mci_submit_data(host, data); 714f95f3850SWill Newton wmb(); 715f95f3850SWill Newton } 716f95f3850SWill Newton 717f95f3850SWill Newton dw_mci_start_command(host, cmd, cmdflags); 718f95f3850SWill Newton 719f95f3850SWill Newton if (mrq->stop) 720f95f3850SWill Newton host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop); 721f95f3850SWill Newton } 722f95f3850SWill Newton 723053b3ce6SSeungwon Jeon static void dw_mci_start_request(struct dw_mci *host, 724053b3ce6SSeungwon Jeon struct dw_mci_slot *slot) 725053b3ce6SSeungwon Jeon { 726053b3ce6SSeungwon Jeon struct mmc_request *mrq = slot->mrq; 727053b3ce6SSeungwon Jeon struct mmc_command *cmd; 728053b3ce6SSeungwon Jeon 729053b3ce6SSeungwon Jeon cmd = mrq->sbc ? mrq->sbc : mrq->cmd; 730053b3ce6SSeungwon Jeon __dw_mci_start_request(host, slot, cmd); 731053b3ce6SSeungwon Jeon } 732053b3ce6SSeungwon Jeon 7337456caaeSJames Hogan /* must be called with host->lock held */ 734f95f3850SWill Newton static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot, 735f95f3850SWill Newton struct mmc_request *mrq) 736f95f3850SWill Newton { 737f95f3850SWill Newton dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n", 738f95f3850SWill Newton host->state); 739f95f3850SWill Newton 740f95f3850SWill Newton slot->mrq = mrq; 741f95f3850SWill Newton 742f95f3850SWill Newton if (host->state == STATE_IDLE) { 743f95f3850SWill Newton host->state = STATE_SENDING_CMD; 744f95f3850SWill Newton dw_mci_start_request(host, slot); 745f95f3850SWill Newton } else { 746f95f3850SWill Newton list_add_tail(&slot->queue_node, &host->queue); 747f95f3850SWill Newton } 748f95f3850SWill Newton } 749f95f3850SWill Newton 750f95f3850SWill Newton static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq) 751f95f3850SWill Newton { 752f95f3850SWill Newton struct dw_mci_slot *slot = mmc_priv(mmc); 753f95f3850SWill Newton struct dw_mci *host = slot->host; 754f95f3850SWill Newton 755f95f3850SWill Newton WARN_ON(slot->mrq); 756f95f3850SWill Newton 7577456caaeSJames Hogan /* 7587456caaeSJames Hogan * The check for card presence and queueing of the request must be 7597456caaeSJames Hogan * atomic, otherwise the card could be removed in between and the 7607456caaeSJames Hogan * request wouldn't fail until another card was inserted. 7617456caaeSJames Hogan */ 7627456caaeSJames Hogan spin_lock_bh(&host->lock); 7637456caaeSJames Hogan 764f95f3850SWill Newton if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) { 7657456caaeSJames Hogan spin_unlock_bh(&host->lock); 766f95f3850SWill Newton mrq->cmd->error = -ENOMEDIUM; 767f95f3850SWill Newton mmc_request_done(mmc, mrq); 768f95f3850SWill Newton return; 769f95f3850SWill Newton } 770f95f3850SWill Newton 771f95f3850SWill Newton dw_mci_queue_request(host, slot, mrq); 7727456caaeSJames Hogan 7737456caaeSJames Hogan spin_unlock_bh(&host->lock); 774f95f3850SWill Newton } 775f95f3850SWill Newton 776f95f3850SWill Newton static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 777f95f3850SWill Newton { 778f95f3850SWill Newton struct dw_mci_slot *slot = mmc_priv(mmc); 779e95baf13SArnd Bergmann const struct dw_mci_drv_data *drv_data = slot->host->drv_data; 78041babf75SJaehoon Chung u32 regs; 781f95f3850SWill Newton 782f95f3850SWill Newton switch (ios->bus_width) { 783f95f3850SWill Newton case MMC_BUS_WIDTH_4: 784f95f3850SWill Newton slot->ctype = SDMMC_CTYPE_4BIT; 785f95f3850SWill Newton break; 786c9b2a06fSJaehoon Chung case MMC_BUS_WIDTH_8: 787c9b2a06fSJaehoon Chung slot->ctype = SDMMC_CTYPE_8BIT; 788c9b2a06fSJaehoon Chung break; 789b2f7cb45SJaehoon Chung default: 790b2f7cb45SJaehoon Chung /* set default 1 bit mode */ 791b2f7cb45SJaehoon Chung slot->ctype = SDMMC_CTYPE_1BIT; 792f95f3850SWill Newton } 793f95f3850SWill Newton 79441babf75SJaehoon Chung regs = mci_readl(slot->host, UHS_REG); 7953f514291SSeungwon Jeon 7963f514291SSeungwon Jeon /* DDR mode set */ 7973f514291SSeungwon Jeon if (ios->timing == MMC_TIMING_UHS_DDR50) 79841babf75SJaehoon Chung regs |= (0x1 << slot->id) << 16; 7993f514291SSeungwon Jeon else 8003f514291SSeungwon Jeon regs &= ~(0x1 << slot->id) << 16; 8013f514291SSeungwon Jeon 80241babf75SJaehoon Chung mci_writel(slot->host, UHS_REG, regs); 80341babf75SJaehoon Chung 804f95f3850SWill Newton if (ios->clock) { 805f95f3850SWill Newton /* 806f95f3850SWill Newton * Use mirror of ios->clock to prevent race with mmc 807f95f3850SWill Newton * core ios update when finding the minimum. 808f95f3850SWill Newton */ 809f95f3850SWill Newton slot->clock = ios->clock; 810f95f3850SWill Newton } 811f95f3850SWill Newton 812cb27a843SJames Hogan if (drv_data && drv_data->set_ios) 813cb27a843SJames Hogan drv_data->set_ios(slot->host, ios); 814800d78bfSThomas Abraham 815bf7cb224SJaehoon Chung /* Slot specific timing and width adjustment */ 816bf7cb224SJaehoon Chung dw_mci_setup_bus(slot, false); 817bf7cb224SJaehoon Chung 818f95f3850SWill Newton switch (ios->power_mode) { 819f95f3850SWill Newton case MMC_POWER_UP: 820f95f3850SWill Newton set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags); 821f95f3850SWill Newton break; 822f95f3850SWill Newton default: 823f95f3850SWill Newton break; 824f95f3850SWill Newton } 825f95f3850SWill Newton } 826f95f3850SWill Newton 827f95f3850SWill Newton static int dw_mci_get_ro(struct mmc_host *mmc) 828f95f3850SWill Newton { 829f95f3850SWill Newton int read_only; 830f95f3850SWill Newton struct dw_mci_slot *slot = mmc_priv(mmc); 831f95f3850SWill Newton struct dw_mci_board *brd = slot->host->pdata; 832f95f3850SWill Newton 833f95f3850SWill Newton /* Use platform get_ro function, else try on board write protect */ 834a70aaa64SDoug Anderson 835a70aaa64SDoug Anderson /* 836a70aaa64SDoug Anderson * NOTE: DW_MCI_QUIRK_NO_WRITE_PROTECT will be removed in a future 837a70aaa64SDoug Anderson * patch in the series once reference to it is removed. 838a70aaa64SDoug Anderson */ 839a70aaa64SDoug Anderson if ((brd->quirks & DW_MCI_QUIRK_NO_WRITE_PROTECT) || 840a70aaa64SDoug Anderson (slot->quirks & DW_MCI_SLOT_QUIRK_NO_WRITE_PROTECT)) 841b4967aa5SThomas Abraham read_only = 0; 842b4967aa5SThomas Abraham else if (brd->get_ro) 843f95f3850SWill Newton read_only = brd->get_ro(slot->id); 844*55a6ceb2SDoug Anderson else if (gpio_is_valid(slot->wp_gpio)) 845*55a6ceb2SDoug Anderson read_only = gpio_get_value(slot->wp_gpio); 846f95f3850SWill Newton else 847f95f3850SWill Newton read_only = 848f95f3850SWill Newton mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0; 849f95f3850SWill Newton 850f95f3850SWill Newton dev_dbg(&mmc->class_dev, "card is %s\n", 851f95f3850SWill Newton read_only ? "read-only" : "read-write"); 852f95f3850SWill Newton 853f95f3850SWill Newton return read_only; 854f95f3850SWill Newton } 855f95f3850SWill Newton 856f95f3850SWill Newton static int dw_mci_get_cd(struct mmc_host *mmc) 857f95f3850SWill Newton { 858f95f3850SWill Newton int present; 859f95f3850SWill Newton struct dw_mci_slot *slot = mmc_priv(mmc); 860f95f3850SWill Newton struct dw_mci_board *brd = slot->host->pdata; 861f95f3850SWill Newton 862f95f3850SWill Newton /* Use platform get_cd function, else try onboard card detect */ 863fc3d7720SJaehoon Chung if (brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION) 864fc3d7720SJaehoon Chung present = 1; 865fc3d7720SJaehoon Chung else if (brd->get_cd) 866f95f3850SWill Newton present = !brd->get_cd(slot->id); 867f95f3850SWill Newton else 868f95f3850SWill Newton present = (mci_readl(slot->host, CDETECT) & (1 << slot->id)) 869f95f3850SWill Newton == 0 ? 1 : 0; 870f95f3850SWill Newton 871f95f3850SWill Newton if (present) 872f95f3850SWill Newton dev_dbg(&mmc->class_dev, "card is present\n"); 873f95f3850SWill Newton else 874f95f3850SWill Newton dev_dbg(&mmc->class_dev, "card is not present\n"); 875f95f3850SWill Newton 876f95f3850SWill Newton return present; 877f95f3850SWill Newton } 878f95f3850SWill Newton 8799623b5b9SDoug Anderson /* 8809623b5b9SDoug Anderson * Disable lower power mode. 8819623b5b9SDoug Anderson * 8829623b5b9SDoug Anderson * Low power mode will stop the card clock when idle. According to the 8839623b5b9SDoug Anderson * description of the CLKENA register we should disable low power mode 8849623b5b9SDoug Anderson * for SDIO cards if we need SDIO interrupts to work. 8859623b5b9SDoug Anderson * 8869623b5b9SDoug Anderson * This function is fast if low power mode is already disabled. 8879623b5b9SDoug Anderson */ 8889623b5b9SDoug Anderson static void dw_mci_disable_low_power(struct dw_mci_slot *slot) 8899623b5b9SDoug Anderson { 8909623b5b9SDoug Anderson struct dw_mci *host = slot->host; 8919623b5b9SDoug Anderson u32 clk_en_a; 8929623b5b9SDoug Anderson const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id; 8939623b5b9SDoug Anderson 8949623b5b9SDoug Anderson clk_en_a = mci_readl(host, CLKENA); 8959623b5b9SDoug Anderson 8969623b5b9SDoug Anderson if (clk_en_a & clken_low_pwr) { 8979623b5b9SDoug Anderson mci_writel(host, CLKENA, clk_en_a & ~clken_low_pwr); 8989623b5b9SDoug Anderson mci_send_cmd(slot, SDMMC_CMD_UPD_CLK | 8999623b5b9SDoug Anderson SDMMC_CMD_PRV_DAT_WAIT, 0); 9009623b5b9SDoug Anderson } 9019623b5b9SDoug Anderson } 9029623b5b9SDoug Anderson 9031a5c8e1fSShashidhar Hiremath static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb) 9041a5c8e1fSShashidhar Hiremath { 9051a5c8e1fSShashidhar Hiremath struct dw_mci_slot *slot = mmc_priv(mmc); 9061a5c8e1fSShashidhar Hiremath struct dw_mci *host = slot->host; 9071a5c8e1fSShashidhar Hiremath u32 int_mask; 9081a5c8e1fSShashidhar Hiremath 9091a5c8e1fSShashidhar Hiremath /* Enable/disable Slot Specific SDIO interrupt */ 9101a5c8e1fSShashidhar Hiremath int_mask = mci_readl(host, INTMASK); 9111a5c8e1fSShashidhar Hiremath if (enb) { 9129623b5b9SDoug Anderson /* 9139623b5b9SDoug Anderson * Turn off low power mode if it was enabled. This is a bit of 9149623b5b9SDoug Anderson * a heavy operation and we disable / enable IRQs a lot, so 9159623b5b9SDoug Anderson * we'll leave low power mode disabled and it will get 9169623b5b9SDoug Anderson * re-enabled again in dw_mci_setup_bus(). 9179623b5b9SDoug Anderson */ 9189623b5b9SDoug Anderson dw_mci_disable_low_power(slot); 9199623b5b9SDoug Anderson 9201a5c8e1fSShashidhar Hiremath mci_writel(host, INTMASK, 921705ad047SKyoungil Kim (int_mask | SDMMC_INT_SDIO(slot->id))); 9221a5c8e1fSShashidhar Hiremath } else { 9231a5c8e1fSShashidhar Hiremath mci_writel(host, INTMASK, 924705ad047SKyoungil Kim (int_mask & ~SDMMC_INT_SDIO(slot->id))); 9251a5c8e1fSShashidhar Hiremath } 9261a5c8e1fSShashidhar Hiremath } 9271a5c8e1fSShashidhar Hiremath 928f95f3850SWill Newton static const struct mmc_host_ops dw_mci_ops = { 929f95f3850SWill Newton .request = dw_mci_request, 9309aa51408SSeungwon Jeon .pre_req = dw_mci_pre_req, 9319aa51408SSeungwon Jeon .post_req = dw_mci_post_req, 932f95f3850SWill Newton .set_ios = dw_mci_set_ios, 933f95f3850SWill Newton .get_ro = dw_mci_get_ro, 934f95f3850SWill Newton .get_cd = dw_mci_get_cd, 9351a5c8e1fSShashidhar Hiremath .enable_sdio_irq = dw_mci_enable_sdio_irq, 936f95f3850SWill Newton }; 937f95f3850SWill Newton 938f95f3850SWill Newton static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq) 939f95f3850SWill Newton __releases(&host->lock) 940f95f3850SWill Newton __acquires(&host->lock) 941f95f3850SWill Newton { 942f95f3850SWill Newton struct dw_mci_slot *slot; 943f95f3850SWill Newton struct mmc_host *prev_mmc = host->cur_slot->mmc; 944f95f3850SWill Newton 945f95f3850SWill Newton WARN_ON(host->cmd || host->data); 946f95f3850SWill Newton 947f95f3850SWill Newton host->cur_slot->mrq = NULL; 948f95f3850SWill Newton host->mrq = NULL; 949f95f3850SWill Newton if (!list_empty(&host->queue)) { 950f95f3850SWill Newton slot = list_entry(host->queue.next, 951f95f3850SWill Newton struct dw_mci_slot, queue_node); 952f95f3850SWill Newton list_del(&slot->queue_node); 9534a90920cSThomas Abraham dev_vdbg(host->dev, "list not empty: %s is next\n", 954f95f3850SWill Newton mmc_hostname(slot->mmc)); 955f95f3850SWill Newton host->state = STATE_SENDING_CMD; 956f95f3850SWill Newton dw_mci_start_request(host, slot); 957f95f3850SWill Newton } else { 9584a90920cSThomas Abraham dev_vdbg(host->dev, "list empty\n"); 959f95f3850SWill Newton host->state = STATE_IDLE; 960f95f3850SWill Newton } 961f95f3850SWill Newton 962f95f3850SWill Newton spin_unlock(&host->lock); 963f95f3850SWill Newton mmc_request_done(prev_mmc, mrq); 964f95f3850SWill Newton spin_lock(&host->lock); 965f95f3850SWill Newton } 966f95f3850SWill Newton 967f95f3850SWill Newton static void dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd) 968f95f3850SWill Newton { 969f95f3850SWill Newton u32 status = host->cmd_status; 970f95f3850SWill Newton 971f95f3850SWill Newton host->cmd_status = 0; 972f95f3850SWill Newton 973f95f3850SWill Newton /* Read the response from the card (up to 16 bytes) */ 974f95f3850SWill Newton if (cmd->flags & MMC_RSP_PRESENT) { 975f95f3850SWill Newton if (cmd->flags & MMC_RSP_136) { 976f95f3850SWill Newton cmd->resp[3] = mci_readl(host, RESP0); 977f95f3850SWill Newton cmd->resp[2] = mci_readl(host, RESP1); 978f95f3850SWill Newton cmd->resp[1] = mci_readl(host, RESP2); 979f95f3850SWill Newton cmd->resp[0] = mci_readl(host, RESP3); 980f95f3850SWill Newton } else { 981f95f3850SWill Newton cmd->resp[0] = mci_readl(host, RESP0); 982f95f3850SWill Newton cmd->resp[1] = 0; 983f95f3850SWill Newton cmd->resp[2] = 0; 984f95f3850SWill Newton cmd->resp[3] = 0; 985f95f3850SWill Newton } 986f95f3850SWill Newton } 987f95f3850SWill Newton 988f95f3850SWill Newton if (status & SDMMC_INT_RTO) 989f95f3850SWill Newton cmd->error = -ETIMEDOUT; 990f95f3850SWill Newton else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC)) 991f95f3850SWill Newton cmd->error = -EILSEQ; 992f95f3850SWill Newton else if (status & SDMMC_INT_RESP_ERR) 993f95f3850SWill Newton cmd->error = -EIO; 994f95f3850SWill Newton else 995f95f3850SWill Newton cmd->error = 0; 996f95f3850SWill Newton 997f95f3850SWill Newton if (cmd->error) { 998f95f3850SWill Newton /* newer ip versions need a delay between retries */ 999f95f3850SWill Newton if (host->quirks & DW_MCI_QUIRK_RETRY_DELAY) 1000f95f3850SWill Newton mdelay(20); 1001f95f3850SWill Newton 1002f95f3850SWill Newton if (cmd->data) { 1003f95f3850SWill Newton dw_mci_stop_dma(host); 1004fda5f736SSeungwon Jeon host->data = NULL; 1005f95f3850SWill Newton } 1006f95f3850SWill Newton } 1007f95f3850SWill Newton } 1008f95f3850SWill Newton 1009f95f3850SWill Newton static void dw_mci_tasklet_func(unsigned long priv) 1010f95f3850SWill Newton { 1011f95f3850SWill Newton struct dw_mci *host = (struct dw_mci *)priv; 1012f95f3850SWill Newton struct mmc_data *data; 1013f95f3850SWill Newton struct mmc_command *cmd; 1014f95f3850SWill Newton enum dw_mci_state state; 1015f95f3850SWill Newton enum dw_mci_state prev_state; 101694dd5b33SJames Hogan u32 status, ctrl; 1017f95f3850SWill Newton 1018f95f3850SWill Newton spin_lock(&host->lock); 1019f95f3850SWill Newton 1020f95f3850SWill Newton state = host->state; 1021f95f3850SWill Newton data = host->data; 1022f95f3850SWill Newton 1023f95f3850SWill Newton do { 1024f95f3850SWill Newton prev_state = state; 1025f95f3850SWill Newton 1026f95f3850SWill Newton switch (state) { 1027f95f3850SWill Newton case STATE_IDLE: 1028f95f3850SWill Newton break; 1029f95f3850SWill Newton 1030f95f3850SWill Newton case STATE_SENDING_CMD: 1031f95f3850SWill Newton if (!test_and_clear_bit(EVENT_CMD_COMPLETE, 1032f95f3850SWill Newton &host->pending_events)) 1033f95f3850SWill Newton break; 1034f95f3850SWill Newton 1035f95f3850SWill Newton cmd = host->cmd; 1036f95f3850SWill Newton host->cmd = NULL; 1037f95f3850SWill Newton set_bit(EVENT_CMD_COMPLETE, &host->completed_events); 1038053b3ce6SSeungwon Jeon dw_mci_command_complete(host, cmd); 1039053b3ce6SSeungwon Jeon if (cmd == host->mrq->sbc && !cmd->error) { 1040053b3ce6SSeungwon Jeon prev_state = state = STATE_SENDING_CMD; 1041053b3ce6SSeungwon Jeon __dw_mci_start_request(host, host->cur_slot, 1042053b3ce6SSeungwon Jeon host->mrq->cmd); 1043053b3ce6SSeungwon Jeon goto unlock; 1044053b3ce6SSeungwon Jeon } 1045053b3ce6SSeungwon Jeon 1046f95f3850SWill Newton if (!host->mrq->data || cmd->error) { 1047f95f3850SWill Newton dw_mci_request_end(host, host->mrq); 1048f95f3850SWill Newton goto unlock; 1049f95f3850SWill Newton } 1050f95f3850SWill Newton 1051f95f3850SWill Newton prev_state = state = STATE_SENDING_DATA; 1052f95f3850SWill Newton /* fall through */ 1053f95f3850SWill Newton 1054f95f3850SWill Newton case STATE_SENDING_DATA: 1055f95f3850SWill Newton if (test_and_clear_bit(EVENT_DATA_ERROR, 1056f95f3850SWill Newton &host->pending_events)) { 1057f95f3850SWill Newton dw_mci_stop_dma(host); 1058f95f3850SWill Newton if (data->stop) 1059f95f3850SWill Newton send_stop_cmd(host, data); 1060f95f3850SWill Newton state = STATE_DATA_ERROR; 1061f95f3850SWill Newton break; 1062f95f3850SWill Newton } 1063f95f3850SWill Newton 1064f95f3850SWill Newton if (!test_and_clear_bit(EVENT_XFER_COMPLETE, 1065f95f3850SWill Newton &host->pending_events)) 1066f95f3850SWill Newton break; 1067f95f3850SWill Newton 1068f95f3850SWill Newton set_bit(EVENT_XFER_COMPLETE, &host->completed_events); 1069f95f3850SWill Newton prev_state = state = STATE_DATA_BUSY; 1070f95f3850SWill Newton /* fall through */ 1071f95f3850SWill Newton 1072f95f3850SWill Newton case STATE_DATA_BUSY: 1073f95f3850SWill Newton if (!test_and_clear_bit(EVENT_DATA_COMPLETE, 1074f95f3850SWill Newton &host->pending_events)) 1075f95f3850SWill Newton break; 1076f95f3850SWill Newton 1077f95f3850SWill Newton host->data = NULL; 1078f95f3850SWill Newton set_bit(EVENT_DATA_COMPLETE, &host->completed_events); 1079f95f3850SWill Newton status = host->data_status; 1080f95f3850SWill Newton 1081f95f3850SWill Newton if (status & DW_MCI_DATA_ERROR_FLAGS) { 1082f95f3850SWill Newton if (status & SDMMC_INT_DTO) { 1083f95f3850SWill Newton data->error = -ETIMEDOUT; 1084f95f3850SWill Newton } else if (status & SDMMC_INT_DCRC) { 1085f95f3850SWill Newton data->error = -EILSEQ; 108655c5efbcSJames Hogan } else if (status & SDMMC_INT_EBE && 108755c5efbcSJames Hogan host->dir_status == 108855c5efbcSJames Hogan DW_MCI_SEND_STATUS) { 108955c5efbcSJames Hogan /* 109055c5efbcSJames Hogan * No data CRC status was returned. 109155c5efbcSJames Hogan * The number of bytes transferred will 109255c5efbcSJames Hogan * be exaggerated in PIO mode. 109355c5efbcSJames Hogan */ 109455c5efbcSJames Hogan data->bytes_xfered = 0; 109555c5efbcSJames Hogan data->error = -ETIMEDOUT; 1096f95f3850SWill Newton } else { 10974a90920cSThomas Abraham dev_err(host->dev, 1098f95f3850SWill Newton "data FIFO error " 1099f95f3850SWill Newton "(status=%08x)\n", 1100f95f3850SWill Newton status); 1101f95f3850SWill Newton data->error = -EIO; 1102f95f3850SWill Newton } 110394dd5b33SJames Hogan /* 110494dd5b33SJames Hogan * After an error, there may be data lingering 110594dd5b33SJames Hogan * in the FIFO, so reset it - doing so 110694dd5b33SJames Hogan * generates a block interrupt, hence setting 110794dd5b33SJames Hogan * the scatter-gather pointer to NULL. 110894dd5b33SJames Hogan */ 1109f9c2a0dcSSeungwon Jeon sg_miter_stop(&host->sg_miter); 111094dd5b33SJames Hogan host->sg = NULL; 111194dd5b33SJames Hogan ctrl = mci_readl(host, CTRL); 111294dd5b33SJames Hogan ctrl |= SDMMC_CTRL_FIFO_RESET; 111394dd5b33SJames Hogan mci_writel(host, CTRL, ctrl); 1114f95f3850SWill Newton } else { 1115f95f3850SWill Newton data->bytes_xfered = data->blocks * data->blksz; 1116f95f3850SWill Newton data->error = 0; 1117f95f3850SWill Newton } 1118f95f3850SWill Newton 1119f95f3850SWill Newton if (!data->stop) { 1120f95f3850SWill Newton dw_mci_request_end(host, host->mrq); 1121f95f3850SWill Newton goto unlock; 1122f95f3850SWill Newton } 1123f95f3850SWill Newton 1124053b3ce6SSeungwon Jeon if (host->mrq->sbc && !data->error) { 1125053b3ce6SSeungwon Jeon data->stop->error = 0; 1126053b3ce6SSeungwon Jeon dw_mci_request_end(host, host->mrq); 1127053b3ce6SSeungwon Jeon goto unlock; 1128053b3ce6SSeungwon Jeon } 1129053b3ce6SSeungwon Jeon 1130f95f3850SWill Newton prev_state = state = STATE_SENDING_STOP; 1131f95f3850SWill Newton if (!data->error) 1132f95f3850SWill Newton send_stop_cmd(host, data); 1133f95f3850SWill Newton /* fall through */ 1134f95f3850SWill Newton 1135f95f3850SWill Newton case STATE_SENDING_STOP: 1136f95f3850SWill Newton if (!test_and_clear_bit(EVENT_CMD_COMPLETE, 1137f95f3850SWill Newton &host->pending_events)) 1138f95f3850SWill Newton break; 1139f95f3850SWill Newton 1140f95f3850SWill Newton host->cmd = NULL; 1141f95f3850SWill Newton dw_mci_command_complete(host, host->mrq->stop); 1142f95f3850SWill Newton dw_mci_request_end(host, host->mrq); 1143f95f3850SWill Newton goto unlock; 1144f95f3850SWill Newton 1145f95f3850SWill Newton case STATE_DATA_ERROR: 1146f95f3850SWill Newton if (!test_and_clear_bit(EVENT_XFER_COMPLETE, 1147f95f3850SWill Newton &host->pending_events)) 1148f95f3850SWill Newton break; 1149f95f3850SWill Newton 1150f95f3850SWill Newton state = STATE_DATA_BUSY; 1151f95f3850SWill Newton break; 1152f95f3850SWill Newton } 1153f95f3850SWill Newton } while (state != prev_state); 1154f95f3850SWill Newton 1155f95f3850SWill Newton host->state = state; 1156f95f3850SWill Newton unlock: 1157f95f3850SWill Newton spin_unlock(&host->lock); 1158f95f3850SWill Newton 1159f95f3850SWill Newton } 1160f95f3850SWill Newton 116134b664a2SJames Hogan /* push final bytes to part_buf, only use during push */ 116234b664a2SJames Hogan static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt) 116334b664a2SJames Hogan { 116434b664a2SJames Hogan memcpy((void *)&host->part_buf, buf, cnt); 116534b664a2SJames Hogan host->part_buf_count = cnt; 116634b664a2SJames Hogan } 116734b664a2SJames Hogan 116834b664a2SJames Hogan /* append bytes to part_buf, only use during push */ 116934b664a2SJames Hogan static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt) 117034b664a2SJames Hogan { 117134b664a2SJames Hogan cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count); 117234b664a2SJames Hogan memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt); 117334b664a2SJames Hogan host->part_buf_count += cnt; 117434b664a2SJames Hogan return cnt; 117534b664a2SJames Hogan } 117634b664a2SJames Hogan 117734b664a2SJames Hogan /* pull first bytes from part_buf, only use during pull */ 117834b664a2SJames Hogan static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt) 117934b664a2SJames Hogan { 118034b664a2SJames Hogan cnt = min(cnt, (int)host->part_buf_count); 118134b664a2SJames Hogan if (cnt) { 118234b664a2SJames Hogan memcpy(buf, (void *)&host->part_buf + host->part_buf_start, 118334b664a2SJames Hogan cnt); 118434b664a2SJames Hogan host->part_buf_count -= cnt; 118534b664a2SJames Hogan host->part_buf_start += cnt; 118634b664a2SJames Hogan } 118734b664a2SJames Hogan return cnt; 118834b664a2SJames Hogan } 118934b664a2SJames Hogan 119034b664a2SJames Hogan /* pull final bytes from the part_buf, assuming it's just been filled */ 119134b664a2SJames Hogan static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt) 119234b664a2SJames Hogan { 119334b664a2SJames Hogan memcpy(buf, &host->part_buf, cnt); 119434b664a2SJames Hogan host->part_buf_start = cnt; 119534b664a2SJames Hogan host->part_buf_count = (1 << host->data_shift) - cnt; 119634b664a2SJames Hogan } 119734b664a2SJames Hogan 1198f95f3850SWill Newton static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt) 1199f95f3850SWill Newton { 120034b664a2SJames Hogan /* try and push anything in the part_buf */ 120134b664a2SJames Hogan if (unlikely(host->part_buf_count)) { 120234b664a2SJames Hogan int len = dw_mci_push_part_bytes(host, buf, cnt); 120334b664a2SJames Hogan buf += len; 120434b664a2SJames Hogan cnt -= len; 120534b664a2SJames Hogan if (!sg_next(host->sg) || host->part_buf_count == 2) { 12064e0a5adfSJaehoon Chung mci_writew(host, DATA(host->data_offset), 12074e0a5adfSJaehoon Chung host->part_buf16); 120834b664a2SJames Hogan host->part_buf_count = 0; 120934b664a2SJames Hogan } 121034b664a2SJames Hogan } 121134b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 121234b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x1)) { 121334b664a2SJames Hogan while (cnt >= 2) { 121434b664a2SJames Hogan u16 aligned_buf[64]; 121534b664a2SJames Hogan int len = min(cnt & -2, (int)sizeof(aligned_buf)); 121634b664a2SJames Hogan int items = len >> 1; 121734b664a2SJames Hogan int i; 121834b664a2SJames Hogan /* memcpy from input buffer into aligned buffer */ 121934b664a2SJames Hogan memcpy(aligned_buf, buf, len); 122034b664a2SJames Hogan buf += len; 122134b664a2SJames Hogan cnt -= len; 122234b664a2SJames Hogan /* push data from aligned buffer into fifo */ 122334b664a2SJames Hogan for (i = 0; i < items; ++i) 12244e0a5adfSJaehoon Chung mci_writew(host, DATA(host->data_offset), 12254e0a5adfSJaehoon Chung aligned_buf[i]); 122634b664a2SJames Hogan } 122734b664a2SJames Hogan } else 122834b664a2SJames Hogan #endif 122934b664a2SJames Hogan { 123034b664a2SJames Hogan u16 *pdata = buf; 123134b664a2SJames Hogan for (; cnt >= 2; cnt -= 2) 12324e0a5adfSJaehoon Chung mci_writew(host, DATA(host->data_offset), *pdata++); 123334b664a2SJames Hogan buf = pdata; 123434b664a2SJames Hogan } 123534b664a2SJames Hogan /* put anything remaining in the part_buf */ 123634b664a2SJames Hogan if (cnt) { 123734b664a2SJames Hogan dw_mci_set_part_bytes(host, buf, cnt); 123834b664a2SJames Hogan if (!sg_next(host->sg)) 12394e0a5adfSJaehoon Chung mci_writew(host, DATA(host->data_offset), 12404e0a5adfSJaehoon Chung host->part_buf16); 1241f95f3850SWill Newton } 1242f95f3850SWill Newton } 1243f95f3850SWill Newton 1244f95f3850SWill Newton static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt) 1245f95f3850SWill Newton { 124634b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 124734b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x1)) { 124834b664a2SJames Hogan while (cnt >= 2) { 124934b664a2SJames Hogan /* pull data from fifo into aligned buffer */ 125034b664a2SJames Hogan u16 aligned_buf[64]; 125134b664a2SJames Hogan int len = min(cnt & -2, (int)sizeof(aligned_buf)); 125234b664a2SJames Hogan int items = len >> 1; 125334b664a2SJames Hogan int i; 125434b664a2SJames Hogan for (i = 0; i < items; ++i) 12554e0a5adfSJaehoon Chung aligned_buf[i] = mci_readw(host, 12564e0a5adfSJaehoon Chung DATA(host->data_offset)); 125734b664a2SJames Hogan /* memcpy from aligned buffer into output buffer */ 125834b664a2SJames Hogan memcpy(buf, aligned_buf, len); 125934b664a2SJames Hogan buf += len; 126034b664a2SJames Hogan cnt -= len; 126134b664a2SJames Hogan } 126234b664a2SJames Hogan } else 126334b664a2SJames Hogan #endif 126434b664a2SJames Hogan { 126534b664a2SJames Hogan u16 *pdata = buf; 126634b664a2SJames Hogan for (; cnt >= 2; cnt -= 2) 12674e0a5adfSJaehoon Chung *pdata++ = mci_readw(host, DATA(host->data_offset)); 126834b664a2SJames Hogan buf = pdata; 126934b664a2SJames Hogan } 127034b664a2SJames Hogan if (cnt) { 12714e0a5adfSJaehoon Chung host->part_buf16 = mci_readw(host, DATA(host->data_offset)); 127234b664a2SJames Hogan dw_mci_pull_final_bytes(host, buf, cnt); 1273f95f3850SWill Newton } 1274f95f3850SWill Newton } 1275f95f3850SWill Newton 1276f95f3850SWill Newton static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt) 1277f95f3850SWill Newton { 127834b664a2SJames Hogan /* try and push anything in the part_buf */ 127934b664a2SJames Hogan if (unlikely(host->part_buf_count)) { 128034b664a2SJames Hogan int len = dw_mci_push_part_bytes(host, buf, cnt); 128134b664a2SJames Hogan buf += len; 128234b664a2SJames Hogan cnt -= len; 128334b664a2SJames Hogan if (!sg_next(host->sg) || host->part_buf_count == 4) { 12844e0a5adfSJaehoon Chung mci_writel(host, DATA(host->data_offset), 12854e0a5adfSJaehoon Chung host->part_buf32); 128634b664a2SJames Hogan host->part_buf_count = 0; 128734b664a2SJames Hogan } 128834b664a2SJames Hogan } 128934b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 129034b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x3)) { 129134b664a2SJames Hogan while (cnt >= 4) { 129234b664a2SJames Hogan u32 aligned_buf[32]; 129334b664a2SJames Hogan int len = min(cnt & -4, (int)sizeof(aligned_buf)); 129434b664a2SJames Hogan int items = len >> 2; 129534b664a2SJames Hogan int i; 129634b664a2SJames Hogan /* memcpy from input buffer into aligned buffer */ 129734b664a2SJames Hogan memcpy(aligned_buf, buf, len); 129834b664a2SJames Hogan buf += len; 129934b664a2SJames Hogan cnt -= len; 130034b664a2SJames Hogan /* push data from aligned buffer into fifo */ 130134b664a2SJames Hogan for (i = 0; i < items; ++i) 13024e0a5adfSJaehoon Chung mci_writel(host, DATA(host->data_offset), 13034e0a5adfSJaehoon Chung aligned_buf[i]); 130434b664a2SJames Hogan } 130534b664a2SJames Hogan } else 130634b664a2SJames Hogan #endif 130734b664a2SJames Hogan { 130834b664a2SJames Hogan u32 *pdata = buf; 130934b664a2SJames Hogan for (; cnt >= 4; cnt -= 4) 13104e0a5adfSJaehoon Chung mci_writel(host, DATA(host->data_offset), *pdata++); 131134b664a2SJames Hogan buf = pdata; 131234b664a2SJames Hogan } 131334b664a2SJames Hogan /* put anything remaining in the part_buf */ 131434b664a2SJames Hogan if (cnt) { 131534b664a2SJames Hogan dw_mci_set_part_bytes(host, buf, cnt); 131634b664a2SJames Hogan if (!sg_next(host->sg)) 13174e0a5adfSJaehoon Chung mci_writel(host, DATA(host->data_offset), 13184e0a5adfSJaehoon Chung host->part_buf32); 1319f95f3850SWill Newton } 1320f95f3850SWill Newton } 1321f95f3850SWill Newton 1322f95f3850SWill Newton static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt) 1323f95f3850SWill Newton { 132434b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 132534b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x3)) { 132634b664a2SJames Hogan while (cnt >= 4) { 132734b664a2SJames Hogan /* pull data from fifo into aligned buffer */ 132834b664a2SJames Hogan u32 aligned_buf[32]; 132934b664a2SJames Hogan int len = min(cnt & -4, (int)sizeof(aligned_buf)); 133034b664a2SJames Hogan int items = len >> 2; 133134b664a2SJames Hogan int i; 133234b664a2SJames Hogan for (i = 0; i < items; ++i) 13334e0a5adfSJaehoon Chung aligned_buf[i] = mci_readl(host, 13344e0a5adfSJaehoon Chung DATA(host->data_offset)); 133534b664a2SJames Hogan /* memcpy from aligned buffer into output buffer */ 133634b664a2SJames Hogan memcpy(buf, aligned_buf, len); 133734b664a2SJames Hogan buf += len; 133834b664a2SJames Hogan cnt -= len; 133934b664a2SJames Hogan } 134034b664a2SJames Hogan } else 134134b664a2SJames Hogan #endif 134234b664a2SJames Hogan { 134334b664a2SJames Hogan u32 *pdata = buf; 134434b664a2SJames Hogan for (; cnt >= 4; cnt -= 4) 13454e0a5adfSJaehoon Chung *pdata++ = mci_readl(host, DATA(host->data_offset)); 134634b664a2SJames Hogan buf = pdata; 134734b664a2SJames Hogan } 134834b664a2SJames Hogan if (cnt) { 13494e0a5adfSJaehoon Chung host->part_buf32 = mci_readl(host, DATA(host->data_offset)); 135034b664a2SJames Hogan dw_mci_pull_final_bytes(host, buf, cnt); 1351f95f3850SWill Newton } 1352f95f3850SWill Newton } 1353f95f3850SWill Newton 1354f95f3850SWill Newton static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt) 1355f95f3850SWill Newton { 135634b664a2SJames Hogan /* try and push anything in the part_buf */ 135734b664a2SJames Hogan if (unlikely(host->part_buf_count)) { 135834b664a2SJames Hogan int len = dw_mci_push_part_bytes(host, buf, cnt); 135934b664a2SJames Hogan buf += len; 136034b664a2SJames Hogan cnt -= len; 136134b664a2SJames Hogan if (!sg_next(host->sg) || host->part_buf_count == 8) { 13624e0a5adfSJaehoon Chung mci_writew(host, DATA(host->data_offset), 13634e0a5adfSJaehoon Chung host->part_buf); 136434b664a2SJames Hogan host->part_buf_count = 0; 136534b664a2SJames Hogan } 136634b664a2SJames Hogan } 136734b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 136834b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x7)) { 136934b664a2SJames Hogan while (cnt >= 8) { 137034b664a2SJames Hogan u64 aligned_buf[16]; 137134b664a2SJames Hogan int len = min(cnt & -8, (int)sizeof(aligned_buf)); 137234b664a2SJames Hogan int items = len >> 3; 137334b664a2SJames Hogan int i; 137434b664a2SJames Hogan /* memcpy from input buffer into aligned buffer */ 137534b664a2SJames Hogan memcpy(aligned_buf, buf, len); 137634b664a2SJames Hogan buf += len; 137734b664a2SJames Hogan cnt -= len; 137834b664a2SJames Hogan /* push data from aligned buffer into fifo */ 137934b664a2SJames Hogan for (i = 0; i < items; ++i) 13804e0a5adfSJaehoon Chung mci_writeq(host, DATA(host->data_offset), 13814e0a5adfSJaehoon Chung aligned_buf[i]); 138234b664a2SJames Hogan } 138334b664a2SJames Hogan } else 138434b664a2SJames Hogan #endif 138534b664a2SJames Hogan { 138634b664a2SJames Hogan u64 *pdata = buf; 138734b664a2SJames Hogan for (; cnt >= 8; cnt -= 8) 13884e0a5adfSJaehoon Chung mci_writeq(host, DATA(host->data_offset), *pdata++); 138934b664a2SJames Hogan buf = pdata; 139034b664a2SJames Hogan } 139134b664a2SJames Hogan /* put anything remaining in the part_buf */ 139234b664a2SJames Hogan if (cnt) { 139334b664a2SJames Hogan dw_mci_set_part_bytes(host, buf, cnt); 139434b664a2SJames Hogan if (!sg_next(host->sg)) 13954e0a5adfSJaehoon Chung mci_writeq(host, DATA(host->data_offset), 13964e0a5adfSJaehoon Chung host->part_buf); 1397f95f3850SWill Newton } 1398f95f3850SWill Newton } 1399f95f3850SWill Newton 1400f95f3850SWill Newton static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt) 1401f95f3850SWill Newton { 140234b664a2SJames Hogan #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS 140334b664a2SJames Hogan if (unlikely((unsigned long)buf & 0x7)) { 140434b664a2SJames Hogan while (cnt >= 8) { 140534b664a2SJames Hogan /* pull data from fifo into aligned buffer */ 140634b664a2SJames Hogan u64 aligned_buf[16]; 140734b664a2SJames Hogan int len = min(cnt & -8, (int)sizeof(aligned_buf)); 140834b664a2SJames Hogan int items = len >> 3; 140934b664a2SJames Hogan int i; 141034b664a2SJames Hogan for (i = 0; i < items; ++i) 14114e0a5adfSJaehoon Chung aligned_buf[i] = mci_readq(host, 14124e0a5adfSJaehoon Chung DATA(host->data_offset)); 141334b664a2SJames Hogan /* memcpy from aligned buffer into output buffer */ 141434b664a2SJames Hogan memcpy(buf, aligned_buf, len); 141534b664a2SJames Hogan buf += len; 141634b664a2SJames Hogan cnt -= len; 1417f95f3850SWill Newton } 141834b664a2SJames Hogan } else 141934b664a2SJames Hogan #endif 142034b664a2SJames Hogan { 142134b664a2SJames Hogan u64 *pdata = buf; 142234b664a2SJames Hogan for (; cnt >= 8; cnt -= 8) 14234e0a5adfSJaehoon Chung *pdata++ = mci_readq(host, DATA(host->data_offset)); 142434b664a2SJames Hogan buf = pdata; 142534b664a2SJames Hogan } 142634b664a2SJames Hogan if (cnt) { 14274e0a5adfSJaehoon Chung host->part_buf = mci_readq(host, DATA(host->data_offset)); 142834b664a2SJames Hogan dw_mci_pull_final_bytes(host, buf, cnt); 142934b664a2SJames Hogan } 143034b664a2SJames Hogan } 143134b664a2SJames Hogan 143234b664a2SJames Hogan static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt) 143334b664a2SJames Hogan { 143434b664a2SJames Hogan int len; 143534b664a2SJames Hogan 143634b664a2SJames Hogan /* get remaining partial bytes */ 143734b664a2SJames Hogan len = dw_mci_pull_part_bytes(host, buf, cnt); 143834b664a2SJames Hogan if (unlikely(len == cnt)) 143934b664a2SJames Hogan return; 144034b664a2SJames Hogan buf += len; 144134b664a2SJames Hogan cnt -= len; 144234b664a2SJames Hogan 144334b664a2SJames Hogan /* get the rest of the data */ 144434b664a2SJames Hogan host->pull_data(host, buf, cnt); 1445f95f3850SWill Newton } 1446f95f3850SWill Newton 1447f95f3850SWill Newton static void dw_mci_read_data_pio(struct dw_mci *host) 1448f95f3850SWill Newton { 1449f9c2a0dcSSeungwon Jeon struct sg_mapping_iter *sg_miter = &host->sg_miter; 1450f9c2a0dcSSeungwon Jeon void *buf; 1451f9c2a0dcSSeungwon Jeon unsigned int offset; 1452f95f3850SWill Newton struct mmc_data *data = host->data; 1453f95f3850SWill Newton int shift = host->data_shift; 1454f95f3850SWill Newton u32 status; 1455ba6a902dSChris Ball unsigned int nbytes = 0, len; 1456f9c2a0dcSSeungwon Jeon unsigned int remain, fcnt; 1457f95f3850SWill Newton 1458f95f3850SWill Newton do { 1459f9c2a0dcSSeungwon Jeon if (!sg_miter_next(sg_miter)) 1460f9c2a0dcSSeungwon Jeon goto done; 1461f95f3850SWill Newton 1462f9c2a0dcSSeungwon Jeon host->sg = sg_miter->__sg; 1463f9c2a0dcSSeungwon Jeon buf = sg_miter->addr; 1464f9c2a0dcSSeungwon Jeon remain = sg_miter->length; 1465f9c2a0dcSSeungwon Jeon offset = 0; 1466f9c2a0dcSSeungwon Jeon 1467f9c2a0dcSSeungwon Jeon do { 1468f9c2a0dcSSeungwon Jeon fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS)) 1469f9c2a0dcSSeungwon Jeon << shift) + host->part_buf_count; 1470f9c2a0dcSSeungwon Jeon len = min(remain, fcnt); 1471f9c2a0dcSSeungwon Jeon if (!len) 1472f9c2a0dcSSeungwon Jeon break; 1473f9c2a0dcSSeungwon Jeon dw_mci_pull_data(host, (void *)(buf + offset), len); 1474f95f3850SWill Newton offset += len; 1475f95f3850SWill Newton nbytes += len; 1476f9c2a0dcSSeungwon Jeon remain -= len; 1477f9c2a0dcSSeungwon Jeon } while (remain); 1478f95f3850SWill Newton 1479e74f3a9cSSeungwon Jeon sg_miter->consumed = offset; 1480f95f3850SWill Newton status = mci_readl(host, MINTSTS); 1481f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_RXDR); 1482f95f3850SWill Newton } while (status & SDMMC_INT_RXDR); /*if the RXDR is ready read again*/ 1483f95f3850SWill Newton data->bytes_xfered += nbytes; 1484f9c2a0dcSSeungwon Jeon 1485f9c2a0dcSSeungwon Jeon if (!remain) { 1486f9c2a0dcSSeungwon Jeon if (!sg_miter_next(sg_miter)) 1487f9c2a0dcSSeungwon Jeon goto done; 1488f9c2a0dcSSeungwon Jeon sg_miter->consumed = 0; 1489f9c2a0dcSSeungwon Jeon } 1490f9c2a0dcSSeungwon Jeon sg_miter_stop(sg_miter); 1491f95f3850SWill Newton return; 1492f95f3850SWill Newton 1493f95f3850SWill Newton done: 1494f95f3850SWill Newton data->bytes_xfered += nbytes; 1495f9c2a0dcSSeungwon Jeon sg_miter_stop(sg_miter); 1496f9c2a0dcSSeungwon Jeon host->sg = NULL; 1497f95f3850SWill Newton smp_wmb(); 1498f95f3850SWill Newton set_bit(EVENT_XFER_COMPLETE, &host->pending_events); 1499f95f3850SWill Newton } 1500f95f3850SWill Newton 1501f95f3850SWill Newton static void dw_mci_write_data_pio(struct dw_mci *host) 1502f95f3850SWill Newton { 1503f9c2a0dcSSeungwon Jeon struct sg_mapping_iter *sg_miter = &host->sg_miter; 1504f9c2a0dcSSeungwon Jeon void *buf; 1505f9c2a0dcSSeungwon Jeon unsigned int offset; 1506f95f3850SWill Newton struct mmc_data *data = host->data; 1507f95f3850SWill Newton int shift = host->data_shift; 1508f95f3850SWill Newton u32 status; 1509f95f3850SWill Newton unsigned int nbytes = 0, len; 1510f9c2a0dcSSeungwon Jeon unsigned int fifo_depth = host->fifo_depth; 1511f9c2a0dcSSeungwon Jeon unsigned int remain, fcnt; 1512f95f3850SWill Newton 1513f95f3850SWill Newton do { 1514f9c2a0dcSSeungwon Jeon if (!sg_miter_next(sg_miter)) 1515f9c2a0dcSSeungwon Jeon goto done; 1516f95f3850SWill Newton 1517f9c2a0dcSSeungwon Jeon host->sg = sg_miter->__sg; 1518f9c2a0dcSSeungwon Jeon buf = sg_miter->addr; 1519f9c2a0dcSSeungwon Jeon remain = sg_miter->length; 1520f9c2a0dcSSeungwon Jeon offset = 0; 1521f9c2a0dcSSeungwon Jeon 1522f9c2a0dcSSeungwon Jeon do { 1523f9c2a0dcSSeungwon Jeon fcnt = ((fifo_depth - 1524f9c2a0dcSSeungwon Jeon SDMMC_GET_FCNT(mci_readl(host, STATUS))) 1525f9c2a0dcSSeungwon Jeon << shift) - host->part_buf_count; 1526f9c2a0dcSSeungwon Jeon len = min(remain, fcnt); 1527f9c2a0dcSSeungwon Jeon if (!len) 1528f9c2a0dcSSeungwon Jeon break; 1529f9c2a0dcSSeungwon Jeon host->push_data(host, (void *)(buf + offset), len); 1530f95f3850SWill Newton offset += len; 1531f95f3850SWill Newton nbytes += len; 1532f9c2a0dcSSeungwon Jeon remain -= len; 1533f9c2a0dcSSeungwon Jeon } while (remain); 1534f95f3850SWill Newton 1535e74f3a9cSSeungwon Jeon sg_miter->consumed = offset; 1536f95f3850SWill Newton status = mci_readl(host, MINTSTS); 1537f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_TXDR); 1538f95f3850SWill Newton } while (status & SDMMC_INT_TXDR); /* if TXDR write again */ 1539f95f3850SWill Newton data->bytes_xfered += nbytes; 1540f9c2a0dcSSeungwon Jeon 1541f9c2a0dcSSeungwon Jeon if (!remain) { 1542f9c2a0dcSSeungwon Jeon if (!sg_miter_next(sg_miter)) 1543f9c2a0dcSSeungwon Jeon goto done; 1544f9c2a0dcSSeungwon Jeon sg_miter->consumed = 0; 1545f9c2a0dcSSeungwon Jeon } 1546f9c2a0dcSSeungwon Jeon sg_miter_stop(sg_miter); 1547f95f3850SWill Newton return; 1548f95f3850SWill Newton 1549f95f3850SWill Newton done: 1550f95f3850SWill Newton data->bytes_xfered += nbytes; 1551f9c2a0dcSSeungwon Jeon sg_miter_stop(sg_miter); 1552f9c2a0dcSSeungwon Jeon host->sg = NULL; 1553f95f3850SWill Newton smp_wmb(); 1554f95f3850SWill Newton set_bit(EVENT_XFER_COMPLETE, &host->pending_events); 1555f95f3850SWill Newton } 1556f95f3850SWill Newton 1557f95f3850SWill Newton static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status) 1558f95f3850SWill Newton { 1559f95f3850SWill Newton if (!host->cmd_status) 1560f95f3850SWill Newton host->cmd_status = status; 1561f95f3850SWill Newton 1562f95f3850SWill Newton smp_wmb(); 1563f95f3850SWill Newton 1564f95f3850SWill Newton set_bit(EVENT_CMD_COMPLETE, &host->pending_events); 1565f95f3850SWill Newton tasklet_schedule(&host->tasklet); 1566f95f3850SWill Newton } 1567f95f3850SWill Newton 1568f95f3850SWill Newton static irqreturn_t dw_mci_interrupt(int irq, void *dev_id) 1569f95f3850SWill Newton { 1570f95f3850SWill Newton struct dw_mci *host = dev_id; 1571182c9081SSeungwon Jeon u32 pending; 1572f95f3850SWill Newton unsigned int pass_count = 0; 15731a5c8e1fSShashidhar Hiremath int i; 1574f95f3850SWill Newton 1575f95f3850SWill Newton do { 1576f95f3850SWill Newton pending = mci_readl(host, MINTSTS); /* read-only mask reg */ 1577f95f3850SWill Newton 1578f95f3850SWill Newton /* 1579f95f3850SWill Newton * DTO fix - version 2.10a and below, and only if internal DMA 1580f95f3850SWill Newton * is configured. 1581f95f3850SWill Newton */ 1582f95f3850SWill Newton if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO) { 1583f95f3850SWill Newton if (!pending && 1584f95f3850SWill Newton ((mci_readl(host, STATUS) >> 17) & 0x1fff)) 1585f95f3850SWill Newton pending |= SDMMC_INT_DATA_OVER; 1586f95f3850SWill Newton } 1587f95f3850SWill Newton 1588f95f3850SWill Newton if (!pending) 1589f95f3850SWill Newton break; 1590f95f3850SWill Newton 1591f95f3850SWill Newton if (pending & DW_MCI_CMD_ERROR_FLAGS) { 1592f95f3850SWill Newton mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS); 1593182c9081SSeungwon Jeon host->cmd_status = pending; 1594f95f3850SWill Newton smp_wmb(); 1595f95f3850SWill Newton set_bit(EVENT_CMD_COMPLETE, &host->pending_events); 1596f95f3850SWill Newton } 1597f95f3850SWill Newton 1598f95f3850SWill Newton if (pending & DW_MCI_DATA_ERROR_FLAGS) { 1599f95f3850SWill Newton /* if there is an error report DATA_ERROR */ 1600f95f3850SWill Newton mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS); 1601182c9081SSeungwon Jeon host->data_status = pending; 1602f95f3850SWill Newton smp_wmb(); 1603f95f3850SWill Newton set_bit(EVENT_DATA_ERROR, &host->pending_events); 1604f95f3850SWill Newton tasklet_schedule(&host->tasklet); 1605f95f3850SWill Newton } 1606f95f3850SWill Newton 1607f95f3850SWill Newton if (pending & SDMMC_INT_DATA_OVER) { 1608f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER); 1609f95f3850SWill Newton if (!host->data_status) 1610182c9081SSeungwon Jeon host->data_status = pending; 1611f95f3850SWill Newton smp_wmb(); 1612f95f3850SWill Newton if (host->dir_status == DW_MCI_RECV_STATUS) { 1613f95f3850SWill Newton if (host->sg != NULL) 1614f95f3850SWill Newton dw_mci_read_data_pio(host); 1615f95f3850SWill Newton } 1616f95f3850SWill Newton set_bit(EVENT_DATA_COMPLETE, &host->pending_events); 1617f95f3850SWill Newton tasklet_schedule(&host->tasklet); 1618f95f3850SWill Newton } 1619f95f3850SWill Newton 1620f95f3850SWill Newton if (pending & SDMMC_INT_RXDR) { 1621f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_RXDR); 1622b40af3aaSJames Hogan if (host->dir_status == DW_MCI_RECV_STATUS && host->sg) 1623f95f3850SWill Newton dw_mci_read_data_pio(host); 1624f95f3850SWill Newton } 1625f95f3850SWill Newton 1626f95f3850SWill Newton if (pending & SDMMC_INT_TXDR) { 1627f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_TXDR); 1628b40af3aaSJames Hogan if (host->dir_status == DW_MCI_SEND_STATUS && host->sg) 1629f95f3850SWill Newton dw_mci_write_data_pio(host); 1630f95f3850SWill Newton } 1631f95f3850SWill Newton 1632f95f3850SWill Newton if (pending & SDMMC_INT_CMD_DONE) { 1633f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE); 1634182c9081SSeungwon Jeon dw_mci_cmd_interrupt(host, pending); 1635f95f3850SWill Newton } 1636f95f3850SWill Newton 1637f95f3850SWill Newton if (pending & SDMMC_INT_CD) { 1638f95f3850SWill Newton mci_writel(host, RINTSTS, SDMMC_INT_CD); 163995dcc2cbSThomas Abraham queue_work(host->card_workqueue, &host->card_work); 1640f95f3850SWill Newton } 1641f95f3850SWill Newton 16421a5c8e1fSShashidhar Hiremath /* Handle SDIO Interrupts */ 16431a5c8e1fSShashidhar Hiremath for (i = 0; i < host->num_slots; i++) { 16441a5c8e1fSShashidhar Hiremath struct dw_mci_slot *slot = host->slot[i]; 16451a5c8e1fSShashidhar Hiremath if (pending & SDMMC_INT_SDIO(i)) { 16461a5c8e1fSShashidhar Hiremath mci_writel(host, RINTSTS, SDMMC_INT_SDIO(i)); 16471a5c8e1fSShashidhar Hiremath mmc_signal_sdio_irq(slot->mmc); 16481a5c8e1fSShashidhar Hiremath } 16491a5c8e1fSShashidhar Hiremath } 16501a5c8e1fSShashidhar Hiremath 1651f95f3850SWill Newton } while (pass_count++ < 5); 1652f95f3850SWill Newton 1653f95f3850SWill Newton #ifdef CONFIG_MMC_DW_IDMAC 1654f95f3850SWill Newton /* Handle DMA interrupts */ 1655f95f3850SWill Newton pending = mci_readl(host, IDSTS); 1656f95f3850SWill Newton if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) { 1657f95f3850SWill Newton mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI); 1658f95f3850SWill Newton mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI); 1659f95f3850SWill Newton host->dma_ops->complete(host); 1660f95f3850SWill Newton } 1661f95f3850SWill Newton #endif 1662f95f3850SWill Newton 1663f95f3850SWill Newton return IRQ_HANDLED; 1664f95f3850SWill Newton } 1665f95f3850SWill Newton 16661791b13eSJames Hogan static void dw_mci_work_routine_card(struct work_struct *work) 1667f95f3850SWill Newton { 16681791b13eSJames Hogan struct dw_mci *host = container_of(work, struct dw_mci, card_work); 1669f95f3850SWill Newton int i; 1670f95f3850SWill Newton 1671f95f3850SWill Newton for (i = 0; i < host->num_slots; i++) { 1672f95f3850SWill Newton struct dw_mci_slot *slot = host->slot[i]; 1673f95f3850SWill Newton struct mmc_host *mmc = slot->mmc; 1674f95f3850SWill Newton struct mmc_request *mrq; 1675f95f3850SWill Newton int present; 1676f95f3850SWill Newton u32 ctrl; 1677f95f3850SWill Newton 1678f95f3850SWill Newton present = dw_mci_get_cd(mmc); 1679f95f3850SWill Newton while (present != slot->last_detect_state) { 1680f95f3850SWill Newton dev_dbg(&slot->mmc->class_dev, "card %s\n", 1681f95f3850SWill Newton present ? "inserted" : "removed"); 1682f95f3850SWill Newton 16831791b13eSJames Hogan /* Power up slot (before spin_lock, may sleep) */ 16841791b13eSJames Hogan if (present != 0 && host->pdata->setpower) 16851791b13eSJames Hogan host->pdata->setpower(slot->id, mmc->ocr_avail); 16861791b13eSJames Hogan 16871791b13eSJames Hogan spin_lock_bh(&host->lock); 16881791b13eSJames Hogan 1689f95f3850SWill Newton /* Card change detected */ 1690f95f3850SWill Newton slot->last_detect_state = present; 1691f95f3850SWill Newton 16921791b13eSJames Hogan /* Mark card as present if applicable */ 16931791b13eSJames Hogan if (present != 0) 1694f95f3850SWill Newton set_bit(DW_MMC_CARD_PRESENT, &slot->flags); 1695f95f3850SWill Newton 1696f95f3850SWill Newton /* Clean up queue if present */ 1697f95f3850SWill Newton mrq = slot->mrq; 1698f95f3850SWill Newton if (mrq) { 1699f95f3850SWill Newton if (mrq == host->mrq) { 1700f95f3850SWill Newton host->data = NULL; 1701f95f3850SWill Newton host->cmd = NULL; 1702f95f3850SWill Newton 1703f95f3850SWill Newton switch (host->state) { 1704f95f3850SWill Newton case STATE_IDLE: 1705f95f3850SWill Newton break; 1706f95f3850SWill Newton case STATE_SENDING_CMD: 1707f95f3850SWill Newton mrq->cmd->error = -ENOMEDIUM; 1708f95f3850SWill Newton if (!mrq->data) 1709f95f3850SWill Newton break; 1710f95f3850SWill Newton /* fall through */ 1711f95f3850SWill Newton case STATE_SENDING_DATA: 1712f95f3850SWill Newton mrq->data->error = -ENOMEDIUM; 1713f95f3850SWill Newton dw_mci_stop_dma(host); 1714f95f3850SWill Newton break; 1715f95f3850SWill Newton case STATE_DATA_BUSY: 1716f95f3850SWill Newton case STATE_DATA_ERROR: 1717f95f3850SWill Newton if (mrq->data->error == -EINPROGRESS) 1718f95f3850SWill Newton mrq->data->error = -ENOMEDIUM; 1719f95f3850SWill Newton if (!mrq->stop) 1720f95f3850SWill Newton break; 1721f95f3850SWill Newton /* fall through */ 1722f95f3850SWill Newton case STATE_SENDING_STOP: 1723f95f3850SWill Newton mrq->stop->error = -ENOMEDIUM; 1724f95f3850SWill Newton break; 1725f95f3850SWill Newton } 1726f95f3850SWill Newton 1727f95f3850SWill Newton dw_mci_request_end(host, mrq); 1728f95f3850SWill Newton } else { 1729f95f3850SWill Newton list_del(&slot->queue_node); 1730f95f3850SWill Newton mrq->cmd->error = -ENOMEDIUM; 1731f95f3850SWill Newton if (mrq->data) 1732f95f3850SWill Newton mrq->data->error = -ENOMEDIUM; 1733f95f3850SWill Newton if (mrq->stop) 1734f95f3850SWill Newton mrq->stop->error = -ENOMEDIUM; 1735f95f3850SWill Newton 1736f95f3850SWill Newton spin_unlock(&host->lock); 1737f95f3850SWill Newton mmc_request_done(slot->mmc, mrq); 1738f95f3850SWill Newton spin_lock(&host->lock); 1739f95f3850SWill Newton } 1740f95f3850SWill Newton } 1741f95f3850SWill Newton 1742f95f3850SWill Newton /* Power down slot */ 1743f95f3850SWill Newton if (present == 0) { 1744f95f3850SWill Newton clear_bit(DW_MMC_CARD_PRESENT, &slot->flags); 1745f95f3850SWill Newton 1746f95f3850SWill Newton /* 1747f95f3850SWill Newton * Clear down the FIFO - doing so generates a 1748f95f3850SWill Newton * block interrupt, hence setting the 1749f95f3850SWill Newton * scatter-gather pointer to NULL. 1750f95f3850SWill Newton */ 1751f9c2a0dcSSeungwon Jeon sg_miter_stop(&host->sg_miter); 1752f95f3850SWill Newton host->sg = NULL; 1753f95f3850SWill Newton 1754f95f3850SWill Newton ctrl = mci_readl(host, CTRL); 1755f95f3850SWill Newton ctrl |= SDMMC_CTRL_FIFO_RESET; 1756f95f3850SWill Newton mci_writel(host, CTRL, ctrl); 1757f95f3850SWill Newton 1758f95f3850SWill Newton #ifdef CONFIG_MMC_DW_IDMAC 1759f95f3850SWill Newton ctrl = mci_readl(host, BMOD); 1760141a712aSSeungwon Jeon /* Software reset of DMA */ 1761141a712aSSeungwon Jeon ctrl |= SDMMC_IDMAC_SWRESET; 1762f95f3850SWill Newton mci_writel(host, BMOD, ctrl); 1763f95f3850SWill Newton #endif 1764f95f3850SWill Newton 1765f95f3850SWill Newton } 1766f95f3850SWill Newton 17671791b13eSJames Hogan spin_unlock_bh(&host->lock); 17681791b13eSJames Hogan 17691791b13eSJames Hogan /* Power down slot (after spin_unlock, may sleep) */ 17701791b13eSJames Hogan if (present == 0 && host->pdata->setpower) 17711791b13eSJames Hogan host->pdata->setpower(slot->id, 0); 17721791b13eSJames Hogan 1773f95f3850SWill Newton present = dw_mci_get_cd(mmc); 1774f95f3850SWill Newton } 1775f95f3850SWill Newton 1776f95f3850SWill Newton mmc_detect_change(slot->mmc, 1777f95f3850SWill Newton msecs_to_jiffies(host->pdata->detect_delay_ms)); 1778f95f3850SWill Newton } 1779f95f3850SWill Newton } 1780f95f3850SWill Newton 1781c91eab4bSThomas Abraham #ifdef CONFIG_OF 1782c91eab4bSThomas Abraham /* given a slot id, find out the device node representing that slot */ 1783c91eab4bSThomas Abraham static struct device_node *dw_mci_of_find_slot_node(struct device *dev, u8 slot) 1784c91eab4bSThomas Abraham { 1785c91eab4bSThomas Abraham struct device_node *np; 1786c91eab4bSThomas Abraham const __be32 *addr; 1787c91eab4bSThomas Abraham int len; 1788c91eab4bSThomas Abraham 1789c91eab4bSThomas Abraham if (!dev || !dev->of_node) 1790c91eab4bSThomas Abraham return NULL; 1791c91eab4bSThomas Abraham 1792c91eab4bSThomas Abraham for_each_child_of_node(dev->of_node, np) { 1793c91eab4bSThomas Abraham addr = of_get_property(np, "reg", &len); 1794c91eab4bSThomas Abraham if (!addr || (len < sizeof(int))) 1795c91eab4bSThomas Abraham continue; 1796c91eab4bSThomas Abraham if (be32_to_cpup(addr) == slot) 1797c91eab4bSThomas Abraham return np; 1798c91eab4bSThomas Abraham } 1799c91eab4bSThomas Abraham return NULL; 1800c91eab4bSThomas Abraham } 1801c91eab4bSThomas Abraham 1802a70aaa64SDoug Anderson static struct dw_mci_of_slot_quirks { 1803a70aaa64SDoug Anderson char *quirk; 1804a70aaa64SDoug Anderson int id; 1805a70aaa64SDoug Anderson } of_slot_quirks[] = { 1806a70aaa64SDoug Anderson { 1807a70aaa64SDoug Anderson .quirk = "disable-wp", 1808a70aaa64SDoug Anderson .id = DW_MCI_SLOT_QUIRK_NO_WRITE_PROTECT, 1809a70aaa64SDoug Anderson }, 1810a70aaa64SDoug Anderson }; 1811a70aaa64SDoug Anderson 1812a70aaa64SDoug Anderson static int dw_mci_of_get_slot_quirks(struct device *dev, u8 slot) 1813a70aaa64SDoug Anderson { 1814a70aaa64SDoug Anderson struct device_node *np = dw_mci_of_find_slot_node(dev, slot); 1815a70aaa64SDoug Anderson int quirks = 0; 1816a70aaa64SDoug Anderson int idx; 1817a70aaa64SDoug Anderson 1818a70aaa64SDoug Anderson /* get quirks */ 1819a70aaa64SDoug Anderson for (idx = 0; idx < ARRAY_SIZE(of_slot_quirks); idx++) 1820a70aaa64SDoug Anderson if (of_get_property(np, of_slot_quirks[idx].quirk, NULL)) 1821a70aaa64SDoug Anderson quirks |= of_slot_quirks[idx].id; 1822a70aaa64SDoug Anderson 1823a70aaa64SDoug Anderson return quirks; 1824a70aaa64SDoug Anderson } 1825a70aaa64SDoug Anderson 1826c91eab4bSThomas Abraham /* find out bus-width for a given slot */ 1827c91eab4bSThomas Abraham static u32 dw_mci_of_get_bus_wd(struct device *dev, u8 slot) 1828c91eab4bSThomas Abraham { 1829c91eab4bSThomas Abraham struct device_node *np = dw_mci_of_find_slot_node(dev, slot); 1830c91eab4bSThomas Abraham u32 bus_wd = 1; 1831c91eab4bSThomas Abraham 1832c91eab4bSThomas Abraham if (!np) 1833c91eab4bSThomas Abraham return 1; 1834c91eab4bSThomas Abraham 1835c91eab4bSThomas Abraham if (of_property_read_u32(np, "bus-width", &bus_wd)) 1836c91eab4bSThomas Abraham dev_err(dev, "bus-width property not found, assuming width" 1837c91eab4bSThomas Abraham " as 1\n"); 1838c91eab4bSThomas Abraham return bus_wd; 1839c91eab4bSThomas Abraham } 1840*55a6ceb2SDoug Anderson 1841*55a6ceb2SDoug Anderson /* find the write protect gpio for a given slot; or -1 if none specified */ 1842*55a6ceb2SDoug Anderson static int dw_mci_of_get_wp_gpio(struct device *dev, u8 slot) 1843*55a6ceb2SDoug Anderson { 1844*55a6ceb2SDoug Anderson struct device_node *np = dw_mci_of_find_slot_node(dev, slot); 1845*55a6ceb2SDoug Anderson int gpio; 1846*55a6ceb2SDoug Anderson 1847*55a6ceb2SDoug Anderson if (!np) 1848*55a6ceb2SDoug Anderson return -EINVAL; 1849*55a6ceb2SDoug Anderson 1850*55a6ceb2SDoug Anderson gpio = of_get_named_gpio(np, "wp-gpios", 0); 1851*55a6ceb2SDoug Anderson 1852*55a6ceb2SDoug Anderson /* Having a missing entry is valid; return silently */ 1853*55a6ceb2SDoug Anderson if (!gpio_is_valid(gpio)) 1854*55a6ceb2SDoug Anderson return -EINVAL; 1855*55a6ceb2SDoug Anderson 1856*55a6ceb2SDoug Anderson if (devm_gpio_request(dev, gpio, "dw-mci-wp")) { 1857*55a6ceb2SDoug Anderson dev_warn(dev, "gpio [%d] request failed\n", gpio); 1858*55a6ceb2SDoug Anderson return -EINVAL; 1859*55a6ceb2SDoug Anderson } 1860*55a6ceb2SDoug Anderson 1861*55a6ceb2SDoug Anderson return gpio; 1862*55a6ceb2SDoug Anderson } 1863c91eab4bSThomas Abraham #else /* CONFIG_OF */ 1864a70aaa64SDoug Anderson static int dw_mci_of_get_slot_quirks(struct device *dev, u8 slot) 1865a70aaa64SDoug Anderson { 1866a70aaa64SDoug Anderson return 0; 1867a70aaa64SDoug Anderson } 1868c91eab4bSThomas Abraham static u32 dw_mci_of_get_bus_wd(struct device *dev, u8 slot) 1869c91eab4bSThomas Abraham { 1870c91eab4bSThomas Abraham return 1; 1871c91eab4bSThomas Abraham } 1872c91eab4bSThomas Abraham static struct device_node *dw_mci_of_find_slot_node(struct device *dev, u8 slot) 1873c91eab4bSThomas Abraham { 1874c91eab4bSThomas Abraham return NULL; 1875c91eab4bSThomas Abraham } 1876*55a6ceb2SDoug Anderson static int dw_mci_of_get_wp_gpio(struct device *dev, u8 slot) 1877*55a6ceb2SDoug Anderson { 1878*55a6ceb2SDoug Anderson return -EINVAL; 1879*55a6ceb2SDoug Anderson } 1880c91eab4bSThomas Abraham #endif /* CONFIG_OF */ 1881c91eab4bSThomas Abraham 188236c179a9SJaehoon Chung static int dw_mci_init_slot(struct dw_mci *host, unsigned int id) 1883f95f3850SWill Newton { 1884f95f3850SWill Newton struct mmc_host *mmc; 1885f95f3850SWill Newton struct dw_mci_slot *slot; 1886e95baf13SArnd Bergmann const struct dw_mci_drv_data *drv_data = host->drv_data; 1887800d78bfSThomas Abraham int ctrl_id, ret; 1888c91eab4bSThomas Abraham u8 bus_width; 1889f95f3850SWill Newton 18904a90920cSThomas Abraham mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev); 1891f95f3850SWill Newton if (!mmc) 1892f95f3850SWill Newton return -ENOMEM; 1893f95f3850SWill Newton 1894f95f3850SWill Newton slot = mmc_priv(mmc); 1895f95f3850SWill Newton slot->id = id; 1896f95f3850SWill Newton slot->mmc = mmc; 1897f95f3850SWill Newton slot->host = host; 1898c91eab4bSThomas Abraham host->slot[id] = slot; 1899f95f3850SWill Newton 1900a70aaa64SDoug Anderson slot->quirks = dw_mci_of_get_slot_quirks(host->dev, slot->id); 1901a70aaa64SDoug Anderson 1902f95f3850SWill Newton mmc->ops = &dw_mci_ops; 1903f95f3850SWill Newton mmc->f_min = DIV_ROUND_UP(host->bus_hz, 510); 1904f95f3850SWill Newton mmc->f_max = host->bus_hz; 1905f95f3850SWill Newton 1906f95f3850SWill Newton if (host->pdata->get_ocr) 1907f95f3850SWill Newton mmc->ocr_avail = host->pdata->get_ocr(id); 1908f95f3850SWill Newton else 1909f95f3850SWill Newton mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34; 1910f95f3850SWill Newton 1911f95f3850SWill Newton /* 1912f95f3850SWill Newton * Start with slot power disabled, it will be enabled when a card 1913f95f3850SWill Newton * is detected. 1914f95f3850SWill Newton */ 1915f95f3850SWill Newton if (host->pdata->setpower) 1916f95f3850SWill Newton host->pdata->setpower(id, 0); 1917f95f3850SWill Newton 1918fc3d7720SJaehoon Chung if (host->pdata->caps) 1919fc3d7720SJaehoon Chung mmc->caps = host->pdata->caps; 1920fc3d7720SJaehoon Chung 1921ab269128SAbhilash Kesavan if (host->pdata->pm_caps) 1922ab269128SAbhilash Kesavan mmc->pm_caps = host->pdata->pm_caps; 1923ab269128SAbhilash Kesavan 1924800d78bfSThomas Abraham if (host->dev->of_node) { 1925800d78bfSThomas Abraham ctrl_id = of_alias_get_id(host->dev->of_node, "mshc"); 1926800d78bfSThomas Abraham if (ctrl_id < 0) 1927800d78bfSThomas Abraham ctrl_id = 0; 1928800d78bfSThomas Abraham } else { 1929800d78bfSThomas Abraham ctrl_id = to_platform_device(host->dev)->id; 1930800d78bfSThomas Abraham } 1931cb27a843SJames Hogan if (drv_data && drv_data->caps) 1932cb27a843SJames Hogan mmc->caps |= drv_data->caps[ctrl_id]; 1933800d78bfSThomas Abraham 19344f408cc6SSeungwon Jeon if (host->pdata->caps2) 19354f408cc6SSeungwon Jeon mmc->caps2 = host->pdata->caps2; 19364f408cc6SSeungwon Jeon 1937f95f3850SWill Newton if (host->pdata->get_bus_wd) 1938c91eab4bSThomas Abraham bus_width = host->pdata->get_bus_wd(slot->id); 1939c91eab4bSThomas Abraham else if (host->dev->of_node) 1940c91eab4bSThomas Abraham bus_width = dw_mci_of_get_bus_wd(host->dev, slot->id); 1941c91eab4bSThomas Abraham else 1942c91eab4bSThomas Abraham bus_width = 1; 1943c91eab4bSThomas Abraham 1944cb27a843SJames Hogan if (drv_data && drv_data->setup_bus) { 1945800d78bfSThomas Abraham struct device_node *slot_np; 1946800d78bfSThomas Abraham slot_np = dw_mci_of_find_slot_node(host->dev, slot->id); 1947cb27a843SJames Hogan ret = drv_data->setup_bus(host, slot_np, bus_width); 1948800d78bfSThomas Abraham if (ret) 1949800d78bfSThomas Abraham goto err_setup_bus; 1950800d78bfSThomas Abraham } 1951800d78bfSThomas Abraham 1952c91eab4bSThomas Abraham switch (bus_width) { 1953c91eab4bSThomas Abraham case 8: 1954c91eab4bSThomas Abraham mmc->caps |= MMC_CAP_8_BIT_DATA; 1955c91eab4bSThomas Abraham case 4: 1956f95f3850SWill Newton mmc->caps |= MMC_CAP_4_BIT_DATA; 1957c91eab4bSThomas Abraham } 1958f95f3850SWill Newton 1959f95f3850SWill Newton if (host->pdata->quirks & DW_MCI_QUIRK_HIGHSPEED) 19606daa7778SSeungwon Jeon mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED; 1961f95f3850SWill Newton 1962f95f3850SWill Newton if (host->pdata->blk_settings) { 1963f95f3850SWill Newton mmc->max_segs = host->pdata->blk_settings->max_segs; 1964f95f3850SWill Newton mmc->max_blk_size = host->pdata->blk_settings->max_blk_size; 1965f95f3850SWill Newton mmc->max_blk_count = host->pdata->blk_settings->max_blk_count; 1966f95f3850SWill Newton mmc->max_req_size = host->pdata->blk_settings->max_req_size; 1967f95f3850SWill Newton mmc->max_seg_size = host->pdata->blk_settings->max_seg_size; 1968f95f3850SWill Newton } else { 1969f95f3850SWill Newton /* Useful defaults if platform data is unset. */ 1970a39e5746SJaehoon Chung #ifdef CONFIG_MMC_DW_IDMAC 1971a39e5746SJaehoon Chung mmc->max_segs = host->ring_size; 1972a39e5746SJaehoon Chung mmc->max_blk_size = 65536; 1973a39e5746SJaehoon Chung mmc->max_blk_count = host->ring_size; 1974a39e5746SJaehoon Chung mmc->max_seg_size = 0x1000; 1975a39e5746SJaehoon Chung mmc->max_req_size = mmc->max_seg_size * mmc->max_blk_count; 1976a39e5746SJaehoon Chung #else 1977f95f3850SWill Newton mmc->max_segs = 64; 1978f95f3850SWill Newton mmc->max_blk_size = 65536; /* BLKSIZ is 16 bits */ 1979f95f3850SWill Newton mmc->max_blk_count = 512; 1980f95f3850SWill Newton mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count; 1981f95f3850SWill Newton mmc->max_seg_size = mmc->max_req_size; 1982f95f3850SWill Newton #endif /* CONFIG_MMC_DW_IDMAC */ 1983a39e5746SJaehoon Chung } 1984f95f3850SWill Newton 1985780f22afSSeungwon Jeon host->vmmc = devm_regulator_get(mmc_dev(mmc), "vmmc"); 1986c07946a3SJaehoon Chung if (IS_ERR(host->vmmc)) { 1987a3c76eb9SGirish K S pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc)); 1988c07946a3SJaehoon Chung host->vmmc = NULL; 1989c07946a3SJaehoon Chung } else 1990c07946a3SJaehoon Chung regulator_enable(host->vmmc); 1991c07946a3SJaehoon Chung 1992f95f3850SWill Newton if (dw_mci_get_cd(mmc)) 1993f95f3850SWill Newton set_bit(DW_MMC_CARD_PRESENT, &slot->flags); 1994f95f3850SWill Newton else 1995f95f3850SWill Newton clear_bit(DW_MMC_CARD_PRESENT, &slot->flags); 1996f95f3850SWill Newton 1997*55a6ceb2SDoug Anderson slot->wp_gpio = dw_mci_of_get_wp_gpio(host->dev, slot->id); 1998*55a6ceb2SDoug Anderson 1999f95f3850SWill Newton mmc_add_host(mmc); 2000f95f3850SWill Newton 2001f95f3850SWill Newton #if defined(CONFIG_DEBUG_FS) 2002f95f3850SWill Newton dw_mci_init_debugfs(slot); 2003f95f3850SWill Newton #endif 2004f95f3850SWill Newton 2005f95f3850SWill Newton /* Card initially undetected */ 2006f95f3850SWill Newton slot->last_detect_state = 0; 2007f95f3850SWill Newton 2008dd6c4b98SWill Newton /* 2009dd6c4b98SWill Newton * Card may have been plugged in prior to boot so we 2010dd6c4b98SWill Newton * need to run the detect tasklet 2011dd6c4b98SWill Newton */ 201295dcc2cbSThomas Abraham queue_work(host->card_workqueue, &host->card_work); 2013dd6c4b98SWill Newton 2014f95f3850SWill Newton return 0; 2015800d78bfSThomas Abraham 2016800d78bfSThomas Abraham err_setup_bus: 2017800d78bfSThomas Abraham mmc_free_host(mmc); 2018800d78bfSThomas Abraham return -EINVAL; 2019f95f3850SWill Newton } 2020f95f3850SWill Newton 2021f95f3850SWill Newton static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id) 2022f95f3850SWill Newton { 2023f95f3850SWill Newton /* Shutdown detect IRQ */ 2024f95f3850SWill Newton if (slot->host->pdata->exit) 2025f95f3850SWill Newton slot->host->pdata->exit(id); 2026f95f3850SWill Newton 2027f95f3850SWill Newton /* Debugfs stuff is cleaned up by mmc core */ 2028f95f3850SWill Newton mmc_remove_host(slot->mmc); 2029f95f3850SWill Newton slot->host->slot[id] = NULL; 2030f95f3850SWill Newton mmc_free_host(slot->mmc); 2031f95f3850SWill Newton } 2032f95f3850SWill Newton 2033f95f3850SWill Newton static void dw_mci_init_dma(struct dw_mci *host) 2034f95f3850SWill Newton { 2035f95f3850SWill Newton /* Alloc memory for sg translation */ 2036780f22afSSeungwon Jeon host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE, 2037f95f3850SWill Newton &host->sg_dma, GFP_KERNEL); 2038f95f3850SWill Newton if (!host->sg_cpu) { 20394a90920cSThomas Abraham dev_err(host->dev, "%s: could not alloc DMA memory\n", 2040f95f3850SWill Newton __func__); 2041f95f3850SWill Newton goto no_dma; 2042f95f3850SWill Newton } 2043f95f3850SWill Newton 2044f95f3850SWill Newton /* Determine which DMA interface to use */ 2045f95f3850SWill Newton #ifdef CONFIG_MMC_DW_IDMAC 2046f95f3850SWill Newton host->dma_ops = &dw_mci_idmac_ops; 204700956ea3SSeungwon Jeon dev_info(host->dev, "Using internal DMA controller.\n"); 2048f95f3850SWill Newton #endif 2049f95f3850SWill Newton 2050f95f3850SWill Newton if (!host->dma_ops) 2051f95f3850SWill Newton goto no_dma; 2052f95f3850SWill Newton 2053e1631f98SJaehoon Chung if (host->dma_ops->init && host->dma_ops->start && 2054e1631f98SJaehoon Chung host->dma_ops->stop && host->dma_ops->cleanup) { 2055f95f3850SWill Newton if (host->dma_ops->init(host)) { 20564a90920cSThomas Abraham dev_err(host->dev, "%s: Unable to initialize " 2057f95f3850SWill Newton "DMA Controller.\n", __func__); 2058f95f3850SWill Newton goto no_dma; 2059f95f3850SWill Newton } 2060f95f3850SWill Newton } else { 20614a90920cSThomas Abraham dev_err(host->dev, "DMA initialization not found.\n"); 2062f95f3850SWill Newton goto no_dma; 2063f95f3850SWill Newton } 2064f95f3850SWill Newton 2065f95f3850SWill Newton host->use_dma = 1; 2066f95f3850SWill Newton return; 2067f95f3850SWill Newton 2068f95f3850SWill Newton no_dma: 20694a90920cSThomas Abraham dev_info(host->dev, "Using PIO mode.\n"); 2070f95f3850SWill Newton host->use_dma = 0; 2071f95f3850SWill Newton return; 2072f95f3850SWill Newton } 2073f95f3850SWill Newton 2074f95f3850SWill Newton static bool mci_wait_reset(struct device *dev, struct dw_mci *host) 2075f95f3850SWill Newton { 2076f95f3850SWill Newton unsigned long timeout = jiffies + msecs_to_jiffies(500); 2077f95f3850SWill Newton unsigned int ctrl; 2078f95f3850SWill Newton 2079f95f3850SWill Newton mci_writel(host, CTRL, (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET | 2080f95f3850SWill Newton SDMMC_CTRL_DMA_RESET)); 2081f95f3850SWill Newton 2082f95f3850SWill Newton /* wait till resets clear */ 2083f95f3850SWill Newton do { 2084f95f3850SWill Newton ctrl = mci_readl(host, CTRL); 2085f95f3850SWill Newton if (!(ctrl & (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET | 2086f95f3850SWill Newton SDMMC_CTRL_DMA_RESET))) 2087f95f3850SWill Newton return true; 2088f95f3850SWill Newton } while (time_before(jiffies, timeout)); 2089f95f3850SWill Newton 2090f95f3850SWill Newton dev_err(dev, "Timeout resetting block (ctrl %#x)\n", ctrl); 2091f95f3850SWill Newton 2092f95f3850SWill Newton return false; 2093f95f3850SWill Newton } 2094f95f3850SWill Newton 2095c91eab4bSThomas Abraham #ifdef CONFIG_OF 2096c91eab4bSThomas Abraham static struct dw_mci_of_quirks { 2097c91eab4bSThomas Abraham char *quirk; 2098c91eab4bSThomas Abraham int id; 2099c91eab4bSThomas Abraham } of_quirks[] = { 2100c91eab4bSThomas Abraham { 2101c91eab4bSThomas Abraham .quirk = "supports-highspeed", 2102c91eab4bSThomas Abraham .id = DW_MCI_QUIRK_HIGHSPEED, 2103c91eab4bSThomas Abraham }, { 2104c91eab4bSThomas Abraham .quirk = "broken-cd", 2105c91eab4bSThomas Abraham .id = DW_MCI_QUIRK_BROKEN_CARD_DETECTION, 2106c91eab4bSThomas Abraham }, 2107c91eab4bSThomas Abraham }; 2108c91eab4bSThomas Abraham 2109c91eab4bSThomas Abraham static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host) 2110c91eab4bSThomas Abraham { 2111c91eab4bSThomas Abraham struct dw_mci_board *pdata; 2112c91eab4bSThomas Abraham struct device *dev = host->dev; 2113c91eab4bSThomas Abraham struct device_node *np = dev->of_node; 2114e95baf13SArnd Bergmann const struct dw_mci_drv_data *drv_data = host->drv_data; 2115800d78bfSThomas Abraham int idx, ret; 2116c91eab4bSThomas Abraham 2117c91eab4bSThomas Abraham pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL); 2118c91eab4bSThomas Abraham if (!pdata) { 2119c91eab4bSThomas Abraham dev_err(dev, "could not allocate memory for pdata\n"); 2120c91eab4bSThomas Abraham return ERR_PTR(-ENOMEM); 2121c91eab4bSThomas Abraham } 2122c91eab4bSThomas Abraham 2123c91eab4bSThomas Abraham /* find out number of slots supported */ 2124c91eab4bSThomas Abraham if (of_property_read_u32(dev->of_node, "num-slots", 2125c91eab4bSThomas Abraham &pdata->num_slots)) { 2126c91eab4bSThomas Abraham dev_info(dev, "num-slots property not found, " 2127c91eab4bSThomas Abraham "assuming 1 slot is available\n"); 2128c91eab4bSThomas Abraham pdata->num_slots = 1; 2129c91eab4bSThomas Abraham } 2130c91eab4bSThomas Abraham 2131c91eab4bSThomas Abraham /* get quirks */ 2132c91eab4bSThomas Abraham for (idx = 0; idx < ARRAY_SIZE(of_quirks); idx++) 2133c91eab4bSThomas Abraham if (of_get_property(np, of_quirks[idx].quirk, NULL)) 2134c91eab4bSThomas Abraham pdata->quirks |= of_quirks[idx].id; 2135c91eab4bSThomas Abraham 2136c91eab4bSThomas Abraham if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth)) 2137c91eab4bSThomas Abraham dev_info(dev, "fifo-depth property not found, using " 2138c91eab4bSThomas Abraham "value of FIFOTH register as default\n"); 2139c91eab4bSThomas Abraham 2140c91eab4bSThomas Abraham of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms); 2141c91eab4bSThomas Abraham 2142cb27a843SJames Hogan if (drv_data && drv_data->parse_dt) { 2143cb27a843SJames Hogan ret = drv_data->parse_dt(host); 2144800d78bfSThomas Abraham if (ret) 2145800d78bfSThomas Abraham return ERR_PTR(ret); 2146800d78bfSThomas Abraham } 2147800d78bfSThomas Abraham 2148ab269128SAbhilash Kesavan if (of_find_property(np, "keep-power-in-suspend", NULL)) 2149ab269128SAbhilash Kesavan pdata->pm_caps |= MMC_PM_KEEP_POWER; 2150ab269128SAbhilash Kesavan 2151ab269128SAbhilash Kesavan if (of_find_property(np, "enable-sdio-wakeup", NULL)) 2152ab269128SAbhilash Kesavan pdata->pm_caps |= MMC_PM_WAKE_SDIO_IRQ; 2153ab269128SAbhilash Kesavan 2154c91eab4bSThomas Abraham return pdata; 2155c91eab4bSThomas Abraham } 2156c91eab4bSThomas Abraham 2157c91eab4bSThomas Abraham #else /* CONFIG_OF */ 2158c91eab4bSThomas Abraham static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host) 2159c91eab4bSThomas Abraham { 2160c91eab4bSThomas Abraham return ERR_PTR(-EINVAL); 2161c91eab4bSThomas Abraham } 2162c91eab4bSThomas Abraham #endif /* CONFIG_OF */ 2163c91eab4bSThomas Abraham 216462ca8034SShashidhar Hiremath int dw_mci_probe(struct dw_mci *host) 2165f95f3850SWill Newton { 2166e95baf13SArnd Bergmann const struct dw_mci_drv_data *drv_data = host->drv_data; 216762ca8034SShashidhar Hiremath int width, i, ret = 0; 2168f95f3850SWill Newton u32 fifo_size; 21691c2215b7SThomas Abraham int init_slots = 0; 2170f95f3850SWill Newton 2171c91eab4bSThomas Abraham if (!host->pdata) { 2172c91eab4bSThomas Abraham host->pdata = dw_mci_parse_dt(host); 2173c91eab4bSThomas Abraham if (IS_ERR(host->pdata)) { 2174c91eab4bSThomas Abraham dev_err(host->dev, "platform data not available\n"); 2175c91eab4bSThomas Abraham return -EINVAL; 2176c91eab4bSThomas Abraham } 2177f95f3850SWill Newton } 2178f95f3850SWill Newton 217962ca8034SShashidhar Hiremath if (!host->pdata->select_slot && host->pdata->num_slots > 1) { 21804a90920cSThomas Abraham dev_err(host->dev, 2181f95f3850SWill Newton "Platform data must supply select_slot function\n"); 218262ca8034SShashidhar Hiremath return -ENODEV; 2183f95f3850SWill Newton } 2184f95f3850SWill Newton 2185780f22afSSeungwon Jeon host->biu_clk = devm_clk_get(host->dev, "biu"); 2186f90a0612SThomas Abraham if (IS_ERR(host->biu_clk)) { 2187f90a0612SThomas Abraham dev_dbg(host->dev, "biu clock not available\n"); 2188f90a0612SThomas Abraham } else { 2189f90a0612SThomas Abraham ret = clk_prepare_enable(host->biu_clk); 2190f90a0612SThomas Abraham if (ret) { 2191f90a0612SThomas Abraham dev_err(host->dev, "failed to enable biu clock\n"); 2192f90a0612SThomas Abraham return ret; 2193f90a0612SThomas Abraham } 2194f95f3850SWill Newton } 2195f95f3850SWill Newton 2196780f22afSSeungwon Jeon host->ciu_clk = devm_clk_get(host->dev, "ciu"); 2197f90a0612SThomas Abraham if (IS_ERR(host->ciu_clk)) { 2198f90a0612SThomas Abraham dev_dbg(host->dev, "ciu clock not available\n"); 2199f90a0612SThomas Abraham } else { 2200f90a0612SThomas Abraham ret = clk_prepare_enable(host->ciu_clk); 2201f90a0612SThomas Abraham if (ret) { 2202f90a0612SThomas Abraham dev_err(host->dev, "failed to enable ciu clock\n"); 2203f90a0612SThomas Abraham goto err_clk_biu; 2204f90a0612SThomas Abraham } 2205f90a0612SThomas Abraham } 2206f90a0612SThomas Abraham 2207f90a0612SThomas Abraham if (IS_ERR(host->ciu_clk)) 220862ca8034SShashidhar Hiremath host->bus_hz = host->pdata->bus_hz; 2209f90a0612SThomas Abraham else 2210f90a0612SThomas Abraham host->bus_hz = clk_get_rate(host->ciu_clk); 2211f90a0612SThomas Abraham 2212cb27a843SJames Hogan if (drv_data && drv_data->setup_clock) { 2213cb27a843SJames Hogan ret = drv_data->setup_clock(host); 2214800d78bfSThomas Abraham if (ret) { 2215800d78bfSThomas Abraham dev_err(host->dev, 2216800d78bfSThomas Abraham "implementation specific clock setup failed\n"); 2217800d78bfSThomas Abraham goto err_clk_ciu; 2218800d78bfSThomas Abraham } 2219800d78bfSThomas Abraham } 2220800d78bfSThomas Abraham 2221f90a0612SThomas Abraham if (!host->bus_hz) { 2222f90a0612SThomas Abraham dev_err(host->dev, 2223f90a0612SThomas Abraham "Platform data must supply bus speed\n"); 2224f90a0612SThomas Abraham ret = -ENODEV; 2225f90a0612SThomas Abraham goto err_clk_ciu; 2226f90a0612SThomas Abraham } 2227f90a0612SThomas Abraham 222862ca8034SShashidhar Hiremath host->quirks = host->pdata->quirks; 2229f95f3850SWill Newton 2230f95f3850SWill Newton spin_lock_init(&host->lock); 2231f95f3850SWill Newton INIT_LIST_HEAD(&host->queue); 2232f95f3850SWill Newton 2233f95f3850SWill Newton /* 2234f95f3850SWill Newton * Get the host data width - this assumes that HCON has been set with 2235f95f3850SWill Newton * the correct values. 2236f95f3850SWill Newton */ 2237f95f3850SWill Newton i = (mci_readl(host, HCON) >> 7) & 0x7; 2238f95f3850SWill Newton if (!i) { 2239f95f3850SWill Newton host->push_data = dw_mci_push_data16; 2240f95f3850SWill Newton host->pull_data = dw_mci_pull_data16; 2241f95f3850SWill Newton width = 16; 2242f95f3850SWill Newton host->data_shift = 1; 2243f95f3850SWill Newton } else if (i == 2) { 2244f95f3850SWill Newton host->push_data = dw_mci_push_data64; 2245f95f3850SWill Newton host->pull_data = dw_mci_pull_data64; 2246f95f3850SWill Newton width = 64; 2247f95f3850SWill Newton host->data_shift = 3; 2248f95f3850SWill Newton } else { 2249f95f3850SWill Newton /* Check for a reserved value, and warn if it is */ 2250f95f3850SWill Newton WARN((i != 1), 2251f95f3850SWill Newton "HCON reports a reserved host data width!\n" 2252f95f3850SWill Newton "Defaulting to 32-bit access.\n"); 2253f95f3850SWill Newton host->push_data = dw_mci_push_data32; 2254f95f3850SWill Newton host->pull_data = dw_mci_pull_data32; 2255f95f3850SWill Newton width = 32; 2256f95f3850SWill Newton host->data_shift = 2; 2257f95f3850SWill Newton } 2258f95f3850SWill Newton 2259f95f3850SWill Newton /* Reset all blocks */ 22604a90920cSThomas Abraham if (!mci_wait_reset(host->dev, host)) 2261141a712aSSeungwon Jeon return -ENODEV; 2262141a712aSSeungwon Jeon 2263141a712aSSeungwon Jeon host->dma_ops = host->pdata->dma_ops; 2264141a712aSSeungwon Jeon dw_mci_init_dma(host); 2265f95f3850SWill Newton 2266f95f3850SWill Newton /* Clear the interrupts for the host controller */ 2267f95f3850SWill Newton mci_writel(host, RINTSTS, 0xFFFFFFFF); 2268f95f3850SWill Newton mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */ 2269f95f3850SWill Newton 2270f95f3850SWill Newton /* Put in max timeout */ 2271f95f3850SWill Newton mci_writel(host, TMOUT, 0xFFFFFFFF); 2272f95f3850SWill Newton 2273f95f3850SWill Newton /* 2274f95f3850SWill Newton * FIFO threshold settings RxMark = fifo_size / 2 - 1, 2275f95f3850SWill Newton * Tx Mark = fifo_size / 2 DMA Size = 8 2276f95f3850SWill Newton */ 2277b86d8253SJames Hogan if (!host->pdata->fifo_depth) { 2278b86d8253SJames Hogan /* 2279b86d8253SJames Hogan * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may 2280b86d8253SJames Hogan * have been overwritten by the bootloader, just like we're 2281b86d8253SJames Hogan * about to do, so if you know the value for your hardware, you 2282b86d8253SJames Hogan * should put it in the platform data. 2283b86d8253SJames Hogan */ 2284f95f3850SWill Newton fifo_size = mci_readl(host, FIFOTH); 22858234e869SJaehoon Chung fifo_size = 1 + ((fifo_size >> 16) & 0xfff); 2286b86d8253SJames Hogan } else { 2287b86d8253SJames Hogan fifo_size = host->pdata->fifo_depth; 2288b86d8253SJames Hogan } 2289b86d8253SJames Hogan host->fifo_depth = fifo_size; 2290e61cf118SJaehoon Chung host->fifoth_val = ((0x2 << 28) | ((fifo_size/2 - 1) << 16) | 2291e61cf118SJaehoon Chung ((fifo_size/2) << 0)); 2292e61cf118SJaehoon Chung mci_writel(host, FIFOTH, host->fifoth_val); 2293f95f3850SWill Newton 2294f95f3850SWill Newton /* disable clock to CIU */ 2295f95f3850SWill Newton mci_writel(host, CLKENA, 0); 2296f95f3850SWill Newton mci_writel(host, CLKSRC, 0); 2297f95f3850SWill Newton 2298f95f3850SWill Newton tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host); 229995dcc2cbSThomas Abraham host->card_workqueue = alloc_workqueue("dw-mci-card", 23001791b13eSJames Hogan WQ_MEM_RECLAIM | WQ_NON_REENTRANT, 1); 230195dcc2cbSThomas Abraham if (!host->card_workqueue) 23021791b13eSJames Hogan goto err_dmaunmap; 23031791b13eSJames Hogan INIT_WORK(&host->card_work, dw_mci_work_routine_card); 2304780f22afSSeungwon Jeon ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt, 2305780f22afSSeungwon Jeon host->irq_flags, "dw-mci", host); 2306f95f3850SWill Newton if (ret) 23071791b13eSJames Hogan goto err_workqueue; 2308f95f3850SWill Newton 2309f95f3850SWill Newton if (host->pdata->num_slots) 2310f95f3850SWill Newton host->num_slots = host->pdata->num_slots; 2311f95f3850SWill Newton else 2312f95f3850SWill Newton host->num_slots = ((mci_readl(host, HCON) >> 1) & 0x1F) + 1; 2313f95f3850SWill Newton 23142da1d7f2SYuvaraj CD /* 23152da1d7f2SYuvaraj CD * Enable interrupts for command done, data over, data empty, card det, 23162da1d7f2SYuvaraj CD * receive ready and error such as transmit, receive timeout, crc error 23172da1d7f2SYuvaraj CD */ 23182da1d7f2SYuvaraj CD mci_writel(host, RINTSTS, 0xFFFFFFFF); 23192da1d7f2SYuvaraj CD mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER | 23202da1d7f2SYuvaraj CD SDMMC_INT_TXDR | SDMMC_INT_RXDR | 23212da1d7f2SYuvaraj CD DW_MCI_ERROR_FLAGS | SDMMC_INT_CD); 23222da1d7f2SYuvaraj CD mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE); /* Enable mci interrupt */ 23232da1d7f2SYuvaraj CD 23242da1d7f2SYuvaraj CD dev_info(host->dev, "DW MMC controller at irq %d, " 23252da1d7f2SYuvaraj CD "%d bit host data width, " 23262da1d7f2SYuvaraj CD "%u deep fifo\n", 23272da1d7f2SYuvaraj CD host->irq, width, fifo_size); 23282da1d7f2SYuvaraj CD 2329f95f3850SWill Newton /* We need at least one slot to succeed */ 2330f95f3850SWill Newton for (i = 0; i < host->num_slots; i++) { 2331f95f3850SWill Newton ret = dw_mci_init_slot(host, i); 23321c2215b7SThomas Abraham if (ret) 23331c2215b7SThomas Abraham dev_dbg(host->dev, "slot %d init failed\n", i); 23341c2215b7SThomas Abraham else 23351c2215b7SThomas Abraham init_slots++; 2336f95f3850SWill Newton } 23371c2215b7SThomas Abraham 23381c2215b7SThomas Abraham if (init_slots) { 23391c2215b7SThomas Abraham dev_info(host->dev, "%d slots initialized\n", init_slots); 23401c2215b7SThomas Abraham } else { 23411c2215b7SThomas Abraham dev_dbg(host->dev, "attempted to initialize %d slots, " 23421c2215b7SThomas Abraham "but failed on all\n", host->num_slots); 2343780f22afSSeungwon Jeon goto err_workqueue; 2344f95f3850SWill Newton } 2345f95f3850SWill Newton 2346f95f3850SWill Newton /* 23474e0a5adfSJaehoon Chung * In 2.40a spec, Data offset is changed. 23484e0a5adfSJaehoon Chung * Need to check the version-id and set data-offset for DATA register. 23494e0a5adfSJaehoon Chung */ 23504e0a5adfSJaehoon Chung host->verid = SDMMC_GET_VERID(mci_readl(host, VERID)); 23514a90920cSThomas Abraham dev_info(host->dev, "Version ID is %04x\n", host->verid); 23524e0a5adfSJaehoon Chung 23534e0a5adfSJaehoon Chung if (host->verid < DW_MMC_240A) 23544e0a5adfSJaehoon Chung host->data_offset = DATA_OFFSET; 23554e0a5adfSJaehoon Chung else 23564e0a5adfSJaehoon Chung host->data_offset = DATA_240A_OFFSET; 23574e0a5adfSJaehoon Chung 2358f95f3850SWill Newton if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO) 23594a90920cSThomas Abraham dev_info(host->dev, "Internal DMAC interrupt fix enabled.\n"); 2360f95f3850SWill Newton 2361f95f3850SWill Newton return 0; 2362f95f3850SWill Newton 23631791b13eSJames Hogan err_workqueue: 236495dcc2cbSThomas Abraham destroy_workqueue(host->card_workqueue); 23651791b13eSJames Hogan 2366f95f3850SWill Newton err_dmaunmap: 2367f95f3850SWill Newton if (host->use_dma && host->dma_ops->exit) 2368f95f3850SWill Newton host->dma_ops->exit(host); 2369f95f3850SWill Newton 2370780f22afSSeungwon Jeon if (host->vmmc) 2371c07946a3SJaehoon Chung regulator_disable(host->vmmc); 2372f90a0612SThomas Abraham 2373f90a0612SThomas Abraham err_clk_ciu: 2374780f22afSSeungwon Jeon if (!IS_ERR(host->ciu_clk)) 2375f90a0612SThomas Abraham clk_disable_unprepare(host->ciu_clk); 2376780f22afSSeungwon Jeon 2377f90a0612SThomas Abraham err_clk_biu: 2378780f22afSSeungwon Jeon if (!IS_ERR(host->biu_clk)) 2379f90a0612SThomas Abraham clk_disable_unprepare(host->biu_clk); 2380780f22afSSeungwon Jeon 2381f95f3850SWill Newton return ret; 2382f95f3850SWill Newton } 238362ca8034SShashidhar Hiremath EXPORT_SYMBOL(dw_mci_probe); 2384f95f3850SWill Newton 238562ca8034SShashidhar Hiremath void dw_mci_remove(struct dw_mci *host) 2386f95f3850SWill Newton { 2387f95f3850SWill Newton int i; 2388f95f3850SWill Newton 2389f95f3850SWill Newton mci_writel(host, RINTSTS, 0xFFFFFFFF); 2390f95f3850SWill Newton mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */ 2391f95f3850SWill Newton 2392f95f3850SWill Newton for (i = 0; i < host->num_slots; i++) { 23934a90920cSThomas Abraham dev_dbg(host->dev, "remove slot %d\n", i); 2394f95f3850SWill Newton if (host->slot[i]) 2395f95f3850SWill Newton dw_mci_cleanup_slot(host->slot[i], i); 2396f95f3850SWill Newton } 2397f95f3850SWill Newton 2398f95f3850SWill Newton /* disable clock to CIU */ 2399f95f3850SWill Newton mci_writel(host, CLKENA, 0); 2400f95f3850SWill Newton mci_writel(host, CLKSRC, 0); 2401f95f3850SWill Newton 240295dcc2cbSThomas Abraham destroy_workqueue(host->card_workqueue); 2403f95f3850SWill Newton 2404f95f3850SWill Newton if (host->use_dma && host->dma_ops->exit) 2405f95f3850SWill Newton host->dma_ops->exit(host); 2406f95f3850SWill Newton 2407780f22afSSeungwon Jeon if (host->vmmc) 2408c07946a3SJaehoon Chung regulator_disable(host->vmmc); 2409c07946a3SJaehoon Chung 2410f90a0612SThomas Abraham if (!IS_ERR(host->ciu_clk)) 2411f90a0612SThomas Abraham clk_disable_unprepare(host->ciu_clk); 2412780f22afSSeungwon Jeon 2413f90a0612SThomas Abraham if (!IS_ERR(host->biu_clk)) 2414f90a0612SThomas Abraham clk_disable_unprepare(host->biu_clk); 2415f95f3850SWill Newton } 241662ca8034SShashidhar Hiremath EXPORT_SYMBOL(dw_mci_remove); 241762ca8034SShashidhar Hiremath 241862ca8034SShashidhar Hiremath 2419f95f3850SWill Newton 24206fe8890dSJaehoon Chung #ifdef CONFIG_PM_SLEEP 2421f95f3850SWill Newton /* 2422f95f3850SWill Newton * TODO: we should probably disable the clock to the card in the suspend path. 2423f95f3850SWill Newton */ 242462ca8034SShashidhar Hiremath int dw_mci_suspend(struct dw_mci *host) 2425f95f3850SWill Newton { 242662ca8034SShashidhar Hiremath int i, ret = 0; 2427f95f3850SWill Newton 2428f95f3850SWill Newton for (i = 0; i < host->num_slots; i++) { 2429f95f3850SWill Newton struct dw_mci_slot *slot = host->slot[i]; 2430f95f3850SWill Newton if (!slot) 2431f95f3850SWill Newton continue; 2432f95f3850SWill Newton ret = mmc_suspend_host(slot->mmc); 2433f95f3850SWill Newton if (ret < 0) { 2434f95f3850SWill Newton while (--i >= 0) { 2435f95f3850SWill Newton slot = host->slot[i]; 2436f95f3850SWill Newton if (slot) 2437f95f3850SWill Newton mmc_resume_host(host->slot[i]->mmc); 2438f95f3850SWill Newton } 2439f95f3850SWill Newton return ret; 2440f95f3850SWill Newton } 2441f95f3850SWill Newton } 2442f95f3850SWill Newton 2443c07946a3SJaehoon Chung if (host->vmmc) 2444c07946a3SJaehoon Chung regulator_disable(host->vmmc); 2445c07946a3SJaehoon Chung 2446f95f3850SWill Newton return 0; 2447f95f3850SWill Newton } 244862ca8034SShashidhar Hiremath EXPORT_SYMBOL(dw_mci_suspend); 2449f95f3850SWill Newton 245062ca8034SShashidhar Hiremath int dw_mci_resume(struct dw_mci *host) 2451f95f3850SWill Newton { 2452f95f3850SWill Newton int i, ret; 2453f95f3850SWill Newton 24541d6c4e0aSJaehoon Chung if (host->vmmc) 24551d6c4e0aSJaehoon Chung regulator_enable(host->vmmc); 24561d6c4e0aSJaehoon Chung 24574a90920cSThomas Abraham if (!mci_wait_reset(host->dev, host)) { 2458e61cf118SJaehoon Chung ret = -ENODEV; 2459e61cf118SJaehoon Chung return ret; 2460e61cf118SJaehoon Chung } 2461e61cf118SJaehoon Chung 24623bfe619dSJonathan Kliegman if (host->use_dma && host->dma_ops->init) 2463141a712aSSeungwon Jeon host->dma_ops->init(host); 2464141a712aSSeungwon Jeon 2465e61cf118SJaehoon Chung /* Restore the old value at FIFOTH register */ 2466e61cf118SJaehoon Chung mci_writel(host, FIFOTH, host->fifoth_val); 2467e61cf118SJaehoon Chung 2468e61cf118SJaehoon Chung mci_writel(host, RINTSTS, 0xFFFFFFFF); 2469e61cf118SJaehoon Chung mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER | 2470e61cf118SJaehoon Chung SDMMC_INT_TXDR | SDMMC_INT_RXDR | 2471e61cf118SJaehoon Chung DW_MCI_ERROR_FLAGS | SDMMC_INT_CD); 2472e61cf118SJaehoon Chung mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE); 2473e61cf118SJaehoon Chung 2474f95f3850SWill Newton for (i = 0; i < host->num_slots; i++) { 2475f95f3850SWill Newton struct dw_mci_slot *slot = host->slot[i]; 2476f95f3850SWill Newton if (!slot) 2477f95f3850SWill Newton continue; 2478ab269128SAbhilash Kesavan if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) { 2479ab269128SAbhilash Kesavan dw_mci_set_ios(slot->mmc, &slot->mmc->ios); 2480ab269128SAbhilash Kesavan dw_mci_setup_bus(slot, true); 2481ab269128SAbhilash Kesavan } 2482ab269128SAbhilash Kesavan 2483f95f3850SWill Newton ret = mmc_resume_host(host->slot[i]->mmc); 2484f95f3850SWill Newton if (ret < 0) 2485f95f3850SWill Newton return ret; 2486f95f3850SWill Newton } 2487f95f3850SWill Newton return 0; 2488f95f3850SWill Newton } 248962ca8034SShashidhar Hiremath EXPORT_SYMBOL(dw_mci_resume); 24906fe8890dSJaehoon Chung #endif /* CONFIG_PM_SLEEP */ 24916fe8890dSJaehoon Chung 2492f95f3850SWill Newton static int __init dw_mci_init(void) 2493f95f3850SWill Newton { 249462ca8034SShashidhar Hiremath printk(KERN_INFO "Synopsys Designware Multimedia Card Interface Driver"); 249562ca8034SShashidhar Hiremath return 0; 2496f95f3850SWill Newton } 2497f95f3850SWill Newton 2498f95f3850SWill Newton static void __exit dw_mci_exit(void) 2499f95f3850SWill Newton { 2500f95f3850SWill Newton } 2501f95f3850SWill Newton 2502f95f3850SWill Newton module_init(dw_mci_init); 2503f95f3850SWill Newton module_exit(dw_mci_exit); 2504f95f3850SWill Newton 2505f95f3850SWill Newton MODULE_DESCRIPTION("DW Multimedia Card Interface driver"); 2506f95f3850SWill Newton MODULE_AUTHOR("NXP Semiconductor VietNam"); 2507f95f3850SWill Newton MODULE_AUTHOR("Imagination Technologies Ltd"); 2508f95f3850SWill Newton MODULE_LICENSE("GPL v2"); 2509