xref: /linux/drivers/mfd/twl4030-irq.c (revision cd6e125c58ae1561bedb6ea6f70b00d6c2599d62)
1a30d46c0SDavid Brownell /*
2a30d46c0SDavid Brownell  * twl4030-irq.c - TWL4030/TPS659x0 irq support
3a30d46c0SDavid Brownell  *
4a30d46c0SDavid Brownell  * Copyright (C) 2005-2006 Texas Instruments, Inc.
5a30d46c0SDavid Brownell  *
6a30d46c0SDavid Brownell  * Modifications to defer interrupt handling to a kernel thread:
7a30d46c0SDavid Brownell  * Copyright (C) 2006 MontaVista Software, Inc.
8a30d46c0SDavid Brownell  *
9a30d46c0SDavid Brownell  * Based on tlv320aic23.c:
10a30d46c0SDavid Brownell  * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
11a30d46c0SDavid Brownell  *
12a30d46c0SDavid Brownell  * Code cleanup and modifications to IRQ handler.
13a30d46c0SDavid Brownell  * by syed khasim <x0khasim@ti.com>
14a30d46c0SDavid Brownell  *
15a30d46c0SDavid Brownell  * This program is free software; you can redistribute it and/or modify
16a30d46c0SDavid Brownell  * it under the terms of the GNU General Public License as published by
17a30d46c0SDavid Brownell  * the Free Software Foundation; either version 2 of the License, or
18a30d46c0SDavid Brownell  * (at your option) any later version.
19a30d46c0SDavid Brownell  *
20a30d46c0SDavid Brownell  * This program is distributed in the hope that it will be useful,
21a30d46c0SDavid Brownell  * but WITHOUT ANY WARRANTY; without even the implied warranty of
22a30d46c0SDavid Brownell  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23a30d46c0SDavid Brownell  * GNU General Public License for more details.
24a30d46c0SDavid Brownell  *
25a30d46c0SDavid Brownell  * You should have received a copy of the GNU General Public License
26a30d46c0SDavid Brownell  * along with this program; if not, write to the Free Software
27a30d46c0SDavid Brownell  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
28a30d46c0SDavid Brownell  */
29a30d46c0SDavid Brownell 
30a30d46c0SDavid Brownell #include <linux/init.h>
31a30d46c0SDavid Brownell #include <linux/interrupt.h>
32a30d46c0SDavid Brownell #include <linux/irq.h>
33a30d46c0SDavid Brownell #include <linux/kthread.h>
34a30d46c0SDavid Brownell 
35b07682b6SSantosh Shilimkar #include <linux/i2c/twl.h>
36a30d46c0SDavid Brownell 
37a30d46c0SDavid Brownell 
38a30d46c0SDavid Brownell /*
39a30d46c0SDavid Brownell  * TWL4030 IRQ handling has two stages in hardware, and thus in software.
40a30d46c0SDavid Brownell  * The Primary Interrupt Handler (PIH) stage exposes status bits saying
41a30d46c0SDavid Brownell  * which Secondary Interrupt Handler (SIH) stage is raising an interrupt.
42a30d46c0SDavid Brownell  * SIH modules are more traditional IRQ components, which support per-IRQ
43a30d46c0SDavid Brownell  * enable/disable and trigger controls; they do most of the work.
44a30d46c0SDavid Brownell  *
45a30d46c0SDavid Brownell  * These chips are designed to support IRQ handling from two different
46a30d46c0SDavid Brownell  * I2C masters.  Each has a dedicated IRQ line, and dedicated IRQ status
47a30d46c0SDavid Brownell  * and mask registers in the PIH and SIH modules.
48a30d46c0SDavid Brownell  *
49a30d46c0SDavid Brownell  * We set up IRQs starting at a platform-specified base, always starting
50a30d46c0SDavid Brownell  * with PIH and the SIH for PWR_INT and then usually adding GPIO:
51a30d46c0SDavid Brownell  *	base + 0  .. base + 7	PIH
52a30d46c0SDavid Brownell  *	base + 8  .. base + 15	SIH for PWR_INT
53a30d46c0SDavid Brownell  *	base + 16 .. base + 33	SIH for GPIO
54a30d46c0SDavid Brownell  */
55a30d46c0SDavid Brownell 
56a30d46c0SDavid Brownell /* PIH register offsets */
57a30d46c0SDavid Brownell #define REG_PIH_ISR_P1			0x01
58a30d46c0SDavid Brownell #define REG_PIH_ISR_P2			0x02
59a30d46c0SDavid Brownell #define REG_PIH_SIR			0x03	/* for testing */
60a30d46c0SDavid Brownell 
61a30d46c0SDavid Brownell 
62a30d46c0SDavid Brownell /* Linux could (eventually) use either IRQ line */
63a30d46c0SDavid Brownell static int irq_line;
64a30d46c0SDavid Brownell 
65a30d46c0SDavid Brownell struct sih {
66a30d46c0SDavid Brownell 	char	name[8];
67a30d46c0SDavid Brownell 	u8	module;			/* module id */
68a30d46c0SDavid Brownell 	u8	control_offset;		/* for SIH_CTRL */
69a30d46c0SDavid Brownell 	bool	set_cor;
70a30d46c0SDavid Brownell 
71a30d46c0SDavid Brownell 	u8	bits;			/* valid in isr/imr */
72a30d46c0SDavid Brownell 	u8	bytes_ixr;		/* bytelen of ISR/IMR/SIR */
73a30d46c0SDavid Brownell 
74a30d46c0SDavid Brownell 	u8	edr_offset;
75a30d46c0SDavid Brownell 	u8	bytes_edr;		/* bytelen of EDR */
76a30d46c0SDavid Brownell 
771920a61eSIlkka Koskinen 	u8	irq_lines;		/* number of supported irq lines */
781920a61eSIlkka Koskinen 
79a30d46c0SDavid Brownell 	/* SIR ignored -- set interrupt, for testing only */
80a30d46c0SDavid Brownell 	struct irq_data {
81a30d46c0SDavid Brownell 		u8	isr_offset;
82a30d46c0SDavid Brownell 		u8	imr_offset;
83a30d46c0SDavid Brownell 	} mask[2];
84a30d46c0SDavid Brownell 	/* + 2 bytes padding */
85a30d46c0SDavid Brownell };
86a30d46c0SDavid Brownell 
871920a61eSIlkka Koskinen static const struct sih *sih_modules;
881920a61eSIlkka Koskinen static int nr_sih_modules;
891920a61eSIlkka Koskinen 
90a30d46c0SDavid Brownell #define SIH_INITIALIZER(modname, nbits) \
91a30d46c0SDavid Brownell 	.module		= TWL4030_MODULE_ ## modname, \
92a30d46c0SDavid Brownell 	.control_offset = TWL4030_ ## modname ## _SIH_CTRL, \
93a30d46c0SDavid Brownell 	.bits		= nbits, \
94a30d46c0SDavid Brownell 	.bytes_ixr	= DIV_ROUND_UP(nbits, 8), \
95a30d46c0SDavid Brownell 	.edr_offset	= TWL4030_ ## modname ## _EDR, \
96a30d46c0SDavid Brownell 	.bytes_edr	= DIV_ROUND_UP((2*(nbits)), 8), \
971920a61eSIlkka Koskinen 	.irq_lines	= 2, \
98a30d46c0SDavid Brownell 	.mask = { { \
99a30d46c0SDavid Brownell 		.isr_offset	= TWL4030_ ## modname ## _ISR1, \
100a30d46c0SDavid Brownell 		.imr_offset	= TWL4030_ ## modname ## _IMR1, \
101a30d46c0SDavid Brownell 	}, \
102a30d46c0SDavid Brownell 	{ \
103a30d46c0SDavid Brownell 		.isr_offset	= TWL4030_ ## modname ## _ISR2, \
104a30d46c0SDavid Brownell 		.imr_offset	= TWL4030_ ## modname ## _IMR2, \
105a30d46c0SDavid Brownell 	}, },
106a30d46c0SDavid Brownell 
107a30d46c0SDavid Brownell /* register naming policies are inconsistent ... */
108a30d46c0SDavid Brownell #define TWL4030_INT_PWR_EDR		TWL4030_INT_PWR_EDR1
109a30d46c0SDavid Brownell #define TWL4030_MODULE_KEYPAD_KEYP	TWL4030_MODULE_KEYPAD
110a30d46c0SDavid Brownell #define TWL4030_MODULE_INT_PWR		TWL4030_MODULE_INT
111a30d46c0SDavid Brownell 
112a30d46c0SDavid Brownell 
113a30d46c0SDavid Brownell /* Order in this table matches order in PIH_ISR.  That is,
114a30d46c0SDavid Brownell  * BIT(n) in PIH_ISR is sih_modules[n].
115a30d46c0SDavid Brownell  */
1161920a61eSIlkka Koskinen /* sih_modules_twl4030 is used both in twl4030 and twl5030 */
1171920a61eSIlkka Koskinen static const struct sih sih_modules_twl4030[6] = {
118a30d46c0SDavid Brownell 	[0] = {
119a30d46c0SDavid Brownell 		.name		= "gpio",
120a30d46c0SDavid Brownell 		.module		= TWL4030_MODULE_GPIO,
121a30d46c0SDavid Brownell 		.control_offset	= REG_GPIO_SIH_CTRL,
122a30d46c0SDavid Brownell 		.set_cor	= true,
123a30d46c0SDavid Brownell 		.bits		= TWL4030_GPIO_MAX,
124a30d46c0SDavid Brownell 		.bytes_ixr	= 3,
125a30d46c0SDavid Brownell 		/* Note: *all* of these IRQs default to no-trigger */
126a30d46c0SDavid Brownell 		.edr_offset	= REG_GPIO_EDR1,
127a30d46c0SDavid Brownell 		.bytes_edr	= 5,
1281920a61eSIlkka Koskinen 		.irq_lines	= 2,
129a30d46c0SDavid Brownell 		.mask = { {
130a30d46c0SDavid Brownell 			.isr_offset	= REG_GPIO_ISR1A,
131a30d46c0SDavid Brownell 			.imr_offset	= REG_GPIO_IMR1A,
132a30d46c0SDavid Brownell 		}, {
133a30d46c0SDavid Brownell 			.isr_offset	= REG_GPIO_ISR1B,
134a30d46c0SDavid Brownell 			.imr_offset	= REG_GPIO_IMR1B,
135a30d46c0SDavid Brownell 		}, },
136a30d46c0SDavid Brownell 	},
137a30d46c0SDavid Brownell 	[1] = {
138a30d46c0SDavid Brownell 		.name		= "keypad",
139a30d46c0SDavid Brownell 		.set_cor	= true,
140a30d46c0SDavid Brownell 		SIH_INITIALIZER(KEYPAD_KEYP, 4)
141a30d46c0SDavid Brownell 	},
142a30d46c0SDavid Brownell 	[2] = {
143a30d46c0SDavid Brownell 		.name		= "bci",
144a30d46c0SDavid Brownell 		.module		= TWL4030_MODULE_INTERRUPTS,
145a30d46c0SDavid Brownell 		.control_offset	= TWL4030_INTERRUPTS_BCISIHCTRL,
146a30d46c0SDavid Brownell 		.bits		= 12,
147a30d46c0SDavid Brownell 		.bytes_ixr	= 2,
148a30d46c0SDavid Brownell 		.edr_offset	= TWL4030_INTERRUPTS_BCIEDR1,
149a30d46c0SDavid Brownell 		/* Note: most of these IRQs default to no-trigger */
150a30d46c0SDavid Brownell 		.bytes_edr	= 3,
1511920a61eSIlkka Koskinen 		.irq_lines	= 2,
152a30d46c0SDavid Brownell 		.mask = { {
153a30d46c0SDavid Brownell 			.isr_offset	= TWL4030_INTERRUPTS_BCIISR1A,
154a30d46c0SDavid Brownell 			.imr_offset	= TWL4030_INTERRUPTS_BCIIMR1A,
155a30d46c0SDavid Brownell 		}, {
156a30d46c0SDavid Brownell 			.isr_offset	= TWL4030_INTERRUPTS_BCIISR1B,
157a30d46c0SDavid Brownell 			.imr_offset	= TWL4030_INTERRUPTS_BCIIMR1B,
158a30d46c0SDavid Brownell 		}, },
159a30d46c0SDavid Brownell 	},
160a30d46c0SDavid Brownell 	[3] = {
161a30d46c0SDavid Brownell 		.name		= "madc",
162a30d46c0SDavid Brownell 		SIH_INITIALIZER(MADC, 4)
163a30d46c0SDavid Brownell 	},
164a30d46c0SDavid Brownell 	[4] = {
165a30d46c0SDavid Brownell 		/* USB doesn't use the same SIH organization */
166a30d46c0SDavid Brownell 		.name		= "usb",
167a30d46c0SDavid Brownell 	},
168a30d46c0SDavid Brownell 	[5] = {
169a30d46c0SDavid Brownell 		.name		= "power",
170a30d46c0SDavid Brownell 		.set_cor	= true,
171a30d46c0SDavid Brownell 		SIH_INITIALIZER(INT_PWR, 8)
172a30d46c0SDavid Brownell 	},
173a30d46c0SDavid Brownell 		/* there are no SIH modules #6 or #7 ... */
174a30d46c0SDavid Brownell };
175a30d46c0SDavid Brownell 
1761920a61eSIlkka Koskinen static const struct sih sih_modules_twl5031[8] = {
1771920a61eSIlkka Koskinen 	[0] = {
1781920a61eSIlkka Koskinen 		.name		= "gpio",
1791920a61eSIlkka Koskinen 		.module		= TWL4030_MODULE_GPIO,
1801920a61eSIlkka Koskinen 		.control_offset	= REG_GPIO_SIH_CTRL,
1811920a61eSIlkka Koskinen 		.set_cor	= true,
1821920a61eSIlkka Koskinen 		.bits		= TWL4030_GPIO_MAX,
1831920a61eSIlkka Koskinen 		.bytes_ixr	= 3,
1841920a61eSIlkka Koskinen 		/* Note: *all* of these IRQs default to no-trigger */
1851920a61eSIlkka Koskinen 		.edr_offset	= REG_GPIO_EDR1,
1861920a61eSIlkka Koskinen 		.bytes_edr	= 5,
1871920a61eSIlkka Koskinen 		.irq_lines	= 2,
1881920a61eSIlkka Koskinen 		.mask = { {
1891920a61eSIlkka Koskinen 			.isr_offset	= REG_GPIO_ISR1A,
1901920a61eSIlkka Koskinen 			.imr_offset	= REG_GPIO_IMR1A,
1911920a61eSIlkka Koskinen 		}, {
1921920a61eSIlkka Koskinen 			.isr_offset	= REG_GPIO_ISR1B,
1931920a61eSIlkka Koskinen 			.imr_offset	= REG_GPIO_IMR1B,
1941920a61eSIlkka Koskinen 		}, },
1951920a61eSIlkka Koskinen 	},
1961920a61eSIlkka Koskinen 	[1] = {
1971920a61eSIlkka Koskinen 		.name		= "keypad",
1981920a61eSIlkka Koskinen 		.set_cor	= true,
1991920a61eSIlkka Koskinen 		SIH_INITIALIZER(KEYPAD_KEYP, 4)
2001920a61eSIlkka Koskinen 	},
2011920a61eSIlkka Koskinen 	[2] = {
2021920a61eSIlkka Koskinen 		.name		= "bci",
2031920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_INTERRUPTS,
2041920a61eSIlkka Koskinen 		.control_offset	= TWL5031_INTERRUPTS_BCISIHCTRL,
2051920a61eSIlkka Koskinen 		.bits		= 7,
2061920a61eSIlkka Koskinen 		.bytes_ixr	= 1,
2071920a61eSIlkka Koskinen 		.edr_offset	= TWL5031_INTERRUPTS_BCIEDR1,
2081920a61eSIlkka Koskinen 		/* Note: most of these IRQs default to no-trigger */
2091920a61eSIlkka Koskinen 		.bytes_edr	= 2,
2101920a61eSIlkka Koskinen 		.irq_lines	= 2,
2111920a61eSIlkka Koskinen 		.mask = { {
2121920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_INTERRUPTS_BCIISR1,
2131920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_INTERRUPTS_BCIIMR1,
2141920a61eSIlkka Koskinen 		}, {
2151920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_INTERRUPTS_BCIISR2,
2161920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_INTERRUPTS_BCIIMR2,
2171920a61eSIlkka Koskinen 		}, },
2181920a61eSIlkka Koskinen 	},
2191920a61eSIlkka Koskinen 	[3] = {
2201920a61eSIlkka Koskinen 		.name		= "madc",
2211920a61eSIlkka Koskinen 		SIH_INITIALIZER(MADC, 4)
2221920a61eSIlkka Koskinen 	},
2231920a61eSIlkka Koskinen 	[4] = {
2241920a61eSIlkka Koskinen 		/* USB doesn't use the same SIH organization */
2251920a61eSIlkka Koskinen 		.name		= "usb",
2261920a61eSIlkka Koskinen 	},
2271920a61eSIlkka Koskinen 	[5] = {
2281920a61eSIlkka Koskinen 		.name		= "power",
2291920a61eSIlkka Koskinen 		.set_cor	= true,
2301920a61eSIlkka Koskinen 		SIH_INITIALIZER(INT_PWR, 8)
2311920a61eSIlkka Koskinen 	},
2321920a61eSIlkka Koskinen 	[6] = {
2331920a61eSIlkka Koskinen 		/*
2341920a61eSIlkka Koskinen 		 * ACI doesn't use the same SIH organization.
2351920a61eSIlkka Koskinen 		 * For example, it supports only one interrupt line
2361920a61eSIlkka Koskinen 		 */
2371920a61eSIlkka Koskinen 		.name		= "aci",
2381920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_ACCESSORY,
2391920a61eSIlkka Koskinen 		.bits		= 9,
2401920a61eSIlkka Koskinen 		.bytes_ixr	= 2,
2411920a61eSIlkka Koskinen 		.irq_lines	= 1,
2421920a61eSIlkka Koskinen 		.mask = { {
2431920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACIIDR_LSB,
2441920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACIIMR_LSB,
2451920a61eSIlkka Koskinen 		}, },
2461920a61eSIlkka Koskinen 
2471920a61eSIlkka Koskinen 	},
2481920a61eSIlkka Koskinen 	[7] = {
2491920a61eSIlkka Koskinen 		/* Accessory */
2501920a61eSIlkka Koskinen 		.name		= "acc",
2511920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_ACCESSORY,
2521920a61eSIlkka Koskinen 		.control_offset	= TWL5031_ACCSIHCTRL,
2531920a61eSIlkka Koskinen 		.bits		= 2,
2541920a61eSIlkka Koskinen 		.bytes_ixr	= 1,
2551920a61eSIlkka Koskinen 		.edr_offset	= TWL5031_ACCEDR1,
2561920a61eSIlkka Koskinen 		/* Note: most of these IRQs default to no-trigger */
2571920a61eSIlkka Koskinen 		.bytes_edr	= 1,
2581920a61eSIlkka Koskinen 		.irq_lines	= 2,
2591920a61eSIlkka Koskinen 		.mask = { {
2601920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACCISR1,
2611920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACCIMR1,
2621920a61eSIlkka Koskinen 		}, {
2631920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACCISR2,
2641920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACCIMR2,
2651920a61eSIlkka Koskinen 		}, },
2661920a61eSIlkka Koskinen 	},
2671920a61eSIlkka Koskinen };
2681920a61eSIlkka Koskinen 
269a30d46c0SDavid Brownell #undef TWL4030_MODULE_KEYPAD_KEYP
270a30d46c0SDavid Brownell #undef TWL4030_MODULE_INT_PWR
271a30d46c0SDavid Brownell #undef TWL4030_INT_PWR_EDR
272a30d46c0SDavid Brownell 
273a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
274a30d46c0SDavid Brownell 
275a30d46c0SDavid Brownell static unsigned twl4030_irq_base;
276a30d46c0SDavid Brownell 
277a30d46c0SDavid Brownell static struct completion irq_event;
278a30d46c0SDavid Brownell 
279a30d46c0SDavid Brownell /*
280a30d46c0SDavid Brownell  * This thread processes interrupts reported by the Primary Interrupt Handler.
281a30d46c0SDavid Brownell  */
282a30d46c0SDavid Brownell static int twl4030_irq_thread(void *data)
283a30d46c0SDavid Brownell {
284a30d46c0SDavid Brownell 	long irq = (long)data;
285a30d46c0SDavid Brownell 	static unsigned i2c_errors;
2863446d4bbSTobias Klauser 	static const unsigned max_i2c_errors = 100;
287a30d46c0SDavid Brownell 
28894964f96SSamuel Ortiz 
289a30d46c0SDavid Brownell 	current->flags |= PF_NOFREEZE;
290a30d46c0SDavid Brownell 
291a30d46c0SDavid Brownell 	while (!kthread_should_stop()) {
292a30d46c0SDavid Brownell 		int ret;
293a30d46c0SDavid Brownell 		int module_irq;
294a30d46c0SDavid Brownell 		u8 pih_isr;
295a30d46c0SDavid Brownell 
296a30d46c0SDavid Brownell 		/* Wait for IRQ, then read PIH irq status (also blocking) */
297a30d46c0SDavid Brownell 		wait_for_completion_interruptible(&irq_event);
298a30d46c0SDavid Brownell 
299fc7b92fcSBalaji T K 		ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr,
300a30d46c0SDavid Brownell 					  REG_PIH_ISR_P1);
301a30d46c0SDavid Brownell 		if (ret) {
302a30d46c0SDavid Brownell 			pr_warning("twl4030: I2C error %d reading PIH ISR\n",
303a30d46c0SDavid Brownell 					ret);
304a30d46c0SDavid Brownell 			if (++i2c_errors >= max_i2c_errors) {
305a30d46c0SDavid Brownell 				printk(KERN_ERR "Maximum I2C error count"
306a30d46c0SDavid Brownell 						" exceeded.  Terminating %s.\n",
307a30d46c0SDavid Brownell 						__func__);
308a30d46c0SDavid Brownell 				break;
309a30d46c0SDavid Brownell 			}
310a30d46c0SDavid Brownell 			complete(&irq_event);
311a30d46c0SDavid Brownell 			continue;
312a30d46c0SDavid Brownell 		}
313a30d46c0SDavid Brownell 
314a30d46c0SDavid Brownell 		/* these handlers deal with the relevant SIH irq status */
315a30d46c0SDavid Brownell 		local_irq_disable();
316a30d46c0SDavid Brownell 		for (module_irq = twl4030_irq_base;
317a30d46c0SDavid Brownell 				pih_isr;
318a30d46c0SDavid Brownell 				pih_isr >>= 1, module_irq++) {
319a30d46c0SDavid Brownell 			if (pih_isr & 0x1) {
32094964f96SSamuel Ortiz 				struct irq_desc *d = irq_to_desc(module_irq);
32194964f96SSamuel Ortiz 
32294964f96SSamuel Ortiz 				if (!d) {
32394964f96SSamuel Ortiz 					pr_err("twl4030: Invalid SIH IRQ: %d\n",
32494964f96SSamuel Ortiz 					       module_irq);
32594964f96SSamuel Ortiz 					return -EINVAL;
32694964f96SSamuel Ortiz 				}
327a30d46c0SDavid Brownell 
328a30d46c0SDavid Brownell 				/* These can't be masked ... always warn
329a30d46c0SDavid Brownell 				 * if we get any surprises.
330a30d46c0SDavid Brownell 				 */
331a30d46c0SDavid Brownell 				if (d->status & IRQ_DISABLED)
332a30d46c0SDavid Brownell 					note_interrupt(module_irq, d,
333a30d46c0SDavid Brownell 							IRQ_NONE);
334a30d46c0SDavid Brownell 				else
335a30d46c0SDavid Brownell 					d->handle_irq(module_irq, d);
336a30d46c0SDavid Brownell 			}
337a30d46c0SDavid Brownell 		}
338a30d46c0SDavid Brownell 		local_irq_enable();
339a30d46c0SDavid Brownell 
3401cef8e41SRussell King 		enable_irq(irq);
341a30d46c0SDavid Brownell 	}
342a30d46c0SDavid Brownell 
343a30d46c0SDavid Brownell 	return 0;
344a30d46c0SDavid Brownell }
345a30d46c0SDavid Brownell 
346a30d46c0SDavid Brownell /*
347a30d46c0SDavid Brownell  * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt.
348a30d46c0SDavid Brownell  * This is a chained interrupt, so there is no desc->action method for it.
349a30d46c0SDavid Brownell  * Now we need to query the interrupt controller in the twl4030 to determine
350a30d46c0SDavid Brownell  * which module is generating the interrupt request.  However, we can't do i2c
351a30d46c0SDavid Brownell  * transactions in interrupt context, so we must defer that work to a kernel
352a30d46c0SDavid Brownell  * thread.  All we do here is acknowledge and mask the interrupt and wakeup
353a30d46c0SDavid Brownell  * the kernel thread.
354a30d46c0SDavid Brownell  */
3551cef8e41SRussell King static irqreturn_t handle_twl4030_pih(int irq, void *devid)
356a30d46c0SDavid Brownell {
357a30d46c0SDavid Brownell 	/* Acknowledge, clear *AND* mask the interrupt... */
3581cef8e41SRussell King 	disable_irq_nosync(irq);
3591cef8e41SRussell King 	complete(devid);
3601cef8e41SRussell King 	return IRQ_HANDLED;
361a30d46c0SDavid Brownell }
362a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
363a30d46c0SDavid Brownell 
364a30d46c0SDavid Brownell /*
365a30d46c0SDavid Brownell  * twl4030_init_sih_modules() ... start from a known state where no
366a30d46c0SDavid Brownell  * IRQs will be coming in, and where we can quickly enable them then
367a30d46c0SDavid Brownell  * handle them as they arrive.  Mask all IRQs: maybe init SIH_CTRL.
368a30d46c0SDavid Brownell  *
369a30d46c0SDavid Brownell  * NOTE:  we don't touch EDR registers here; they stay with hardware
370a30d46c0SDavid Brownell  * defaults or whatever the last value was.  Note that when both EDR
371a30d46c0SDavid Brownell  * bits for an IRQ are clear, that's as if its IMR bit is set...
372a30d46c0SDavid Brownell  */
373a30d46c0SDavid Brownell static int twl4030_init_sih_modules(unsigned line)
374a30d46c0SDavid Brownell {
375a30d46c0SDavid Brownell 	const struct sih *sih;
376a30d46c0SDavid Brownell 	u8 buf[4];
377a30d46c0SDavid Brownell 	int i;
378a30d46c0SDavid Brownell 	int status;
379a30d46c0SDavid Brownell 
380a30d46c0SDavid Brownell 	/* line 0 == int1_n signal; line 1 == int2_n signal */
381a30d46c0SDavid Brownell 	if (line > 1)
382a30d46c0SDavid Brownell 		return -EINVAL;
383a30d46c0SDavid Brownell 
384a30d46c0SDavid Brownell 	irq_line = line;
385a30d46c0SDavid Brownell 
386a30d46c0SDavid Brownell 	/* disable all interrupts on our line */
387a30d46c0SDavid Brownell 	memset(buf, 0xff, sizeof buf);
388a30d46c0SDavid Brownell 	sih = sih_modules;
3891920a61eSIlkka Koskinen 	for (i = 0; i < nr_sih_modules; i++, sih++) {
390a30d46c0SDavid Brownell 
391a30d46c0SDavid Brownell 		/* skip USB -- it's funky */
392a30d46c0SDavid Brownell 		if (!sih->bytes_ixr)
393a30d46c0SDavid Brownell 			continue;
394a30d46c0SDavid Brownell 
3951920a61eSIlkka Koskinen 		/* Not all the SIH modules support multiple interrupt lines */
3961920a61eSIlkka Koskinen 		if (sih->irq_lines <= line)
3971920a61eSIlkka Koskinen 			continue;
3981920a61eSIlkka Koskinen 
399fc7b92fcSBalaji T K 		status = twl_i2c_write(sih->module, buf,
400a30d46c0SDavid Brownell 				sih->mask[line].imr_offset, sih->bytes_ixr);
401a30d46c0SDavid Brownell 		if (status < 0)
402a30d46c0SDavid Brownell 			pr_err("twl4030: err %d initializing %s %s\n",
403a30d46c0SDavid Brownell 					status, sih->name, "IMR");
404a30d46c0SDavid Brownell 
405a30d46c0SDavid Brownell 		/* Maybe disable "exclusive" mode; buffer second pending irq;
406a30d46c0SDavid Brownell 		 * set Clear-On-Read (COR) bit.
407a30d46c0SDavid Brownell 		 *
408a30d46c0SDavid Brownell 		 * NOTE that sometimes COR polarity is documented as being
409a30d46c0SDavid Brownell 		 * inverted:  for MADC and BCI, COR=1 means "clear on write".
410a30d46c0SDavid Brownell 		 * And for PWR_INT it's not documented...
411a30d46c0SDavid Brownell 		 */
412a30d46c0SDavid Brownell 		if (sih->set_cor) {
413fc7b92fcSBalaji T K 			status = twl_i2c_write_u8(sih->module,
414a30d46c0SDavid Brownell 					TWL4030_SIH_CTRL_COR_MASK,
415a30d46c0SDavid Brownell 					sih->control_offset);
416a30d46c0SDavid Brownell 			if (status < 0)
417a30d46c0SDavid Brownell 				pr_err("twl4030: err %d initializing %s %s\n",
418a30d46c0SDavid Brownell 						status, sih->name, "SIH_CTRL");
419a30d46c0SDavid Brownell 		}
420a30d46c0SDavid Brownell 	}
421a30d46c0SDavid Brownell 
422a30d46c0SDavid Brownell 	sih = sih_modules;
4231920a61eSIlkka Koskinen 	for (i = 0; i < nr_sih_modules; i++, sih++) {
424a30d46c0SDavid Brownell 		u8 rxbuf[4];
425a30d46c0SDavid Brownell 		int j;
426a30d46c0SDavid Brownell 
427a30d46c0SDavid Brownell 		/* skip USB */
428a30d46c0SDavid Brownell 		if (!sih->bytes_ixr)
429a30d46c0SDavid Brownell 			continue;
430a30d46c0SDavid Brownell 
4311920a61eSIlkka Koskinen 		/* Not all the SIH modules support multiple interrupt lines */
4321920a61eSIlkka Koskinen 		if (sih->irq_lines <= line)
4331920a61eSIlkka Koskinen 			continue;
4341920a61eSIlkka Koskinen 
435a30d46c0SDavid Brownell 		/* Clear pending interrupt status.  Either the read was
436a30d46c0SDavid Brownell 		 * enough, or we need to write those bits.  Repeat, in
437a30d46c0SDavid Brownell 		 * case an IRQ is pending (PENDDIS=0) ... that's not
438a30d46c0SDavid Brownell 		 * uncommon with PWR_INT.PWRON.
439a30d46c0SDavid Brownell 		 */
440a30d46c0SDavid Brownell 		for (j = 0; j < 2; j++) {
441fc7b92fcSBalaji T K 			status = twl_i2c_read(sih->module, rxbuf,
442a30d46c0SDavid Brownell 				sih->mask[line].isr_offset, sih->bytes_ixr);
443a30d46c0SDavid Brownell 			if (status < 0)
444a30d46c0SDavid Brownell 				pr_err("twl4030: err %d initializing %s %s\n",
445a30d46c0SDavid Brownell 					status, sih->name, "ISR");
446a30d46c0SDavid Brownell 
447a30d46c0SDavid Brownell 			if (!sih->set_cor)
448fc7b92fcSBalaji T K 				status = twl_i2c_write(sih->module, buf,
449a30d46c0SDavid Brownell 					sih->mask[line].isr_offset,
450a30d46c0SDavid Brownell 					sih->bytes_ixr);
451a30d46c0SDavid Brownell 			/* else COR=1 means read sufficed.
452a30d46c0SDavid Brownell 			 * (for most SIH modules...)
453a30d46c0SDavid Brownell 			 */
454a30d46c0SDavid Brownell 		}
455a30d46c0SDavid Brownell 	}
456a30d46c0SDavid Brownell 
457a30d46c0SDavid Brownell 	return 0;
458a30d46c0SDavid Brownell }
459a30d46c0SDavid Brownell 
460a30d46c0SDavid Brownell static inline void activate_irq(int irq)
461a30d46c0SDavid Brownell {
462a30d46c0SDavid Brownell #ifdef CONFIG_ARM
463a30d46c0SDavid Brownell 	/* ARM requires an extra step to clear IRQ_NOREQUEST, which it
464a30d46c0SDavid Brownell 	 * sets on behalf of every irq_chip.  Also sets IRQ_NOPROBE.
465a30d46c0SDavid Brownell 	 */
466a30d46c0SDavid Brownell 	set_irq_flags(irq, IRQF_VALID);
467a30d46c0SDavid Brownell #else
468a30d46c0SDavid Brownell 	/* same effect on other architectures */
469a30d46c0SDavid Brownell 	set_irq_noprobe(irq);
470a30d46c0SDavid Brownell #endif
471a30d46c0SDavid Brownell }
472a30d46c0SDavid Brownell 
473a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
474a30d46c0SDavid Brownell 
475a30d46c0SDavid Brownell static DEFINE_SPINLOCK(sih_agent_lock);
476a30d46c0SDavid Brownell 
477a30d46c0SDavid Brownell static struct workqueue_struct *wq;
478a30d46c0SDavid Brownell 
479a30d46c0SDavid Brownell struct sih_agent {
480a30d46c0SDavid Brownell 	int			irq_base;
481a30d46c0SDavid Brownell 	const struct sih	*sih;
482a30d46c0SDavid Brownell 
483a30d46c0SDavid Brownell 	u32			imr;
484a30d46c0SDavid Brownell 	bool			imr_change_pending;
485a30d46c0SDavid Brownell 	struct work_struct	mask_work;
486a30d46c0SDavid Brownell 
487a30d46c0SDavid Brownell 	u32			edge_change;
488a30d46c0SDavid Brownell 	struct work_struct	edge_work;
489a30d46c0SDavid Brownell };
490a30d46c0SDavid Brownell 
491a30d46c0SDavid Brownell static void twl4030_sih_do_mask(struct work_struct *work)
492a30d46c0SDavid Brownell {
493a30d46c0SDavid Brownell 	struct sih_agent	*agent;
494a30d46c0SDavid Brownell 	const struct sih	*sih;
495a30d46c0SDavid Brownell 	union {
496a30d46c0SDavid Brownell 		u8	bytes[4];
497a30d46c0SDavid Brownell 		u32	word;
498a30d46c0SDavid Brownell 	}			imr;
499a30d46c0SDavid Brownell 	int			status;
500a30d46c0SDavid Brownell 
501a30d46c0SDavid Brownell 	agent = container_of(work, struct sih_agent, mask_work);
502a30d46c0SDavid Brownell 
503a30d46c0SDavid Brownell 	/* see what work we have */
504a30d46c0SDavid Brownell 	spin_lock_irq(&sih_agent_lock);
505a30d46c0SDavid Brownell 	if (agent->imr_change_pending) {
506a30d46c0SDavid Brownell 		sih = agent->sih;
507a30d46c0SDavid Brownell 		/* byte[0] gets overwritten as we write ... */
508a30d46c0SDavid Brownell 		imr.word = cpu_to_le32(agent->imr << 8);
509a30d46c0SDavid Brownell 		agent->imr_change_pending = false;
510a30d46c0SDavid Brownell 	} else
511a30d46c0SDavid Brownell 		sih = NULL;
512a30d46c0SDavid Brownell 	spin_unlock_irq(&sih_agent_lock);
513a30d46c0SDavid Brownell 	if (!sih)
514a30d46c0SDavid Brownell 		return;
515a30d46c0SDavid Brownell 
516a30d46c0SDavid Brownell 	/* write the whole mask ... simpler than subsetting it */
517fc7b92fcSBalaji T K 	status = twl_i2c_write(sih->module, imr.bytes,
518a30d46c0SDavid Brownell 			sih->mask[irq_line].imr_offset, sih->bytes_ixr);
519a30d46c0SDavid Brownell 	if (status)
520a30d46c0SDavid Brownell 		pr_err("twl4030: %s, %s --> %d\n", __func__,
521a30d46c0SDavid Brownell 				"write", status);
522a30d46c0SDavid Brownell }
523a30d46c0SDavid Brownell 
524a30d46c0SDavid Brownell static void twl4030_sih_do_edge(struct work_struct *work)
525a30d46c0SDavid Brownell {
526a30d46c0SDavid Brownell 	struct sih_agent	*agent;
527a30d46c0SDavid Brownell 	const struct sih	*sih;
528a30d46c0SDavid Brownell 	u8			bytes[6];
529a30d46c0SDavid Brownell 	u32			edge_change;
530a30d46c0SDavid Brownell 	int			status;
531a30d46c0SDavid Brownell 
532a30d46c0SDavid Brownell 	agent = container_of(work, struct sih_agent, edge_work);
533a30d46c0SDavid Brownell 
534a30d46c0SDavid Brownell 	/* see what work we have */
535a30d46c0SDavid Brownell 	spin_lock_irq(&sih_agent_lock);
536a30d46c0SDavid Brownell 	edge_change = agent->edge_change;
537df10d646SJoe Perches 	agent->edge_change = 0;
538a30d46c0SDavid Brownell 	sih = edge_change ? agent->sih : NULL;
539a30d46c0SDavid Brownell 	spin_unlock_irq(&sih_agent_lock);
540a30d46c0SDavid Brownell 	if (!sih)
541a30d46c0SDavid Brownell 		return;
542a30d46c0SDavid Brownell 
543a30d46c0SDavid Brownell 	/* Read, reserving first byte for write scratch.  Yes, this
544a30d46c0SDavid Brownell 	 * could be cached for some speedup ... but be careful about
545a30d46c0SDavid Brownell 	 * any processor on the other IRQ line, EDR registers are
546a30d46c0SDavid Brownell 	 * shared.
547a30d46c0SDavid Brownell 	 */
548fc7b92fcSBalaji T K 	status = twl_i2c_read(sih->module, bytes + 1,
549a30d46c0SDavid Brownell 			sih->edr_offset, sih->bytes_edr);
550a30d46c0SDavid Brownell 	if (status) {
551a30d46c0SDavid Brownell 		pr_err("twl4030: %s, %s --> %d\n", __func__,
552a30d46c0SDavid Brownell 				"read", status);
553a30d46c0SDavid Brownell 		return;
554a30d46c0SDavid Brownell 	}
555a30d46c0SDavid Brownell 
556a30d46c0SDavid Brownell 	/* Modify only the bits we know must change */
557a30d46c0SDavid Brownell 	while (edge_change) {
558a30d46c0SDavid Brownell 		int		i = fls(edge_change) - 1;
55994964f96SSamuel Ortiz 		struct irq_desc	*d = irq_to_desc(i + agent->irq_base);
560a30d46c0SDavid Brownell 		int		byte = 1 + (i >> 2);
561a30d46c0SDavid Brownell 		int		off = (i & 0x3) * 2;
562a30d46c0SDavid Brownell 
56394964f96SSamuel Ortiz 		if (!d) {
56494964f96SSamuel Ortiz 			pr_err("twl4030: Invalid IRQ: %d\n",
56594964f96SSamuel Ortiz 			       i + agent->irq_base);
56694964f96SSamuel Ortiz 			return;
56794964f96SSamuel Ortiz 		}
56894964f96SSamuel Ortiz 
569a30d46c0SDavid Brownell 		bytes[byte] &= ~(0x03 << off);
570a30d46c0SDavid Brownell 
571*cd6e125cSLinus Torvalds 		raw_spin_lock_irq(&d->lock);
572a30d46c0SDavid Brownell 		if (d->status & IRQ_TYPE_EDGE_RISING)
573a30d46c0SDavid Brownell 			bytes[byte] |= BIT(off + 1);
574a30d46c0SDavid Brownell 		if (d->status & IRQ_TYPE_EDGE_FALLING)
575a30d46c0SDavid Brownell 			bytes[byte] |= BIT(off + 0);
576*cd6e125cSLinus Torvalds 		raw_spin_unlock_irq(&d->lock);
577a30d46c0SDavid Brownell 
578a30d46c0SDavid Brownell 		edge_change &= ~BIT(i);
579a30d46c0SDavid Brownell 	}
580a30d46c0SDavid Brownell 
581a30d46c0SDavid Brownell 	/* Write */
582fc7b92fcSBalaji T K 	status = twl_i2c_write(sih->module, bytes,
583a30d46c0SDavid Brownell 			sih->edr_offset, sih->bytes_edr);
584a30d46c0SDavid Brownell 	if (status)
585a30d46c0SDavid Brownell 		pr_err("twl4030: %s, %s --> %d\n", __func__,
586a30d46c0SDavid Brownell 				"write", status);
587a30d46c0SDavid Brownell }
588a30d46c0SDavid Brownell 
589a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
590a30d46c0SDavid Brownell 
591a30d46c0SDavid Brownell /*
592a30d46c0SDavid Brownell  * All irq_chip methods get issued from code holding irq_desc[irq].lock,
593a30d46c0SDavid Brownell  * which can't perform the underlying I2C operations (because they sleep).
594a30d46c0SDavid Brownell  * So we must hand them off to a thread (workqueue) and cope with asynch
595a30d46c0SDavid Brownell  * completion, potentially including some re-ordering, of these requests.
596a30d46c0SDavid Brownell  */
597a30d46c0SDavid Brownell 
598a30d46c0SDavid Brownell static void twl4030_sih_mask(unsigned irq)
599a30d46c0SDavid Brownell {
600a30d46c0SDavid Brownell 	struct sih_agent *sih = get_irq_chip_data(irq);
601a30d46c0SDavid Brownell 	unsigned long flags;
602a30d46c0SDavid Brownell 
603a30d46c0SDavid Brownell 	spin_lock_irqsave(&sih_agent_lock, flags);
604a30d46c0SDavid Brownell 	sih->imr |= BIT(irq - sih->irq_base);
605a30d46c0SDavid Brownell 	sih->imr_change_pending = true;
606a30d46c0SDavid Brownell 	queue_work(wq, &sih->mask_work);
607a30d46c0SDavid Brownell 	spin_unlock_irqrestore(&sih_agent_lock, flags);
608a30d46c0SDavid Brownell }
609a30d46c0SDavid Brownell 
610a30d46c0SDavid Brownell static void twl4030_sih_unmask(unsigned irq)
611a30d46c0SDavid Brownell {
612a30d46c0SDavid Brownell 	struct sih_agent *sih = get_irq_chip_data(irq);
613a30d46c0SDavid Brownell 	unsigned long flags;
614a30d46c0SDavid Brownell 
615a30d46c0SDavid Brownell 	spin_lock_irqsave(&sih_agent_lock, flags);
616a30d46c0SDavid Brownell 	sih->imr &= ~BIT(irq - sih->irq_base);
617a30d46c0SDavid Brownell 	sih->imr_change_pending = true;
618a30d46c0SDavid Brownell 	queue_work(wq, &sih->mask_work);
619a30d46c0SDavid Brownell 	spin_unlock_irqrestore(&sih_agent_lock, flags);
620a30d46c0SDavid Brownell }
621a30d46c0SDavid Brownell 
622a30d46c0SDavid Brownell static int twl4030_sih_set_type(unsigned irq, unsigned trigger)
623a30d46c0SDavid Brownell {
624a30d46c0SDavid Brownell 	struct sih_agent *sih = get_irq_chip_data(irq);
62594964f96SSamuel Ortiz 	struct irq_desc *desc = irq_to_desc(irq);
626a30d46c0SDavid Brownell 	unsigned long flags;
627a30d46c0SDavid Brownell 
62894964f96SSamuel Ortiz 	if (!desc) {
62994964f96SSamuel Ortiz 		pr_err("twl4030: Invalid IRQ: %d\n", irq);
63094964f96SSamuel Ortiz 		return -EINVAL;
63194964f96SSamuel Ortiz 	}
63294964f96SSamuel Ortiz 
633a30d46c0SDavid Brownell 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
634a30d46c0SDavid Brownell 		return -EINVAL;
635a30d46c0SDavid Brownell 
636a30d46c0SDavid Brownell 	spin_lock_irqsave(&sih_agent_lock, flags);
637a30d46c0SDavid Brownell 	if ((desc->status & IRQ_TYPE_SENSE_MASK) != trigger) {
638a30d46c0SDavid Brownell 		desc->status &= ~IRQ_TYPE_SENSE_MASK;
639a30d46c0SDavid Brownell 		desc->status |= trigger;
640a30d46c0SDavid Brownell 		sih->edge_change |= BIT(irq - sih->irq_base);
641a30d46c0SDavid Brownell 		queue_work(wq, &sih->edge_work);
642a30d46c0SDavid Brownell 	}
643a30d46c0SDavid Brownell 	spin_unlock_irqrestore(&sih_agent_lock, flags);
644a30d46c0SDavid Brownell 	return 0;
645a30d46c0SDavid Brownell }
646a30d46c0SDavid Brownell 
647a30d46c0SDavid Brownell static struct irq_chip twl4030_sih_irq_chip = {
648a30d46c0SDavid Brownell 	.name		= "twl4030",
649a30d46c0SDavid Brownell 	.mask		= twl4030_sih_mask,
650a30d46c0SDavid Brownell 	.unmask		= twl4030_sih_unmask,
651a30d46c0SDavid Brownell 	.set_type	= twl4030_sih_set_type,
652a30d46c0SDavid Brownell };
653a30d46c0SDavid Brownell 
654a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
655a30d46c0SDavid Brownell 
656a30d46c0SDavid Brownell static inline int sih_read_isr(const struct sih *sih)
657a30d46c0SDavid Brownell {
658a30d46c0SDavid Brownell 	int status;
659a30d46c0SDavid Brownell 	union {
660a30d46c0SDavid Brownell 		u8 bytes[4];
661a30d46c0SDavid Brownell 		u32 word;
662a30d46c0SDavid Brownell 	} isr;
663a30d46c0SDavid Brownell 
664a30d46c0SDavid Brownell 	/* FIXME need retry-on-error ... */
665a30d46c0SDavid Brownell 
666a30d46c0SDavid Brownell 	isr.word = 0;
667fc7b92fcSBalaji T K 	status = twl_i2c_read(sih->module, isr.bytes,
668a30d46c0SDavid Brownell 			sih->mask[irq_line].isr_offset, sih->bytes_ixr);
669a30d46c0SDavid Brownell 
670a30d46c0SDavid Brownell 	return (status < 0) ? status : le32_to_cpu(isr.word);
671a30d46c0SDavid Brownell }
672a30d46c0SDavid Brownell 
673a30d46c0SDavid Brownell /*
674a30d46c0SDavid Brownell  * Generic handler for SIH interrupts ... we "know" this is called
675a30d46c0SDavid Brownell  * in task context, with IRQs enabled.
676a30d46c0SDavid Brownell  */
677a30d46c0SDavid Brownell static void handle_twl4030_sih(unsigned irq, struct irq_desc *desc)
678a30d46c0SDavid Brownell {
679a30d46c0SDavid Brownell 	struct sih_agent *agent = get_irq_data(irq);
680a30d46c0SDavid Brownell 	const struct sih *sih = agent->sih;
681a30d46c0SDavid Brownell 	int isr;
682a30d46c0SDavid Brownell 
683a30d46c0SDavid Brownell 	/* reading ISR acks the IRQs, using clear-on-read mode */
684a30d46c0SDavid Brownell 	local_irq_enable();
685a30d46c0SDavid Brownell 	isr = sih_read_isr(sih);
686a30d46c0SDavid Brownell 	local_irq_disable();
687a30d46c0SDavid Brownell 
688a30d46c0SDavid Brownell 	if (isr < 0) {
689a30d46c0SDavid Brownell 		pr_err("twl4030: %s SIH, read ISR error %d\n",
690a30d46c0SDavid Brownell 			sih->name, isr);
691a30d46c0SDavid Brownell 		/* REVISIT:  recover; eventually mask it all, etc */
692a30d46c0SDavid Brownell 		return;
693a30d46c0SDavid Brownell 	}
694a30d46c0SDavid Brownell 
695a30d46c0SDavid Brownell 	while (isr) {
696a30d46c0SDavid Brownell 		irq = fls(isr);
697a30d46c0SDavid Brownell 		irq--;
698a30d46c0SDavid Brownell 		isr &= ~BIT(irq);
699a30d46c0SDavid Brownell 
700a30d46c0SDavid Brownell 		if (irq < sih->bits)
701a30d46c0SDavid Brownell 			generic_handle_irq(agent->irq_base + irq);
702a30d46c0SDavid Brownell 		else
703a30d46c0SDavid Brownell 			pr_err("twl4030: %s SIH, invalid ISR bit %d\n",
704a30d46c0SDavid Brownell 				sih->name, irq);
705a30d46c0SDavid Brownell 	}
706a30d46c0SDavid Brownell }
707a30d46c0SDavid Brownell 
708a30d46c0SDavid Brownell static unsigned twl4030_irq_next;
709a30d46c0SDavid Brownell 
710a30d46c0SDavid Brownell /* returns the first IRQ used by this SIH bank,
711a30d46c0SDavid Brownell  * or negative errno
712a30d46c0SDavid Brownell  */
713a30d46c0SDavid Brownell int twl4030_sih_setup(int module)
714a30d46c0SDavid Brownell {
715a30d46c0SDavid Brownell 	int			sih_mod;
716a30d46c0SDavid Brownell 	const struct sih	*sih = NULL;
717a30d46c0SDavid Brownell 	struct sih_agent	*agent;
718a30d46c0SDavid Brownell 	int			i, irq;
719a30d46c0SDavid Brownell 	int			status = -EINVAL;
720a30d46c0SDavid Brownell 	unsigned		irq_base = twl4030_irq_next;
721a30d46c0SDavid Brownell 
722a30d46c0SDavid Brownell 	/* only support modules with standard clear-on-read for now */
723a30d46c0SDavid Brownell 	for (sih_mod = 0, sih = sih_modules;
7241920a61eSIlkka Koskinen 			sih_mod < nr_sih_modules;
725a30d46c0SDavid Brownell 			sih_mod++, sih++) {
726a30d46c0SDavid Brownell 		if (sih->module == module && sih->set_cor) {
727a30d46c0SDavid Brownell 			if (!WARN((irq_base + sih->bits) > NR_IRQS,
728a30d46c0SDavid Brownell 					"irq %d for %s too big\n",
729a30d46c0SDavid Brownell 					irq_base + sih->bits,
730a30d46c0SDavid Brownell 					sih->name))
731a30d46c0SDavid Brownell 				status = 0;
732a30d46c0SDavid Brownell 			break;
733a30d46c0SDavid Brownell 		}
734a30d46c0SDavid Brownell 	}
735a30d46c0SDavid Brownell 	if (status < 0)
736a30d46c0SDavid Brownell 		return status;
737a30d46c0SDavid Brownell 
738a30d46c0SDavid Brownell 	agent = kzalloc(sizeof *agent, GFP_KERNEL);
739a30d46c0SDavid Brownell 	if (!agent)
740a30d46c0SDavid Brownell 		return -ENOMEM;
741a30d46c0SDavid Brownell 
742a30d46c0SDavid Brownell 	status = 0;
743a30d46c0SDavid Brownell 
744a30d46c0SDavid Brownell 	agent->irq_base = irq_base;
745a30d46c0SDavid Brownell 	agent->sih = sih;
746a30d46c0SDavid Brownell 	agent->imr = ~0;
747a30d46c0SDavid Brownell 	INIT_WORK(&agent->mask_work, twl4030_sih_do_mask);
748a30d46c0SDavid Brownell 	INIT_WORK(&agent->edge_work, twl4030_sih_do_edge);
749a30d46c0SDavid Brownell 
750a30d46c0SDavid Brownell 	for (i = 0; i < sih->bits; i++) {
751a30d46c0SDavid Brownell 		irq = irq_base + i;
752a30d46c0SDavid Brownell 
753a30d46c0SDavid Brownell 		set_irq_chip_and_handler(irq, &twl4030_sih_irq_chip,
754a30d46c0SDavid Brownell 				handle_edge_irq);
755a30d46c0SDavid Brownell 		set_irq_chip_data(irq, agent);
756a30d46c0SDavid Brownell 		activate_irq(irq);
757a30d46c0SDavid Brownell 	}
758a30d46c0SDavid Brownell 
759a30d46c0SDavid Brownell 	status = irq_base;
760a30d46c0SDavid Brownell 	twl4030_irq_next += i;
761a30d46c0SDavid Brownell 
762a30d46c0SDavid Brownell 	/* replace generic PIH handler (handle_simple_irq) */
763a30d46c0SDavid Brownell 	irq = sih_mod + twl4030_irq_base;
764a30d46c0SDavid Brownell 	set_irq_data(irq, agent);
765a30d46c0SDavid Brownell 	set_irq_chained_handler(irq, handle_twl4030_sih);
766a30d46c0SDavid Brownell 
767a30d46c0SDavid Brownell 	pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name,
768a30d46c0SDavid Brownell 			irq, irq_base, twl4030_irq_next - 1);
769a30d46c0SDavid Brownell 
770a30d46c0SDavid Brownell 	return status;
771a30d46c0SDavid Brownell }
772a30d46c0SDavid Brownell 
773a30d46c0SDavid Brownell /* FIXME need a call to reverse twl4030_sih_setup() ... */
774a30d46c0SDavid Brownell 
775a30d46c0SDavid Brownell 
776a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
777a30d46c0SDavid Brownell 
778a30d46c0SDavid Brownell /* FIXME pass in which interrupt line we'll use ... */
779a30d46c0SDavid Brownell #define twl_irq_line	0
780a30d46c0SDavid Brownell 
781e8deb28cSBalaji T K int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
782a30d46c0SDavid Brownell {
783a30d46c0SDavid Brownell 	static struct irq_chip	twl4030_irq_chip;
784a30d46c0SDavid Brownell 
785a30d46c0SDavid Brownell 	int			status;
786a30d46c0SDavid Brownell 	int			i;
787a30d46c0SDavid Brownell 	struct task_struct	*task;
788a30d46c0SDavid Brownell 
789a30d46c0SDavid Brownell 	/*
790a30d46c0SDavid Brownell 	 * Mask and clear all TWL4030 interrupts since initially we do
791a30d46c0SDavid Brownell 	 * not have any TWL4030 module interrupt handlers present
792a30d46c0SDavid Brownell 	 */
793a30d46c0SDavid Brownell 	status = twl4030_init_sih_modules(twl_irq_line);
794a30d46c0SDavid Brownell 	if (status < 0)
795a30d46c0SDavid Brownell 		return status;
796a30d46c0SDavid Brownell 
797a30d46c0SDavid Brownell 	wq = create_singlethread_workqueue("twl4030-irqchip");
798a30d46c0SDavid Brownell 	if (!wq) {
799a30d46c0SDavid Brownell 		pr_err("twl4030: workqueue FAIL\n");
800a30d46c0SDavid Brownell 		return -ESRCH;
801a30d46c0SDavid Brownell 	}
802a30d46c0SDavid Brownell 
803a30d46c0SDavid Brownell 	twl4030_irq_base = irq_base;
804a30d46c0SDavid Brownell 
805a30d46c0SDavid Brownell 	/* install an irq handler for each of the SIH modules;
806a30d46c0SDavid Brownell 	 * clone dummy irq_chip since PIH can't *do* anything
807a30d46c0SDavid Brownell 	 */
808a30d46c0SDavid Brownell 	twl4030_irq_chip = dummy_irq_chip;
809a30d46c0SDavid Brownell 	twl4030_irq_chip.name = "twl4030";
810a30d46c0SDavid Brownell 
811a30d46c0SDavid Brownell 	twl4030_sih_irq_chip.ack = dummy_irq_chip.ack;
812a30d46c0SDavid Brownell 
813a30d46c0SDavid Brownell 	for (i = irq_base; i < irq_end; i++) {
814a30d46c0SDavid Brownell 		set_irq_chip_and_handler(i, &twl4030_irq_chip,
815a30d46c0SDavid Brownell 				handle_simple_irq);
816a30d46c0SDavid Brownell 		activate_irq(i);
817a30d46c0SDavid Brownell 	}
818a30d46c0SDavid Brownell 	twl4030_irq_next = i;
819a30d46c0SDavid Brownell 	pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
820a30d46c0SDavid Brownell 			irq_num, irq_base, twl4030_irq_next - 1);
821a30d46c0SDavid Brownell 
822a30d46c0SDavid Brownell 	/* ... and the PWR_INT module ... */
823a30d46c0SDavid Brownell 	status = twl4030_sih_setup(TWL4030_MODULE_INT);
824a30d46c0SDavid Brownell 	if (status < 0) {
825a30d46c0SDavid Brownell 		pr_err("twl4030: sih_setup PWR INT --> %d\n", status);
826a30d46c0SDavid Brownell 		goto fail;
827a30d46c0SDavid Brownell 	}
828a30d46c0SDavid Brownell 
829a30d46c0SDavid Brownell 	/* install an irq handler to demultiplex the TWL4030 interrupt */
8301cef8e41SRussell King 
8311cef8e41SRussell King 
8321cef8e41SRussell King 	init_completion(&irq_event);
8331cef8e41SRussell King 
8341cef8e41SRussell King 	status = request_irq(irq_num, handle_twl4030_pih, IRQF_DISABLED,
8351cef8e41SRussell King 				"TWL4030-PIH", &irq_event);
8361cef8e41SRussell King 	if (status < 0) {
8371cef8e41SRussell King 		pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status);
8381cef8e41SRussell King 		goto fail_rqirq;
839a30d46c0SDavid Brownell 	}
840a30d46c0SDavid Brownell 
84189f5f9f7SAlan Cox 	task = kthread_run(twl4030_irq_thread, (void *)(long)irq_num,
84289f5f9f7SAlan Cox 								"twl4030-irq");
8431cef8e41SRussell King 	if (IS_ERR(task)) {
8441cef8e41SRussell King 		pr_err("twl4030: could not create irq %d thread!\n", irq_num);
8451cef8e41SRussell King 		status = PTR_ERR(task);
8461cef8e41SRussell King 		goto fail_kthread;
8471cef8e41SRussell King 	}
848a30d46c0SDavid Brownell 	return status;
8491cef8e41SRussell King fail_kthread:
8501cef8e41SRussell King 	free_irq(irq_num, &irq_event);
8511cef8e41SRussell King fail_rqirq:
8521cef8e41SRussell King 	/* clean up twl4030_sih_setup */
853a30d46c0SDavid Brownell fail:
854a30d46c0SDavid Brownell 	for (i = irq_base; i < irq_end; i++)
855a30d46c0SDavid Brownell 		set_irq_chip_and_handler(i, NULL, NULL);
856a30d46c0SDavid Brownell 	destroy_workqueue(wq);
857a30d46c0SDavid Brownell 	wq = NULL;
858a30d46c0SDavid Brownell 	return status;
859a30d46c0SDavid Brownell }
860a30d46c0SDavid Brownell 
861e8deb28cSBalaji T K int twl4030_exit_irq(void)
862a30d46c0SDavid Brownell {
863a30d46c0SDavid Brownell 	/* FIXME undo twl_init_irq() */
864a30d46c0SDavid Brownell 	if (twl4030_irq_base) {
865a30d46c0SDavid Brownell 		pr_err("twl4030: can't yet clean up IRQs?\n");
866a30d46c0SDavid Brownell 		return -ENOSYS;
867a30d46c0SDavid Brownell 	}
868a30d46c0SDavid Brownell 	return 0;
869a30d46c0SDavid Brownell }
8701920a61eSIlkka Koskinen 
871e8deb28cSBalaji T K int twl4030_init_chip_irq(const char *chip)
8721920a61eSIlkka Koskinen {
8731920a61eSIlkka Koskinen 	if (!strcmp(chip, "twl5031")) {
8741920a61eSIlkka Koskinen 		sih_modules = sih_modules_twl5031;
8751920a61eSIlkka Koskinen 		nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031);
8761920a61eSIlkka Koskinen 	} else {
8771920a61eSIlkka Koskinen 		sih_modules = sih_modules_twl4030;
8781920a61eSIlkka Koskinen 		nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030);
8791920a61eSIlkka Koskinen 	}
8801920a61eSIlkka Koskinen 
8811920a61eSIlkka Koskinen 	return 0;
8821920a61eSIlkka Koskinen }
883