1a30d46c0SDavid Brownell /* 2a30d46c0SDavid Brownell * twl4030-irq.c - TWL4030/TPS659x0 irq support 3a30d46c0SDavid Brownell * 4a30d46c0SDavid Brownell * Copyright (C) 2005-2006 Texas Instruments, Inc. 5a30d46c0SDavid Brownell * 6a30d46c0SDavid Brownell * Modifications to defer interrupt handling to a kernel thread: 7a30d46c0SDavid Brownell * Copyright (C) 2006 MontaVista Software, Inc. 8a30d46c0SDavid Brownell * 9a30d46c0SDavid Brownell * Based on tlv320aic23.c: 10a30d46c0SDavid Brownell * Copyright (c) by Kai Svahn <kai.svahn@nokia.com> 11a30d46c0SDavid Brownell * 12a30d46c0SDavid Brownell * Code cleanup and modifications to IRQ handler. 13a30d46c0SDavid Brownell * by syed khasim <x0khasim@ti.com> 14a30d46c0SDavid Brownell * 15a30d46c0SDavid Brownell * This program is free software; you can redistribute it and/or modify 16a30d46c0SDavid Brownell * it under the terms of the GNU General Public License as published by 17a30d46c0SDavid Brownell * the Free Software Foundation; either version 2 of the License, or 18a30d46c0SDavid Brownell * (at your option) any later version. 19a30d46c0SDavid Brownell * 20a30d46c0SDavid Brownell * This program is distributed in the hope that it will be useful, 21a30d46c0SDavid Brownell * but WITHOUT ANY WARRANTY; without even the implied warranty of 22a30d46c0SDavid Brownell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 23a30d46c0SDavid Brownell * GNU General Public License for more details. 24a30d46c0SDavid Brownell * 25a30d46c0SDavid Brownell * You should have received a copy of the GNU General Public License 26a30d46c0SDavid Brownell * along with this program; if not, write to the Free Software 27a30d46c0SDavid Brownell * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 28a30d46c0SDavid Brownell */ 29a30d46c0SDavid Brownell 30a30d46c0SDavid Brownell #include <linux/init.h> 31a30d46c0SDavid Brownell #include <linux/interrupt.h> 32a30d46c0SDavid Brownell #include <linux/irq.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 34a30d46c0SDavid Brownell 35b07682b6SSantosh Shilimkar #include <linux/i2c/twl.h> 36a30d46c0SDavid Brownell 37b0b4a7c2SG, Manjunath Kondaiah #include "twl-core.h" 38a30d46c0SDavid Brownell 39a30d46c0SDavid Brownell /* 40a30d46c0SDavid Brownell * TWL4030 IRQ handling has two stages in hardware, and thus in software. 41a30d46c0SDavid Brownell * The Primary Interrupt Handler (PIH) stage exposes status bits saying 42a30d46c0SDavid Brownell * which Secondary Interrupt Handler (SIH) stage is raising an interrupt. 43a30d46c0SDavid Brownell * SIH modules are more traditional IRQ components, which support per-IRQ 44a30d46c0SDavid Brownell * enable/disable and trigger controls; they do most of the work. 45a30d46c0SDavid Brownell * 46a30d46c0SDavid Brownell * These chips are designed to support IRQ handling from two different 47a30d46c0SDavid Brownell * I2C masters. Each has a dedicated IRQ line, and dedicated IRQ status 48a30d46c0SDavid Brownell * and mask registers in the PIH and SIH modules. 49a30d46c0SDavid Brownell * 50a30d46c0SDavid Brownell * We set up IRQs starting at a platform-specified base, always starting 51a30d46c0SDavid Brownell * with PIH and the SIH for PWR_INT and then usually adding GPIO: 52a30d46c0SDavid Brownell * base + 0 .. base + 7 PIH 53a30d46c0SDavid Brownell * base + 8 .. base + 15 SIH for PWR_INT 54a30d46c0SDavid Brownell * base + 16 .. base + 33 SIH for GPIO 55a30d46c0SDavid Brownell */ 56a30d46c0SDavid Brownell 57a30d46c0SDavid Brownell /* PIH register offsets */ 58a30d46c0SDavid Brownell #define REG_PIH_ISR_P1 0x01 59a30d46c0SDavid Brownell #define REG_PIH_ISR_P2 0x02 60a30d46c0SDavid Brownell #define REG_PIH_SIR 0x03 /* for testing */ 61a30d46c0SDavid Brownell 62a30d46c0SDavid Brownell /* Linux could (eventually) use either IRQ line */ 63a30d46c0SDavid Brownell static int irq_line; 64a30d46c0SDavid Brownell 65a30d46c0SDavid Brownell struct sih { 66a30d46c0SDavid Brownell char name[8]; 67a30d46c0SDavid Brownell u8 module; /* module id */ 68a30d46c0SDavid Brownell u8 control_offset; /* for SIH_CTRL */ 69a30d46c0SDavid Brownell bool set_cor; 70a30d46c0SDavid Brownell 71a30d46c0SDavid Brownell u8 bits; /* valid in isr/imr */ 72a30d46c0SDavid Brownell u8 bytes_ixr; /* bytelen of ISR/IMR/SIR */ 73a30d46c0SDavid Brownell 74a30d46c0SDavid Brownell u8 edr_offset; 75a30d46c0SDavid Brownell u8 bytes_edr; /* bytelen of EDR */ 76a30d46c0SDavid Brownell 771920a61eSIlkka Koskinen u8 irq_lines; /* number of supported irq lines */ 781920a61eSIlkka Koskinen 79a30d46c0SDavid Brownell /* SIR ignored -- set interrupt, for testing only */ 8035a27e8eSThomas Gleixner struct sih_irq_data { 81a30d46c0SDavid Brownell u8 isr_offset; 82a30d46c0SDavid Brownell u8 imr_offset; 83a30d46c0SDavid Brownell } mask[2]; 84a30d46c0SDavid Brownell /* + 2 bytes padding */ 85a30d46c0SDavid Brownell }; 86a30d46c0SDavid Brownell 871920a61eSIlkka Koskinen static const struct sih *sih_modules; 881920a61eSIlkka Koskinen static int nr_sih_modules; 891920a61eSIlkka Koskinen 90a30d46c0SDavid Brownell #define SIH_INITIALIZER(modname, nbits) \ 91a30d46c0SDavid Brownell .module = TWL4030_MODULE_ ## modname, \ 92a30d46c0SDavid Brownell .control_offset = TWL4030_ ## modname ## _SIH_CTRL, \ 93a30d46c0SDavid Brownell .bits = nbits, \ 94a30d46c0SDavid Brownell .bytes_ixr = DIV_ROUND_UP(nbits, 8), \ 95a30d46c0SDavid Brownell .edr_offset = TWL4030_ ## modname ## _EDR, \ 96a30d46c0SDavid Brownell .bytes_edr = DIV_ROUND_UP((2*(nbits)), 8), \ 971920a61eSIlkka Koskinen .irq_lines = 2, \ 98a30d46c0SDavid Brownell .mask = { { \ 99a30d46c0SDavid Brownell .isr_offset = TWL4030_ ## modname ## _ISR1, \ 100a30d46c0SDavid Brownell .imr_offset = TWL4030_ ## modname ## _IMR1, \ 101a30d46c0SDavid Brownell }, \ 102a30d46c0SDavid Brownell { \ 103a30d46c0SDavid Brownell .isr_offset = TWL4030_ ## modname ## _ISR2, \ 104a30d46c0SDavid Brownell .imr_offset = TWL4030_ ## modname ## _IMR2, \ 105a30d46c0SDavid Brownell }, }, 106a30d46c0SDavid Brownell 107a30d46c0SDavid Brownell /* register naming policies are inconsistent ... */ 108a30d46c0SDavid Brownell #define TWL4030_INT_PWR_EDR TWL4030_INT_PWR_EDR1 109a30d46c0SDavid Brownell #define TWL4030_MODULE_KEYPAD_KEYP TWL4030_MODULE_KEYPAD 110a30d46c0SDavid Brownell #define TWL4030_MODULE_INT_PWR TWL4030_MODULE_INT 111a30d46c0SDavid Brownell 112a30d46c0SDavid Brownell 113*cbcde05eSFelipe Contreras /* 114*cbcde05eSFelipe Contreras * Order in this table matches order in PIH_ISR. That is, 115a30d46c0SDavid Brownell * BIT(n) in PIH_ISR is sih_modules[n]. 116a30d46c0SDavid Brownell */ 1171920a61eSIlkka Koskinen /* sih_modules_twl4030 is used both in twl4030 and twl5030 */ 1181920a61eSIlkka Koskinen static const struct sih sih_modules_twl4030[6] = { 119a30d46c0SDavid Brownell [0] = { 120a30d46c0SDavid Brownell .name = "gpio", 121a30d46c0SDavid Brownell .module = TWL4030_MODULE_GPIO, 122a30d46c0SDavid Brownell .control_offset = REG_GPIO_SIH_CTRL, 123a30d46c0SDavid Brownell .set_cor = true, 124a30d46c0SDavid Brownell .bits = TWL4030_GPIO_MAX, 125a30d46c0SDavid Brownell .bytes_ixr = 3, 126a30d46c0SDavid Brownell /* Note: *all* of these IRQs default to no-trigger */ 127a30d46c0SDavid Brownell .edr_offset = REG_GPIO_EDR1, 128a30d46c0SDavid Brownell .bytes_edr = 5, 1291920a61eSIlkka Koskinen .irq_lines = 2, 130a30d46c0SDavid Brownell .mask = { { 131a30d46c0SDavid Brownell .isr_offset = REG_GPIO_ISR1A, 132a30d46c0SDavid Brownell .imr_offset = REG_GPIO_IMR1A, 133a30d46c0SDavid Brownell }, { 134a30d46c0SDavid Brownell .isr_offset = REG_GPIO_ISR1B, 135a30d46c0SDavid Brownell .imr_offset = REG_GPIO_IMR1B, 136a30d46c0SDavid Brownell }, }, 137a30d46c0SDavid Brownell }, 138a30d46c0SDavid Brownell [1] = { 139a30d46c0SDavid Brownell .name = "keypad", 140a30d46c0SDavid Brownell .set_cor = true, 141a30d46c0SDavid Brownell SIH_INITIALIZER(KEYPAD_KEYP, 4) 142a30d46c0SDavid Brownell }, 143a30d46c0SDavid Brownell [2] = { 144a30d46c0SDavid Brownell .name = "bci", 145a30d46c0SDavid Brownell .module = TWL4030_MODULE_INTERRUPTS, 146a30d46c0SDavid Brownell .control_offset = TWL4030_INTERRUPTS_BCISIHCTRL, 1478e52e279SGrazvydas Ignotas .set_cor = true, 148a30d46c0SDavid Brownell .bits = 12, 149a30d46c0SDavid Brownell .bytes_ixr = 2, 150a30d46c0SDavid Brownell .edr_offset = TWL4030_INTERRUPTS_BCIEDR1, 151a30d46c0SDavid Brownell /* Note: most of these IRQs default to no-trigger */ 152a30d46c0SDavid Brownell .bytes_edr = 3, 1531920a61eSIlkka Koskinen .irq_lines = 2, 154a30d46c0SDavid Brownell .mask = { { 155a30d46c0SDavid Brownell .isr_offset = TWL4030_INTERRUPTS_BCIISR1A, 156a30d46c0SDavid Brownell .imr_offset = TWL4030_INTERRUPTS_BCIIMR1A, 157a30d46c0SDavid Brownell }, { 158a30d46c0SDavid Brownell .isr_offset = TWL4030_INTERRUPTS_BCIISR1B, 159a30d46c0SDavid Brownell .imr_offset = TWL4030_INTERRUPTS_BCIIMR1B, 160a30d46c0SDavid Brownell }, }, 161a30d46c0SDavid Brownell }, 162a30d46c0SDavid Brownell [3] = { 163a30d46c0SDavid Brownell .name = "madc", 164a30d46c0SDavid Brownell SIH_INITIALIZER(MADC, 4) 165a30d46c0SDavid Brownell }, 166a30d46c0SDavid Brownell [4] = { 167a30d46c0SDavid Brownell /* USB doesn't use the same SIH organization */ 168a30d46c0SDavid Brownell .name = "usb", 169a30d46c0SDavid Brownell }, 170a30d46c0SDavid Brownell [5] = { 171a30d46c0SDavid Brownell .name = "power", 172a30d46c0SDavid Brownell .set_cor = true, 173a30d46c0SDavid Brownell SIH_INITIALIZER(INT_PWR, 8) 174a30d46c0SDavid Brownell }, 175a30d46c0SDavid Brownell /* there are no SIH modules #6 or #7 ... */ 176a30d46c0SDavid Brownell }; 177a30d46c0SDavid Brownell 1781920a61eSIlkka Koskinen static const struct sih sih_modules_twl5031[8] = { 1791920a61eSIlkka Koskinen [0] = { 1801920a61eSIlkka Koskinen .name = "gpio", 1811920a61eSIlkka Koskinen .module = TWL4030_MODULE_GPIO, 1821920a61eSIlkka Koskinen .control_offset = REG_GPIO_SIH_CTRL, 1831920a61eSIlkka Koskinen .set_cor = true, 1841920a61eSIlkka Koskinen .bits = TWL4030_GPIO_MAX, 1851920a61eSIlkka Koskinen .bytes_ixr = 3, 1861920a61eSIlkka Koskinen /* Note: *all* of these IRQs default to no-trigger */ 1871920a61eSIlkka Koskinen .edr_offset = REG_GPIO_EDR1, 1881920a61eSIlkka Koskinen .bytes_edr = 5, 1891920a61eSIlkka Koskinen .irq_lines = 2, 1901920a61eSIlkka Koskinen .mask = { { 1911920a61eSIlkka Koskinen .isr_offset = REG_GPIO_ISR1A, 1921920a61eSIlkka Koskinen .imr_offset = REG_GPIO_IMR1A, 1931920a61eSIlkka Koskinen }, { 1941920a61eSIlkka Koskinen .isr_offset = REG_GPIO_ISR1B, 1951920a61eSIlkka Koskinen .imr_offset = REG_GPIO_IMR1B, 1961920a61eSIlkka Koskinen }, }, 1971920a61eSIlkka Koskinen }, 1981920a61eSIlkka Koskinen [1] = { 1991920a61eSIlkka Koskinen .name = "keypad", 2001920a61eSIlkka Koskinen .set_cor = true, 2011920a61eSIlkka Koskinen SIH_INITIALIZER(KEYPAD_KEYP, 4) 2021920a61eSIlkka Koskinen }, 2031920a61eSIlkka Koskinen [2] = { 2041920a61eSIlkka Koskinen .name = "bci", 2051920a61eSIlkka Koskinen .module = TWL5031_MODULE_INTERRUPTS, 2061920a61eSIlkka Koskinen .control_offset = TWL5031_INTERRUPTS_BCISIHCTRL, 2071920a61eSIlkka Koskinen .bits = 7, 2081920a61eSIlkka Koskinen .bytes_ixr = 1, 2091920a61eSIlkka Koskinen .edr_offset = TWL5031_INTERRUPTS_BCIEDR1, 2101920a61eSIlkka Koskinen /* Note: most of these IRQs default to no-trigger */ 2111920a61eSIlkka Koskinen .bytes_edr = 2, 2121920a61eSIlkka Koskinen .irq_lines = 2, 2131920a61eSIlkka Koskinen .mask = { { 2141920a61eSIlkka Koskinen .isr_offset = TWL5031_INTERRUPTS_BCIISR1, 2151920a61eSIlkka Koskinen .imr_offset = TWL5031_INTERRUPTS_BCIIMR1, 2161920a61eSIlkka Koskinen }, { 2171920a61eSIlkka Koskinen .isr_offset = TWL5031_INTERRUPTS_BCIISR2, 2181920a61eSIlkka Koskinen .imr_offset = TWL5031_INTERRUPTS_BCIIMR2, 2191920a61eSIlkka Koskinen }, }, 2201920a61eSIlkka Koskinen }, 2211920a61eSIlkka Koskinen [3] = { 2221920a61eSIlkka Koskinen .name = "madc", 2231920a61eSIlkka Koskinen SIH_INITIALIZER(MADC, 4) 2241920a61eSIlkka Koskinen }, 2251920a61eSIlkka Koskinen [4] = { 2261920a61eSIlkka Koskinen /* USB doesn't use the same SIH organization */ 2271920a61eSIlkka Koskinen .name = "usb", 2281920a61eSIlkka Koskinen }, 2291920a61eSIlkka Koskinen [5] = { 2301920a61eSIlkka Koskinen .name = "power", 2311920a61eSIlkka Koskinen .set_cor = true, 2321920a61eSIlkka Koskinen SIH_INITIALIZER(INT_PWR, 8) 2331920a61eSIlkka Koskinen }, 2341920a61eSIlkka Koskinen [6] = { 2351920a61eSIlkka Koskinen /* 236191211f5SIlkka Koskinen * ECI/DBI doesn't use the same SIH organization. 237191211f5SIlkka Koskinen * For example, it supports only one interrupt output line. 238191211f5SIlkka Koskinen * That is, the interrupts are seen on both INT1 and INT2 lines. 2391920a61eSIlkka Koskinen */ 240191211f5SIlkka Koskinen .name = "eci_dbi", 2411920a61eSIlkka Koskinen .module = TWL5031_MODULE_ACCESSORY, 2421920a61eSIlkka Koskinen .bits = 9, 2431920a61eSIlkka Koskinen .bytes_ixr = 2, 2441920a61eSIlkka Koskinen .irq_lines = 1, 2451920a61eSIlkka Koskinen .mask = { { 2461920a61eSIlkka Koskinen .isr_offset = TWL5031_ACIIDR_LSB, 2471920a61eSIlkka Koskinen .imr_offset = TWL5031_ACIIMR_LSB, 2481920a61eSIlkka Koskinen }, }, 2491920a61eSIlkka Koskinen 2501920a61eSIlkka Koskinen }, 2511920a61eSIlkka Koskinen [7] = { 252191211f5SIlkka Koskinen /* Audio accessory */ 253191211f5SIlkka Koskinen .name = "audio", 2541920a61eSIlkka Koskinen .module = TWL5031_MODULE_ACCESSORY, 2551920a61eSIlkka Koskinen .control_offset = TWL5031_ACCSIHCTRL, 2561920a61eSIlkka Koskinen .bits = 2, 2571920a61eSIlkka Koskinen .bytes_ixr = 1, 2581920a61eSIlkka Koskinen .edr_offset = TWL5031_ACCEDR1, 2591920a61eSIlkka Koskinen /* Note: most of these IRQs default to no-trigger */ 2601920a61eSIlkka Koskinen .bytes_edr = 1, 2611920a61eSIlkka Koskinen .irq_lines = 2, 2621920a61eSIlkka Koskinen .mask = { { 2631920a61eSIlkka Koskinen .isr_offset = TWL5031_ACCISR1, 2641920a61eSIlkka Koskinen .imr_offset = TWL5031_ACCIMR1, 2651920a61eSIlkka Koskinen }, { 2661920a61eSIlkka Koskinen .isr_offset = TWL5031_ACCISR2, 2671920a61eSIlkka Koskinen .imr_offset = TWL5031_ACCIMR2, 2681920a61eSIlkka Koskinen }, }, 2691920a61eSIlkka Koskinen }, 2701920a61eSIlkka Koskinen }; 2711920a61eSIlkka Koskinen 272a30d46c0SDavid Brownell #undef TWL4030_MODULE_KEYPAD_KEYP 273a30d46c0SDavid Brownell #undef TWL4030_MODULE_INT_PWR 274a30d46c0SDavid Brownell #undef TWL4030_INT_PWR_EDR 275a30d46c0SDavid Brownell 276a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 277a30d46c0SDavid Brownell 278a30d46c0SDavid Brownell static unsigned twl4030_irq_base; 279a30d46c0SDavid Brownell 280a30d46c0SDavid Brownell /* 281a30d46c0SDavid Brownell * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt. 282a30d46c0SDavid Brownell * This is a chained interrupt, so there is no desc->action method for it. 283a30d46c0SDavid Brownell * Now we need to query the interrupt controller in the twl4030 to determine 284a30d46c0SDavid Brownell * which module is generating the interrupt request. However, we can't do i2c 285a30d46c0SDavid Brownell * transactions in interrupt context, so we must defer that work to a kernel 286a30d46c0SDavid Brownell * thread. All we do here is acknowledge and mask the interrupt and wakeup 287a30d46c0SDavid Brownell * the kernel thread. 288a30d46c0SDavid Brownell */ 2891cef8e41SRussell King static irqreturn_t handle_twl4030_pih(int irq, void *devid) 290a30d46c0SDavid Brownell { 2917750c9b0SFelipe Balbi int module_irq; 2927750c9b0SFelipe Balbi irqreturn_t ret; 2937750c9b0SFelipe Balbi u8 pih_isr; 2947750c9b0SFelipe Balbi 2957750c9b0SFelipe Balbi ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr, 2967750c9b0SFelipe Balbi REG_PIH_ISR_P1); 2977750c9b0SFelipe Balbi if (ret) { 2987750c9b0SFelipe Balbi pr_warning("twl4030: I2C error %d reading PIH ISR\n", ret); 2997750c9b0SFelipe Balbi return IRQ_NONE; 3007750c9b0SFelipe Balbi } 3017750c9b0SFelipe Balbi 3027750c9b0SFelipe Balbi /* these handlers deal with the relevant SIH irq status */ 3037750c9b0SFelipe Balbi for (module_irq = twl4030_irq_base; 3047750c9b0SFelipe Balbi pih_isr; 3057750c9b0SFelipe Balbi pih_isr >>= 1, module_irq++) { 3067750c9b0SFelipe Balbi if (pih_isr & 0x1) 307925e853cSFelipe Balbi handle_nested_irq(module_irq); 3087750c9b0SFelipe Balbi } 3097750c9b0SFelipe Balbi 3101cef8e41SRussell King return IRQ_HANDLED; 311a30d46c0SDavid Brownell } 312*cbcde05eSFelipe Contreras 313a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 314a30d46c0SDavid Brownell 315a30d46c0SDavid Brownell /* 316a30d46c0SDavid Brownell * twl4030_init_sih_modules() ... start from a known state where no 317a30d46c0SDavid Brownell * IRQs will be coming in, and where we can quickly enable them then 318a30d46c0SDavid Brownell * handle them as they arrive. Mask all IRQs: maybe init SIH_CTRL. 319a30d46c0SDavid Brownell * 320a30d46c0SDavid Brownell * NOTE: we don't touch EDR registers here; they stay with hardware 321a30d46c0SDavid Brownell * defaults or whatever the last value was. Note that when both EDR 322a30d46c0SDavid Brownell * bits for an IRQ are clear, that's as if its IMR bit is set... 323a30d46c0SDavid Brownell */ 324a30d46c0SDavid Brownell static int twl4030_init_sih_modules(unsigned line) 325a30d46c0SDavid Brownell { 326a30d46c0SDavid Brownell const struct sih *sih; 327a30d46c0SDavid Brownell u8 buf[4]; 328a30d46c0SDavid Brownell int i; 329a30d46c0SDavid Brownell int status; 330a30d46c0SDavid Brownell 331a30d46c0SDavid Brownell /* line 0 == int1_n signal; line 1 == int2_n signal */ 332a30d46c0SDavid Brownell if (line > 1) 333a30d46c0SDavid Brownell return -EINVAL; 334a30d46c0SDavid Brownell 335a30d46c0SDavid Brownell irq_line = line; 336a30d46c0SDavid Brownell 337a30d46c0SDavid Brownell /* disable all interrupts on our line */ 338a30d46c0SDavid Brownell memset(buf, 0xff, sizeof buf); 339a30d46c0SDavid Brownell sih = sih_modules; 3401920a61eSIlkka Koskinen for (i = 0; i < nr_sih_modules; i++, sih++) { 341a30d46c0SDavid Brownell /* skip USB -- it's funky */ 342a30d46c0SDavid Brownell if (!sih->bytes_ixr) 343a30d46c0SDavid Brownell continue; 344a30d46c0SDavid Brownell 3451920a61eSIlkka Koskinen /* Not all the SIH modules support multiple interrupt lines */ 3461920a61eSIlkka Koskinen if (sih->irq_lines <= line) 3471920a61eSIlkka Koskinen continue; 3481920a61eSIlkka Koskinen 349fc7b92fcSBalaji T K status = twl_i2c_write(sih->module, buf, 350a30d46c0SDavid Brownell sih->mask[line].imr_offset, sih->bytes_ixr); 351a30d46c0SDavid Brownell if (status < 0) 352a30d46c0SDavid Brownell pr_err("twl4030: err %d initializing %s %s\n", 353a30d46c0SDavid Brownell status, sih->name, "IMR"); 354a30d46c0SDavid Brownell 355*cbcde05eSFelipe Contreras /* 356*cbcde05eSFelipe Contreras * Maybe disable "exclusive" mode; buffer second pending irq; 357a30d46c0SDavid Brownell * set Clear-On-Read (COR) bit. 358a30d46c0SDavid Brownell * 359a30d46c0SDavid Brownell * NOTE that sometimes COR polarity is documented as being 3608e52e279SGrazvydas Ignotas * inverted: for MADC, COR=1 means "clear on write". 361a30d46c0SDavid Brownell * And for PWR_INT it's not documented... 362a30d46c0SDavid Brownell */ 363a30d46c0SDavid Brownell if (sih->set_cor) { 364fc7b92fcSBalaji T K status = twl_i2c_write_u8(sih->module, 365a30d46c0SDavid Brownell TWL4030_SIH_CTRL_COR_MASK, 366a30d46c0SDavid Brownell sih->control_offset); 367a30d46c0SDavid Brownell if (status < 0) 368a30d46c0SDavid Brownell pr_err("twl4030: err %d initializing %s %s\n", 369a30d46c0SDavid Brownell status, sih->name, "SIH_CTRL"); 370a30d46c0SDavid Brownell } 371a30d46c0SDavid Brownell } 372a30d46c0SDavid Brownell 373a30d46c0SDavid Brownell sih = sih_modules; 3741920a61eSIlkka Koskinen for (i = 0; i < nr_sih_modules; i++, sih++) { 375a30d46c0SDavid Brownell u8 rxbuf[4]; 376a30d46c0SDavid Brownell int j; 377a30d46c0SDavid Brownell 378a30d46c0SDavid Brownell /* skip USB */ 379a30d46c0SDavid Brownell if (!sih->bytes_ixr) 380a30d46c0SDavid Brownell continue; 381a30d46c0SDavid Brownell 3821920a61eSIlkka Koskinen /* Not all the SIH modules support multiple interrupt lines */ 3831920a61eSIlkka Koskinen if (sih->irq_lines <= line) 3841920a61eSIlkka Koskinen continue; 3851920a61eSIlkka Koskinen 386*cbcde05eSFelipe Contreras /* 387*cbcde05eSFelipe Contreras * Clear pending interrupt status. Either the read was 388a30d46c0SDavid Brownell * enough, or we need to write those bits. Repeat, in 389a30d46c0SDavid Brownell * case an IRQ is pending (PENDDIS=0) ... that's not 390a30d46c0SDavid Brownell * uncommon with PWR_INT.PWRON. 391a30d46c0SDavid Brownell */ 392a30d46c0SDavid Brownell for (j = 0; j < 2; j++) { 393fc7b92fcSBalaji T K status = twl_i2c_read(sih->module, rxbuf, 394a30d46c0SDavid Brownell sih->mask[line].isr_offset, sih->bytes_ixr); 395a30d46c0SDavid Brownell if (status < 0) 396a30d46c0SDavid Brownell pr_err("twl4030: err %d initializing %s %s\n", 397a30d46c0SDavid Brownell status, sih->name, "ISR"); 398a30d46c0SDavid Brownell 399a30d46c0SDavid Brownell if (!sih->set_cor) 400fc7b92fcSBalaji T K status = twl_i2c_write(sih->module, buf, 401a30d46c0SDavid Brownell sih->mask[line].isr_offset, 402a30d46c0SDavid Brownell sih->bytes_ixr); 403*cbcde05eSFelipe Contreras /* 404*cbcde05eSFelipe Contreras * else COR=1 means read sufficed. 405a30d46c0SDavid Brownell * (for most SIH modules...) 406a30d46c0SDavid Brownell */ 407a30d46c0SDavid Brownell } 408a30d46c0SDavid Brownell } 409a30d46c0SDavid Brownell 410a30d46c0SDavid Brownell return 0; 411a30d46c0SDavid Brownell } 412a30d46c0SDavid Brownell 413a30d46c0SDavid Brownell static inline void activate_irq(int irq) 414a30d46c0SDavid Brownell { 415a30d46c0SDavid Brownell #ifdef CONFIG_ARM 416*cbcde05eSFelipe Contreras /* 417*cbcde05eSFelipe Contreras * ARM requires an extra step to clear IRQ_NOREQUEST, which it 418a30d46c0SDavid Brownell * sets on behalf of every irq_chip. Also sets IRQ_NOPROBE. 419a30d46c0SDavid Brownell */ 420a30d46c0SDavid Brownell set_irq_flags(irq, IRQF_VALID); 421a30d46c0SDavid Brownell #else 422a30d46c0SDavid Brownell /* same effect on other architectures */ 423d5bb1221SThomas Gleixner irq_set_noprobe(irq); 424a30d46c0SDavid Brownell #endif 425a30d46c0SDavid Brownell } 426a30d46c0SDavid Brownell 427a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 428a30d46c0SDavid Brownell 429a30d46c0SDavid Brownell struct sih_agent { 430a30d46c0SDavid Brownell int irq_base; 431a30d46c0SDavid Brownell const struct sih *sih; 432a30d46c0SDavid Brownell 433a30d46c0SDavid Brownell u32 imr; 434a30d46c0SDavid Brownell bool imr_change_pending; 435a30d46c0SDavid Brownell 436a30d46c0SDavid Brownell u32 edge_change; 43791e3569fSFelipe Balbi 43891e3569fSFelipe Balbi struct mutex irq_lock; 439c1e61bcfSNeilBrown char *irq_name; 440a30d46c0SDavid Brownell }; 441a30d46c0SDavid Brownell 442a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 443a30d46c0SDavid Brownell 444a30d46c0SDavid Brownell /* 445a30d46c0SDavid Brownell * All irq_chip methods get issued from code holding irq_desc[irq].lock, 446a30d46c0SDavid Brownell * which can't perform the underlying I2C operations (because they sleep). 447a30d46c0SDavid Brownell * So we must hand them off to a thread (workqueue) and cope with asynch 448a30d46c0SDavid Brownell * completion, potentially including some re-ordering, of these requests. 449a30d46c0SDavid Brownell */ 450a30d46c0SDavid Brownell 451845aeab5SMark Brown static void twl4030_sih_mask(struct irq_data *data) 452a30d46c0SDavid Brownell { 45384868424SFelipe Balbi struct sih_agent *agent = irq_data_get_irq_chip_data(data); 454a30d46c0SDavid Brownell 45584868424SFelipe Balbi agent->imr |= BIT(data->irq - agent->irq_base); 45684868424SFelipe Balbi agent->imr_change_pending = true; 457a30d46c0SDavid Brownell } 458a30d46c0SDavid Brownell 459845aeab5SMark Brown static void twl4030_sih_unmask(struct irq_data *data) 460a30d46c0SDavid Brownell { 46184868424SFelipe Balbi struct sih_agent *agent = irq_data_get_irq_chip_data(data); 462a30d46c0SDavid Brownell 46384868424SFelipe Balbi agent->imr &= ~BIT(data->irq - agent->irq_base); 46484868424SFelipe Balbi agent->imr_change_pending = true; 465a30d46c0SDavid Brownell } 466a30d46c0SDavid Brownell 467845aeab5SMark Brown static int twl4030_sih_set_type(struct irq_data *data, unsigned trigger) 468a30d46c0SDavid Brownell { 46984868424SFelipe Balbi struct sih_agent *agent = irq_data_get_irq_chip_data(data); 470a30d46c0SDavid Brownell 471a30d46c0SDavid Brownell if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) 472a30d46c0SDavid Brownell return -EINVAL; 473a30d46c0SDavid Brownell 4742f2a7d5eSFelipe Balbi if (irqd_get_trigger_type(data) != trigger) 47584868424SFelipe Balbi agent->edge_change |= BIT(data->irq - agent->irq_base); 47691e3569fSFelipe Balbi 477a30d46c0SDavid Brownell return 0; 478a30d46c0SDavid Brownell } 479a30d46c0SDavid Brownell 48091e3569fSFelipe Balbi static void twl4030_sih_bus_lock(struct irq_data *data) 48191e3569fSFelipe Balbi { 48284868424SFelipe Balbi struct sih_agent *agent = irq_data_get_irq_chip_data(data); 48391e3569fSFelipe Balbi 48484868424SFelipe Balbi mutex_lock(&agent->irq_lock); 48591e3569fSFelipe Balbi } 48691e3569fSFelipe Balbi 48791e3569fSFelipe Balbi static void twl4030_sih_bus_sync_unlock(struct irq_data *data) 48891e3569fSFelipe Balbi { 48984868424SFelipe Balbi struct sih_agent *agent = irq_data_get_irq_chip_data(data); 49084868424SFelipe Balbi const struct sih *sih = agent->sih; 49184868424SFelipe Balbi int status; 49291e3569fSFelipe Balbi 49384868424SFelipe Balbi if (agent->imr_change_pending) { 49484868424SFelipe Balbi union { 49584868424SFelipe Balbi u32 word; 49684868424SFelipe Balbi u8 bytes[4]; 49784868424SFelipe Balbi } imr; 49884868424SFelipe Balbi 499c9531227SNeilBrown /* byte[0] gets overwritten as we write ... */ 50084868424SFelipe Balbi imr.word = cpu_to_le32(agent->imr << 8); 50184868424SFelipe Balbi agent->imr_change_pending = false; 50284868424SFelipe Balbi 50384868424SFelipe Balbi /* write the whole mask ... simpler than subsetting it */ 50484868424SFelipe Balbi status = twl_i2c_write(sih->module, imr.bytes, 50584868424SFelipe Balbi sih->mask[irq_line].imr_offset, 50684868424SFelipe Balbi sih->bytes_ixr); 50784868424SFelipe Balbi if (status) 50884868424SFelipe Balbi pr_err("twl4030: %s, %s --> %d\n", __func__, 50984868424SFelipe Balbi "write", status); 51084868424SFelipe Balbi } 51184868424SFelipe Balbi 5122f2a7d5eSFelipe Balbi if (agent->edge_change) { 5132f2a7d5eSFelipe Balbi u32 edge_change; 5142f2a7d5eSFelipe Balbi u8 bytes[6]; 5152f2a7d5eSFelipe Balbi 5162f2a7d5eSFelipe Balbi edge_change = agent->edge_change; 5172f2a7d5eSFelipe Balbi agent->edge_change = 0; 5182f2a7d5eSFelipe Balbi 5192f2a7d5eSFelipe Balbi /* 5202f2a7d5eSFelipe Balbi * Read, reserving first byte for write scratch. Yes, this 5212f2a7d5eSFelipe Balbi * could be cached for some speedup ... but be careful about 5222f2a7d5eSFelipe Balbi * any processor on the other IRQ line, EDR registers are 5232f2a7d5eSFelipe Balbi * shared. 5242f2a7d5eSFelipe Balbi */ 5252f2a7d5eSFelipe Balbi status = twl_i2c_read(sih->module, bytes + 1, 5262f2a7d5eSFelipe Balbi sih->edr_offset, sih->bytes_edr); 5272f2a7d5eSFelipe Balbi if (status) { 5282f2a7d5eSFelipe Balbi pr_err("twl4030: %s, %s --> %d\n", __func__, 5292f2a7d5eSFelipe Balbi "read", status); 5302f2a7d5eSFelipe Balbi return; 5312f2a7d5eSFelipe Balbi } 5322f2a7d5eSFelipe Balbi 5332f2a7d5eSFelipe Balbi /* Modify only the bits we know must change */ 5342f2a7d5eSFelipe Balbi while (edge_change) { 5352f2a7d5eSFelipe Balbi int i = fls(edge_change) - 1; 5362f2a7d5eSFelipe Balbi struct irq_data *idata; 5372f2a7d5eSFelipe Balbi int byte = 1 + (i >> 2); 5382f2a7d5eSFelipe Balbi int off = (i & 0x3) * 2; 5392f2a7d5eSFelipe Balbi unsigned int type; 5402f2a7d5eSFelipe Balbi 5412f2a7d5eSFelipe Balbi idata = irq_get_irq_data(i + agent->irq_base); 5422f2a7d5eSFelipe Balbi 5432f2a7d5eSFelipe Balbi bytes[byte] &= ~(0x03 << off); 5442f2a7d5eSFelipe Balbi 5452f2a7d5eSFelipe Balbi type = irqd_get_trigger_type(idata); 5462f2a7d5eSFelipe Balbi if (type & IRQ_TYPE_EDGE_RISING) 5472f2a7d5eSFelipe Balbi bytes[byte] |= BIT(off + 1); 5482f2a7d5eSFelipe Balbi if (type & IRQ_TYPE_EDGE_FALLING) 5492f2a7d5eSFelipe Balbi bytes[byte] |= BIT(off + 0); 5502f2a7d5eSFelipe Balbi 5512f2a7d5eSFelipe Balbi edge_change &= ~BIT(i); 5522f2a7d5eSFelipe Balbi } 5532f2a7d5eSFelipe Balbi 5542f2a7d5eSFelipe Balbi /* Write */ 5552f2a7d5eSFelipe Balbi status = twl_i2c_write(sih->module, bytes, 5562f2a7d5eSFelipe Balbi sih->edr_offset, sih->bytes_edr); 5572f2a7d5eSFelipe Balbi if (status) 5582f2a7d5eSFelipe Balbi pr_err("twl4030: %s, %s --> %d\n", __func__, 5592f2a7d5eSFelipe Balbi "write", status); 5602f2a7d5eSFelipe Balbi } 5612f2a7d5eSFelipe Balbi 56284868424SFelipe Balbi mutex_unlock(&agent->irq_lock); 56391e3569fSFelipe Balbi } 56491e3569fSFelipe Balbi 565a30d46c0SDavid Brownell static struct irq_chip twl4030_sih_irq_chip = { 566a30d46c0SDavid Brownell .name = "twl4030", 567845aeab5SMark Brown .irq_mask = twl4030_sih_mask, 568845aeab5SMark Brown .irq_unmask = twl4030_sih_unmask, 569845aeab5SMark Brown .irq_set_type = twl4030_sih_set_type, 57091e3569fSFelipe Balbi .irq_bus_lock = twl4030_sih_bus_lock, 57191e3569fSFelipe Balbi .irq_bus_sync_unlock = twl4030_sih_bus_sync_unlock, 572a30d46c0SDavid Brownell }; 573a30d46c0SDavid Brownell 574a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 575a30d46c0SDavid Brownell 576a30d46c0SDavid Brownell static inline int sih_read_isr(const struct sih *sih) 577a30d46c0SDavid Brownell { 578a30d46c0SDavid Brownell int status; 579a30d46c0SDavid Brownell union { 580a30d46c0SDavid Brownell u8 bytes[4]; 581a30d46c0SDavid Brownell u32 word; 582a30d46c0SDavid Brownell } isr; 583a30d46c0SDavid Brownell 584a30d46c0SDavid Brownell /* FIXME need retry-on-error ... */ 585a30d46c0SDavid Brownell 586a30d46c0SDavid Brownell isr.word = 0; 587fc7b92fcSBalaji T K status = twl_i2c_read(sih->module, isr.bytes, 588a30d46c0SDavid Brownell sih->mask[irq_line].isr_offset, sih->bytes_ixr); 589a30d46c0SDavid Brownell 590a30d46c0SDavid Brownell return (status < 0) ? status : le32_to_cpu(isr.word); 591a30d46c0SDavid Brownell } 592a30d46c0SDavid Brownell 593a30d46c0SDavid Brownell /* 594a30d46c0SDavid Brownell * Generic handler for SIH interrupts ... we "know" this is called 595a30d46c0SDavid Brownell * in task context, with IRQs enabled. 596a30d46c0SDavid Brownell */ 597c1e61bcfSNeilBrown static irqreturn_t handle_twl4030_sih(int irq, void *data) 598a30d46c0SDavid Brownell { 599d5bb1221SThomas Gleixner struct sih_agent *agent = irq_get_handler_data(irq); 600a30d46c0SDavid Brownell const struct sih *sih = agent->sih; 601a30d46c0SDavid Brownell int isr; 602a30d46c0SDavid Brownell 603a30d46c0SDavid Brownell /* reading ISR acks the IRQs, using clear-on-read mode */ 604a30d46c0SDavid Brownell isr = sih_read_isr(sih); 605a30d46c0SDavid Brownell 606a30d46c0SDavid Brownell if (isr < 0) { 607a30d46c0SDavid Brownell pr_err("twl4030: %s SIH, read ISR error %d\n", 608a30d46c0SDavid Brownell sih->name, isr); 609a30d46c0SDavid Brownell /* REVISIT: recover; eventually mask it all, etc */ 610c1e61bcfSNeilBrown return IRQ_HANDLED; 611a30d46c0SDavid Brownell } 612a30d46c0SDavid Brownell 613a30d46c0SDavid Brownell while (isr) { 614a30d46c0SDavid Brownell irq = fls(isr); 615a30d46c0SDavid Brownell irq--; 616a30d46c0SDavid Brownell isr &= ~BIT(irq); 617a30d46c0SDavid Brownell 618a30d46c0SDavid Brownell if (irq < sih->bits) 619925e853cSFelipe Balbi handle_nested_irq(agent->irq_base + irq); 620a30d46c0SDavid Brownell else 621a30d46c0SDavid Brownell pr_err("twl4030: %s SIH, invalid ISR bit %d\n", 622a30d46c0SDavid Brownell sih->name, irq); 623a30d46c0SDavid Brownell } 624c1e61bcfSNeilBrown return IRQ_HANDLED; 625a30d46c0SDavid Brownell } 626a30d46c0SDavid Brownell 627a30d46c0SDavid Brownell static unsigned twl4030_irq_next; 628a30d46c0SDavid Brownell 629*cbcde05eSFelipe Contreras /* returns the first IRQ used by this SIH bank, or negative errno */ 630a30d46c0SDavid Brownell int twl4030_sih_setup(int module) 631a30d46c0SDavid Brownell { 632a30d46c0SDavid Brownell int sih_mod; 633a30d46c0SDavid Brownell const struct sih *sih = NULL; 634a30d46c0SDavid Brownell struct sih_agent *agent; 635a30d46c0SDavid Brownell int i, irq; 636a30d46c0SDavid Brownell int status = -EINVAL; 637a30d46c0SDavid Brownell unsigned irq_base = twl4030_irq_next; 638a30d46c0SDavid Brownell 639a30d46c0SDavid Brownell /* only support modules with standard clear-on-read for now */ 640a30d46c0SDavid Brownell for (sih_mod = 0, sih = sih_modules; 6411920a61eSIlkka Koskinen sih_mod < nr_sih_modules; 642a30d46c0SDavid Brownell sih_mod++, sih++) { 643a30d46c0SDavid Brownell if (sih->module == module && sih->set_cor) { 644a30d46c0SDavid Brownell if (!WARN((irq_base + sih->bits) > NR_IRQS, 645a30d46c0SDavid Brownell "irq %d for %s too big\n", 646a30d46c0SDavid Brownell irq_base + sih->bits, 647a30d46c0SDavid Brownell sih->name)) 648a30d46c0SDavid Brownell status = 0; 649a30d46c0SDavid Brownell break; 650a30d46c0SDavid Brownell } 651a30d46c0SDavid Brownell } 652a30d46c0SDavid Brownell if (status < 0) 653a30d46c0SDavid Brownell return status; 654a30d46c0SDavid Brownell 655a30d46c0SDavid Brownell agent = kzalloc(sizeof *agent, GFP_KERNEL); 656a30d46c0SDavid Brownell if (!agent) 657a30d46c0SDavid Brownell return -ENOMEM; 658a30d46c0SDavid Brownell 659a30d46c0SDavid Brownell status = 0; 660a30d46c0SDavid Brownell 661a30d46c0SDavid Brownell agent->irq_base = irq_base; 662a30d46c0SDavid Brownell agent->sih = sih; 663a30d46c0SDavid Brownell agent->imr = ~0; 66491e3569fSFelipe Balbi mutex_init(&agent->irq_lock); 665a30d46c0SDavid Brownell 666a30d46c0SDavid Brownell for (i = 0; i < sih->bits; i++) { 667a30d46c0SDavid Brownell irq = irq_base + i; 668a30d46c0SDavid Brownell 66991e3569fSFelipe Balbi irq_set_chip_data(irq, agent); 670d5bb1221SThomas Gleixner irq_set_chip_and_handler(irq, &twl4030_sih_irq_chip, 671a30d46c0SDavid Brownell handle_edge_irq); 672b18d1f0fSNeilBrown irq_set_nested_thread(irq, 1); 673a30d46c0SDavid Brownell activate_irq(irq); 674a30d46c0SDavid Brownell } 675a30d46c0SDavid Brownell 676a30d46c0SDavid Brownell twl4030_irq_next += i; 677a30d46c0SDavid Brownell 678a30d46c0SDavid Brownell /* replace generic PIH handler (handle_simple_irq) */ 679a30d46c0SDavid Brownell irq = sih_mod + twl4030_irq_base; 680d5bb1221SThomas Gleixner irq_set_handler_data(irq, agent); 681c1e61bcfSNeilBrown agent->irq_name = kasprintf(GFP_KERNEL, "twl4030_%s", sih->name); 682c1e61bcfSNeilBrown status = request_threaded_irq(irq, NULL, handle_twl4030_sih, 0, 683c1e61bcfSNeilBrown agent->irq_name ?: sih->name, NULL); 684a30d46c0SDavid Brownell 685a30d46c0SDavid Brownell pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name, 686a30d46c0SDavid Brownell irq, irq_base, twl4030_irq_next - 1); 687a30d46c0SDavid Brownell 688c1e61bcfSNeilBrown return status < 0 ? status : irq_base; 689a30d46c0SDavid Brownell } 690a30d46c0SDavid Brownell 691a30d46c0SDavid Brownell /* FIXME need a call to reverse twl4030_sih_setup() ... */ 692a30d46c0SDavid Brownell 693a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/ 694a30d46c0SDavid Brownell 695a30d46c0SDavid Brownell /* FIXME pass in which interrupt line we'll use ... */ 696a30d46c0SDavid Brownell #define twl_irq_line 0 697a30d46c0SDavid Brownell 698e8deb28cSBalaji T K int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end) 699a30d46c0SDavid Brownell { 700a30d46c0SDavid Brownell static struct irq_chip twl4030_irq_chip; 701a30d46c0SDavid Brownell 702a30d46c0SDavid Brownell int status; 703a30d46c0SDavid Brownell int i; 704a30d46c0SDavid Brownell 705a30d46c0SDavid Brownell /* 706a30d46c0SDavid Brownell * Mask and clear all TWL4030 interrupts since initially we do 707a30d46c0SDavid Brownell * not have any TWL4030 module interrupt handlers present 708a30d46c0SDavid Brownell */ 709a30d46c0SDavid Brownell status = twl4030_init_sih_modules(twl_irq_line); 710a30d46c0SDavid Brownell if (status < 0) 711a30d46c0SDavid Brownell return status; 712a30d46c0SDavid Brownell 713a30d46c0SDavid Brownell twl4030_irq_base = irq_base; 714a30d46c0SDavid Brownell 715*cbcde05eSFelipe Contreras /* 716*cbcde05eSFelipe Contreras * install an irq handler for each of the SIH modules; 717a30d46c0SDavid Brownell * clone dummy irq_chip since PIH can't *do* anything 718a30d46c0SDavid Brownell */ 719a30d46c0SDavid Brownell twl4030_irq_chip = dummy_irq_chip; 720a30d46c0SDavid Brownell twl4030_irq_chip.name = "twl4030"; 721a30d46c0SDavid Brownell 722fe212213SThomas Gleixner twl4030_sih_irq_chip.irq_ack = dummy_irq_chip.irq_ack; 723a30d46c0SDavid Brownell 724a30d46c0SDavid Brownell for (i = irq_base; i < irq_end; i++) { 725d5bb1221SThomas Gleixner irq_set_chip_and_handler(i, &twl4030_irq_chip, 726a30d46c0SDavid Brownell handle_simple_irq); 727925e853cSFelipe Balbi irq_set_nested_thread(i, 1); 728a30d46c0SDavid Brownell activate_irq(i); 729a30d46c0SDavid Brownell } 730a30d46c0SDavid Brownell twl4030_irq_next = i; 731a30d46c0SDavid Brownell pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH", 732a30d46c0SDavid Brownell irq_num, irq_base, twl4030_irq_next - 1); 733a30d46c0SDavid Brownell 734a30d46c0SDavid Brownell /* ... and the PWR_INT module ... */ 735a30d46c0SDavid Brownell status = twl4030_sih_setup(TWL4030_MODULE_INT); 736a30d46c0SDavid Brownell if (status < 0) { 737a30d46c0SDavid Brownell pr_err("twl4030: sih_setup PWR INT --> %d\n", status); 738a30d46c0SDavid Brownell goto fail; 739a30d46c0SDavid Brownell } 740a30d46c0SDavid Brownell 741a30d46c0SDavid Brownell /* install an irq handler to demultiplex the TWL4030 interrupt */ 742286f8f3cSNeilBrown status = request_threaded_irq(irq_num, NULL, handle_twl4030_pih, 743286f8f3cSNeilBrown IRQF_ONESHOT, 744a980bf73SSamuel Ortiz "TWL4030-PIH", NULL); 7451cef8e41SRussell King if (status < 0) { 7461cef8e41SRussell King pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status); 7471cef8e41SRussell King goto fail_rqirq; 748a30d46c0SDavid Brownell } 749a30d46c0SDavid Brownell 750a30d46c0SDavid Brownell return status; 7511cef8e41SRussell King fail_rqirq: 7521cef8e41SRussell King /* clean up twl4030_sih_setup */ 753a30d46c0SDavid Brownell fail: 754925e853cSFelipe Balbi for (i = irq_base; i < irq_end; i++) { 755925e853cSFelipe Balbi irq_set_nested_thread(i, 0); 756d5bb1221SThomas Gleixner irq_set_chip_and_handler(i, NULL, NULL); 757925e853cSFelipe Balbi } 7582f2a7d5eSFelipe Balbi 759a30d46c0SDavid Brownell return status; 760a30d46c0SDavid Brownell } 761a30d46c0SDavid Brownell 762e8deb28cSBalaji T K int twl4030_exit_irq(void) 763a30d46c0SDavid Brownell { 764a30d46c0SDavid Brownell /* FIXME undo twl_init_irq() */ 765a30d46c0SDavid Brownell if (twl4030_irq_base) { 766a30d46c0SDavid Brownell pr_err("twl4030: can't yet clean up IRQs?\n"); 767a30d46c0SDavid Brownell return -ENOSYS; 768a30d46c0SDavid Brownell } 769a30d46c0SDavid Brownell return 0; 770a30d46c0SDavid Brownell } 7711920a61eSIlkka Koskinen 772e8deb28cSBalaji T K int twl4030_init_chip_irq(const char *chip) 7731920a61eSIlkka Koskinen { 7741920a61eSIlkka Koskinen if (!strcmp(chip, "twl5031")) { 7751920a61eSIlkka Koskinen sih_modules = sih_modules_twl5031; 7761920a61eSIlkka Koskinen nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031); 7771920a61eSIlkka Koskinen } else { 7781920a61eSIlkka Koskinen sih_modules = sih_modules_twl4030; 7791920a61eSIlkka Koskinen nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030); 7801920a61eSIlkka Koskinen } 7811920a61eSIlkka Koskinen 7821920a61eSIlkka Koskinen return 0; 7831920a61eSIlkka Koskinen } 784