xref: /linux/drivers/mfd/twl4030-irq.c (revision a980bf73ba8ff76e6fab0644513c1127d852d0a8)
1a30d46c0SDavid Brownell /*
2a30d46c0SDavid Brownell  * twl4030-irq.c - TWL4030/TPS659x0 irq support
3a30d46c0SDavid Brownell  *
4a30d46c0SDavid Brownell  * Copyright (C) 2005-2006 Texas Instruments, Inc.
5a30d46c0SDavid Brownell  *
6a30d46c0SDavid Brownell  * Modifications to defer interrupt handling to a kernel thread:
7a30d46c0SDavid Brownell  * Copyright (C) 2006 MontaVista Software, Inc.
8a30d46c0SDavid Brownell  *
9a30d46c0SDavid Brownell  * Based on tlv320aic23.c:
10a30d46c0SDavid Brownell  * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
11a30d46c0SDavid Brownell  *
12a30d46c0SDavid Brownell  * Code cleanup and modifications to IRQ handler.
13a30d46c0SDavid Brownell  * by syed khasim <x0khasim@ti.com>
14a30d46c0SDavid Brownell  *
15a30d46c0SDavid Brownell  * This program is free software; you can redistribute it and/or modify
16a30d46c0SDavid Brownell  * it under the terms of the GNU General Public License as published by
17a30d46c0SDavid Brownell  * the Free Software Foundation; either version 2 of the License, or
18a30d46c0SDavid Brownell  * (at your option) any later version.
19a30d46c0SDavid Brownell  *
20a30d46c0SDavid Brownell  * This program is distributed in the hope that it will be useful,
21a30d46c0SDavid Brownell  * but WITHOUT ANY WARRANTY; without even the implied warranty of
22a30d46c0SDavid Brownell  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23a30d46c0SDavid Brownell  * GNU General Public License for more details.
24a30d46c0SDavid Brownell  *
25a30d46c0SDavid Brownell  * You should have received a copy of the GNU General Public License
26a30d46c0SDavid Brownell  * along with this program; if not, write to the Free Software
27a30d46c0SDavid Brownell  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
28a30d46c0SDavid Brownell  */
29a30d46c0SDavid Brownell 
30a30d46c0SDavid Brownell #include <linux/init.h>
31a30d46c0SDavid Brownell #include <linux/interrupt.h>
32a30d46c0SDavid Brownell #include <linux/irq.h>
335a0e3ad6STejun Heo #include <linux/slab.h>
34a30d46c0SDavid Brownell 
35b07682b6SSantosh Shilimkar #include <linux/i2c/twl.h>
36a30d46c0SDavid Brownell 
37b0b4a7c2SG, Manjunath Kondaiah #include "twl-core.h"
38a30d46c0SDavid Brownell 
39a30d46c0SDavid Brownell /*
40a30d46c0SDavid Brownell  * TWL4030 IRQ handling has two stages in hardware, and thus in software.
41a30d46c0SDavid Brownell  * The Primary Interrupt Handler (PIH) stage exposes status bits saying
42a30d46c0SDavid Brownell  * which Secondary Interrupt Handler (SIH) stage is raising an interrupt.
43a30d46c0SDavid Brownell  * SIH modules are more traditional IRQ components, which support per-IRQ
44a30d46c0SDavid Brownell  * enable/disable and trigger controls; they do most of the work.
45a30d46c0SDavid Brownell  *
46a30d46c0SDavid Brownell  * These chips are designed to support IRQ handling from two different
47a30d46c0SDavid Brownell  * I2C masters.  Each has a dedicated IRQ line, and dedicated IRQ status
48a30d46c0SDavid Brownell  * and mask registers in the PIH and SIH modules.
49a30d46c0SDavid Brownell  *
50a30d46c0SDavid Brownell  * We set up IRQs starting at a platform-specified base, always starting
51a30d46c0SDavid Brownell  * with PIH and the SIH for PWR_INT and then usually adding GPIO:
52a30d46c0SDavid Brownell  *	base + 0  .. base + 7	PIH
53a30d46c0SDavid Brownell  *	base + 8  .. base + 15	SIH for PWR_INT
54a30d46c0SDavid Brownell  *	base + 16 .. base + 33	SIH for GPIO
55a30d46c0SDavid Brownell  */
56a30d46c0SDavid Brownell 
57a30d46c0SDavid Brownell /* PIH register offsets */
58a30d46c0SDavid Brownell #define REG_PIH_ISR_P1			0x01
59a30d46c0SDavid Brownell #define REG_PIH_ISR_P2			0x02
60a30d46c0SDavid Brownell #define REG_PIH_SIR			0x03	/* for testing */
61a30d46c0SDavid Brownell 
62a30d46c0SDavid Brownell 
63a30d46c0SDavid Brownell /* Linux could (eventually) use either IRQ line */
64a30d46c0SDavid Brownell static int irq_line;
65a30d46c0SDavid Brownell 
66a30d46c0SDavid Brownell struct sih {
67a30d46c0SDavid Brownell 	char	name[8];
68a30d46c0SDavid Brownell 	u8	module;			/* module id */
69a30d46c0SDavid Brownell 	u8	control_offset;		/* for SIH_CTRL */
70a30d46c0SDavid Brownell 	bool	set_cor;
71a30d46c0SDavid Brownell 
72a30d46c0SDavid Brownell 	u8	bits;			/* valid in isr/imr */
73a30d46c0SDavid Brownell 	u8	bytes_ixr;		/* bytelen of ISR/IMR/SIR */
74a30d46c0SDavid Brownell 
75a30d46c0SDavid Brownell 	u8	edr_offset;
76a30d46c0SDavid Brownell 	u8	bytes_edr;		/* bytelen of EDR */
77a30d46c0SDavid Brownell 
781920a61eSIlkka Koskinen 	u8	irq_lines;		/* number of supported irq lines */
791920a61eSIlkka Koskinen 
80a30d46c0SDavid Brownell 	/* SIR ignored -- set interrupt, for testing only */
8135a27e8eSThomas Gleixner 	struct sih_irq_data {
82a30d46c0SDavid Brownell 		u8	isr_offset;
83a30d46c0SDavid Brownell 		u8	imr_offset;
84a30d46c0SDavid Brownell 	} mask[2];
85a30d46c0SDavid Brownell 	/* + 2 bytes padding */
86a30d46c0SDavid Brownell };
87a30d46c0SDavid Brownell 
881920a61eSIlkka Koskinen static const struct sih *sih_modules;
891920a61eSIlkka Koskinen static int nr_sih_modules;
901920a61eSIlkka Koskinen 
91a30d46c0SDavid Brownell #define SIH_INITIALIZER(modname, nbits) \
92a30d46c0SDavid Brownell 	.module		= TWL4030_MODULE_ ## modname, \
93a30d46c0SDavid Brownell 	.control_offset = TWL4030_ ## modname ## _SIH_CTRL, \
94a30d46c0SDavid Brownell 	.bits		= nbits, \
95a30d46c0SDavid Brownell 	.bytes_ixr	= DIV_ROUND_UP(nbits, 8), \
96a30d46c0SDavid Brownell 	.edr_offset	= TWL4030_ ## modname ## _EDR, \
97a30d46c0SDavid Brownell 	.bytes_edr	= DIV_ROUND_UP((2*(nbits)), 8), \
981920a61eSIlkka Koskinen 	.irq_lines	= 2, \
99a30d46c0SDavid Brownell 	.mask = { { \
100a30d46c0SDavid Brownell 		.isr_offset	= TWL4030_ ## modname ## _ISR1, \
101a30d46c0SDavid Brownell 		.imr_offset	= TWL4030_ ## modname ## _IMR1, \
102a30d46c0SDavid Brownell 	}, \
103a30d46c0SDavid Brownell 	{ \
104a30d46c0SDavid Brownell 		.isr_offset	= TWL4030_ ## modname ## _ISR2, \
105a30d46c0SDavid Brownell 		.imr_offset	= TWL4030_ ## modname ## _IMR2, \
106a30d46c0SDavid Brownell 	}, },
107a30d46c0SDavid Brownell 
108a30d46c0SDavid Brownell /* register naming policies are inconsistent ... */
109a30d46c0SDavid Brownell #define TWL4030_INT_PWR_EDR		TWL4030_INT_PWR_EDR1
110a30d46c0SDavid Brownell #define TWL4030_MODULE_KEYPAD_KEYP	TWL4030_MODULE_KEYPAD
111a30d46c0SDavid Brownell #define TWL4030_MODULE_INT_PWR		TWL4030_MODULE_INT
112a30d46c0SDavid Brownell 
113a30d46c0SDavid Brownell 
114a30d46c0SDavid Brownell /* Order in this table matches order in PIH_ISR.  That is,
115a30d46c0SDavid Brownell  * BIT(n) in PIH_ISR is sih_modules[n].
116a30d46c0SDavid Brownell  */
1171920a61eSIlkka Koskinen /* sih_modules_twl4030 is used both in twl4030 and twl5030 */
1181920a61eSIlkka Koskinen static const struct sih sih_modules_twl4030[6] = {
119a30d46c0SDavid Brownell 	[0] = {
120a30d46c0SDavid Brownell 		.name		= "gpio",
121a30d46c0SDavid Brownell 		.module		= TWL4030_MODULE_GPIO,
122a30d46c0SDavid Brownell 		.control_offset	= REG_GPIO_SIH_CTRL,
123a30d46c0SDavid Brownell 		.set_cor	= true,
124a30d46c0SDavid Brownell 		.bits		= TWL4030_GPIO_MAX,
125a30d46c0SDavid Brownell 		.bytes_ixr	= 3,
126a30d46c0SDavid Brownell 		/* Note: *all* of these IRQs default to no-trigger */
127a30d46c0SDavid Brownell 		.edr_offset	= REG_GPIO_EDR1,
128a30d46c0SDavid Brownell 		.bytes_edr	= 5,
1291920a61eSIlkka Koskinen 		.irq_lines	= 2,
130a30d46c0SDavid Brownell 		.mask = { {
131a30d46c0SDavid Brownell 			.isr_offset	= REG_GPIO_ISR1A,
132a30d46c0SDavid Brownell 			.imr_offset	= REG_GPIO_IMR1A,
133a30d46c0SDavid Brownell 		}, {
134a30d46c0SDavid Brownell 			.isr_offset	= REG_GPIO_ISR1B,
135a30d46c0SDavid Brownell 			.imr_offset	= REG_GPIO_IMR1B,
136a30d46c0SDavid Brownell 		}, },
137a30d46c0SDavid Brownell 	},
138a30d46c0SDavid Brownell 	[1] = {
139a30d46c0SDavid Brownell 		.name		= "keypad",
140a30d46c0SDavid Brownell 		.set_cor	= true,
141a30d46c0SDavid Brownell 		SIH_INITIALIZER(KEYPAD_KEYP, 4)
142a30d46c0SDavid Brownell 	},
143a30d46c0SDavid Brownell 	[2] = {
144a30d46c0SDavid Brownell 		.name		= "bci",
145a30d46c0SDavid Brownell 		.module		= TWL4030_MODULE_INTERRUPTS,
146a30d46c0SDavid Brownell 		.control_offset	= TWL4030_INTERRUPTS_BCISIHCTRL,
1478e52e279SGrazvydas Ignotas 		.set_cor	= true,
148a30d46c0SDavid Brownell 		.bits		= 12,
149a30d46c0SDavid Brownell 		.bytes_ixr	= 2,
150a30d46c0SDavid Brownell 		.edr_offset	= TWL4030_INTERRUPTS_BCIEDR1,
151a30d46c0SDavid Brownell 		/* Note: most of these IRQs default to no-trigger */
152a30d46c0SDavid Brownell 		.bytes_edr	= 3,
1531920a61eSIlkka Koskinen 		.irq_lines	= 2,
154a30d46c0SDavid Brownell 		.mask = { {
155a30d46c0SDavid Brownell 			.isr_offset	= TWL4030_INTERRUPTS_BCIISR1A,
156a30d46c0SDavid Brownell 			.imr_offset	= TWL4030_INTERRUPTS_BCIIMR1A,
157a30d46c0SDavid Brownell 		}, {
158a30d46c0SDavid Brownell 			.isr_offset	= TWL4030_INTERRUPTS_BCIISR1B,
159a30d46c0SDavid Brownell 			.imr_offset	= TWL4030_INTERRUPTS_BCIIMR1B,
160a30d46c0SDavid Brownell 		}, },
161a30d46c0SDavid Brownell 	},
162a30d46c0SDavid Brownell 	[3] = {
163a30d46c0SDavid Brownell 		.name		= "madc",
164a30d46c0SDavid Brownell 		SIH_INITIALIZER(MADC, 4)
165a30d46c0SDavid Brownell 	},
166a30d46c0SDavid Brownell 	[4] = {
167a30d46c0SDavid Brownell 		/* USB doesn't use the same SIH organization */
168a30d46c0SDavid Brownell 		.name		= "usb",
169a30d46c0SDavid Brownell 	},
170a30d46c0SDavid Brownell 	[5] = {
171a30d46c0SDavid Brownell 		.name		= "power",
172a30d46c0SDavid Brownell 		.set_cor	= true,
173a30d46c0SDavid Brownell 		SIH_INITIALIZER(INT_PWR, 8)
174a30d46c0SDavid Brownell 	},
175a30d46c0SDavid Brownell 		/* there are no SIH modules #6 or #7 ... */
176a30d46c0SDavid Brownell };
177a30d46c0SDavid Brownell 
1781920a61eSIlkka Koskinen static const struct sih sih_modules_twl5031[8] = {
1791920a61eSIlkka Koskinen 	[0] = {
1801920a61eSIlkka Koskinen 		.name		= "gpio",
1811920a61eSIlkka Koskinen 		.module		= TWL4030_MODULE_GPIO,
1821920a61eSIlkka Koskinen 		.control_offset	= REG_GPIO_SIH_CTRL,
1831920a61eSIlkka Koskinen 		.set_cor	= true,
1841920a61eSIlkka Koskinen 		.bits		= TWL4030_GPIO_MAX,
1851920a61eSIlkka Koskinen 		.bytes_ixr	= 3,
1861920a61eSIlkka Koskinen 		/* Note: *all* of these IRQs default to no-trigger */
1871920a61eSIlkka Koskinen 		.edr_offset	= REG_GPIO_EDR1,
1881920a61eSIlkka Koskinen 		.bytes_edr	= 5,
1891920a61eSIlkka Koskinen 		.irq_lines	= 2,
1901920a61eSIlkka Koskinen 		.mask = { {
1911920a61eSIlkka Koskinen 			.isr_offset	= REG_GPIO_ISR1A,
1921920a61eSIlkka Koskinen 			.imr_offset	= REG_GPIO_IMR1A,
1931920a61eSIlkka Koskinen 		}, {
1941920a61eSIlkka Koskinen 			.isr_offset	= REG_GPIO_ISR1B,
1951920a61eSIlkka Koskinen 			.imr_offset	= REG_GPIO_IMR1B,
1961920a61eSIlkka Koskinen 		}, },
1971920a61eSIlkka Koskinen 	},
1981920a61eSIlkka Koskinen 	[1] = {
1991920a61eSIlkka Koskinen 		.name		= "keypad",
2001920a61eSIlkka Koskinen 		.set_cor	= true,
2011920a61eSIlkka Koskinen 		SIH_INITIALIZER(KEYPAD_KEYP, 4)
2021920a61eSIlkka Koskinen 	},
2031920a61eSIlkka Koskinen 	[2] = {
2041920a61eSIlkka Koskinen 		.name		= "bci",
2051920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_INTERRUPTS,
2061920a61eSIlkka Koskinen 		.control_offset	= TWL5031_INTERRUPTS_BCISIHCTRL,
2071920a61eSIlkka Koskinen 		.bits		= 7,
2081920a61eSIlkka Koskinen 		.bytes_ixr	= 1,
2091920a61eSIlkka Koskinen 		.edr_offset	= TWL5031_INTERRUPTS_BCIEDR1,
2101920a61eSIlkka Koskinen 		/* Note: most of these IRQs default to no-trigger */
2111920a61eSIlkka Koskinen 		.bytes_edr	= 2,
2121920a61eSIlkka Koskinen 		.irq_lines	= 2,
2131920a61eSIlkka Koskinen 		.mask = { {
2141920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_INTERRUPTS_BCIISR1,
2151920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_INTERRUPTS_BCIIMR1,
2161920a61eSIlkka Koskinen 		}, {
2171920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_INTERRUPTS_BCIISR2,
2181920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_INTERRUPTS_BCIIMR2,
2191920a61eSIlkka Koskinen 		}, },
2201920a61eSIlkka Koskinen 	},
2211920a61eSIlkka Koskinen 	[3] = {
2221920a61eSIlkka Koskinen 		.name		= "madc",
2231920a61eSIlkka Koskinen 		SIH_INITIALIZER(MADC, 4)
2241920a61eSIlkka Koskinen 	},
2251920a61eSIlkka Koskinen 	[4] = {
2261920a61eSIlkka Koskinen 		/* USB doesn't use the same SIH organization */
2271920a61eSIlkka Koskinen 		.name		= "usb",
2281920a61eSIlkka Koskinen 	},
2291920a61eSIlkka Koskinen 	[5] = {
2301920a61eSIlkka Koskinen 		.name		= "power",
2311920a61eSIlkka Koskinen 		.set_cor	= true,
2321920a61eSIlkka Koskinen 		SIH_INITIALIZER(INT_PWR, 8)
2331920a61eSIlkka Koskinen 	},
2341920a61eSIlkka Koskinen 	[6] = {
2351920a61eSIlkka Koskinen 		/*
236191211f5SIlkka Koskinen 		 * ECI/DBI doesn't use the same SIH organization.
237191211f5SIlkka Koskinen 		 * For example, it supports only one interrupt output line.
238191211f5SIlkka Koskinen 		 * That is, the interrupts are seen on both INT1 and INT2 lines.
2391920a61eSIlkka Koskinen 		 */
240191211f5SIlkka Koskinen 		.name		= "eci_dbi",
2411920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_ACCESSORY,
2421920a61eSIlkka Koskinen 		.bits		= 9,
2431920a61eSIlkka Koskinen 		.bytes_ixr	= 2,
2441920a61eSIlkka Koskinen 		.irq_lines	= 1,
2451920a61eSIlkka Koskinen 		.mask = { {
2461920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACIIDR_LSB,
2471920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACIIMR_LSB,
2481920a61eSIlkka Koskinen 		}, },
2491920a61eSIlkka Koskinen 
2501920a61eSIlkka Koskinen 	},
2511920a61eSIlkka Koskinen 	[7] = {
252191211f5SIlkka Koskinen 		/* Audio accessory */
253191211f5SIlkka Koskinen 		.name		= "audio",
2541920a61eSIlkka Koskinen 		.module		= TWL5031_MODULE_ACCESSORY,
2551920a61eSIlkka Koskinen 		.control_offset	= TWL5031_ACCSIHCTRL,
2561920a61eSIlkka Koskinen 		.bits		= 2,
2571920a61eSIlkka Koskinen 		.bytes_ixr	= 1,
2581920a61eSIlkka Koskinen 		.edr_offset	= TWL5031_ACCEDR1,
2591920a61eSIlkka Koskinen 		/* Note: most of these IRQs default to no-trigger */
2601920a61eSIlkka Koskinen 		.bytes_edr	= 1,
2611920a61eSIlkka Koskinen 		.irq_lines	= 2,
2621920a61eSIlkka Koskinen 		.mask = { {
2631920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACCISR1,
2641920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACCIMR1,
2651920a61eSIlkka Koskinen 		}, {
2661920a61eSIlkka Koskinen 			.isr_offset	= TWL5031_ACCISR2,
2671920a61eSIlkka Koskinen 			.imr_offset	= TWL5031_ACCIMR2,
2681920a61eSIlkka Koskinen 		}, },
2691920a61eSIlkka Koskinen 	},
2701920a61eSIlkka Koskinen };
2711920a61eSIlkka Koskinen 
272a30d46c0SDavid Brownell #undef TWL4030_MODULE_KEYPAD_KEYP
273a30d46c0SDavid Brownell #undef TWL4030_MODULE_INT_PWR
274a30d46c0SDavid Brownell #undef TWL4030_INT_PWR_EDR
275a30d46c0SDavid Brownell 
276a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
277a30d46c0SDavid Brownell 
278a30d46c0SDavid Brownell static unsigned twl4030_irq_base;
279a30d46c0SDavid Brownell 
280a30d46c0SDavid Brownell /*
281a30d46c0SDavid Brownell  * handle_twl4030_pih() is the desc->handle method for the twl4030 interrupt.
282a30d46c0SDavid Brownell  * This is a chained interrupt, so there is no desc->action method for it.
283a30d46c0SDavid Brownell  * Now we need to query the interrupt controller in the twl4030 to determine
284a30d46c0SDavid Brownell  * which module is generating the interrupt request.  However, we can't do i2c
285a30d46c0SDavid Brownell  * transactions in interrupt context, so we must defer that work to a kernel
286a30d46c0SDavid Brownell  * thread.  All we do here is acknowledge and mask the interrupt and wakeup
287a30d46c0SDavid Brownell  * the kernel thread.
288a30d46c0SDavid Brownell  */
2891cef8e41SRussell King static irqreturn_t handle_twl4030_pih(int irq, void *devid)
290a30d46c0SDavid Brownell {
2917750c9b0SFelipe Balbi 	int		module_irq;
2927750c9b0SFelipe Balbi 	irqreturn_t	ret;
2937750c9b0SFelipe Balbi 	u8		pih_isr;
2947750c9b0SFelipe Balbi 
2957750c9b0SFelipe Balbi 	ret = twl_i2c_read_u8(TWL4030_MODULE_PIH, &pih_isr,
2967750c9b0SFelipe Balbi 			REG_PIH_ISR_P1);
2977750c9b0SFelipe Balbi 	if (ret) {
2987750c9b0SFelipe Balbi 		pr_warning("twl4030: I2C error %d reading PIH ISR\n", ret);
2997750c9b0SFelipe Balbi 		return IRQ_NONE;
3007750c9b0SFelipe Balbi 	}
3017750c9b0SFelipe Balbi 
3027750c9b0SFelipe Balbi 	/* these handlers deal with the relevant SIH irq status */
3037750c9b0SFelipe Balbi 	for (module_irq = twl4030_irq_base;
3047750c9b0SFelipe Balbi 			pih_isr;
3057750c9b0SFelipe Balbi 			pih_isr >>= 1, module_irq++) {
3067750c9b0SFelipe Balbi 		if (pih_isr & 0x1)
307925e853cSFelipe Balbi 			handle_nested_irq(module_irq);
3087750c9b0SFelipe Balbi 	}
3097750c9b0SFelipe Balbi 
3101cef8e41SRussell King 	return IRQ_HANDLED;
311a30d46c0SDavid Brownell }
312a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
313a30d46c0SDavid Brownell 
314a30d46c0SDavid Brownell /*
315a30d46c0SDavid Brownell  * twl4030_init_sih_modules() ... start from a known state where no
316a30d46c0SDavid Brownell  * IRQs will be coming in, and where we can quickly enable them then
317a30d46c0SDavid Brownell  * handle them as they arrive.  Mask all IRQs: maybe init SIH_CTRL.
318a30d46c0SDavid Brownell  *
319a30d46c0SDavid Brownell  * NOTE:  we don't touch EDR registers here; they stay with hardware
320a30d46c0SDavid Brownell  * defaults or whatever the last value was.  Note that when both EDR
321a30d46c0SDavid Brownell  * bits for an IRQ are clear, that's as if its IMR bit is set...
322a30d46c0SDavid Brownell  */
323a30d46c0SDavid Brownell static int twl4030_init_sih_modules(unsigned line)
324a30d46c0SDavid Brownell {
325a30d46c0SDavid Brownell 	const struct sih *sih;
326a30d46c0SDavid Brownell 	u8 buf[4];
327a30d46c0SDavid Brownell 	int i;
328a30d46c0SDavid Brownell 	int status;
329a30d46c0SDavid Brownell 
330a30d46c0SDavid Brownell 	/* line 0 == int1_n signal; line 1 == int2_n signal */
331a30d46c0SDavid Brownell 	if (line > 1)
332a30d46c0SDavid Brownell 		return -EINVAL;
333a30d46c0SDavid Brownell 
334a30d46c0SDavid Brownell 	irq_line = line;
335a30d46c0SDavid Brownell 
336a30d46c0SDavid Brownell 	/* disable all interrupts on our line */
337a30d46c0SDavid Brownell 	memset(buf, 0xff, sizeof buf);
338a30d46c0SDavid Brownell 	sih = sih_modules;
3391920a61eSIlkka Koskinen 	for (i = 0; i < nr_sih_modules; i++, sih++) {
340a30d46c0SDavid Brownell 
341a30d46c0SDavid Brownell 		/* skip USB -- it's funky */
342a30d46c0SDavid Brownell 		if (!sih->bytes_ixr)
343a30d46c0SDavid Brownell 			continue;
344a30d46c0SDavid Brownell 
3451920a61eSIlkka Koskinen 		/* Not all the SIH modules support multiple interrupt lines */
3461920a61eSIlkka Koskinen 		if (sih->irq_lines <= line)
3471920a61eSIlkka Koskinen 			continue;
3481920a61eSIlkka Koskinen 
349fc7b92fcSBalaji T K 		status = twl_i2c_write(sih->module, buf,
350a30d46c0SDavid Brownell 				sih->mask[line].imr_offset, sih->bytes_ixr);
351a30d46c0SDavid Brownell 		if (status < 0)
352a30d46c0SDavid Brownell 			pr_err("twl4030: err %d initializing %s %s\n",
353a30d46c0SDavid Brownell 					status, sih->name, "IMR");
354a30d46c0SDavid Brownell 
355a30d46c0SDavid Brownell 		/* Maybe disable "exclusive" mode; buffer second pending irq;
356a30d46c0SDavid Brownell 		 * set Clear-On-Read (COR) bit.
357a30d46c0SDavid Brownell 		 *
358a30d46c0SDavid Brownell 		 * NOTE that sometimes COR polarity is documented as being
3598e52e279SGrazvydas Ignotas 		 * inverted:  for MADC, COR=1 means "clear on write".
360a30d46c0SDavid Brownell 		 * And for PWR_INT it's not documented...
361a30d46c0SDavid Brownell 		 */
362a30d46c0SDavid Brownell 		if (sih->set_cor) {
363fc7b92fcSBalaji T K 			status = twl_i2c_write_u8(sih->module,
364a30d46c0SDavid Brownell 					TWL4030_SIH_CTRL_COR_MASK,
365a30d46c0SDavid Brownell 					sih->control_offset);
366a30d46c0SDavid Brownell 			if (status < 0)
367a30d46c0SDavid Brownell 				pr_err("twl4030: err %d initializing %s %s\n",
368a30d46c0SDavid Brownell 						status, sih->name, "SIH_CTRL");
369a30d46c0SDavid Brownell 		}
370a30d46c0SDavid Brownell 	}
371a30d46c0SDavid Brownell 
372a30d46c0SDavid Brownell 	sih = sih_modules;
3731920a61eSIlkka Koskinen 	for (i = 0; i < nr_sih_modules; i++, sih++) {
374a30d46c0SDavid Brownell 		u8 rxbuf[4];
375a30d46c0SDavid Brownell 		int j;
376a30d46c0SDavid Brownell 
377a30d46c0SDavid Brownell 		/* skip USB */
378a30d46c0SDavid Brownell 		if (!sih->bytes_ixr)
379a30d46c0SDavid Brownell 			continue;
380a30d46c0SDavid Brownell 
3811920a61eSIlkka Koskinen 		/* Not all the SIH modules support multiple interrupt lines */
3821920a61eSIlkka Koskinen 		if (sih->irq_lines <= line)
3831920a61eSIlkka Koskinen 			continue;
3841920a61eSIlkka Koskinen 
385a30d46c0SDavid Brownell 		/* Clear pending interrupt status.  Either the read was
386a30d46c0SDavid Brownell 		 * enough, or we need to write those bits.  Repeat, in
387a30d46c0SDavid Brownell 		 * case an IRQ is pending (PENDDIS=0) ... that's not
388a30d46c0SDavid Brownell 		 * uncommon with PWR_INT.PWRON.
389a30d46c0SDavid Brownell 		 */
390a30d46c0SDavid Brownell 		for (j = 0; j < 2; j++) {
391fc7b92fcSBalaji T K 			status = twl_i2c_read(sih->module, rxbuf,
392a30d46c0SDavid Brownell 				sih->mask[line].isr_offset, sih->bytes_ixr);
393a30d46c0SDavid Brownell 			if (status < 0)
394a30d46c0SDavid Brownell 				pr_err("twl4030: err %d initializing %s %s\n",
395a30d46c0SDavid Brownell 					status, sih->name, "ISR");
396a30d46c0SDavid Brownell 
397a30d46c0SDavid Brownell 			if (!sih->set_cor)
398fc7b92fcSBalaji T K 				status = twl_i2c_write(sih->module, buf,
399a30d46c0SDavid Brownell 					sih->mask[line].isr_offset,
400a30d46c0SDavid Brownell 					sih->bytes_ixr);
401a30d46c0SDavid Brownell 			/* else COR=1 means read sufficed.
402a30d46c0SDavid Brownell 			 * (for most SIH modules...)
403a30d46c0SDavid Brownell 			 */
404a30d46c0SDavid Brownell 		}
405a30d46c0SDavid Brownell 	}
406a30d46c0SDavid Brownell 
407a30d46c0SDavid Brownell 	return 0;
408a30d46c0SDavid Brownell }
409a30d46c0SDavid Brownell 
410a30d46c0SDavid Brownell static inline void activate_irq(int irq)
411a30d46c0SDavid Brownell {
412a30d46c0SDavid Brownell #ifdef CONFIG_ARM
413a30d46c0SDavid Brownell 	/* ARM requires an extra step to clear IRQ_NOREQUEST, which it
414a30d46c0SDavid Brownell 	 * sets on behalf of every irq_chip.  Also sets IRQ_NOPROBE.
415a30d46c0SDavid Brownell 	 */
416a30d46c0SDavid Brownell 	set_irq_flags(irq, IRQF_VALID);
417a30d46c0SDavid Brownell #else
418a30d46c0SDavid Brownell 	/* same effect on other architectures */
419d5bb1221SThomas Gleixner 	irq_set_noprobe(irq);
420a30d46c0SDavid Brownell #endif
421a30d46c0SDavid Brownell }
422a30d46c0SDavid Brownell 
423a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
424a30d46c0SDavid Brownell 
425a30d46c0SDavid Brownell struct sih_agent {
426a30d46c0SDavid Brownell 	int			irq_base;
427a30d46c0SDavid Brownell 	const struct sih	*sih;
428a30d46c0SDavid Brownell 
429a30d46c0SDavid Brownell 	u32			imr;
430a30d46c0SDavid Brownell 	bool			imr_change_pending;
431a30d46c0SDavid Brownell 
432a30d46c0SDavid Brownell 	u32			edge_change;
43391e3569fSFelipe Balbi 
43491e3569fSFelipe Balbi 	struct mutex		irq_lock;
435a30d46c0SDavid Brownell };
436a30d46c0SDavid Brownell 
437a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
438a30d46c0SDavid Brownell 
439a30d46c0SDavid Brownell /*
440a30d46c0SDavid Brownell  * All irq_chip methods get issued from code holding irq_desc[irq].lock,
441a30d46c0SDavid Brownell  * which can't perform the underlying I2C operations (because they sleep).
442a30d46c0SDavid Brownell  * So we must hand them off to a thread (workqueue) and cope with asynch
443a30d46c0SDavid Brownell  * completion, potentially including some re-ordering, of these requests.
444a30d46c0SDavid Brownell  */
445a30d46c0SDavid Brownell 
446845aeab5SMark Brown static void twl4030_sih_mask(struct irq_data *data)
447a30d46c0SDavid Brownell {
44884868424SFelipe Balbi 	struct sih_agent *agent = irq_data_get_irq_chip_data(data);
449a30d46c0SDavid Brownell 
45084868424SFelipe Balbi 	agent->imr |= BIT(data->irq - agent->irq_base);
45184868424SFelipe Balbi 	agent->imr_change_pending = true;
452a30d46c0SDavid Brownell }
453a30d46c0SDavid Brownell 
454845aeab5SMark Brown static void twl4030_sih_unmask(struct irq_data *data)
455a30d46c0SDavid Brownell {
45684868424SFelipe Balbi 	struct sih_agent *agent = irq_data_get_irq_chip_data(data);
457a30d46c0SDavid Brownell 
45884868424SFelipe Balbi 	agent->imr &= ~BIT(data->irq - agent->irq_base);
45984868424SFelipe Balbi 	agent->imr_change_pending = true;
460a30d46c0SDavid Brownell }
461a30d46c0SDavid Brownell 
462845aeab5SMark Brown static int twl4030_sih_set_type(struct irq_data *data, unsigned trigger)
463a30d46c0SDavid Brownell {
46484868424SFelipe Balbi 	struct sih_agent *agent = irq_data_get_irq_chip_data(data);
465a30d46c0SDavid Brownell 
466a30d46c0SDavid Brownell 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
467a30d46c0SDavid Brownell 		return -EINVAL;
468a30d46c0SDavid Brownell 
4692f2a7d5eSFelipe Balbi 	if (irqd_get_trigger_type(data) != trigger)
47084868424SFelipe Balbi 		agent->edge_change |= BIT(data->irq - agent->irq_base);
47191e3569fSFelipe Balbi 
472a30d46c0SDavid Brownell 	return 0;
473a30d46c0SDavid Brownell }
474a30d46c0SDavid Brownell 
47591e3569fSFelipe Balbi static void twl4030_sih_bus_lock(struct irq_data *data)
47691e3569fSFelipe Balbi {
47784868424SFelipe Balbi 	struct sih_agent	*agent = irq_data_get_irq_chip_data(data);
47891e3569fSFelipe Balbi 
47984868424SFelipe Balbi 	mutex_lock(&agent->irq_lock);
48091e3569fSFelipe Balbi }
48191e3569fSFelipe Balbi 
48291e3569fSFelipe Balbi static void twl4030_sih_bus_sync_unlock(struct irq_data *data)
48391e3569fSFelipe Balbi {
48484868424SFelipe Balbi 	struct sih_agent	*agent = irq_data_get_irq_chip_data(data);
48584868424SFelipe Balbi 	const struct sih	*sih = agent->sih;
48684868424SFelipe Balbi 	int			status;
48791e3569fSFelipe Balbi 
48884868424SFelipe Balbi 	if (agent->imr_change_pending) {
48984868424SFelipe Balbi 		union {
49084868424SFelipe Balbi 			u32	word;
49184868424SFelipe Balbi 			u8	bytes[4];
49284868424SFelipe Balbi 		} imr;
49384868424SFelipe Balbi 
49484868424SFelipe Balbi 		/* byte[0] gets overwriten as we write ... */
49584868424SFelipe Balbi 		imr.word = cpu_to_le32(agent->imr << 8);
49684868424SFelipe Balbi 		agent->imr_change_pending = false;
49784868424SFelipe Balbi 
49884868424SFelipe Balbi 		/* write the whole mask ... simpler than subsetting it */
49984868424SFelipe Balbi 		status = twl_i2c_write(sih->module, imr.bytes,
50084868424SFelipe Balbi 				sih->mask[irq_line].imr_offset,
50184868424SFelipe Balbi 				sih->bytes_ixr);
50284868424SFelipe Balbi 		if (status)
50384868424SFelipe Balbi 			pr_err("twl4030: %s, %s --> %d\n", __func__,
50484868424SFelipe Balbi 					"write", status);
50584868424SFelipe Balbi 	}
50684868424SFelipe Balbi 
5072f2a7d5eSFelipe Balbi 	if (agent->edge_change) {
5082f2a7d5eSFelipe Balbi 		u32		edge_change;
5092f2a7d5eSFelipe Balbi 		u8		bytes[6];
5102f2a7d5eSFelipe Balbi 
5112f2a7d5eSFelipe Balbi 		edge_change = agent->edge_change;
5122f2a7d5eSFelipe Balbi 		agent->edge_change = 0;
5132f2a7d5eSFelipe Balbi 
5142f2a7d5eSFelipe Balbi 		/*
5152f2a7d5eSFelipe Balbi 		 * Read, reserving first byte for write scratch.  Yes, this
5162f2a7d5eSFelipe Balbi 		 * could be cached for some speedup ... but be careful about
5172f2a7d5eSFelipe Balbi 		 * any processor on the other IRQ line, EDR registers are
5182f2a7d5eSFelipe Balbi 		 * shared.
5192f2a7d5eSFelipe Balbi 		 */
5202f2a7d5eSFelipe Balbi 		status = twl_i2c_read(sih->module, bytes + 1,
5212f2a7d5eSFelipe Balbi 				sih->edr_offset, sih->bytes_edr);
5222f2a7d5eSFelipe Balbi 		if (status) {
5232f2a7d5eSFelipe Balbi 			pr_err("twl4030: %s, %s --> %d\n", __func__,
5242f2a7d5eSFelipe Balbi 					"read", status);
5252f2a7d5eSFelipe Balbi 			return;
5262f2a7d5eSFelipe Balbi 		}
5272f2a7d5eSFelipe Balbi 
5282f2a7d5eSFelipe Balbi 		/* Modify only the bits we know must change */
5292f2a7d5eSFelipe Balbi 		while (edge_change) {
5302f2a7d5eSFelipe Balbi 			int		i = fls(edge_change) - 1;
5312f2a7d5eSFelipe Balbi 			struct irq_data	*idata;
5322f2a7d5eSFelipe Balbi 			int		byte = 1 + (i >> 2);
5332f2a7d5eSFelipe Balbi 			int		off = (i & 0x3) * 2;
5342f2a7d5eSFelipe Balbi 			unsigned int	type;
5352f2a7d5eSFelipe Balbi 
5362f2a7d5eSFelipe Balbi 			idata = irq_get_irq_data(i + agent->irq_base);
5372f2a7d5eSFelipe Balbi 
5382f2a7d5eSFelipe Balbi 			bytes[byte] &= ~(0x03 << off);
5392f2a7d5eSFelipe Balbi 
5402f2a7d5eSFelipe Balbi 			type = irqd_get_trigger_type(idata);
5412f2a7d5eSFelipe Balbi 			if (type & IRQ_TYPE_EDGE_RISING)
5422f2a7d5eSFelipe Balbi 				bytes[byte] |= BIT(off + 1);
5432f2a7d5eSFelipe Balbi 			if (type & IRQ_TYPE_EDGE_FALLING)
5442f2a7d5eSFelipe Balbi 				bytes[byte] |= BIT(off + 0);
5452f2a7d5eSFelipe Balbi 
5462f2a7d5eSFelipe Balbi 			edge_change &= ~BIT(i);
5472f2a7d5eSFelipe Balbi 		}
5482f2a7d5eSFelipe Balbi 
5492f2a7d5eSFelipe Balbi 		/* Write */
5502f2a7d5eSFelipe Balbi 		status = twl_i2c_write(sih->module, bytes,
5512f2a7d5eSFelipe Balbi 				sih->edr_offset, sih->bytes_edr);
5522f2a7d5eSFelipe Balbi 		if (status)
5532f2a7d5eSFelipe Balbi 			pr_err("twl4030: %s, %s --> %d\n", __func__,
5542f2a7d5eSFelipe Balbi 					"write", status);
5552f2a7d5eSFelipe Balbi 	}
5562f2a7d5eSFelipe Balbi 
55784868424SFelipe Balbi 	mutex_unlock(&agent->irq_lock);
55891e3569fSFelipe Balbi }
55991e3569fSFelipe Balbi 
560a30d46c0SDavid Brownell static struct irq_chip twl4030_sih_irq_chip = {
561a30d46c0SDavid Brownell 	.name		= "twl4030",
562845aeab5SMark Brown 	.irq_mask	= twl4030_sih_mask,
563845aeab5SMark Brown 	.irq_unmask	= twl4030_sih_unmask,
564845aeab5SMark Brown 	.irq_set_type	= twl4030_sih_set_type,
56591e3569fSFelipe Balbi 	.irq_bus_lock	= twl4030_sih_bus_lock,
56691e3569fSFelipe Balbi 	.irq_bus_sync_unlock = twl4030_sih_bus_sync_unlock,
567a30d46c0SDavid Brownell };
568a30d46c0SDavid Brownell 
569a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
570a30d46c0SDavid Brownell 
571a30d46c0SDavid Brownell static inline int sih_read_isr(const struct sih *sih)
572a30d46c0SDavid Brownell {
573a30d46c0SDavid Brownell 	int status;
574a30d46c0SDavid Brownell 	union {
575a30d46c0SDavid Brownell 		u8 bytes[4];
576a30d46c0SDavid Brownell 		u32 word;
577a30d46c0SDavid Brownell 	} isr;
578a30d46c0SDavid Brownell 
579a30d46c0SDavid Brownell 	/* FIXME need retry-on-error ... */
580a30d46c0SDavid Brownell 
581a30d46c0SDavid Brownell 	isr.word = 0;
582fc7b92fcSBalaji T K 	status = twl_i2c_read(sih->module, isr.bytes,
583a30d46c0SDavid Brownell 			sih->mask[irq_line].isr_offset, sih->bytes_ixr);
584a30d46c0SDavid Brownell 
585a30d46c0SDavid Brownell 	return (status < 0) ? status : le32_to_cpu(isr.word);
586a30d46c0SDavid Brownell }
587a30d46c0SDavid Brownell 
588a30d46c0SDavid Brownell /*
589a30d46c0SDavid Brownell  * Generic handler for SIH interrupts ... we "know" this is called
590a30d46c0SDavid Brownell  * in task context, with IRQs enabled.
591a30d46c0SDavid Brownell  */
592a30d46c0SDavid Brownell static void handle_twl4030_sih(unsigned irq, struct irq_desc *desc)
593a30d46c0SDavid Brownell {
594d5bb1221SThomas Gleixner 	struct sih_agent *agent = irq_get_handler_data(irq);
595a30d46c0SDavid Brownell 	const struct sih *sih = agent->sih;
596a30d46c0SDavid Brownell 	int isr;
597a30d46c0SDavid Brownell 
598a30d46c0SDavid Brownell 	/* reading ISR acks the IRQs, using clear-on-read mode */
599a30d46c0SDavid Brownell 	isr = sih_read_isr(sih);
600a30d46c0SDavid Brownell 
601a30d46c0SDavid Brownell 	if (isr < 0) {
602a30d46c0SDavid Brownell 		pr_err("twl4030: %s SIH, read ISR error %d\n",
603a30d46c0SDavid Brownell 			sih->name, isr);
604a30d46c0SDavid Brownell 		/* REVISIT:  recover; eventually mask it all, etc */
605a30d46c0SDavid Brownell 		return;
606a30d46c0SDavid Brownell 	}
607a30d46c0SDavid Brownell 
608a30d46c0SDavid Brownell 	while (isr) {
609a30d46c0SDavid Brownell 		irq = fls(isr);
610a30d46c0SDavid Brownell 		irq--;
611a30d46c0SDavid Brownell 		isr &= ~BIT(irq);
612a30d46c0SDavid Brownell 
613a30d46c0SDavid Brownell 		if (irq < sih->bits)
614925e853cSFelipe Balbi 			handle_nested_irq(agent->irq_base + irq);
615a30d46c0SDavid Brownell 		else
616a30d46c0SDavid Brownell 			pr_err("twl4030: %s SIH, invalid ISR bit %d\n",
617a30d46c0SDavid Brownell 				sih->name, irq);
618a30d46c0SDavid Brownell 	}
619a30d46c0SDavid Brownell }
620a30d46c0SDavid Brownell 
621a30d46c0SDavid Brownell static unsigned twl4030_irq_next;
622a30d46c0SDavid Brownell 
623a30d46c0SDavid Brownell /* returns the first IRQ used by this SIH bank,
624a30d46c0SDavid Brownell  * or negative errno
625a30d46c0SDavid Brownell  */
626a30d46c0SDavid Brownell int twl4030_sih_setup(int module)
627a30d46c0SDavid Brownell {
628a30d46c0SDavid Brownell 	int			sih_mod;
629a30d46c0SDavid Brownell 	const struct sih	*sih = NULL;
630a30d46c0SDavid Brownell 	struct sih_agent	*agent;
631a30d46c0SDavid Brownell 	int			i, irq;
632a30d46c0SDavid Brownell 	int			status = -EINVAL;
633a30d46c0SDavid Brownell 	unsigned		irq_base = twl4030_irq_next;
634a30d46c0SDavid Brownell 
635a30d46c0SDavid Brownell 	/* only support modules with standard clear-on-read for now */
636a30d46c0SDavid Brownell 	for (sih_mod = 0, sih = sih_modules;
6371920a61eSIlkka Koskinen 			sih_mod < nr_sih_modules;
638a30d46c0SDavid Brownell 			sih_mod++, sih++) {
639a30d46c0SDavid Brownell 		if (sih->module == module && sih->set_cor) {
640a30d46c0SDavid Brownell 			if (!WARN((irq_base + sih->bits) > NR_IRQS,
641a30d46c0SDavid Brownell 					"irq %d for %s too big\n",
642a30d46c0SDavid Brownell 					irq_base + sih->bits,
643a30d46c0SDavid Brownell 					sih->name))
644a30d46c0SDavid Brownell 				status = 0;
645a30d46c0SDavid Brownell 			break;
646a30d46c0SDavid Brownell 		}
647a30d46c0SDavid Brownell 	}
648a30d46c0SDavid Brownell 	if (status < 0)
649a30d46c0SDavid Brownell 		return status;
650a30d46c0SDavid Brownell 
651a30d46c0SDavid Brownell 	agent = kzalloc(sizeof *agent, GFP_KERNEL);
652a30d46c0SDavid Brownell 	if (!agent)
653a30d46c0SDavid Brownell 		return -ENOMEM;
654a30d46c0SDavid Brownell 
655a30d46c0SDavid Brownell 	status = 0;
656a30d46c0SDavid Brownell 
657a30d46c0SDavid Brownell 	agent->irq_base = irq_base;
658a30d46c0SDavid Brownell 	agent->sih = sih;
659a30d46c0SDavid Brownell 	agent->imr = ~0;
66091e3569fSFelipe Balbi 	mutex_init(&agent->irq_lock);
661a30d46c0SDavid Brownell 
662a30d46c0SDavid Brownell 	for (i = 0; i < sih->bits; i++) {
663a30d46c0SDavid Brownell 		irq = irq_base + i;
664a30d46c0SDavid Brownell 
66591e3569fSFelipe Balbi 		irq_set_chip_data(irq, agent);
666d5bb1221SThomas Gleixner 		irq_set_chip_and_handler(irq, &twl4030_sih_irq_chip,
667a30d46c0SDavid Brownell 					 handle_edge_irq);
668a30d46c0SDavid Brownell 		activate_irq(irq);
669a30d46c0SDavid Brownell 	}
670a30d46c0SDavid Brownell 
671a30d46c0SDavid Brownell 	status = irq_base;
672a30d46c0SDavid Brownell 	twl4030_irq_next += i;
673a30d46c0SDavid Brownell 
674a30d46c0SDavid Brownell 	/* replace generic PIH handler (handle_simple_irq) */
675a30d46c0SDavid Brownell 	irq = sih_mod + twl4030_irq_base;
676d5bb1221SThomas Gleixner 	irq_set_handler_data(irq, agent);
677d5bb1221SThomas Gleixner 	irq_set_chained_handler(irq, handle_twl4030_sih);
678a30d46c0SDavid Brownell 
679a30d46c0SDavid Brownell 	pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", sih->name,
680a30d46c0SDavid Brownell 			irq, irq_base, twl4030_irq_next - 1);
681a30d46c0SDavid Brownell 
682a30d46c0SDavid Brownell 	return status;
683a30d46c0SDavid Brownell }
684a30d46c0SDavid Brownell 
685a30d46c0SDavid Brownell /* FIXME need a call to reverse twl4030_sih_setup() ... */
686a30d46c0SDavid Brownell 
687a30d46c0SDavid Brownell 
688a30d46c0SDavid Brownell /*----------------------------------------------------------------------*/
689a30d46c0SDavid Brownell 
690a30d46c0SDavid Brownell /* FIXME pass in which interrupt line we'll use ... */
691a30d46c0SDavid Brownell #define twl_irq_line	0
692a30d46c0SDavid Brownell 
693e8deb28cSBalaji T K int twl4030_init_irq(int irq_num, unsigned irq_base, unsigned irq_end)
694a30d46c0SDavid Brownell {
695a30d46c0SDavid Brownell 	static struct irq_chip	twl4030_irq_chip;
696a30d46c0SDavid Brownell 
697a30d46c0SDavid Brownell 	int			status;
698a30d46c0SDavid Brownell 	int			i;
699a30d46c0SDavid Brownell 
700a30d46c0SDavid Brownell 	/*
701a30d46c0SDavid Brownell 	 * Mask and clear all TWL4030 interrupts since initially we do
702a30d46c0SDavid Brownell 	 * not have any TWL4030 module interrupt handlers present
703a30d46c0SDavid Brownell 	 */
704a30d46c0SDavid Brownell 	status = twl4030_init_sih_modules(twl_irq_line);
705a30d46c0SDavid Brownell 	if (status < 0)
706a30d46c0SDavid Brownell 		return status;
707a30d46c0SDavid Brownell 
708a30d46c0SDavid Brownell 	twl4030_irq_base = irq_base;
709a30d46c0SDavid Brownell 
710a30d46c0SDavid Brownell 	/* install an irq handler for each of the SIH modules;
711a30d46c0SDavid Brownell 	 * clone dummy irq_chip since PIH can't *do* anything
712a30d46c0SDavid Brownell 	 */
713a30d46c0SDavid Brownell 	twl4030_irq_chip = dummy_irq_chip;
714a30d46c0SDavid Brownell 	twl4030_irq_chip.name = "twl4030";
715a30d46c0SDavid Brownell 
716fe212213SThomas Gleixner 	twl4030_sih_irq_chip.irq_ack = dummy_irq_chip.irq_ack;
717a30d46c0SDavid Brownell 
718a30d46c0SDavid Brownell 	for (i = irq_base; i < irq_end; i++) {
719d5bb1221SThomas Gleixner 		irq_set_chip_and_handler(i, &twl4030_irq_chip,
720a30d46c0SDavid Brownell 					 handle_simple_irq);
721925e853cSFelipe Balbi 		irq_set_nested_thread(i, 1);
722a30d46c0SDavid Brownell 		activate_irq(i);
723a30d46c0SDavid Brownell 	}
724a30d46c0SDavid Brownell 	twl4030_irq_next = i;
725a30d46c0SDavid Brownell 	pr_info("twl4030: %s (irq %d) chaining IRQs %d..%d\n", "PIH",
726a30d46c0SDavid Brownell 			irq_num, irq_base, twl4030_irq_next - 1);
727a30d46c0SDavid Brownell 
728a30d46c0SDavid Brownell 	/* ... and the PWR_INT module ... */
729a30d46c0SDavid Brownell 	status = twl4030_sih_setup(TWL4030_MODULE_INT);
730a30d46c0SDavid Brownell 	if (status < 0) {
731a30d46c0SDavid Brownell 		pr_err("twl4030: sih_setup PWR INT --> %d\n", status);
732a30d46c0SDavid Brownell 		goto fail;
733a30d46c0SDavid Brownell 	}
734a30d46c0SDavid Brownell 
735a30d46c0SDavid Brownell 	/* install an irq handler to demultiplex the TWL4030 interrupt */
736*a980bf73SSamuel Ortiz 	status = request_threaded_irq(irq_num, NULL, handle_twl4030_pih, 0,
737*a980bf73SSamuel Ortiz 					"TWL4030-PIH", NULL);
7381cef8e41SRussell King 	if (status < 0) {
7391cef8e41SRussell King 		pr_err("twl4030: could not claim irq%d: %d\n", irq_num, status);
7401cef8e41SRussell King 		goto fail_rqirq;
741a30d46c0SDavid Brownell 	}
742a30d46c0SDavid Brownell 
743a30d46c0SDavid Brownell 	return status;
7441cef8e41SRussell King fail_rqirq:
7451cef8e41SRussell King 	/* clean up twl4030_sih_setup */
746a30d46c0SDavid Brownell fail:
747925e853cSFelipe Balbi 	for (i = irq_base; i < irq_end; i++) {
748925e853cSFelipe Balbi 		irq_set_nested_thread(i, 0);
749d5bb1221SThomas Gleixner 		irq_set_chip_and_handler(i, NULL, NULL);
750925e853cSFelipe Balbi 	}
7512f2a7d5eSFelipe Balbi 
752a30d46c0SDavid Brownell 	return status;
753a30d46c0SDavid Brownell }
754a30d46c0SDavid Brownell 
755e8deb28cSBalaji T K int twl4030_exit_irq(void)
756a30d46c0SDavid Brownell {
757a30d46c0SDavid Brownell 	/* FIXME undo twl_init_irq() */
758a30d46c0SDavid Brownell 	if (twl4030_irq_base) {
759a30d46c0SDavid Brownell 		pr_err("twl4030: can't yet clean up IRQs?\n");
760a30d46c0SDavid Brownell 		return -ENOSYS;
761a30d46c0SDavid Brownell 	}
762a30d46c0SDavid Brownell 	return 0;
763a30d46c0SDavid Brownell }
7641920a61eSIlkka Koskinen 
765e8deb28cSBalaji T K int twl4030_init_chip_irq(const char *chip)
7661920a61eSIlkka Koskinen {
7671920a61eSIlkka Koskinen 	if (!strcmp(chip, "twl5031")) {
7681920a61eSIlkka Koskinen 		sih_modules = sih_modules_twl5031;
7691920a61eSIlkka Koskinen 		nr_sih_modules = ARRAY_SIZE(sih_modules_twl5031);
7701920a61eSIlkka Koskinen 	} else {
7711920a61eSIlkka Koskinen 		sih_modules = sih_modules_twl4030;
7721920a61eSIlkka Koskinen 		nr_sih_modules = ARRAY_SIZE(sih_modules_twl4030);
7731920a61eSIlkka Koskinen 	}
7741920a61eSIlkka Koskinen 
7751920a61eSIlkka Koskinen 	return 0;
7761920a61eSIlkka Koskinen }
777