127e34995SRabin Vincent /* 227e34995SRabin Vincent * Copyright (C) ST-Ericsson SA 2010 327e34995SRabin Vincent * 427e34995SRabin Vincent * License Terms: GNU General Public License, version 2 527e34995SRabin Vincent * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson 627e34995SRabin Vincent */ 727e34995SRabin Vincent 827e34995SRabin Vincent #ifndef __STMPE_H 927e34995SRabin Vincent #define __STMPE_H 1027e34995SRabin Vincent 111a6e4b74SViresh Kumar #include <linux/device.h> 121a6e4b74SViresh Kumar #include <linux/mfd/core.h> 131a6e4b74SViresh Kumar #include <linux/mfd/stmpe.h> 141a6e4b74SViresh Kumar #include <linux/printk.h> 151a6e4b74SViresh Kumar #include <linux/types.h> 161a6e4b74SViresh Kumar 171a6e4b74SViresh Kumar extern const struct dev_pm_ops stmpe_dev_pm_ops; 181a6e4b74SViresh Kumar 1927e34995SRabin Vincent #ifdef STMPE_DUMP_BYTES 2027e34995SRabin Vincent static inline void stmpe_dump_bytes(const char *str, const void *buf, 2127e34995SRabin Vincent size_t len) 2227e34995SRabin Vincent { 2327e34995SRabin Vincent print_hex_dump_bytes(str, DUMP_PREFIX_OFFSET, buf, len); 2427e34995SRabin Vincent } 2527e34995SRabin Vincent #else 2627e34995SRabin Vincent static inline void stmpe_dump_bytes(const char *str, const void *buf, 2727e34995SRabin Vincent size_t len) 2827e34995SRabin Vincent { 2927e34995SRabin Vincent } 3027e34995SRabin Vincent #endif 3127e34995SRabin Vincent 3227e34995SRabin Vincent /** 3327e34995SRabin Vincent * struct stmpe_variant_block - information about block 3427e34995SRabin Vincent * @cell: base mfd cell 3527e34995SRabin Vincent * @irq: interrupt number to be added to each IORESOURCE_IRQ 3627e34995SRabin Vincent * in the cell 3727e34995SRabin Vincent * @block: block id; used for identification with platform data and for 3827e34995SRabin Vincent * enable and altfunc callbacks 3927e34995SRabin Vincent */ 4027e34995SRabin Vincent struct stmpe_variant_block { 416bbb3c4cSGeert Uytterhoeven const struct mfd_cell *cell; 4227e34995SRabin Vincent int irq; 4327e34995SRabin Vincent enum stmpe_block block; 4427e34995SRabin Vincent }; 4527e34995SRabin Vincent 4627e34995SRabin Vincent /** 4727e34995SRabin Vincent * struct stmpe_variant_info - variant-specific information 4827e34995SRabin Vincent * @name: part name 4927e34995SRabin Vincent * @id_val: content of CHIPID register 5027e34995SRabin Vincent * @id_mask: bits valid in CHIPID register for comparison with id_val 5127e34995SRabin Vincent * @num_gpios: number of GPIOS 5227e34995SRabin Vincent * @af_bits: number of bits used to specify the alternate function 534dcaa6b6SOm Prakash * @regs: variant specific registers. 5427e34995SRabin Vincent * @blocks: list of blocks present on this device 5527e34995SRabin Vincent * @num_blocks: number of blocks present on this device 5627e34995SRabin Vincent * @num_irqs: number of internal IRQs available on this device 5727e34995SRabin Vincent * @enable: callback to enable the specified blocks. 5827e34995SRabin Vincent * Called with the I/O lock held. 5927e34995SRabin Vincent * @get_altfunc: callback to get the alternate function number for the 6027e34995SRabin Vincent * specific block 615981f4e6SSundar R Iyer * @enable_autosleep: callback to configure autosleep with specified timeout 6227e34995SRabin Vincent */ 6327e34995SRabin Vincent struct stmpe_variant_info { 6427e34995SRabin Vincent const char *name; 6527e34995SRabin Vincent u16 id_val; 6627e34995SRabin Vincent u16 id_mask; 6727e34995SRabin Vincent int num_gpios; 6827e34995SRabin Vincent int af_bits; 6927e34995SRabin Vincent const u8 *regs; 7027e34995SRabin Vincent struct stmpe_variant_block *blocks; 7127e34995SRabin Vincent int num_blocks; 7227e34995SRabin Vincent int num_irqs; 7327e34995SRabin Vincent int (*enable)(struct stmpe *stmpe, unsigned int blocks, bool enable); 7427e34995SRabin Vincent int (*get_altfunc)(struct stmpe *stmpe, enum stmpe_block block); 755981f4e6SSundar R Iyer int (*enable_autosleep)(struct stmpe *stmpe, int autosleep_timeout); 7627e34995SRabin Vincent }; 7727e34995SRabin Vincent 781a6e4b74SViresh Kumar /** 791a6e4b74SViresh Kumar * struct stmpe_client_info - i2c or spi specific routines/info 801a6e4b74SViresh Kumar * @data: client specific data 811a6e4b74SViresh Kumar * @read_byte: read single byte 821a6e4b74SViresh Kumar * @write_byte: write single byte 831a6e4b74SViresh Kumar * @read_block: read block or multiple bytes 841a6e4b74SViresh Kumar * @write_block: write block or multiple bytes 851a6e4b74SViresh Kumar * @init: client init routine, called during probe 861a6e4b74SViresh Kumar */ 871a6e4b74SViresh Kumar struct stmpe_client_info { 881a6e4b74SViresh Kumar void *data; 891a6e4b74SViresh Kumar int irq; 901a6e4b74SViresh Kumar void *client; 911a6e4b74SViresh Kumar struct device *dev; 921a6e4b74SViresh Kumar int (*read_byte)(struct stmpe *stmpe, u8 reg); 931a6e4b74SViresh Kumar int (*write_byte)(struct stmpe *stmpe, u8 reg, u8 val); 941a6e4b74SViresh Kumar int (*read_block)(struct stmpe *stmpe, u8 reg, u8 len, u8 *values); 951a6e4b74SViresh Kumar int (*write_block)(struct stmpe *stmpe, u8 reg, u8 len, 961a6e4b74SViresh Kumar const u8 *values); 971a6e4b74SViresh Kumar void (*init)(struct stmpe *stmpe); 981a6e4b74SViresh Kumar }; 991a6e4b74SViresh Kumar 100*c00572bcSLee Jones int stmpe_probe(struct stmpe_client_info *ci, enum stmpe_partnum partnum); 1011a6e4b74SViresh Kumar int stmpe_remove(struct stmpe *stmpe); 1021a6e4b74SViresh Kumar 10327e34995SRabin Vincent #define STMPE_ICR_LSB_HIGH (1 << 2) 10427e34995SRabin Vincent #define STMPE_ICR_LSB_EDGE (1 << 1) 10527e34995SRabin Vincent #define STMPE_ICR_LSB_GIM (1 << 0) 10627e34995SRabin Vincent 10727e34995SRabin Vincent /* 1087f7f4ea1SViresh Kumar * STMPE801 1097f7f4ea1SViresh Kumar */ 1107f7f4ea1SViresh Kumar #define STMPE801_ID 0x0108 1117f7f4ea1SViresh Kumar #define STMPE801_NR_INTERNAL_IRQS 1 1127f7f4ea1SViresh Kumar 1137f7f4ea1SViresh Kumar #define STMPE801_REG_CHIP_ID 0x00 1147f7f4ea1SViresh Kumar #define STMPE801_REG_VERSION_ID 0x02 1157f7f4ea1SViresh Kumar #define STMPE801_REG_SYS_CTRL 0x04 1167f7f4ea1SViresh Kumar #define STMPE801_REG_GPIO_INT_EN 0x08 1177f7f4ea1SViresh Kumar #define STMPE801_REG_GPIO_INT_STA 0x09 1187f7f4ea1SViresh Kumar #define STMPE801_REG_GPIO_MP_STA 0x10 1197f7f4ea1SViresh Kumar #define STMPE801_REG_GPIO_SET_PIN 0x11 1207f7f4ea1SViresh Kumar #define STMPE801_REG_GPIO_DIR 0x12 1217f7f4ea1SViresh Kumar 1227f7f4ea1SViresh Kumar #define STMPE801_REG_SYS_CTRL_RESET (1 << 7) 1237f7f4ea1SViresh Kumar #define STMPE801_REG_SYS_CTRL_INT_EN (1 << 2) 1247f7f4ea1SViresh Kumar #define STMPE801_REG_SYS_CTRL_INT_HI (1 << 0) 1257f7f4ea1SViresh Kumar 1267f7f4ea1SViresh Kumar /* 12727e34995SRabin Vincent * STMPE811 12827e34995SRabin Vincent */ 12927e34995SRabin Vincent 13027e34995SRabin Vincent #define STMPE811_IRQ_TOUCH_DET 0 13127e34995SRabin Vincent #define STMPE811_IRQ_FIFO_TH 1 13227e34995SRabin Vincent #define STMPE811_IRQ_FIFO_OFLOW 2 13327e34995SRabin Vincent #define STMPE811_IRQ_FIFO_FULL 3 13427e34995SRabin Vincent #define STMPE811_IRQ_FIFO_EMPTY 4 13527e34995SRabin Vincent #define STMPE811_IRQ_TEMP_SENS 5 13627e34995SRabin Vincent #define STMPE811_IRQ_ADC 6 13727e34995SRabin Vincent #define STMPE811_IRQ_GPIOC 7 13827e34995SRabin Vincent #define STMPE811_NR_INTERNAL_IRQS 8 13927e34995SRabin Vincent 14027e34995SRabin Vincent #define STMPE811_REG_CHIP_ID 0x00 14127e34995SRabin Vincent #define STMPE811_REG_SYS_CTRL2 0x04 142e789995dSViresh Kumar #define STMPE811_REG_SPI_CFG 0x08 14327e34995SRabin Vincent #define STMPE811_REG_INT_CTRL 0x09 14427e34995SRabin Vincent #define STMPE811_REG_INT_EN 0x0A 14527e34995SRabin Vincent #define STMPE811_REG_INT_STA 0x0B 14627e34995SRabin Vincent #define STMPE811_REG_GPIO_INT_EN 0x0C 14727e34995SRabin Vincent #define STMPE811_REG_GPIO_INT_STA 0x0D 14827e34995SRabin Vincent #define STMPE811_REG_GPIO_SET_PIN 0x10 14927e34995SRabin Vincent #define STMPE811_REG_GPIO_CLR_PIN 0x11 15027e34995SRabin Vincent #define STMPE811_REG_GPIO_MP_STA 0x12 15127e34995SRabin Vincent #define STMPE811_REG_GPIO_DIR 0x13 15227e34995SRabin Vincent #define STMPE811_REG_GPIO_ED 0x14 15327e34995SRabin Vincent #define STMPE811_REG_GPIO_RE 0x15 15427e34995SRabin Vincent #define STMPE811_REG_GPIO_FE 0x16 15527e34995SRabin Vincent #define STMPE811_REG_GPIO_AF 0x17 15627e34995SRabin Vincent 15727e34995SRabin Vincent #define STMPE811_SYS_CTRL2_ADC_OFF (1 << 0) 15827e34995SRabin Vincent #define STMPE811_SYS_CTRL2_TSC_OFF (1 << 1) 15927e34995SRabin Vincent #define STMPE811_SYS_CTRL2_GPIO_OFF (1 << 2) 16027e34995SRabin Vincent #define STMPE811_SYS_CTRL2_TS_OFF (1 << 3) 16127e34995SRabin Vincent 16227e34995SRabin Vincent /* 16327e34995SRabin Vincent * STMPE1601 16427e34995SRabin Vincent */ 16527e34995SRabin Vincent 16627e34995SRabin Vincent #define STMPE1601_IRQ_GPIOC 8 16727e34995SRabin Vincent #define STMPE1601_IRQ_PWM3 7 16827e34995SRabin Vincent #define STMPE1601_IRQ_PWM2 6 16927e34995SRabin Vincent #define STMPE1601_IRQ_PWM1 5 17027e34995SRabin Vincent #define STMPE1601_IRQ_PWM0 4 17127e34995SRabin Vincent #define STMPE1601_IRQ_KEYPAD_OVER 2 17227e34995SRabin Vincent #define STMPE1601_IRQ_KEYPAD 1 17327e34995SRabin Vincent #define STMPE1601_IRQ_WAKEUP 0 17427e34995SRabin Vincent #define STMPE1601_NR_INTERNAL_IRQS 9 17527e34995SRabin Vincent 17627e34995SRabin Vincent #define STMPE1601_REG_SYS_CTRL 0x02 1775981f4e6SSundar R Iyer #define STMPE1601_REG_SYS_CTRL2 0x03 17827e34995SRabin Vincent #define STMPE1601_REG_ICR_LSB 0x11 17927e34995SRabin Vincent #define STMPE1601_REG_IER_LSB 0x13 18027e34995SRabin Vincent #define STMPE1601_REG_ISR_MSB 0x14 18127e34995SRabin Vincent #define STMPE1601_REG_CHIP_ID 0x80 18227e34995SRabin Vincent #define STMPE1601_REG_INT_EN_GPIO_MASK_LSB 0x17 18327e34995SRabin Vincent #define STMPE1601_REG_INT_STA_GPIO_MSB 0x18 18427e34995SRabin Vincent #define STMPE1601_REG_GPIO_MP_LSB 0x87 18527e34995SRabin Vincent #define STMPE1601_REG_GPIO_SET_LSB 0x83 18627e34995SRabin Vincent #define STMPE1601_REG_GPIO_CLR_LSB 0x85 18727e34995SRabin Vincent #define STMPE1601_REG_GPIO_SET_DIR_LSB 0x89 18827e34995SRabin Vincent #define STMPE1601_REG_GPIO_ED_MSB 0x8A 18927e34995SRabin Vincent #define STMPE1601_REG_GPIO_RE_LSB 0x8D 19027e34995SRabin Vincent #define STMPE1601_REG_GPIO_FE_LSB 0x8F 19127e34995SRabin Vincent #define STMPE1601_REG_GPIO_AF_U_MSB 0x92 19227e34995SRabin Vincent 19327e34995SRabin Vincent #define STMPE1601_SYS_CTRL_ENABLE_GPIO (1 << 3) 19427e34995SRabin Vincent #define STMPE1601_SYS_CTRL_ENABLE_KPC (1 << 1) 195b69d2ad6SLinus Walleij #define STMPE1601_SYS_CTRL_ENABLE_SPWM (1 << 0) 19627e34995SRabin Vincent 1975981f4e6SSundar R Iyer /* The 1601/2403 share the same masks */ 1985981f4e6SSundar R Iyer #define STMPE1601_AUTOSLEEP_TIMEOUT_MASK (0x7) 1995981f4e6SSundar R Iyer #define STPME1601_AUTOSLEEP_ENABLE (1 << 3) 2005981f4e6SSundar R Iyer 20127e34995SRabin Vincent /* 202230f13a5SJean-Nicolas Graux * STMPE1801 203230f13a5SJean-Nicolas Graux */ 204230f13a5SJean-Nicolas Graux #define STMPE1801_ID 0xc110 205230f13a5SJean-Nicolas Graux #define STMPE1801_NR_INTERNAL_IRQS 5 206230f13a5SJean-Nicolas Graux #define STMPE1801_IRQ_KEYPAD_COMBI 4 207230f13a5SJean-Nicolas Graux #define STMPE1801_IRQ_GPIOC 3 208230f13a5SJean-Nicolas Graux #define STMPE1801_IRQ_KEYPAD_OVER 2 209230f13a5SJean-Nicolas Graux #define STMPE1801_IRQ_KEYPAD 1 210230f13a5SJean-Nicolas Graux #define STMPE1801_IRQ_WAKEUP 0 211230f13a5SJean-Nicolas Graux 212230f13a5SJean-Nicolas Graux #define STMPE1801_REG_CHIP_ID 0x00 213230f13a5SJean-Nicolas Graux #define STMPE1801_REG_SYS_CTRL 0x02 214230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_CTRL_LOW 0x04 215230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_EN_MASK_LOW 0x06 216230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_STA_LOW 0x08 217230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_EN_GPIO_MASK_LOW 0x0A 218230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_EN_GPIO_MASK_MID 0x0B 219230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_EN_GPIO_MASK_HIGH 0x0C 220230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_STA_GPIO_LOW 0x0D 221230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_STA_GPIO_MID 0x0E 222230f13a5SJean-Nicolas Graux #define STMPE1801_REG_INT_STA_GPIO_HIGH 0x0F 223230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_LOW 0x10 224230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_MID 0x11 225230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_HIGH 0x12 226230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_CLR_LOW 0x13 227230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_CLR_MID 0x14 228230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_CLR_HIGH 0x15 229230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_MP_LOW 0x16 230230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_MP_MID 0x17 231230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_MP_HIGH 0x18 232230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_DIR_LOW 0x19 233230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_DIR_MID 0x1A 234230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_SET_DIR_HIGH 0x1B 235230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_RE_LOW 0x1C 236230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_RE_MID 0x1D 237230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_RE_HIGH 0x1E 238230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_FE_LOW 0x1F 239230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_FE_MID 0x20 240230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_FE_HIGH 0x21 241230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_PULL_UP_LOW 0x22 242230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_PULL_UP_MID 0x23 243230f13a5SJean-Nicolas Graux #define STMPE1801_REG_GPIO_PULL_UP_HIGH 0x24 244230f13a5SJean-Nicolas Graux 245230f13a5SJean-Nicolas Graux #define STMPE1801_MSK_SYS_CTRL_RESET (1 << 7) 246230f13a5SJean-Nicolas Graux 247230f13a5SJean-Nicolas Graux #define STMPE1801_MSK_INT_EN_KPC (1 << 1) 248230f13a5SJean-Nicolas Graux #define STMPE1801_MSK_INT_EN_GPIO (1 << 3) 249230f13a5SJean-Nicolas Graux 250230f13a5SJean-Nicolas Graux /* 25127e34995SRabin Vincent * STMPE24xx 25227e34995SRabin Vincent */ 25327e34995SRabin Vincent 25427e34995SRabin Vincent #define STMPE24XX_IRQ_GPIOC 8 25527e34995SRabin Vincent #define STMPE24XX_IRQ_PWM2 7 25627e34995SRabin Vincent #define STMPE24XX_IRQ_PWM1 6 25727e34995SRabin Vincent #define STMPE24XX_IRQ_PWM0 5 25827e34995SRabin Vincent #define STMPE24XX_IRQ_ROT_OVER 4 25927e34995SRabin Vincent #define STMPE24XX_IRQ_ROT 3 26027e34995SRabin Vincent #define STMPE24XX_IRQ_KEYPAD_OVER 2 26127e34995SRabin Vincent #define STMPE24XX_IRQ_KEYPAD 1 26227e34995SRabin Vincent #define STMPE24XX_IRQ_WAKEUP 0 26327e34995SRabin Vincent #define STMPE24XX_NR_INTERNAL_IRQS 9 26427e34995SRabin Vincent 26527e34995SRabin Vincent #define STMPE24XX_REG_SYS_CTRL 0x02 26627e34995SRabin Vincent #define STMPE24XX_REG_ICR_LSB 0x11 26727e34995SRabin Vincent #define STMPE24XX_REG_IER_LSB 0x13 26827e34995SRabin Vincent #define STMPE24XX_REG_ISR_MSB 0x14 26927e34995SRabin Vincent #define STMPE24XX_REG_CHIP_ID 0x80 27027e34995SRabin Vincent #define STMPE24XX_REG_IEGPIOR_LSB 0x18 27127e34995SRabin Vincent #define STMPE24XX_REG_ISGPIOR_MSB 0x19 27227e34995SRabin Vincent #define STMPE24XX_REG_GPMR_LSB 0xA5 27327e34995SRabin Vincent #define STMPE24XX_REG_GPSR_LSB 0x85 27427e34995SRabin Vincent #define STMPE24XX_REG_GPCR_LSB 0x88 27527e34995SRabin Vincent #define STMPE24XX_REG_GPDR_LSB 0x8B 27627e34995SRabin Vincent #define STMPE24XX_REG_GPEDR_MSB 0x8C 27727e34995SRabin Vincent #define STMPE24XX_REG_GPRER_LSB 0x91 27827e34995SRabin Vincent #define STMPE24XX_REG_GPFER_LSB 0x94 27927e34995SRabin Vincent #define STMPE24XX_REG_GPAFR_U_MSB 0x9B 28027e34995SRabin Vincent 28127e34995SRabin Vincent #define STMPE24XX_SYS_CTRL_ENABLE_GPIO (1 << 3) 28227e34995SRabin Vincent #define STMPE24XX_SYSCON_ENABLE_PWM (1 << 2) 28327e34995SRabin Vincent #define STMPE24XX_SYS_CTRL_ENABLE_KPC (1 << 1) 28427e34995SRabin Vincent #define STMPE24XX_SYSCON_ENABLE_ROT (1 << 0) 28527e34995SRabin Vincent 28627e34995SRabin Vincent #endif 287