14b45efe8SAndy Shevchenko /* 24b45efe8SAndy Shevchenko * Intel Sunrisepoint LPSS core support. 34b45efe8SAndy Shevchenko * 44b45efe8SAndy Shevchenko * Copyright (C) 2015, Intel Corporation 54b45efe8SAndy Shevchenko * 64b45efe8SAndy Shevchenko * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com> 74b45efe8SAndy Shevchenko * Mika Westerberg <mika.westerberg@linux.intel.com> 84b45efe8SAndy Shevchenko * Heikki Krogerus <heikki.krogerus@linux.intel.com> 94b45efe8SAndy Shevchenko * Jarkko Nikula <jarkko.nikula@linux.intel.com> 104b45efe8SAndy Shevchenko * 114b45efe8SAndy Shevchenko * This program is free software; you can redistribute it and/or modify 124b45efe8SAndy Shevchenko * it under the terms of the GNU General Public License version 2 as 134b45efe8SAndy Shevchenko * published by the Free Software Foundation. 144b45efe8SAndy Shevchenko */ 154b45efe8SAndy Shevchenko 164b45efe8SAndy Shevchenko #include <linux/clk.h> 174b45efe8SAndy Shevchenko #include <linux/clkdev.h> 184b45efe8SAndy Shevchenko #include <linux/clk-provider.h> 194b45efe8SAndy Shevchenko #include <linux/debugfs.h> 204b45efe8SAndy Shevchenko #include <linux/idr.h> 214b45efe8SAndy Shevchenko #include <linux/ioport.h> 224b45efe8SAndy Shevchenko #include <linux/kernel.h> 234b45efe8SAndy Shevchenko #include <linux/module.h> 244b45efe8SAndy Shevchenko #include <linux/mfd/core.h> 254b45efe8SAndy Shevchenko #include <linux/pm_qos.h> 264b45efe8SAndy Shevchenko #include <linux/pm_runtime.h> 27e15ad215SMika Westerberg #include <linux/property.h> 284b45efe8SAndy Shevchenko #include <linux/seq_file.h> 299cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h> 30689d4453SAndy Shevchenko 314b45efe8SAndy Shevchenko #include "intel-lpss.h" 324b45efe8SAndy Shevchenko 334b45efe8SAndy Shevchenko #define LPSS_DEV_OFFSET 0x000 344b45efe8SAndy Shevchenko #define LPSS_DEV_SIZE 0x200 354b45efe8SAndy Shevchenko #define LPSS_PRIV_OFFSET 0x200 364b45efe8SAndy Shevchenko #define LPSS_PRIV_SIZE 0x100 374b45efe8SAndy Shevchenko #define LPSS_IDMA64_OFFSET 0x800 384b45efe8SAndy Shevchenko #define LPSS_IDMA64_SIZE 0x800 394b45efe8SAndy Shevchenko 404b45efe8SAndy Shevchenko /* Offsets from lpss->priv */ 414b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS 0x04 424b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS_FUNC BIT(2) 434b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS_IDMA 0x3 444b45efe8SAndy Shevchenko 454b45efe8SAndy Shevchenko #define LPSS_PRIV_ACTIVELTR 0x10 464b45efe8SAndy Shevchenko #define LPSS_PRIV_IDLELTR 0x14 474b45efe8SAndy Shevchenko 484b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_REQ BIT(15) 494b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_MASK 0xc00 504b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_1US 0x800 514b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_32US 0xc00 524b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_VALUE_MASK 0x3ff 534b45efe8SAndy Shevchenko 544b45efe8SAndy Shevchenko #define LPSS_PRIV_SSP_REG 0x20 554b45efe8SAndy Shevchenko #define LPSS_PRIV_SSP_REG_DIS_DMA_FIN BIT(0) 564b45efe8SAndy Shevchenko 57689d4453SAndy Shevchenko #define LPSS_PRIV_REMAP_ADDR 0x40 584b45efe8SAndy Shevchenko 594b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS 0xfc 604b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_NO_IDMA BIT(8) 614b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_TYPE_SHIFT 4 624b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_TYPE_MASK (0xf << LPSS_PRIV_CAPS_TYPE_SHIFT) 634b45efe8SAndy Shevchenko 644b45efe8SAndy Shevchenko /* This matches the type field in CAPS register */ 654b45efe8SAndy Shevchenko enum intel_lpss_dev_type { 664b45efe8SAndy Shevchenko LPSS_DEV_I2C = 0, 674b45efe8SAndy Shevchenko LPSS_DEV_UART, 684b45efe8SAndy Shevchenko LPSS_DEV_SPI, 694b45efe8SAndy Shevchenko }; 704b45efe8SAndy Shevchenko 714b45efe8SAndy Shevchenko struct intel_lpss { 724b45efe8SAndy Shevchenko const struct intel_lpss_platform_info *info; 734b45efe8SAndy Shevchenko enum intel_lpss_dev_type type; 744b45efe8SAndy Shevchenko struct clk *clk; 754b45efe8SAndy Shevchenko struct clk_lookup *clock; 76e15ad215SMika Westerberg struct mfd_cell *cell; 774b45efe8SAndy Shevchenko struct device *dev; 784b45efe8SAndy Shevchenko void __iomem *priv; 794b45efe8SAndy Shevchenko int devid; 804b45efe8SAndy Shevchenko u32 caps; 814b45efe8SAndy Shevchenko u32 active_ltr; 824b45efe8SAndy Shevchenko u32 idle_ltr; 834b45efe8SAndy Shevchenko struct dentry *debugfs; 844b45efe8SAndy Shevchenko }; 854b45efe8SAndy Shevchenko 864b45efe8SAndy Shevchenko static const struct resource intel_lpss_dev_resources[] = { 874b45efe8SAndy Shevchenko DEFINE_RES_MEM_NAMED(LPSS_DEV_OFFSET, LPSS_DEV_SIZE, "lpss_dev"), 884b45efe8SAndy Shevchenko DEFINE_RES_MEM_NAMED(LPSS_PRIV_OFFSET, LPSS_PRIV_SIZE, "lpss_priv"), 894b45efe8SAndy Shevchenko DEFINE_RES_IRQ(0), 904b45efe8SAndy Shevchenko }; 914b45efe8SAndy Shevchenko 924b45efe8SAndy Shevchenko static const struct resource intel_lpss_idma64_resources[] = { 934b45efe8SAndy Shevchenko DEFINE_RES_MEM(LPSS_IDMA64_OFFSET, LPSS_IDMA64_SIZE), 944b45efe8SAndy Shevchenko DEFINE_RES_IRQ(0), 954b45efe8SAndy Shevchenko }; 964b45efe8SAndy Shevchenko 974b45efe8SAndy Shevchenko #define LPSS_IDMA64_DRIVER_NAME "idma64" 984b45efe8SAndy Shevchenko 994b45efe8SAndy Shevchenko /* 1004b45efe8SAndy Shevchenko * Cells needs to be ordered so that the iDMA is created first. This is 1014b45efe8SAndy Shevchenko * because we need to be sure the DMA is available when the host controller 1024b45efe8SAndy Shevchenko * driver is probed. 1034b45efe8SAndy Shevchenko */ 1044b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_idma64_cell = { 1054b45efe8SAndy Shevchenko .name = LPSS_IDMA64_DRIVER_NAME, 1064b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_idma64_resources), 1074b45efe8SAndy Shevchenko .resources = intel_lpss_idma64_resources, 1084b45efe8SAndy Shevchenko }; 1094b45efe8SAndy Shevchenko 1104b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_i2c_cell = { 1114b45efe8SAndy Shevchenko .name = "i2c_designware", 1124b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1134b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1144b45efe8SAndy Shevchenko }; 1154b45efe8SAndy Shevchenko 1164b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_uart_cell = { 1174b45efe8SAndy Shevchenko .name = "dw-apb-uart", 1184b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1194b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1204b45efe8SAndy Shevchenko }; 1214b45efe8SAndy Shevchenko 1224b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_spi_cell = { 1234b45efe8SAndy Shevchenko .name = "pxa2xx-spi", 1244b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1254b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1264b45efe8SAndy Shevchenko }; 1274b45efe8SAndy Shevchenko 1284b45efe8SAndy Shevchenko static DEFINE_IDA(intel_lpss_devid_ida); 1294b45efe8SAndy Shevchenko static struct dentry *intel_lpss_debugfs; 1304b45efe8SAndy Shevchenko 1314b45efe8SAndy Shevchenko static int intel_lpss_request_dma_module(const char *name) 1324b45efe8SAndy Shevchenko { 1334b45efe8SAndy Shevchenko static bool intel_lpss_dma_requested; 1344b45efe8SAndy Shevchenko 1354b45efe8SAndy Shevchenko if (intel_lpss_dma_requested) 1364b45efe8SAndy Shevchenko return 0; 1374b45efe8SAndy Shevchenko 1384b45efe8SAndy Shevchenko intel_lpss_dma_requested = true; 1394b45efe8SAndy Shevchenko return request_module("%s", name); 1404b45efe8SAndy Shevchenko } 1414b45efe8SAndy Shevchenko 1424b45efe8SAndy Shevchenko static void intel_lpss_cache_ltr(struct intel_lpss *lpss) 1434b45efe8SAndy Shevchenko { 1444b45efe8SAndy Shevchenko lpss->active_ltr = readl(lpss->priv + LPSS_PRIV_ACTIVELTR); 1454b45efe8SAndy Shevchenko lpss->idle_ltr = readl(lpss->priv + LPSS_PRIV_IDLELTR); 1464b45efe8SAndy Shevchenko } 1474b45efe8SAndy Shevchenko 1484b45efe8SAndy Shevchenko static int intel_lpss_debugfs_add(struct intel_lpss *lpss) 1494b45efe8SAndy Shevchenko { 1504b45efe8SAndy Shevchenko struct dentry *dir; 1514b45efe8SAndy Shevchenko 1524b45efe8SAndy Shevchenko dir = debugfs_create_dir(dev_name(lpss->dev), intel_lpss_debugfs); 1534b45efe8SAndy Shevchenko if (IS_ERR(dir)) 1544b45efe8SAndy Shevchenko return PTR_ERR(dir); 1554b45efe8SAndy Shevchenko 1564b45efe8SAndy Shevchenko /* Cache the values into lpss structure */ 1574b45efe8SAndy Shevchenko intel_lpss_cache_ltr(lpss); 1584b45efe8SAndy Shevchenko 1594b45efe8SAndy Shevchenko debugfs_create_x32("capabilities", S_IRUGO, dir, &lpss->caps); 1604b45efe8SAndy Shevchenko debugfs_create_x32("active_ltr", S_IRUGO, dir, &lpss->active_ltr); 1614b45efe8SAndy Shevchenko debugfs_create_x32("idle_ltr", S_IRUGO, dir, &lpss->idle_ltr); 1624b45efe8SAndy Shevchenko 1634b45efe8SAndy Shevchenko lpss->debugfs = dir; 1644b45efe8SAndy Shevchenko return 0; 1654b45efe8SAndy Shevchenko } 1664b45efe8SAndy Shevchenko 1674b45efe8SAndy Shevchenko static void intel_lpss_debugfs_remove(struct intel_lpss *lpss) 1684b45efe8SAndy Shevchenko { 1694b45efe8SAndy Shevchenko debugfs_remove_recursive(lpss->debugfs); 1704b45efe8SAndy Shevchenko } 1714b45efe8SAndy Shevchenko 1724b45efe8SAndy Shevchenko static void intel_lpss_ltr_set(struct device *dev, s32 val) 1734b45efe8SAndy Shevchenko { 1744b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 1754b45efe8SAndy Shevchenko u32 ltr; 1764b45efe8SAndy Shevchenko 1774b45efe8SAndy Shevchenko /* 1784b45efe8SAndy Shevchenko * Program latency tolerance (LTR) accordingly what has been asked 1794b45efe8SAndy Shevchenko * by the PM QoS layer or disable it in case we were passed 1804b45efe8SAndy Shevchenko * negative value or PM_QOS_LATENCY_ANY. 1814b45efe8SAndy Shevchenko */ 1824b45efe8SAndy Shevchenko ltr = readl(lpss->priv + LPSS_PRIV_ACTIVELTR); 1834b45efe8SAndy Shevchenko 1844b45efe8SAndy Shevchenko if (val == PM_QOS_LATENCY_ANY || val < 0) { 1854b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_REQ; 1864b45efe8SAndy Shevchenko } else { 1874b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_REQ; 1884b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_SCALE_MASK; 1894b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_VALUE_MASK; 1904b45efe8SAndy Shevchenko 1914b45efe8SAndy Shevchenko if (val > LPSS_PRIV_LTR_VALUE_MASK) 1924b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_SCALE_32US | val >> 5; 1934b45efe8SAndy Shevchenko else 1944b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_SCALE_1US | val; 1954b45efe8SAndy Shevchenko } 1964b45efe8SAndy Shevchenko 1974b45efe8SAndy Shevchenko if (ltr == lpss->active_ltr) 1984b45efe8SAndy Shevchenko return; 1994b45efe8SAndy Shevchenko 2004b45efe8SAndy Shevchenko writel(ltr, lpss->priv + LPSS_PRIV_ACTIVELTR); 2014b45efe8SAndy Shevchenko writel(ltr, lpss->priv + LPSS_PRIV_IDLELTR); 2024b45efe8SAndy Shevchenko 2034b45efe8SAndy Shevchenko /* Cache the values into lpss structure */ 2044b45efe8SAndy Shevchenko intel_lpss_cache_ltr(lpss); 2054b45efe8SAndy Shevchenko } 2064b45efe8SAndy Shevchenko 2074b45efe8SAndy Shevchenko static void intel_lpss_ltr_expose(struct intel_lpss *lpss) 2084b45efe8SAndy Shevchenko { 2094b45efe8SAndy Shevchenko lpss->dev->power.set_latency_tolerance = intel_lpss_ltr_set; 2104b45efe8SAndy Shevchenko dev_pm_qos_expose_latency_tolerance(lpss->dev); 2114b45efe8SAndy Shevchenko } 2124b45efe8SAndy Shevchenko 2134b45efe8SAndy Shevchenko static void intel_lpss_ltr_hide(struct intel_lpss *lpss) 2144b45efe8SAndy Shevchenko { 2154b45efe8SAndy Shevchenko dev_pm_qos_hide_latency_tolerance(lpss->dev); 2164b45efe8SAndy Shevchenko lpss->dev->power.set_latency_tolerance = NULL; 2174b45efe8SAndy Shevchenko } 2184b45efe8SAndy Shevchenko 2194b45efe8SAndy Shevchenko static int intel_lpss_assign_devs(struct intel_lpss *lpss) 2204b45efe8SAndy Shevchenko { 221e15ad215SMika Westerberg const struct mfd_cell *cell; 2224b45efe8SAndy Shevchenko unsigned int type; 2234b45efe8SAndy Shevchenko 2244b45efe8SAndy Shevchenko type = lpss->caps & LPSS_PRIV_CAPS_TYPE_MASK; 2254b45efe8SAndy Shevchenko type >>= LPSS_PRIV_CAPS_TYPE_SHIFT; 2264b45efe8SAndy Shevchenko 2274b45efe8SAndy Shevchenko switch (type) { 2284b45efe8SAndy Shevchenko case LPSS_DEV_I2C: 229e15ad215SMika Westerberg cell = &intel_lpss_i2c_cell; 2304b45efe8SAndy Shevchenko break; 2314b45efe8SAndy Shevchenko case LPSS_DEV_UART: 232e15ad215SMika Westerberg cell = &intel_lpss_uart_cell; 2334b45efe8SAndy Shevchenko break; 2344b45efe8SAndy Shevchenko case LPSS_DEV_SPI: 235e15ad215SMika Westerberg cell = &intel_lpss_spi_cell; 2364b45efe8SAndy Shevchenko break; 2374b45efe8SAndy Shevchenko default: 2384b45efe8SAndy Shevchenko return -ENODEV; 2394b45efe8SAndy Shevchenko } 2404b45efe8SAndy Shevchenko 241e15ad215SMika Westerberg lpss->cell = devm_kmemdup(lpss->dev, cell, sizeof(*cell), GFP_KERNEL); 242e15ad215SMika Westerberg if (!lpss->cell) 243e15ad215SMika Westerberg return -ENOMEM; 244e15ad215SMika Westerberg 2454b45efe8SAndy Shevchenko lpss->type = type; 2464b45efe8SAndy Shevchenko 2474b45efe8SAndy Shevchenko return 0; 2484b45efe8SAndy Shevchenko } 2494b45efe8SAndy Shevchenko 2504b45efe8SAndy Shevchenko static bool intel_lpss_has_idma(const struct intel_lpss *lpss) 2514b45efe8SAndy Shevchenko { 2524b45efe8SAndy Shevchenko return (lpss->caps & LPSS_PRIV_CAPS_NO_IDMA) == 0; 2534b45efe8SAndy Shevchenko } 2544b45efe8SAndy Shevchenko 2554b45efe8SAndy Shevchenko static void intel_lpss_set_remap_addr(const struct intel_lpss *lpss) 2564b45efe8SAndy Shevchenko { 2574b45efe8SAndy Shevchenko resource_size_t addr = lpss->info->mem->start; 2584b45efe8SAndy Shevchenko 259689d4453SAndy Shevchenko lo_hi_writeq(addr, lpss->priv + LPSS_PRIV_REMAP_ADDR); 2604b45efe8SAndy Shevchenko } 2614b45efe8SAndy Shevchenko 2624b45efe8SAndy Shevchenko static void intel_lpss_deassert_reset(const struct intel_lpss *lpss) 2634b45efe8SAndy Shevchenko { 2644b45efe8SAndy Shevchenko u32 value = LPSS_PRIV_RESETS_FUNC | LPSS_PRIV_RESETS_IDMA; 2654b45efe8SAndy Shevchenko 2664b45efe8SAndy Shevchenko /* Bring out the device from reset */ 2674b45efe8SAndy Shevchenko writel(value, lpss->priv + LPSS_PRIV_RESETS); 2684b45efe8SAndy Shevchenko } 2694b45efe8SAndy Shevchenko 2704b45efe8SAndy Shevchenko static void intel_lpss_init_dev(const struct intel_lpss *lpss) 2714b45efe8SAndy Shevchenko { 2724b45efe8SAndy Shevchenko u32 value = LPSS_PRIV_SSP_REG_DIS_DMA_FIN; 2734b45efe8SAndy Shevchenko 2744b45efe8SAndy Shevchenko intel_lpss_deassert_reset(lpss); 2754b45efe8SAndy Shevchenko 2764b45efe8SAndy Shevchenko if (!intel_lpss_has_idma(lpss)) 2774b45efe8SAndy Shevchenko return; 2784b45efe8SAndy Shevchenko 2794b45efe8SAndy Shevchenko intel_lpss_set_remap_addr(lpss); 2804b45efe8SAndy Shevchenko 2814b45efe8SAndy Shevchenko /* Make sure that SPI multiblock DMA transfers are re-enabled */ 2824b45efe8SAndy Shevchenko if (lpss->type == LPSS_DEV_SPI) 2834b45efe8SAndy Shevchenko writel(value, lpss->priv + LPSS_PRIV_SSP_REG); 2844b45efe8SAndy Shevchenko } 2854b45efe8SAndy Shevchenko 2864b45efe8SAndy Shevchenko static void intel_lpss_unregister_clock_tree(struct clk *clk) 2874b45efe8SAndy Shevchenko { 2884b45efe8SAndy Shevchenko struct clk *parent; 2894b45efe8SAndy Shevchenko 2904b45efe8SAndy Shevchenko while (clk) { 2914b45efe8SAndy Shevchenko parent = clk_get_parent(clk); 2924b45efe8SAndy Shevchenko clk_unregister(clk); 2934b45efe8SAndy Shevchenko clk = parent; 2944b45efe8SAndy Shevchenko } 2954b45efe8SAndy Shevchenko } 2964b45efe8SAndy Shevchenko 2974b45efe8SAndy Shevchenko static int intel_lpss_register_clock_divider(struct intel_lpss *lpss, 2984b45efe8SAndy Shevchenko const char *devname, 2994b45efe8SAndy Shevchenko struct clk **clk) 3004b45efe8SAndy Shevchenko { 3014b45efe8SAndy Shevchenko char name[32]; 3024b45efe8SAndy Shevchenko struct clk *tmp = *clk; 3034b45efe8SAndy Shevchenko 3044b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-enable", devname); 3054b45efe8SAndy Shevchenko tmp = clk_register_gate(NULL, name, __clk_get_name(tmp), 0, 3064b45efe8SAndy Shevchenko lpss->priv, 0, 0, NULL); 3074b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3084b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3094b45efe8SAndy Shevchenko 3104b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-div", devname); 3114b45efe8SAndy Shevchenko tmp = clk_register_fractional_divider(NULL, name, __clk_get_name(tmp), 3124b45efe8SAndy Shevchenko 0, lpss->priv, 1, 15, 16, 15, 0, 3134b45efe8SAndy Shevchenko NULL); 3144b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3154b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3164b45efe8SAndy Shevchenko *clk = tmp; 3174b45efe8SAndy Shevchenko 3184b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-update", devname); 3194b45efe8SAndy Shevchenko tmp = clk_register_gate(NULL, name, __clk_get_name(tmp), 3204b45efe8SAndy Shevchenko CLK_SET_RATE_PARENT, lpss->priv, 31, 0, NULL); 3214b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3224b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3234b45efe8SAndy Shevchenko *clk = tmp; 3244b45efe8SAndy Shevchenko 3254b45efe8SAndy Shevchenko return 0; 3264b45efe8SAndy Shevchenko } 3274b45efe8SAndy Shevchenko 3284b45efe8SAndy Shevchenko static int intel_lpss_register_clock(struct intel_lpss *lpss) 3294b45efe8SAndy Shevchenko { 3304b45efe8SAndy Shevchenko const struct mfd_cell *cell = lpss->cell; 3314b45efe8SAndy Shevchenko struct clk *clk; 3324b45efe8SAndy Shevchenko char devname[24]; 3334b45efe8SAndy Shevchenko int ret; 3344b45efe8SAndy Shevchenko 3354b45efe8SAndy Shevchenko if (!lpss->info->clk_rate) 3364b45efe8SAndy Shevchenko return 0; 3374b45efe8SAndy Shevchenko 3384b45efe8SAndy Shevchenko /* Root clock */ 3394b45efe8SAndy Shevchenko clk = clk_register_fixed_rate(NULL, dev_name(lpss->dev), NULL, 3404b45efe8SAndy Shevchenko CLK_IS_ROOT, lpss->info->clk_rate); 3414b45efe8SAndy Shevchenko if (IS_ERR(clk)) 3424b45efe8SAndy Shevchenko return PTR_ERR(clk); 3434b45efe8SAndy Shevchenko 3444b45efe8SAndy Shevchenko snprintf(devname, sizeof(devname), "%s.%d", cell->name, lpss->devid); 3454b45efe8SAndy Shevchenko 3464b45efe8SAndy Shevchenko /* 3474b45efe8SAndy Shevchenko * Support for clock divider only if it has some preset value. 3484b45efe8SAndy Shevchenko * Otherwise we assume that the divider is not used. 3494b45efe8SAndy Shevchenko */ 3504b45efe8SAndy Shevchenko if (lpss->type != LPSS_DEV_I2C) { 3514b45efe8SAndy Shevchenko ret = intel_lpss_register_clock_divider(lpss, devname, &clk); 3524b45efe8SAndy Shevchenko if (ret) 3534b45efe8SAndy Shevchenko goto err_clk_register; 3544b45efe8SAndy Shevchenko } 3554b45efe8SAndy Shevchenko 3564b45efe8SAndy Shevchenko ret = -ENOMEM; 3574b45efe8SAndy Shevchenko 3584b45efe8SAndy Shevchenko /* Clock for the host controller */ 3594b45efe8SAndy Shevchenko lpss->clock = clkdev_create(clk, lpss->info->clk_con_id, "%s", devname); 3604b45efe8SAndy Shevchenko if (!lpss->clock) 3614b45efe8SAndy Shevchenko goto err_clk_register; 3624b45efe8SAndy Shevchenko 3634b45efe8SAndy Shevchenko lpss->clk = clk; 3644b45efe8SAndy Shevchenko 3654b45efe8SAndy Shevchenko return 0; 3664b45efe8SAndy Shevchenko 3674b45efe8SAndy Shevchenko err_clk_register: 3684b45efe8SAndy Shevchenko intel_lpss_unregister_clock_tree(clk); 3694b45efe8SAndy Shevchenko 3704b45efe8SAndy Shevchenko return ret; 3714b45efe8SAndy Shevchenko } 3724b45efe8SAndy Shevchenko 3734b45efe8SAndy Shevchenko static void intel_lpss_unregister_clock(struct intel_lpss *lpss) 3744b45efe8SAndy Shevchenko { 3754b45efe8SAndy Shevchenko if (IS_ERR_OR_NULL(lpss->clk)) 3764b45efe8SAndy Shevchenko return; 3774b45efe8SAndy Shevchenko 3784b45efe8SAndy Shevchenko clkdev_drop(lpss->clock); 3794b45efe8SAndy Shevchenko intel_lpss_unregister_clock_tree(lpss->clk); 3804b45efe8SAndy Shevchenko } 3814b45efe8SAndy Shevchenko 3824b45efe8SAndy Shevchenko int intel_lpss_probe(struct device *dev, 3834b45efe8SAndy Shevchenko const struct intel_lpss_platform_info *info) 3844b45efe8SAndy Shevchenko { 3854b45efe8SAndy Shevchenko struct intel_lpss *lpss; 3864b45efe8SAndy Shevchenko int ret; 3874b45efe8SAndy Shevchenko 3884b45efe8SAndy Shevchenko if (!info || !info->mem || info->irq <= 0) 3894b45efe8SAndy Shevchenko return -EINVAL; 3904b45efe8SAndy Shevchenko 3914b45efe8SAndy Shevchenko lpss = devm_kzalloc(dev, sizeof(*lpss), GFP_KERNEL); 3924b45efe8SAndy Shevchenko if (!lpss) 3934b45efe8SAndy Shevchenko return -ENOMEM; 3944b45efe8SAndy Shevchenko 3954b45efe8SAndy Shevchenko lpss->priv = devm_ioremap(dev, info->mem->start + LPSS_PRIV_OFFSET, 3964b45efe8SAndy Shevchenko LPSS_PRIV_SIZE); 3974b45efe8SAndy Shevchenko if (!lpss->priv) 3984b45efe8SAndy Shevchenko return -ENOMEM; 3994b45efe8SAndy Shevchenko 4004b45efe8SAndy Shevchenko lpss->info = info; 4014b45efe8SAndy Shevchenko lpss->dev = dev; 4024b45efe8SAndy Shevchenko lpss->caps = readl(lpss->priv + LPSS_PRIV_CAPS); 4034b45efe8SAndy Shevchenko 4044b45efe8SAndy Shevchenko dev_set_drvdata(dev, lpss); 4054b45efe8SAndy Shevchenko 4064b45efe8SAndy Shevchenko ret = intel_lpss_assign_devs(lpss); 4074b45efe8SAndy Shevchenko if (ret) 4084b45efe8SAndy Shevchenko return ret; 4094b45efe8SAndy Shevchenko 410*f4d05266SHeikki Krogerus lpss->cell->properties = info->properties; 411e15ad215SMika Westerberg 4124b45efe8SAndy Shevchenko intel_lpss_init_dev(lpss); 4134b45efe8SAndy Shevchenko 4144b45efe8SAndy Shevchenko lpss->devid = ida_simple_get(&intel_lpss_devid_ida, 0, 0, GFP_KERNEL); 4154b45efe8SAndy Shevchenko if (lpss->devid < 0) 4164b45efe8SAndy Shevchenko return lpss->devid; 4174b45efe8SAndy Shevchenko 4184b45efe8SAndy Shevchenko ret = intel_lpss_register_clock(lpss); 4194b45efe8SAndy Shevchenko if (ret) 4204b45efe8SAndy Shevchenko goto err_clk_register; 4214b45efe8SAndy Shevchenko 4224b45efe8SAndy Shevchenko intel_lpss_ltr_expose(lpss); 4234b45efe8SAndy Shevchenko 4244b45efe8SAndy Shevchenko ret = intel_lpss_debugfs_add(lpss); 4254b45efe8SAndy Shevchenko if (ret) 4264b45efe8SAndy Shevchenko dev_warn(dev, "Failed to create debugfs entries\n"); 4274b45efe8SAndy Shevchenko 4284b45efe8SAndy Shevchenko if (intel_lpss_has_idma(lpss)) { 4294b45efe8SAndy Shevchenko /* 4304b45efe8SAndy Shevchenko * Ensure the DMA driver is loaded before the host 4314b45efe8SAndy Shevchenko * controller device appears, so that the host controller 4324b45efe8SAndy Shevchenko * driver can request its DMA channels as early as 4334b45efe8SAndy Shevchenko * possible. 4344b45efe8SAndy Shevchenko * 4354b45efe8SAndy Shevchenko * If the DMA module is not there that's OK as well. 4364b45efe8SAndy Shevchenko */ 4374b45efe8SAndy Shevchenko intel_lpss_request_dma_module(LPSS_IDMA64_DRIVER_NAME); 4384b45efe8SAndy Shevchenko 4394b45efe8SAndy Shevchenko ret = mfd_add_devices(dev, lpss->devid, &intel_lpss_idma64_cell, 4404b45efe8SAndy Shevchenko 1, info->mem, info->irq, NULL); 4414b45efe8SAndy Shevchenko if (ret) 4424b45efe8SAndy Shevchenko dev_warn(dev, "Failed to add %s, fallback to PIO\n", 4434b45efe8SAndy Shevchenko LPSS_IDMA64_DRIVER_NAME); 4444b45efe8SAndy Shevchenko } 4454b45efe8SAndy Shevchenko 4464b45efe8SAndy Shevchenko ret = mfd_add_devices(dev, lpss->devid, lpss->cell, 4474b45efe8SAndy Shevchenko 1, info->mem, info->irq, NULL); 4484b45efe8SAndy Shevchenko if (ret) 4494b45efe8SAndy Shevchenko goto err_remove_ltr; 4504b45efe8SAndy Shevchenko 4514b45efe8SAndy Shevchenko return 0; 4524b45efe8SAndy Shevchenko 4534b45efe8SAndy Shevchenko err_remove_ltr: 4544b45efe8SAndy Shevchenko intel_lpss_debugfs_remove(lpss); 4554b45efe8SAndy Shevchenko intel_lpss_ltr_hide(lpss); 45684cb36caSAndy Shevchenko intel_lpss_unregister_clock(lpss); 4574b45efe8SAndy Shevchenko 4584b45efe8SAndy Shevchenko err_clk_register: 4594b45efe8SAndy Shevchenko ida_simple_remove(&intel_lpss_devid_ida, lpss->devid); 4604b45efe8SAndy Shevchenko 4614b45efe8SAndy Shevchenko return ret; 4624b45efe8SAndy Shevchenko } 4634b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_probe); 4644b45efe8SAndy Shevchenko 4654b45efe8SAndy Shevchenko void intel_lpss_remove(struct device *dev) 4664b45efe8SAndy Shevchenko { 4674b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 4684b45efe8SAndy Shevchenko 4694b45efe8SAndy Shevchenko mfd_remove_devices(dev); 4704b45efe8SAndy Shevchenko intel_lpss_debugfs_remove(lpss); 4714b45efe8SAndy Shevchenko intel_lpss_ltr_hide(lpss); 4724b45efe8SAndy Shevchenko intel_lpss_unregister_clock(lpss); 4734b45efe8SAndy Shevchenko ida_simple_remove(&intel_lpss_devid_ida, lpss->devid); 4744b45efe8SAndy Shevchenko } 4754b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_remove); 4764b45efe8SAndy Shevchenko 4774b45efe8SAndy Shevchenko static int resume_lpss_device(struct device *dev, void *data) 4784b45efe8SAndy Shevchenko { 4794b45efe8SAndy Shevchenko pm_runtime_resume(dev); 4804b45efe8SAndy Shevchenko return 0; 4814b45efe8SAndy Shevchenko } 4824b45efe8SAndy Shevchenko 4834b45efe8SAndy Shevchenko int intel_lpss_prepare(struct device *dev) 4844b45efe8SAndy Shevchenko { 4854b45efe8SAndy Shevchenko /* 4864b45efe8SAndy Shevchenko * Resume both child devices before entering system sleep. This 4874b45efe8SAndy Shevchenko * ensures that they are in proper state before they get suspended. 4884b45efe8SAndy Shevchenko */ 4894b45efe8SAndy Shevchenko device_for_each_child_reverse(dev, NULL, resume_lpss_device); 4904b45efe8SAndy Shevchenko return 0; 4914b45efe8SAndy Shevchenko } 4924b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_prepare); 4934b45efe8SAndy Shevchenko 4944b45efe8SAndy Shevchenko int intel_lpss_suspend(struct device *dev) 4954b45efe8SAndy Shevchenko { 4964b45efe8SAndy Shevchenko return 0; 4974b45efe8SAndy Shevchenko } 4984b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_suspend); 4994b45efe8SAndy Shevchenko 5004b45efe8SAndy Shevchenko int intel_lpss_resume(struct device *dev) 5014b45efe8SAndy Shevchenko { 5024b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 5034b45efe8SAndy Shevchenko 5044b45efe8SAndy Shevchenko intel_lpss_init_dev(lpss); 5054b45efe8SAndy Shevchenko 5064b45efe8SAndy Shevchenko return 0; 5074b45efe8SAndy Shevchenko } 5084b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_resume); 5094b45efe8SAndy Shevchenko 5104b45efe8SAndy Shevchenko static int __init intel_lpss_init(void) 5114b45efe8SAndy Shevchenko { 5124b45efe8SAndy Shevchenko intel_lpss_debugfs = debugfs_create_dir("intel_lpss", NULL); 5134b45efe8SAndy Shevchenko return 0; 5144b45efe8SAndy Shevchenko } 5154b45efe8SAndy Shevchenko module_init(intel_lpss_init); 5164b45efe8SAndy Shevchenko 5174b45efe8SAndy Shevchenko static void __exit intel_lpss_exit(void) 5184b45efe8SAndy Shevchenko { 5194b45efe8SAndy Shevchenko debugfs_remove(intel_lpss_debugfs); 5204b45efe8SAndy Shevchenko } 5214b45efe8SAndy Shevchenko module_exit(intel_lpss_exit); 5224b45efe8SAndy Shevchenko 5234b45efe8SAndy Shevchenko MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>"); 5244b45efe8SAndy Shevchenko MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 5254b45efe8SAndy Shevchenko MODULE_AUTHOR("Heikki Krogerus <heikki.krogerus@linux.intel.com>"); 5264b45efe8SAndy Shevchenko MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@linux.intel.com>"); 5274b45efe8SAndy Shevchenko MODULE_DESCRIPTION("Intel LPSS core driver"); 5284b45efe8SAndy Shevchenko MODULE_LICENSE("GPL v2"); 529