14b45efe8SAndy Shevchenko /* 24b45efe8SAndy Shevchenko * Intel Sunrisepoint LPSS core support. 34b45efe8SAndy Shevchenko * 44b45efe8SAndy Shevchenko * Copyright (C) 2015, Intel Corporation 54b45efe8SAndy Shevchenko * 64b45efe8SAndy Shevchenko * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com> 74b45efe8SAndy Shevchenko * Mika Westerberg <mika.westerberg@linux.intel.com> 84b45efe8SAndy Shevchenko * Heikki Krogerus <heikki.krogerus@linux.intel.com> 94b45efe8SAndy Shevchenko * Jarkko Nikula <jarkko.nikula@linux.intel.com> 104b45efe8SAndy Shevchenko * 114b45efe8SAndy Shevchenko * This program is free software; you can redistribute it and/or modify 124b45efe8SAndy Shevchenko * it under the terms of the GNU General Public License version 2 as 134b45efe8SAndy Shevchenko * published by the Free Software Foundation. 144b45efe8SAndy Shevchenko */ 154b45efe8SAndy Shevchenko 164b45efe8SAndy Shevchenko #include <linux/clk.h> 174b45efe8SAndy Shevchenko #include <linux/clkdev.h> 184b45efe8SAndy Shevchenko #include <linux/clk-provider.h> 194b45efe8SAndy Shevchenko #include <linux/debugfs.h> 204b45efe8SAndy Shevchenko #include <linux/idr.h> 214b45efe8SAndy Shevchenko #include <linux/ioport.h> 224b45efe8SAndy Shevchenko #include <linux/kernel.h> 234b45efe8SAndy Shevchenko #include <linux/module.h> 244b45efe8SAndy Shevchenko #include <linux/mfd/core.h> 254b45efe8SAndy Shevchenko #include <linux/pm_qos.h> 264b45efe8SAndy Shevchenko #include <linux/pm_runtime.h> 27e15ad215SMika Westerberg #include <linux/property.h> 284b45efe8SAndy Shevchenko #include <linux/seq_file.h> 299cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h> 30689d4453SAndy Shevchenko 314b45efe8SAndy Shevchenko #include "intel-lpss.h" 324b45efe8SAndy Shevchenko 334b45efe8SAndy Shevchenko #define LPSS_DEV_OFFSET 0x000 344b45efe8SAndy Shevchenko #define LPSS_DEV_SIZE 0x200 354b45efe8SAndy Shevchenko #define LPSS_PRIV_OFFSET 0x200 364b45efe8SAndy Shevchenko #define LPSS_PRIV_SIZE 0x100 3741a3da2bSHeikki Krogerus #define LPSS_PRIV_REG_COUNT (LPSS_PRIV_SIZE / 4) 384b45efe8SAndy Shevchenko #define LPSS_IDMA64_OFFSET 0x800 394b45efe8SAndy Shevchenko #define LPSS_IDMA64_SIZE 0x800 404b45efe8SAndy Shevchenko 414b45efe8SAndy Shevchenko /* Offsets from lpss->priv */ 424b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS 0x04 434b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS_FUNC BIT(2) 444b45efe8SAndy Shevchenko #define LPSS_PRIV_RESETS_IDMA 0x3 454b45efe8SAndy Shevchenko 464b45efe8SAndy Shevchenko #define LPSS_PRIV_ACTIVELTR 0x10 474b45efe8SAndy Shevchenko #define LPSS_PRIV_IDLELTR 0x14 484b45efe8SAndy Shevchenko 494b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_REQ BIT(15) 504b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_MASK 0xc00 514b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_1US 0x800 524b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_SCALE_32US 0xc00 534b45efe8SAndy Shevchenko #define LPSS_PRIV_LTR_VALUE_MASK 0x3ff 544b45efe8SAndy Shevchenko 554b45efe8SAndy Shevchenko #define LPSS_PRIV_SSP_REG 0x20 564b45efe8SAndy Shevchenko #define LPSS_PRIV_SSP_REG_DIS_DMA_FIN BIT(0) 574b45efe8SAndy Shevchenko 58689d4453SAndy Shevchenko #define LPSS_PRIV_REMAP_ADDR 0x40 594b45efe8SAndy Shevchenko 604b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS 0xfc 614b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_NO_IDMA BIT(8) 624b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_TYPE_SHIFT 4 634b45efe8SAndy Shevchenko #define LPSS_PRIV_CAPS_TYPE_MASK (0xf << LPSS_PRIV_CAPS_TYPE_SHIFT) 644b45efe8SAndy Shevchenko 654b45efe8SAndy Shevchenko /* This matches the type field in CAPS register */ 664b45efe8SAndy Shevchenko enum intel_lpss_dev_type { 674b45efe8SAndy Shevchenko LPSS_DEV_I2C = 0, 684b45efe8SAndy Shevchenko LPSS_DEV_UART, 694b45efe8SAndy Shevchenko LPSS_DEV_SPI, 704b45efe8SAndy Shevchenko }; 714b45efe8SAndy Shevchenko 724b45efe8SAndy Shevchenko struct intel_lpss { 734b45efe8SAndy Shevchenko const struct intel_lpss_platform_info *info; 744b45efe8SAndy Shevchenko enum intel_lpss_dev_type type; 754b45efe8SAndy Shevchenko struct clk *clk; 764b45efe8SAndy Shevchenko struct clk_lookup *clock; 77e15ad215SMika Westerberg struct mfd_cell *cell; 784b45efe8SAndy Shevchenko struct device *dev; 794b45efe8SAndy Shevchenko void __iomem *priv; 8041a3da2bSHeikki Krogerus u32 priv_ctx[LPSS_PRIV_REG_COUNT]; 814b45efe8SAndy Shevchenko int devid; 824b45efe8SAndy Shevchenko u32 caps; 834b45efe8SAndy Shevchenko u32 active_ltr; 844b45efe8SAndy Shevchenko u32 idle_ltr; 854b45efe8SAndy Shevchenko struct dentry *debugfs; 864b45efe8SAndy Shevchenko }; 874b45efe8SAndy Shevchenko 884b45efe8SAndy Shevchenko static const struct resource intel_lpss_dev_resources[] = { 894b45efe8SAndy Shevchenko DEFINE_RES_MEM_NAMED(LPSS_DEV_OFFSET, LPSS_DEV_SIZE, "lpss_dev"), 904b45efe8SAndy Shevchenko DEFINE_RES_MEM_NAMED(LPSS_PRIV_OFFSET, LPSS_PRIV_SIZE, "lpss_priv"), 914b45efe8SAndy Shevchenko DEFINE_RES_IRQ(0), 924b45efe8SAndy Shevchenko }; 934b45efe8SAndy Shevchenko 944b45efe8SAndy Shevchenko static const struct resource intel_lpss_idma64_resources[] = { 954b45efe8SAndy Shevchenko DEFINE_RES_MEM(LPSS_IDMA64_OFFSET, LPSS_IDMA64_SIZE), 964b45efe8SAndy Shevchenko DEFINE_RES_IRQ(0), 974b45efe8SAndy Shevchenko }; 984b45efe8SAndy Shevchenko 994b45efe8SAndy Shevchenko #define LPSS_IDMA64_DRIVER_NAME "idma64" 1004b45efe8SAndy Shevchenko 1014b45efe8SAndy Shevchenko /* 1024b45efe8SAndy Shevchenko * Cells needs to be ordered so that the iDMA is created first. This is 1034b45efe8SAndy Shevchenko * because we need to be sure the DMA is available when the host controller 1044b45efe8SAndy Shevchenko * driver is probed. 1054b45efe8SAndy Shevchenko */ 1064b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_idma64_cell = { 1074b45efe8SAndy Shevchenko .name = LPSS_IDMA64_DRIVER_NAME, 1084b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_idma64_resources), 1094b45efe8SAndy Shevchenko .resources = intel_lpss_idma64_resources, 1104b45efe8SAndy Shevchenko }; 1114b45efe8SAndy Shevchenko 1124b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_i2c_cell = { 1134b45efe8SAndy Shevchenko .name = "i2c_designware", 1144b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1154b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1164b45efe8SAndy Shevchenko }; 1174b45efe8SAndy Shevchenko 1184b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_uart_cell = { 1194b45efe8SAndy Shevchenko .name = "dw-apb-uart", 1204b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1214b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1224b45efe8SAndy Shevchenko }; 1234b45efe8SAndy Shevchenko 1244b45efe8SAndy Shevchenko static const struct mfd_cell intel_lpss_spi_cell = { 1254b45efe8SAndy Shevchenko .name = "pxa2xx-spi", 1264b45efe8SAndy Shevchenko .num_resources = ARRAY_SIZE(intel_lpss_dev_resources), 1274b45efe8SAndy Shevchenko .resources = intel_lpss_dev_resources, 1284b45efe8SAndy Shevchenko }; 1294b45efe8SAndy Shevchenko 1304b45efe8SAndy Shevchenko static DEFINE_IDA(intel_lpss_devid_ida); 1314b45efe8SAndy Shevchenko static struct dentry *intel_lpss_debugfs; 1324b45efe8SAndy Shevchenko 1334b45efe8SAndy Shevchenko static int intel_lpss_request_dma_module(const char *name) 1344b45efe8SAndy Shevchenko { 1354b45efe8SAndy Shevchenko static bool intel_lpss_dma_requested; 1364b45efe8SAndy Shevchenko 1374b45efe8SAndy Shevchenko if (intel_lpss_dma_requested) 1384b45efe8SAndy Shevchenko return 0; 1394b45efe8SAndy Shevchenko 1404b45efe8SAndy Shevchenko intel_lpss_dma_requested = true; 1414b45efe8SAndy Shevchenko return request_module("%s", name); 1424b45efe8SAndy Shevchenko } 1434b45efe8SAndy Shevchenko 1444b45efe8SAndy Shevchenko static void intel_lpss_cache_ltr(struct intel_lpss *lpss) 1454b45efe8SAndy Shevchenko { 1464b45efe8SAndy Shevchenko lpss->active_ltr = readl(lpss->priv + LPSS_PRIV_ACTIVELTR); 1474b45efe8SAndy Shevchenko lpss->idle_ltr = readl(lpss->priv + LPSS_PRIV_IDLELTR); 1484b45efe8SAndy Shevchenko } 1494b45efe8SAndy Shevchenko 1504b45efe8SAndy Shevchenko static int intel_lpss_debugfs_add(struct intel_lpss *lpss) 1514b45efe8SAndy Shevchenko { 1524b45efe8SAndy Shevchenko struct dentry *dir; 1534b45efe8SAndy Shevchenko 1544b45efe8SAndy Shevchenko dir = debugfs_create_dir(dev_name(lpss->dev), intel_lpss_debugfs); 1554b45efe8SAndy Shevchenko if (IS_ERR(dir)) 1564b45efe8SAndy Shevchenko return PTR_ERR(dir); 1574b45efe8SAndy Shevchenko 1584b45efe8SAndy Shevchenko /* Cache the values into lpss structure */ 1594b45efe8SAndy Shevchenko intel_lpss_cache_ltr(lpss); 1604b45efe8SAndy Shevchenko 1614b45efe8SAndy Shevchenko debugfs_create_x32("capabilities", S_IRUGO, dir, &lpss->caps); 1624b45efe8SAndy Shevchenko debugfs_create_x32("active_ltr", S_IRUGO, dir, &lpss->active_ltr); 1634b45efe8SAndy Shevchenko debugfs_create_x32("idle_ltr", S_IRUGO, dir, &lpss->idle_ltr); 1644b45efe8SAndy Shevchenko 1654b45efe8SAndy Shevchenko lpss->debugfs = dir; 1664b45efe8SAndy Shevchenko return 0; 1674b45efe8SAndy Shevchenko } 1684b45efe8SAndy Shevchenko 1694b45efe8SAndy Shevchenko static void intel_lpss_debugfs_remove(struct intel_lpss *lpss) 1704b45efe8SAndy Shevchenko { 1714b45efe8SAndy Shevchenko debugfs_remove_recursive(lpss->debugfs); 1724b45efe8SAndy Shevchenko } 1734b45efe8SAndy Shevchenko 1744b45efe8SAndy Shevchenko static void intel_lpss_ltr_set(struct device *dev, s32 val) 1754b45efe8SAndy Shevchenko { 1764b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 1774b45efe8SAndy Shevchenko u32 ltr; 1784b45efe8SAndy Shevchenko 1794b45efe8SAndy Shevchenko /* 1804b45efe8SAndy Shevchenko * Program latency tolerance (LTR) accordingly what has been asked 1814b45efe8SAndy Shevchenko * by the PM QoS layer or disable it in case we were passed 1824b45efe8SAndy Shevchenko * negative value or PM_QOS_LATENCY_ANY. 1834b45efe8SAndy Shevchenko */ 1844b45efe8SAndy Shevchenko ltr = readl(lpss->priv + LPSS_PRIV_ACTIVELTR); 1854b45efe8SAndy Shevchenko 1864b45efe8SAndy Shevchenko if (val == PM_QOS_LATENCY_ANY || val < 0) { 1874b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_REQ; 1884b45efe8SAndy Shevchenko } else { 1894b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_REQ; 1904b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_SCALE_MASK; 1914b45efe8SAndy Shevchenko ltr &= ~LPSS_PRIV_LTR_VALUE_MASK; 1924b45efe8SAndy Shevchenko 1934b45efe8SAndy Shevchenko if (val > LPSS_PRIV_LTR_VALUE_MASK) 1944b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_SCALE_32US | val >> 5; 1954b45efe8SAndy Shevchenko else 1964b45efe8SAndy Shevchenko ltr |= LPSS_PRIV_LTR_SCALE_1US | val; 1974b45efe8SAndy Shevchenko } 1984b45efe8SAndy Shevchenko 1994b45efe8SAndy Shevchenko if (ltr == lpss->active_ltr) 2004b45efe8SAndy Shevchenko return; 2014b45efe8SAndy Shevchenko 2024b45efe8SAndy Shevchenko writel(ltr, lpss->priv + LPSS_PRIV_ACTIVELTR); 2034b45efe8SAndy Shevchenko writel(ltr, lpss->priv + LPSS_PRIV_IDLELTR); 2044b45efe8SAndy Shevchenko 2054b45efe8SAndy Shevchenko /* Cache the values into lpss structure */ 2064b45efe8SAndy Shevchenko intel_lpss_cache_ltr(lpss); 2074b45efe8SAndy Shevchenko } 2084b45efe8SAndy Shevchenko 2094b45efe8SAndy Shevchenko static void intel_lpss_ltr_expose(struct intel_lpss *lpss) 2104b45efe8SAndy Shevchenko { 2114b45efe8SAndy Shevchenko lpss->dev->power.set_latency_tolerance = intel_lpss_ltr_set; 2124b45efe8SAndy Shevchenko dev_pm_qos_expose_latency_tolerance(lpss->dev); 2134b45efe8SAndy Shevchenko } 2144b45efe8SAndy Shevchenko 2154b45efe8SAndy Shevchenko static void intel_lpss_ltr_hide(struct intel_lpss *lpss) 2164b45efe8SAndy Shevchenko { 2174b45efe8SAndy Shevchenko dev_pm_qos_hide_latency_tolerance(lpss->dev); 2184b45efe8SAndy Shevchenko lpss->dev->power.set_latency_tolerance = NULL; 2194b45efe8SAndy Shevchenko } 2204b45efe8SAndy Shevchenko 2214b45efe8SAndy Shevchenko static int intel_lpss_assign_devs(struct intel_lpss *lpss) 2224b45efe8SAndy Shevchenko { 223e15ad215SMika Westerberg const struct mfd_cell *cell; 2244b45efe8SAndy Shevchenko unsigned int type; 2254b45efe8SAndy Shevchenko 2264b45efe8SAndy Shevchenko type = lpss->caps & LPSS_PRIV_CAPS_TYPE_MASK; 2274b45efe8SAndy Shevchenko type >>= LPSS_PRIV_CAPS_TYPE_SHIFT; 2284b45efe8SAndy Shevchenko 2294b45efe8SAndy Shevchenko switch (type) { 2304b45efe8SAndy Shevchenko case LPSS_DEV_I2C: 231e15ad215SMika Westerberg cell = &intel_lpss_i2c_cell; 2324b45efe8SAndy Shevchenko break; 2334b45efe8SAndy Shevchenko case LPSS_DEV_UART: 234e15ad215SMika Westerberg cell = &intel_lpss_uart_cell; 2354b45efe8SAndy Shevchenko break; 2364b45efe8SAndy Shevchenko case LPSS_DEV_SPI: 237e15ad215SMika Westerberg cell = &intel_lpss_spi_cell; 2384b45efe8SAndy Shevchenko break; 2394b45efe8SAndy Shevchenko default: 2404b45efe8SAndy Shevchenko return -ENODEV; 2414b45efe8SAndy Shevchenko } 2424b45efe8SAndy Shevchenko 243e15ad215SMika Westerberg lpss->cell = devm_kmemdup(lpss->dev, cell, sizeof(*cell), GFP_KERNEL); 244e15ad215SMika Westerberg if (!lpss->cell) 245e15ad215SMika Westerberg return -ENOMEM; 246e15ad215SMika Westerberg 2474b45efe8SAndy Shevchenko lpss->type = type; 2484b45efe8SAndy Shevchenko 2494b45efe8SAndy Shevchenko return 0; 2504b45efe8SAndy Shevchenko } 2514b45efe8SAndy Shevchenko 2524b45efe8SAndy Shevchenko static bool intel_lpss_has_idma(const struct intel_lpss *lpss) 2534b45efe8SAndy Shevchenko { 2544b45efe8SAndy Shevchenko return (lpss->caps & LPSS_PRIV_CAPS_NO_IDMA) == 0; 2554b45efe8SAndy Shevchenko } 2564b45efe8SAndy Shevchenko 2574b45efe8SAndy Shevchenko static void intel_lpss_set_remap_addr(const struct intel_lpss *lpss) 2584b45efe8SAndy Shevchenko { 2594b45efe8SAndy Shevchenko resource_size_t addr = lpss->info->mem->start; 2604b45efe8SAndy Shevchenko 261689d4453SAndy Shevchenko lo_hi_writeq(addr, lpss->priv + LPSS_PRIV_REMAP_ADDR); 2624b45efe8SAndy Shevchenko } 2634b45efe8SAndy Shevchenko 2644b45efe8SAndy Shevchenko static void intel_lpss_deassert_reset(const struct intel_lpss *lpss) 2654b45efe8SAndy Shevchenko { 2664b45efe8SAndy Shevchenko u32 value = LPSS_PRIV_RESETS_FUNC | LPSS_PRIV_RESETS_IDMA; 2674b45efe8SAndy Shevchenko 2684b45efe8SAndy Shevchenko /* Bring out the device from reset */ 2694b45efe8SAndy Shevchenko writel(value, lpss->priv + LPSS_PRIV_RESETS); 2704b45efe8SAndy Shevchenko } 2714b45efe8SAndy Shevchenko 2724b45efe8SAndy Shevchenko static void intel_lpss_init_dev(const struct intel_lpss *lpss) 2734b45efe8SAndy Shevchenko { 2744b45efe8SAndy Shevchenko u32 value = LPSS_PRIV_SSP_REG_DIS_DMA_FIN; 2754b45efe8SAndy Shevchenko 2764b45efe8SAndy Shevchenko intel_lpss_deassert_reset(lpss); 2774b45efe8SAndy Shevchenko 2784b45efe8SAndy Shevchenko if (!intel_lpss_has_idma(lpss)) 2794b45efe8SAndy Shevchenko return; 2804b45efe8SAndy Shevchenko 2814b45efe8SAndy Shevchenko intel_lpss_set_remap_addr(lpss); 2824b45efe8SAndy Shevchenko 2834b45efe8SAndy Shevchenko /* Make sure that SPI multiblock DMA transfers are re-enabled */ 2844b45efe8SAndy Shevchenko if (lpss->type == LPSS_DEV_SPI) 2854b45efe8SAndy Shevchenko writel(value, lpss->priv + LPSS_PRIV_SSP_REG); 2864b45efe8SAndy Shevchenko } 2874b45efe8SAndy Shevchenko 2884b45efe8SAndy Shevchenko static void intel_lpss_unregister_clock_tree(struct clk *clk) 2894b45efe8SAndy Shevchenko { 2904b45efe8SAndy Shevchenko struct clk *parent; 2914b45efe8SAndy Shevchenko 2924b45efe8SAndy Shevchenko while (clk) { 2934b45efe8SAndy Shevchenko parent = clk_get_parent(clk); 2944b45efe8SAndy Shevchenko clk_unregister(clk); 2954b45efe8SAndy Shevchenko clk = parent; 2964b45efe8SAndy Shevchenko } 2974b45efe8SAndy Shevchenko } 2984b45efe8SAndy Shevchenko 2994b45efe8SAndy Shevchenko static int intel_lpss_register_clock_divider(struct intel_lpss *lpss, 3004b45efe8SAndy Shevchenko const char *devname, 3014b45efe8SAndy Shevchenko struct clk **clk) 3024b45efe8SAndy Shevchenko { 3034b45efe8SAndy Shevchenko char name[32]; 3044b45efe8SAndy Shevchenko struct clk *tmp = *clk; 3054b45efe8SAndy Shevchenko 3064b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-enable", devname); 3074b45efe8SAndy Shevchenko tmp = clk_register_gate(NULL, name, __clk_get_name(tmp), 0, 3084b45efe8SAndy Shevchenko lpss->priv, 0, 0, NULL); 3094b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3104b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3114b45efe8SAndy Shevchenko 3124b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-div", devname); 3134b45efe8SAndy Shevchenko tmp = clk_register_fractional_divider(NULL, name, __clk_get_name(tmp), 3144b45efe8SAndy Shevchenko 0, lpss->priv, 1, 15, 16, 15, 0, 3154b45efe8SAndy Shevchenko NULL); 3164b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3174b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3184b45efe8SAndy Shevchenko *clk = tmp; 3194b45efe8SAndy Shevchenko 3204b45efe8SAndy Shevchenko snprintf(name, sizeof(name), "%s-update", devname); 3214b45efe8SAndy Shevchenko tmp = clk_register_gate(NULL, name, __clk_get_name(tmp), 3224b45efe8SAndy Shevchenko CLK_SET_RATE_PARENT, lpss->priv, 31, 0, NULL); 3234b45efe8SAndy Shevchenko if (IS_ERR(tmp)) 3244b45efe8SAndy Shevchenko return PTR_ERR(tmp); 3254b45efe8SAndy Shevchenko *clk = tmp; 3264b45efe8SAndy Shevchenko 3274b45efe8SAndy Shevchenko return 0; 3284b45efe8SAndy Shevchenko } 3294b45efe8SAndy Shevchenko 3304b45efe8SAndy Shevchenko static int intel_lpss_register_clock(struct intel_lpss *lpss) 3314b45efe8SAndy Shevchenko { 3324b45efe8SAndy Shevchenko const struct mfd_cell *cell = lpss->cell; 3334b45efe8SAndy Shevchenko struct clk *clk; 3344b45efe8SAndy Shevchenko char devname[24]; 3354b45efe8SAndy Shevchenko int ret; 3364b45efe8SAndy Shevchenko 3374b45efe8SAndy Shevchenko if (!lpss->info->clk_rate) 3384b45efe8SAndy Shevchenko return 0; 3394b45efe8SAndy Shevchenko 3404b45efe8SAndy Shevchenko /* Root clock */ 3410f7e70e7SStephen Boyd clk = clk_register_fixed_rate(NULL, dev_name(lpss->dev), NULL, 0, 3420f7e70e7SStephen Boyd lpss->info->clk_rate); 3434b45efe8SAndy Shevchenko if (IS_ERR(clk)) 3444b45efe8SAndy Shevchenko return PTR_ERR(clk); 3454b45efe8SAndy Shevchenko 3464b45efe8SAndy Shevchenko snprintf(devname, sizeof(devname), "%s.%d", cell->name, lpss->devid); 3474b45efe8SAndy Shevchenko 3484b45efe8SAndy Shevchenko /* 3494b45efe8SAndy Shevchenko * Support for clock divider only if it has some preset value. 3504b45efe8SAndy Shevchenko * Otherwise we assume that the divider is not used. 3514b45efe8SAndy Shevchenko */ 3524b45efe8SAndy Shevchenko if (lpss->type != LPSS_DEV_I2C) { 3534b45efe8SAndy Shevchenko ret = intel_lpss_register_clock_divider(lpss, devname, &clk); 3544b45efe8SAndy Shevchenko if (ret) 3554b45efe8SAndy Shevchenko goto err_clk_register; 3564b45efe8SAndy Shevchenko } 3574b45efe8SAndy Shevchenko 3584b45efe8SAndy Shevchenko ret = -ENOMEM; 3594b45efe8SAndy Shevchenko 3604b45efe8SAndy Shevchenko /* Clock for the host controller */ 3614b45efe8SAndy Shevchenko lpss->clock = clkdev_create(clk, lpss->info->clk_con_id, "%s", devname); 3624b45efe8SAndy Shevchenko if (!lpss->clock) 3634b45efe8SAndy Shevchenko goto err_clk_register; 3644b45efe8SAndy Shevchenko 3654b45efe8SAndy Shevchenko lpss->clk = clk; 3664b45efe8SAndy Shevchenko 3674b45efe8SAndy Shevchenko return 0; 3684b45efe8SAndy Shevchenko 3694b45efe8SAndy Shevchenko err_clk_register: 3704b45efe8SAndy Shevchenko intel_lpss_unregister_clock_tree(clk); 3714b45efe8SAndy Shevchenko 3724b45efe8SAndy Shevchenko return ret; 3734b45efe8SAndy Shevchenko } 3744b45efe8SAndy Shevchenko 3754b45efe8SAndy Shevchenko static void intel_lpss_unregister_clock(struct intel_lpss *lpss) 3764b45efe8SAndy Shevchenko { 3774b45efe8SAndy Shevchenko if (IS_ERR_OR_NULL(lpss->clk)) 3784b45efe8SAndy Shevchenko return; 3794b45efe8SAndy Shevchenko 3804b45efe8SAndy Shevchenko clkdev_drop(lpss->clock); 3814b45efe8SAndy Shevchenko intel_lpss_unregister_clock_tree(lpss->clk); 3824b45efe8SAndy Shevchenko } 3834b45efe8SAndy Shevchenko 3844b45efe8SAndy Shevchenko int intel_lpss_probe(struct device *dev, 3854b45efe8SAndy Shevchenko const struct intel_lpss_platform_info *info) 3864b45efe8SAndy Shevchenko { 3874b45efe8SAndy Shevchenko struct intel_lpss *lpss; 3884b45efe8SAndy Shevchenko int ret; 3894b45efe8SAndy Shevchenko 3904b45efe8SAndy Shevchenko if (!info || !info->mem || info->irq <= 0) 3914b45efe8SAndy Shevchenko return -EINVAL; 3924b45efe8SAndy Shevchenko 3934b45efe8SAndy Shevchenko lpss = devm_kzalloc(dev, sizeof(*lpss), GFP_KERNEL); 3944b45efe8SAndy Shevchenko if (!lpss) 3954b45efe8SAndy Shevchenko return -ENOMEM; 3964b45efe8SAndy Shevchenko 3974b45efe8SAndy Shevchenko lpss->priv = devm_ioremap(dev, info->mem->start + LPSS_PRIV_OFFSET, 3984b45efe8SAndy Shevchenko LPSS_PRIV_SIZE); 3994b45efe8SAndy Shevchenko if (!lpss->priv) 4004b45efe8SAndy Shevchenko return -ENOMEM; 4014b45efe8SAndy Shevchenko 4024b45efe8SAndy Shevchenko lpss->info = info; 4034b45efe8SAndy Shevchenko lpss->dev = dev; 4044b45efe8SAndy Shevchenko lpss->caps = readl(lpss->priv + LPSS_PRIV_CAPS); 4054b45efe8SAndy Shevchenko 4064b45efe8SAndy Shevchenko dev_set_drvdata(dev, lpss); 4074b45efe8SAndy Shevchenko 4084b45efe8SAndy Shevchenko ret = intel_lpss_assign_devs(lpss); 4094b45efe8SAndy Shevchenko if (ret) 4104b45efe8SAndy Shevchenko return ret; 4114b45efe8SAndy Shevchenko 412f4d05266SHeikki Krogerus lpss->cell->properties = info->properties; 413e15ad215SMika Westerberg 4144b45efe8SAndy Shevchenko intel_lpss_init_dev(lpss); 4154b45efe8SAndy Shevchenko 4164b45efe8SAndy Shevchenko lpss->devid = ida_simple_get(&intel_lpss_devid_ida, 0, 0, GFP_KERNEL); 4174b45efe8SAndy Shevchenko if (lpss->devid < 0) 4184b45efe8SAndy Shevchenko return lpss->devid; 4194b45efe8SAndy Shevchenko 4204b45efe8SAndy Shevchenko ret = intel_lpss_register_clock(lpss); 4214b45efe8SAndy Shevchenko if (ret) 4224b45efe8SAndy Shevchenko goto err_clk_register; 4234b45efe8SAndy Shevchenko 4244b45efe8SAndy Shevchenko intel_lpss_ltr_expose(lpss); 4254b45efe8SAndy Shevchenko 4264b45efe8SAndy Shevchenko ret = intel_lpss_debugfs_add(lpss); 4274b45efe8SAndy Shevchenko if (ret) 4284b45efe8SAndy Shevchenko dev_warn(dev, "Failed to create debugfs entries\n"); 4294b45efe8SAndy Shevchenko 4304b45efe8SAndy Shevchenko if (intel_lpss_has_idma(lpss)) { 4314b45efe8SAndy Shevchenko /* 4324b45efe8SAndy Shevchenko * Ensure the DMA driver is loaded before the host 4334b45efe8SAndy Shevchenko * controller device appears, so that the host controller 4344b45efe8SAndy Shevchenko * driver can request its DMA channels as early as 4354b45efe8SAndy Shevchenko * possible. 4364b45efe8SAndy Shevchenko * 4374b45efe8SAndy Shevchenko * If the DMA module is not there that's OK as well. 4384b45efe8SAndy Shevchenko */ 4394b45efe8SAndy Shevchenko intel_lpss_request_dma_module(LPSS_IDMA64_DRIVER_NAME); 4404b45efe8SAndy Shevchenko 4414b45efe8SAndy Shevchenko ret = mfd_add_devices(dev, lpss->devid, &intel_lpss_idma64_cell, 4424b45efe8SAndy Shevchenko 1, info->mem, info->irq, NULL); 4434b45efe8SAndy Shevchenko if (ret) 4444b45efe8SAndy Shevchenko dev_warn(dev, "Failed to add %s, fallback to PIO\n", 4454b45efe8SAndy Shevchenko LPSS_IDMA64_DRIVER_NAME); 4464b45efe8SAndy Shevchenko } 4474b45efe8SAndy Shevchenko 4484b45efe8SAndy Shevchenko ret = mfd_add_devices(dev, lpss->devid, lpss->cell, 4494b45efe8SAndy Shevchenko 1, info->mem, info->irq, NULL); 4504b45efe8SAndy Shevchenko if (ret) 4514b45efe8SAndy Shevchenko goto err_remove_ltr; 4524b45efe8SAndy Shevchenko 4534b45efe8SAndy Shevchenko return 0; 4544b45efe8SAndy Shevchenko 4554b45efe8SAndy Shevchenko err_remove_ltr: 4564b45efe8SAndy Shevchenko intel_lpss_debugfs_remove(lpss); 4574b45efe8SAndy Shevchenko intel_lpss_ltr_hide(lpss); 45884cb36caSAndy Shevchenko intel_lpss_unregister_clock(lpss); 4594b45efe8SAndy Shevchenko 4604b45efe8SAndy Shevchenko err_clk_register: 4614b45efe8SAndy Shevchenko ida_simple_remove(&intel_lpss_devid_ida, lpss->devid); 4624b45efe8SAndy Shevchenko 4634b45efe8SAndy Shevchenko return ret; 4644b45efe8SAndy Shevchenko } 4654b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_probe); 4664b45efe8SAndy Shevchenko 4674b45efe8SAndy Shevchenko void intel_lpss_remove(struct device *dev) 4684b45efe8SAndy Shevchenko { 4694b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 4704b45efe8SAndy Shevchenko 4714b45efe8SAndy Shevchenko mfd_remove_devices(dev); 4724b45efe8SAndy Shevchenko intel_lpss_debugfs_remove(lpss); 4734b45efe8SAndy Shevchenko intel_lpss_ltr_hide(lpss); 4744b45efe8SAndy Shevchenko intel_lpss_unregister_clock(lpss); 4754b45efe8SAndy Shevchenko ida_simple_remove(&intel_lpss_devid_ida, lpss->devid); 4764b45efe8SAndy Shevchenko } 4774b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_remove); 4784b45efe8SAndy Shevchenko 4794b45efe8SAndy Shevchenko static int resume_lpss_device(struct device *dev, void *data) 4804b45efe8SAndy Shevchenko { 4814b45efe8SAndy Shevchenko pm_runtime_resume(dev); 4824b45efe8SAndy Shevchenko return 0; 4834b45efe8SAndy Shevchenko } 4844b45efe8SAndy Shevchenko 4854b45efe8SAndy Shevchenko int intel_lpss_prepare(struct device *dev) 4864b45efe8SAndy Shevchenko { 4874b45efe8SAndy Shevchenko /* 4884b45efe8SAndy Shevchenko * Resume both child devices before entering system sleep. This 4894b45efe8SAndy Shevchenko * ensures that they are in proper state before they get suspended. 4904b45efe8SAndy Shevchenko */ 4914b45efe8SAndy Shevchenko device_for_each_child_reverse(dev, NULL, resume_lpss_device); 4924b45efe8SAndy Shevchenko return 0; 4934b45efe8SAndy Shevchenko } 4944b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_prepare); 4954b45efe8SAndy Shevchenko 4964b45efe8SAndy Shevchenko int intel_lpss_suspend(struct device *dev) 4974b45efe8SAndy Shevchenko { 49841a3da2bSHeikki Krogerus struct intel_lpss *lpss = dev_get_drvdata(dev); 49941a3da2bSHeikki Krogerus unsigned int i; 50041a3da2bSHeikki Krogerus 50141a3da2bSHeikki Krogerus /* Save device context */ 50241a3da2bSHeikki Krogerus for (i = 0; i < LPSS_PRIV_REG_COUNT; i++) 50341a3da2bSHeikki Krogerus lpss->priv_ctx[i] = readl(lpss->priv + i * 4); 50441a3da2bSHeikki Krogerus 505*0b471aaaSFurquan Shaikh /* 506*0b471aaaSFurquan Shaikh * If the device type is not UART, then put the controller into 507*0b471aaaSFurquan Shaikh * reset. UART cannot be put into reset since S3/S0ix fail when 508*0b471aaaSFurquan Shaikh * no_console_suspend flag is enabled. 509*0b471aaaSFurquan Shaikh */ 510*0b471aaaSFurquan Shaikh if (lpss->type != LPSS_DEV_UART) 511*0b471aaaSFurquan Shaikh writel(0, lpss->priv + LPSS_PRIV_RESETS); 512*0b471aaaSFurquan Shaikh 5134b45efe8SAndy Shevchenko return 0; 5144b45efe8SAndy Shevchenko } 5154b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_suspend); 5164b45efe8SAndy Shevchenko 5174b45efe8SAndy Shevchenko int intel_lpss_resume(struct device *dev) 5184b45efe8SAndy Shevchenko { 5194b45efe8SAndy Shevchenko struct intel_lpss *lpss = dev_get_drvdata(dev); 52041a3da2bSHeikki Krogerus unsigned int i; 5214b45efe8SAndy Shevchenko 52241a3da2bSHeikki Krogerus intel_lpss_deassert_reset(lpss); 52341a3da2bSHeikki Krogerus 52441a3da2bSHeikki Krogerus /* Restore device context */ 52541a3da2bSHeikki Krogerus for (i = 0; i < LPSS_PRIV_REG_COUNT; i++) 52641a3da2bSHeikki Krogerus writel(lpss->priv_ctx[i], lpss->priv + i * 4); 5274b45efe8SAndy Shevchenko 5284b45efe8SAndy Shevchenko return 0; 5294b45efe8SAndy Shevchenko } 5304b45efe8SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_lpss_resume); 5314b45efe8SAndy Shevchenko 5324b45efe8SAndy Shevchenko static int __init intel_lpss_init(void) 5334b45efe8SAndy Shevchenko { 5344b45efe8SAndy Shevchenko intel_lpss_debugfs = debugfs_create_dir("intel_lpss", NULL); 5354b45efe8SAndy Shevchenko return 0; 5364b45efe8SAndy Shevchenko } 5374b45efe8SAndy Shevchenko module_init(intel_lpss_init); 5384b45efe8SAndy Shevchenko 5394b45efe8SAndy Shevchenko static void __exit intel_lpss_exit(void) 5404b45efe8SAndy Shevchenko { 5414b45efe8SAndy Shevchenko debugfs_remove(intel_lpss_debugfs); 5424b45efe8SAndy Shevchenko } 5434b45efe8SAndy Shevchenko module_exit(intel_lpss_exit); 5444b45efe8SAndy Shevchenko 5454b45efe8SAndy Shevchenko MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>"); 5464b45efe8SAndy Shevchenko MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 5474b45efe8SAndy Shevchenko MODULE_AUTHOR("Heikki Krogerus <heikki.krogerus@linux.intel.com>"); 5484b45efe8SAndy Shevchenko MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@linux.intel.com>"); 5494b45efe8SAndy Shevchenko MODULE_DESCRIPTION("Intel LPSS core driver"); 5504b45efe8SAndy Shevchenko MODULE_LICENSE("GPL v2"); 551