1a3dce6e3SVikram Sharma // SPDX-License-Identifier: GPL-2.0 2a3dce6e3SVikram Sharma /* 3a3dce6e3SVikram Sharma * Qualcomm MSM Camera Subsystem - VFE (Video Front End) Module gen3 4a3dce6e3SVikram Sharma * 5a3dce6e3SVikram Sharma * Copyright (c) 2024 Qualcomm Technologies, Inc. 6a3dce6e3SVikram Sharma */ 7a3dce6e3SVikram Sharma 8a3dce6e3SVikram Sharma #include <linux/interrupt.h> 9a3dce6e3SVikram Sharma #include <linux/io.h> 10a3dce6e3SVikram Sharma #include <linux/iopoll.h> 11a3dce6e3SVikram Sharma 12a3dce6e3SVikram Sharma #include "camss.h" 13a3dce6e3SVikram Sharma #include "camss-vfe.h" 14a3dce6e3SVikram Sharma 15e7b59e1dSVikram Sharma #define IS_VFE_690(vfe) \ 16*42914692SVikram Sharma ((vfe->camss->res->version == CAMSS_8775P) \ 17*42914692SVikram Sharma || (vfe->camss->res->version == CAMSS_8300)) 18e7b59e1dSVikram Sharma 19e7b59e1dSVikram Sharma #define BUS_REG_BASE_690 \ 20e7b59e1dSVikram Sharma (vfe_is_lite(vfe) ? 0x480 : 0x400) 21e7b59e1dSVikram Sharma #define BUS_REG_BASE_780 \ 22e7b59e1dSVikram Sharma (vfe_is_lite(vfe) ? 0x200 : 0xC00) 23e7b59e1dSVikram Sharma #define BUS_REG_BASE \ 24e7b59e1dSVikram Sharma (IS_VFE_690(vfe) ? BUS_REG_BASE_690 : BUS_REG_BASE_780) 25e7b59e1dSVikram Sharma 26e7b59e1dSVikram Sharma #define VFE_TOP_CORE_CFG (0x24) 27e7b59e1dSVikram Sharma #define VFE_DISABLE_DSCALING_DS4 BIT(21) 28e7b59e1dSVikram Sharma #define VFE_DISABLE_DSCALING_DS16 BIT(22) 29e7b59e1dSVikram Sharma 30e7b59e1dSVikram Sharma #define VFE_BUS_WM_TEST_BUS_CTRL_690 (BUS_REG_BASE + 0xFC) 31e7b59e1dSVikram Sharma #define VFE_BUS_WM_TEST_BUS_CTRL_780 (BUS_REG_BASE + 0xDC) 32e7b59e1dSVikram Sharma #define VFE_BUS_WM_TEST_BUS_CTRL \ 33e7b59e1dSVikram Sharma (IS_VFE_690(vfe) ? VFE_BUS_WM_TEST_BUS_CTRL_690 \ 34e7b59e1dSVikram Sharma : VFE_BUS_WM_TEST_BUS_CTRL_780) 35e7b59e1dSVikram Sharma /* 36e7b59e1dSVikram Sharma * Bus client mapping: 37e7b59e1dSVikram Sharma * 38e7b59e1dSVikram Sharma * Full VFE: 39e7b59e1dSVikram Sharma * VFE_690: 16 = RDI0, 17 = RDI1, 18 = RDI2 40e7b59e1dSVikram Sharma * VFE_780: 23 = RDI0, 24 = RDI1, 25 = RDI2 41e7b59e1dSVikram Sharma * 42e7b59e1dSVikram Sharma * VFE LITE: 43e7b59e1dSVikram Sharma * VFE_690 : 0 = RDI0, 1 = RDI1, 2 = RDI2, 3 = RDI3, 4 = RDI4, 5 = RDI5 44e7b59e1dSVikram Sharma * VFE_780 : 0 = RDI0, 1 = RDI1, 2 = RDI2, 3 = RDI3, 4 = RDI4 45e7b59e1dSVikram Sharma */ 46e7b59e1dSVikram Sharma #define RDI_WM_690(n) ((vfe_is_lite(vfe) ? 0x0 : 0x10) + (n)) 47e7b59e1dSVikram Sharma #define RDI_WM_780(n) ((vfe_is_lite(vfe) ? 0x0 : 0x17) + (n)) 48e7b59e1dSVikram Sharma #define RDI_WM(n) (IS_VFE_690(vfe) ? RDI_WM_690(n) : RDI_WM_780(n)) 49a3dce6e3SVikram Sharma 50a3dce6e3SVikram Sharma #define VFE_BUS_WM_CGC_OVERRIDE (BUS_REG_BASE + 0x08) 51a3dce6e3SVikram Sharma #define WM_CGC_OVERRIDE_ALL (0x7FFFFFF) 52a3dce6e3SVikram Sharma 53a3dce6e3SVikram Sharma #define VFE_BUS_WM_CFG(n) (BUS_REG_BASE + 0x200 + (n) * 0x100) 54a3dce6e3SVikram Sharma #define WM_CFG_EN BIT(0) 55a3dce6e3SVikram Sharma #define WM_VIR_FRM_EN BIT(1) 56a3dce6e3SVikram Sharma #define WM_CFG_MODE BIT(16) 57a3dce6e3SVikram Sharma #define VFE_BUS_WM_IMAGE_ADDR(n) (BUS_REG_BASE + 0x204 + (n) * 0x100) 58a3dce6e3SVikram Sharma #define VFE_BUS_WM_FRAME_INCR(n) (BUS_REG_BASE + 0x208 + (n) * 0x100) 59a3dce6e3SVikram Sharma #define VFE_BUS_WM_IMAGE_CFG_0(n) (BUS_REG_BASE + 0x20c + (n) * 0x100) 60a3dce6e3SVikram Sharma #define WM_IMAGE_CFG_0_DEFAULT_WIDTH (0xFFFF) 61a3dce6e3SVikram Sharma #define VFE_BUS_WM_IMAGE_CFG_2(n) (BUS_REG_BASE + 0x214 + (n) * 0x100) 62a3dce6e3SVikram Sharma #define WM_IMAGE_CFG_2_DEFAULT_STRIDE (0xFFFF) 63a3dce6e3SVikram Sharma #define VFE_BUS_WM_PACKER_CFG(n) (BUS_REG_BASE + 0x218 + (n) * 0x100) 64a3dce6e3SVikram Sharma 65a3dce6e3SVikram Sharma #define VFE_BUS_WM_IRQ_SUBSAMPLE_PERIOD(n) (BUS_REG_BASE + 0x230 + (n) * 0x100) 66a3dce6e3SVikram Sharma #define VFE_BUS_WM_IRQ_SUBSAMPLE_PATTERN(n) (BUS_REG_BASE + 0x234 + (n) * 0x100) 67a3dce6e3SVikram Sharma #define VFE_BUS_WM_FRAMEDROP_PERIOD(n) (BUS_REG_BASE + 0x238 + (n) * 0x100) 68a3dce6e3SVikram Sharma #define VFE_BUS_WM_FRAMEDROP_PATTERN(n) (BUS_REG_BASE + 0x23c + (n) * 0x100) 69a3dce6e3SVikram Sharma 70a3dce6e3SVikram Sharma #define VFE_BUS_WM_MMU_PREFETCH_CFG(n) (BUS_REG_BASE + 0x260 + (n) * 0x100) 71a3dce6e3SVikram Sharma #define VFE_BUS_WM_MMU_PREFETCH_MAX_OFFSET(n) (BUS_REG_BASE + 0x264 + (n) * 0x100) 72a3dce6e3SVikram Sharma 73a3dce6e3SVikram Sharma static void vfe_wm_start(struct vfe_device *vfe, u8 wm, struct vfe_line *line) 74a3dce6e3SVikram Sharma { 75a3dce6e3SVikram Sharma struct v4l2_pix_format_mplane *pix = 76a3dce6e3SVikram Sharma &line->video_out.active_fmt.fmt.pix_mp; 77a3dce6e3SVikram Sharma 78a3dce6e3SVikram Sharma wm = RDI_WM(wm); 79a3dce6e3SVikram Sharma 80a3dce6e3SVikram Sharma /* no clock gating at bus input */ 81a3dce6e3SVikram Sharma writel(WM_CGC_OVERRIDE_ALL, vfe->base + VFE_BUS_WM_CGC_OVERRIDE); 82a3dce6e3SVikram Sharma 83a3dce6e3SVikram Sharma writel(0x0, vfe->base + VFE_BUS_WM_TEST_BUS_CTRL); 84a3dce6e3SVikram Sharma 85e7b59e1dSVikram Sharma if (IS_VFE_690(vfe)) 86e7b59e1dSVikram Sharma writel(ALIGN(pix->plane_fmt[0].bytesperline, 16) * pix->height, 87e7b59e1dSVikram Sharma vfe->base + VFE_BUS_WM_FRAME_INCR(wm)); 88e7b59e1dSVikram Sharma else 89a3dce6e3SVikram Sharma writel(ALIGN(pix->plane_fmt[0].bytesperline, 16) * pix->height >> 8, 90a3dce6e3SVikram Sharma vfe->base + VFE_BUS_WM_FRAME_INCR(wm)); 91e7b59e1dSVikram Sharma 92a3dce6e3SVikram Sharma writel((WM_IMAGE_CFG_0_DEFAULT_WIDTH & 0xFFFF), 93a3dce6e3SVikram Sharma vfe->base + VFE_BUS_WM_IMAGE_CFG_0(wm)); 94a3dce6e3SVikram Sharma writel(WM_IMAGE_CFG_2_DEFAULT_STRIDE, 95a3dce6e3SVikram Sharma vfe->base + VFE_BUS_WM_IMAGE_CFG_2(wm)); 96a3dce6e3SVikram Sharma writel(0, vfe->base + VFE_BUS_WM_PACKER_CFG(wm)); 97a3dce6e3SVikram Sharma 98e7b59e1dSVikram Sharma /* TOP CORE CFG */ 99e7b59e1dSVikram Sharma if (IS_VFE_690(vfe)) 100e7b59e1dSVikram Sharma writel(VFE_DISABLE_DSCALING_DS4 | VFE_DISABLE_DSCALING_DS16, 101e7b59e1dSVikram Sharma vfe->base + VFE_TOP_CORE_CFG); 102e7b59e1dSVikram Sharma 103a3dce6e3SVikram Sharma /* no dropped frames, one irq per frame */ 104a3dce6e3SVikram Sharma writel(0, vfe->base + VFE_BUS_WM_FRAMEDROP_PERIOD(wm)); 105a3dce6e3SVikram Sharma writel(1, vfe->base + VFE_BUS_WM_FRAMEDROP_PATTERN(wm)); 106a3dce6e3SVikram Sharma writel(0, vfe->base + VFE_BUS_WM_IRQ_SUBSAMPLE_PERIOD(wm)); 107a3dce6e3SVikram Sharma writel(1, vfe->base + VFE_BUS_WM_IRQ_SUBSAMPLE_PATTERN(wm)); 108a3dce6e3SVikram Sharma 109a3dce6e3SVikram Sharma writel(1, vfe->base + VFE_BUS_WM_MMU_PREFETCH_CFG(wm)); 110a3dce6e3SVikram Sharma writel(0xFFFFFFFF, vfe->base + VFE_BUS_WM_MMU_PREFETCH_MAX_OFFSET(wm)); 111a3dce6e3SVikram Sharma 112a3dce6e3SVikram Sharma writel(WM_CFG_EN | WM_CFG_MODE, vfe->base + VFE_BUS_WM_CFG(wm)); 113a3dce6e3SVikram Sharma } 114a3dce6e3SVikram Sharma 115a3dce6e3SVikram Sharma static void vfe_wm_stop(struct vfe_device *vfe, u8 wm) 116a3dce6e3SVikram Sharma { 117a3dce6e3SVikram Sharma wm = RDI_WM(wm); 118a3dce6e3SVikram Sharma writel(0, vfe->base + VFE_BUS_WM_CFG(wm)); 119a3dce6e3SVikram Sharma } 120a3dce6e3SVikram Sharma 121a3dce6e3SVikram Sharma static void vfe_wm_update(struct vfe_device *vfe, u8 wm, u32 addr, 122a3dce6e3SVikram Sharma struct vfe_line *line) 123a3dce6e3SVikram Sharma { 124a3dce6e3SVikram Sharma wm = RDI_WM(wm); 125e7b59e1dSVikram Sharma 126e7b59e1dSVikram Sharma if (IS_VFE_690(vfe)) 127e7b59e1dSVikram Sharma writel(addr, vfe->base + VFE_BUS_WM_IMAGE_ADDR(wm)); 128e7b59e1dSVikram Sharma else 129e7b59e1dSVikram Sharma writel((addr >> 8), vfe->base + VFE_BUS_WM_IMAGE_ADDR(wm)); 130a3dce6e3SVikram Sharma 131a3dce6e3SVikram Sharma dev_dbg(vfe->camss->dev, "wm:%d, image buf addr:0x%x\n", 132a3dce6e3SVikram Sharma wm, addr); 133a3dce6e3SVikram Sharma } 134a3dce6e3SVikram Sharma 135a3dce6e3SVikram Sharma static void vfe_reg_update(struct vfe_device *vfe, enum vfe_line_id line_id) 136a3dce6e3SVikram Sharma { 137a3dce6e3SVikram Sharma int port_id = line_id; 138a3dce6e3SVikram Sharma 139a3dce6e3SVikram Sharma camss_reg_update(vfe->camss, vfe->id, port_id, false); 140a3dce6e3SVikram Sharma } 141a3dce6e3SVikram Sharma 142a3dce6e3SVikram Sharma static inline void vfe_reg_update_clear(struct vfe_device *vfe, 143a3dce6e3SVikram Sharma enum vfe_line_id line_id) 144a3dce6e3SVikram Sharma { 145a3dce6e3SVikram Sharma int port_id = line_id; 146a3dce6e3SVikram Sharma 147a3dce6e3SVikram Sharma camss_reg_update(vfe->camss, vfe->id, port_id, true); 148a3dce6e3SVikram Sharma } 149a3dce6e3SVikram Sharma 150a3dce6e3SVikram Sharma static const struct camss_video_ops vfe_video_ops_gen3 = { 151a3dce6e3SVikram Sharma .queue_buffer = vfe_queue_buffer_v2, 152a3dce6e3SVikram Sharma .flush_buffers = vfe_flush_buffers, 153a3dce6e3SVikram Sharma }; 154a3dce6e3SVikram Sharma 155a3dce6e3SVikram Sharma static void vfe_subdev_init(struct device *dev, struct vfe_device *vfe) 156a3dce6e3SVikram Sharma { 157a3dce6e3SVikram Sharma vfe->video_ops = vfe_video_ops_gen3; 158a3dce6e3SVikram Sharma } 159a3dce6e3SVikram Sharma 160a3dce6e3SVikram Sharma static void vfe_global_reset(struct vfe_device *vfe) 161a3dce6e3SVikram Sharma { 162a3dce6e3SVikram Sharma vfe_isr_reset_ack(vfe); 163a3dce6e3SVikram Sharma } 164a3dce6e3SVikram Sharma 165a3dce6e3SVikram Sharma static irqreturn_t vfe_isr(int irq, void *dev) 166a3dce6e3SVikram Sharma { 167a3dce6e3SVikram Sharma /* nop */ 168a3dce6e3SVikram Sharma return IRQ_HANDLED; 169a3dce6e3SVikram Sharma } 170a3dce6e3SVikram Sharma 171a3dce6e3SVikram Sharma static int vfe_halt(struct vfe_device *vfe) 172a3dce6e3SVikram Sharma { 173a3dce6e3SVikram Sharma /* rely on vfe_disable_output() to stop the VFE */ 174a3dce6e3SVikram Sharma return 0; 175a3dce6e3SVikram Sharma } 176a3dce6e3SVikram Sharma 177a3dce6e3SVikram Sharma const struct vfe_hw_ops vfe_ops_gen3 = { 178a3dce6e3SVikram Sharma .global_reset = vfe_global_reset, 179a3dce6e3SVikram Sharma .hw_version = vfe_hw_version, 180a3dce6e3SVikram Sharma .isr = vfe_isr, 181a3dce6e3SVikram Sharma .pm_domain_off = vfe_pm_domain_off, 182a3dce6e3SVikram Sharma .pm_domain_on = vfe_pm_domain_on, 183a3dce6e3SVikram Sharma .reg_update = vfe_reg_update, 184a3dce6e3SVikram Sharma .reg_update_clear = vfe_reg_update_clear, 185a3dce6e3SVikram Sharma .subdev_init = vfe_subdev_init, 186a3dce6e3SVikram Sharma .vfe_disable = vfe_disable, 187a3dce6e3SVikram Sharma .vfe_enable = vfe_enable_v2, 188a3dce6e3SVikram Sharma .vfe_halt = vfe_halt, 189a3dce6e3SVikram Sharma .vfe_wm_start = vfe_wm_start, 190a3dce6e3SVikram Sharma .vfe_wm_stop = vfe_wm_stop, 191a3dce6e3SVikram Sharma .vfe_buf_done = vfe_buf_done, 192a3dce6e3SVikram Sharma .vfe_wm_update = vfe_wm_update, 193a3dce6e3SVikram Sharma }; 194