xref: /linux/drivers/media/pci/intel/ipu3/ipu3-cio2.h (revision ec9ded4fa864b1eeafb496902b014f5d5dd52994)
1b39082e2SYong Zhi /* SPDX-License-Identifier: GPL-2.0 */
2b39082e2SYong Zhi /* Copyright (C) 2017 Intel Corporation */
3c2a6a07aSYong Zhi 
4c2a6a07aSYong Zhi #ifndef __IPU3_CIO2_H
5c2a6a07aSYong Zhi #define __IPU3_CIO2_H
6c2a6a07aSYong Zhi 
7*ec9ded4fSAndy Shevchenko #include <linux/bits.h>
8*ec9ded4fSAndy Shevchenko #include <linux/dma-mapping.h>
9*ec9ded4fSAndy Shevchenko #include <linux/kernel.h>
10*ec9ded4fSAndy Shevchenko #include <linux/mutex.h>
117b285f41SAndy Shevchenko #include <linux/types.h>
127b285f41SAndy Shevchenko 
13*ec9ded4fSAndy Shevchenko #include <asm/page.h>
14*ec9ded4fSAndy Shevchenko 
15*ec9ded4fSAndy Shevchenko #include <media/media-device.h>
16*ec9ded4fSAndy Shevchenko #include <media/media-entity.h>
17*ec9ded4fSAndy Shevchenko #include <media/v4l2-async.h>
18*ec9ded4fSAndy Shevchenko #include <media/v4l2-dev.h>
19*ec9ded4fSAndy Shevchenko #include <media/v4l2-device.h>
20*ec9ded4fSAndy Shevchenko #include <media/v4l2-subdev.h>
21*ec9ded4fSAndy Shevchenko #include <media/videobuf2-core.h>
22*ec9ded4fSAndy Shevchenko #include <media/videobuf2-v4l2.h>
23*ec9ded4fSAndy Shevchenko 
24*ec9ded4fSAndy Shevchenko struct cio2_fbpt_entry;		/* defined here, after the first usage */
25*ec9ded4fSAndy Shevchenko struct pci_dev;
26*ec9ded4fSAndy Shevchenko 
27c2a6a07aSYong Zhi #define CIO2_NAME					"ipu3-cio2"
28c2a6a07aSYong Zhi #define CIO2_DEVICE_NAME				"Intel IPU3 CIO2"
29c2a6a07aSYong Zhi #define CIO2_ENTITY_NAME				"ipu3-csi2"
30c2a6a07aSYong Zhi #define CIO2_PCI_ID					0x9d32
31c2a6a07aSYong Zhi #define CIO2_PCI_BAR					0
32c2a6a07aSYong Zhi #define CIO2_DMA_MASK					DMA_BIT_MASK(39)
33c2a6a07aSYong Zhi 
3444e6d472SSakari Ailus #define CIO2_IMAGE_MAX_WIDTH				4224U
35b369132fSSakari Ailus #define CIO2_IMAGE_MAX_HEIGHT				3136U
36c2a6a07aSYong Zhi 
37c2a6a07aSYong Zhi /* 32MB = 8xFBPT_entry */
38c2a6a07aSYong Zhi #define CIO2_MAX_LOPS					8
39c2a6a07aSYong Zhi #define CIO2_MAX_BUFFERS			(PAGE_SIZE / 16 / CIO2_MAX_LOPS)
407b285f41SAndy Shevchenko #define CIO2_LOP_ENTRIES			(PAGE_SIZE / sizeof(u32))
41c2a6a07aSYong Zhi 
4244e6d472SSakari Ailus #define CIO2_PAD_SINK					0U
4344e6d472SSakari Ailus #define CIO2_PAD_SOURCE					1U
4444e6d472SSakari Ailus #define CIO2_PADS					2U
45c2a6a07aSYong Zhi 
4644e6d472SSakari Ailus #define CIO2_NUM_DMA_CHAN				20U
4744e6d472SSakari Ailus #define CIO2_NUM_PORTS					4U /* DPHYs */
48c2a6a07aSYong Zhi 
49c2a6a07aSYong Zhi /* 1 for each sensor */
50c2a6a07aSYong Zhi #define CIO2_QUEUES					CIO2_NUM_PORTS
51c2a6a07aSYong Zhi 
52c2a6a07aSYong Zhi /* Register and bit field definitions */
53c2a6a07aSYong Zhi #define CIO2_REG_PIPE_BASE(n)			((n) * 0x0400)	/* n = 0..3 */
54c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_BASE				0x000
55c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_BASE				0x100
56c2a6a07aSYong Zhi #define CIO2_REG_PIXELGEN_BAS				0x200
57c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_BASE				0x300
58c2a6a07aSYong Zhi #define CIO2_REG_GPREG_BASE				0x1000
59c2a6a07aSYong Zhi 
60c2a6a07aSYong Zhi /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_CSIRX_BASE */
61c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_ENABLE			(CIO2_REG_CSIRX_BASE + 0x0)
62c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_NOF_ENABLED_LANES	(CIO2_REG_CSIRX_BASE + 0x4)
63c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_SP_IF_CONFIG		(CIO2_REG_CSIRX_BASE + 0x10)
64c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_LP_IF_CONFIG		(CIO2_REG_CSIRX_BASE + 0x14)
65c2a6a07aSYong Zhi #define CIO2_CSIRX_IF_CONFIG_FILTEROUT			0x00
66c2a6a07aSYong Zhi #define CIO2_CSIRX_IF_CONFIG_FILTEROUT_VC_INACTIVE	0x01
67c2a6a07aSYong Zhi #define CIO2_CSIRX_IF_CONFIG_PASS			0x02
68c2a6a07aSYong Zhi #define CIO2_CSIRX_IF_CONFIG_FLAG_ERROR			BIT(2)
69c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_STATUS			(CIO2_REG_CSIRX_BASE + 0x18)
70c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_STATUS_DLANE_HS		(CIO2_REG_CSIRX_BASE + 0x1c)
71c2a6a07aSYong Zhi #define CIO2_CSIRX_STATUS_DLANE_HS_MASK			0xff
72c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_STATUS_DLANE_LP		(CIO2_REG_CSIRX_BASE + 0x20)
73c2a6a07aSYong Zhi #define CIO2_CSIRX_STATUS_DLANE_LP_MASK			0xffffff
74c2a6a07aSYong Zhi /* Termination enable and settle in 0.0625ns units, lane=0..3 or -1 for clock */
75c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_DLY_CNT_TERMEN(lane) \
76c2a6a07aSYong Zhi 				(CIO2_REG_CSIRX_BASE + 0x2c + 8 * (lane))
77c2a6a07aSYong Zhi #define CIO2_REG_CSIRX_DLY_CNT_SETTLE(lane) \
78c2a6a07aSYong Zhi 				(CIO2_REG_CSIRX_BASE + 0x30 + 8 * (lane))
79c2a6a07aSYong Zhi /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_MIPIBE_BASE */
80c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_ENABLE		(CIO2_REG_MIPIBE_BASE + 0x0)
81c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_STATUS		(CIO2_REG_MIPIBE_BASE + 0x4)
82c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_COMP_FORMAT(vc) \
83c2a6a07aSYong Zhi 				(CIO2_REG_MIPIBE_BASE + 0x8 + 0x4 * (vc))
84c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_FORCE_RAW8	(CIO2_REG_MIPIBE_BASE + 0x20)
85c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_FORCE_RAW8_ENABLE		BIT(0)
86c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_FORCE_RAW8_USE_TYPEID		BIT(1)
8744e6d472SSakari Ailus #define CIO2_REG_MIPIBE_FORCE_RAW8_TYPEID_SHIFT		2U
88c2a6a07aSYong Zhi 
89c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_IRQ_STATUS	(CIO2_REG_MIPIBE_BASE + 0x24)
90c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_IRQ_CLEAR	(CIO2_REG_MIPIBE_BASE + 0x28)
91c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_GLOBAL_LUT_DISREGARD (CIO2_REG_MIPIBE_BASE + 0x68)
9244e6d472SSakari Ailus #define CIO2_MIPIBE_GLOBAL_LUT_DISREGARD		1U
93c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_PKT_STALL_STATUS (CIO2_REG_MIPIBE_BASE + 0x6c)
94c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_PARSE_GSP_THROUGH_LP_LUT_REG_IDX \
95c2a6a07aSYong Zhi 					(CIO2_REG_MIPIBE_BASE + 0x70)
96c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_SP_LUT_ENTRY(vc) \
97c2a6a07aSYong Zhi 				       (CIO2_REG_MIPIBE_BASE + 0x74 + 4 * (vc))
98c2a6a07aSYong Zhi #define CIO2_REG_MIPIBE_LP_LUT_ENTRY(m)	/* m = 0..15 */ \
99c2a6a07aSYong Zhi 					(CIO2_REG_MIPIBE_BASE + 0x84 + 4 * (m))
10044e6d472SSakari Ailus #define CIO2_MIPIBE_LP_LUT_ENTRY_DISREGARD		1U
10144e6d472SSakari Ailus #define CIO2_MIPIBE_LP_LUT_ENTRY_SID_SHIFT		1U
10244e6d472SSakari Ailus #define CIO2_MIPIBE_LP_LUT_ENTRY_VC_SHIFT		5U
10344e6d472SSakari Ailus #define CIO2_MIPIBE_LP_LUT_ENTRY_FORMAT_TYPE_SHIFT	7U
104c2a6a07aSYong Zhi 
105c2a6a07aSYong Zhi /* base register: CIO2_REG_PIPE_BASE(pipe) * CIO2_REG_IRQCTRL_BASE */
106c2a6a07aSYong Zhi /* IRQ registers are 18-bit wide, see cio2_irq_error for bit definitions */
107c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_EDGE		(CIO2_REG_IRQCTRL_BASE + 0x00)
108c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_MASK		(CIO2_REG_IRQCTRL_BASE + 0x04)
109c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_STATUS		(CIO2_REG_IRQCTRL_BASE + 0x08)
110c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_CLEAR		(CIO2_REG_IRQCTRL_BASE + 0x0c)
111c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_ENABLE		(CIO2_REG_IRQCTRL_BASE + 0x10)
112c2a6a07aSYong Zhi #define CIO2_REG_IRQCTRL_LEVEL_NOT_PULSE	(CIO2_REG_IRQCTRL_BASE + 0x14)
113c2a6a07aSYong Zhi 
114c2a6a07aSYong Zhi #define CIO2_REG_GPREG_SRST		(CIO2_REG_GPREG_BASE + 0x0)
115c2a6a07aSYong Zhi #define CIO2_GPREG_SRST_ALL				0xffff	/* Reset all */
116c2a6a07aSYong Zhi #define CIO2_REG_FB_HPLL_FREQ		(CIO2_REG_GPREG_BASE + 0x08)
117c2a6a07aSYong Zhi #define CIO2_REG_ISCLK_RATIO		(CIO2_REG_GPREG_BASE + 0xc)
118c2a6a07aSYong Zhi 
119c2a6a07aSYong Zhi #define CIO2_REG_CGC					0x1400
120c2a6a07aSYong Zhi #define CIO2_CGC_CSI2_TGE				BIT(0)
121c2a6a07aSYong Zhi #define CIO2_CGC_PRIM_TGE				BIT(1)
122c2a6a07aSYong Zhi #define CIO2_CGC_SIDE_TGE				BIT(2)
123c2a6a07aSYong Zhi #define CIO2_CGC_XOSC_TGE				BIT(3)
124c2a6a07aSYong Zhi #define CIO2_CGC_MPLL_SHUTDOWN_EN			BIT(4)
125c2a6a07aSYong Zhi #define CIO2_CGC_D3I3_TGE				BIT(5)
126c2a6a07aSYong Zhi #define CIO2_CGC_CSI2_INTERFRAME_TGE			BIT(6)
127c2a6a07aSYong Zhi #define CIO2_CGC_CSI2_PORT_DCGE				BIT(8)
128c2a6a07aSYong Zhi #define CIO2_CGC_CSI2_DCGE				BIT(9)
129c2a6a07aSYong Zhi #define CIO2_CGC_SIDE_DCGE				BIT(10)
130c2a6a07aSYong Zhi #define CIO2_CGC_PRIM_DCGE				BIT(11)
131c2a6a07aSYong Zhi #define CIO2_CGC_ROSC_DCGE				BIT(12)
132c2a6a07aSYong Zhi #define CIO2_CGC_XOSC_DCGE				BIT(13)
133c2a6a07aSYong Zhi #define CIO2_CGC_FLIS_DCGE				BIT(14)
13444e6d472SSakari Ailus #define CIO2_CGC_CLKGATE_HOLDOFF_SHIFT			20U
13544e6d472SSakari Ailus #define CIO2_CGC_CSI_CLKGATE_HOLDOFF_SHIFT		24U
136c2a6a07aSYong Zhi #define CIO2_REG_D0I3C					0x1408
137c2a6a07aSYong Zhi #define CIO2_D0I3C_I3					BIT(2)	/* Set D0I3 */
138c2a6a07aSYong Zhi #define CIO2_D0I3C_RR					BIT(3)	/* Restore? */
139c2a6a07aSYong Zhi #define CIO2_REG_SWRESET				0x140c
14044e6d472SSakari Ailus #define CIO2_SWRESET_SWRESET				1U
141c2a6a07aSYong Zhi #define CIO2_REG_SENSOR_ACTIVE				0x1410
142c2a6a07aSYong Zhi #define CIO2_REG_INT_STS				0x1414
143c2a6a07aSYong Zhi #define CIO2_REG_INT_STS_EXT_OE				0x1418
14444e6d472SSakari Ailus #define CIO2_INT_EXT_OE_DMAOE_SHIFT			0U
145c2a6a07aSYong Zhi #define CIO2_INT_EXT_OE_DMAOE_MASK			0x7ffff
14644e6d472SSakari Ailus #define CIO2_INT_EXT_OE_OES_SHIFT			24U
147c2a6a07aSYong Zhi #define CIO2_INT_EXT_OE_OES_MASK	(0xf << CIO2_INT_EXT_OE_OES_SHIFT)
148c2a6a07aSYong Zhi #define CIO2_REG_INT_EN					0x1420
149c2a6a07aSYong Zhi #define CIO2_REG_INT_EN_IRQ				(1 << 24)
15044e6d472SSakari Ailus #define CIO2_REG_INT_EN_IOS(dma)	(1U << (((dma) >> 1U) + 12U))
151c2a6a07aSYong Zhi /*
152c2a6a07aSYong Zhi  * Interrupt on completion bit, Eg. DMA 0-3 maps to bit 0-3,
153c2a6a07aSYong Zhi  * DMA4 & DMA5 map to bit 4 ... DMA18 & DMA19 map to bit 11 Et cetera
154c2a6a07aSYong Zhi  */
15544e6d472SSakari Ailus #define CIO2_INT_IOC(dma)	(1U << ((dma) < 4U ? (dma) : ((dma) >> 1U) + 2U))
156c2a6a07aSYong Zhi #define CIO2_INT_IOC_SHIFT				0
157c2a6a07aSYong Zhi #define CIO2_INT_IOC_MASK		(0x7ff << CIO2_INT_IOC_SHIFT)
15844e6d472SSakari Ailus #define CIO2_INT_IOS_IOLN(dma)		(1U << (((dma) >> 1U) + 12U))
159c2a6a07aSYong Zhi #define CIO2_INT_IOS_IOLN_SHIFT				12
160c2a6a07aSYong Zhi #define CIO2_INT_IOS_IOLN_MASK		(0x3ff << CIO2_INT_IOS_IOLN_SHIFT)
161c2a6a07aSYong Zhi #define CIO2_INT_IOIE					BIT(22)
162c2a6a07aSYong Zhi #define CIO2_INT_IOOE					BIT(23)
163c2a6a07aSYong Zhi #define CIO2_INT_IOIRQ					BIT(24)
164c2a6a07aSYong Zhi #define CIO2_REG_INT_EN_EXT_OE				0x1424
165c2a6a07aSYong Zhi #define CIO2_REG_DMA_DBG				0x1448
16644e6d472SSakari Ailus #define CIO2_REG_DMA_DBG_DMA_INDEX_SHIFT		0U
167c2a6a07aSYong Zhi #define CIO2_REG_PBM_ARB_CTRL				0x1460
16844e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_LANES_DIV			0U /* 4-4-2-2 lanes */
16944e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_LANES_DIV_SHIFT		0U
170c2a6a07aSYong Zhi #define CIO2_PBM_ARB_CTRL_LE_EN				BIT(7)
17144e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_PLL_POST_SHTDN		2U
17244e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_PLL_POST_SHTDN_SHIFT		8U
17344e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_PLL_AHD_WK_UP			480U
17444e6d472SSakari Ailus #define CIO2_PBM_ARB_CTRL_PLL_AHD_WK_UP_SHIFT		16U
175c2a6a07aSYong Zhi #define CIO2_REG_PBM_WMCTRL1				0x1464
17644e6d472SSakari Ailus #define CIO2_PBM_WMCTRL1_MIN_2CK_SHIFT			0U
17744e6d472SSakari Ailus #define CIO2_PBM_WMCTRL1_MID1_2CK_SHIFT			8U
17844e6d472SSakari Ailus #define CIO2_PBM_WMCTRL1_MID2_2CK_SHIFT			16U
179c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL1_TS_COUNT_DISABLE		BIT(31)
180c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL1_MIN_2CK	(4 << CIO2_PBM_WMCTRL1_MIN_2CK_SHIFT)
181c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL1_MID1_2CK	(16 << CIO2_PBM_WMCTRL1_MID1_2CK_SHIFT)
182c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL1_MID2_2CK	(21 << CIO2_PBM_WMCTRL1_MID2_2CK_SHIFT)
183c2a6a07aSYong Zhi #define CIO2_REG_PBM_WMCTRL2				0x1468
18444e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_HWM_2CK			40U
18544e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_HWM_2CK_SHIFT			0U
18644e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_LWM_2CK			22U
18744e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_LWM_2CK_SHIFT			8U
18844e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_OBFFWM_2CK			2U
18944e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_OBFFWM_2CK_SHIFT		16U
19044e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_TRANSDYN			1U
19144e6d472SSakari Ailus #define CIO2_PBM_WMCTRL2_TRANSDYN_SHIFT			24U
192c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL2_DYNWMEN			BIT(28)
193c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL2_OBFF_MEM_EN			BIT(29)
194c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL2_OBFF_CPU_EN			BIT(30)
195c2a6a07aSYong Zhi #define CIO2_PBM_WMCTRL2_DRAINNOW			BIT(31)
196c2a6a07aSYong Zhi #define CIO2_REG_PBM_TS_COUNT				0x146c
197c2a6a07aSYong Zhi #define CIO2_REG_PBM_FOPN_ABORT				0x1474
198c2a6a07aSYong Zhi /* below n = 0..3 */
19944e6d472SSakari Ailus #define CIO2_PBM_FOPN_ABORT(n)				(0x1 << 8U * (n))
20044e6d472SSakari Ailus #define CIO2_PBM_FOPN_FORCE_ABORT(n)			(0x2 << 8U * (n))
20144e6d472SSakari Ailus #define CIO2_PBM_FOPN_FRAMEOPEN(n)			(0x8 << 8U * (n))
202c2a6a07aSYong Zhi #define CIO2_REG_LTRCTRL				0x1480
203c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRDYNEN				BIT(16)
20444e6d472SSakari Ailus #define CIO2_LTRCTRL_LTRSTABLETIME_SHIFT		8U
205c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSTABLETIME_MASK			0xff
206c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL1S3				BIT(7)
207c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL1S2				BIT(6)
208c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL1S1				BIT(5)
209c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL1S0				BIT(4)
210c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL2S3				BIT(3)
211c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL2S2				BIT(2)
212c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL2S1				BIT(1)
213c2a6a07aSYong Zhi #define CIO2_LTRCTRL_LTRSEL2S0				BIT(0)
214c2a6a07aSYong Zhi #define CIO2_REG_LTRVAL23				0x1484
215c2a6a07aSYong Zhi #define CIO2_REG_LTRVAL01				0x1488
21644e6d472SSakari Ailus #define CIO2_LTRVAL02_VAL_SHIFT				0U
21744e6d472SSakari Ailus #define CIO2_LTRVAL02_SCALE_SHIFT			10U
21844e6d472SSakari Ailus #define CIO2_LTRVAL13_VAL_SHIFT				16U
21944e6d472SSakari Ailus #define CIO2_LTRVAL13_SCALE_SHIFT			26U
220c2a6a07aSYong Zhi 
22144e6d472SSakari Ailus #define CIO2_LTRVAL0_VAL				175U
222c2a6a07aSYong Zhi /* Value times 1024 ns */
22344e6d472SSakari Ailus #define CIO2_LTRVAL0_SCALE				2U
22444e6d472SSakari Ailus #define CIO2_LTRVAL1_VAL				90U
22544e6d472SSakari Ailus #define CIO2_LTRVAL1_SCALE				2U
22644e6d472SSakari Ailus #define CIO2_LTRVAL2_VAL				90U
22744e6d472SSakari Ailus #define CIO2_LTRVAL2_SCALE				2U
22844e6d472SSakari Ailus #define CIO2_LTRVAL3_VAL				90U
22944e6d472SSakari Ailus #define CIO2_LTRVAL3_SCALE				2U
230c2a6a07aSYong Zhi 
231c2a6a07aSYong Zhi #define CIO2_REG_CDMABA(n)		(0x1500 + 0x10 * (n))	/* n = 0..19 */
232c2a6a07aSYong Zhi #define CIO2_REG_CDMARI(n)		(0x1504 + 0x10 * (n))
23344e6d472SSakari Ailus #define CIO2_CDMARI_FBPT_RP_SHIFT			0U
234c2a6a07aSYong Zhi #define CIO2_CDMARI_FBPT_RP_MASK			0xff
235c2a6a07aSYong Zhi #define CIO2_REG_CDMAC0(n)		(0x1508 + 0x10 * (n))
23644e6d472SSakari Ailus #define CIO2_CDMAC0_FBPT_LEN_SHIFT			0U
23744e6d472SSakari Ailus #define CIO2_CDMAC0_FBPT_WIDTH_SHIFT			8U
238c2a6a07aSYong Zhi #define CIO2_CDMAC0_FBPT_NS				BIT(25)
239c2a6a07aSYong Zhi #define CIO2_CDMAC0_DMA_INTR_ON_FS			BIT(26)
240c2a6a07aSYong Zhi #define CIO2_CDMAC0_DMA_INTR_ON_FE			BIT(27)
241c2a6a07aSYong Zhi #define CIO2_CDMAC0_FBPT_UPDATE_FIFO_FULL		BIT(28)
242c2a6a07aSYong Zhi #define CIO2_CDMAC0_FBPT_FIFO_FULL_FIX_DIS		BIT(29)
243c2a6a07aSYong Zhi #define CIO2_CDMAC0_DMA_EN				BIT(30)
244c2a6a07aSYong Zhi #define CIO2_CDMAC0_DMA_HALTED				BIT(31)
245c2a6a07aSYong Zhi #define CIO2_REG_CDMAC1(n)		(0x150c + 0x10 * (n))
24644e6d472SSakari Ailus #define CIO2_CDMAC1_LINENUMINT_SHIFT			0U
24744e6d472SSakari Ailus #define CIO2_CDMAC1_LINENUMUPDATE_SHIFT			16U
248c2a6a07aSYong Zhi /* n = 0..3 */
249c2a6a07aSYong Zhi #define CIO2_REG_PXM_PXF_FMT_CFG0(n)	(0x1700 + 0x30 * (n))
25044e6d472SSakari Ailus #define CIO2_PXM_PXF_FMT_CFG_SID0_SHIFT			0U
25144e6d472SSakari Ailus #define CIO2_PXM_PXF_FMT_CFG_SID1_SHIFT			16U
252c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PCK_64B			(0 << 0)
253c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PCK_32B			(1 << 0)
254c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_BPP_08			(0 << 2)
255c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_BPP_10			(1 << 2)
256c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_BPP_12			(2 << 2)
257c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_BPP_14			(3 << 2)
258c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_4PPC			(0 << 4)
259c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_3PPC_RGBA		(1 << 4)
260c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_3PPC_ARGB		(2 << 4)
261c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_PLANAR2		(3 << 4)
262c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_PLANAR3		(4 << 4)
263c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_SPEC_NV16			(5 << 4)
264c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_1ST_AB		(1 << 7)
265c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_1ST_CD		(1 << 8)
266c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_2ND_AC		(1 << 9)
267c2a6a07aSYong Zhi #define CIO2_PXM_PXF_FMT_CFG_PSWAP4_2ND_BD		(1 << 10)
268c2a6a07aSYong Zhi #define CIO2_REG_INT_STS_EXT_IE				0x17e4
269c2a6a07aSYong Zhi #define CIO2_REG_INT_EN_EXT_IE				0x17e8
27044e6d472SSakari Ailus #define CIO2_INT_EXT_IE_ECC_RE(n)			(0x01 << (8U * (n)))
27144e6d472SSakari Ailus #define CIO2_INT_EXT_IE_DPHY_NR(n)			(0x02 << (8U * (n)))
27244e6d472SSakari Ailus #define CIO2_INT_EXT_IE_ECC_NR(n)			(0x04 << (8U * (n)))
27344e6d472SSakari Ailus #define CIO2_INT_EXT_IE_CRCERR(n)			(0x08 << (8U * (n)))
27444e6d472SSakari Ailus #define CIO2_INT_EXT_IE_INTERFRAMEDATA(n)		(0x10 << (8U * (n)))
27544e6d472SSakari Ailus #define CIO2_INT_EXT_IE_PKT2SHORT(n)			(0x20 << (8U * (n)))
27644e6d472SSakari Ailus #define CIO2_INT_EXT_IE_PKT2LONG(n)			(0x40 << (8U * (n)))
27744e6d472SSakari Ailus #define CIO2_INT_EXT_IE_IRQ(n)				(0x80 << (8U * (n)))
278c2a6a07aSYong Zhi #define CIO2_REG_PXM_FRF_CFG(n)				(0x1720 + 0x30 * (n))
279c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_FNSEL				BIT(0)
280c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_FN_RST				BIT(1)
281c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_ABORT				BIT(2)
28244e6d472SSakari Ailus #define CIO2_PXM_FRF_CFG_CRC_TH_SHIFT			3U
283c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_MSK_ECC_DPHY_NR		BIT(8)
284c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_MSK_ECC_RE			BIT(9)
285c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_MSK_ECC_DPHY_NE		BIT(10)
28644e6d472SSakari Ailus #define CIO2_PXM_FRF_CFG_EVEN_ODD_MODE_SHIFT		11U
287c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_MASK_CRC_THRES			BIT(13)
288c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_MASK_CSI_ACCEPT		BIT(14)
289c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_CIOHC_FS_MODE			BIT(15)
29044e6d472SSakari Ailus #define CIO2_PXM_FRF_CFG_CIOHC_FRST_FRM_SHIFT		16U
291c2a6a07aSYong Zhi #define CIO2_REG_PXM_SID2BID0(n)			(0x1724 + 0x30 * (n))
292c2a6a07aSYong Zhi #define CIO2_FB_HPLL_FREQ				0x2
293c2a6a07aSYong Zhi #define CIO2_ISCLK_RATIO				0xc
294c2a6a07aSYong Zhi 
295c2a6a07aSYong Zhi #define CIO2_IRQCTRL_MASK				0x3ffff
296c2a6a07aSYong Zhi 
297c2a6a07aSYong Zhi #define CIO2_INT_EN_EXT_OE_MASK				0x8f0fffff
298c2a6a07aSYong Zhi 
29944e6d472SSakari Ailus #define CIO2_CGC_CLKGATE_HOLDOFF			3U
30044e6d472SSakari Ailus #define CIO2_CGC_CSI_CLKGATE_HOLDOFF			5U
301c2a6a07aSYong Zhi 
302c2a6a07aSYong Zhi #define CIO2_PXM_FRF_CFG_CRC_TH				16
303c2a6a07aSYong Zhi 
304c2a6a07aSYong Zhi #define CIO2_INT_EN_EXT_IE_MASK				0xffffffff
305c2a6a07aSYong Zhi 
30644e6d472SSakari Ailus #define CIO2_DMA_CHAN					0U
307c2a6a07aSYong Zhi 
308c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_CLANE_IDX			-1
309c2a6a07aSYong Zhi 
310c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_TERMEN_CLANE_A		0
311c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_TERMEN_CLANE_B		0
312c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_SETTLE_CLANE_A		95
313c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_SETTLE_CLANE_B		-8
314c2a6a07aSYong Zhi 
315c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_TERMEN_DLANE_A		0
316c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_TERMEN_DLANE_B		0
317c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_SETTLE_DLANE_A		85
318c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_SETTLE_DLANE_B		-2
319c2a6a07aSYong Zhi 
320c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_TERMEN_DEFAULT		0x4
321c2a6a07aSYong Zhi #define CIO2_CSIRX_DLY_CNT_SETTLE_DEFAULT		0x570
322c2a6a07aSYong Zhi 
32344e6d472SSakari Ailus #define CIO2_PMCSR_OFFSET				4U
32444e6d472SSakari Ailus #define CIO2_PMCSR_D0D3_SHIFT				2U
325c2a6a07aSYong Zhi #define CIO2_PMCSR_D3					0x3
326c2a6a07aSYong Zhi 
327c2a6a07aSYong Zhi struct cio2_csi2_timing {
328c2a6a07aSYong Zhi 	s32 clk_termen;
329c2a6a07aSYong Zhi 	s32 clk_settle;
330c2a6a07aSYong Zhi 	s32 dat_termen;
331c2a6a07aSYong Zhi 	s32 dat_settle;
332c2a6a07aSYong Zhi };
333c2a6a07aSYong Zhi 
334c2a6a07aSYong Zhi struct cio2_buffer {
335c2a6a07aSYong Zhi 	struct vb2_v4l2_buffer vbb;
336c2a6a07aSYong Zhi 	u32 *lop[CIO2_MAX_LOPS];
337c2a6a07aSYong Zhi 	dma_addr_t lop_bus_addr[CIO2_MAX_LOPS];
338c2a6a07aSYong Zhi 	unsigned int offset;
339c2a6a07aSYong Zhi };
340c2a6a07aSYong Zhi 
341c2a6a07aSYong Zhi struct csi2_bus_info {
342c2a6a07aSYong Zhi 	u32 port;
343c2a6a07aSYong Zhi 	u32 lanes;
344c2a6a07aSYong Zhi };
345c2a6a07aSYong Zhi 
346c2a6a07aSYong Zhi struct cio2_queue {
347c2a6a07aSYong Zhi 	/* mutex to be used by vb2_queue */
348c2a6a07aSYong Zhi 	struct mutex lock;
349c2a6a07aSYong Zhi 	struct media_pipeline pipe;
350c2a6a07aSYong Zhi 	struct csi2_bus_info csi2;
351c2a6a07aSYong Zhi 	struct v4l2_subdev *sensor;
352c2a6a07aSYong Zhi 	void __iomem *csi_rx_base;
353c2a6a07aSYong Zhi 
354c2a6a07aSYong Zhi 	/* Subdev, /dev/v4l-subdevX */
355c2a6a07aSYong Zhi 	struct v4l2_subdev subdev;
35655a6c6b2SSakari Ailus 	struct mutex subdev_lock; /* Serialise acces to subdev_fmt field */
357c2a6a07aSYong Zhi 	struct media_pad subdev_pads[CIO2_PADS];
358c2a6a07aSYong Zhi 	struct v4l2_mbus_framefmt subdev_fmt;
359c2a6a07aSYong Zhi 	atomic_t frame_sequence;
360c2a6a07aSYong Zhi 
361c2a6a07aSYong Zhi 	/* Video device, /dev/videoX */
362c2a6a07aSYong Zhi 	struct video_device vdev;
363c2a6a07aSYong Zhi 	struct media_pad vdev_pad;
364c2a6a07aSYong Zhi 	struct v4l2_pix_format_mplane format;
365c2a6a07aSYong Zhi 	struct vb2_queue vbq;
366c2a6a07aSYong Zhi 
367c2a6a07aSYong Zhi 	/* Buffer queue handling */
368c2a6a07aSYong Zhi 	struct cio2_fbpt_entry *fbpt;	/* Frame buffer pointer table */
369c2a6a07aSYong Zhi 	dma_addr_t fbpt_bus_addr;
370c2a6a07aSYong Zhi 	struct cio2_buffer *bufs[CIO2_MAX_BUFFERS];
371c2a6a07aSYong Zhi 	unsigned int bufs_first;	/* Index of the first used entry */
372c2a6a07aSYong Zhi 	unsigned int bufs_next;	/* Index of the first unused entry */
373c2a6a07aSYong Zhi 	atomic_t bufs_queued;
374c2a6a07aSYong Zhi };
375c2a6a07aSYong Zhi 
376c2a6a07aSYong Zhi struct cio2_device {
377c2a6a07aSYong Zhi 	struct pci_dev *pci_dev;
378c2a6a07aSYong Zhi 	void __iomem *base;
379c2a6a07aSYong Zhi 	struct v4l2_device v4l2_dev;
380c2a6a07aSYong Zhi 	struct cio2_queue queue[CIO2_QUEUES];
381c2a6a07aSYong Zhi 	struct cio2_queue *cur_queue;
382c2a6a07aSYong Zhi 	/* mutex to be used by video_device */
383c2a6a07aSYong Zhi 	struct mutex lock;
384c2a6a07aSYong Zhi 
385c2a6a07aSYong Zhi 	bool streaming;
386c2a6a07aSYong Zhi 	struct v4l2_async_notifier notifier;
387c2a6a07aSYong Zhi 	struct media_device media_dev;
388c2a6a07aSYong Zhi 
389c2a6a07aSYong Zhi 	/*
390c2a6a07aSYong Zhi 	 * Safety net to catch DMA fetch ahead
391c2a6a07aSYong Zhi 	 * when reaching the end of LOP
392c2a6a07aSYong Zhi 	 */
393c2a6a07aSYong Zhi 	void *dummy_page;
394c2a6a07aSYong Zhi 	/* DMA handle of dummy_page */
395c2a6a07aSYong Zhi 	dma_addr_t dummy_page_bus_addr;
396c2a6a07aSYong Zhi 	/* single List of Pointers (LOP) page */
397c2a6a07aSYong Zhi 	u32 *dummy_lop;
398c2a6a07aSYong Zhi 	/* DMA handle of dummy_lop */
399c2a6a07aSYong Zhi 	dma_addr_t dummy_lop_bus_addr;
400c2a6a07aSYong Zhi };
401c2a6a07aSYong Zhi 
402c2a6a07aSYong Zhi /**************** Virtual channel ****************/
403c2a6a07aSYong Zhi /*
404c2a6a07aSYong Zhi  * This should come from sensor driver. No
405c2a6a07aSYong Zhi  * driver interface nor requirement yet.
406c2a6a07aSYong Zhi  */
407c2a6a07aSYong Zhi #define SENSOR_VIR_CH_DFLT		0
408c2a6a07aSYong Zhi 
409c2a6a07aSYong Zhi /**************** FBPT operations ****************/
410c2a6a07aSYong Zhi #define CIO2_FBPT_SIZE			(CIO2_MAX_BUFFERS * CIO2_MAX_LOPS * \
411c2a6a07aSYong Zhi 					 sizeof(struct cio2_fbpt_entry))
412c2a6a07aSYong Zhi 
413c2a6a07aSYong Zhi #define CIO2_FBPT_SUBENTRY_UNIT		4
414c2a6a07aSYong Zhi 
415c2a6a07aSYong Zhi /* cio2 fbpt first_entry ctrl status */
416c2a6a07aSYong Zhi #define CIO2_FBPT_CTRL_VALID		BIT(0)
417c2a6a07aSYong Zhi #define CIO2_FBPT_CTRL_IOC		BIT(1)
418c2a6a07aSYong Zhi #define CIO2_FBPT_CTRL_IOS		BIT(2)
419c2a6a07aSYong Zhi #define CIO2_FBPT_CTRL_SUCCXFAIL	BIT(3)
420c2a6a07aSYong Zhi #define CIO2_FBPT_CTRL_CMPLCODE_SHIFT	4
421c2a6a07aSYong Zhi 
422c2a6a07aSYong Zhi /*
423c2a6a07aSYong Zhi  * Frame Buffer Pointer Table(FBPT) entry
424c2a6a07aSYong Zhi  * each entry describe an output buffer and consists of
425c2a6a07aSYong Zhi  * several sub-entries
426c2a6a07aSYong Zhi  */
427c2a6a07aSYong Zhi struct __packed cio2_fbpt_entry {
428c2a6a07aSYong Zhi 	union {
429c2a6a07aSYong Zhi 		struct __packed {
430c2a6a07aSYong Zhi 			u32 ctrl; /* status ctrl */
431c2a6a07aSYong Zhi 			u16 cur_line_num; /* current line # written to DDR */
432c2a6a07aSYong Zhi 			u16 frame_num; /* updated by DMA upon FE */
433c2a6a07aSYong Zhi 			u32 first_page_offset; /* offset for 1st page in LOP */
434c2a6a07aSYong Zhi 		} first_entry;
435c2a6a07aSYong Zhi 		/* Second entry per buffer */
436c2a6a07aSYong Zhi 		struct __packed {
437c2a6a07aSYong Zhi 			u32 timestamp;
438c2a6a07aSYong Zhi 			u32 num_of_bytes;
439c2a6a07aSYong Zhi 			/* the number of bytes for write on last page */
440c2a6a07aSYong Zhi 			u16 last_page_available_bytes;
441c2a6a07aSYong Zhi 			/* the number of pages allocated for this buf */
442c2a6a07aSYong Zhi 			u16 num_of_pages;
443c2a6a07aSYong Zhi 		} second_entry;
444c2a6a07aSYong Zhi 	};
445c2a6a07aSYong Zhi 	u32 lop_page_addr;	/* Points to list of pointers (LOP) table */
446c2a6a07aSYong Zhi };
447c2a6a07aSYong Zhi 
448c2a6a07aSYong Zhi static inline struct cio2_queue *file_to_cio2_queue(struct file *file)
449c2a6a07aSYong Zhi {
450c2a6a07aSYong Zhi 	return container_of(video_devdata(file), struct cio2_queue, vdev);
451c2a6a07aSYong Zhi }
452c2a6a07aSYong Zhi 
453c2a6a07aSYong Zhi static inline struct cio2_queue *vb2q_to_cio2_queue(struct vb2_queue *vq)
454c2a6a07aSYong Zhi {
455c2a6a07aSYong Zhi 	return container_of(vq, struct cio2_queue, vbq);
456c2a6a07aSYong Zhi }
457c2a6a07aSYong Zhi 
458c2a6a07aSYong Zhi #endif
459