xref: /linux/drivers/media/pci/ddbridge/ddbridge.h (revision bfd5bb6f90af092aa345b15cd78143956a13c2a8)
1 /*
2  * ddbridge.h: Digital Devices PCIe bridge driver
3  *
4  * Copyright (C) 2010-2017 Digital Devices GmbH
5  *                         Ralph Metzler <rmetzler@digitaldevices.de>
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License
9  * version 2 only, as published by the Free Software Foundation.
10  *
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * To obtain the license, point your browser to
18  * http://www.gnu.org/copyleft/gpl.html
19  */
20 
21 #ifndef _DDBRIDGE_H_
22 #define _DDBRIDGE_H_
23 
24 #include <linux/module.h>
25 #include <linux/init.h>
26 #include <linux/interrupt.h>
27 #include <linux/delay.h>
28 #include <linux/slab.h>
29 #include <linux/poll.h>
30 #include <linux/io.h>
31 #include <linux/pci.h>
32 #include <linux/timer.h>
33 #include <linux/i2c.h>
34 #include <linux/swab.h>
35 #include <linux/vmalloc.h>
36 #include <linux/workqueue.h>
37 #include <linux/kthread.h>
38 #include <linux/platform_device.h>
39 #include <linux/clk.h>
40 #include <linux/spi/spi.h>
41 #include <linux/gpio.h>
42 #include <linux/completion.h>
43 
44 #include <linux/types.h>
45 #include <linux/sched.h>
46 #include <linux/interrupt.h>
47 #include <linux/mutex.h>
48 #include <asm/dma.h>
49 #include <asm/irq.h>
50 #include <linux/io.h>
51 #include <linux/uaccess.h>
52 
53 #include <linux/dvb/ca.h>
54 #include <linux/socket.h>
55 #include <linux/device.h>
56 #include <linux/io.h>
57 
58 #include <media/dmxdev.h>
59 #include <media/dvbdev.h>
60 #include <media/dvb_demux.h>
61 #include <media/dvb_frontend.h>
62 #include <media/dvb_ringbuffer.h>
63 #include <media/dvb_ca_en50221.h>
64 #include <media/dvb_net.h>
65 
66 #define DDBRIDGE_VERSION "0.9.33-integrated"
67 
68 #define DDB_MAX_I2C    32
69 #define DDB_MAX_PORT   32
70 #define DDB_MAX_INPUT  64
71 #define DDB_MAX_OUTPUT 32
72 #define DDB_MAX_LINK    4
73 #define DDB_LINK_SHIFT 28
74 
75 #define DDB_LINK_TAG(_x) (_x << DDB_LINK_SHIFT)
76 
77 struct ddb_regset {
78 	u32 base;
79 	u32 num;
80 	u32 size;
81 };
82 
83 struct ddb_regmap {
84 	u32 irq_base_i2c;
85 	u32 irq_base_idma;
86 	u32 irq_base_odma;
87 
88 	const struct ddb_regset *i2c;
89 	const struct ddb_regset *i2c_buf;
90 	const struct ddb_regset *idma;
91 	const struct ddb_regset *idma_buf;
92 	const struct ddb_regset *odma;
93 	const struct ddb_regset *odma_buf;
94 
95 	const struct ddb_regset *input;
96 	const struct ddb_regset *output;
97 
98 	const struct ddb_regset *channel;
99 };
100 
101 struct ddb_ids {
102 	u16 vendor;
103 	u16 device;
104 	u16 subvendor;
105 	u16 subdevice;
106 
107 	u32 hwid;
108 	u32 regmapid;
109 	u32 devid;
110 	u32 mac;
111 };
112 
113 struct ddb_info {
114 	int   type;
115 #define DDB_NONE            0
116 #define DDB_OCTOPUS         1
117 #define DDB_OCTOPUS_CI      2
118 #define DDB_OCTOPUS_MAX     5
119 #define DDB_OCTOPUS_MAX_CT  6
120 #define DDB_OCTOPUS_MCI     9
121 	char *name;
122 	u32   i2c_mask;
123 	u8    port_num;
124 	u8    led_num;
125 	u8    fan_num;
126 	u8    temp_num;
127 	u8    temp_bus;
128 	u32   board_control;
129 	u32   board_control_2;
130 	u8    mdio_num;
131 	u8    con_clock; /* use a continuous clock */
132 	u8    ts_quirks;
133 #define TS_QUIRK_SERIAL   1
134 #define TS_QUIRK_REVERSED 2
135 #define TS_QUIRK_ALT_OSC  8
136 	u32   tempmon_irq;
137 	u8    mci;
138 	const struct ddb_regmap *regmap;
139 };
140 
141 #define DMA_MAX_BUFS 32      /* hardware table limit */
142 
143 struct ddb;
144 struct ddb_port;
145 
146 struct ddb_dma {
147 	void                  *io;
148 	u32                    regs;
149 	u32                    bufregs;
150 
151 	dma_addr_t             pbuf[DMA_MAX_BUFS];
152 	u8                    *vbuf[DMA_MAX_BUFS];
153 	u32                    num;
154 	u32                    size;
155 	u32                    div;
156 	u32                    bufval;
157 
158 	struct work_struct     work;
159 	spinlock_t             lock; /* DMA lock */
160 	wait_queue_head_t      wq;
161 	int                    running;
162 	u32                    stat;
163 	u32                    ctrl;
164 	u32                    cbuf;
165 	u32                    coff;
166 };
167 
168 struct ddb_dvb {
169 	struct dvb_adapter    *adap;
170 	int                    adap_registered;
171 	struct dvb_device     *dev;
172 	struct i2c_client     *i2c_client[1];
173 	struct dvb_frontend   *fe;
174 	struct dvb_frontend   *fe2;
175 	struct dmxdev          dmxdev;
176 	struct dvb_demux       demux;
177 	struct dvb_net         dvbnet;
178 	struct dmx_frontend    hw_frontend;
179 	struct dmx_frontend    mem_frontend;
180 	int                    users;
181 	u32                    attached;
182 	u8                     input;
183 
184 	enum fe_sec_tone_mode  tone;
185 	enum fe_sec_voltage    voltage;
186 
187 	int (*i2c_gate_ctrl)(struct dvb_frontend *, int);
188 	int (*set_voltage)(struct dvb_frontend *fe,
189 			   enum fe_sec_voltage voltage);
190 	int (*set_input)(struct dvb_frontend *fe, int input);
191 	int (*diseqc_send_master_cmd)(struct dvb_frontend *fe,
192 				      struct dvb_diseqc_master_cmd *cmd);
193 };
194 
195 struct ddb_ci {
196 	struct dvb_ca_en50221  en;
197 	struct ddb_port       *port;
198 	u32                    nr;
199 };
200 
201 struct ddb_io {
202 	struct ddb_port       *port;
203 	u32                    nr;
204 	u32                    regs;
205 	struct ddb_dma        *dma;
206 	struct ddb_io         *redo;
207 	struct ddb_io         *redi;
208 };
209 
210 #define ddb_output ddb_io
211 #define ddb_input ddb_io
212 
213 struct ddb_i2c {
214 	struct ddb            *dev;
215 	u32                    nr;
216 	u32                    regs;
217 	u32                    link;
218 	struct i2c_adapter     adap;
219 	u32                    rbuf;
220 	u32                    wbuf;
221 	u32                    bsize;
222 	struct completion      completion;
223 };
224 
225 struct ddb_port {
226 	struct ddb            *dev;
227 	u32                    nr;
228 	u32                    pnr;
229 	u32                    regs;
230 	u32                    lnr;
231 	struct ddb_i2c        *i2c;
232 	struct mutex           i2c_gate_lock; /* I2C access lock */
233 	u32                    class;
234 #define DDB_PORT_NONE           0
235 #define DDB_PORT_CI             1
236 #define DDB_PORT_TUNER          2
237 #define DDB_PORT_LOOP           3
238 	char                   *name;
239 	char                   *type_name;
240 	u32                     type;
241 #define DDB_TUNER_DUMMY          0xffffffff
242 #define DDB_TUNER_NONE           0
243 #define DDB_TUNER_DVBS_ST        1
244 #define DDB_TUNER_DVBS_ST_AA     2
245 #define DDB_TUNER_DVBCT_TR       3
246 #define DDB_TUNER_DVBCT_ST       4
247 #define DDB_CI_INTERNAL          5
248 #define DDB_CI_EXTERNAL_SONY     6
249 #define DDB_TUNER_DVBCT2_SONY_P  7
250 #define DDB_TUNER_DVBC2T2_SONY_P 8
251 #define DDB_TUNER_ISDBT_SONY_P   9
252 #define DDB_TUNER_DVBS_STV0910_P 10
253 #define DDB_TUNER_MXL5XX         11
254 #define DDB_CI_EXTERNAL_XO2      12
255 #define DDB_CI_EXTERNAL_XO2_B    13
256 #define DDB_TUNER_DVBS_STV0910_PR 14
257 #define DDB_TUNER_DVBC2T2I_SONY_P 15
258 #define DDB_TUNER_MCI            16
259 
260 #define DDB_TUNER_XO2            32
261 #define DDB_TUNER_DVBS_STV0910   (DDB_TUNER_XO2 + 0)
262 #define DDB_TUNER_DVBCT2_SONY    (DDB_TUNER_XO2 + 1)
263 #define DDB_TUNER_ISDBT_SONY     (DDB_TUNER_XO2 + 2)
264 #define DDB_TUNER_DVBC2T2_SONY   (DDB_TUNER_XO2 + 3)
265 #define DDB_TUNER_ATSC_ST        (DDB_TUNER_XO2 + 4)
266 #define DDB_TUNER_DVBC2T2I_SONY  (DDB_TUNER_XO2 + 5)
267 
268 	struct ddb_input      *input[2];
269 	struct ddb_output     *output;
270 	struct dvb_ca_en50221 *en;
271 	u8                     en_freedata;
272 	struct ddb_dvb         dvb[2];
273 	u32                    gap;
274 	u32                    obr;
275 	u8                     creg;
276 };
277 
278 #define CM_STARTUP_DELAY 2
279 #define CM_AVERAGE  20
280 #define CM_GAIN     10
281 
282 #define HW_LSB_SHIFT    12
283 #define HW_LSB_MASK     0x1000
284 
285 #define CM_IDLE    0
286 #define CM_STARTUP 1
287 #define CM_ADJUST  2
288 
289 #define TS_CAPTURE_LEN  (4096)
290 
291 struct ddb_lnb {
292 	struct mutex           lock; /* lock lnb access */
293 	u32                    tone;
294 	enum fe_sec_voltage    oldvoltage[4];
295 	u32                    voltage[4];
296 	u32                    voltages;
297 	u32                    fmode;
298 };
299 
300 struct ddb_irq {
301 	void                   (*handler)(void *);
302 	void                  *data;
303 };
304 
305 struct ddb_link {
306 	struct ddb            *dev;
307 	const struct ddb_info *info;
308 	u32                    nr;
309 	u32                    regs;
310 	spinlock_t             lock; /* lock link access */
311 	struct mutex           flash_mutex; /* lock flash access */
312 	struct ddb_lnb         lnb;
313 	struct tasklet_struct  tasklet;
314 	struct ddb_ids         ids;
315 
316 	spinlock_t             temp_lock; /* lock temp chip access */
317 	int                    overtemperature_error;
318 	u8                     temp_tab[11];
319 	struct ddb_irq         irq[256];
320 };
321 
322 struct ddb {
323 	struct pci_dev          *pdev;
324 	struct platform_device  *pfdev;
325 	struct device           *dev;
326 
327 	int                      msi;
328 	struct workqueue_struct *wq;
329 	u32                      has_dma;
330 
331 	struct ddb_link          link[DDB_MAX_LINK];
332 	unsigned char __iomem   *regs;
333 	u32                      regs_len;
334 	u32                      port_num;
335 	struct ddb_port          port[DDB_MAX_PORT];
336 	u32                      i2c_num;
337 	struct ddb_i2c           i2c[DDB_MAX_I2C];
338 	struct ddb_input         input[DDB_MAX_INPUT];
339 	struct ddb_output        output[DDB_MAX_OUTPUT];
340 	struct dvb_adapter       adap[DDB_MAX_INPUT];
341 	struct ddb_dma           idma[DDB_MAX_INPUT];
342 	struct ddb_dma           odma[DDB_MAX_OUTPUT];
343 
344 	struct device           *ddb_dev;
345 	u32                      ddb_dev_users;
346 	u32                      nr;
347 	u8                       iobuf[1028];
348 
349 	u8                       leds;
350 	u32                      ts_irq;
351 	u32                      i2c_irq;
352 
353 	struct mutex             mutex; /* lock access to global ddb array */
354 
355 	u8                       tsbuf[TS_CAPTURE_LEN];
356 };
357 
358 /****************************************************************************/
359 /****************************************************************************/
360 /****************************************************************************/
361 
362 int ddbridge_flashread(struct ddb *dev, u32 link, u8 *buf, u32 addr, u32 len);
363 
364 /****************************************************************************/
365 
366 /* ddbridge-core.c */
367 struct ddb_irq *ddb_irq_set(struct ddb *dev, u32 link, u32 nr,
368 			    void (*handler)(void *), void *data);
369 void ddb_ports_detach(struct ddb *dev);
370 void ddb_ports_release(struct ddb *dev);
371 void ddb_buffers_free(struct ddb *dev);
372 void ddb_device_destroy(struct ddb *dev);
373 irqreturn_t ddb_irq_handler0(int irq, void *dev_id);
374 irqreturn_t ddb_irq_handler1(int irq, void *dev_id);
375 irqreturn_t ddb_irq_handler(int irq, void *dev_id);
376 void ddb_ports_init(struct ddb *dev);
377 int ddb_buffers_alloc(struct ddb *dev);
378 int ddb_ports_attach(struct ddb *dev);
379 int ddb_device_create(struct ddb *dev);
380 int ddb_init(struct ddb *dev);
381 void ddb_unmap(struct ddb *dev);
382 int ddb_exit_ddbridge(int stage, int error);
383 int ddb_init_ddbridge(void);
384 
385 #endif /* DDBRIDGE_H */
386