1*25bf2e19SVladimir Zapolskiy // SPDX-License-Identifier: GPL-2.0 2*25bf2e19SVladimir Zapolskiy // Copyright (c) 2024-2025 Linaro Ltd 3*25bf2e19SVladimir Zapolskiy 4*25bf2e19SVladimir Zapolskiy #include <linux/clk.h> 5*25bf2e19SVladimir Zapolskiy #include <linux/delay.h> 6*25bf2e19SVladimir Zapolskiy #include <linux/gpio/consumer.h> 7*25bf2e19SVladimir Zapolskiy #include <linux/i2c.h> 8*25bf2e19SVladimir Zapolskiy #include <linux/module.h> 9*25bf2e19SVladimir Zapolskiy #include <linux/pm_runtime.h> 10*25bf2e19SVladimir Zapolskiy #include <linux/regulator/consumer.h> 11*25bf2e19SVladimir Zapolskiy #include <linux/units.h> 12*25bf2e19SVladimir Zapolskiy #include <media/v4l2-cci.h> 13*25bf2e19SVladimir Zapolskiy #include <media/v4l2-ctrls.h> 14*25bf2e19SVladimir Zapolskiy #include <media/v4l2-device.h> 15*25bf2e19SVladimir Zapolskiy #include <media/v4l2-fwnode.h> 16*25bf2e19SVladimir Zapolskiy 17*25bf2e19SVladimir Zapolskiy #define OG0VE1B_LINK_FREQ_500MHZ (500 * HZ_PER_MHZ) 18*25bf2e19SVladimir Zapolskiy #define OG0VE1B_MCLK_FREQ_24MHZ (24 * HZ_PER_MHZ) 19*25bf2e19SVladimir Zapolskiy 20*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_CHIP_ID CCI_REG24(0x300a) 21*25bf2e19SVladimir Zapolskiy #define OG0VE1B_CHIP_ID 0xc75645 22*25bf2e19SVladimir Zapolskiy 23*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_MODE_SELECT CCI_REG8(0x0100) 24*25bf2e19SVladimir Zapolskiy #define OG0VE1B_MODE_STANDBY 0x00 25*25bf2e19SVladimir Zapolskiy #define OG0VE1B_MODE_STREAMING BIT(0) 26*25bf2e19SVladimir Zapolskiy 27*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_SOFTWARE_RST CCI_REG8(0x0103) 28*25bf2e19SVladimir Zapolskiy #define OG0VE1B_SOFTWARE_RST BIT(0) 29*25bf2e19SVladimir Zapolskiy 30*25bf2e19SVladimir Zapolskiy /* Exposure controls from sensor */ 31*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_EXPOSURE CCI_REG24(0x3500) 32*25bf2e19SVladimir Zapolskiy #define OG0VE1B_EXPOSURE_MIN 1 33*25bf2e19SVladimir Zapolskiy #define OG0VE1B_EXPOSURE_MAX_MARGIN 14 34*25bf2e19SVladimir Zapolskiy #define OG0VE1B_EXPOSURE_STEP 1 35*25bf2e19SVladimir Zapolskiy #define OG0VE1B_EXPOSURE_DEFAULT 554 36*25bf2e19SVladimir Zapolskiy 37*25bf2e19SVladimir Zapolskiy /* Analogue gain controls from sensor */ 38*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_ANALOGUE_GAIN CCI_REG16(0x350a) 39*25bf2e19SVladimir Zapolskiy #define OG0VE1B_ANALOGUE_GAIN_MIN 1 40*25bf2e19SVladimir Zapolskiy #define OG0VE1B_ANALOGUE_GAIN_MAX 0x1ff 41*25bf2e19SVladimir Zapolskiy #define OG0VE1B_ANALOGUE_GAIN_STEP 1 42*25bf2e19SVladimir Zapolskiy #define OG0VE1B_ANALOGUE_GAIN_DEFAULT 16 43*25bf2e19SVladimir Zapolskiy 44*25bf2e19SVladimir Zapolskiy /* Test pattern */ 45*25bf2e19SVladimir Zapolskiy #define OG0VE1B_REG_PRE_ISP CCI_REG8(0x5e00) 46*25bf2e19SVladimir Zapolskiy #define OG0VE1B_TEST_PATTERN_ENABLE BIT(7) 47*25bf2e19SVladimir Zapolskiy 48*25bf2e19SVladimir Zapolskiy #define to_og0ve1b(_sd) container_of(_sd, struct og0ve1b, sd) 49*25bf2e19SVladimir Zapolskiy 50*25bf2e19SVladimir Zapolskiy static const s64 og0ve1b_link_freq_menu[] = { 51*25bf2e19SVladimir Zapolskiy OG0VE1B_LINK_FREQ_500MHZ, 52*25bf2e19SVladimir Zapolskiy }; 53*25bf2e19SVladimir Zapolskiy 54*25bf2e19SVladimir Zapolskiy struct og0ve1b_reg_list { 55*25bf2e19SVladimir Zapolskiy const struct cci_reg_sequence *regs; 56*25bf2e19SVladimir Zapolskiy unsigned int num_regs; 57*25bf2e19SVladimir Zapolskiy }; 58*25bf2e19SVladimir Zapolskiy 59*25bf2e19SVladimir Zapolskiy struct og0ve1b_mode { 60*25bf2e19SVladimir Zapolskiy u32 width; /* Frame width in pixels */ 61*25bf2e19SVladimir Zapolskiy u32 height; /* Frame height in pixels */ 62*25bf2e19SVladimir Zapolskiy u32 hts; /* Horizontal timing size */ 63*25bf2e19SVladimir Zapolskiy u32 vts; /* Default vertical timing size */ 64*25bf2e19SVladimir Zapolskiy u32 bpp; /* Bits per pixel */ 65*25bf2e19SVladimir Zapolskiy 66*25bf2e19SVladimir Zapolskiy const struct og0ve1b_reg_list reg_list; /* Sensor register setting */ 67*25bf2e19SVladimir Zapolskiy }; 68*25bf2e19SVladimir Zapolskiy 69*25bf2e19SVladimir Zapolskiy static const char * const og0ve1b_test_pattern_menu[] = { 70*25bf2e19SVladimir Zapolskiy "Disabled", 71*25bf2e19SVladimir Zapolskiy "Vertical Colour Bars", 72*25bf2e19SVladimir Zapolskiy }; 73*25bf2e19SVladimir Zapolskiy 74*25bf2e19SVladimir Zapolskiy static const char * const og0ve1b_supply_names[] = { 75*25bf2e19SVladimir Zapolskiy "avdd", /* Analog power */ 76*25bf2e19SVladimir Zapolskiy "dovdd", /* Digital I/O power */ 77*25bf2e19SVladimir Zapolskiy "dvdd", /* Digital core power */ 78*25bf2e19SVladimir Zapolskiy }; 79*25bf2e19SVladimir Zapolskiy 80*25bf2e19SVladimir Zapolskiy #define OG0VE1B_NUM_SUPPLIES ARRAY_SIZE(og0ve1b_supply_names) 81*25bf2e19SVladimir Zapolskiy 82*25bf2e19SVladimir Zapolskiy struct og0ve1b { 83*25bf2e19SVladimir Zapolskiy struct device *dev; 84*25bf2e19SVladimir Zapolskiy struct regmap *regmap; 85*25bf2e19SVladimir Zapolskiy struct clk *xvclk; 86*25bf2e19SVladimir Zapolskiy struct gpio_desc *reset_gpio; 87*25bf2e19SVladimir Zapolskiy struct regulator_bulk_data supplies[OG0VE1B_NUM_SUPPLIES]; 88*25bf2e19SVladimir Zapolskiy 89*25bf2e19SVladimir Zapolskiy struct v4l2_subdev sd; 90*25bf2e19SVladimir Zapolskiy struct media_pad pad; 91*25bf2e19SVladimir Zapolskiy 92*25bf2e19SVladimir Zapolskiy struct v4l2_ctrl_handler ctrl_handler; 93*25bf2e19SVladimir Zapolskiy 94*25bf2e19SVladimir Zapolskiy /* Saved register value */ 95*25bf2e19SVladimir Zapolskiy u64 pre_isp; 96*25bf2e19SVladimir Zapolskiy }; 97*25bf2e19SVladimir Zapolskiy 98*25bf2e19SVladimir Zapolskiy static const struct cci_reg_sequence og0ve1b_640x480_120fps_mode[] = { 99*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a0), 0x02 }, 100*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a1), 0x00 }, 101*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a2), 0x48 }, 102*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a3), 0x34 }, 103*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a4), 0xf7 }, 104*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x30a5), 0x00 }, 105*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3082), 0x32 }, 106*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3083), 0x01 }, 107*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x301c), 0xf0 }, 108*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x301e), 0x0b }, 109*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3106), 0x10 }, 110*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3708), 0x77 }, 111*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3709), 0xf8 }, 112*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3717), 0x00 }, 113*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3782), 0x00 }, 114*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3783), 0x47 }, 115*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x37a2), 0x00 }, 116*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3503), 0x07 }, 117*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3509), 0x10 }, 118*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3600), 0x83 }, 119*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3601), 0x21 }, 120*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3602), 0xf1 }, 121*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x360a), 0x18 }, 122*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x360e), 0xb3 }, 123*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3613), 0x20 }, 124*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x366a), 0x78 }, 125*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3706), 0x63 }, 126*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3713), 0x00 }, 127*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3716), 0xb0 }, 128*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x37a1), 0x38 }, 129*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3800), 0x00 }, 130*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3801), 0x04 }, 131*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3802), 0x00 }, 132*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3803), 0x04 }, 133*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3804), 0x02 }, 134*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3805), 0x8b }, 135*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3806), 0x01 }, 136*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3807), 0xeb }, 137*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3808), 0x02 }, /* output width */ 138*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3809), 0x80 }, 139*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380a), 0x01 }, /* output height */ 140*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380b), 0xe0 }, 141*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380c), 0x03 }, /* horizontal timing size */ 142*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380d), 0x18 }, 143*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380e), 0x02 }, /* vertical timing size */ 144*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x380f), 0x38 }, 145*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3811), 0x04 }, 146*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3813), 0x04 }, 147*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3814), 0x11 }, 148*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3815), 0x11 }, 149*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3820), 0x00 }, 150*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3821), 0x00 }, 151*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3823), 0x04 }, 152*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x382a), 0x00 }, 153*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x382b), 0x03 }, 154*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3840), 0x00 }, 155*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x389e), 0x00 }, 156*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c05), 0x08 }, 157*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c26), 0x02 }, 158*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c27), 0xc0 }, 159*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c28), 0x00 }, 160*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c29), 0x40 }, 161*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c2c), 0x00 }, 162*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c2d), 0x50 }, 163*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c2e), 0x02 }, 164*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c2f), 0x66 }, 165*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c33), 0x08 }, 166*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c35), 0x00 }, 167*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c36), 0x00 }, 168*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3c37), 0x00 }, 169*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f52), 0x9b }, 170*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4001), 0x42 }, 171*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4004), 0x08 }, 172*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4005), 0x00 }, 173*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4007), 0x28 }, 174*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4009), 0x40 }, 175*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4307), 0x30 }, 176*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4500), 0x80 }, 177*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4501), 0x02 }, 178*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4502), 0x47 }, 179*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4504), 0x7f }, 180*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4601), 0x48 }, 181*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4800), 0x64 }, 182*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4801), 0x0f }, 183*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4806), 0x2f }, 184*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4819), 0xaa }, 185*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4823), 0x3e }, 186*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x5000), 0x85 }, 187*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x5e00), 0x0c }, 188*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3899), 0x09 }, 189*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f00), 0x64 }, 190*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f02), 0x0a }, 191*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f05), 0x0e }, 192*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f06), 0x11 }, 193*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f08), 0x0b }, 194*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f0a), 0xc4 }, 195*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f20), 0x1f }, 196*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f25), 0x10 }, 197*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3016), 0x10 }, 198*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3017), 0x00 }, 199*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3018), 0x00 }, 200*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3019), 0x00 }, 201*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x301a), 0x00 }, 202*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x301b), 0x00 }, 203*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x301c), 0x72 }, 204*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3037), 0x40 }, 205*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f2c), 0x00 }, 206*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f21), 0x00 }, 207*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f23), 0x00 }, 208*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f2a), 0x00 }, 209*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3665), 0xe7 }, 210*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3668), 0x48 }, 211*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3671), 0x3c }, 212*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x389a), 0x02 }, 213*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x389b), 0x00 }, 214*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x303c), 0xa0 }, 215*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x300f), 0xf0 }, 216*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x304b), 0x0f }, 217*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3662), 0x24 }, 218*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3006), 0x40 }, 219*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4f26), 0x45 }, 220*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3607), 0x34 }, 221*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3608), 0x01 }, 222*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x360a), 0x0c }, 223*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x360b), 0x86 }, 224*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x360c), 0xcc }, 225*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3013), 0x00 }, 226*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3083), 0x02 }, 227*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3084), 0x12 }, 228*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4601), 0x38 }, 229*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x366f), 0x3a }, 230*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3713), 0x19 }, 231*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x37a2), 0x00 }, 232*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f43), 0x27 }, 233*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f45), 0x27 }, 234*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f47), 0x32 }, 235*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f49), 0x3e }, 236*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f4b), 0x20 }, 237*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f4d), 0x30 }, 238*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4300), 0x3f }, 239*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x4009), 0x10 }, 240*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f02), 0x68 }, 241*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3700), 0x8c }, 242*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x370b), 0x7e }, 243*25bf2e19SVladimir Zapolskiy { CCI_REG8(0x3f47), 0x35 }, 244*25bf2e19SVladimir Zapolskiy }; 245*25bf2e19SVladimir Zapolskiy 246*25bf2e19SVladimir Zapolskiy static const struct og0ve1b_mode supported_modes[] = { 247*25bf2e19SVladimir Zapolskiy { 248*25bf2e19SVladimir Zapolskiy .width = 640, 249*25bf2e19SVladimir Zapolskiy .height = 480, 250*25bf2e19SVladimir Zapolskiy .hts = 792, 251*25bf2e19SVladimir Zapolskiy .vts = 568, 252*25bf2e19SVladimir Zapolskiy .bpp = 8, 253*25bf2e19SVladimir Zapolskiy .reg_list = { 254*25bf2e19SVladimir Zapolskiy .regs = og0ve1b_640x480_120fps_mode, 255*25bf2e19SVladimir Zapolskiy .num_regs = ARRAY_SIZE(og0ve1b_640x480_120fps_mode), 256*25bf2e19SVladimir Zapolskiy }, 257*25bf2e19SVladimir Zapolskiy }, 258*25bf2e19SVladimir Zapolskiy }; 259*25bf2e19SVladimir Zapolskiy 260*25bf2e19SVladimir Zapolskiy static int og0ve1b_enable_test_pattern(struct og0ve1b *og0ve1b, u32 pattern) 261*25bf2e19SVladimir Zapolskiy { 262*25bf2e19SVladimir Zapolskiy u64 val = og0ve1b->pre_isp; 263*25bf2e19SVladimir Zapolskiy 264*25bf2e19SVladimir Zapolskiy if (pattern) 265*25bf2e19SVladimir Zapolskiy val |= OG0VE1B_TEST_PATTERN_ENABLE; 266*25bf2e19SVladimir Zapolskiy else 267*25bf2e19SVladimir Zapolskiy val &= ~OG0VE1B_TEST_PATTERN_ENABLE; 268*25bf2e19SVladimir Zapolskiy 269*25bf2e19SVladimir Zapolskiy return cci_write(og0ve1b->regmap, OG0VE1B_REG_PRE_ISP, val, NULL); 270*25bf2e19SVladimir Zapolskiy } 271*25bf2e19SVladimir Zapolskiy 272*25bf2e19SVladimir Zapolskiy static int og0ve1b_set_ctrl(struct v4l2_ctrl *ctrl) 273*25bf2e19SVladimir Zapolskiy { 274*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = container_of(ctrl->handler, struct og0ve1b, 275*25bf2e19SVladimir Zapolskiy ctrl_handler); 276*25bf2e19SVladimir Zapolskiy int ret; 277*25bf2e19SVladimir Zapolskiy 278*25bf2e19SVladimir Zapolskiy /* V4L2 controls are applied, when sensor is powered up for streaming */ 279*25bf2e19SVladimir Zapolskiy if (!pm_runtime_get_if_active(og0ve1b->dev)) 280*25bf2e19SVladimir Zapolskiy return 0; 281*25bf2e19SVladimir Zapolskiy 282*25bf2e19SVladimir Zapolskiy switch (ctrl->id) { 283*25bf2e19SVladimir Zapolskiy case V4L2_CID_ANALOGUE_GAIN: 284*25bf2e19SVladimir Zapolskiy ret = cci_write(og0ve1b->regmap, OG0VE1B_REG_ANALOGUE_GAIN, 285*25bf2e19SVladimir Zapolskiy ctrl->val, NULL); 286*25bf2e19SVladimir Zapolskiy break; 287*25bf2e19SVladimir Zapolskiy case V4L2_CID_EXPOSURE: 288*25bf2e19SVladimir Zapolskiy ret = cci_write(og0ve1b->regmap, OG0VE1B_REG_EXPOSURE, 289*25bf2e19SVladimir Zapolskiy ctrl->val << 4, NULL); 290*25bf2e19SVladimir Zapolskiy break; 291*25bf2e19SVladimir Zapolskiy case V4L2_CID_TEST_PATTERN: 292*25bf2e19SVladimir Zapolskiy ret = og0ve1b_enable_test_pattern(og0ve1b, ctrl->val); 293*25bf2e19SVladimir Zapolskiy break; 294*25bf2e19SVladimir Zapolskiy default: 295*25bf2e19SVladimir Zapolskiy ret = -EINVAL; 296*25bf2e19SVladimir Zapolskiy break; 297*25bf2e19SVladimir Zapolskiy } 298*25bf2e19SVladimir Zapolskiy 299*25bf2e19SVladimir Zapolskiy pm_runtime_put(og0ve1b->dev); 300*25bf2e19SVladimir Zapolskiy 301*25bf2e19SVladimir Zapolskiy return ret; 302*25bf2e19SVladimir Zapolskiy } 303*25bf2e19SVladimir Zapolskiy 304*25bf2e19SVladimir Zapolskiy static const struct v4l2_ctrl_ops og0ve1b_ctrl_ops = { 305*25bf2e19SVladimir Zapolskiy .s_ctrl = og0ve1b_set_ctrl, 306*25bf2e19SVladimir Zapolskiy }; 307*25bf2e19SVladimir Zapolskiy 308*25bf2e19SVladimir Zapolskiy static int og0ve1b_init_controls(struct og0ve1b *og0ve1b) 309*25bf2e19SVladimir Zapolskiy { 310*25bf2e19SVladimir Zapolskiy struct v4l2_ctrl_handler *ctrl_hdlr = &og0ve1b->ctrl_handler; 311*25bf2e19SVladimir Zapolskiy const struct og0ve1b_mode *mode = &supported_modes[0]; 312*25bf2e19SVladimir Zapolskiy struct v4l2_fwnode_device_properties props; 313*25bf2e19SVladimir Zapolskiy s64 exposure_max, pixel_rate, h_blank; 314*25bf2e19SVladimir Zapolskiy struct v4l2_ctrl *ctrl; 315*25bf2e19SVladimir Zapolskiy int ret; 316*25bf2e19SVladimir Zapolskiy 317*25bf2e19SVladimir Zapolskiy v4l2_ctrl_handler_init(ctrl_hdlr, 9); 318*25bf2e19SVladimir Zapolskiy 319*25bf2e19SVladimir Zapolskiy ctrl = v4l2_ctrl_new_int_menu(ctrl_hdlr, &og0ve1b_ctrl_ops, 320*25bf2e19SVladimir Zapolskiy V4L2_CID_LINK_FREQ, 321*25bf2e19SVladimir Zapolskiy ARRAY_SIZE(og0ve1b_link_freq_menu) - 1, 322*25bf2e19SVladimir Zapolskiy 0, og0ve1b_link_freq_menu); 323*25bf2e19SVladimir Zapolskiy if (ctrl) 324*25bf2e19SVladimir Zapolskiy ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY; 325*25bf2e19SVladimir Zapolskiy 326*25bf2e19SVladimir Zapolskiy pixel_rate = og0ve1b_link_freq_menu[0] / mode->bpp; 327*25bf2e19SVladimir Zapolskiy v4l2_ctrl_new_std(ctrl_hdlr, &og0ve1b_ctrl_ops, V4L2_CID_PIXEL_RATE, 328*25bf2e19SVladimir Zapolskiy 0, pixel_rate, 1, pixel_rate); 329*25bf2e19SVladimir Zapolskiy 330*25bf2e19SVladimir Zapolskiy h_blank = mode->hts - mode->width; 331*25bf2e19SVladimir Zapolskiy ctrl = v4l2_ctrl_new_std(ctrl_hdlr, &og0ve1b_ctrl_ops, V4L2_CID_HBLANK, 332*25bf2e19SVladimir Zapolskiy h_blank, h_blank, 1, h_blank); 333*25bf2e19SVladimir Zapolskiy if (ctrl) 334*25bf2e19SVladimir Zapolskiy ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY; 335*25bf2e19SVladimir Zapolskiy 336*25bf2e19SVladimir Zapolskiy ctrl = v4l2_ctrl_new_std(ctrl_hdlr, &og0ve1b_ctrl_ops, V4L2_CID_VBLANK, 337*25bf2e19SVladimir Zapolskiy mode->vts - mode->height, 338*25bf2e19SVladimir Zapolskiy mode->vts - mode->height, 1, 339*25bf2e19SVladimir Zapolskiy mode->vts - mode->height); 340*25bf2e19SVladimir Zapolskiy if (ctrl) 341*25bf2e19SVladimir Zapolskiy ctrl->flags |= V4L2_CTRL_FLAG_READ_ONLY; 342*25bf2e19SVladimir Zapolskiy 343*25bf2e19SVladimir Zapolskiy v4l2_ctrl_new_std(ctrl_hdlr, &og0ve1b_ctrl_ops, V4L2_CID_ANALOGUE_GAIN, 344*25bf2e19SVladimir Zapolskiy OG0VE1B_ANALOGUE_GAIN_MIN, OG0VE1B_ANALOGUE_GAIN_MAX, 345*25bf2e19SVladimir Zapolskiy OG0VE1B_ANALOGUE_GAIN_STEP, 346*25bf2e19SVladimir Zapolskiy OG0VE1B_ANALOGUE_GAIN_DEFAULT); 347*25bf2e19SVladimir Zapolskiy 348*25bf2e19SVladimir Zapolskiy exposure_max = (mode->vts - OG0VE1B_EXPOSURE_MAX_MARGIN); 349*25bf2e19SVladimir Zapolskiy v4l2_ctrl_new_std(ctrl_hdlr, &og0ve1b_ctrl_ops, 350*25bf2e19SVladimir Zapolskiy V4L2_CID_EXPOSURE, 351*25bf2e19SVladimir Zapolskiy OG0VE1B_EXPOSURE_MIN, exposure_max, 352*25bf2e19SVladimir Zapolskiy OG0VE1B_EXPOSURE_STEP, 353*25bf2e19SVladimir Zapolskiy OG0VE1B_EXPOSURE_DEFAULT); 354*25bf2e19SVladimir Zapolskiy 355*25bf2e19SVladimir Zapolskiy v4l2_ctrl_new_std_menu_items(ctrl_hdlr, &og0ve1b_ctrl_ops, 356*25bf2e19SVladimir Zapolskiy V4L2_CID_TEST_PATTERN, 357*25bf2e19SVladimir Zapolskiy ARRAY_SIZE(og0ve1b_test_pattern_menu) - 1, 358*25bf2e19SVladimir Zapolskiy 0, 0, og0ve1b_test_pattern_menu); 359*25bf2e19SVladimir Zapolskiy 360*25bf2e19SVladimir Zapolskiy if (ctrl_hdlr->error) 361*25bf2e19SVladimir Zapolskiy return ctrl_hdlr->error; 362*25bf2e19SVladimir Zapolskiy 363*25bf2e19SVladimir Zapolskiy ret = v4l2_fwnode_device_parse(og0ve1b->dev, &props); 364*25bf2e19SVladimir Zapolskiy if (ret) 365*25bf2e19SVladimir Zapolskiy goto error_free_hdlr; 366*25bf2e19SVladimir Zapolskiy 367*25bf2e19SVladimir Zapolskiy ret = v4l2_ctrl_new_fwnode_properties(ctrl_hdlr, &og0ve1b_ctrl_ops, 368*25bf2e19SVladimir Zapolskiy &props); 369*25bf2e19SVladimir Zapolskiy if (ret) 370*25bf2e19SVladimir Zapolskiy goto error_free_hdlr; 371*25bf2e19SVladimir Zapolskiy 372*25bf2e19SVladimir Zapolskiy og0ve1b->sd.ctrl_handler = ctrl_hdlr; 373*25bf2e19SVladimir Zapolskiy 374*25bf2e19SVladimir Zapolskiy return 0; 375*25bf2e19SVladimir Zapolskiy 376*25bf2e19SVladimir Zapolskiy error_free_hdlr: 377*25bf2e19SVladimir Zapolskiy v4l2_ctrl_handler_free(ctrl_hdlr); 378*25bf2e19SVladimir Zapolskiy 379*25bf2e19SVladimir Zapolskiy return ret; 380*25bf2e19SVladimir Zapolskiy } 381*25bf2e19SVladimir Zapolskiy 382*25bf2e19SVladimir Zapolskiy static void og0ve1b_update_pad_format(const struct og0ve1b_mode *mode, 383*25bf2e19SVladimir Zapolskiy struct v4l2_mbus_framefmt *fmt) 384*25bf2e19SVladimir Zapolskiy { 385*25bf2e19SVladimir Zapolskiy fmt->code = MEDIA_BUS_FMT_Y8_1X8; 386*25bf2e19SVladimir Zapolskiy fmt->width = mode->width; 387*25bf2e19SVladimir Zapolskiy fmt->height = mode->height; 388*25bf2e19SVladimir Zapolskiy fmt->field = V4L2_FIELD_NONE; 389*25bf2e19SVladimir Zapolskiy fmt->colorspace = V4L2_COLORSPACE_RAW; 390*25bf2e19SVladimir Zapolskiy fmt->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT; 391*25bf2e19SVladimir Zapolskiy fmt->quantization = V4L2_QUANTIZATION_FULL_RANGE; 392*25bf2e19SVladimir Zapolskiy fmt->xfer_func = V4L2_XFER_FUNC_NONE; 393*25bf2e19SVladimir Zapolskiy } 394*25bf2e19SVladimir Zapolskiy 395*25bf2e19SVladimir Zapolskiy static int og0ve1b_enable_streams(struct v4l2_subdev *sd, 396*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *state, u32 pad, 397*25bf2e19SVladimir Zapolskiy u64 streams_mask) 398*25bf2e19SVladimir Zapolskiy { 399*25bf2e19SVladimir Zapolskiy const struct og0ve1b_reg_list *reg_list = &supported_modes[0].reg_list; 400*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = to_og0ve1b(sd); 401*25bf2e19SVladimir Zapolskiy int ret; 402*25bf2e19SVladimir Zapolskiy 403*25bf2e19SVladimir Zapolskiy ret = pm_runtime_resume_and_get(og0ve1b->dev); 404*25bf2e19SVladimir Zapolskiy if (ret) 405*25bf2e19SVladimir Zapolskiy return ret; 406*25bf2e19SVladimir Zapolskiy 407*25bf2e19SVladimir Zapolskiy /* Skip a step of explicit entering into the standby mode */ 408*25bf2e19SVladimir Zapolskiy ret = cci_write(og0ve1b->regmap, OG0VE1B_REG_SOFTWARE_RST, 409*25bf2e19SVladimir Zapolskiy OG0VE1B_SOFTWARE_RST, NULL); 410*25bf2e19SVladimir Zapolskiy if (ret) { 411*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to software reset: %d\n", ret); 412*25bf2e19SVladimir Zapolskiy goto error; 413*25bf2e19SVladimir Zapolskiy } 414*25bf2e19SVladimir Zapolskiy 415*25bf2e19SVladimir Zapolskiy ret = cci_multi_reg_write(og0ve1b->regmap, reg_list->regs, 416*25bf2e19SVladimir Zapolskiy reg_list->num_regs, NULL); 417*25bf2e19SVladimir Zapolskiy if (ret) { 418*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to set mode: %d\n", ret); 419*25bf2e19SVladimir Zapolskiy goto error; 420*25bf2e19SVladimir Zapolskiy } 421*25bf2e19SVladimir Zapolskiy 422*25bf2e19SVladimir Zapolskiy ret = __v4l2_ctrl_handler_setup(og0ve1b->sd.ctrl_handler); 423*25bf2e19SVladimir Zapolskiy if (ret) 424*25bf2e19SVladimir Zapolskiy goto error; 425*25bf2e19SVladimir Zapolskiy 426*25bf2e19SVladimir Zapolskiy ret = cci_write(og0ve1b->regmap, OG0VE1B_REG_MODE_SELECT, 427*25bf2e19SVladimir Zapolskiy OG0VE1B_MODE_STREAMING, NULL); 428*25bf2e19SVladimir Zapolskiy if (ret) { 429*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to start streaming: %d\n", ret); 430*25bf2e19SVladimir Zapolskiy goto error; 431*25bf2e19SVladimir Zapolskiy } 432*25bf2e19SVladimir Zapolskiy 433*25bf2e19SVladimir Zapolskiy return 0; 434*25bf2e19SVladimir Zapolskiy 435*25bf2e19SVladimir Zapolskiy error: 436*25bf2e19SVladimir Zapolskiy pm_runtime_put_autosuspend(og0ve1b->dev); 437*25bf2e19SVladimir Zapolskiy 438*25bf2e19SVladimir Zapolskiy return ret; 439*25bf2e19SVladimir Zapolskiy } 440*25bf2e19SVladimir Zapolskiy 441*25bf2e19SVladimir Zapolskiy static int og0ve1b_disable_streams(struct v4l2_subdev *sd, 442*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *state, u32 pad, 443*25bf2e19SVladimir Zapolskiy u64 streams_mask) 444*25bf2e19SVladimir Zapolskiy { 445*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = to_og0ve1b(sd); 446*25bf2e19SVladimir Zapolskiy int ret; 447*25bf2e19SVladimir Zapolskiy 448*25bf2e19SVladimir Zapolskiy ret = cci_write(og0ve1b->regmap, OG0VE1B_REG_MODE_SELECT, 449*25bf2e19SVladimir Zapolskiy OG0VE1B_MODE_STANDBY, NULL); 450*25bf2e19SVladimir Zapolskiy if (ret) 451*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to stop streaming: %d\n", ret); 452*25bf2e19SVladimir Zapolskiy 453*25bf2e19SVladimir Zapolskiy pm_runtime_put_autosuspend(og0ve1b->dev); 454*25bf2e19SVladimir Zapolskiy 455*25bf2e19SVladimir Zapolskiy return ret; 456*25bf2e19SVladimir Zapolskiy } 457*25bf2e19SVladimir Zapolskiy 458*25bf2e19SVladimir Zapolskiy static int og0ve1b_set_pad_format(struct v4l2_subdev *sd, 459*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *state, 460*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_format *fmt) 461*25bf2e19SVladimir Zapolskiy { 462*25bf2e19SVladimir Zapolskiy struct v4l2_mbus_framefmt *format; 463*25bf2e19SVladimir Zapolskiy const struct og0ve1b_mode *mode; 464*25bf2e19SVladimir Zapolskiy 465*25bf2e19SVladimir Zapolskiy format = v4l2_subdev_state_get_format(state, 0); 466*25bf2e19SVladimir Zapolskiy 467*25bf2e19SVladimir Zapolskiy mode = v4l2_find_nearest_size(supported_modes, 468*25bf2e19SVladimir Zapolskiy ARRAY_SIZE(supported_modes), 469*25bf2e19SVladimir Zapolskiy width, height, 470*25bf2e19SVladimir Zapolskiy fmt->format.width, 471*25bf2e19SVladimir Zapolskiy fmt->format.height); 472*25bf2e19SVladimir Zapolskiy 473*25bf2e19SVladimir Zapolskiy og0ve1b_update_pad_format(mode, &fmt->format); 474*25bf2e19SVladimir Zapolskiy *format = fmt->format; 475*25bf2e19SVladimir Zapolskiy 476*25bf2e19SVladimir Zapolskiy return 0; 477*25bf2e19SVladimir Zapolskiy } 478*25bf2e19SVladimir Zapolskiy 479*25bf2e19SVladimir Zapolskiy static int og0ve1b_enum_mbus_code(struct v4l2_subdev *sd, 480*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *sd_state, 481*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_mbus_code_enum *code) 482*25bf2e19SVladimir Zapolskiy { 483*25bf2e19SVladimir Zapolskiy if (code->index > 0) 484*25bf2e19SVladimir Zapolskiy return -EINVAL; 485*25bf2e19SVladimir Zapolskiy 486*25bf2e19SVladimir Zapolskiy code->code = MEDIA_BUS_FMT_Y8_1X8; 487*25bf2e19SVladimir Zapolskiy 488*25bf2e19SVladimir Zapolskiy return 0; 489*25bf2e19SVladimir Zapolskiy } 490*25bf2e19SVladimir Zapolskiy 491*25bf2e19SVladimir Zapolskiy static int og0ve1b_enum_frame_size(struct v4l2_subdev *sd, 492*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *sd_state, 493*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_frame_size_enum *fse) 494*25bf2e19SVladimir Zapolskiy { 495*25bf2e19SVladimir Zapolskiy if (fse->index >= ARRAY_SIZE(supported_modes)) 496*25bf2e19SVladimir Zapolskiy return -EINVAL; 497*25bf2e19SVladimir Zapolskiy 498*25bf2e19SVladimir Zapolskiy if (fse->code != MEDIA_BUS_FMT_Y8_1X8) 499*25bf2e19SVladimir Zapolskiy return -EINVAL; 500*25bf2e19SVladimir Zapolskiy 501*25bf2e19SVladimir Zapolskiy fse->min_width = supported_modes[fse->index].width; 502*25bf2e19SVladimir Zapolskiy fse->max_width = fse->min_width; 503*25bf2e19SVladimir Zapolskiy fse->min_height = supported_modes[fse->index].height; 504*25bf2e19SVladimir Zapolskiy fse->max_height = fse->min_height; 505*25bf2e19SVladimir Zapolskiy 506*25bf2e19SVladimir Zapolskiy return 0; 507*25bf2e19SVladimir Zapolskiy } 508*25bf2e19SVladimir Zapolskiy 509*25bf2e19SVladimir Zapolskiy static int og0ve1b_init_state(struct v4l2_subdev *sd, 510*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_state *state) 511*25bf2e19SVladimir Zapolskiy { 512*25bf2e19SVladimir Zapolskiy struct v4l2_subdev_format fmt = { 513*25bf2e19SVladimir Zapolskiy .which = V4L2_SUBDEV_FORMAT_TRY, 514*25bf2e19SVladimir Zapolskiy .pad = 0, 515*25bf2e19SVladimir Zapolskiy .format = { 516*25bf2e19SVladimir Zapolskiy .code = MEDIA_BUS_FMT_Y8_1X8, 517*25bf2e19SVladimir Zapolskiy .width = supported_modes[0].width, 518*25bf2e19SVladimir Zapolskiy .height = supported_modes[0].height, 519*25bf2e19SVladimir Zapolskiy }, 520*25bf2e19SVladimir Zapolskiy }; 521*25bf2e19SVladimir Zapolskiy 522*25bf2e19SVladimir Zapolskiy og0ve1b_set_pad_format(sd, state, &fmt); 523*25bf2e19SVladimir Zapolskiy 524*25bf2e19SVladimir Zapolskiy return 0; 525*25bf2e19SVladimir Zapolskiy } 526*25bf2e19SVladimir Zapolskiy 527*25bf2e19SVladimir Zapolskiy static const struct v4l2_subdev_video_ops og0ve1b_video_ops = { 528*25bf2e19SVladimir Zapolskiy .s_stream = v4l2_subdev_s_stream_helper, 529*25bf2e19SVladimir Zapolskiy }; 530*25bf2e19SVladimir Zapolskiy 531*25bf2e19SVladimir Zapolskiy static const struct v4l2_subdev_pad_ops og0ve1b_pad_ops = { 532*25bf2e19SVladimir Zapolskiy .set_fmt = og0ve1b_set_pad_format, 533*25bf2e19SVladimir Zapolskiy .get_fmt = v4l2_subdev_get_fmt, 534*25bf2e19SVladimir Zapolskiy .enum_mbus_code = og0ve1b_enum_mbus_code, 535*25bf2e19SVladimir Zapolskiy .enum_frame_size = og0ve1b_enum_frame_size, 536*25bf2e19SVladimir Zapolskiy .enable_streams = og0ve1b_enable_streams, 537*25bf2e19SVladimir Zapolskiy .disable_streams = og0ve1b_disable_streams, 538*25bf2e19SVladimir Zapolskiy }; 539*25bf2e19SVladimir Zapolskiy 540*25bf2e19SVladimir Zapolskiy static const struct v4l2_subdev_ops og0ve1b_subdev_ops = { 541*25bf2e19SVladimir Zapolskiy .video = &og0ve1b_video_ops, 542*25bf2e19SVladimir Zapolskiy .pad = &og0ve1b_pad_ops, 543*25bf2e19SVladimir Zapolskiy }; 544*25bf2e19SVladimir Zapolskiy 545*25bf2e19SVladimir Zapolskiy static const struct v4l2_subdev_internal_ops og0ve1b_internal_ops = { 546*25bf2e19SVladimir Zapolskiy .init_state = og0ve1b_init_state, 547*25bf2e19SVladimir Zapolskiy }; 548*25bf2e19SVladimir Zapolskiy 549*25bf2e19SVladimir Zapolskiy static const struct media_entity_operations og0ve1b_subdev_entity_ops = { 550*25bf2e19SVladimir Zapolskiy .link_validate = v4l2_subdev_link_validate, 551*25bf2e19SVladimir Zapolskiy }; 552*25bf2e19SVladimir Zapolskiy 553*25bf2e19SVladimir Zapolskiy static int og0ve1b_identify_sensor(struct og0ve1b *og0ve1b) 554*25bf2e19SVladimir Zapolskiy { 555*25bf2e19SVladimir Zapolskiy u64 val; 556*25bf2e19SVladimir Zapolskiy int ret; 557*25bf2e19SVladimir Zapolskiy 558*25bf2e19SVladimir Zapolskiy ret = cci_read(og0ve1b->regmap, OG0VE1B_REG_CHIP_ID, &val, NULL); 559*25bf2e19SVladimir Zapolskiy if (ret) { 560*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to read chip id: %d\n", ret); 561*25bf2e19SVladimir Zapolskiy return ret; 562*25bf2e19SVladimir Zapolskiy } 563*25bf2e19SVladimir Zapolskiy 564*25bf2e19SVladimir Zapolskiy if (val != OG0VE1B_CHIP_ID) { 565*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "chip id mismatch: %x!=%llx\n", 566*25bf2e19SVladimir Zapolskiy OG0VE1B_CHIP_ID, val); 567*25bf2e19SVladimir Zapolskiy return -ENODEV; 568*25bf2e19SVladimir Zapolskiy } 569*25bf2e19SVladimir Zapolskiy 570*25bf2e19SVladimir Zapolskiy ret = cci_read(og0ve1b->regmap, OG0VE1B_REG_PRE_ISP, 571*25bf2e19SVladimir Zapolskiy &og0ve1b->pre_isp, NULL); 572*25bf2e19SVladimir Zapolskiy if (ret) 573*25bf2e19SVladimir Zapolskiy dev_err(og0ve1b->dev, "failed to read pre_isp: %d\n", ret); 574*25bf2e19SVladimir Zapolskiy 575*25bf2e19SVladimir Zapolskiy return ret; 576*25bf2e19SVladimir Zapolskiy } 577*25bf2e19SVladimir Zapolskiy 578*25bf2e19SVladimir Zapolskiy static int og0ve1b_check_hwcfg(struct og0ve1b *og0ve1b) 579*25bf2e19SVladimir Zapolskiy { 580*25bf2e19SVladimir Zapolskiy struct fwnode_handle *fwnode = dev_fwnode(og0ve1b->dev), *ep; 581*25bf2e19SVladimir Zapolskiy struct v4l2_fwnode_endpoint bus_cfg = { 582*25bf2e19SVladimir Zapolskiy .bus_type = V4L2_MBUS_CSI2_DPHY, 583*25bf2e19SVladimir Zapolskiy }; 584*25bf2e19SVladimir Zapolskiy unsigned long freq_bitmap; 585*25bf2e19SVladimir Zapolskiy int ret; 586*25bf2e19SVladimir Zapolskiy 587*25bf2e19SVladimir Zapolskiy if (!fwnode) 588*25bf2e19SVladimir Zapolskiy return -ENODEV; 589*25bf2e19SVladimir Zapolskiy 590*25bf2e19SVladimir Zapolskiy ep = fwnode_graph_get_next_endpoint(fwnode, NULL); 591*25bf2e19SVladimir Zapolskiy if (!ep) 592*25bf2e19SVladimir Zapolskiy return -EINVAL; 593*25bf2e19SVladimir Zapolskiy 594*25bf2e19SVladimir Zapolskiy ret = v4l2_fwnode_endpoint_alloc_parse(ep, &bus_cfg); 595*25bf2e19SVladimir Zapolskiy fwnode_handle_put(ep); 596*25bf2e19SVladimir Zapolskiy if (ret) 597*25bf2e19SVladimir Zapolskiy return ret; 598*25bf2e19SVladimir Zapolskiy 599*25bf2e19SVladimir Zapolskiy ret = v4l2_link_freq_to_bitmap(og0ve1b->dev, 600*25bf2e19SVladimir Zapolskiy bus_cfg.link_frequencies, 601*25bf2e19SVladimir Zapolskiy bus_cfg.nr_of_link_frequencies, 602*25bf2e19SVladimir Zapolskiy og0ve1b_link_freq_menu, 603*25bf2e19SVladimir Zapolskiy ARRAY_SIZE(og0ve1b_link_freq_menu), 604*25bf2e19SVladimir Zapolskiy &freq_bitmap); 605*25bf2e19SVladimir Zapolskiy 606*25bf2e19SVladimir Zapolskiy v4l2_fwnode_endpoint_free(&bus_cfg); 607*25bf2e19SVladimir Zapolskiy 608*25bf2e19SVladimir Zapolskiy return ret; 609*25bf2e19SVladimir Zapolskiy } 610*25bf2e19SVladimir Zapolskiy 611*25bf2e19SVladimir Zapolskiy static int og0ve1b_power_on(struct device *dev) 612*25bf2e19SVladimir Zapolskiy { 613*25bf2e19SVladimir Zapolskiy struct v4l2_subdev *sd = dev_get_drvdata(dev); 614*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = to_og0ve1b(sd); 615*25bf2e19SVladimir Zapolskiy int ret; 616*25bf2e19SVladimir Zapolskiy 617*25bf2e19SVladimir Zapolskiy ret = regulator_bulk_enable(OG0VE1B_NUM_SUPPLIES, og0ve1b->supplies); 618*25bf2e19SVladimir Zapolskiy if (ret) 619*25bf2e19SVladimir Zapolskiy return ret; 620*25bf2e19SVladimir Zapolskiy 621*25bf2e19SVladimir Zapolskiy gpiod_set_value_cansleep(og0ve1b->reset_gpio, 0); 622*25bf2e19SVladimir Zapolskiy usleep_range(10 * USEC_PER_MSEC, 15 * USEC_PER_MSEC); 623*25bf2e19SVladimir Zapolskiy 624*25bf2e19SVladimir Zapolskiy ret = clk_prepare_enable(og0ve1b->xvclk); 625*25bf2e19SVladimir Zapolskiy if (ret) 626*25bf2e19SVladimir Zapolskiy goto reset_gpio; 627*25bf2e19SVladimir Zapolskiy 628*25bf2e19SVladimir Zapolskiy return 0; 629*25bf2e19SVladimir Zapolskiy 630*25bf2e19SVladimir Zapolskiy reset_gpio: 631*25bf2e19SVladimir Zapolskiy gpiod_set_value_cansleep(og0ve1b->reset_gpio, 1); 632*25bf2e19SVladimir Zapolskiy 633*25bf2e19SVladimir Zapolskiy regulator_bulk_disable(OG0VE1B_NUM_SUPPLIES, og0ve1b->supplies); 634*25bf2e19SVladimir Zapolskiy 635*25bf2e19SVladimir Zapolskiy return ret; 636*25bf2e19SVladimir Zapolskiy } 637*25bf2e19SVladimir Zapolskiy 638*25bf2e19SVladimir Zapolskiy static int og0ve1b_power_off(struct device *dev) 639*25bf2e19SVladimir Zapolskiy { 640*25bf2e19SVladimir Zapolskiy struct v4l2_subdev *sd = dev_get_drvdata(dev); 641*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = to_og0ve1b(sd); 642*25bf2e19SVladimir Zapolskiy 643*25bf2e19SVladimir Zapolskiy clk_disable_unprepare(og0ve1b->xvclk); 644*25bf2e19SVladimir Zapolskiy 645*25bf2e19SVladimir Zapolskiy gpiod_set_value_cansleep(og0ve1b->reset_gpio, 1); 646*25bf2e19SVladimir Zapolskiy 647*25bf2e19SVladimir Zapolskiy regulator_bulk_disable(OG0VE1B_NUM_SUPPLIES, og0ve1b->supplies); 648*25bf2e19SVladimir Zapolskiy 649*25bf2e19SVladimir Zapolskiy return 0; 650*25bf2e19SVladimir Zapolskiy } 651*25bf2e19SVladimir Zapolskiy 652*25bf2e19SVladimir Zapolskiy static int og0ve1b_probe(struct i2c_client *client) 653*25bf2e19SVladimir Zapolskiy { 654*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b; 655*25bf2e19SVladimir Zapolskiy unsigned long freq; 656*25bf2e19SVladimir Zapolskiy unsigned int i; 657*25bf2e19SVladimir Zapolskiy int ret; 658*25bf2e19SVladimir Zapolskiy 659*25bf2e19SVladimir Zapolskiy og0ve1b = devm_kzalloc(&client->dev, sizeof(*og0ve1b), GFP_KERNEL); 660*25bf2e19SVladimir Zapolskiy if (!og0ve1b) 661*25bf2e19SVladimir Zapolskiy return -ENOMEM; 662*25bf2e19SVladimir Zapolskiy 663*25bf2e19SVladimir Zapolskiy og0ve1b->dev = &client->dev; 664*25bf2e19SVladimir Zapolskiy 665*25bf2e19SVladimir Zapolskiy v4l2_i2c_subdev_init(&og0ve1b->sd, client, &og0ve1b_subdev_ops); 666*25bf2e19SVladimir Zapolskiy 667*25bf2e19SVladimir Zapolskiy og0ve1b->regmap = devm_cci_regmap_init_i2c(client, 16); 668*25bf2e19SVladimir Zapolskiy if (IS_ERR(og0ve1b->regmap)) 669*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, PTR_ERR(og0ve1b->regmap), 670*25bf2e19SVladimir Zapolskiy "failed to init CCI\n"); 671*25bf2e19SVladimir Zapolskiy 672*25bf2e19SVladimir Zapolskiy og0ve1b->xvclk = devm_v4l2_sensor_clk_get(og0ve1b->dev, NULL); 673*25bf2e19SVladimir Zapolskiy if (IS_ERR(og0ve1b->xvclk)) 674*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, PTR_ERR(og0ve1b->xvclk), 675*25bf2e19SVladimir Zapolskiy "failed to get XVCLK clock\n"); 676*25bf2e19SVladimir Zapolskiy 677*25bf2e19SVladimir Zapolskiy freq = clk_get_rate(og0ve1b->xvclk); 678*25bf2e19SVladimir Zapolskiy if (freq && freq != OG0VE1B_MCLK_FREQ_24MHZ) 679*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, -EINVAL, 680*25bf2e19SVladimir Zapolskiy "XVCLK clock frequency %lu is not supported\n", 681*25bf2e19SVladimir Zapolskiy freq); 682*25bf2e19SVladimir Zapolskiy 683*25bf2e19SVladimir Zapolskiy ret = og0ve1b_check_hwcfg(og0ve1b); 684*25bf2e19SVladimir Zapolskiy if (ret) 685*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, ret, 686*25bf2e19SVladimir Zapolskiy "failed to check HW configuration\n"); 687*25bf2e19SVladimir Zapolskiy 688*25bf2e19SVladimir Zapolskiy og0ve1b->reset_gpio = devm_gpiod_get_optional(og0ve1b->dev, "reset", 689*25bf2e19SVladimir Zapolskiy GPIOD_OUT_HIGH); 690*25bf2e19SVladimir Zapolskiy if (IS_ERR(og0ve1b->reset_gpio)) 691*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, PTR_ERR(og0ve1b->reset_gpio), 692*25bf2e19SVladimir Zapolskiy "cannot get reset GPIO\n"); 693*25bf2e19SVladimir Zapolskiy 694*25bf2e19SVladimir Zapolskiy for (i = 0; i < OG0VE1B_NUM_SUPPLIES; i++) 695*25bf2e19SVladimir Zapolskiy og0ve1b->supplies[i].supply = og0ve1b_supply_names[i]; 696*25bf2e19SVladimir Zapolskiy 697*25bf2e19SVladimir Zapolskiy ret = devm_regulator_bulk_get(og0ve1b->dev, OG0VE1B_NUM_SUPPLIES, 698*25bf2e19SVladimir Zapolskiy og0ve1b->supplies); 699*25bf2e19SVladimir Zapolskiy if (ret) 700*25bf2e19SVladimir Zapolskiy return dev_err_probe(og0ve1b->dev, ret, 701*25bf2e19SVladimir Zapolskiy "failed to get supply regulators\n"); 702*25bf2e19SVladimir Zapolskiy 703*25bf2e19SVladimir Zapolskiy /* The sensor must be powered on to read the CHIP_ID register */ 704*25bf2e19SVladimir Zapolskiy ret = og0ve1b_power_on(og0ve1b->dev); 705*25bf2e19SVladimir Zapolskiy if (ret) 706*25bf2e19SVladimir Zapolskiy return ret; 707*25bf2e19SVladimir Zapolskiy 708*25bf2e19SVladimir Zapolskiy ret = og0ve1b_identify_sensor(og0ve1b); 709*25bf2e19SVladimir Zapolskiy if (ret) { 710*25bf2e19SVladimir Zapolskiy dev_err_probe(og0ve1b->dev, ret, "failed to find sensor\n"); 711*25bf2e19SVladimir Zapolskiy goto power_off; 712*25bf2e19SVladimir Zapolskiy } 713*25bf2e19SVladimir Zapolskiy 714*25bf2e19SVladimir Zapolskiy ret = og0ve1b_init_controls(og0ve1b); 715*25bf2e19SVladimir Zapolskiy if (ret) { 716*25bf2e19SVladimir Zapolskiy dev_err_probe(og0ve1b->dev, ret, "failed to init controls\n"); 717*25bf2e19SVladimir Zapolskiy goto power_off; 718*25bf2e19SVladimir Zapolskiy } 719*25bf2e19SVladimir Zapolskiy 720*25bf2e19SVladimir Zapolskiy og0ve1b->sd.state_lock = og0ve1b->ctrl_handler.lock; 721*25bf2e19SVladimir Zapolskiy og0ve1b->sd.internal_ops = &og0ve1b_internal_ops; 722*25bf2e19SVladimir Zapolskiy og0ve1b->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE; 723*25bf2e19SVladimir Zapolskiy og0ve1b->sd.entity.ops = &og0ve1b_subdev_entity_ops; 724*25bf2e19SVladimir Zapolskiy og0ve1b->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR; 725*25bf2e19SVladimir Zapolskiy og0ve1b->pad.flags = MEDIA_PAD_FL_SOURCE; 726*25bf2e19SVladimir Zapolskiy 727*25bf2e19SVladimir Zapolskiy ret = media_entity_pads_init(&og0ve1b->sd.entity, 1, &og0ve1b->pad); 728*25bf2e19SVladimir Zapolskiy if (ret) { 729*25bf2e19SVladimir Zapolskiy dev_err_probe(og0ve1b->dev, ret, 730*25bf2e19SVladimir Zapolskiy "failed to init media entity pads\n"); 731*25bf2e19SVladimir Zapolskiy goto v4l2_ctrl_handler_free; 732*25bf2e19SVladimir Zapolskiy } 733*25bf2e19SVladimir Zapolskiy 734*25bf2e19SVladimir Zapolskiy ret = v4l2_subdev_init_finalize(&og0ve1b->sd); 735*25bf2e19SVladimir Zapolskiy if (ret < 0) { 736*25bf2e19SVladimir Zapolskiy dev_err_probe(og0ve1b->dev, ret, 737*25bf2e19SVladimir Zapolskiy "failed to init media entity pads\n"); 738*25bf2e19SVladimir Zapolskiy goto media_entity_cleanup; 739*25bf2e19SVladimir Zapolskiy } 740*25bf2e19SVladimir Zapolskiy 741*25bf2e19SVladimir Zapolskiy pm_runtime_set_active(og0ve1b->dev); 742*25bf2e19SVladimir Zapolskiy pm_runtime_enable(og0ve1b->dev); 743*25bf2e19SVladimir Zapolskiy 744*25bf2e19SVladimir Zapolskiy ret = v4l2_async_register_subdev_sensor(&og0ve1b->sd); 745*25bf2e19SVladimir Zapolskiy if (ret < 0) { 746*25bf2e19SVladimir Zapolskiy dev_err_probe(og0ve1b->dev, ret, 747*25bf2e19SVladimir Zapolskiy "failed to register V4L2 subdev\n"); 748*25bf2e19SVladimir Zapolskiy goto subdev_cleanup; 749*25bf2e19SVladimir Zapolskiy } 750*25bf2e19SVladimir Zapolskiy 751*25bf2e19SVladimir Zapolskiy /* Enable runtime PM and turn off the device */ 752*25bf2e19SVladimir Zapolskiy pm_runtime_idle(og0ve1b->dev); 753*25bf2e19SVladimir Zapolskiy pm_runtime_set_autosuspend_delay(og0ve1b->dev, 1000); 754*25bf2e19SVladimir Zapolskiy pm_runtime_use_autosuspend(og0ve1b->dev); 755*25bf2e19SVladimir Zapolskiy 756*25bf2e19SVladimir Zapolskiy return 0; 757*25bf2e19SVladimir Zapolskiy 758*25bf2e19SVladimir Zapolskiy subdev_cleanup: 759*25bf2e19SVladimir Zapolskiy v4l2_subdev_cleanup(&og0ve1b->sd); 760*25bf2e19SVladimir Zapolskiy pm_runtime_disable(og0ve1b->dev); 761*25bf2e19SVladimir Zapolskiy pm_runtime_set_suspended(og0ve1b->dev); 762*25bf2e19SVladimir Zapolskiy 763*25bf2e19SVladimir Zapolskiy media_entity_cleanup: 764*25bf2e19SVladimir Zapolskiy media_entity_cleanup(&og0ve1b->sd.entity); 765*25bf2e19SVladimir Zapolskiy 766*25bf2e19SVladimir Zapolskiy v4l2_ctrl_handler_free: 767*25bf2e19SVladimir Zapolskiy v4l2_ctrl_handler_free(og0ve1b->sd.ctrl_handler); 768*25bf2e19SVladimir Zapolskiy 769*25bf2e19SVladimir Zapolskiy power_off: 770*25bf2e19SVladimir Zapolskiy og0ve1b_power_off(og0ve1b->dev); 771*25bf2e19SVladimir Zapolskiy 772*25bf2e19SVladimir Zapolskiy return ret; 773*25bf2e19SVladimir Zapolskiy } 774*25bf2e19SVladimir Zapolskiy 775*25bf2e19SVladimir Zapolskiy static void og0ve1b_remove(struct i2c_client *client) 776*25bf2e19SVladimir Zapolskiy { 777*25bf2e19SVladimir Zapolskiy struct v4l2_subdev *sd = i2c_get_clientdata(client); 778*25bf2e19SVladimir Zapolskiy struct og0ve1b *og0ve1b = to_og0ve1b(sd); 779*25bf2e19SVladimir Zapolskiy 780*25bf2e19SVladimir Zapolskiy v4l2_async_unregister_subdev(sd); 781*25bf2e19SVladimir Zapolskiy v4l2_subdev_cleanup(sd); 782*25bf2e19SVladimir Zapolskiy media_entity_cleanup(&sd->entity); 783*25bf2e19SVladimir Zapolskiy v4l2_ctrl_handler_free(sd->ctrl_handler); 784*25bf2e19SVladimir Zapolskiy pm_runtime_disable(og0ve1b->dev); 785*25bf2e19SVladimir Zapolskiy 786*25bf2e19SVladimir Zapolskiy if (!pm_runtime_status_suspended(og0ve1b->dev)) { 787*25bf2e19SVladimir Zapolskiy og0ve1b_power_off(og0ve1b->dev); 788*25bf2e19SVladimir Zapolskiy pm_runtime_set_suspended(og0ve1b->dev); 789*25bf2e19SVladimir Zapolskiy } 790*25bf2e19SVladimir Zapolskiy } 791*25bf2e19SVladimir Zapolskiy 792*25bf2e19SVladimir Zapolskiy static const struct dev_pm_ops og0ve1b_pm_ops = { 793*25bf2e19SVladimir Zapolskiy SET_RUNTIME_PM_OPS(og0ve1b_power_off, og0ve1b_power_on, NULL) 794*25bf2e19SVladimir Zapolskiy }; 795*25bf2e19SVladimir Zapolskiy 796*25bf2e19SVladimir Zapolskiy static const struct of_device_id og0ve1b_of_match[] = { 797*25bf2e19SVladimir Zapolskiy { .compatible = "ovti,og0ve1b" }, 798*25bf2e19SVladimir Zapolskiy { /* sentinel */ } 799*25bf2e19SVladimir Zapolskiy }; 800*25bf2e19SVladimir Zapolskiy MODULE_DEVICE_TABLE(of, og0ve1b_of_match); 801*25bf2e19SVladimir Zapolskiy 802*25bf2e19SVladimir Zapolskiy static struct i2c_driver og0ve1b_i2c_driver = { 803*25bf2e19SVladimir Zapolskiy .driver = { 804*25bf2e19SVladimir Zapolskiy .name = "og0ve1b", 805*25bf2e19SVladimir Zapolskiy .pm = &og0ve1b_pm_ops, 806*25bf2e19SVladimir Zapolskiy .of_match_table = og0ve1b_of_match, 807*25bf2e19SVladimir Zapolskiy }, 808*25bf2e19SVladimir Zapolskiy .probe = og0ve1b_probe, 809*25bf2e19SVladimir Zapolskiy .remove = og0ve1b_remove, 810*25bf2e19SVladimir Zapolskiy }; 811*25bf2e19SVladimir Zapolskiy 812*25bf2e19SVladimir Zapolskiy module_i2c_driver(og0ve1b_i2c_driver); 813*25bf2e19SVladimir Zapolskiy 814*25bf2e19SVladimir Zapolskiy MODULE_AUTHOR("Vladimir Zapolskiy <vladimir.zapolskiy@linaro.org>"); 815*25bf2e19SVladimir Zapolskiy MODULE_DESCRIPTION("OmniVision OG0VE1B sensor driver"); 816*25bf2e19SVladimir Zapolskiy MODULE_LICENSE("GPL"); 817