xref: /linux/drivers/mailbox/stm32-ipcc.c (revision 06d07429858317ded2db7986113a9e0129cd599b)
1ffbded7dSFabien Dessenne // SPDX-License-Identifier: GPL-2.0
2ffbded7dSFabien Dessenne /*
3ffbded7dSFabien Dessenne  * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
4ffbded7dSFabien Dessenne  * Authors: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5ffbded7dSFabien Dessenne  *          Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
6ffbded7dSFabien Dessenne  */
7ffbded7dSFabien Dessenne 
8ffbded7dSFabien Dessenne #include <linux/bitfield.h>
9ffbded7dSFabien Dessenne #include <linux/clk.h>
10ffbded7dSFabien Dessenne #include <linux/interrupt.h>
1168a1c848SFabien Dessenne #include <linux/io.h>
12ffbded7dSFabien Dessenne #include <linux/mailbox_controller.h>
13ffbded7dSFabien Dessenne #include <linux/module.h>
14e9803aacSRob Herring #include <linux/of.h>
15ffbded7dSFabien Dessenne #include <linux/platform_device.h>
16ffbded7dSFabien Dessenne #include <linux/pm_wakeirq.h>
17ffbded7dSFabien Dessenne 
18ffbded7dSFabien Dessenne #define IPCC_XCR		0x000
19ffbded7dSFabien Dessenne #define XCR_RXOIE		BIT(0)
20ffbded7dSFabien Dessenne #define XCR_TXOIE		BIT(16)
21ffbded7dSFabien Dessenne 
22ffbded7dSFabien Dessenne #define IPCC_XMR		0x004
23ffbded7dSFabien Dessenne #define IPCC_XSCR		0x008
24ffbded7dSFabien Dessenne #define IPCC_XTOYSR		0x00c
25ffbded7dSFabien Dessenne 
26ffbded7dSFabien Dessenne #define IPCC_PROC_OFFST		0x010
27ffbded7dSFabien Dessenne 
28ffbded7dSFabien Dessenne #define IPCC_HWCFGR		0x3f0
29ffbded7dSFabien Dessenne #define IPCFGR_CHAN_MASK	GENMASK(7, 0)
30ffbded7dSFabien Dessenne 
31ffbded7dSFabien Dessenne #define IPCC_VER		0x3f4
32ffbded7dSFabien Dessenne #define VER_MINREV_MASK		GENMASK(3, 0)
33ffbded7dSFabien Dessenne #define VER_MAJREV_MASK		GENMASK(7, 4)
34ffbded7dSFabien Dessenne 
35ffbded7dSFabien Dessenne #define RX_BIT_MASK		GENMASK(15, 0)
36ffbded7dSFabien Dessenne #define RX_BIT_CHAN(chan)	BIT(chan)
37ffbded7dSFabien Dessenne #define TX_BIT_SHIFT		16
38ffbded7dSFabien Dessenne #define TX_BIT_MASK		GENMASK(31, 16)
39ffbded7dSFabien Dessenne #define TX_BIT_CHAN(chan)	BIT(TX_BIT_SHIFT + (chan))
40ffbded7dSFabien Dessenne 
41ffbded7dSFabien Dessenne #define STM32_MAX_PROCS		2
42ffbded7dSFabien Dessenne 
43ffbded7dSFabien Dessenne enum {
44ffbded7dSFabien Dessenne 	IPCC_IRQ_RX,
45ffbded7dSFabien Dessenne 	IPCC_IRQ_TX,
46ffbded7dSFabien Dessenne 	IPCC_IRQ_NUM,
47ffbded7dSFabien Dessenne };
48ffbded7dSFabien Dessenne 
49ffbded7dSFabien Dessenne struct stm32_ipcc {
50ffbded7dSFabien Dessenne 	struct mbox_controller controller;
51ffbded7dSFabien Dessenne 	void __iomem *reg_base;
52ffbded7dSFabien Dessenne 	void __iomem *reg_proc;
53ffbded7dSFabien Dessenne 	struct clk *clk;
54dba9a3dfSArnaud Pouliquen 	spinlock_t lock; /* protect access to IPCC registers */
55ffbded7dSFabien Dessenne 	int irqs[IPCC_IRQ_NUM];
56ffbded7dSFabien Dessenne 	u32 proc_id;
57ffbded7dSFabien Dessenne 	u32 n_chans;
58ffbded7dSFabien Dessenne 	u32 xcr;
59ffbded7dSFabien Dessenne 	u32 xmr;
60ffbded7dSFabien Dessenne };
61ffbded7dSFabien Dessenne 
stm32_ipcc_set_bits(spinlock_t * lock,void __iomem * reg,u32 mask)62dba9a3dfSArnaud Pouliquen static inline void stm32_ipcc_set_bits(spinlock_t *lock, void __iomem *reg,
63dba9a3dfSArnaud Pouliquen 				       u32 mask)
64ffbded7dSFabien Dessenne {
65dba9a3dfSArnaud Pouliquen 	unsigned long flags;
66dba9a3dfSArnaud Pouliquen 
67dba9a3dfSArnaud Pouliquen 	spin_lock_irqsave(lock, flags);
68ffbded7dSFabien Dessenne 	writel_relaxed(readl_relaxed(reg) | mask, reg);
69dba9a3dfSArnaud Pouliquen 	spin_unlock_irqrestore(lock, flags);
70ffbded7dSFabien Dessenne }
71ffbded7dSFabien Dessenne 
stm32_ipcc_clr_bits(spinlock_t * lock,void __iomem * reg,u32 mask)72dba9a3dfSArnaud Pouliquen static inline void stm32_ipcc_clr_bits(spinlock_t *lock, void __iomem *reg,
73dba9a3dfSArnaud Pouliquen 				       u32 mask)
74ffbded7dSFabien Dessenne {
75dba9a3dfSArnaud Pouliquen 	unsigned long flags;
76dba9a3dfSArnaud Pouliquen 
77dba9a3dfSArnaud Pouliquen 	spin_lock_irqsave(lock, flags);
78ffbded7dSFabien Dessenne 	writel_relaxed(readl_relaxed(reg) & ~mask, reg);
79dba9a3dfSArnaud Pouliquen 	spin_unlock_irqrestore(lock, flags);
80ffbded7dSFabien Dessenne }
81ffbded7dSFabien Dessenne 
stm32_ipcc_rx_irq(int irq,void * data)82ffbded7dSFabien Dessenne static irqreturn_t stm32_ipcc_rx_irq(int irq, void *data)
83ffbded7dSFabien Dessenne {
84ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = data;
85ffbded7dSFabien Dessenne 	struct device *dev = ipcc->controller.dev;
86ffbded7dSFabien Dessenne 	u32 status, mr, tosr, chan;
87ffbded7dSFabien Dessenne 	irqreturn_t ret = IRQ_NONE;
88ffbded7dSFabien Dessenne 	int proc_offset;
89ffbded7dSFabien Dessenne 
90ffbded7dSFabien Dessenne 	/* read 'channel occupied' status from other proc */
91ffbded7dSFabien Dessenne 	proc_offset = ipcc->proc_id ? -IPCC_PROC_OFFST : IPCC_PROC_OFFST;
92ffbded7dSFabien Dessenne 	tosr = readl_relaxed(ipcc->reg_proc + proc_offset + IPCC_XTOYSR);
93ffbded7dSFabien Dessenne 	mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
94ffbded7dSFabien Dessenne 
95ffbded7dSFabien Dessenne 	/* search for unmasked 'channel occupied' */
96ffbded7dSFabien Dessenne 	status = tosr & FIELD_GET(RX_BIT_MASK, ~mr);
97ffbded7dSFabien Dessenne 
98ffbded7dSFabien Dessenne 	for (chan = 0; chan < ipcc->n_chans; chan++) {
99ffbded7dSFabien Dessenne 		if (!(status & (1 << chan)))
100ffbded7dSFabien Dessenne 			continue;
101ffbded7dSFabien Dessenne 
102ffbded7dSFabien Dessenne 		dev_dbg(dev, "%s: chan:%d rx\n", __func__, chan);
103ffbded7dSFabien Dessenne 
104ffbded7dSFabien Dessenne 		mbox_chan_received_data(&ipcc->controller.chans[chan], NULL);
105ffbded7dSFabien Dessenne 
106dba9a3dfSArnaud Pouliquen 		stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
107ffbded7dSFabien Dessenne 				    RX_BIT_CHAN(chan));
108ffbded7dSFabien Dessenne 
109ffbded7dSFabien Dessenne 		ret = IRQ_HANDLED;
110ffbded7dSFabien Dessenne 	}
111ffbded7dSFabien Dessenne 
112ffbded7dSFabien Dessenne 	return ret;
113ffbded7dSFabien Dessenne }
114ffbded7dSFabien Dessenne 
stm32_ipcc_tx_irq(int irq,void * data)115ffbded7dSFabien Dessenne static irqreturn_t stm32_ipcc_tx_irq(int irq, void *data)
116ffbded7dSFabien Dessenne {
117ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = data;
118ffbded7dSFabien Dessenne 	struct device *dev = ipcc->controller.dev;
119ffbded7dSFabien Dessenne 	u32 status, mr, tosr, chan;
120ffbded7dSFabien Dessenne 	irqreturn_t ret = IRQ_NONE;
121ffbded7dSFabien Dessenne 
122ffbded7dSFabien Dessenne 	tosr = readl_relaxed(ipcc->reg_proc + IPCC_XTOYSR);
123ffbded7dSFabien Dessenne 	mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
124ffbded7dSFabien Dessenne 
125ffbded7dSFabien Dessenne 	/* search for unmasked 'channel free' */
126ffbded7dSFabien Dessenne 	status = ~tosr & FIELD_GET(TX_BIT_MASK, ~mr);
127ffbded7dSFabien Dessenne 
128ffbded7dSFabien Dessenne 	for (chan = 0; chan < ipcc->n_chans ; chan++) {
129ffbded7dSFabien Dessenne 		if (!(status & (1 << chan)))
130ffbded7dSFabien Dessenne 			continue;
131ffbded7dSFabien Dessenne 
132ffbded7dSFabien Dessenne 		dev_dbg(dev, "%s: chan:%d tx\n", __func__, chan);
133ffbded7dSFabien Dessenne 
134ffbded7dSFabien Dessenne 		/* mask 'tx channel free' interrupt */
135dba9a3dfSArnaud Pouliquen 		stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
136ffbded7dSFabien Dessenne 				    TX_BIT_CHAN(chan));
137ffbded7dSFabien Dessenne 
138ffbded7dSFabien Dessenne 		mbox_chan_txdone(&ipcc->controller.chans[chan], 0);
139ffbded7dSFabien Dessenne 
140ffbded7dSFabien Dessenne 		ret = IRQ_HANDLED;
141ffbded7dSFabien Dessenne 	}
142ffbded7dSFabien Dessenne 
143ffbded7dSFabien Dessenne 	return ret;
144ffbded7dSFabien Dessenne }
145ffbded7dSFabien Dessenne 
stm32_ipcc_send_data(struct mbox_chan * link,void * data)146ffbded7dSFabien Dessenne static int stm32_ipcc_send_data(struct mbox_chan *link, void *data)
147ffbded7dSFabien Dessenne {
14801790928SMartin Kaiser 	unsigned long chan = (unsigned long)link->con_priv;
149ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
150ffbded7dSFabien Dessenne 					       controller);
151ffbded7dSFabien Dessenne 
15201790928SMartin Kaiser 	dev_dbg(ipcc->controller.dev, "%s: chan:%lu\n", __func__, chan);
153ffbded7dSFabien Dessenne 
154ffbded7dSFabien Dessenne 	/* set channel n occupied */
155dba9a3dfSArnaud Pouliquen 	stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
156dba9a3dfSArnaud Pouliquen 			    TX_BIT_CHAN(chan));
157ffbded7dSFabien Dessenne 
158ffbded7dSFabien Dessenne 	/* unmask 'tx channel free' interrupt */
159dba9a3dfSArnaud Pouliquen 	stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
160dba9a3dfSArnaud Pouliquen 			    TX_BIT_CHAN(chan));
161ffbded7dSFabien Dessenne 
162ffbded7dSFabien Dessenne 	return 0;
163ffbded7dSFabien Dessenne }
164ffbded7dSFabien Dessenne 
stm32_ipcc_startup(struct mbox_chan * link)165ffbded7dSFabien Dessenne static int stm32_ipcc_startup(struct mbox_chan *link)
166ffbded7dSFabien Dessenne {
16701790928SMartin Kaiser 	unsigned long chan = (unsigned long)link->con_priv;
168ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
169ffbded7dSFabien Dessenne 					       controller);
170ffbded7dSFabien Dessenne 	int ret;
171ffbded7dSFabien Dessenne 
172ffbded7dSFabien Dessenne 	ret = clk_prepare_enable(ipcc->clk);
173ffbded7dSFabien Dessenne 	if (ret) {
174ffbded7dSFabien Dessenne 		dev_err(ipcc->controller.dev, "can not enable the clock\n");
175ffbded7dSFabien Dessenne 		return ret;
176ffbded7dSFabien Dessenne 	}
177ffbded7dSFabien Dessenne 
178ffbded7dSFabien Dessenne 	/* unmask 'rx channel occupied' interrupt */
179dba9a3dfSArnaud Pouliquen 	stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
180dba9a3dfSArnaud Pouliquen 			    RX_BIT_CHAN(chan));
181ffbded7dSFabien Dessenne 
182ffbded7dSFabien Dessenne 	return 0;
183ffbded7dSFabien Dessenne }
184ffbded7dSFabien Dessenne 
stm32_ipcc_shutdown(struct mbox_chan * link)185ffbded7dSFabien Dessenne static void stm32_ipcc_shutdown(struct mbox_chan *link)
186ffbded7dSFabien Dessenne {
18701790928SMartin Kaiser 	unsigned long chan = (unsigned long)link->con_priv;
188ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
189ffbded7dSFabien Dessenne 					       controller);
190ffbded7dSFabien Dessenne 
191ffbded7dSFabien Dessenne 	/* mask rx/tx interrupt */
192dba9a3dfSArnaud Pouliquen 	stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
193ffbded7dSFabien Dessenne 			    RX_BIT_CHAN(chan) | TX_BIT_CHAN(chan));
194ffbded7dSFabien Dessenne 
195ffbded7dSFabien Dessenne 	clk_disable_unprepare(ipcc->clk);
196ffbded7dSFabien Dessenne }
197ffbded7dSFabien Dessenne 
198ffbded7dSFabien Dessenne static const struct mbox_chan_ops stm32_ipcc_ops = {
199ffbded7dSFabien Dessenne 	.send_data	= stm32_ipcc_send_data,
200ffbded7dSFabien Dessenne 	.startup	= stm32_ipcc_startup,
201ffbded7dSFabien Dessenne 	.shutdown	= stm32_ipcc_shutdown,
202ffbded7dSFabien Dessenne };
203ffbded7dSFabien Dessenne 
stm32_ipcc_probe(struct platform_device * pdev)204ffbded7dSFabien Dessenne static int stm32_ipcc_probe(struct platform_device *pdev)
205ffbded7dSFabien Dessenne {
206ffbded7dSFabien Dessenne 	struct device *dev = &pdev->dev;
207ffbded7dSFabien Dessenne 	struct device_node *np = dev->of_node;
208ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc;
20901790928SMartin Kaiser 	unsigned long i;
210ffbded7dSFabien Dessenne 	int ret;
211ffbded7dSFabien Dessenne 	u32 ip_ver;
212ffbded7dSFabien Dessenne 	static const char * const irq_name[] = {"rx", "tx"};
213ffbded7dSFabien Dessenne 	irq_handler_t irq_thread[] = {stm32_ipcc_rx_irq, stm32_ipcc_tx_irq};
214ffbded7dSFabien Dessenne 
215ffbded7dSFabien Dessenne 	if (!np) {
216ffbded7dSFabien Dessenne 		dev_err(dev, "No DT found\n");
217ffbded7dSFabien Dessenne 		return -ENODEV;
218ffbded7dSFabien Dessenne 	}
219ffbded7dSFabien Dessenne 
220ffbded7dSFabien Dessenne 	ipcc = devm_kzalloc(dev, sizeof(*ipcc), GFP_KERNEL);
221ffbded7dSFabien Dessenne 	if (!ipcc)
222ffbded7dSFabien Dessenne 		return -ENOMEM;
223ffbded7dSFabien Dessenne 
224dba9a3dfSArnaud Pouliquen 	spin_lock_init(&ipcc->lock);
225dba9a3dfSArnaud Pouliquen 
226ffbded7dSFabien Dessenne 	/* proc_id */
227ffbded7dSFabien Dessenne 	if (of_property_read_u32(np, "st,proc-id", &ipcc->proc_id)) {
228ffbded7dSFabien Dessenne 		dev_err(dev, "Missing st,proc-id\n");
229ffbded7dSFabien Dessenne 		return -ENODEV;
230ffbded7dSFabien Dessenne 	}
231ffbded7dSFabien Dessenne 
232ffbded7dSFabien Dessenne 	if (ipcc->proc_id >= STM32_MAX_PROCS) {
233ffbded7dSFabien Dessenne 		dev_err(dev, "Invalid proc_id (%d)\n", ipcc->proc_id);
234ffbded7dSFabien Dessenne 		return -EINVAL;
235ffbded7dSFabien Dessenne 	}
236ffbded7dSFabien Dessenne 
237ffbded7dSFabien Dessenne 	/* regs */
238f3908cccSCai Huoqing 	ipcc->reg_base = devm_platform_ioremap_resource(pdev, 0);
239ffbded7dSFabien Dessenne 	if (IS_ERR(ipcc->reg_base))
240ffbded7dSFabien Dessenne 		return PTR_ERR(ipcc->reg_base);
241ffbded7dSFabien Dessenne 
242ffbded7dSFabien Dessenne 	ipcc->reg_proc = ipcc->reg_base + ipcc->proc_id * IPCC_PROC_OFFST;
243ffbded7dSFabien Dessenne 
244ffbded7dSFabien Dessenne 	/* clock */
245ffbded7dSFabien Dessenne 	ipcc->clk = devm_clk_get(dev, NULL);
246ffbded7dSFabien Dessenne 	if (IS_ERR(ipcc->clk))
247ffbded7dSFabien Dessenne 		return PTR_ERR(ipcc->clk);
248ffbded7dSFabien Dessenne 
249ffbded7dSFabien Dessenne 	ret = clk_prepare_enable(ipcc->clk);
250ffbded7dSFabien Dessenne 	if (ret) {
251ffbded7dSFabien Dessenne 		dev_err(dev, "can not enable the clock\n");
252ffbded7dSFabien Dessenne 		return ret;
253ffbded7dSFabien Dessenne 	}
254ffbded7dSFabien Dessenne 
255ffbded7dSFabien Dessenne 	/* irq */
256ffbded7dSFabien Dessenne 	for (i = 0; i < IPCC_IRQ_NUM; i++) {
25768a1c848SFabien Dessenne 		ipcc->irqs[i] = platform_get_irq_byname(pdev, irq_name[i]);
258ffbded7dSFabien Dessenne 		if (ipcc->irqs[i] < 0) {
259ffbded7dSFabien Dessenne 			ret = ipcc->irqs[i];
260ffbded7dSFabien Dessenne 			goto err_clk;
261ffbded7dSFabien Dessenne 		}
262ffbded7dSFabien Dessenne 
263ffbded7dSFabien Dessenne 		ret = devm_request_threaded_irq(dev, ipcc->irqs[i], NULL,
264ffbded7dSFabien Dessenne 						irq_thread[i], IRQF_ONESHOT,
265ffbded7dSFabien Dessenne 						dev_name(dev), ipcc);
266ffbded7dSFabien Dessenne 		if (ret) {
26701790928SMartin Kaiser 			dev_err(dev, "failed to request irq %lu (%d)\n", i, ret);
268ffbded7dSFabien Dessenne 			goto err_clk;
269ffbded7dSFabien Dessenne 		}
270ffbded7dSFabien Dessenne 	}
271ffbded7dSFabien Dessenne 
272ffbded7dSFabien Dessenne 	/* mask and enable rx/tx irq */
273dba9a3dfSArnaud Pouliquen 	stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
274ffbded7dSFabien Dessenne 			    RX_BIT_MASK | TX_BIT_MASK);
275dba9a3dfSArnaud Pouliquen 	stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XCR,
276dba9a3dfSArnaud Pouliquen 			    XCR_RXOIE | XCR_TXOIE);
277ffbded7dSFabien Dessenne 
278ffbded7dSFabien Dessenne 	/* wakeup */
279ffbded7dSFabien Dessenne 	if (of_property_read_bool(np, "wakeup-source")) {
280eac36c86SFabien Dessenne 		device_set_wakeup_capable(dev, true);
28169269446SFabien Dessenne 
28269269446SFabien Dessenne 		ret = dev_pm_set_wake_irq(dev, ipcc->irqs[IPCC_IRQ_RX]);
283ffbded7dSFabien Dessenne 		if (ret) {
284ffbded7dSFabien Dessenne 			dev_err(dev, "Failed to set wake up irq\n");
285ffbded7dSFabien Dessenne 			goto err_init_wkp;
286ffbded7dSFabien Dessenne 		}
287ffbded7dSFabien Dessenne 	}
288ffbded7dSFabien Dessenne 
289ffbded7dSFabien Dessenne 	/* mailbox controller */
290ffbded7dSFabien Dessenne 	ipcc->n_chans = readl_relaxed(ipcc->reg_base + IPCC_HWCFGR);
291ffbded7dSFabien Dessenne 	ipcc->n_chans &= IPCFGR_CHAN_MASK;
292ffbded7dSFabien Dessenne 
293ffbded7dSFabien Dessenne 	ipcc->controller.dev = dev;
294ffbded7dSFabien Dessenne 	ipcc->controller.txdone_irq = true;
295ffbded7dSFabien Dessenne 	ipcc->controller.ops = &stm32_ipcc_ops;
296ffbded7dSFabien Dessenne 	ipcc->controller.num_chans = ipcc->n_chans;
297ffbded7dSFabien Dessenne 	ipcc->controller.chans = devm_kcalloc(dev, ipcc->controller.num_chans,
298ffbded7dSFabien Dessenne 					      sizeof(*ipcc->controller.chans),
299ffbded7dSFabien Dessenne 					      GFP_KERNEL);
300ffbded7dSFabien Dessenne 	if (!ipcc->controller.chans) {
301ffbded7dSFabien Dessenne 		ret = -ENOMEM;
302ffbded7dSFabien Dessenne 		goto err_irq_wkp;
303ffbded7dSFabien Dessenne 	}
304ffbded7dSFabien Dessenne 
305ffbded7dSFabien Dessenne 	for (i = 0; i < ipcc->controller.num_chans; i++)
306ffbded7dSFabien Dessenne 		ipcc->controller.chans[i].con_priv = (void *)i;
307ffbded7dSFabien Dessenne 
308368d7767SThierry Reding 	ret = devm_mbox_controller_register(dev, &ipcc->controller);
309ffbded7dSFabien Dessenne 	if (ret)
310ffbded7dSFabien Dessenne 		goto err_irq_wkp;
311ffbded7dSFabien Dessenne 
312ffbded7dSFabien Dessenne 	platform_set_drvdata(pdev, ipcc);
313ffbded7dSFabien Dessenne 
314ffbded7dSFabien Dessenne 	ip_ver = readl_relaxed(ipcc->reg_base + IPCC_VER);
315ffbded7dSFabien Dessenne 
316ffbded7dSFabien Dessenne 	dev_info(dev, "ipcc rev:%ld.%ld enabled, %d chans, proc %d\n",
317ffbded7dSFabien Dessenne 		 FIELD_GET(VER_MAJREV_MASK, ip_ver),
318ffbded7dSFabien Dessenne 		 FIELD_GET(VER_MINREV_MASK, ip_ver),
319ffbded7dSFabien Dessenne 		 ipcc->controller.num_chans, ipcc->proc_id);
320ffbded7dSFabien Dessenne 
321ffbded7dSFabien Dessenne 	clk_disable_unprepare(ipcc->clk);
322ffbded7dSFabien Dessenne 	return 0;
323ffbded7dSFabien Dessenne 
324ffbded7dSFabien Dessenne err_irq_wkp:
32569269446SFabien Dessenne 	if (of_property_read_bool(np, "wakeup-source"))
326ffbded7dSFabien Dessenne 		dev_pm_clear_wake_irq(dev);
327ffbded7dSFabien Dessenne err_init_wkp:
32869269446SFabien Dessenne 	device_set_wakeup_capable(dev, false);
329ffbded7dSFabien Dessenne err_clk:
330ffbded7dSFabien Dessenne 	clk_disable_unprepare(ipcc->clk);
331ffbded7dSFabien Dessenne 	return ret;
332ffbded7dSFabien Dessenne }
333ffbded7dSFabien Dessenne 
stm32_ipcc_remove(struct platform_device * pdev)334*0a902f50SUwe Kleine-König static void stm32_ipcc_remove(struct platform_device *pdev)
335ffbded7dSFabien Dessenne {
33669269446SFabien Dessenne 	struct device *dev = &pdev->dev;
337ffbded7dSFabien Dessenne 
33869269446SFabien Dessenne 	if (of_property_read_bool(dev->of_node, "wakeup-source"))
339ffbded7dSFabien Dessenne 		dev_pm_clear_wake_irq(&pdev->dev);
340ffbded7dSFabien Dessenne 
34169269446SFabien Dessenne 	device_set_wakeup_capable(dev, false);
342ffbded7dSFabien Dessenne }
343ffbded7dSFabien Dessenne 
344ffbded7dSFabien Dessenne #ifdef CONFIG_PM_SLEEP
stm32_ipcc_suspend(struct device * dev)345ffbded7dSFabien Dessenne static int stm32_ipcc_suspend(struct device *dev)
346ffbded7dSFabien Dessenne {
347ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
348ffbded7dSFabien Dessenne 
349ffbded7dSFabien Dessenne 	ipcc->xmr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
350ffbded7dSFabien Dessenne 	ipcc->xcr = readl_relaxed(ipcc->reg_proc + IPCC_XCR);
351ffbded7dSFabien Dessenne 
352ffbded7dSFabien Dessenne 	return 0;
353ffbded7dSFabien Dessenne }
354ffbded7dSFabien Dessenne 
stm32_ipcc_resume(struct device * dev)355ffbded7dSFabien Dessenne static int stm32_ipcc_resume(struct device *dev)
356ffbded7dSFabien Dessenne {
357ffbded7dSFabien Dessenne 	struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
358ffbded7dSFabien Dessenne 
359ffbded7dSFabien Dessenne 	writel_relaxed(ipcc->xmr, ipcc->reg_proc + IPCC_XMR);
360ffbded7dSFabien Dessenne 	writel_relaxed(ipcc->xcr, ipcc->reg_proc + IPCC_XCR);
361ffbded7dSFabien Dessenne 
362ffbded7dSFabien Dessenne 	return 0;
363ffbded7dSFabien Dessenne }
364ffbded7dSFabien Dessenne #endif
365ffbded7dSFabien Dessenne 
366ffbded7dSFabien Dessenne static SIMPLE_DEV_PM_OPS(stm32_ipcc_pm_ops,
367ffbded7dSFabien Dessenne 			 stm32_ipcc_suspend, stm32_ipcc_resume);
368ffbded7dSFabien Dessenne 
369ffbded7dSFabien Dessenne static const struct of_device_id stm32_ipcc_of_match[] = {
370ffbded7dSFabien Dessenne 	{ .compatible = "st,stm32mp1-ipcc" },
371ffbded7dSFabien Dessenne 	{},
372ffbded7dSFabien Dessenne };
373ffbded7dSFabien Dessenne MODULE_DEVICE_TABLE(of, stm32_ipcc_of_match);
374ffbded7dSFabien Dessenne 
375ffbded7dSFabien Dessenne static struct platform_driver stm32_ipcc_driver = {
376ffbded7dSFabien Dessenne 	.driver = {
377ffbded7dSFabien Dessenne 		.name = "stm32-ipcc",
378ffbded7dSFabien Dessenne 		.pm = &stm32_ipcc_pm_ops,
379ffbded7dSFabien Dessenne 		.of_match_table = stm32_ipcc_of_match,
380ffbded7dSFabien Dessenne 	},
381ffbded7dSFabien Dessenne 	.probe		= stm32_ipcc_probe,
382*0a902f50SUwe Kleine-König 	.remove_new	= stm32_ipcc_remove,
383ffbded7dSFabien Dessenne };
384ffbded7dSFabien Dessenne 
385ffbded7dSFabien Dessenne module_platform_driver(stm32_ipcc_driver);
386ffbded7dSFabien Dessenne 
387ffbded7dSFabien Dessenne MODULE_AUTHOR("Ludovic Barre <ludovic.barre@st.com>");
388ffbded7dSFabien Dessenne MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
389ffbded7dSFabien Dessenne MODULE_DESCRIPTION("STM32 IPCC driver");
390ffbded7dSFabien Dessenne MODULE_LICENSE("GPL v2");
391