1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved. 4 * Author: Marc Zyngier <marc.zyngier@arm.com> 5 */ 6 7 #define pr_fmt(fmt) "GICv3: " fmt 8 9 #include <linux/acpi.h> 10 #include <linux/cpu.h> 11 #include <linux/cpu_pm.h> 12 #include <linux/delay.h> 13 #include <linux/interrupt.h> 14 #include <linux/irqdomain.h> 15 #include <linux/of.h> 16 #include <linux/of_address.h> 17 #include <linux/of_irq.h> 18 #include <linux/percpu.h> 19 #include <linux/refcount.h> 20 #include <linux/slab.h> 21 22 #include <linux/irqchip.h> 23 #include <linux/irqchip/arm-gic-common.h> 24 #include <linux/irqchip/arm-gic-v3.h> 25 #include <linux/irqchip/irq-partition-percpu.h> 26 27 #include <asm/cputype.h> 28 #include <asm/exception.h> 29 #include <asm/smp_plat.h> 30 #include <asm/virt.h> 31 32 #include "irq-gic-common.h" 33 34 #define GICD_INT_NMI_PRI (GICD_INT_DEF_PRI & ~0x80) 35 36 #define FLAGS_WORKAROUND_GICR_WAKER_MSM8996 (1ULL << 0) 37 #define FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539 (1ULL << 1) 38 39 struct redist_region { 40 void __iomem *redist_base; 41 phys_addr_t phys_base; 42 bool single_redist; 43 }; 44 45 struct gic_chip_data { 46 struct fwnode_handle *fwnode; 47 void __iomem *dist_base; 48 struct redist_region *redist_regions; 49 struct rdists rdists; 50 struct irq_domain *domain; 51 u64 redist_stride; 52 u32 nr_redist_regions; 53 u64 flags; 54 bool has_rss; 55 unsigned int ppi_nr; 56 struct partition_desc **ppi_descs; 57 }; 58 59 static struct gic_chip_data gic_data __read_mostly; 60 static DEFINE_STATIC_KEY_TRUE(supports_deactivate_key); 61 62 #define GIC_ID_NR (1U << GICD_TYPER_ID_BITS(gic_data.rdists.gicd_typer)) 63 #define GIC_LINE_NR min(GICD_TYPER_SPIS(gic_data.rdists.gicd_typer), 1020U) 64 #define GIC_ESPI_NR GICD_TYPER_ESPIS(gic_data.rdists.gicd_typer) 65 66 /* 67 * The behaviours of RPR and PMR registers differ depending on the value of 68 * SCR_EL3.FIQ, and the behaviour of non-secure priority registers of the 69 * distributor and redistributors depends on whether security is enabled in the 70 * GIC. 71 * 72 * When security is enabled, non-secure priority values from the (re)distributor 73 * are presented to the GIC CPUIF as follow: 74 * (GIC_(R)DIST_PRI[irq] >> 1) | 0x80; 75 * 76 * If SCR_EL3.FIQ == 1, the values writen to/read from PMR and RPR at non-secure 77 * EL1 are subject to a similar operation thus matching the priorities presented 78 * from the (re)distributor when security is enabled. 79 * 80 * see GICv3/GICv4 Architecture Specification (IHI0069D): 81 * - section 4.8.1 Non-secure accesses to register fields for Secure interrupt 82 * priorities. 83 * - Figure 4-7 Secure read of the priority field for a Non-secure Group 1 84 * interrupt. 85 * 86 * For now, we only support pseudo-NMIs if we have non-secure view of 87 * priorities. 88 */ 89 static DEFINE_STATIC_KEY_FALSE(supports_pseudo_nmis); 90 91 /* 92 * Global static key controlling whether an update to PMR allowing more 93 * interrupts requires to be propagated to the redistributor (DSB SY). 94 * And this needs to be exported for modules to be able to enable 95 * interrupts... 96 */ 97 DEFINE_STATIC_KEY_FALSE(gic_pmr_sync); 98 EXPORT_SYMBOL(gic_pmr_sync); 99 100 /* ppi_nmi_refs[n] == number of cpus having ppi[n + 16] set as NMI */ 101 static refcount_t *ppi_nmi_refs; 102 103 static struct gic_kvm_info gic_v3_kvm_info; 104 static DEFINE_PER_CPU(bool, has_rss); 105 106 #define MPIDR_RS(mpidr) (((mpidr) & 0xF0UL) >> 4) 107 #define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist)) 108 #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base) 109 #define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K) 110 111 /* Our default, arbitrary priority value. Linux only uses one anyway. */ 112 #define DEFAULT_PMR_VALUE 0xf0 113 114 enum gic_intid_range { 115 PPI_RANGE, 116 SPI_RANGE, 117 EPPI_RANGE, 118 ESPI_RANGE, 119 LPI_RANGE, 120 __INVALID_RANGE__ 121 }; 122 123 static enum gic_intid_range __get_intid_range(irq_hw_number_t hwirq) 124 { 125 switch (hwirq) { 126 case 16 ... 31: 127 return PPI_RANGE; 128 case 32 ... 1019: 129 return SPI_RANGE; 130 case EPPI_BASE_INTID ... (EPPI_BASE_INTID + 63): 131 return EPPI_RANGE; 132 case ESPI_BASE_INTID ... (ESPI_BASE_INTID + 1023): 133 return ESPI_RANGE; 134 case 8192 ... GENMASK(23, 0): 135 return LPI_RANGE; 136 default: 137 return __INVALID_RANGE__; 138 } 139 } 140 141 static enum gic_intid_range get_intid_range(struct irq_data *d) 142 { 143 return __get_intid_range(d->hwirq); 144 } 145 146 static inline unsigned int gic_irq(struct irq_data *d) 147 { 148 return d->hwirq; 149 } 150 151 static inline int gic_irq_in_rdist(struct irq_data *d) 152 { 153 enum gic_intid_range range = get_intid_range(d); 154 return range == PPI_RANGE || range == EPPI_RANGE; 155 } 156 157 static inline void __iomem *gic_dist_base(struct irq_data *d) 158 { 159 switch (get_intid_range(d)) { 160 case PPI_RANGE: 161 case EPPI_RANGE: 162 /* SGI+PPI -> SGI_base for this CPU */ 163 return gic_data_rdist_sgi_base(); 164 165 case SPI_RANGE: 166 case ESPI_RANGE: 167 /* SPI -> dist_base */ 168 return gic_data.dist_base; 169 170 default: 171 return NULL; 172 } 173 } 174 175 static void gic_do_wait_for_rwp(void __iomem *base) 176 { 177 u32 count = 1000000; /* 1s! */ 178 179 while (readl_relaxed(base + GICD_CTLR) & GICD_CTLR_RWP) { 180 count--; 181 if (!count) { 182 pr_err_ratelimited("RWP timeout, gone fishing\n"); 183 return; 184 } 185 cpu_relax(); 186 udelay(1); 187 } 188 } 189 190 /* Wait for completion of a distributor change */ 191 static void gic_dist_wait_for_rwp(void) 192 { 193 gic_do_wait_for_rwp(gic_data.dist_base); 194 } 195 196 /* Wait for completion of a redistributor change */ 197 static void gic_redist_wait_for_rwp(void) 198 { 199 gic_do_wait_for_rwp(gic_data_rdist_rd_base()); 200 } 201 202 #ifdef CONFIG_ARM64 203 204 static u64 __maybe_unused gic_read_iar(void) 205 { 206 if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_23154)) 207 return gic_read_iar_cavium_thunderx(); 208 else 209 return gic_read_iar_common(); 210 } 211 #endif 212 213 static void gic_enable_redist(bool enable) 214 { 215 void __iomem *rbase; 216 u32 count = 1000000; /* 1s! */ 217 u32 val; 218 219 if (gic_data.flags & FLAGS_WORKAROUND_GICR_WAKER_MSM8996) 220 return; 221 222 rbase = gic_data_rdist_rd_base(); 223 224 val = readl_relaxed(rbase + GICR_WAKER); 225 if (enable) 226 /* Wake up this CPU redistributor */ 227 val &= ~GICR_WAKER_ProcessorSleep; 228 else 229 val |= GICR_WAKER_ProcessorSleep; 230 writel_relaxed(val, rbase + GICR_WAKER); 231 232 if (!enable) { /* Check that GICR_WAKER is writeable */ 233 val = readl_relaxed(rbase + GICR_WAKER); 234 if (!(val & GICR_WAKER_ProcessorSleep)) 235 return; /* No PM support in this redistributor */ 236 } 237 238 while (--count) { 239 val = readl_relaxed(rbase + GICR_WAKER); 240 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep)) 241 break; 242 cpu_relax(); 243 udelay(1); 244 } 245 if (!count) 246 pr_err_ratelimited("redistributor failed to %s...\n", 247 enable ? "wakeup" : "sleep"); 248 } 249 250 /* 251 * Routines to disable, enable, EOI and route interrupts 252 */ 253 static u32 convert_offset_index(struct irq_data *d, u32 offset, u32 *index) 254 { 255 switch (get_intid_range(d)) { 256 case PPI_RANGE: 257 case SPI_RANGE: 258 *index = d->hwirq; 259 return offset; 260 case EPPI_RANGE: 261 /* 262 * Contrary to the ESPI range, the EPPI range is contiguous 263 * to the PPI range in the registers, so let's adjust the 264 * displacement accordingly. Consistency is overrated. 265 */ 266 *index = d->hwirq - EPPI_BASE_INTID + 32; 267 return offset; 268 case ESPI_RANGE: 269 *index = d->hwirq - ESPI_BASE_INTID; 270 switch (offset) { 271 case GICD_ISENABLER: 272 return GICD_ISENABLERnE; 273 case GICD_ICENABLER: 274 return GICD_ICENABLERnE; 275 case GICD_ISPENDR: 276 return GICD_ISPENDRnE; 277 case GICD_ICPENDR: 278 return GICD_ICPENDRnE; 279 case GICD_ISACTIVER: 280 return GICD_ISACTIVERnE; 281 case GICD_ICACTIVER: 282 return GICD_ICACTIVERnE; 283 case GICD_IPRIORITYR: 284 return GICD_IPRIORITYRnE; 285 case GICD_ICFGR: 286 return GICD_ICFGRnE; 287 case GICD_IROUTER: 288 return GICD_IROUTERnE; 289 default: 290 break; 291 } 292 break; 293 default: 294 break; 295 } 296 297 WARN_ON(1); 298 *index = d->hwirq; 299 return offset; 300 } 301 302 static int gic_peek_irq(struct irq_data *d, u32 offset) 303 { 304 void __iomem *base; 305 u32 index, mask; 306 307 offset = convert_offset_index(d, offset, &index); 308 mask = 1 << (index % 32); 309 310 if (gic_irq_in_rdist(d)) 311 base = gic_data_rdist_sgi_base(); 312 else 313 base = gic_data.dist_base; 314 315 return !!(readl_relaxed(base + offset + (index / 32) * 4) & mask); 316 } 317 318 static void gic_poke_irq(struct irq_data *d, u32 offset) 319 { 320 void (*rwp_wait)(void); 321 void __iomem *base; 322 u32 index, mask; 323 324 offset = convert_offset_index(d, offset, &index); 325 mask = 1 << (index % 32); 326 327 if (gic_irq_in_rdist(d)) { 328 base = gic_data_rdist_sgi_base(); 329 rwp_wait = gic_redist_wait_for_rwp; 330 } else { 331 base = gic_data.dist_base; 332 rwp_wait = gic_dist_wait_for_rwp; 333 } 334 335 writel_relaxed(mask, base + offset + (index / 32) * 4); 336 rwp_wait(); 337 } 338 339 static void gic_mask_irq(struct irq_data *d) 340 { 341 gic_poke_irq(d, GICD_ICENABLER); 342 } 343 344 static void gic_eoimode1_mask_irq(struct irq_data *d) 345 { 346 gic_mask_irq(d); 347 /* 348 * When masking a forwarded interrupt, make sure it is 349 * deactivated as well. 350 * 351 * This ensures that an interrupt that is getting 352 * disabled/masked will not get "stuck", because there is 353 * noone to deactivate it (guest is being terminated). 354 */ 355 if (irqd_is_forwarded_to_vcpu(d)) 356 gic_poke_irq(d, GICD_ICACTIVER); 357 } 358 359 static void gic_unmask_irq(struct irq_data *d) 360 { 361 gic_poke_irq(d, GICD_ISENABLER); 362 } 363 364 static inline bool gic_supports_nmi(void) 365 { 366 return IS_ENABLED(CONFIG_ARM64_PSEUDO_NMI) && 367 static_branch_likely(&supports_pseudo_nmis); 368 } 369 370 static int gic_irq_set_irqchip_state(struct irq_data *d, 371 enum irqchip_irq_state which, bool val) 372 { 373 u32 reg; 374 375 if (d->hwirq >= 8192) /* PPI/SPI only */ 376 return -EINVAL; 377 378 switch (which) { 379 case IRQCHIP_STATE_PENDING: 380 reg = val ? GICD_ISPENDR : GICD_ICPENDR; 381 break; 382 383 case IRQCHIP_STATE_ACTIVE: 384 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER; 385 break; 386 387 case IRQCHIP_STATE_MASKED: 388 reg = val ? GICD_ICENABLER : GICD_ISENABLER; 389 break; 390 391 default: 392 return -EINVAL; 393 } 394 395 gic_poke_irq(d, reg); 396 return 0; 397 } 398 399 static int gic_irq_get_irqchip_state(struct irq_data *d, 400 enum irqchip_irq_state which, bool *val) 401 { 402 if (d->hwirq >= 8192) /* PPI/SPI only */ 403 return -EINVAL; 404 405 switch (which) { 406 case IRQCHIP_STATE_PENDING: 407 *val = gic_peek_irq(d, GICD_ISPENDR); 408 break; 409 410 case IRQCHIP_STATE_ACTIVE: 411 *val = gic_peek_irq(d, GICD_ISACTIVER); 412 break; 413 414 case IRQCHIP_STATE_MASKED: 415 *val = !gic_peek_irq(d, GICD_ISENABLER); 416 break; 417 418 default: 419 return -EINVAL; 420 } 421 422 return 0; 423 } 424 425 static void gic_irq_set_prio(struct irq_data *d, u8 prio) 426 { 427 void __iomem *base = gic_dist_base(d); 428 u32 offset, index; 429 430 offset = convert_offset_index(d, GICD_IPRIORITYR, &index); 431 432 writeb_relaxed(prio, base + offset + index); 433 } 434 435 static u32 gic_get_ppi_index(struct irq_data *d) 436 { 437 switch (get_intid_range(d)) { 438 case PPI_RANGE: 439 return d->hwirq - 16; 440 case EPPI_RANGE: 441 return d->hwirq - EPPI_BASE_INTID + 16; 442 default: 443 unreachable(); 444 } 445 } 446 447 static int gic_irq_nmi_setup(struct irq_data *d) 448 { 449 struct irq_desc *desc = irq_to_desc(d->irq); 450 451 if (!gic_supports_nmi()) 452 return -EINVAL; 453 454 if (gic_peek_irq(d, GICD_ISENABLER)) { 455 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq); 456 return -EINVAL; 457 } 458 459 /* 460 * A secondary irq_chip should be in charge of LPI request, 461 * it should not be possible to get there 462 */ 463 if (WARN_ON(gic_irq(d) >= 8192)) 464 return -EINVAL; 465 466 /* desc lock should already be held */ 467 if (gic_irq_in_rdist(d)) { 468 u32 idx = gic_get_ppi_index(d); 469 470 /* Setting up PPI as NMI, only switch handler for first NMI */ 471 if (!refcount_inc_not_zero(&ppi_nmi_refs[idx])) { 472 refcount_set(&ppi_nmi_refs[idx], 1); 473 desc->handle_irq = handle_percpu_devid_fasteoi_nmi; 474 } 475 } else { 476 desc->handle_irq = handle_fasteoi_nmi; 477 } 478 479 gic_irq_set_prio(d, GICD_INT_NMI_PRI); 480 481 return 0; 482 } 483 484 static void gic_irq_nmi_teardown(struct irq_data *d) 485 { 486 struct irq_desc *desc = irq_to_desc(d->irq); 487 488 if (WARN_ON(!gic_supports_nmi())) 489 return; 490 491 if (gic_peek_irq(d, GICD_ISENABLER)) { 492 pr_err("Cannot set NMI property of enabled IRQ %u\n", d->irq); 493 return; 494 } 495 496 /* 497 * A secondary irq_chip should be in charge of LPI request, 498 * it should not be possible to get there 499 */ 500 if (WARN_ON(gic_irq(d) >= 8192)) 501 return; 502 503 /* desc lock should already be held */ 504 if (gic_irq_in_rdist(d)) { 505 u32 idx = gic_get_ppi_index(d); 506 507 /* Tearing down NMI, only switch handler for last NMI */ 508 if (refcount_dec_and_test(&ppi_nmi_refs[idx])) 509 desc->handle_irq = handle_percpu_devid_irq; 510 } else { 511 desc->handle_irq = handle_fasteoi_irq; 512 } 513 514 gic_irq_set_prio(d, GICD_INT_DEF_PRI); 515 } 516 517 static void gic_eoi_irq(struct irq_data *d) 518 { 519 gic_write_eoir(gic_irq(d)); 520 } 521 522 static void gic_eoimode1_eoi_irq(struct irq_data *d) 523 { 524 /* 525 * No need to deactivate an LPI, or an interrupt that 526 * is is getting forwarded to a vcpu. 527 */ 528 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d)) 529 return; 530 gic_write_dir(gic_irq(d)); 531 } 532 533 static int gic_set_type(struct irq_data *d, unsigned int type) 534 { 535 enum gic_intid_range range; 536 unsigned int irq = gic_irq(d); 537 void (*rwp_wait)(void); 538 void __iomem *base; 539 u32 offset, index; 540 int ret; 541 542 /* Interrupt configuration for SGIs can't be changed */ 543 if (irq < 16) 544 return -EINVAL; 545 546 range = get_intid_range(d); 547 548 /* SPIs have restrictions on the supported types */ 549 if ((range == SPI_RANGE || range == ESPI_RANGE) && 550 type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING) 551 return -EINVAL; 552 553 if (gic_irq_in_rdist(d)) { 554 base = gic_data_rdist_sgi_base(); 555 rwp_wait = gic_redist_wait_for_rwp; 556 } else { 557 base = gic_data.dist_base; 558 rwp_wait = gic_dist_wait_for_rwp; 559 } 560 561 offset = convert_offset_index(d, GICD_ICFGR, &index); 562 563 ret = gic_configure_irq(index, type, base + offset, rwp_wait); 564 if (ret && (range == PPI_RANGE || range == EPPI_RANGE)) { 565 /* Misconfigured PPIs are usually not fatal */ 566 pr_warn("GIC: PPI INTID%d is secure or misconfigured\n", irq); 567 ret = 0; 568 } 569 570 return ret; 571 } 572 573 static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu) 574 { 575 if (vcpu) 576 irqd_set_forwarded_to_vcpu(d); 577 else 578 irqd_clr_forwarded_to_vcpu(d); 579 return 0; 580 } 581 582 static u64 gic_mpidr_to_affinity(unsigned long mpidr) 583 { 584 u64 aff; 585 586 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 | 587 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 | 588 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 | 589 MPIDR_AFFINITY_LEVEL(mpidr, 0)); 590 591 return aff; 592 } 593 594 static void gic_deactivate_unhandled(u32 irqnr) 595 { 596 if (static_branch_likely(&supports_deactivate_key)) { 597 if (irqnr < 8192) 598 gic_write_dir(irqnr); 599 } else { 600 gic_write_eoir(irqnr); 601 } 602 } 603 604 static inline void gic_handle_nmi(u32 irqnr, struct pt_regs *regs) 605 { 606 bool irqs_enabled = interrupts_enabled(regs); 607 int err; 608 609 if (irqs_enabled) 610 nmi_enter(); 611 612 if (static_branch_likely(&supports_deactivate_key)) 613 gic_write_eoir(irqnr); 614 /* 615 * Leave the PSR.I bit set to prevent other NMIs to be 616 * received while handling this one. 617 * PSR.I will be restored when we ERET to the 618 * interrupted context. 619 */ 620 err = handle_domain_nmi(gic_data.domain, irqnr, regs); 621 if (err) 622 gic_deactivate_unhandled(irqnr); 623 624 if (irqs_enabled) 625 nmi_exit(); 626 } 627 628 static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs) 629 { 630 u32 irqnr; 631 632 irqnr = gic_read_iar(); 633 634 if (gic_supports_nmi() && 635 unlikely(gic_read_rpr() == GICD_INT_NMI_PRI)) { 636 gic_handle_nmi(irqnr, regs); 637 return; 638 } 639 640 if (gic_prio_masking_enabled()) { 641 gic_pmr_mask_irqs(); 642 gic_arch_enable_irqs(); 643 } 644 645 /* Check for special IDs first */ 646 if ((irqnr >= 1020 && irqnr <= 1023)) 647 return; 648 649 /* Treat anything but SGIs in a uniform way */ 650 if (likely(irqnr > 15)) { 651 int err; 652 653 if (static_branch_likely(&supports_deactivate_key)) 654 gic_write_eoir(irqnr); 655 else 656 isb(); 657 658 err = handle_domain_irq(gic_data.domain, irqnr, regs); 659 if (err) { 660 WARN_ONCE(true, "Unexpected interrupt received!\n"); 661 gic_deactivate_unhandled(irqnr); 662 } 663 return; 664 } 665 if (irqnr < 16) { 666 gic_write_eoir(irqnr); 667 if (static_branch_likely(&supports_deactivate_key)) 668 gic_write_dir(irqnr); 669 #ifdef CONFIG_SMP 670 /* 671 * Unlike GICv2, we don't need an smp_rmb() here. 672 * The control dependency from gic_read_iar to 673 * the ISB in gic_write_eoir is enough to ensure 674 * that any shared data read by handle_IPI will 675 * be read after the ACK. 676 */ 677 handle_IPI(irqnr, regs); 678 #else 679 WARN_ONCE(true, "Unexpected SGI received!\n"); 680 #endif 681 } 682 } 683 684 static u32 gic_get_pribits(void) 685 { 686 u32 pribits; 687 688 pribits = gic_read_ctlr(); 689 pribits &= ICC_CTLR_EL1_PRI_BITS_MASK; 690 pribits >>= ICC_CTLR_EL1_PRI_BITS_SHIFT; 691 pribits++; 692 693 return pribits; 694 } 695 696 static bool gic_has_group0(void) 697 { 698 u32 val; 699 u32 old_pmr; 700 701 old_pmr = gic_read_pmr(); 702 703 /* 704 * Let's find out if Group0 is under control of EL3 or not by 705 * setting the highest possible, non-zero priority in PMR. 706 * 707 * If SCR_EL3.FIQ is set, the priority gets shifted down in 708 * order for the CPU interface to set bit 7, and keep the 709 * actual priority in the non-secure range. In the process, it 710 * looses the least significant bit and the actual priority 711 * becomes 0x80. Reading it back returns 0, indicating that 712 * we're don't have access to Group0. 713 */ 714 gic_write_pmr(BIT(8 - gic_get_pribits())); 715 val = gic_read_pmr(); 716 717 gic_write_pmr(old_pmr); 718 719 return val != 0; 720 } 721 722 static void __init gic_dist_init(void) 723 { 724 unsigned int i; 725 u64 affinity; 726 void __iomem *base = gic_data.dist_base; 727 u32 val; 728 729 /* Disable the distributor */ 730 writel_relaxed(0, base + GICD_CTLR); 731 gic_dist_wait_for_rwp(); 732 733 /* 734 * Configure SPIs as non-secure Group-1. This will only matter 735 * if the GIC only has a single security state. This will not 736 * do the right thing if the kernel is running in secure mode, 737 * but that's not the intended use case anyway. 738 */ 739 for (i = 32; i < GIC_LINE_NR; i += 32) 740 writel_relaxed(~0, base + GICD_IGROUPR + i / 8); 741 742 /* Extended SPI range, not handled by the GICv2/GICv3 common code */ 743 for (i = 0; i < GIC_ESPI_NR; i += 32) { 744 writel_relaxed(~0U, base + GICD_ICENABLERnE + i / 8); 745 writel_relaxed(~0U, base + GICD_ICACTIVERnE + i / 8); 746 } 747 748 for (i = 0; i < GIC_ESPI_NR; i += 32) 749 writel_relaxed(~0U, base + GICD_IGROUPRnE + i / 8); 750 751 for (i = 0; i < GIC_ESPI_NR; i += 16) 752 writel_relaxed(0, base + GICD_ICFGRnE + i / 4); 753 754 for (i = 0; i < GIC_ESPI_NR; i += 4) 755 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GICD_IPRIORITYRnE + i); 756 757 /* Now do the common stuff, and wait for the distributor to drain */ 758 gic_dist_config(base, GIC_LINE_NR, gic_dist_wait_for_rwp); 759 760 val = GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1; 761 if (gic_data.rdists.gicd_typer2 & GICD_TYPER2_nASSGIcap) { 762 pr_info("Enabling SGIs without active state\n"); 763 val |= GICD_CTLR_nASSGIreq; 764 } 765 766 /* Enable distributor with ARE, Group1 */ 767 writel_relaxed(val, base + GICD_CTLR); 768 769 /* 770 * Set all global interrupts to the boot CPU only. ARE must be 771 * enabled. 772 */ 773 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id())); 774 for (i = 32; i < GIC_LINE_NR; i++) 775 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8); 776 777 for (i = 0; i < GIC_ESPI_NR; i++) 778 gic_write_irouter(affinity, base + GICD_IROUTERnE + i * 8); 779 } 780 781 static int gic_iterate_rdists(int (*fn)(struct redist_region *, void __iomem *)) 782 { 783 int ret = -ENODEV; 784 int i; 785 786 for (i = 0; i < gic_data.nr_redist_regions; i++) { 787 void __iomem *ptr = gic_data.redist_regions[i].redist_base; 788 u64 typer; 789 u32 reg; 790 791 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK; 792 if (reg != GIC_PIDR2_ARCH_GICv3 && 793 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */ 794 pr_warn("No redistributor present @%p\n", ptr); 795 break; 796 } 797 798 do { 799 typer = gic_read_typer(ptr + GICR_TYPER); 800 ret = fn(gic_data.redist_regions + i, ptr); 801 if (!ret) 802 return 0; 803 804 if (gic_data.redist_regions[i].single_redist) 805 break; 806 807 if (gic_data.redist_stride) { 808 ptr += gic_data.redist_stride; 809 } else { 810 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */ 811 if (typer & GICR_TYPER_VLPIS) 812 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */ 813 } 814 } while (!(typer & GICR_TYPER_LAST)); 815 } 816 817 return ret ? -ENODEV : 0; 818 } 819 820 static int __gic_populate_rdist(struct redist_region *region, void __iomem *ptr) 821 { 822 unsigned long mpidr = cpu_logical_map(smp_processor_id()); 823 u64 typer; 824 u32 aff; 825 826 /* 827 * Convert affinity to a 32bit value that can be matched to 828 * GICR_TYPER bits [63:32]. 829 */ 830 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 | 831 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 | 832 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 | 833 MPIDR_AFFINITY_LEVEL(mpidr, 0)); 834 835 typer = gic_read_typer(ptr + GICR_TYPER); 836 if ((typer >> 32) == aff) { 837 u64 offset = ptr - region->redist_base; 838 raw_spin_lock_init(&gic_data_rdist()->rd_lock); 839 gic_data_rdist_rd_base() = ptr; 840 gic_data_rdist()->phys_base = region->phys_base + offset; 841 842 pr_info("CPU%d: found redistributor %lx region %d:%pa\n", 843 smp_processor_id(), mpidr, 844 (int)(region - gic_data.redist_regions), 845 &gic_data_rdist()->phys_base); 846 return 0; 847 } 848 849 /* Try next one */ 850 return 1; 851 } 852 853 static int gic_populate_rdist(void) 854 { 855 if (gic_iterate_rdists(__gic_populate_rdist) == 0) 856 return 0; 857 858 /* We couldn't even deal with ourselves... */ 859 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n", 860 smp_processor_id(), 861 (unsigned long)cpu_logical_map(smp_processor_id())); 862 return -ENODEV; 863 } 864 865 static int __gic_update_rdist_properties(struct redist_region *region, 866 void __iomem *ptr) 867 { 868 u64 typer = gic_read_typer(ptr + GICR_TYPER); 869 870 gic_data.rdists.has_vlpis &= !!(typer & GICR_TYPER_VLPIS); 871 872 /* RVPEID implies some form of DirectLPI, no matter what the doc says... :-/ */ 873 gic_data.rdists.has_rvpeid &= !!(typer & GICR_TYPER_RVPEID); 874 gic_data.rdists.has_direct_lpi &= (!!(typer & GICR_TYPER_DirectLPIS) | 875 gic_data.rdists.has_rvpeid); 876 877 /* Detect non-sensical configurations */ 878 if (WARN_ON_ONCE(gic_data.rdists.has_rvpeid && !gic_data.rdists.has_vlpis)) { 879 gic_data.rdists.has_direct_lpi = false; 880 gic_data.rdists.has_vlpis = false; 881 gic_data.rdists.has_rvpeid = false; 882 } 883 884 gic_data.ppi_nr = min(GICR_TYPER_NR_PPIS(typer), gic_data.ppi_nr); 885 886 return 1; 887 } 888 889 static void gic_update_rdist_properties(void) 890 { 891 gic_data.ppi_nr = UINT_MAX; 892 gic_iterate_rdists(__gic_update_rdist_properties); 893 if (WARN_ON(gic_data.ppi_nr == UINT_MAX)) 894 gic_data.ppi_nr = 0; 895 pr_info("%d PPIs implemented\n", gic_data.ppi_nr); 896 pr_info("%sVLPI support, %sdirect LPI support, %sRVPEID support\n", 897 !gic_data.rdists.has_vlpis ? "no " : "", 898 !gic_data.rdists.has_direct_lpi ? "no " : "", 899 !gic_data.rdists.has_rvpeid ? "no " : ""); 900 } 901 902 /* Check whether it's single security state view */ 903 static inline bool gic_dist_security_disabled(void) 904 { 905 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS; 906 } 907 908 static void gic_cpu_sys_reg_init(void) 909 { 910 int i, cpu = smp_processor_id(); 911 u64 mpidr = cpu_logical_map(cpu); 912 u64 need_rss = MPIDR_RS(mpidr); 913 bool group0; 914 u32 pribits; 915 916 /* 917 * Need to check that the SRE bit has actually been set. If 918 * not, it means that SRE is disabled at EL2. We're going to 919 * die painfully, and there is nothing we can do about it. 920 * 921 * Kindly inform the luser. 922 */ 923 if (!gic_enable_sre()) 924 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n"); 925 926 pribits = gic_get_pribits(); 927 928 group0 = gic_has_group0(); 929 930 /* Set priority mask register */ 931 if (!gic_prio_masking_enabled()) { 932 write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1); 933 } else { 934 /* 935 * Mismatch configuration with boot CPU, the system is likely 936 * to die as interrupt masking will not work properly on all 937 * CPUs 938 */ 939 WARN_ON(gic_supports_nmi() && group0 && 940 !gic_dist_security_disabled()); 941 } 942 943 /* 944 * Some firmwares hand over to the kernel with the BPR changed from 945 * its reset value (and with a value large enough to prevent 946 * any pre-emptive interrupts from working at all). Writing a zero 947 * to BPR restores is reset value. 948 */ 949 gic_write_bpr1(0); 950 951 if (static_branch_likely(&supports_deactivate_key)) { 952 /* EOI drops priority only (mode 1) */ 953 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop); 954 } else { 955 /* EOI deactivates interrupt too (mode 0) */ 956 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir); 957 } 958 959 /* Always whack Group0 before Group1 */ 960 if (group0) { 961 switch(pribits) { 962 case 8: 963 case 7: 964 write_gicreg(0, ICC_AP0R3_EL1); 965 write_gicreg(0, ICC_AP0R2_EL1); 966 /* Fall through */ 967 case 6: 968 write_gicreg(0, ICC_AP0R1_EL1); 969 /* Fall through */ 970 case 5: 971 case 4: 972 write_gicreg(0, ICC_AP0R0_EL1); 973 } 974 975 isb(); 976 } 977 978 switch(pribits) { 979 case 8: 980 case 7: 981 write_gicreg(0, ICC_AP1R3_EL1); 982 write_gicreg(0, ICC_AP1R2_EL1); 983 /* Fall through */ 984 case 6: 985 write_gicreg(0, ICC_AP1R1_EL1); 986 /* Fall through */ 987 case 5: 988 case 4: 989 write_gicreg(0, ICC_AP1R0_EL1); 990 } 991 992 isb(); 993 994 /* ... and let's hit the road... */ 995 gic_write_grpen1(1); 996 997 /* Keep the RSS capability status in per_cpu variable */ 998 per_cpu(has_rss, cpu) = !!(gic_read_ctlr() & ICC_CTLR_EL1_RSS); 999 1000 /* Check all the CPUs have capable of sending SGIs to other CPUs */ 1001 for_each_online_cpu(i) { 1002 bool have_rss = per_cpu(has_rss, i) && per_cpu(has_rss, cpu); 1003 1004 need_rss |= MPIDR_RS(cpu_logical_map(i)); 1005 if (need_rss && (!have_rss)) 1006 pr_crit("CPU%d (%lx) can't SGI CPU%d (%lx), no RSS\n", 1007 cpu, (unsigned long)mpidr, 1008 i, (unsigned long)cpu_logical_map(i)); 1009 } 1010 1011 /** 1012 * GIC spec says, when ICC_CTLR_EL1.RSS==1 and GICD_TYPER.RSS==0, 1013 * writing ICC_ASGI1R_EL1 register with RS != 0 is a CONSTRAINED 1014 * UNPREDICTABLE choice of : 1015 * - The write is ignored. 1016 * - The RS field is treated as 0. 1017 */ 1018 if (need_rss && (!gic_data.has_rss)) 1019 pr_crit_once("RSS is required but GICD doesn't support it\n"); 1020 } 1021 1022 static bool gicv3_nolpi; 1023 1024 static int __init gicv3_nolpi_cfg(char *buf) 1025 { 1026 return strtobool(buf, &gicv3_nolpi); 1027 } 1028 early_param("irqchip.gicv3_nolpi", gicv3_nolpi_cfg); 1029 1030 static int gic_dist_supports_lpis(void) 1031 { 1032 return (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && 1033 !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS) && 1034 !gicv3_nolpi); 1035 } 1036 1037 static void gic_cpu_init(void) 1038 { 1039 void __iomem *rbase; 1040 int i; 1041 1042 /* Register ourselves with the rest of the world */ 1043 if (gic_populate_rdist()) 1044 return; 1045 1046 gic_enable_redist(true); 1047 1048 WARN((gic_data.ppi_nr > 16 || GIC_ESPI_NR != 0) && 1049 !(gic_read_ctlr() & ICC_CTLR_EL1_ExtRange), 1050 "Distributor has extended ranges, but CPU%d doesn't\n", 1051 smp_processor_id()); 1052 1053 rbase = gic_data_rdist_sgi_base(); 1054 1055 /* Configure SGIs/PPIs as non-secure Group-1 */ 1056 for (i = 0; i < gic_data.ppi_nr + 16; i += 32) 1057 writel_relaxed(~0, rbase + GICR_IGROUPR0 + i / 8); 1058 1059 gic_cpu_config(rbase, gic_data.ppi_nr + 16, gic_redist_wait_for_rwp); 1060 1061 /* initialise system registers */ 1062 gic_cpu_sys_reg_init(); 1063 } 1064 1065 #ifdef CONFIG_SMP 1066 1067 #define MPIDR_TO_SGI_RS(mpidr) (MPIDR_RS(mpidr) << ICC_SGI1R_RS_SHIFT) 1068 #define MPIDR_TO_SGI_CLUSTER_ID(mpidr) ((mpidr) & ~0xFUL) 1069 1070 static int gic_starting_cpu(unsigned int cpu) 1071 { 1072 gic_cpu_init(); 1073 1074 if (gic_dist_supports_lpis()) 1075 its_cpu_init(); 1076 1077 return 0; 1078 } 1079 1080 static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask, 1081 unsigned long cluster_id) 1082 { 1083 int next_cpu, cpu = *base_cpu; 1084 unsigned long mpidr = cpu_logical_map(cpu); 1085 u16 tlist = 0; 1086 1087 while (cpu < nr_cpu_ids) { 1088 tlist |= 1 << (mpidr & 0xf); 1089 1090 next_cpu = cpumask_next(cpu, mask); 1091 if (next_cpu >= nr_cpu_ids) 1092 goto out; 1093 cpu = next_cpu; 1094 1095 mpidr = cpu_logical_map(cpu); 1096 1097 if (cluster_id != MPIDR_TO_SGI_CLUSTER_ID(mpidr)) { 1098 cpu--; 1099 goto out; 1100 } 1101 } 1102 out: 1103 *base_cpu = cpu; 1104 return tlist; 1105 } 1106 1107 #define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \ 1108 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \ 1109 << ICC_SGI1R_AFFINITY_## level ##_SHIFT) 1110 1111 static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq) 1112 { 1113 u64 val; 1114 1115 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) | 1116 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) | 1117 irq << ICC_SGI1R_SGI_ID_SHIFT | 1118 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) | 1119 MPIDR_TO_SGI_RS(cluster_id) | 1120 tlist << ICC_SGI1R_TARGET_LIST_SHIFT); 1121 1122 pr_devel("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val); 1123 gic_write_sgi1r(val); 1124 } 1125 1126 static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq) 1127 { 1128 int cpu; 1129 1130 if (WARN_ON(irq >= 16)) 1131 return; 1132 1133 /* 1134 * Ensure that stores to Normal memory are visible to the 1135 * other CPUs before issuing the IPI. 1136 */ 1137 wmb(); 1138 1139 for_each_cpu(cpu, mask) { 1140 u64 cluster_id = MPIDR_TO_SGI_CLUSTER_ID(cpu_logical_map(cpu)); 1141 u16 tlist; 1142 1143 tlist = gic_compute_target_list(&cpu, mask, cluster_id); 1144 gic_send_sgi(cluster_id, tlist, irq); 1145 } 1146 1147 /* Force the above writes to ICC_SGI1R_EL1 to be executed */ 1148 isb(); 1149 } 1150 1151 static void gic_smp_init(void) 1152 { 1153 set_smp_cross_call(gic_raise_softirq); 1154 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GIC_STARTING, 1155 "irqchip/arm/gicv3:starting", 1156 gic_starting_cpu, NULL); 1157 } 1158 1159 static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val, 1160 bool force) 1161 { 1162 unsigned int cpu; 1163 u32 offset, index; 1164 void __iomem *reg; 1165 int enabled; 1166 u64 val; 1167 1168 if (force) 1169 cpu = cpumask_first(mask_val); 1170 else 1171 cpu = cpumask_any_and(mask_val, cpu_online_mask); 1172 1173 if (cpu >= nr_cpu_ids) 1174 return -EINVAL; 1175 1176 if (gic_irq_in_rdist(d)) 1177 return -EINVAL; 1178 1179 /* If interrupt was enabled, disable it first */ 1180 enabled = gic_peek_irq(d, GICD_ISENABLER); 1181 if (enabled) 1182 gic_mask_irq(d); 1183 1184 offset = convert_offset_index(d, GICD_IROUTER, &index); 1185 reg = gic_dist_base(d) + offset + (index * 8); 1186 val = gic_mpidr_to_affinity(cpu_logical_map(cpu)); 1187 1188 gic_write_irouter(val, reg); 1189 1190 /* 1191 * If the interrupt was enabled, enabled it again. Otherwise, 1192 * just wait for the distributor to have digested our changes. 1193 */ 1194 if (enabled) 1195 gic_unmask_irq(d); 1196 else 1197 gic_dist_wait_for_rwp(); 1198 1199 irq_data_update_effective_affinity(d, cpumask_of(cpu)); 1200 1201 return IRQ_SET_MASK_OK_DONE; 1202 } 1203 #else 1204 #define gic_set_affinity NULL 1205 #define gic_smp_init() do { } while(0) 1206 #endif 1207 1208 #ifdef CONFIG_CPU_PM 1209 static int gic_cpu_pm_notifier(struct notifier_block *self, 1210 unsigned long cmd, void *v) 1211 { 1212 if (cmd == CPU_PM_EXIT) { 1213 if (gic_dist_security_disabled()) 1214 gic_enable_redist(true); 1215 gic_cpu_sys_reg_init(); 1216 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) { 1217 gic_write_grpen1(0); 1218 gic_enable_redist(false); 1219 } 1220 return NOTIFY_OK; 1221 } 1222 1223 static struct notifier_block gic_cpu_pm_notifier_block = { 1224 .notifier_call = gic_cpu_pm_notifier, 1225 }; 1226 1227 static void gic_cpu_pm_init(void) 1228 { 1229 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block); 1230 } 1231 1232 #else 1233 static inline void gic_cpu_pm_init(void) { } 1234 #endif /* CONFIG_CPU_PM */ 1235 1236 static struct irq_chip gic_chip = { 1237 .name = "GICv3", 1238 .irq_mask = gic_mask_irq, 1239 .irq_unmask = gic_unmask_irq, 1240 .irq_eoi = gic_eoi_irq, 1241 .irq_set_type = gic_set_type, 1242 .irq_set_affinity = gic_set_affinity, 1243 .irq_get_irqchip_state = gic_irq_get_irqchip_state, 1244 .irq_set_irqchip_state = gic_irq_set_irqchip_state, 1245 .irq_nmi_setup = gic_irq_nmi_setup, 1246 .irq_nmi_teardown = gic_irq_nmi_teardown, 1247 .flags = IRQCHIP_SET_TYPE_MASKED | 1248 IRQCHIP_SKIP_SET_WAKE | 1249 IRQCHIP_MASK_ON_SUSPEND, 1250 }; 1251 1252 static struct irq_chip gic_eoimode1_chip = { 1253 .name = "GICv3", 1254 .irq_mask = gic_eoimode1_mask_irq, 1255 .irq_unmask = gic_unmask_irq, 1256 .irq_eoi = gic_eoimode1_eoi_irq, 1257 .irq_set_type = gic_set_type, 1258 .irq_set_affinity = gic_set_affinity, 1259 .irq_get_irqchip_state = gic_irq_get_irqchip_state, 1260 .irq_set_irqchip_state = gic_irq_set_irqchip_state, 1261 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity, 1262 .irq_nmi_setup = gic_irq_nmi_setup, 1263 .irq_nmi_teardown = gic_irq_nmi_teardown, 1264 .flags = IRQCHIP_SET_TYPE_MASKED | 1265 IRQCHIP_SKIP_SET_WAKE | 1266 IRQCHIP_MASK_ON_SUSPEND, 1267 }; 1268 1269 static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq, 1270 irq_hw_number_t hw) 1271 { 1272 struct irq_chip *chip = &gic_chip; 1273 1274 if (static_branch_likely(&supports_deactivate_key)) 1275 chip = &gic_eoimode1_chip; 1276 1277 switch (__get_intid_range(hw)) { 1278 case PPI_RANGE: 1279 case EPPI_RANGE: 1280 irq_set_percpu_devid(irq); 1281 irq_domain_set_info(d, irq, hw, chip, d->host_data, 1282 handle_percpu_devid_irq, NULL, NULL); 1283 irq_set_status_flags(irq, IRQ_NOAUTOEN); 1284 break; 1285 1286 case SPI_RANGE: 1287 case ESPI_RANGE: 1288 irq_domain_set_info(d, irq, hw, chip, d->host_data, 1289 handle_fasteoi_irq, NULL, NULL); 1290 irq_set_probe(irq); 1291 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq))); 1292 break; 1293 1294 case LPI_RANGE: 1295 if (!gic_dist_supports_lpis()) 1296 return -EPERM; 1297 irq_domain_set_info(d, irq, hw, chip, d->host_data, 1298 handle_fasteoi_irq, NULL, NULL); 1299 break; 1300 1301 default: 1302 return -EPERM; 1303 } 1304 1305 return 0; 1306 } 1307 1308 #define GIC_IRQ_TYPE_PARTITION (GIC_IRQ_TYPE_LPI + 1) 1309 1310 static int gic_irq_domain_translate(struct irq_domain *d, 1311 struct irq_fwspec *fwspec, 1312 unsigned long *hwirq, 1313 unsigned int *type) 1314 { 1315 if (is_of_node(fwspec->fwnode)) { 1316 if (fwspec->param_count < 3) 1317 return -EINVAL; 1318 1319 switch (fwspec->param[0]) { 1320 case 0: /* SPI */ 1321 *hwirq = fwspec->param[1] + 32; 1322 break; 1323 case 1: /* PPI */ 1324 *hwirq = fwspec->param[1] + 16; 1325 break; 1326 case 2: /* ESPI */ 1327 *hwirq = fwspec->param[1] + ESPI_BASE_INTID; 1328 break; 1329 case 3: /* EPPI */ 1330 *hwirq = fwspec->param[1] + EPPI_BASE_INTID; 1331 break; 1332 case GIC_IRQ_TYPE_LPI: /* LPI */ 1333 *hwirq = fwspec->param[1]; 1334 break; 1335 case GIC_IRQ_TYPE_PARTITION: 1336 *hwirq = fwspec->param[1]; 1337 if (fwspec->param[1] >= 16) 1338 *hwirq += EPPI_BASE_INTID - 16; 1339 else 1340 *hwirq += 16; 1341 break; 1342 default: 1343 return -EINVAL; 1344 } 1345 1346 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; 1347 1348 /* 1349 * Make it clear that broken DTs are... broken. 1350 * Partitionned PPIs are an unfortunate exception. 1351 */ 1352 WARN_ON(*type == IRQ_TYPE_NONE && 1353 fwspec->param[0] != GIC_IRQ_TYPE_PARTITION); 1354 return 0; 1355 } 1356 1357 if (is_fwnode_irqchip(fwspec->fwnode)) { 1358 if(fwspec->param_count != 2) 1359 return -EINVAL; 1360 1361 *hwirq = fwspec->param[0]; 1362 *type = fwspec->param[1]; 1363 1364 WARN_ON(*type == IRQ_TYPE_NONE); 1365 return 0; 1366 } 1367 1368 return -EINVAL; 1369 } 1370 1371 static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, 1372 unsigned int nr_irqs, void *arg) 1373 { 1374 int i, ret; 1375 irq_hw_number_t hwirq; 1376 unsigned int type = IRQ_TYPE_NONE; 1377 struct irq_fwspec *fwspec = arg; 1378 1379 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type); 1380 if (ret) 1381 return ret; 1382 1383 for (i = 0; i < nr_irqs; i++) { 1384 ret = gic_irq_domain_map(domain, virq + i, hwirq + i); 1385 if (ret) 1386 return ret; 1387 } 1388 1389 return 0; 1390 } 1391 1392 static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq, 1393 unsigned int nr_irqs) 1394 { 1395 int i; 1396 1397 for (i = 0; i < nr_irqs; i++) { 1398 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); 1399 irq_set_handler(virq + i, NULL); 1400 irq_domain_reset_irq_data(d); 1401 } 1402 } 1403 1404 static int gic_irq_domain_select(struct irq_domain *d, 1405 struct irq_fwspec *fwspec, 1406 enum irq_domain_bus_token bus_token) 1407 { 1408 /* Not for us */ 1409 if (fwspec->fwnode != d->fwnode) 1410 return 0; 1411 1412 /* If this is not DT, then we have a single domain */ 1413 if (!is_of_node(fwspec->fwnode)) 1414 return 1; 1415 1416 /* 1417 * If this is a PPI and we have a 4th (non-null) parameter, 1418 * then we need to match the partition domain. 1419 */ 1420 if (fwspec->param_count >= 4 && 1421 fwspec->param[0] == 1 && fwspec->param[3] != 0 && 1422 gic_data.ppi_descs) 1423 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]); 1424 1425 return d == gic_data.domain; 1426 } 1427 1428 static const struct irq_domain_ops gic_irq_domain_ops = { 1429 .translate = gic_irq_domain_translate, 1430 .alloc = gic_irq_domain_alloc, 1431 .free = gic_irq_domain_free, 1432 .select = gic_irq_domain_select, 1433 }; 1434 1435 static int partition_domain_translate(struct irq_domain *d, 1436 struct irq_fwspec *fwspec, 1437 unsigned long *hwirq, 1438 unsigned int *type) 1439 { 1440 struct device_node *np; 1441 int ret; 1442 1443 if (!gic_data.ppi_descs) 1444 return -ENOMEM; 1445 1446 np = of_find_node_by_phandle(fwspec->param[3]); 1447 if (WARN_ON(!np)) 1448 return -EINVAL; 1449 1450 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]], 1451 of_node_to_fwnode(np)); 1452 if (ret < 0) 1453 return ret; 1454 1455 *hwirq = ret; 1456 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; 1457 1458 return 0; 1459 } 1460 1461 static const struct irq_domain_ops partition_domain_ops = { 1462 .translate = partition_domain_translate, 1463 .select = gic_irq_domain_select, 1464 }; 1465 1466 static bool gic_enable_quirk_msm8996(void *data) 1467 { 1468 struct gic_chip_data *d = data; 1469 1470 d->flags |= FLAGS_WORKAROUND_GICR_WAKER_MSM8996; 1471 1472 return true; 1473 } 1474 1475 static bool gic_enable_quirk_cavium_38539(void *data) 1476 { 1477 struct gic_chip_data *d = data; 1478 1479 d->flags |= FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539; 1480 1481 return true; 1482 } 1483 1484 static bool gic_enable_quirk_hip06_07(void *data) 1485 { 1486 struct gic_chip_data *d = data; 1487 1488 /* 1489 * HIP06 GICD_IIDR clashes with GIC-600 product number (despite 1490 * not being an actual ARM implementation). The saving grace is 1491 * that GIC-600 doesn't have ESPI, so nothing to do in that case. 1492 * HIP07 doesn't even have a proper IIDR, and still pretends to 1493 * have ESPI. In both cases, put them right. 1494 */ 1495 if (d->rdists.gicd_typer & GICD_TYPER_ESPI) { 1496 /* Zero both ESPI and the RES0 field next to it... */ 1497 d->rdists.gicd_typer &= ~GENMASK(9, 8); 1498 return true; 1499 } 1500 1501 return false; 1502 } 1503 1504 static const struct gic_quirk gic_quirks[] = { 1505 { 1506 .desc = "GICv3: Qualcomm MSM8996 broken firmware", 1507 .compatible = "qcom,msm8996-gic-v3", 1508 .init = gic_enable_quirk_msm8996, 1509 }, 1510 { 1511 .desc = "GICv3: HIP06 erratum 161010803", 1512 .iidr = 0x0204043b, 1513 .mask = 0xffffffff, 1514 .init = gic_enable_quirk_hip06_07, 1515 }, 1516 { 1517 .desc = "GICv3: HIP07 erratum 161010803", 1518 .iidr = 0x00000000, 1519 .mask = 0xffffffff, 1520 .init = gic_enable_quirk_hip06_07, 1521 }, 1522 { 1523 /* 1524 * Reserved register accesses generate a Synchronous 1525 * External Abort. This erratum applies to: 1526 * - ThunderX: CN88xx 1527 * - OCTEON TX: CN83xx, CN81xx 1528 * - OCTEON TX2: CN93xx, CN96xx, CN98xx, CNF95xx* 1529 */ 1530 .desc = "GICv3: Cavium erratum 38539", 1531 .iidr = 0xa000034c, 1532 .mask = 0xe8f00fff, 1533 .init = gic_enable_quirk_cavium_38539, 1534 }, 1535 { 1536 } 1537 }; 1538 1539 static void gic_enable_nmi_support(void) 1540 { 1541 int i; 1542 1543 if (!gic_prio_masking_enabled()) 1544 return; 1545 1546 if (gic_has_group0() && !gic_dist_security_disabled()) { 1547 pr_warn("SCR_EL3.FIQ is cleared, cannot enable use of pseudo-NMIs\n"); 1548 return; 1549 } 1550 1551 ppi_nmi_refs = kcalloc(gic_data.ppi_nr, sizeof(*ppi_nmi_refs), GFP_KERNEL); 1552 if (!ppi_nmi_refs) 1553 return; 1554 1555 for (i = 0; i < gic_data.ppi_nr; i++) 1556 refcount_set(&ppi_nmi_refs[i], 0); 1557 1558 /* 1559 * Linux itself doesn't use 1:N distribution, so has no need to 1560 * set PMHE. The only reason to have it set is if EL3 requires it 1561 * (and we can't change it). 1562 */ 1563 if (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK) 1564 static_branch_enable(&gic_pmr_sync); 1565 1566 pr_info("%s ICC_PMR_EL1 synchronisation\n", 1567 static_branch_unlikely(&gic_pmr_sync) ? "Forcing" : "Relaxing"); 1568 1569 static_branch_enable(&supports_pseudo_nmis); 1570 1571 if (static_branch_likely(&supports_deactivate_key)) 1572 gic_eoimode1_chip.flags |= IRQCHIP_SUPPORTS_NMI; 1573 else 1574 gic_chip.flags |= IRQCHIP_SUPPORTS_NMI; 1575 } 1576 1577 static int __init gic_init_bases(void __iomem *dist_base, 1578 struct redist_region *rdist_regs, 1579 u32 nr_redist_regions, 1580 u64 redist_stride, 1581 struct fwnode_handle *handle) 1582 { 1583 u32 typer; 1584 int err; 1585 1586 if (!is_hyp_mode_available()) 1587 static_branch_disable(&supports_deactivate_key); 1588 1589 if (static_branch_likely(&supports_deactivate_key)) 1590 pr_info("GIC: Using split EOI/Deactivate mode\n"); 1591 1592 gic_data.fwnode = handle; 1593 gic_data.dist_base = dist_base; 1594 gic_data.redist_regions = rdist_regs; 1595 gic_data.nr_redist_regions = nr_redist_regions; 1596 gic_data.redist_stride = redist_stride; 1597 1598 /* 1599 * Find out how many interrupts are supported. 1600 */ 1601 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER); 1602 gic_data.rdists.gicd_typer = typer; 1603 1604 gic_enable_quirks(readl_relaxed(gic_data.dist_base + GICD_IIDR), 1605 gic_quirks, &gic_data); 1606 1607 pr_info("%d SPIs implemented\n", GIC_LINE_NR - 32); 1608 pr_info("%d Extended SPIs implemented\n", GIC_ESPI_NR); 1609 1610 /* 1611 * ThunderX1 explodes on reading GICD_TYPER2, in violation of the 1612 * architecture spec (which says that reserved registers are RES0). 1613 */ 1614 if (!(gic_data.flags & FLAGS_WORKAROUND_CAVIUM_ERRATUM_38539)) 1615 gic_data.rdists.gicd_typer2 = readl_relaxed(gic_data.dist_base + GICD_TYPER2); 1616 1617 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops, 1618 &gic_data); 1619 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist)); 1620 gic_data.rdists.has_rvpeid = true; 1621 gic_data.rdists.has_vlpis = true; 1622 gic_data.rdists.has_direct_lpi = true; 1623 1624 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) { 1625 err = -ENOMEM; 1626 goto out_free; 1627 } 1628 1629 irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED); 1630 1631 gic_data.has_rss = !!(typer & GICD_TYPER_RSS); 1632 pr_info("Distributor has %sRange Selector support\n", 1633 gic_data.has_rss ? "" : "no "); 1634 1635 if (typer & GICD_TYPER_MBIS) { 1636 err = mbi_init(handle, gic_data.domain); 1637 if (err) 1638 pr_err("Failed to initialize MBIs\n"); 1639 } 1640 1641 set_handle_irq(gic_handle_irq); 1642 1643 gic_update_rdist_properties(); 1644 1645 gic_smp_init(); 1646 gic_dist_init(); 1647 gic_cpu_init(); 1648 gic_cpu_pm_init(); 1649 1650 if (gic_dist_supports_lpis()) { 1651 its_init(handle, &gic_data.rdists, gic_data.domain); 1652 its_cpu_init(); 1653 } else { 1654 if (IS_ENABLED(CONFIG_ARM_GIC_V2M)) 1655 gicv2m_init(handle, gic_data.domain); 1656 } 1657 1658 gic_enable_nmi_support(); 1659 1660 return 0; 1661 1662 out_free: 1663 if (gic_data.domain) 1664 irq_domain_remove(gic_data.domain); 1665 free_percpu(gic_data.rdists.rdist); 1666 return err; 1667 } 1668 1669 static int __init gic_validate_dist_version(void __iomem *dist_base) 1670 { 1671 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK; 1672 1673 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4) 1674 return -ENODEV; 1675 1676 return 0; 1677 } 1678 1679 /* Create all possible partitions at boot time */ 1680 static void __init gic_populate_ppi_partitions(struct device_node *gic_node) 1681 { 1682 struct device_node *parts_node, *child_part; 1683 int part_idx = 0, i; 1684 int nr_parts; 1685 struct partition_affinity *parts; 1686 1687 parts_node = of_get_child_by_name(gic_node, "ppi-partitions"); 1688 if (!parts_node) 1689 return; 1690 1691 gic_data.ppi_descs = kcalloc(gic_data.ppi_nr, sizeof(*gic_data.ppi_descs), GFP_KERNEL); 1692 if (!gic_data.ppi_descs) 1693 return; 1694 1695 nr_parts = of_get_child_count(parts_node); 1696 1697 if (!nr_parts) 1698 goto out_put_node; 1699 1700 parts = kcalloc(nr_parts, sizeof(*parts), GFP_KERNEL); 1701 if (WARN_ON(!parts)) 1702 goto out_put_node; 1703 1704 for_each_child_of_node(parts_node, child_part) { 1705 struct partition_affinity *part; 1706 int n; 1707 1708 part = &parts[part_idx]; 1709 1710 part->partition_id = of_node_to_fwnode(child_part); 1711 1712 pr_info("GIC: PPI partition %pOFn[%d] { ", 1713 child_part, part_idx); 1714 1715 n = of_property_count_elems_of_size(child_part, "affinity", 1716 sizeof(u32)); 1717 WARN_ON(n <= 0); 1718 1719 for (i = 0; i < n; i++) { 1720 int err, cpu; 1721 u32 cpu_phandle; 1722 struct device_node *cpu_node; 1723 1724 err = of_property_read_u32_index(child_part, "affinity", 1725 i, &cpu_phandle); 1726 if (WARN_ON(err)) 1727 continue; 1728 1729 cpu_node = of_find_node_by_phandle(cpu_phandle); 1730 if (WARN_ON(!cpu_node)) 1731 continue; 1732 1733 cpu = of_cpu_node_to_id(cpu_node); 1734 if (WARN_ON(cpu < 0)) 1735 continue; 1736 1737 pr_cont("%pOF[%d] ", cpu_node, cpu); 1738 1739 cpumask_set_cpu(cpu, &part->mask); 1740 } 1741 1742 pr_cont("}\n"); 1743 part_idx++; 1744 } 1745 1746 for (i = 0; i < gic_data.ppi_nr; i++) { 1747 unsigned int irq; 1748 struct partition_desc *desc; 1749 struct irq_fwspec ppi_fwspec = { 1750 .fwnode = gic_data.fwnode, 1751 .param_count = 3, 1752 .param = { 1753 [0] = GIC_IRQ_TYPE_PARTITION, 1754 [1] = i, 1755 [2] = IRQ_TYPE_NONE, 1756 }, 1757 }; 1758 1759 irq = irq_create_fwspec_mapping(&ppi_fwspec); 1760 if (WARN_ON(!irq)) 1761 continue; 1762 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts, 1763 irq, &partition_domain_ops); 1764 if (WARN_ON(!desc)) 1765 continue; 1766 1767 gic_data.ppi_descs[i] = desc; 1768 } 1769 1770 out_put_node: 1771 of_node_put(parts_node); 1772 } 1773 1774 static void __init gic_of_setup_kvm_info(struct device_node *node) 1775 { 1776 int ret; 1777 struct resource r; 1778 u32 gicv_idx; 1779 1780 gic_v3_kvm_info.type = GIC_V3; 1781 1782 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0); 1783 if (!gic_v3_kvm_info.maint_irq) 1784 return; 1785 1786 if (of_property_read_u32(node, "#redistributor-regions", 1787 &gicv_idx)) 1788 gicv_idx = 1; 1789 1790 gicv_idx += 3; /* Also skip GICD, GICC, GICH */ 1791 ret = of_address_to_resource(node, gicv_idx, &r); 1792 if (!ret) 1793 gic_v3_kvm_info.vcpu = r; 1794 1795 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis; 1796 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid; 1797 gic_set_kvm_info(&gic_v3_kvm_info); 1798 } 1799 1800 static int __init gic_of_init(struct device_node *node, struct device_node *parent) 1801 { 1802 void __iomem *dist_base; 1803 struct redist_region *rdist_regs; 1804 u64 redist_stride; 1805 u32 nr_redist_regions; 1806 int err, i; 1807 1808 dist_base = of_iomap(node, 0); 1809 if (!dist_base) { 1810 pr_err("%pOF: unable to map gic dist registers\n", node); 1811 return -ENXIO; 1812 } 1813 1814 err = gic_validate_dist_version(dist_base); 1815 if (err) { 1816 pr_err("%pOF: no distributor detected, giving up\n", node); 1817 goto out_unmap_dist; 1818 } 1819 1820 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions)) 1821 nr_redist_regions = 1; 1822 1823 rdist_regs = kcalloc(nr_redist_regions, sizeof(*rdist_regs), 1824 GFP_KERNEL); 1825 if (!rdist_regs) { 1826 err = -ENOMEM; 1827 goto out_unmap_dist; 1828 } 1829 1830 for (i = 0; i < nr_redist_regions; i++) { 1831 struct resource res; 1832 int ret; 1833 1834 ret = of_address_to_resource(node, 1 + i, &res); 1835 rdist_regs[i].redist_base = of_iomap(node, 1 + i); 1836 if (ret || !rdist_regs[i].redist_base) { 1837 pr_err("%pOF: couldn't map region %d\n", node, i); 1838 err = -ENODEV; 1839 goto out_unmap_rdist; 1840 } 1841 rdist_regs[i].phys_base = res.start; 1842 } 1843 1844 if (of_property_read_u64(node, "redistributor-stride", &redist_stride)) 1845 redist_stride = 0; 1846 1847 gic_enable_of_quirks(node, gic_quirks, &gic_data); 1848 1849 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions, 1850 redist_stride, &node->fwnode); 1851 if (err) 1852 goto out_unmap_rdist; 1853 1854 gic_populate_ppi_partitions(node); 1855 1856 if (static_branch_likely(&supports_deactivate_key)) 1857 gic_of_setup_kvm_info(node); 1858 return 0; 1859 1860 out_unmap_rdist: 1861 for (i = 0; i < nr_redist_regions; i++) 1862 if (rdist_regs[i].redist_base) 1863 iounmap(rdist_regs[i].redist_base); 1864 kfree(rdist_regs); 1865 out_unmap_dist: 1866 iounmap(dist_base); 1867 return err; 1868 } 1869 1870 IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init); 1871 1872 #ifdef CONFIG_ACPI 1873 static struct 1874 { 1875 void __iomem *dist_base; 1876 struct redist_region *redist_regs; 1877 u32 nr_redist_regions; 1878 bool single_redist; 1879 int enabled_rdists; 1880 u32 maint_irq; 1881 int maint_irq_mode; 1882 phys_addr_t vcpu_base; 1883 } acpi_data __initdata; 1884 1885 static void __init 1886 gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base) 1887 { 1888 static int count = 0; 1889 1890 acpi_data.redist_regs[count].phys_base = phys_base; 1891 acpi_data.redist_regs[count].redist_base = redist_base; 1892 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist; 1893 count++; 1894 } 1895 1896 static int __init 1897 gic_acpi_parse_madt_redist(union acpi_subtable_headers *header, 1898 const unsigned long end) 1899 { 1900 struct acpi_madt_generic_redistributor *redist = 1901 (struct acpi_madt_generic_redistributor *)header; 1902 void __iomem *redist_base; 1903 1904 redist_base = ioremap(redist->base_address, redist->length); 1905 if (!redist_base) { 1906 pr_err("Couldn't map GICR region @%llx\n", redist->base_address); 1907 return -ENOMEM; 1908 } 1909 1910 gic_acpi_register_redist(redist->base_address, redist_base); 1911 return 0; 1912 } 1913 1914 static int __init 1915 gic_acpi_parse_madt_gicc(union acpi_subtable_headers *header, 1916 const unsigned long end) 1917 { 1918 struct acpi_madt_generic_interrupt *gicc = 1919 (struct acpi_madt_generic_interrupt *)header; 1920 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK; 1921 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2; 1922 void __iomem *redist_base; 1923 1924 /* GICC entry which has !ACPI_MADT_ENABLED is not unusable so skip */ 1925 if (!(gicc->flags & ACPI_MADT_ENABLED)) 1926 return 0; 1927 1928 redist_base = ioremap(gicc->gicr_base_address, size); 1929 if (!redist_base) 1930 return -ENOMEM; 1931 1932 gic_acpi_register_redist(gicc->gicr_base_address, redist_base); 1933 return 0; 1934 } 1935 1936 static int __init gic_acpi_collect_gicr_base(void) 1937 { 1938 acpi_tbl_entry_handler redist_parser; 1939 enum acpi_madt_type type; 1940 1941 if (acpi_data.single_redist) { 1942 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT; 1943 redist_parser = gic_acpi_parse_madt_gicc; 1944 } else { 1945 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR; 1946 redist_parser = gic_acpi_parse_madt_redist; 1947 } 1948 1949 /* Collect redistributor base addresses in GICR entries */ 1950 if (acpi_table_parse_madt(type, redist_parser, 0) > 0) 1951 return 0; 1952 1953 pr_info("No valid GICR entries exist\n"); 1954 return -ENODEV; 1955 } 1956 1957 static int __init gic_acpi_match_gicr(union acpi_subtable_headers *header, 1958 const unsigned long end) 1959 { 1960 /* Subtable presence means that redist exists, that's it */ 1961 return 0; 1962 } 1963 1964 static int __init gic_acpi_match_gicc(union acpi_subtable_headers *header, 1965 const unsigned long end) 1966 { 1967 struct acpi_madt_generic_interrupt *gicc = 1968 (struct acpi_madt_generic_interrupt *)header; 1969 1970 /* 1971 * If GICC is enabled and has valid gicr base address, then it means 1972 * GICR base is presented via GICC 1973 */ 1974 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address) { 1975 acpi_data.enabled_rdists++; 1976 return 0; 1977 } 1978 1979 /* 1980 * It's perfectly valid firmware can pass disabled GICC entry, driver 1981 * should not treat as errors, skip the entry instead of probe fail. 1982 */ 1983 if (!(gicc->flags & ACPI_MADT_ENABLED)) 1984 return 0; 1985 1986 return -ENODEV; 1987 } 1988 1989 static int __init gic_acpi_count_gicr_regions(void) 1990 { 1991 int count; 1992 1993 /* 1994 * Count how many redistributor regions we have. It is not allowed 1995 * to mix redistributor description, GICR and GICC subtables have to be 1996 * mutually exclusive. 1997 */ 1998 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR, 1999 gic_acpi_match_gicr, 0); 2000 if (count > 0) { 2001 acpi_data.single_redist = false; 2002 return count; 2003 } 2004 2005 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, 2006 gic_acpi_match_gicc, 0); 2007 if (count > 0) { 2008 acpi_data.single_redist = true; 2009 count = acpi_data.enabled_rdists; 2010 } 2011 2012 return count; 2013 } 2014 2015 static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header, 2016 struct acpi_probe_entry *ape) 2017 { 2018 struct acpi_madt_generic_distributor *dist; 2019 int count; 2020 2021 dist = (struct acpi_madt_generic_distributor *)header; 2022 if (dist->version != ape->driver_data) 2023 return false; 2024 2025 /* We need to do that exercise anyway, the sooner the better */ 2026 count = gic_acpi_count_gicr_regions(); 2027 if (count <= 0) 2028 return false; 2029 2030 acpi_data.nr_redist_regions = count; 2031 return true; 2032 } 2033 2034 static int __init gic_acpi_parse_virt_madt_gicc(union acpi_subtable_headers *header, 2035 const unsigned long end) 2036 { 2037 struct acpi_madt_generic_interrupt *gicc = 2038 (struct acpi_madt_generic_interrupt *)header; 2039 int maint_irq_mode; 2040 static int first_madt = true; 2041 2042 /* Skip unusable CPUs */ 2043 if (!(gicc->flags & ACPI_MADT_ENABLED)) 2044 return 0; 2045 2046 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ? 2047 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE; 2048 2049 if (first_madt) { 2050 first_madt = false; 2051 2052 acpi_data.maint_irq = gicc->vgic_interrupt; 2053 acpi_data.maint_irq_mode = maint_irq_mode; 2054 acpi_data.vcpu_base = gicc->gicv_base_address; 2055 2056 return 0; 2057 } 2058 2059 /* 2060 * The maintenance interrupt and GICV should be the same for every CPU 2061 */ 2062 if ((acpi_data.maint_irq != gicc->vgic_interrupt) || 2063 (acpi_data.maint_irq_mode != maint_irq_mode) || 2064 (acpi_data.vcpu_base != gicc->gicv_base_address)) 2065 return -EINVAL; 2066 2067 return 0; 2068 } 2069 2070 static bool __init gic_acpi_collect_virt_info(void) 2071 { 2072 int count; 2073 2074 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT, 2075 gic_acpi_parse_virt_madt_gicc, 0); 2076 2077 return (count > 0); 2078 } 2079 2080 #define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K) 2081 #define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K) 2082 #define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K) 2083 2084 static void __init gic_acpi_setup_kvm_info(void) 2085 { 2086 int irq; 2087 2088 if (!gic_acpi_collect_virt_info()) { 2089 pr_warn("Unable to get hardware information used for virtualization\n"); 2090 return; 2091 } 2092 2093 gic_v3_kvm_info.type = GIC_V3; 2094 2095 irq = acpi_register_gsi(NULL, acpi_data.maint_irq, 2096 acpi_data.maint_irq_mode, 2097 ACPI_ACTIVE_HIGH); 2098 if (irq <= 0) 2099 return; 2100 2101 gic_v3_kvm_info.maint_irq = irq; 2102 2103 if (acpi_data.vcpu_base) { 2104 struct resource *vcpu = &gic_v3_kvm_info.vcpu; 2105 2106 vcpu->flags = IORESOURCE_MEM; 2107 vcpu->start = acpi_data.vcpu_base; 2108 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1; 2109 } 2110 2111 gic_v3_kvm_info.has_v4 = gic_data.rdists.has_vlpis; 2112 gic_v3_kvm_info.has_v4_1 = gic_data.rdists.has_rvpeid; 2113 gic_set_kvm_info(&gic_v3_kvm_info); 2114 } 2115 2116 static int __init 2117 gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end) 2118 { 2119 struct acpi_madt_generic_distributor *dist; 2120 struct fwnode_handle *domain_handle; 2121 size_t size; 2122 int i, err; 2123 2124 /* Get distributor base address */ 2125 dist = (struct acpi_madt_generic_distributor *)header; 2126 acpi_data.dist_base = ioremap(dist->base_address, 2127 ACPI_GICV3_DIST_MEM_SIZE); 2128 if (!acpi_data.dist_base) { 2129 pr_err("Unable to map GICD registers\n"); 2130 return -ENOMEM; 2131 } 2132 2133 err = gic_validate_dist_version(acpi_data.dist_base); 2134 if (err) { 2135 pr_err("No distributor detected at @%p, giving up\n", 2136 acpi_data.dist_base); 2137 goto out_dist_unmap; 2138 } 2139 2140 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions; 2141 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL); 2142 if (!acpi_data.redist_regs) { 2143 err = -ENOMEM; 2144 goto out_dist_unmap; 2145 } 2146 2147 err = gic_acpi_collect_gicr_base(); 2148 if (err) 2149 goto out_redist_unmap; 2150 2151 domain_handle = irq_domain_alloc_fwnode(&dist->base_address); 2152 if (!domain_handle) { 2153 err = -ENOMEM; 2154 goto out_redist_unmap; 2155 } 2156 2157 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs, 2158 acpi_data.nr_redist_regions, 0, domain_handle); 2159 if (err) 2160 goto out_fwhandle_free; 2161 2162 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle); 2163 2164 if (static_branch_likely(&supports_deactivate_key)) 2165 gic_acpi_setup_kvm_info(); 2166 2167 return 0; 2168 2169 out_fwhandle_free: 2170 irq_domain_free_fwnode(domain_handle); 2171 out_redist_unmap: 2172 for (i = 0; i < acpi_data.nr_redist_regions; i++) 2173 if (acpi_data.redist_regs[i].redist_base) 2174 iounmap(acpi_data.redist_regs[i].redist_base); 2175 kfree(acpi_data.redist_regs); 2176 out_dist_unmap: 2177 iounmap(acpi_data.dist_base); 2178 return err; 2179 } 2180 IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 2181 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3, 2182 gic_acpi_init); 2183 IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 2184 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4, 2185 gic_acpi_init); 2186 IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 2187 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE, 2188 gic_acpi_init); 2189 #endif 2190